1 /* 2 * Copyright © 2014-2017 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 21 * IN THE SOFTWARE. 22 * 23 */ 24 25 #ifndef _INTEL_DEVICE_INFO_H_ 26 #define _INTEL_DEVICE_INFO_H_ 27 28 #include <uapi/drm/i915_drm.h> 29 30 #include "intel_step.h" 31 32 #include "display/intel_display_limits.h" 33 34 #include "gt/intel_engine_types.h" 35 #include "gt/intel_context_types.h" 36 #include "gt/intel_sseu.h" 37 38 #include "gem/i915_gem_object_types.h" 39 40 struct drm_printer; 41 struct drm_i915_private; 42 struct intel_gt_definition; 43 44 /* Keep in gen based order, and chronological order within a gen */ 45 enum intel_platform { 46 INTEL_PLATFORM_UNINITIALIZED = 0, 47 /* gen2 */ 48 INTEL_I830, 49 INTEL_I845G, 50 INTEL_I85X, 51 INTEL_I865G, 52 /* gen3 */ 53 INTEL_I915G, 54 INTEL_I915GM, 55 INTEL_I945G, 56 INTEL_I945GM, 57 INTEL_G33, 58 INTEL_PINEVIEW, 59 /* gen4 */ 60 INTEL_I965G, 61 INTEL_I965GM, 62 INTEL_G45, 63 INTEL_GM45, 64 /* gen5 */ 65 INTEL_IRONLAKE, 66 /* gen6 */ 67 INTEL_SANDYBRIDGE, 68 /* gen7 */ 69 INTEL_IVYBRIDGE, 70 INTEL_VALLEYVIEW, 71 INTEL_HASWELL, 72 /* gen8 */ 73 INTEL_BROADWELL, 74 INTEL_CHERRYVIEW, 75 /* gen9 */ 76 INTEL_SKYLAKE, 77 INTEL_BROXTON, 78 INTEL_KABYLAKE, 79 INTEL_GEMINILAKE, 80 INTEL_COFFEELAKE, 81 INTEL_COMETLAKE, 82 /* gen11 */ 83 INTEL_ICELAKE, 84 INTEL_ELKHARTLAKE, 85 INTEL_JASPERLAKE, 86 /* gen12 */ 87 INTEL_TIGERLAKE, 88 INTEL_ROCKETLAKE, 89 INTEL_DG1, 90 INTEL_ALDERLAKE_S, 91 INTEL_ALDERLAKE_P, 92 INTEL_XEHPSDV, 93 INTEL_DG2, 94 INTEL_PONTEVECCHIO, 95 INTEL_METEORLAKE, 96 INTEL_MAX_PLATFORMS 97 }; 98 99 /* 100 * Subplatform bits share the same namespace per parent platform. In other words 101 * it is fine for the same bit to be used on multiple parent platforms. 102 */ 103 104 #define INTEL_SUBPLATFORM_BITS (3) 105 #define INTEL_SUBPLATFORM_MASK (BIT(INTEL_SUBPLATFORM_BITS) - 1) 106 107 /* HSW/BDW/SKL/KBL/CFL */ 108 #define INTEL_SUBPLATFORM_ULT (0) 109 #define INTEL_SUBPLATFORM_ULX (1) 110 111 /* ICL */ 112 #define INTEL_SUBPLATFORM_PORTF (0) 113 114 /* TGL */ 115 #define INTEL_SUBPLATFORM_UY (0) 116 117 /* DG2 */ 118 #define INTEL_SUBPLATFORM_G10 0 119 #define INTEL_SUBPLATFORM_G11 1 120 #define INTEL_SUBPLATFORM_G12 2 121 122 /* ADL */ 123 #define INTEL_SUBPLATFORM_RPL 0 124 125 /* ADL-P */ 126 /* 127 * As #define INTEL_SUBPLATFORM_RPL 0 will apply 128 * here too, SUBPLATFORM_N will have different 129 * bit set 130 */ 131 #define INTEL_SUBPLATFORM_N 1 132 #define INTEL_SUBPLATFORM_RPLU 2 133 134 /* MTL */ 135 #define INTEL_SUBPLATFORM_M 0 136 #define INTEL_SUBPLATFORM_P 1 137 138 enum intel_ppgtt_type { 139 INTEL_PPGTT_NONE = I915_GEM_PPGTT_NONE, 140 INTEL_PPGTT_ALIASING = I915_GEM_PPGTT_ALIASING, 141 INTEL_PPGTT_FULL = I915_GEM_PPGTT_FULL, 142 }; 143 144 #define DEV_INFO_FOR_EACH_FLAG(func) \ 145 func(is_mobile); \ 146 func(is_lp); \ 147 func(require_force_probe); \ 148 func(is_dgfx); \ 149 /* Keep has_* in alphabetical order */ \ 150 func(has_64bit_reloc); \ 151 func(has_64k_pages); \ 152 func(gpu_reset_clobbers_display); \ 153 func(has_reset_engine); \ 154 func(has_3d_pipeline); \ 155 func(has_4tile); \ 156 func(has_flat_ccs); \ 157 func(has_global_mocs); \ 158 func(has_gmd_id); \ 159 func(has_gt_uc); \ 160 func(has_heci_pxp); \ 161 func(has_heci_gscfi); \ 162 func(has_guc_deprivilege); \ 163 func(has_l3_ccs_read); \ 164 func(has_l3_dpf); \ 165 func(has_llc); \ 166 func(has_logical_ring_contexts); \ 167 func(has_logical_ring_elsq); \ 168 func(has_media_ratio_mode); \ 169 func(has_mslice_steering); \ 170 func(has_oa_bpc_reporting); \ 171 func(has_oa_slice_contrib_limits); \ 172 func(has_oam); \ 173 func(has_one_eu_per_fuse_bit); \ 174 func(has_pxp); \ 175 func(has_rc6); \ 176 func(has_rc6p); \ 177 func(has_rps); \ 178 func(has_runtime_pm); \ 179 func(has_snoop); \ 180 func(has_coherent_ggtt); \ 181 func(tuning_thread_rr_after_dep); \ 182 func(unfenced_needs_alignment); \ 183 func(hws_needs_physical); 184 185 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \ 186 /* Keep in alphabetical order */ \ 187 func(cursor_needs_physical); \ 188 func(has_cdclk_crawl); \ 189 func(has_cdclk_squash); \ 190 func(has_ddi); \ 191 func(has_dp_mst); \ 192 func(has_dsb); \ 193 func(has_fpga_dbg); \ 194 func(has_gmch); \ 195 func(has_hotplug); \ 196 func(has_hti); \ 197 func(has_ipc); \ 198 func(has_overlay); \ 199 func(has_psr); \ 200 func(has_psr_hw_tracking); \ 201 func(overlay_needs_physical); \ 202 func(supports_tv); 203 204 struct intel_ip_version { 205 u8 ver; 206 u8 rel; 207 u8 step; 208 }; 209 210 struct intel_runtime_info { 211 /* 212 * Single "graphics" IP version that represents 213 * render, compute and copy behavior. 214 */ 215 struct { 216 struct intel_ip_version ip; 217 } graphics; 218 struct { 219 struct intel_ip_version ip; 220 } media; 221 struct { 222 struct intel_ip_version ip; 223 } display; 224 225 /* 226 * Platform mask is used for optimizing or-ed IS_PLATFORM calls into 227 * single runtime conditionals, and also to provide groundwork for 228 * future per platform, or per SKU build optimizations. 229 * 230 * Array can be extended when necessary if the corresponding 231 * BUILD_BUG_ON is hit. 232 */ 233 u32 platform_mask[2]; 234 235 u16 device_id; 236 237 intel_engine_mask_t platform_engine_mask; /* Engines supported by the HW */ 238 239 u32 rawclk_freq; 240 241 struct intel_step_info step; 242 243 unsigned int page_sizes; /* page sizes supported by the HW */ 244 245 enum intel_ppgtt_type ppgtt_type; 246 unsigned int ppgtt_size; /* log2, e.g. 31/32/48 bits */ 247 248 u32 memory_regions; /* regions supported by the HW */ 249 250 bool has_pooled_eu; 251 252 /* display */ 253 struct { 254 u8 pipe_mask; 255 u8 cpu_transcoder_mask; 256 257 u8 num_sprites[I915_MAX_PIPES]; 258 u8 num_scalers[I915_MAX_PIPES]; 259 260 u8 fbc_mask; 261 262 bool has_hdcp; 263 bool has_dmc; 264 bool has_dsc; 265 }; 266 }; 267 268 struct intel_device_info { 269 enum intel_platform platform; 270 271 unsigned int dma_mask_size; /* available DMA address bits */ 272 273 const struct intel_gt_definition *extra_gt_list; 274 275 u8 gt; /* GT number, 0 if undefined */ 276 277 #define DEFINE_FLAG(name) u8 name:1 278 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG); 279 #undef DEFINE_FLAG 280 281 struct { 282 u8 abox_mask; 283 284 struct { 285 u16 size; /* in blocks */ 286 u8 slice_mask; 287 } dbuf; 288 289 #define DEFINE_FLAG(name) u8 name:1 290 DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG); 291 #undef DEFINE_FLAG 292 293 /* Global register offset for the display engine */ 294 u32 mmio_offset; 295 296 /* Register offsets for the various display pipes and transcoders */ 297 u32 pipe_offsets[I915_MAX_TRANSCODERS]; 298 u32 trans_offsets[I915_MAX_TRANSCODERS]; 299 u32 cursor_offsets[I915_MAX_PIPES]; 300 301 struct { 302 u32 degamma_lut_size; 303 u32 gamma_lut_size; 304 u32 degamma_lut_tests; 305 u32 gamma_lut_tests; 306 } color; 307 } display; 308 309 /* 310 * Initial runtime info. Do not access outside of i915_driver_create(). 311 */ 312 const struct intel_runtime_info __runtime; 313 314 u32 cachelevel_to_pat[I915_MAX_CACHE_LEVEL]; 315 u32 max_pat_index; 316 }; 317 318 struct intel_driver_caps { 319 unsigned int scheduler; 320 bool has_logical_contexts:1; 321 }; 322 323 const char *intel_platform_name(enum intel_platform platform); 324 325 void intel_device_info_runtime_init_early(struct drm_i915_private *dev_priv); 326 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv); 327 328 void intel_device_info_print(const struct intel_device_info *info, 329 const struct intel_runtime_info *runtime, 330 struct drm_printer *p); 331 332 void intel_driver_caps_print(const struct intel_driver_caps *caps, 333 struct drm_printer *p); 334 335 #endif 336