1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 /** 29 * DOC: The i915 register macro definition style guide 30 * 31 * Follow the style described here for new macros, and while changing existing 32 * macros. Do **not** mass change existing definitions just to update the style. 33 * 34 * Layout 35 * '''''' 36 * 37 * Keep helper macros near the top. For example, _PIPE() and friends. 38 * 39 * Prefix macros that generally should not be used outside of this file with 40 * underscore '_'. For example, _PIPE() and friends, single instances of 41 * registers that are defined solely for the use by function-like macros. 42 * 43 * Avoid using the underscore prefixed macros outside of this file. There are 44 * exceptions, but keep them to a minimum. 45 * 46 * There are two basic types of register definitions: Single registers and 47 * register groups. Register groups are registers which have two or more 48 * instances, for example one per pipe, port, transcoder, etc. Register groups 49 * should be defined using function-like macros. 50 * 51 * For single registers, define the register offset first, followed by register 52 * contents. 53 * 54 * For register groups, define the register instance offsets first, prefixed 55 * with underscore, followed by a function-like macro choosing the right 56 * instance based on the parameter, followed by register contents. 57 * 58 * Define the register contents (i.e. bit and bit field macros) from most 59 * significant to least significant bit. Indent the register content macros 60 * using two extra spaces between ``#define`` and the macro name. 61 * 62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field 63 * contents so that they are already shifted in place, and can be directly 64 * OR'd. For convenience, function-like macros may be used to define bit fields, 65 * but do note that the macros may be needed to read as well as write the 66 * register contents. 67 * 68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in 69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix 70 * to the name. 71 * 72 * Group the register and its contents together without blank lines, separate 73 * from other registers and their contents with one blank line. 74 * 75 * Indent macro values from macro names using TABs. Align values vertically. Use 76 * braces in macro values as needed to avoid unintended precedence after macro 77 * substitution. Use spaces in macro values according to kernel coding 78 * style. Use lower case in hexadecimal values. 79 * 80 * Naming 81 * '''''' 82 * 83 * Try to name registers according to the specs. If the register name changes in 84 * the specs from platform to another, stick to the original name. 85 * 86 * Try to re-use existing register macro definitions. Only add new macros for 87 * new register offsets, or when the register contents have changed enough to 88 * warrant a full redefinition. 89 * 90 * When a register macro changes for a new platform, prefix the new macro using 91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The 92 * prefix signifies the start platform/generation using the register. 93 * 94 * When a bit (field) macro changes or gets added for a new platform, while 95 * retaining the existing register macro, add a platform acronym or generation 96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``. 97 * 98 * Examples 99 * '''''''' 100 * 101 * (Note that the values in the example are indented using spaces instead of 102 * TABs to avoid misalignment in generated documentation. Use TABs in the 103 * definitions.):: 104 * 105 * #define _FOO_A 0xf000 106 * #define _FOO_B 0xf001 107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B) 108 * #define FOO_ENABLE (1 << 31) 109 * #define FOO_MODE_MASK (0xf << 16) 110 * #define FOO_MODE_SHIFT 16 111 * #define FOO_MODE_BAR (0 << 16) 112 * #define FOO_MODE_BAZ (1 << 16) 113 * #define FOO_MODE_QUX_SNB (2 << 16) 114 * 115 * #define BAR _MMIO(0xb000) 116 * #define GEN8_BAR _MMIO(0xb888) 117 */ 118 119 typedef struct { 120 uint32_t reg; 121 } i915_reg_t; 122 123 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) 124 125 #define INVALID_MMIO_REG _MMIO(0) 126 127 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg) 128 { 129 return reg.reg; 130 } 131 132 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) 133 { 134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); 135 } 136 137 static inline bool i915_mmio_reg_valid(i915_reg_t reg) 138 { 139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); 140 } 141 142 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) 143 144 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) 145 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) 146 #define _PLANE(plane, a, b) _PIPE(plane, a, b) 147 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b) 148 #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a))) 149 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) 150 #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) 151 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) 152 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 153 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 154 #define _PLL(pll, a, b) ((a) + (pll)*((b)-(a))) 155 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b)) 156 #define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f)) 157 #define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \ 158 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0))) 159 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) 160 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) 161 162 #define _MASKED_FIELD(mask, value) ({ \ 163 if (__builtin_constant_p(mask)) \ 164 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 165 if (__builtin_constant_p(value)) \ 166 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 167 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 168 BUILD_BUG_ON_MSG((value) & ~(mask), \ 169 "Incorrect value for mask"); \ 170 (mask) << 16 | (value); }) 171 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 172 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 173 174 /* Engine ID */ 175 176 #define RCS_HW 0 177 #define VCS_HW 1 178 #define BCS_HW 2 179 #define VECS_HW 3 180 #define VCS2_HW 4 181 182 /* Engine class */ 183 184 #define RENDER_CLASS 0 185 #define VIDEO_DECODE_CLASS 1 186 #define VIDEO_ENHANCEMENT_CLASS 2 187 #define COPY_ENGINE_CLASS 3 188 #define OTHER_CLASS 4 189 190 /* PCI config space */ 191 192 #define MCHBAR_I915 0x44 193 #define MCHBAR_I965 0x48 194 #define MCHBAR_SIZE (4 * 4096) 195 196 #define DEVEN 0x54 197 #define DEVEN_MCHBAR_EN (1 << 28) 198 199 /* BSM in include/drm/i915_drm.h */ 200 201 #define HPLLCC 0xc0 /* 85x only */ 202 #define GC_CLOCK_CONTROL_MASK (0x7 << 0) 203 #define GC_CLOCK_133_200 (0 << 0) 204 #define GC_CLOCK_100_200 (1 << 0) 205 #define GC_CLOCK_100_133 (2 << 0) 206 #define GC_CLOCK_133_266 (3 << 0) 207 #define GC_CLOCK_133_200_2 (4 << 0) 208 #define GC_CLOCK_133_266_2 (5 << 0) 209 #define GC_CLOCK_166_266 (6 << 0) 210 #define GC_CLOCK_166_250 (7 << 0) 211 212 #define I915_GDRST 0xc0 /* PCI config register */ 213 #define GRDOM_FULL (0 << 2) 214 #define GRDOM_RENDER (1 << 2) 215 #define GRDOM_MEDIA (3 << 2) 216 #define GRDOM_MASK (3 << 2) 217 #define GRDOM_RESET_STATUS (1 << 1) 218 #define GRDOM_RESET_ENABLE (1 << 0) 219 220 /* BSpec only has register offset, PCI device and bit found empirically */ 221 #define I830_CLOCK_GATE 0xc8 /* device 0 */ 222 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) 223 224 #define GCDGMBUS 0xcc 225 226 #define GCFGC2 0xda 227 #define GCFGC 0xf0 /* 915+ only */ 228 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 229 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 230 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) 231 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 232 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 233 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 234 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 235 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 236 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 237 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 238 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 239 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 240 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 241 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 242 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 243 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 244 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 245 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 246 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 247 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 248 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 249 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 250 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 251 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 252 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 253 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 254 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 255 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 256 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 257 258 #define ASLE 0xe4 259 #define ASLS 0xfc 260 261 #define SWSCI 0xe8 262 #define SWSCI_SCISEL (1 << 15) 263 #define SWSCI_GSSCIE (1 << 0) 264 265 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 266 267 268 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) 269 #define ILK_GRDOM_FULL (0<<1) 270 #define ILK_GRDOM_RENDER (1<<1) 271 #define ILK_GRDOM_MEDIA (3<<1) 272 #define ILK_GRDOM_MASK (3<<1) 273 #define ILK_GRDOM_RESET_ENABLE (1<<0) 274 275 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 276 #define GEN6_MBC_SNPCR_SHIFT 21 277 #define GEN6_MBC_SNPCR_MASK (3<<21) 278 #define GEN6_MBC_SNPCR_MAX (0<<21) 279 #define GEN6_MBC_SNPCR_MED (1<<21) 280 #define GEN6_MBC_SNPCR_LOW (2<<21) 281 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ 282 283 #define VLV_G3DCTL _MMIO(0x9024) 284 #define VLV_GSCKGCTL _MMIO(0x9028) 285 286 #define GEN6_MBCTL _MMIO(0x0907c) 287 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 288 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 289 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 290 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 291 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 292 293 #define GEN6_GDRST _MMIO(0x941c) 294 #define GEN6_GRDOM_FULL (1 << 0) 295 #define GEN6_GRDOM_RENDER (1 << 1) 296 #define GEN6_GRDOM_MEDIA (1 << 2) 297 #define GEN6_GRDOM_BLT (1 << 3) 298 #define GEN6_GRDOM_VECS (1 << 4) 299 #define GEN9_GRDOM_GUC (1 << 5) 300 #define GEN8_GRDOM_MEDIA2 (1 << 7) 301 302 #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228) 303 #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518) 304 #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220) 305 #define PP_DIR_DCLV_2G 0xffffffff 306 307 #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4) 308 #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8) 309 310 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) 311 #define GEN8_RPCS_ENABLE (1 << 31) 312 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 313 #define GEN8_RPCS_S_CNT_SHIFT 15 314 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 315 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 316 #define GEN8_RPCS_SS_CNT_SHIFT 8 317 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 318 #define GEN8_RPCS_EU_MAX_SHIFT 4 319 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 320 #define GEN8_RPCS_EU_MIN_SHIFT 0 321 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 322 323 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC) 324 /* HSW only */ 325 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 326 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 327 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 328 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 329 /* HSW+ */ 330 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 331 #define HSW_RCS_CONTEXT_ENABLE (1 << 7) 332 #define HSW_RCS_INHIBIT (1 << 8) 333 /* Gen8 */ 334 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 335 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 336 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 337 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 338 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 339 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 340 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 341 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 342 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 343 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 344 345 #define GAM_ECOCHK _MMIO(0x4090) 346 #define BDW_DISABLE_HDC_INVALIDATION (1<<25) 347 #define ECOCHK_SNB_BIT (1<<10) 348 #define ECOCHK_DIS_TLB (1<<8) 349 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) 350 #define ECOCHK_PPGTT_CACHE64B (0x3<<3) 351 #define ECOCHK_PPGTT_CACHE4B (0x0<<3) 352 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) 353 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) 354 #define ECOCHK_PPGTT_UC_HSW (0x1<<3) 355 #define ECOCHK_PPGTT_WT_HSW (0x2<<3) 356 #define ECOCHK_PPGTT_WB_HSW (0x3<<3) 357 358 #define GAC_ECO_BITS _MMIO(0x14090) 359 #define ECOBITS_SNB_BIT (1<<13) 360 #define ECOBITS_PPGTT_CACHE64B (3<<8) 361 #define ECOBITS_PPGTT_CACHE4B (0<<8) 362 363 #define GAB_CTL _MMIO(0x24000) 364 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) 365 366 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) 367 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 368 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 369 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 370 #define GEN6_STOLEN_RESERVED_1M (0 << 4) 371 #define GEN6_STOLEN_RESERVED_512K (1 << 4) 372 #define GEN6_STOLEN_RESERVED_256K (2 << 4) 373 #define GEN6_STOLEN_RESERVED_128K (3 << 4) 374 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 375 #define GEN7_STOLEN_RESERVED_1M (0 << 5) 376 #define GEN7_STOLEN_RESERVED_256K (1 << 5) 377 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 378 #define GEN8_STOLEN_RESERVED_1M (0 << 7) 379 #define GEN8_STOLEN_RESERVED_2M (1 << 7) 380 #define GEN8_STOLEN_RESERVED_4M (2 << 7) 381 #define GEN8_STOLEN_RESERVED_8M (3 << 7) 382 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0) 383 384 /* VGA stuff */ 385 386 #define VGA_ST01_MDA 0x3ba 387 #define VGA_ST01_CGA 0x3da 388 389 #define _VGA_MSR_WRITE _MMIO(0x3c2) 390 #define VGA_MSR_WRITE 0x3c2 391 #define VGA_MSR_READ 0x3cc 392 #define VGA_MSR_MEM_EN (1<<1) 393 #define VGA_MSR_CGA_MODE (1<<0) 394 395 #define VGA_SR_INDEX 0x3c4 396 #define SR01 1 397 #define VGA_SR_DATA 0x3c5 398 399 #define VGA_AR_INDEX 0x3c0 400 #define VGA_AR_VID_EN (1<<5) 401 #define VGA_AR_DATA_WRITE 0x3c0 402 #define VGA_AR_DATA_READ 0x3c1 403 404 #define VGA_GR_INDEX 0x3ce 405 #define VGA_GR_DATA 0x3cf 406 /* GR05 */ 407 #define VGA_GR_MEM_READ_MODE_SHIFT 3 408 #define VGA_GR_MEM_READ_MODE_PLANE 1 409 /* GR06 */ 410 #define VGA_GR_MEM_MODE_MASK 0xc 411 #define VGA_GR_MEM_MODE_SHIFT 2 412 #define VGA_GR_MEM_A0000_AFFFF 0 413 #define VGA_GR_MEM_A0000_BFFFF 1 414 #define VGA_GR_MEM_B0000_B7FFF 2 415 #define VGA_GR_MEM_B0000_BFFFF 3 416 417 #define VGA_DACMASK 0x3c6 418 #define VGA_DACRX 0x3c7 419 #define VGA_DACWX 0x3c8 420 #define VGA_DACDATA 0x3c9 421 422 #define VGA_CR_INDEX_MDA 0x3b4 423 #define VGA_CR_DATA_MDA 0x3b5 424 #define VGA_CR_INDEX_CGA 0x3d4 425 #define VGA_CR_DATA_CGA 0x3d5 426 427 /* 428 * Instruction field definitions used by the command parser 429 */ 430 #define INSTR_CLIENT_SHIFT 29 431 #define INSTR_MI_CLIENT 0x0 432 #define INSTR_BC_CLIENT 0x2 433 #define INSTR_RC_CLIENT 0x3 434 #define INSTR_SUBCLIENT_SHIFT 27 435 #define INSTR_SUBCLIENT_MASK 0x18000000 436 #define INSTR_MEDIA_SUBCLIENT 0x2 437 #define INSTR_26_TO_24_MASK 0x7000000 438 #define INSTR_26_TO_24_SHIFT 24 439 440 /* 441 * Memory interface instructions used by the kernel 442 */ 443 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) 444 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ 445 #define MI_GLOBAL_GTT (1<<22) 446 447 #define MI_NOOP MI_INSTR(0, 0) 448 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) 449 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) 450 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) 451 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) 452 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) 453 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) 454 #define MI_FLUSH MI_INSTR(0x04, 0) 455 #define MI_READ_FLUSH (1 << 0) 456 #define MI_EXE_FLUSH (1 << 1) 457 #define MI_NO_WRITE_FLUSH (1 << 2) 458 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ 459 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ 460 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ 461 #define MI_REPORT_HEAD MI_INSTR(0x07, 0) 462 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) 463 #define MI_ARB_ENABLE (1<<0) 464 #define MI_ARB_DISABLE (0<<0) 465 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) 466 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) 467 #define MI_SUSPEND_FLUSH_EN (1<<0) 468 #define MI_SET_APPID MI_INSTR(0x0e, 0) 469 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) 470 #define MI_OVERLAY_CONTINUE (0x0<<21) 471 #define MI_OVERLAY_ON (0x1<<21) 472 #define MI_OVERLAY_OFF (0x2<<21) 473 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) 474 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) 475 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) 476 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) 477 /* IVB has funny definitions for which plane to flip. */ 478 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) 479 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) 480 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) 481 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) 482 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) 483 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) 484 /* SKL ones */ 485 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8) 486 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8) 487 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8) 488 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8) 489 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8) 490 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8) 491 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8) 492 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8) 493 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8) 494 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */ 495 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) 496 #define MI_SEMAPHORE_UPDATE (1<<21) 497 #define MI_SEMAPHORE_COMPARE (1<<20) 498 #define MI_SEMAPHORE_REGISTER (1<<18) 499 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ 500 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ 501 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ 502 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ 503 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ 504 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ 505 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ 506 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ 507 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ 508 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ 509 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ 510 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ 511 #define MI_SEMAPHORE_SYNC_INVALID (3<<16) 512 #define MI_SEMAPHORE_SYNC_MASK (3<<16) 513 #define MI_SET_CONTEXT MI_INSTR(0x18, 0) 514 #define MI_MM_SPACE_GTT (1<<8) 515 #define MI_MM_SPACE_PHYSICAL (0<<8) 516 #define MI_SAVE_EXT_STATE_EN (1<<3) 517 #define MI_RESTORE_EXT_STATE_EN (1<<2) 518 #define MI_FORCE_RESTORE (1<<1) 519 #define MI_RESTORE_INHIBIT (1<<0) 520 #define HSW_MI_RS_SAVE_STATE_EN (1<<3) 521 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2) 522 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */ 523 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15) 524 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */ 525 #define MI_SEMAPHORE_POLL (1<<15) 526 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12) 527 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) 528 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2) 529 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */ 530 #define MI_USE_GGTT (1 << 22) /* g4x+ */ 531 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) 532 #define MI_STORE_DWORD_INDEX_SHIFT 2 533 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: 534 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw 535 * simply ignores the register load under certain conditions. 536 * - One can actually load arbitrary many arbitrary registers: Simply issue x 537 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! 538 */ 539 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) 540 #define MI_LRI_FORCE_POSTED (1<<12) 541 #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1) 542 #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2) 543 #define MI_SRM_LRM_GLOBAL_GTT (1<<22) 544 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ 545 #define MI_FLUSH_DW_STORE_INDEX (1<<21) 546 #define MI_INVALIDATE_TLB (1<<18) 547 #define MI_FLUSH_DW_OP_STOREDW (1<<14) 548 #define MI_FLUSH_DW_OP_MASK (3<<14) 549 #define MI_FLUSH_DW_NOTIFY (1<<8) 550 #define MI_INVALIDATE_BSD (1<<7) 551 #define MI_FLUSH_DW_USE_GTT (1<<2) 552 #define MI_FLUSH_DW_USE_PPGTT (0<<2) 553 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1) 554 #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2) 555 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) 556 #define MI_BATCH_NON_SECURE (1) 557 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ 558 #define MI_BATCH_NON_SECURE_I965 (1<<8) 559 #define MI_BATCH_PPGTT_HSW (1<<8) 560 #define MI_BATCH_NON_SECURE_HSW (1<<13) 561 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) 562 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ 563 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) 564 #define MI_BATCH_RESOURCE_STREAMER (1<<10) 565 566 #define MI_PREDICATE_SRC0 _MMIO(0x2400) 567 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) 568 #define MI_PREDICATE_SRC1 _MMIO(0x2408) 569 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) 570 571 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) 572 #define LOWER_SLICE_ENABLED (1<<0) 573 #define LOWER_SLICE_DISABLED (0<<0) 574 575 /* 576 * 3D instructions used by the kernel 577 */ 578 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) 579 580 #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4) 581 #define GEN9_MEDIA_POOL_ENABLE (1 << 31) 582 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) 583 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 584 #define SC_UPDATE_SCISSOR (0x1<<1) 585 #define SC_ENABLE_MASK (0x1<<0) 586 #define SC_ENABLE (0x1<<0) 587 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) 588 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) 589 #define SCI_YMIN_MASK (0xffff<<16) 590 #define SCI_XMIN_MASK (0xffff<<0) 591 #define SCI_YMAX_MASK (0xffff<<16) 592 #define SCI_XMAX_MASK (0xffff<<0) 593 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 594 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) 595 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) 596 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) 597 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) 598 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) 599 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) 600 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) 601 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) 602 603 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2)) 604 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) 605 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) 606 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) 607 #define BLT_WRITE_A (2<<20) 608 #define BLT_WRITE_RGB (1<<20) 609 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A) 610 #define BLT_DEPTH_8 (0<<24) 611 #define BLT_DEPTH_16_565 (1<<24) 612 #define BLT_DEPTH_16_1555 (2<<24) 613 #define BLT_DEPTH_32 (3<<24) 614 #define BLT_ROP_SRC_COPY (0xcc<<16) 615 #define BLT_ROP_COLOR_COPY (0xf0<<16) 616 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ 617 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ 618 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) 619 #define ASYNC_FLIP (1<<22) 620 #define DISPLAY_PLANE_A (0<<20) 621 #define DISPLAY_PLANE_B (1<<20) 622 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2)) 623 #define PIPE_CONTROL_FLUSH_L3 (1<<27) 624 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ 625 #define PIPE_CONTROL_MMIO_WRITE (1<<23) 626 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) 627 #define PIPE_CONTROL_CS_STALL (1<<20) 628 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) 629 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16) 630 #define PIPE_CONTROL_QW_WRITE (1<<14) 631 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) 632 #define PIPE_CONTROL_DEPTH_STALL (1<<13) 633 #define PIPE_CONTROL_WRITE_FLUSH (1<<12) 634 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ 635 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ 636 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ 637 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) 638 #define PIPE_CONTROL_NOTIFY (1<<8) 639 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */ 640 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5) 641 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) 642 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) 643 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) 644 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) 645 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) 646 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ 647 648 /* 649 * Commands used only by the command parser 650 */ 651 #define MI_SET_PREDICATE MI_INSTR(0x01, 0) 652 #define MI_ARB_CHECK MI_INSTR(0x05, 0) 653 #define MI_RS_CONTROL MI_INSTR(0x06, 0) 654 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) 655 #define MI_PREDICATE MI_INSTR(0x0C, 0) 656 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) 657 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) 658 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) 659 #define MI_URB_CLEAR MI_INSTR(0x19, 0) 660 #define MI_UPDATE_GTT MI_INSTR(0x23, 0) 661 #define MI_CLFLUSH MI_INSTR(0x27, 0) 662 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) 663 #define MI_REPORT_PERF_COUNT_GGTT (1<<0) 664 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) 665 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) 666 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) 667 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) 668 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) 669 670 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) 671 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) 672 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) 673 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) 674 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) 675 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) 676 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ 677 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) 678 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ 679 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) 680 #define GFX_OP_3DSTATE_SO_DECL_LIST \ 681 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) 682 683 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ 684 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) 685 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ 686 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) 687 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ 688 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) 689 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ 690 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) 691 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ 692 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) 693 694 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) 695 696 #define COLOR_BLT ((0x2<<29)|(0x40<<22)) 697 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) 698 699 /* 700 * Registers used only by the command parser 701 */ 702 #define BCS_SWCTRL _MMIO(0x22200) 703 704 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 705 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 706 #define HS_INVOCATION_COUNT _MMIO(0x2300) 707 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 708 #define DS_INVOCATION_COUNT _MMIO(0x2308) 709 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 710 #define IA_VERTICES_COUNT _MMIO(0x2310) 711 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 712 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 713 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 714 #define VS_INVOCATION_COUNT _MMIO(0x2320) 715 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 716 #define GS_INVOCATION_COUNT _MMIO(0x2328) 717 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 718 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 719 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 720 #define CL_INVOCATION_COUNT _MMIO(0x2338) 721 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 722 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 723 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 724 #define PS_INVOCATION_COUNT _MMIO(0x2348) 725 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 726 #define PS_DEPTH_COUNT _MMIO(0x2350) 727 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 728 729 /* There are the 4 64-bit counter registers, one for each stream output */ 730 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 731 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 732 733 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 734 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 735 736 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 737 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 738 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 739 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 740 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) 741 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 742 743 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 744 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 745 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 746 747 /* There are the 16 64-bit CS General Purpose Registers */ 748 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) 749 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) 750 751 #define GEN7_OACONTROL _MMIO(0x2360) 752 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 753 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F 754 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 755 #define GEN7_OACONTROL_TIMER_ENABLE (1<<5) 756 #define GEN7_OACONTROL_FORMAT_A13 (0<<2) 757 #define GEN7_OACONTROL_FORMAT_A29 (1<<2) 758 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2) 759 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2) 760 #define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2) 761 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2) 762 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2) 763 #define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2) 764 #define GEN7_OACONTROL_FORMAT_SHIFT 2 765 #define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1) 766 #define GEN7_OACONTROL_ENABLE (1<<0) 767 768 #define GEN8_OACTXID _MMIO(0x2364) 769 770 #define GEN8_OA_DEBUG _MMIO(0x2B04) 771 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5) 772 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6) 773 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2) 774 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1) 775 776 #define GEN8_OACONTROL _MMIO(0x2B00) 777 #define GEN8_OA_REPORT_FORMAT_A12 (0<<2) 778 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2) 779 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2) 780 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2) 781 #define GEN8_OA_REPORT_FORMAT_SHIFT 2 782 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1) 783 #define GEN8_OA_COUNTER_ENABLE (1<<0) 784 785 #define GEN8_OACTXCONTROL _MMIO(0x2360) 786 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F 787 #define GEN8_OA_TIMER_PERIOD_SHIFT 2 788 #define GEN8_OA_TIMER_ENABLE (1<<1) 789 #define GEN8_OA_COUNTER_RESUME (1<<0) 790 791 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ 792 #define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3) 793 #define GEN7_OABUFFER_EDGE_TRIGGER (1<<2) 794 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1) 795 #define GEN7_OABUFFER_RESUME (1<<0) 796 797 #define GEN8_OABUFFER_UDW _MMIO(0x23b4) 798 #define GEN8_OABUFFER _MMIO(0x2b14) 799 800 #define GEN7_OASTATUS1 _MMIO(0x2364) 801 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 802 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2) 803 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1) 804 #define GEN7_OASTATUS1_REPORT_LOST (1<<0) 805 806 #define GEN7_OASTATUS2 _MMIO(0x2368) 807 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 808 809 #define GEN8_OASTATUS _MMIO(0x2b08) 810 #define GEN8_OASTATUS_OVERRUN_STATUS (1<<3) 811 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2) 812 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1) 813 #define GEN8_OASTATUS_REPORT_LOST (1<<0) 814 815 #define GEN8_OAHEADPTR _MMIO(0x2B0C) 816 #define GEN8_OAHEADPTR_MASK 0xffffffc0 817 #define GEN8_OATAILPTR _MMIO(0x2B10) 818 #define GEN8_OATAILPTR_MASK 0xffffffc0 819 820 #define OABUFFER_SIZE_128K (0<<3) 821 #define OABUFFER_SIZE_256K (1<<3) 822 #define OABUFFER_SIZE_512K (2<<3) 823 #define OABUFFER_SIZE_1M (3<<3) 824 #define OABUFFER_SIZE_2M (4<<3) 825 #define OABUFFER_SIZE_4M (5<<3) 826 #define OABUFFER_SIZE_8M (6<<3) 827 #define OABUFFER_SIZE_16M (7<<3) 828 829 #define OA_MEM_SELECT_GGTT (1<<0) 830 831 /* 832 * Flexible, Aggregate EU Counter Registers. 833 * Note: these aren't contiguous 834 */ 835 #define EU_PERF_CNTL0 _MMIO(0xe458) 836 #define EU_PERF_CNTL1 _MMIO(0xe558) 837 #define EU_PERF_CNTL2 _MMIO(0xe658) 838 #define EU_PERF_CNTL3 _MMIO(0xe758) 839 #define EU_PERF_CNTL4 _MMIO(0xe45c) 840 #define EU_PERF_CNTL5 _MMIO(0xe55c) 841 #define EU_PERF_CNTL6 _MMIO(0xe65c) 842 843 /* 844 * OA Boolean state 845 */ 846 847 #define OASTARTTRIG1 _MMIO(0x2710) 848 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 849 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff 850 851 #define OASTARTTRIG2 _MMIO(0x2714) 852 #define OASTARTTRIG2_INVERT_A_0 (1<<0) 853 #define OASTARTTRIG2_INVERT_A_1 (1<<1) 854 #define OASTARTTRIG2_INVERT_A_2 (1<<2) 855 #define OASTARTTRIG2_INVERT_A_3 (1<<3) 856 #define OASTARTTRIG2_INVERT_A_4 (1<<4) 857 #define OASTARTTRIG2_INVERT_A_5 (1<<5) 858 #define OASTARTTRIG2_INVERT_A_6 (1<<6) 859 #define OASTARTTRIG2_INVERT_A_7 (1<<7) 860 #define OASTARTTRIG2_INVERT_A_8 (1<<8) 861 #define OASTARTTRIG2_INVERT_A_9 (1<<9) 862 #define OASTARTTRIG2_INVERT_A_10 (1<<10) 863 #define OASTARTTRIG2_INVERT_A_11 (1<<11) 864 #define OASTARTTRIG2_INVERT_A_12 (1<<12) 865 #define OASTARTTRIG2_INVERT_A_13 (1<<13) 866 #define OASTARTTRIG2_INVERT_A_14 (1<<14) 867 #define OASTARTTRIG2_INVERT_A_15 (1<<15) 868 #define OASTARTTRIG2_INVERT_B_0 (1<<16) 869 #define OASTARTTRIG2_INVERT_B_1 (1<<17) 870 #define OASTARTTRIG2_INVERT_B_2 (1<<18) 871 #define OASTARTTRIG2_INVERT_B_3 (1<<19) 872 #define OASTARTTRIG2_INVERT_C_0 (1<<20) 873 #define OASTARTTRIG2_INVERT_C_1 (1<<21) 874 #define OASTARTTRIG2_INVERT_D_0 (1<<22) 875 #define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23) 876 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24) 877 #define OASTARTTRIG2_EVENT_SELECT_0 (1<<28) 878 #define OASTARTTRIG2_EVENT_SELECT_1 (1<<29) 879 #define OASTARTTRIG2_EVENT_SELECT_2 (1<<30) 880 #define OASTARTTRIG2_EVENT_SELECT_3 (1<<31) 881 882 #define OASTARTTRIG3 _MMIO(0x2718) 883 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf 884 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 885 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 886 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 887 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 888 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 889 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 890 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 891 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 892 893 #define OASTARTTRIG4 _MMIO(0x271c) 894 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf 895 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 896 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 897 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 898 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 899 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 900 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 901 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 902 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 903 904 #define OASTARTTRIG5 _MMIO(0x2720) 905 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 906 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff 907 908 #define OASTARTTRIG6 _MMIO(0x2724) 909 #define OASTARTTRIG6_INVERT_A_0 (1<<0) 910 #define OASTARTTRIG6_INVERT_A_1 (1<<1) 911 #define OASTARTTRIG6_INVERT_A_2 (1<<2) 912 #define OASTARTTRIG6_INVERT_A_3 (1<<3) 913 #define OASTARTTRIG6_INVERT_A_4 (1<<4) 914 #define OASTARTTRIG6_INVERT_A_5 (1<<5) 915 #define OASTARTTRIG6_INVERT_A_6 (1<<6) 916 #define OASTARTTRIG6_INVERT_A_7 (1<<7) 917 #define OASTARTTRIG6_INVERT_A_8 (1<<8) 918 #define OASTARTTRIG6_INVERT_A_9 (1<<9) 919 #define OASTARTTRIG6_INVERT_A_10 (1<<10) 920 #define OASTARTTRIG6_INVERT_A_11 (1<<11) 921 #define OASTARTTRIG6_INVERT_A_12 (1<<12) 922 #define OASTARTTRIG6_INVERT_A_13 (1<<13) 923 #define OASTARTTRIG6_INVERT_A_14 (1<<14) 924 #define OASTARTTRIG6_INVERT_A_15 (1<<15) 925 #define OASTARTTRIG6_INVERT_B_0 (1<<16) 926 #define OASTARTTRIG6_INVERT_B_1 (1<<17) 927 #define OASTARTTRIG6_INVERT_B_2 (1<<18) 928 #define OASTARTTRIG6_INVERT_B_3 (1<<19) 929 #define OASTARTTRIG6_INVERT_C_0 (1<<20) 930 #define OASTARTTRIG6_INVERT_C_1 (1<<21) 931 #define OASTARTTRIG6_INVERT_D_0 (1<<22) 932 #define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23) 933 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24) 934 #define OASTARTTRIG6_EVENT_SELECT_4 (1<<28) 935 #define OASTARTTRIG6_EVENT_SELECT_5 (1<<29) 936 #define OASTARTTRIG6_EVENT_SELECT_6 (1<<30) 937 #define OASTARTTRIG6_EVENT_SELECT_7 (1<<31) 938 939 #define OASTARTTRIG7 _MMIO(0x2728) 940 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf 941 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 942 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 943 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 944 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 945 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 946 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 947 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 948 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 949 950 #define OASTARTTRIG8 _MMIO(0x272c) 951 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf 952 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 953 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 954 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 955 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 956 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 957 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 958 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 959 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 960 961 #define OAREPORTTRIG1 _MMIO(0x2740) 962 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff 963 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 964 965 #define OAREPORTTRIG2 _MMIO(0x2744) 966 #define OAREPORTTRIG2_INVERT_A_0 (1<<0) 967 #define OAREPORTTRIG2_INVERT_A_1 (1<<1) 968 #define OAREPORTTRIG2_INVERT_A_2 (1<<2) 969 #define OAREPORTTRIG2_INVERT_A_3 (1<<3) 970 #define OAREPORTTRIG2_INVERT_A_4 (1<<4) 971 #define OAREPORTTRIG2_INVERT_A_5 (1<<5) 972 #define OAREPORTTRIG2_INVERT_A_6 (1<<6) 973 #define OAREPORTTRIG2_INVERT_A_7 (1<<7) 974 #define OAREPORTTRIG2_INVERT_A_8 (1<<8) 975 #define OAREPORTTRIG2_INVERT_A_9 (1<<9) 976 #define OAREPORTTRIG2_INVERT_A_10 (1<<10) 977 #define OAREPORTTRIG2_INVERT_A_11 (1<<11) 978 #define OAREPORTTRIG2_INVERT_A_12 (1<<12) 979 #define OAREPORTTRIG2_INVERT_A_13 (1<<13) 980 #define OAREPORTTRIG2_INVERT_A_14 (1<<14) 981 #define OAREPORTTRIG2_INVERT_A_15 (1<<15) 982 #define OAREPORTTRIG2_INVERT_B_0 (1<<16) 983 #define OAREPORTTRIG2_INVERT_B_1 (1<<17) 984 #define OAREPORTTRIG2_INVERT_B_2 (1<<18) 985 #define OAREPORTTRIG2_INVERT_B_3 (1<<19) 986 #define OAREPORTTRIG2_INVERT_C_0 (1<<20) 987 #define OAREPORTTRIG2_INVERT_C_1 (1<<21) 988 #define OAREPORTTRIG2_INVERT_D_0 (1<<22) 989 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23) 990 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31) 991 992 #define OAREPORTTRIG3 _MMIO(0x2748) 993 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf 994 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 995 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 996 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 997 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 998 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 999 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 1000 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 1001 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 1002 1003 #define OAREPORTTRIG4 _MMIO(0x274c) 1004 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf 1005 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 1006 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 1007 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 1008 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 1009 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 1010 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 1011 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 1012 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 1013 1014 #define OAREPORTTRIG5 _MMIO(0x2750) 1015 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff 1016 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 1017 1018 #define OAREPORTTRIG6 _MMIO(0x2754) 1019 #define OAREPORTTRIG6_INVERT_A_0 (1<<0) 1020 #define OAREPORTTRIG6_INVERT_A_1 (1<<1) 1021 #define OAREPORTTRIG6_INVERT_A_2 (1<<2) 1022 #define OAREPORTTRIG6_INVERT_A_3 (1<<3) 1023 #define OAREPORTTRIG6_INVERT_A_4 (1<<4) 1024 #define OAREPORTTRIG6_INVERT_A_5 (1<<5) 1025 #define OAREPORTTRIG6_INVERT_A_6 (1<<6) 1026 #define OAREPORTTRIG6_INVERT_A_7 (1<<7) 1027 #define OAREPORTTRIG6_INVERT_A_8 (1<<8) 1028 #define OAREPORTTRIG6_INVERT_A_9 (1<<9) 1029 #define OAREPORTTRIG6_INVERT_A_10 (1<<10) 1030 #define OAREPORTTRIG6_INVERT_A_11 (1<<11) 1031 #define OAREPORTTRIG6_INVERT_A_12 (1<<12) 1032 #define OAREPORTTRIG6_INVERT_A_13 (1<<13) 1033 #define OAREPORTTRIG6_INVERT_A_14 (1<<14) 1034 #define OAREPORTTRIG6_INVERT_A_15 (1<<15) 1035 #define OAREPORTTRIG6_INVERT_B_0 (1<<16) 1036 #define OAREPORTTRIG6_INVERT_B_1 (1<<17) 1037 #define OAREPORTTRIG6_INVERT_B_2 (1<<18) 1038 #define OAREPORTTRIG6_INVERT_B_3 (1<<19) 1039 #define OAREPORTTRIG6_INVERT_C_0 (1<<20) 1040 #define OAREPORTTRIG6_INVERT_C_1 (1<<21) 1041 #define OAREPORTTRIG6_INVERT_D_0 (1<<22) 1042 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23) 1043 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31) 1044 1045 #define OAREPORTTRIG7 _MMIO(0x2758) 1046 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf 1047 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 1048 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 1049 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 1050 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 1051 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 1052 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 1053 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 1054 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 1055 1056 #define OAREPORTTRIG8 _MMIO(0x275c) 1057 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf 1058 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 1059 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 1060 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 1061 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 1062 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 1063 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 1064 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 1065 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 1066 1067 /* CECX_0 */ 1068 #define OACEC_COMPARE_LESS_OR_EQUAL 6 1069 #define OACEC_COMPARE_NOT_EQUAL 5 1070 #define OACEC_COMPARE_LESS_THAN 4 1071 #define OACEC_COMPARE_GREATER_OR_EQUAL 3 1072 #define OACEC_COMPARE_EQUAL 2 1073 #define OACEC_COMPARE_GREATER_THAN 1 1074 #define OACEC_COMPARE_ANY_EQUAL 0 1075 1076 #define OACEC_COMPARE_VALUE_MASK 0xffff 1077 #define OACEC_COMPARE_VALUE_SHIFT 3 1078 1079 #define OACEC_SELECT_NOA (0<<19) 1080 #define OACEC_SELECT_PREV (1<<19) 1081 #define OACEC_SELECT_BOOLEAN (2<<19) 1082 1083 /* CECX_1 */ 1084 #define OACEC_MASK_MASK 0xffff 1085 #define OACEC_CONSIDERATIONS_MASK 0xffff 1086 #define OACEC_CONSIDERATIONS_SHIFT 16 1087 1088 #define OACEC0_0 _MMIO(0x2770) 1089 #define OACEC0_1 _MMIO(0x2774) 1090 #define OACEC1_0 _MMIO(0x2778) 1091 #define OACEC1_1 _MMIO(0x277c) 1092 #define OACEC2_0 _MMIO(0x2780) 1093 #define OACEC2_1 _MMIO(0x2784) 1094 #define OACEC3_0 _MMIO(0x2788) 1095 #define OACEC3_1 _MMIO(0x278c) 1096 #define OACEC4_0 _MMIO(0x2790) 1097 #define OACEC4_1 _MMIO(0x2794) 1098 #define OACEC5_0 _MMIO(0x2798) 1099 #define OACEC5_1 _MMIO(0x279c) 1100 #define OACEC6_0 _MMIO(0x27a0) 1101 #define OACEC6_1 _MMIO(0x27a4) 1102 #define OACEC7_0 _MMIO(0x27a8) 1103 #define OACEC7_1 _MMIO(0x27ac) 1104 1105 /* OA perf counters */ 1106 #define OA_PERFCNT1_LO _MMIO(0x91B8) 1107 #define OA_PERFCNT1_HI _MMIO(0x91BC) 1108 #define OA_PERFCNT2_LO _MMIO(0x91C0) 1109 #define OA_PERFCNT2_HI _MMIO(0x91C4) 1110 #define OA_PERFCNT3_LO _MMIO(0x91C8) 1111 #define OA_PERFCNT3_HI _MMIO(0x91CC) 1112 #define OA_PERFCNT4_LO _MMIO(0x91D8) 1113 #define OA_PERFCNT4_HI _MMIO(0x91DC) 1114 1115 #define OA_PERFMATRIX_LO _MMIO(0x91C8) 1116 #define OA_PERFMATRIX_HI _MMIO(0x91CC) 1117 1118 /* RPM unit config (Gen8+) */ 1119 #define RPM_CONFIG0 _MMIO(0x0D00) 1120 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 1121 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 1122 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 1123 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 1124 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 1125 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 1126 1127 #define RPM_CONFIG1 _MMIO(0x0D04) 1128 #define GEN10_GT_NOA_ENABLE (1 << 9) 1129 1130 /* GPM unit config (Gen9+) */ 1131 #define CTC_MODE _MMIO(0xA26C) 1132 #define CTC_SOURCE_PARAMETER_MASK 1 1133 #define CTC_SOURCE_CRYSTAL_CLOCK 0 1134 #define CTC_SOURCE_DIVIDE_LOGIC 1 1135 #define CTC_SHIFT_PARAMETER_SHIFT 1 1136 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 1137 1138 /* RCP unit config (Gen8+) */ 1139 #define RCP_CONFIG _MMIO(0x0D08) 1140 1141 /* NOA (HSW) */ 1142 #define HSW_MBVID2_NOA0 _MMIO(0x9E80) 1143 #define HSW_MBVID2_NOA1 _MMIO(0x9E84) 1144 #define HSW_MBVID2_NOA2 _MMIO(0x9E88) 1145 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C) 1146 #define HSW_MBVID2_NOA4 _MMIO(0x9E90) 1147 #define HSW_MBVID2_NOA5 _MMIO(0x9E94) 1148 #define HSW_MBVID2_NOA6 _MMIO(0x9E98) 1149 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C) 1150 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0) 1151 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4) 1152 1153 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0) 1154 1155 /* NOA (Gen8+) */ 1156 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4) 1157 1158 #define MICRO_BP0_0 _MMIO(0x9800) 1159 #define MICRO_BP0_2 _MMIO(0x9804) 1160 #define MICRO_BP0_1 _MMIO(0x9808) 1161 1162 #define MICRO_BP1_0 _MMIO(0x980C) 1163 #define MICRO_BP1_2 _MMIO(0x9810) 1164 #define MICRO_BP1_1 _MMIO(0x9814) 1165 1166 #define MICRO_BP2_0 _MMIO(0x9818) 1167 #define MICRO_BP2_2 _MMIO(0x981C) 1168 #define MICRO_BP2_1 _MMIO(0x9820) 1169 1170 #define MICRO_BP3_0 _MMIO(0x9824) 1171 #define MICRO_BP3_2 _MMIO(0x9828) 1172 #define MICRO_BP3_1 _MMIO(0x982C) 1173 1174 #define MICRO_BP_TRIGGER _MMIO(0x9830) 1175 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 1176 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 1177 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C) 1178 1179 #define GDT_CHICKEN_BITS _MMIO(0x9840) 1180 #define GT_NOA_ENABLE 0x00000080 1181 1182 #define NOA_DATA _MMIO(0x986C) 1183 #define NOA_WRITE _MMIO(0x9888) 1184 1185 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 1186 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 1187 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) 1188 1189 /* 1190 * Reset registers 1191 */ 1192 #define DEBUG_RESET_I830 _MMIO(0x6070) 1193 #define DEBUG_RESET_FULL (1<<7) 1194 #define DEBUG_RESET_RENDER (1<<8) 1195 #define DEBUG_RESET_DISPLAY (1<<9) 1196 1197 /* 1198 * IOSF sideband 1199 */ 1200 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) 1201 #define IOSF_DEVFN_SHIFT 24 1202 #define IOSF_OPCODE_SHIFT 16 1203 #define IOSF_PORT_SHIFT 8 1204 #define IOSF_BYTE_ENABLES_SHIFT 4 1205 #define IOSF_BAR_SHIFT 1 1206 #define IOSF_SB_BUSY (1<<0) 1207 #define IOSF_PORT_BUNIT 0x03 1208 #define IOSF_PORT_PUNIT 0x04 1209 #define IOSF_PORT_NC 0x11 1210 #define IOSF_PORT_DPIO 0x12 1211 #define IOSF_PORT_GPIO_NC 0x13 1212 #define IOSF_PORT_CCK 0x14 1213 #define IOSF_PORT_DPIO_2 0x1a 1214 #define IOSF_PORT_FLISDSI 0x1b 1215 #define IOSF_PORT_GPIO_SC 0x48 1216 #define IOSF_PORT_GPIO_SUS 0xa8 1217 #define IOSF_PORT_CCU 0xa9 1218 #define CHV_IOSF_PORT_GPIO_N 0x13 1219 #define CHV_IOSF_PORT_GPIO_SE 0x48 1220 #define CHV_IOSF_PORT_GPIO_E 0xa8 1221 #define CHV_IOSF_PORT_GPIO_SW 0xb2 1222 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) 1223 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) 1224 1225 /* See configdb bunit SB addr map */ 1226 #define BUNIT_REG_BISOC 0x11 1227 1228 #define PUNIT_REG_DSPFREQ 0x36 1229 #define DSPFREQSTAT_SHIFT_CHV 24 1230 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 1231 #define DSPFREQGUAR_SHIFT_CHV 8 1232 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 1233 #define DSPFREQSTAT_SHIFT 30 1234 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 1235 #define DSPFREQGUAR_SHIFT 14 1236 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 1237 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 1238 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 1239 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 1240 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 1241 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 1242 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 1243 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 1244 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 1245 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 1246 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 1247 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 1248 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 1249 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 1250 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 1251 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 1252 1253 /* 1254 * i915_power_well_id: 1255 * 1256 * Platform specific IDs used to look up power wells and - except for custom 1257 * power wells - to define request/status register flag bit positions. As such 1258 * the set of IDs on a given platform must be unique and except for custom 1259 * power wells their value must stay fixed. 1260 */ 1261 enum i915_power_well_id { 1262 /* 1263 * I830 1264 * - custom power well 1265 */ 1266 I830_DISP_PW_PIPES = 0, 1267 1268 /* 1269 * VLV/CHV 1270 * - PUNIT_REG_PWRGT_CTRL (bit: id*2), 1271 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8) 1272 */ 1273 PUNIT_POWER_WELL_RENDER = 0, 1274 PUNIT_POWER_WELL_MEDIA = 1, 1275 PUNIT_POWER_WELL_DISP2D = 3, 1276 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 1277 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 1278 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 1279 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 1280 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 1281 PUNIT_POWER_WELL_DPIO_RX0 = 10, 1282 PUNIT_POWER_WELL_DPIO_RX1 = 11, 1283 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 1284 /* - custom power well */ 1285 CHV_DISP_PW_PIPE_A, /* 13 */ 1286 1287 /* 1288 * HSW/BDW 1289 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1) 1290 */ 1291 HSW_DISP_PW_GLOBAL = 15, 1292 1293 /* 1294 * GEN9+ 1295 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1) 1296 */ 1297 SKL_DISP_PW_MISC_IO = 0, 1298 SKL_DISP_PW_DDI_A_E, 1299 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1300 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1301 SKL_DISP_PW_DDI_B, 1302 SKL_DISP_PW_DDI_C, 1303 SKL_DISP_PW_DDI_D, 1304 1305 GLK_DISP_PW_AUX_A = 8, 1306 GLK_DISP_PW_AUX_B, 1307 GLK_DISP_PW_AUX_C, 1308 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A, 1309 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B, 1310 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C, 1311 CNL_DISP_PW_AUX_D, 1312 1313 SKL_DISP_PW_1 = 14, 1314 SKL_DISP_PW_2, 1315 1316 /* - custom power wells */ 1317 SKL_DISP_PW_DC_OFF, 1318 BXT_DPIO_CMN_A, 1319 BXT_DPIO_CMN_BC, 1320 GLK_DPIO_CMN_C, /* 19 */ 1321 1322 /* 1323 * Multiple platforms. 1324 * Must start following the highest ID of any platform. 1325 * - custom power wells 1326 */ 1327 I915_DISP_PW_ALWAYS_ON = 20, 1328 }; 1329 1330 #define PUNIT_REG_PWRGT_CTRL 0x60 1331 #define PUNIT_REG_PWRGT_STATUS 0x61 1332 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 1333 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 1334 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 1335 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 1336 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 1337 1338 #define PUNIT_REG_GPU_LFM 0xd3 1339 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 1340 #define PUNIT_REG_GPU_FREQ_STS 0xd8 1341 #define GPLLENABLE (1<<4) 1342 #define GENFREQSTATUS (1<<0) 1343 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 1344 #define PUNIT_REG_CZ_TIMESTAMP 0xce 1345 1346 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 1347 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 1348 1349 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 1350 #define FB_GFX_FREQ_FUSE_MASK 0xff 1351 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 1352 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 1353 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 1354 1355 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 1356 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 1357 1358 #define PUNIT_REG_DDR_SETUP2 0x139 1359 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 1360 #define FORCE_DDR_LOW_FREQ (1 << 1) 1361 #define FORCE_DDR_HIGH_FREQ (1 << 0) 1362 1363 #define PUNIT_GPU_STATUS_REG 0xdb 1364 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 1365 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 1366 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 1367 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 1368 1369 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 1370 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 1371 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 1372 1373 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 1374 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 1375 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 1376 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 1377 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 1378 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 1379 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 1380 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 1381 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 1382 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 1383 1384 #define VLV_TURBO_SOC_OVERRIDE 0x04 1385 #define VLV_OVERRIDE_EN 1 1386 #define VLV_SOC_TDP_EN (1 << 1) 1387 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 1388 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 1389 1390 /* vlv2 north clock has */ 1391 #define CCK_FUSE_REG 0x8 1392 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 1393 #define CCK_REG_DSI_PLL_FUSE 0x44 1394 #define CCK_REG_DSI_PLL_CONTROL 0x48 1395 #define DSI_PLL_VCO_EN (1 << 31) 1396 #define DSI_PLL_LDO_GATE (1 << 30) 1397 #define DSI_PLL_P1_POST_DIV_SHIFT 17 1398 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 1399 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 1400 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 1401 #define DSI_PLL_MUX_MASK (3 << 9) 1402 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 1403 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 1404 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 1405 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 1406 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 1407 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 1408 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 1409 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 1410 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 1411 #define DSI_PLL_LOCK (1 << 0) 1412 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 1413 #define DSI_PLL_LFSR (1 << 31) 1414 #define DSI_PLL_FRACTION_EN (1 << 30) 1415 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 1416 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 1417 #define DSI_PLL_USYNC_CNT_SHIFT 18 1418 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 1419 #define DSI_PLL_N1_DIV_SHIFT 16 1420 #define DSI_PLL_N1_DIV_MASK (3 << 16) 1421 #define DSI_PLL_M1_DIV_SHIFT 0 1422 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 1423 #define CCK_CZ_CLOCK_CONTROL 0x62 1424 #define CCK_GPLL_CLOCK_CONTROL 0x67 1425 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 1426 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c 1427 #define CCK_TRUNK_FORCE_ON (1 << 17) 1428 #define CCK_TRUNK_FORCE_OFF (1 << 16) 1429 #define CCK_FREQUENCY_STATUS (0x1f << 8) 1430 #define CCK_FREQUENCY_STATUS_SHIFT 8 1431 #define CCK_FREQUENCY_VALUES (0x1f << 0) 1432 1433 /* DPIO registers */ 1434 #define DPIO_DEVFN 0 1435 1436 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) 1437 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ 1438 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ 1439 #define DPIO_SFR_BYPASS (1<<1) 1440 #define DPIO_CMNRST (1<<0) 1441 1442 #define DPIO_PHY(pipe) ((pipe) >> 1) 1443 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 1444 1445 /* 1446 * Per pipe/PLL DPIO regs 1447 */ 1448 #define _VLV_PLL_DW3_CH0 0x800c 1449 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 1450 #define DPIO_POST_DIV_DAC 0 1451 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 1452 #define DPIO_POST_DIV_LVDS1 2 1453 #define DPIO_POST_DIV_LVDS2 3 1454 #define DPIO_K_SHIFT (24) /* 4 bits */ 1455 #define DPIO_P1_SHIFT (21) /* 3 bits */ 1456 #define DPIO_P2_SHIFT (16) /* 5 bits */ 1457 #define DPIO_N_SHIFT (12) /* 4 bits */ 1458 #define DPIO_ENABLE_CALIBRATION (1<<11) 1459 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 1460 #define DPIO_M2DIV_MASK 0xff 1461 #define _VLV_PLL_DW3_CH1 0x802c 1462 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 1463 1464 #define _VLV_PLL_DW5_CH0 0x8014 1465 #define DPIO_REFSEL_OVERRIDE 27 1466 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 1467 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 1468 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 1469 #define DPIO_PLL_REFCLK_SEL_MASK 3 1470 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 1471 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 1472 #define _VLV_PLL_DW5_CH1 0x8034 1473 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 1474 1475 #define _VLV_PLL_DW7_CH0 0x801c 1476 #define _VLV_PLL_DW7_CH1 0x803c 1477 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 1478 1479 #define _VLV_PLL_DW8_CH0 0x8040 1480 #define _VLV_PLL_DW8_CH1 0x8060 1481 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 1482 1483 #define VLV_PLL_DW9_BCAST 0xc044 1484 #define _VLV_PLL_DW9_CH0 0x8044 1485 #define _VLV_PLL_DW9_CH1 0x8064 1486 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 1487 1488 #define _VLV_PLL_DW10_CH0 0x8048 1489 #define _VLV_PLL_DW10_CH1 0x8068 1490 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 1491 1492 #define _VLV_PLL_DW11_CH0 0x804c 1493 #define _VLV_PLL_DW11_CH1 0x806c 1494 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 1495 1496 /* Spec for ref block start counts at DW10 */ 1497 #define VLV_REF_DW13 0x80ac 1498 1499 #define VLV_CMN_DW0 0x8100 1500 1501 /* 1502 * Per DDI channel DPIO regs 1503 */ 1504 1505 #define _VLV_PCS_DW0_CH0 0x8200 1506 #define _VLV_PCS_DW0_CH1 0x8400 1507 #define DPIO_PCS_TX_LANE2_RESET (1<<16) 1508 #define DPIO_PCS_TX_LANE1_RESET (1<<7) 1509 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4) 1510 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3) 1511 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 1512 1513 #define _VLV_PCS01_DW0_CH0 0x200 1514 #define _VLV_PCS23_DW0_CH0 0x400 1515 #define _VLV_PCS01_DW0_CH1 0x2600 1516 #define _VLV_PCS23_DW0_CH1 0x2800 1517 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 1518 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 1519 1520 #define _VLV_PCS_DW1_CH0 0x8204 1521 #define _VLV_PCS_DW1_CH1 0x8404 1522 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23) 1523 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) 1524 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) 1525 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 1526 #define DPIO_PCS_CLK_SOFT_RESET (1<<5) 1527 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 1528 1529 #define _VLV_PCS01_DW1_CH0 0x204 1530 #define _VLV_PCS23_DW1_CH0 0x404 1531 #define _VLV_PCS01_DW1_CH1 0x2604 1532 #define _VLV_PCS23_DW1_CH1 0x2804 1533 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 1534 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 1535 1536 #define _VLV_PCS_DW8_CH0 0x8220 1537 #define _VLV_PCS_DW8_CH1 0x8420 1538 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 1539 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 1540 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 1541 1542 #define _VLV_PCS01_DW8_CH0 0x0220 1543 #define _VLV_PCS23_DW8_CH0 0x0420 1544 #define _VLV_PCS01_DW8_CH1 0x2620 1545 #define _VLV_PCS23_DW8_CH1 0x2820 1546 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 1547 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 1548 1549 #define _VLV_PCS_DW9_CH0 0x8224 1550 #define _VLV_PCS_DW9_CH1 0x8424 1551 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13) 1552 #define DPIO_PCS_TX2MARGIN_000 (0<<13) 1553 #define DPIO_PCS_TX2MARGIN_101 (1<<13) 1554 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10) 1555 #define DPIO_PCS_TX1MARGIN_000 (0<<10) 1556 #define DPIO_PCS_TX1MARGIN_101 (1<<10) 1557 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 1558 1559 #define _VLV_PCS01_DW9_CH0 0x224 1560 #define _VLV_PCS23_DW9_CH0 0x424 1561 #define _VLV_PCS01_DW9_CH1 0x2624 1562 #define _VLV_PCS23_DW9_CH1 0x2824 1563 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 1564 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 1565 1566 #define _CHV_PCS_DW10_CH0 0x8228 1567 #define _CHV_PCS_DW10_CH1 0x8428 1568 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) 1569 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) 1570 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24) 1571 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24) 1572 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24) 1573 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16) 1574 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16) 1575 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16) 1576 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 1577 1578 #define _VLV_PCS01_DW10_CH0 0x0228 1579 #define _VLV_PCS23_DW10_CH0 0x0428 1580 #define _VLV_PCS01_DW10_CH1 0x2628 1581 #define _VLV_PCS23_DW10_CH1 0x2828 1582 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 1583 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 1584 1585 #define _VLV_PCS_DW11_CH0 0x822c 1586 #define _VLV_PCS_DW11_CH1 0x842c 1587 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24) 1588 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3) 1589 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1) 1590 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0) 1591 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 1592 1593 #define _VLV_PCS01_DW11_CH0 0x022c 1594 #define _VLV_PCS23_DW11_CH0 0x042c 1595 #define _VLV_PCS01_DW11_CH1 0x262c 1596 #define _VLV_PCS23_DW11_CH1 0x282c 1597 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 1598 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 1599 1600 #define _VLV_PCS01_DW12_CH0 0x0230 1601 #define _VLV_PCS23_DW12_CH0 0x0430 1602 #define _VLV_PCS01_DW12_CH1 0x2630 1603 #define _VLV_PCS23_DW12_CH1 0x2830 1604 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 1605 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1606 1607 #define _VLV_PCS_DW12_CH0 0x8230 1608 #define _VLV_PCS_DW12_CH1 0x8430 1609 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20) 1610 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16) 1611 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8) 1612 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6) 1613 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0) 1614 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1615 1616 #define _VLV_PCS_DW14_CH0 0x8238 1617 #define _VLV_PCS_DW14_CH1 0x8438 1618 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1619 1620 #define _VLV_PCS_DW23_CH0 0x825c 1621 #define _VLV_PCS_DW23_CH1 0x845c 1622 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1623 1624 #define _VLV_TX_DW2_CH0 0x8288 1625 #define _VLV_TX_DW2_CH1 0x8488 1626 #define DPIO_SWING_MARGIN000_SHIFT 16 1627 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1628 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1629 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1630 1631 #define _VLV_TX_DW3_CH0 0x828c 1632 #define _VLV_TX_DW3_CH1 0x848c 1633 /* The following bit for CHV phy */ 1634 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) 1635 #define DPIO_SWING_MARGIN101_SHIFT 16 1636 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1637 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1638 1639 #define _VLV_TX_DW4_CH0 0x8290 1640 #define _VLV_TX_DW4_CH1 0x8490 1641 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 1642 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1643 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 1644 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1645 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1646 1647 #define _VLV_TX3_DW4_CH0 0x690 1648 #define _VLV_TX3_DW4_CH1 0x2a90 1649 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1650 1651 #define _VLV_TX_DW5_CH0 0x8294 1652 #define _VLV_TX_DW5_CH1 0x8494 1653 #define DPIO_TX_OCALINIT_EN (1<<31) 1654 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1655 1656 #define _VLV_TX_DW11_CH0 0x82ac 1657 #define _VLV_TX_DW11_CH1 0x84ac 1658 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1659 1660 #define _VLV_TX_DW14_CH0 0x82b8 1661 #define _VLV_TX_DW14_CH1 0x84b8 1662 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1663 1664 /* CHV dpPhy registers */ 1665 #define _CHV_PLL_DW0_CH0 0x8000 1666 #define _CHV_PLL_DW0_CH1 0x8180 1667 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1668 1669 #define _CHV_PLL_DW1_CH0 0x8004 1670 #define _CHV_PLL_DW1_CH1 0x8184 1671 #define DPIO_CHV_N_DIV_SHIFT 8 1672 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1673 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1674 1675 #define _CHV_PLL_DW2_CH0 0x8008 1676 #define _CHV_PLL_DW2_CH1 0x8188 1677 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1678 1679 #define _CHV_PLL_DW3_CH0 0x800c 1680 #define _CHV_PLL_DW3_CH1 0x818c 1681 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1682 #define DPIO_CHV_FIRST_MOD (0 << 8) 1683 #define DPIO_CHV_SECOND_MOD (1 << 8) 1684 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1685 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1686 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1687 1688 #define _CHV_PLL_DW6_CH0 0x8018 1689 #define _CHV_PLL_DW6_CH1 0x8198 1690 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 1691 #define DPIO_CHV_INT_COEFF_SHIFT 8 1692 #define DPIO_CHV_PROP_COEFF_SHIFT 0 1693 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1694 1695 #define _CHV_PLL_DW8_CH0 0x8020 1696 #define _CHV_PLL_DW8_CH1 0x81A0 1697 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1698 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1699 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1700 1701 #define _CHV_PLL_DW9_CH0 0x8024 1702 #define _CHV_PLL_DW9_CH1 0x81A4 1703 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1704 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1705 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1706 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1707 1708 #define _CHV_CMN_DW0_CH0 0x8100 1709 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 1710 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 1711 #define DPIO_ALLDL_POWERDOWN (1 << 1) 1712 #define DPIO_ANYDL_POWERDOWN (1 << 0) 1713 1714 #define _CHV_CMN_DW5_CH0 0x8114 1715 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1716 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1717 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1718 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 1719 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1720 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1721 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 1722 #define CHV_BUFLEFTENA1_MASK (3 << 22) 1723 1724 #define _CHV_CMN_DW13_CH0 0x8134 1725 #define _CHV_CMN_DW0_CH1 0x8080 1726 #define DPIO_CHV_S1_DIV_SHIFT 21 1727 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1728 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1729 #define DPIO_CHV_K_DIV_SHIFT 4 1730 #define DPIO_PLL_FREQLOCK (1 << 1) 1731 #define DPIO_PLL_LOCK (1 << 0) 1732 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1733 1734 #define _CHV_CMN_DW14_CH0 0x8138 1735 #define _CHV_CMN_DW1_CH1 0x8084 1736 #define DPIO_AFC_RECAL (1 << 14) 1737 #define DPIO_DCLKP_EN (1 << 13) 1738 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1739 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1740 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1741 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1742 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1743 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1744 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1745 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1746 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1747 1748 #define _CHV_CMN_DW19_CH0 0x814c 1749 #define _CHV_CMN_DW6_CH1 0x8098 1750 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ 1751 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ 1752 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ 1753 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1754 1755 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1756 1757 #define CHV_CMN_DW28 0x8170 1758 #define DPIO_CL1POWERDOWNEN (1 << 23) 1759 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) 1760 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) 1761 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) 1762 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) 1763 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) 1764 1765 #define CHV_CMN_DW30 0x8178 1766 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) 1767 #define DPIO_LRC_BYPASS (1 << 3) 1768 1769 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1770 (lane) * 0x200 + (offset)) 1771 1772 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1773 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1774 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1775 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1776 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1777 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1778 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1779 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1780 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1781 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1782 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1783 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1784 #define DPIO_FRC_LATENCY_SHFIT 8 1785 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1786 #define DPIO_UPAR_SHIFT 30 1787 1788 /* BXT PHY registers */ 1789 #define _BXT_PHY0_BASE 0x6C000 1790 #define _BXT_PHY1_BASE 0x162000 1791 #define _BXT_PHY2_BASE 0x163000 1792 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ 1793 _BXT_PHY1_BASE, \ 1794 _BXT_PHY2_BASE) 1795 1796 #define _BXT_PHY(phy, reg) \ 1797 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) 1798 1799 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1800 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ 1801 (reg_ch1) - _BXT_PHY0_BASE)) 1802 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1803 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) 1804 1805 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) 1806 #define MIPIO_RST_CTRL (1 << 2) 1807 1808 #define _BXT_PHY_CTL_DDI_A 0x64C00 1809 #define _BXT_PHY_CTL_DDI_B 0x64C10 1810 #define _BXT_PHY_CTL_DDI_C 0x64C20 1811 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) 1812 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) 1813 #define BXT_PHY_LANE_ENABLED (1 << 8) 1814 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ 1815 _BXT_PHY_CTL_DDI_B) 1816 1817 #define _PHY_CTL_FAMILY_EDP 0x64C80 1818 #define _PHY_CTL_FAMILY_DDI 0x64C90 1819 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 1820 #define COMMON_RESET_DIS (1 << 31) 1821 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ 1822 _PHY_CTL_FAMILY_EDP, \ 1823 _PHY_CTL_FAMILY_DDI_C) 1824 1825 /* BXT PHY PLL registers */ 1826 #define _PORT_PLL_A 0x46074 1827 #define _PORT_PLL_B 0x46078 1828 #define _PORT_PLL_C 0x4607c 1829 #define PORT_PLL_ENABLE (1 << 31) 1830 #define PORT_PLL_LOCK (1 << 30) 1831 #define PORT_PLL_REF_SEL (1 << 27) 1832 #define PORT_PLL_POWER_ENABLE (1 << 26) 1833 #define PORT_PLL_POWER_STATE (1 << 25) 1834 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1835 1836 #define _PORT_PLL_EBB_0_A 0x162034 1837 #define _PORT_PLL_EBB_0_B 0x6C034 1838 #define _PORT_PLL_EBB_0_C 0x6C340 1839 #define PORT_PLL_P1_SHIFT 13 1840 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1841 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1842 #define PORT_PLL_P2_SHIFT 8 1843 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1844 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1845 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1846 _PORT_PLL_EBB_0_B, \ 1847 _PORT_PLL_EBB_0_C) 1848 1849 #define _PORT_PLL_EBB_4_A 0x162038 1850 #define _PORT_PLL_EBB_4_B 0x6C038 1851 #define _PORT_PLL_EBB_4_C 0x6C344 1852 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1853 #define PORT_PLL_RECALIBRATE (1 << 14) 1854 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1855 _PORT_PLL_EBB_4_B, \ 1856 _PORT_PLL_EBB_4_C) 1857 1858 #define _PORT_PLL_0_A 0x162100 1859 #define _PORT_PLL_0_B 0x6C100 1860 #define _PORT_PLL_0_C 0x6C380 1861 /* PORT_PLL_0_A */ 1862 #define PORT_PLL_M2_MASK 0xFF 1863 /* PORT_PLL_1_A */ 1864 #define PORT_PLL_N_SHIFT 8 1865 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1866 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1867 /* PORT_PLL_2_A */ 1868 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1869 /* PORT_PLL_3_A */ 1870 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1871 /* PORT_PLL_6_A */ 1872 #define PORT_PLL_PROP_COEFF_MASK 0xF 1873 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1874 #define PORT_PLL_INT_COEFF(x) ((x) << 8) 1875 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1876 #define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1877 /* PORT_PLL_8_A */ 1878 #define PORT_PLL_TARGET_CNT_MASK 0x3FF 1879 /* PORT_PLL_9_A */ 1880 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1881 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1882 /* PORT_PLL_10_A */ 1883 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27) 1884 #define PORT_PLL_DCO_AMP_DEFAULT 15 1885 #define PORT_PLL_DCO_AMP_MASK 0x3c00 1886 #define PORT_PLL_DCO_AMP(x) ((x)<<10) 1887 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ 1888 _PORT_PLL_0_B, \ 1889 _PORT_PLL_0_C) 1890 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ 1891 (idx) * 4) 1892 1893 /* BXT PHY common lane registers */ 1894 #define _PORT_CL1CM_DW0_A 0x162000 1895 #define _PORT_CL1CM_DW0_BC 0x6C000 1896 #define PHY_POWER_GOOD (1 << 16) 1897 #define PHY_RESERVED (1 << 7) 1898 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) 1899 1900 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014) 1901 #define CL_POWER_DOWN_ENABLE (1 << 4) 1902 #define SUS_CLOCK_CONFIG (3 << 0) 1903 1904 #define _PORT_CL1CM_DW9_A 0x162024 1905 #define _PORT_CL1CM_DW9_BC 0x6C024 1906 #define IREF0RC_OFFSET_SHIFT 8 1907 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1908 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) 1909 1910 #define _PORT_CL1CM_DW10_A 0x162028 1911 #define _PORT_CL1CM_DW10_BC 0x6C028 1912 #define IREF1RC_OFFSET_SHIFT 8 1913 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1914 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) 1915 1916 #define _PORT_CL1CM_DW28_A 0x162070 1917 #define _PORT_CL1CM_DW28_BC 0x6C070 1918 #define OCL1_POWER_DOWN_EN (1 << 23) 1919 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1920 #define SUS_CLK_CONFIG 0x3 1921 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) 1922 1923 #define _PORT_CL1CM_DW30_A 0x162078 1924 #define _PORT_CL1CM_DW30_BC 0x6C078 1925 #define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1926 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) 1927 1928 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304 1929 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384 1930 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04 1931 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84 1932 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04 1933 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404 1934 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604 1935 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04 1936 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04 1937 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804 1938 #define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \ 1939 _CNL_PORT_PCS_DW1_GRP_AE, \ 1940 _CNL_PORT_PCS_DW1_GRP_B, \ 1941 _CNL_PORT_PCS_DW1_GRP_C, \ 1942 _CNL_PORT_PCS_DW1_GRP_D, \ 1943 _CNL_PORT_PCS_DW1_GRP_AE, \ 1944 _CNL_PORT_PCS_DW1_GRP_F) 1945 #define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \ 1946 _CNL_PORT_PCS_DW1_LN0_AE, \ 1947 _CNL_PORT_PCS_DW1_LN0_B, \ 1948 _CNL_PORT_PCS_DW1_LN0_C, \ 1949 _CNL_PORT_PCS_DW1_LN0_D, \ 1950 _CNL_PORT_PCS_DW1_LN0_AE, \ 1951 _CNL_PORT_PCS_DW1_LN0_F) 1952 #define COMMON_KEEPER_EN (1 << 26) 1953 1954 #define _CNL_PORT_TX_DW2_GRP_AE 0x162348 1955 #define _CNL_PORT_TX_DW2_GRP_B 0x1623C8 1956 #define _CNL_PORT_TX_DW2_GRP_C 0x162B48 1957 #define _CNL_PORT_TX_DW2_GRP_D 0x162BC8 1958 #define _CNL_PORT_TX_DW2_GRP_F 0x162A48 1959 #define _CNL_PORT_TX_DW2_LN0_AE 0x162448 1960 #define _CNL_PORT_TX_DW2_LN0_B 0x162648 1961 #define _CNL_PORT_TX_DW2_LN0_C 0x162C48 1962 #define _CNL_PORT_TX_DW2_LN0_D 0x162E48 1963 #define _CNL_PORT_TX_DW2_LN0_F 0x162A48 1964 #define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \ 1965 _CNL_PORT_TX_DW2_GRP_AE, \ 1966 _CNL_PORT_TX_DW2_GRP_B, \ 1967 _CNL_PORT_TX_DW2_GRP_C, \ 1968 _CNL_PORT_TX_DW2_GRP_D, \ 1969 _CNL_PORT_TX_DW2_GRP_AE, \ 1970 _CNL_PORT_TX_DW2_GRP_F) 1971 #define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \ 1972 _CNL_PORT_TX_DW2_LN0_AE, \ 1973 _CNL_PORT_TX_DW2_LN0_B, \ 1974 _CNL_PORT_TX_DW2_LN0_C, \ 1975 _CNL_PORT_TX_DW2_LN0_D, \ 1976 _CNL_PORT_TX_DW2_LN0_AE, \ 1977 _CNL_PORT_TX_DW2_LN0_F) 1978 #define SWING_SEL_UPPER(x) ((x >> 3) << 15) 1979 #define SWING_SEL_UPPER_MASK (1 << 15) 1980 #define SWING_SEL_LOWER(x) ((x & 0x7) << 11) 1981 #define SWING_SEL_LOWER_MASK (0x7 << 11) 1982 #define RCOMP_SCALAR(x) ((x) << 0) 1983 #define RCOMP_SCALAR_MASK (0xFF << 0) 1984 1985 #define _CNL_PORT_TX_DW4_GRP_AE 0x162350 1986 #define _CNL_PORT_TX_DW4_GRP_B 0x1623D0 1987 #define _CNL_PORT_TX_DW4_GRP_C 0x162B50 1988 #define _CNL_PORT_TX_DW4_GRP_D 0x162BD0 1989 #define _CNL_PORT_TX_DW4_GRP_F 0x162A50 1990 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450 1991 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0 1992 #define _CNL_PORT_TX_DW4_LN0_B 0x162650 1993 #define _CNL_PORT_TX_DW4_LN0_C 0x162C50 1994 #define _CNL_PORT_TX_DW4_LN0_D 0x162E50 1995 #define _CNL_PORT_TX_DW4_LN0_F 0x162850 1996 #define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \ 1997 _CNL_PORT_TX_DW4_GRP_AE, \ 1998 _CNL_PORT_TX_DW4_GRP_B, \ 1999 _CNL_PORT_TX_DW4_GRP_C, \ 2000 _CNL_PORT_TX_DW4_GRP_D, \ 2001 _CNL_PORT_TX_DW4_GRP_AE, \ 2002 _CNL_PORT_TX_DW4_GRP_F) 2003 #define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \ 2004 _CNL_PORT_TX_DW4_LN0_AE, \ 2005 _CNL_PORT_TX_DW4_LN1_AE, \ 2006 _CNL_PORT_TX_DW4_LN0_B, \ 2007 _CNL_PORT_TX_DW4_LN0_C, \ 2008 _CNL_PORT_TX_DW4_LN0_D, \ 2009 _CNL_PORT_TX_DW4_LN0_AE, \ 2010 _CNL_PORT_TX_DW4_LN0_F) 2011 #define LOADGEN_SELECT (1 << 31) 2012 #define POST_CURSOR_1(x) ((x) << 12) 2013 #define POST_CURSOR_1_MASK (0x3F << 12) 2014 #define POST_CURSOR_2(x) ((x) << 6) 2015 #define POST_CURSOR_2_MASK (0x3F << 6) 2016 #define CURSOR_COEFF(x) ((x) << 0) 2017 #define CURSOR_COEFF_MASK (0x3F << 0) 2018 2019 #define _CNL_PORT_TX_DW5_GRP_AE 0x162354 2020 #define _CNL_PORT_TX_DW5_GRP_B 0x1623D4 2021 #define _CNL_PORT_TX_DW5_GRP_C 0x162B54 2022 #define _CNL_PORT_TX_DW5_GRP_D 0x162BD4 2023 #define _CNL_PORT_TX_DW5_GRP_F 0x162A54 2024 #define _CNL_PORT_TX_DW5_LN0_AE 0x162454 2025 #define _CNL_PORT_TX_DW5_LN0_B 0x162654 2026 #define _CNL_PORT_TX_DW5_LN0_C 0x162C54 2027 #define _CNL_PORT_TX_DW5_LN0_D 0x162ED4 2028 #define _CNL_PORT_TX_DW5_LN0_F 0x162854 2029 #define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \ 2030 _CNL_PORT_TX_DW5_GRP_AE, \ 2031 _CNL_PORT_TX_DW5_GRP_B, \ 2032 _CNL_PORT_TX_DW5_GRP_C, \ 2033 _CNL_PORT_TX_DW5_GRP_D, \ 2034 _CNL_PORT_TX_DW5_GRP_AE, \ 2035 _CNL_PORT_TX_DW5_GRP_F) 2036 #define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \ 2037 _CNL_PORT_TX_DW5_LN0_AE, \ 2038 _CNL_PORT_TX_DW5_LN0_B, \ 2039 _CNL_PORT_TX_DW5_LN0_C, \ 2040 _CNL_PORT_TX_DW5_LN0_D, \ 2041 _CNL_PORT_TX_DW5_LN0_AE, \ 2042 _CNL_PORT_TX_DW5_LN0_F) 2043 #define TX_TRAINING_EN (1 << 31) 2044 #define TAP3_DISABLE (1 << 29) 2045 #define SCALING_MODE_SEL(x) ((x) << 18) 2046 #define SCALING_MODE_SEL_MASK (0x7 << 18) 2047 #define RTERM_SELECT(x) ((x) << 3) 2048 #define RTERM_SELECT_MASK (0x7 << 3) 2049 2050 #define _CNL_PORT_TX_DW7_GRP_AE 0x16235C 2051 #define _CNL_PORT_TX_DW7_GRP_B 0x1623DC 2052 #define _CNL_PORT_TX_DW7_GRP_C 0x162B5C 2053 #define _CNL_PORT_TX_DW7_GRP_D 0x162BDC 2054 #define _CNL_PORT_TX_DW7_GRP_F 0x162A5C 2055 #define _CNL_PORT_TX_DW7_LN0_AE 0x16245C 2056 #define _CNL_PORT_TX_DW7_LN0_B 0x16265C 2057 #define _CNL_PORT_TX_DW7_LN0_C 0x162C5C 2058 #define _CNL_PORT_TX_DW7_LN0_D 0x162EDC 2059 #define _CNL_PORT_TX_DW7_LN0_F 0x16285C 2060 #define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \ 2061 _CNL_PORT_TX_DW7_GRP_AE, \ 2062 _CNL_PORT_TX_DW7_GRP_B, \ 2063 _CNL_PORT_TX_DW7_GRP_C, \ 2064 _CNL_PORT_TX_DW7_GRP_D, \ 2065 _CNL_PORT_TX_DW7_GRP_AE, \ 2066 _CNL_PORT_TX_DW7_GRP_F) 2067 #define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \ 2068 _CNL_PORT_TX_DW7_LN0_AE, \ 2069 _CNL_PORT_TX_DW7_LN0_B, \ 2070 _CNL_PORT_TX_DW7_LN0_C, \ 2071 _CNL_PORT_TX_DW7_LN0_D, \ 2072 _CNL_PORT_TX_DW7_LN0_AE, \ 2073 _CNL_PORT_TX_DW7_LN0_F) 2074 #define N_SCALAR(x) ((x) << 24) 2075 #define N_SCALAR_MASK (0x7F << 24) 2076 2077 /* The spec defines this only for BXT PHY0, but lets assume that this 2078 * would exist for PHY1 too if it had a second channel. 2079 */ 2080 #define _PORT_CL2CM_DW6_A 0x162358 2081 #define _PORT_CL2CM_DW6_BC 0x6C358 2082 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) 2083 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 2084 2085 #define CNL_PORT_COMP_DW0 _MMIO(0x162100) 2086 #define COMP_INIT (1 << 31) 2087 #define CNL_PORT_COMP_DW1 _MMIO(0x162104) 2088 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c) 2089 #define PROCESS_INFO_DOT_0 (0 << 26) 2090 #define PROCESS_INFO_DOT_1 (1 << 26) 2091 #define PROCESS_INFO_DOT_4 (2 << 26) 2092 #define PROCESS_INFO_MASK (7 << 26) 2093 #define PROCESS_INFO_SHIFT 26 2094 #define VOLTAGE_INFO_0_85V (0 << 24) 2095 #define VOLTAGE_INFO_0_95V (1 << 24) 2096 #define VOLTAGE_INFO_1_05V (2 << 24) 2097 #define VOLTAGE_INFO_MASK (3 << 24) 2098 #define VOLTAGE_INFO_SHIFT 24 2099 #define CNL_PORT_COMP_DW9 _MMIO(0x162124) 2100 #define CNL_PORT_COMP_DW10 _MMIO(0x162128) 2101 2102 /* BXT PHY Ref registers */ 2103 #define _PORT_REF_DW3_A 0x16218C 2104 #define _PORT_REF_DW3_BC 0x6C18C 2105 #define GRC_DONE (1 << 22) 2106 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) 2107 2108 #define _PORT_REF_DW6_A 0x162198 2109 #define _PORT_REF_DW6_BC 0x6C198 2110 #define GRC_CODE_SHIFT 24 2111 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) 2112 #define GRC_CODE_FAST_SHIFT 16 2113 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) 2114 #define GRC_CODE_SLOW_SHIFT 8 2115 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 2116 #define GRC_CODE_NOM_MASK 0xFF 2117 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) 2118 2119 #define _PORT_REF_DW8_A 0x1621A0 2120 #define _PORT_REF_DW8_BC 0x6C1A0 2121 #define GRC_DIS (1 << 15) 2122 #define GRC_RDY_OVRD (1 << 1) 2123 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) 2124 2125 /* BXT PHY PCS registers */ 2126 #define _PORT_PCS_DW10_LN01_A 0x162428 2127 #define _PORT_PCS_DW10_LN01_B 0x6C428 2128 #define _PORT_PCS_DW10_LN01_C 0x6C828 2129 #define _PORT_PCS_DW10_GRP_A 0x162C28 2130 #define _PORT_PCS_DW10_GRP_B 0x6CC28 2131 #define _PORT_PCS_DW10_GRP_C 0x6CE28 2132 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2133 _PORT_PCS_DW10_LN01_B, \ 2134 _PORT_PCS_DW10_LN01_C) 2135 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2136 _PORT_PCS_DW10_GRP_B, \ 2137 _PORT_PCS_DW10_GRP_C) 2138 2139 #define TX2_SWING_CALC_INIT (1 << 31) 2140 #define TX1_SWING_CALC_INIT (1 << 30) 2141 2142 #define _PORT_PCS_DW12_LN01_A 0x162430 2143 #define _PORT_PCS_DW12_LN01_B 0x6C430 2144 #define _PORT_PCS_DW12_LN01_C 0x6C830 2145 #define _PORT_PCS_DW12_LN23_A 0x162630 2146 #define _PORT_PCS_DW12_LN23_B 0x6C630 2147 #define _PORT_PCS_DW12_LN23_C 0x6CA30 2148 #define _PORT_PCS_DW12_GRP_A 0x162c30 2149 #define _PORT_PCS_DW12_GRP_B 0x6CC30 2150 #define _PORT_PCS_DW12_GRP_C 0x6CE30 2151 #define LANESTAGGER_STRAP_OVRD (1 << 6) 2152 #define LANE_STAGGER_MASK 0x1F 2153 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2154 _PORT_PCS_DW12_LN01_B, \ 2155 _PORT_PCS_DW12_LN01_C) 2156 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2157 _PORT_PCS_DW12_LN23_B, \ 2158 _PORT_PCS_DW12_LN23_C) 2159 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2160 _PORT_PCS_DW12_GRP_B, \ 2161 _PORT_PCS_DW12_GRP_C) 2162 2163 /* BXT PHY TX registers */ 2164 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 2165 ((lane) & 1) * 0x80) 2166 2167 #define _PORT_TX_DW2_LN0_A 0x162508 2168 #define _PORT_TX_DW2_LN0_B 0x6C508 2169 #define _PORT_TX_DW2_LN0_C 0x6C908 2170 #define _PORT_TX_DW2_GRP_A 0x162D08 2171 #define _PORT_TX_DW2_GRP_B 0x6CD08 2172 #define _PORT_TX_DW2_GRP_C 0x6CF08 2173 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2174 _PORT_TX_DW2_LN0_B, \ 2175 _PORT_TX_DW2_LN0_C) 2176 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2177 _PORT_TX_DW2_GRP_B, \ 2178 _PORT_TX_DW2_GRP_C) 2179 #define MARGIN_000_SHIFT 16 2180 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 2181 #define UNIQ_TRANS_SCALE_SHIFT 8 2182 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 2183 2184 #define _PORT_TX_DW3_LN0_A 0x16250C 2185 #define _PORT_TX_DW3_LN0_B 0x6C50C 2186 #define _PORT_TX_DW3_LN0_C 0x6C90C 2187 #define _PORT_TX_DW3_GRP_A 0x162D0C 2188 #define _PORT_TX_DW3_GRP_B 0x6CD0C 2189 #define _PORT_TX_DW3_GRP_C 0x6CF0C 2190 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2191 _PORT_TX_DW3_LN0_B, \ 2192 _PORT_TX_DW3_LN0_C) 2193 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2194 _PORT_TX_DW3_GRP_B, \ 2195 _PORT_TX_DW3_GRP_C) 2196 #define SCALE_DCOMP_METHOD (1 << 26) 2197 #define UNIQUE_TRANGE_EN_METHOD (1 << 27) 2198 2199 #define _PORT_TX_DW4_LN0_A 0x162510 2200 #define _PORT_TX_DW4_LN0_B 0x6C510 2201 #define _PORT_TX_DW4_LN0_C 0x6C910 2202 #define _PORT_TX_DW4_GRP_A 0x162D10 2203 #define _PORT_TX_DW4_GRP_B 0x6CD10 2204 #define _PORT_TX_DW4_GRP_C 0x6CF10 2205 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2206 _PORT_TX_DW4_LN0_B, \ 2207 _PORT_TX_DW4_LN0_C) 2208 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2209 _PORT_TX_DW4_GRP_B, \ 2210 _PORT_TX_DW4_GRP_C) 2211 #define DEEMPH_SHIFT 24 2212 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 2213 2214 #define _PORT_TX_DW5_LN0_A 0x162514 2215 #define _PORT_TX_DW5_LN0_B 0x6C514 2216 #define _PORT_TX_DW5_LN0_C 0x6C914 2217 #define _PORT_TX_DW5_GRP_A 0x162D14 2218 #define _PORT_TX_DW5_GRP_B 0x6CD14 2219 #define _PORT_TX_DW5_GRP_C 0x6CF14 2220 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2221 _PORT_TX_DW5_LN0_B, \ 2222 _PORT_TX_DW5_LN0_C) 2223 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2224 _PORT_TX_DW5_GRP_B, \ 2225 _PORT_TX_DW5_GRP_C) 2226 #define DCC_DELAY_RANGE_1 (1 << 9) 2227 #define DCC_DELAY_RANGE_2 (1 << 8) 2228 2229 #define _PORT_TX_DW14_LN0_A 0x162538 2230 #define _PORT_TX_DW14_LN0_B 0x6C538 2231 #define _PORT_TX_DW14_LN0_C 0x6C938 2232 #define LATENCY_OPTIM_SHIFT 30 2233 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 2234 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ 2235 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ 2236 _PORT_TX_DW14_LN0_C) + \ 2237 _BXT_LANE_OFFSET(lane)) 2238 2239 /* UAIMI scratch pad register 1 */ 2240 #define UAIMI_SPR1 _MMIO(0x4F074) 2241 /* SKL VccIO mask */ 2242 #define SKL_VCCIO_MASK 0x1 2243 /* SKL balance leg register */ 2244 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) 2245 /* I_boost values */ 2246 #define BALANCE_LEG_SHIFT(port) (8+3*(port)) 2247 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port))) 2248 /* Balance leg disable bits */ 2249 #define BALANCE_LEG_DISABLE_SHIFT 23 2250 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) 2251 2252 /* 2253 * Fence registers 2254 * [0-7] @ 0x2000 gen2,gen3 2255 * [8-15] @ 0x3000 945,g33,pnv 2256 * 2257 * [0-15] @ 0x3000 gen4,gen5 2258 * 2259 * [0-15] @ 0x100000 gen6,vlv,chv 2260 * [0-31] @ 0x100000 gen7+ 2261 */ 2262 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) 2263 #define I830_FENCE_START_MASK 0x07f80000 2264 #define I830_FENCE_TILING_Y_SHIFT 12 2265 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 2266 #define I830_FENCE_PITCH_SHIFT 4 2267 #define I830_FENCE_REG_VALID (1<<0) 2268 #define I915_FENCE_MAX_PITCH_VAL 4 2269 #define I830_FENCE_MAX_PITCH_VAL 6 2270 #define I830_FENCE_MAX_SIZE_VAL (1<<8) 2271 2272 #define I915_FENCE_START_MASK 0x0ff00000 2273 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 2274 2275 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) 2276 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) 2277 #define I965_FENCE_PITCH_SHIFT 2 2278 #define I965_FENCE_TILING_Y_SHIFT 1 2279 #define I965_FENCE_REG_VALID (1<<0) 2280 #define I965_FENCE_MAX_PITCH_VAL 0x0400 2281 2282 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) 2283 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) 2284 #define GEN6_FENCE_PITCH_SHIFT 32 2285 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 2286 2287 2288 /* control register for cpu gtt access */ 2289 #define TILECTL _MMIO(0x101000) 2290 #define TILECTL_SWZCTL (1 << 0) 2291 #define TILECTL_TLBPF (1 << 1) 2292 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 2293 #define TILECTL_BACKSNOOP_DIS (1 << 3) 2294 2295 /* 2296 * Instruction and interrupt control regs 2297 */ 2298 #define PGTBL_CTL _MMIO(0x02020) 2299 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 2300 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 2301 #define PGTBL_ER _MMIO(0x02024) 2302 #define PRB0_BASE (0x2030-0x30) 2303 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ 2304 #define PRB2_BASE (0x2050-0x30) /* gen3 */ 2305 #define SRB0_BASE (0x2100-0x30) /* gen2 */ 2306 #define SRB1_BASE (0x2110-0x30) /* gen2 */ 2307 #define SRB2_BASE (0x2120-0x30) /* 830 */ 2308 #define SRB3_BASE (0x2130-0x30) /* 830 */ 2309 #define RENDER_RING_BASE 0x02000 2310 #define BSD_RING_BASE 0x04000 2311 #define GEN6_BSD_RING_BASE 0x12000 2312 #define GEN8_BSD2_RING_BASE 0x1c000 2313 #define VEBOX_RING_BASE 0x1a000 2314 #define BLT_RING_BASE 0x22000 2315 #define RING_TAIL(base) _MMIO((base)+0x30) 2316 #define RING_HEAD(base) _MMIO((base)+0x34) 2317 #define RING_START(base) _MMIO((base)+0x38) 2318 #define RING_CTL(base) _MMIO((base)+0x3c) 2319 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ 2320 #define RING_SYNC_0(base) _MMIO((base)+0x40) 2321 #define RING_SYNC_1(base) _MMIO((base)+0x44) 2322 #define RING_SYNC_2(base) _MMIO((base)+0x48) 2323 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 2324 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 2325 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 2326 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 2327 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 2328 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 2329 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 2330 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 2331 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 2332 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 2333 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 2334 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 2335 #define GEN6_NOSYNC INVALID_MMIO_REG 2336 #define RING_PSMI_CTL(base) _MMIO((base)+0x50) 2337 #define RING_MAX_IDLE(base) _MMIO((base)+0x54) 2338 #define RING_HWS_PGA(base) _MMIO((base)+0x80) 2339 #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080) 2340 #define RING_RESET_CTL(base) _MMIO((base)+0xd0) 2341 #define RESET_CTL_REQUEST_RESET (1 << 0) 2342 #define RESET_CTL_READY_TO_RESET (1 << 1) 2343 2344 #define HSW_GTT_CACHE_EN _MMIO(0x4024) 2345 #define GTT_CACHE_EN_ALL 0xF0007FFF 2346 #define GEN7_WR_WATERMARK _MMIO(0x4028) 2347 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) 2348 #define ARB_MODE _MMIO(0x4030) 2349 #define ARB_MODE_SWIZZLE_SNB (1<<4) 2350 #define ARB_MODE_SWIZZLE_IVB (1<<5) 2351 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) 2352 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) 2353 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 2354 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) 2355 #define GEN7_LRA_LIMITS_REG_NUM 13 2356 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) 2357 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) 2358 2359 #define GAMTARBMODE _MMIO(0x04a08) 2360 #define ARB_MODE_BWGTLB_DISABLE (1<<9) 2361 #define ARB_MODE_SWIZZLE_BDW (1<<1) 2362 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) 2363 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id) 2364 #define GEN8_RING_FAULT_REG _MMIO(0x4094) 2365 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 2366 #define RING_FAULT_GTTSEL_MASK (1<<11) 2367 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 2368 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 2369 #define RING_FAULT_VALID (1<<0) 2370 #define DONE_REG _MMIO(0x40b0) 2371 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 2372 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 2373 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4) 2374 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) 2375 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) 2376 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) 2377 #define RING_ACTHD(base) _MMIO((base)+0x74) 2378 #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c) 2379 #define RING_NOPID(base) _MMIO((base)+0x94) 2380 #define RING_IMR(base) _MMIO((base)+0xa8) 2381 #define RING_HWSTAM(base) _MMIO((base)+0x98) 2382 #define RING_TIMESTAMP(base) _MMIO((base)+0x358) 2383 #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4) 2384 #define TAIL_ADDR 0x001FFFF8 2385 #define HEAD_WRAP_COUNT 0xFFE00000 2386 #define HEAD_WRAP_ONE 0x00200000 2387 #define HEAD_ADDR 0x001FFFFC 2388 #define RING_NR_PAGES 0x001FF000 2389 #define RING_REPORT_MASK 0x00000006 2390 #define RING_REPORT_64K 0x00000002 2391 #define RING_REPORT_128K 0x00000004 2392 #define RING_NO_REPORT 0x00000000 2393 #define RING_VALID_MASK 0x00000001 2394 #define RING_VALID 0x00000001 2395 #define RING_INVALID 0x00000000 2396 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ 2397 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ 2398 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ 2399 2400 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4) 2401 #define RING_MAX_NONPRIV_SLOTS 12 2402 2403 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 2404 2405 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 2406 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18) 2407 2408 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 2409 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 2410 2411 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 2412 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28) 2413 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24) 2414 2415 #if 0 2416 #define PRB0_TAIL _MMIO(0x2030) 2417 #define PRB0_HEAD _MMIO(0x2034) 2418 #define PRB0_START _MMIO(0x2038) 2419 #define PRB0_CTL _MMIO(0x203c) 2420 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ 2421 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ 2422 #define PRB1_START _MMIO(0x2048) /* 915+ only */ 2423 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ 2424 #endif 2425 #define IPEIR_I965 _MMIO(0x2064) 2426 #define IPEHR_I965 _MMIO(0x2068) 2427 #define GEN7_SC_INSTDONE _MMIO(0x7100) 2428 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 2429 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 2430 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 2431 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 2432 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 2433 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 2434 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 2435 #define RING_IPEIR(base) _MMIO((base)+0x64) 2436 #define RING_IPEHR(base) _MMIO((base)+0x68) 2437 /* 2438 * On GEN4, only the render ring INSTDONE exists and has a different 2439 * layout than the GEN7+ version. 2440 * The GEN2 counterpart of this register is GEN2_INSTDONE. 2441 */ 2442 #define RING_INSTDONE(base) _MMIO((base)+0x6c) 2443 #define RING_INSTPS(base) _MMIO((base)+0x70) 2444 #define RING_DMA_FADD(base) _MMIO((base)+0x78) 2445 #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */ 2446 #define RING_INSTPM(base) _MMIO((base)+0xc0) 2447 #define RING_MI_MODE(base) _MMIO((base)+0x9c) 2448 #define INSTPS _MMIO(0x2070) /* 965+ only */ 2449 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 2450 #define ACTHD_I965 _MMIO(0x2074) 2451 #define HWS_PGA _MMIO(0x2080) 2452 #define HWS_ADDRESS_MASK 0xfffff000 2453 #define HWS_START_ADDRESS_SHIFT 4 2454 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 2455 #define PWRCTX_EN (1<<0) 2456 #define IPEIR _MMIO(0x2088) 2457 #define IPEHR _MMIO(0x208c) 2458 #define GEN2_INSTDONE _MMIO(0x2090) 2459 #define NOPID _MMIO(0x2094) 2460 #define HWSTAM _MMIO(0x2098) 2461 #define DMA_FADD_I8XX _MMIO(0x20d0) 2462 #define RING_BBSTATE(base) _MMIO((base)+0x110) 2463 #define RING_BB_PPGTT (1 << 5) 2464 #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */ 2465 #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */ 2466 #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */ 2467 #define RING_BBADDR(base) _MMIO((base)+0x140) 2468 #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */ 2469 #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */ 2470 #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */ 2471 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */ 2472 #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */ 2473 2474 #define ERROR_GEN6 _MMIO(0x40a0) 2475 #define GEN7_ERR_INT _MMIO(0x44040) 2476 #define ERR_INT_POISON (1<<31) 2477 #define ERR_INT_MMIO_UNCLAIMED (1<<13) 2478 #define ERR_INT_PIPE_CRC_DONE_C (1<<8) 2479 #define ERR_INT_FIFO_UNDERRUN_C (1<<6) 2480 #define ERR_INT_PIPE_CRC_DONE_B (1<<5) 2481 #define ERR_INT_FIFO_UNDERRUN_B (1<<3) 2482 #define ERR_INT_PIPE_CRC_DONE_A (1<<2) 2483 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3)) 2484 #define ERR_INT_FIFO_UNDERRUN_A (1<<0) 2485 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 2486 2487 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 2488 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 2489 2490 #define FPGA_DBG _MMIO(0x42300) 2491 #define FPGA_DBG_RM_NOCLAIM (1<<31) 2492 2493 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) 2494 #define CLAIM_ER_CLR (1 << 31) 2495 #define CLAIM_ER_OVERFLOW (1 << 16) 2496 #define CLAIM_ER_CTR_MASK 0xffff 2497 2498 #define DERRMR _MMIO(0x44050) 2499 /* Note that HBLANK events are reserved on bdw+ */ 2500 #define DERRMR_PIPEA_SCANLINE (1<<0) 2501 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) 2502 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) 2503 #define DERRMR_PIPEA_VBLANK (1<<3) 2504 #define DERRMR_PIPEA_HBLANK (1<<5) 2505 #define DERRMR_PIPEB_SCANLINE (1<<8) 2506 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) 2507 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) 2508 #define DERRMR_PIPEB_VBLANK (1<<11) 2509 #define DERRMR_PIPEB_HBLANK (1<<13) 2510 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 2511 #define DERRMR_PIPEC_SCANLINE (1<<14) 2512 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) 2513 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) 2514 #define DERRMR_PIPEC_VBLANK (1<<21) 2515 #define DERRMR_PIPEC_HBLANK (1<<22) 2516 2517 2518 /* GM45+ chicken bits -- debug workaround bits that may be required 2519 * for various sorts of correct behavior. The top 16 bits of each are 2520 * the enables for writing to the corresponding low bit. 2521 */ 2522 #define _3D_CHICKEN _MMIO(0x2084) 2523 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 2524 #define _3D_CHICKEN2 _MMIO(0x208c) 2525 /* Disables pipelining of read flushes past the SF-WIZ interface. 2526 * Required on all Ironlake steppings according to the B-Spec, but the 2527 * particular danger of not doing so is not specified. 2528 */ 2529 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 2530 #define _3D_CHICKEN3 _MMIO(0x2090) 2531 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 2532 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 2533 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 2534 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ 2535 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 2536 2537 #define MI_MODE _MMIO(0x209c) 2538 # define VS_TIMER_DISPATCH (1 << 6) 2539 # define MI_FLUSH_ENABLE (1 << 12) 2540 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 2541 # define MODE_IDLE (1 << 9) 2542 # define STOP_RING (1 << 8) 2543 2544 #define GEN6_GT_MODE _MMIO(0x20d0) 2545 #define GEN7_GT_MODE _MMIO(0x7008) 2546 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 2547 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 2548 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 2549 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 2550 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 2551 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 2552 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 2553 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 2554 2555 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 2556 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) 2557 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 2558 2559 /* WaClearTdlStateAckDirtyBits */ 2560 #define GEN8_STATE_ACK _MMIO(0x20F0) 2561 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) 2562 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 2563 #define GEN9_STATE_ACK_TDL0 (1 << 12) 2564 #define GEN9_STATE_ACK_TDL1 (1 << 13) 2565 #define GEN9_STATE_ACK_TDL2 (1 << 14) 2566 #define GEN9_STATE_ACK_TDL3 (1 << 15) 2567 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 2568 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 2569 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 2570 2571 #define GFX_MODE _MMIO(0x2520) 2572 #define GFX_MODE_GEN7 _MMIO(0x229c) 2573 #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c) 2574 #define GFX_RUN_LIST_ENABLE (1<<15) 2575 #define GFX_INTERRUPT_STEERING (1<<14) 2576 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) 2577 #define GFX_SURFACE_FAULT_ENABLE (1<<12) 2578 #define GFX_REPLAY_MODE (1<<11) 2579 #define GFX_PSMI_GRANULARITY (1<<10) 2580 #define GFX_PPGTT_ENABLE (1<<9) 2581 #define GEN8_GFX_PPGTT_48B (1<<7) 2582 2583 #define GFX_FORWARD_VBLANK_MASK (3<<5) 2584 #define GFX_FORWARD_VBLANK_NEVER (0<<5) 2585 #define GFX_FORWARD_VBLANK_ALWAYS (1<<5) 2586 #define GFX_FORWARD_VBLANK_COND (2<<5) 2587 2588 #define VLV_DISPLAY_BASE 0x180000 2589 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 2590 #define BXT_MIPI_BASE 0x60000 2591 2592 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) 2593 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) 2594 #define SCPD0 _MMIO(0x209c) /* 915+ only */ 2595 #define IER _MMIO(0x20a0) 2596 #define IIR _MMIO(0x20a4) 2597 #define IMR _MMIO(0x20a8) 2598 #define ISR _MMIO(0x20ac) 2599 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) 2600 #define GINT_DIS (1<<22) 2601 #define GCFG_DIS (1<<8) 2602 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) 2603 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) 2604 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) 2605 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) 2606 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) 2607 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) 2608 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) 2609 #define VLV_PCBR_ADDR_SHIFT 12 2610 2611 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ 2612 #define EIR _MMIO(0x20b0) 2613 #define EMR _MMIO(0x20b4) 2614 #define ESR _MMIO(0x20b8) 2615 #define GM45_ERROR_PAGE_TABLE (1<<5) 2616 #define GM45_ERROR_MEM_PRIV (1<<4) 2617 #define I915_ERROR_PAGE_TABLE (1<<4) 2618 #define GM45_ERROR_CP_PRIV (1<<3) 2619 #define I915_ERROR_MEMORY_REFRESH (1<<1) 2620 #define I915_ERROR_INSTRUCTION (1<<0) 2621 #define INSTPM _MMIO(0x20c0) 2622 #define INSTPM_SELF_EN (1<<12) /* 915GM only */ 2623 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts 2624 will not assert AGPBUSY# and will only 2625 be delivered when out of C3. */ 2626 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ 2627 #define INSTPM_TLB_INVALIDATE (1<<9) 2628 #define INSTPM_SYNC_FLUSH (1<<5) 2629 #define ACTHD _MMIO(0x20c8) 2630 #define MEM_MODE _MMIO(0x20cc) 2631 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ 2632 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ 2633 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ 2634 #define FW_BLC _MMIO(0x20d8) 2635 #define FW_BLC2 _MMIO(0x20dc) 2636 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ 2637 #define FW_BLC_SELF_EN_MASK (1<<31) 2638 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ 2639 #define FW_BLC_SELF_EN (1<<15) /* 945 only */ 2640 #define MM_BURST_LENGTH 0x00700000 2641 #define MM_FIFO_WATERMARK 0x0001F000 2642 #define LM_BURST_LENGTH 0x00000700 2643 #define LM_FIFO_WATERMARK 0x0000001F 2644 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ 2645 2646 /* Make render/texture TLB fetches lower priorty than associated data 2647 * fetches. This is not turned on by default 2648 */ 2649 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 2650 2651 /* Isoch request wait on GTT enable (Display A/B/C streams). 2652 * Make isoch requests stall on the TLB update. May cause 2653 * display underruns (test mode only) 2654 */ 2655 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 2656 2657 /* Block grant count for isoch requests when block count is 2658 * set to a finite value. 2659 */ 2660 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 2661 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 2662 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 2663 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 2664 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 2665 2666 /* Enable render writes to complete in C2/C3/C4 power states. 2667 * If this isn't enabled, render writes are prevented in low 2668 * power states. That seems bad to me. 2669 */ 2670 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 2671 2672 /* This acknowledges an async flip immediately instead 2673 * of waiting for 2TLB fetches. 2674 */ 2675 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 2676 2677 /* Enables non-sequential data reads through arbiter 2678 */ 2679 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 2680 2681 /* Disable FSB snooping of cacheable write cycles from binner/render 2682 * command stream 2683 */ 2684 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 2685 2686 /* Arbiter time slice for non-isoch streams */ 2687 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 2688 #define MI_ARB_TIME_SLICE_1 (0 << 5) 2689 #define MI_ARB_TIME_SLICE_2 (1 << 5) 2690 #define MI_ARB_TIME_SLICE_4 (2 << 5) 2691 #define MI_ARB_TIME_SLICE_6 (3 << 5) 2692 #define MI_ARB_TIME_SLICE_8 (4 << 5) 2693 #define MI_ARB_TIME_SLICE_10 (5 << 5) 2694 #define MI_ARB_TIME_SLICE_14 (6 << 5) 2695 #define MI_ARB_TIME_SLICE_16 (7 << 5) 2696 2697 /* Low priority grace period page size */ 2698 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 2699 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 2700 2701 /* Disable display A/B trickle feed */ 2702 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 2703 2704 /* Set display plane priority */ 2705 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 2706 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 2707 2708 #define MI_STATE _MMIO(0x20e4) /* gen2 only */ 2709 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 2710 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 2711 2712 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 2713 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) 2714 #define CM0_IZ_OPT_DISABLE (1<<6) 2715 #define CM0_ZR_OPT_DISABLE (1<<5) 2716 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) 2717 #define CM0_DEPTH_EVICT_DISABLE (1<<4) 2718 #define CM0_COLOR_EVICT_DISABLE (1<<3) 2719 #define CM0_DEPTH_WRITE_DISABLE (1<<1) 2720 #define CM0_RC_OP_FLUSH_DISABLE (1<<0) 2721 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 2722 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 2723 #define GFX_FLSH_CNTL_EN (1<<0) 2724 #define ECOSKPD _MMIO(0x21d0) 2725 #define ECO_GATING_CX_ONLY (1<<3) 2726 #define ECO_FLIP_DONE (1<<0) 2727 2728 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 2729 #define RC_OP_FLUSH_ENABLE (1<<0) 2730 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) 2731 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 2732 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) 2733 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) 2734 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1) 2735 2736 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) 2737 #define GEN6_BLITTER_LOCK_SHIFT 16 2738 #define GEN6_BLITTER_FBC_NOTIFY (1<<3) 2739 2740 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) 2741 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 2742 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 2743 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) 2744 2745 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 2746 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 2747 2748 /* Fuse readout registers for GT */ 2749 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 2750 #define CHV_FGT_DISABLE_SS0 (1 << 10) 2751 #define CHV_FGT_DISABLE_SS1 (1 << 11) 2752 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 2753 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 2754 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 2755 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 2756 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 2757 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 2758 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 2759 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 2760 2761 #define GEN8_FUSE2 _MMIO(0x9120) 2762 #define GEN8_F2_SS_DIS_SHIFT 21 2763 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 2764 #define GEN8_F2_S_ENA_SHIFT 25 2765 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 2766 2767 #define GEN9_F2_SS_DIS_SHIFT 20 2768 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 2769 2770 #define GEN10_F2_S_ENA_SHIFT 22 2771 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 2772 #define GEN10_F2_SS_DIS_SHIFT 18 2773 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 2774 2775 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 2776 #define GEN8_EU_DIS0_S0_MASK 0xffffff 2777 #define GEN8_EU_DIS0_S1_SHIFT 24 2778 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 2779 2780 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 2781 #define GEN8_EU_DIS1_S1_MASK 0xffff 2782 #define GEN8_EU_DIS1_S2_SHIFT 16 2783 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 2784 2785 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 2786 #define GEN8_EU_DIS2_S2_MASK 0xff 2787 2788 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4) 2789 2790 #define GEN10_EU_DISABLE3 _MMIO(0x9140) 2791 #define GEN10_EU_DIS_SS_MASK 0xff 2792 2793 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) 2794 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 2795 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 2796 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 2797 #define GEN6_BSD_GO_INDICATOR (1 << 4) 2798 2799 /* On modern GEN architectures interrupt control consists of two sets 2800 * of registers. The first set pertains to the ring generating the 2801 * interrupt. The second control is for the functional block generating the 2802 * interrupt. These are PM, GT, DE, etc. 2803 * 2804 * Luckily *knocks on wood* all the ring interrupt bits match up with the 2805 * GT interrupt bits, so we don't need to duplicate the defines. 2806 * 2807 * These defines should cover us well from SNB->HSW with minor exceptions 2808 * it can also work on ILK. 2809 */ 2810 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 2811 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 2812 #define GT_BLT_USER_INTERRUPT (1 << 22) 2813 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 2814 #define GT_BSD_USER_INTERRUPT (1 << 12) 2815 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 2816 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 2817 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 2818 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 2819 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 2820 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 2821 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 2822 #define GT_RENDER_USER_INTERRUPT (1 << 0) 2823 2824 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 2825 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 2826 2827 #define GT_PARITY_ERROR(dev_priv) \ 2828 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 2829 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 2830 2831 /* These are all the "old" interrupts */ 2832 #define ILK_BSD_USER_INTERRUPT (1<<5) 2833 2834 #define I915_PM_INTERRUPT (1<<31) 2835 #define I915_ISP_INTERRUPT (1<<22) 2836 #define I915_LPE_PIPE_B_INTERRUPT (1<<21) 2837 #define I915_LPE_PIPE_A_INTERRUPT (1<<20) 2838 #define I915_MIPIC_INTERRUPT (1<<19) 2839 #define I915_MIPIA_INTERRUPT (1<<18) 2840 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) 2841 #define I915_DISPLAY_PORT_INTERRUPT (1<<17) 2842 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) 2843 #define I915_MASTER_ERROR_INTERRUPT (1<<15) 2844 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) 2845 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) 2846 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ 2847 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) 2848 #define I915_HWB_OOM_INTERRUPT (1<<13) 2849 #define I915_LPE_PIPE_C_INTERRUPT (1<<12) 2850 #define I915_SYNC_STATUS_INTERRUPT (1<<12) 2851 #define I915_MISC_INTERRUPT (1<<11) 2852 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) 2853 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) 2854 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) 2855 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) 2856 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) 2857 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) 2858 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) 2859 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) 2860 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) 2861 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) 2862 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) 2863 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) 2864 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) 2865 #define I915_DEBUG_INTERRUPT (1<<2) 2866 #define I915_WINVALID_INTERRUPT (1<<1) 2867 #define I915_USER_INTERRUPT (1<<1) 2868 #define I915_ASLE_INTERRUPT (1<<0) 2869 #define I915_BSD_USER_INTERRUPT (1<<25) 2870 2871 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) 2872 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 2873 2874 /* DisplayPort Audio w/ LPE */ 2875 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) 2876 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) 2877 2878 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) 2879 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) 2880 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) 2881 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ 2882 _VLV_AUD_PORT_EN_B_DBG, \ 2883 _VLV_AUD_PORT_EN_C_DBG, \ 2884 _VLV_AUD_PORT_EN_D_DBG) 2885 #define VLV_AMP_MUTE (1 << 1) 2886 2887 #define GEN6_BSD_RNCID _MMIO(0x12198) 2888 2889 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) 2890 #define GEN7_FF_SCHED_MASK 0x0077070 2891 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 2892 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) 2893 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) 2894 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) 2895 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ 2896 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 2897 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) 2898 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) 2899 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ 2900 #define GEN7_FF_VS_SCHED_HW (0x0<<12) 2901 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) 2902 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) 2903 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ 2904 #define GEN7_FF_DS_SCHED_HW (0x0<<4) 2905 2906 /* 2907 * Framebuffer compression (915+ only) 2908 */ 2909 2910 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ 2911 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ 2912 #define FBC_CONTROL _MMIO(0x3208) 2913 #define FBC_CTL_EN (1<<31) 2914 #define FBC_CTL_PERIODIC (1<<30) 2915 #define FBC_CTL_INTERVAL_SHIFT (16) 2916 #define FBC_CTL_UNCOMPRESSIBLE (1<<14) 2917 #define FBC_CTL_C3_IDLE (1<<13) 2918 #define FBC_CTL_STRIDE_SHIFT (5) 2919 #define FBC_CTL_FENCENO_SHIFT (0) 2920 #define FBC_COMMAND _MMIO(0x320c) 2921 #define FBC_CMD_COMPRESS (1<<0) 2922 #define FBC_STATUS _MMIO(0x3210) 2923 #define FBC_STAT_COMPRESSING (1<<31) 2924 #define FBC_STAT_COMPRESSED (1<<30) 2925 #define FBC_STAT_MODIFIED (1<<29) 2926 #define FBC_STAT_CURRENT_LINE_SHIFT (0) 2927 #define FBC_CONTROL2 _MMIO(0x3214) 2928 #define FBC_CTL_FENCE_DBL (0<<4) 2929 #define FBC_CTL_IDLE_IMM (0<<2) 2930 #define FBC_CTL_IDLE_FULL (1<<2) 2931 #define FBC_CTL_IDLE_LINE (2<<2) 2932 #define FBC_CTL_IDLE_DEBUG (3<<2) 2933 #define FBC_CTL_CPU_FENCE (1<<1) 2934 #define FBC_CTL_PLANE(plane) ((plane)<<0) 2935 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ 2936 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) 2937 2938 #define FBC_LL_SIZE (1536) 2939 2940 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 2941 #define FBC_LLC_FULLY_OPEN (1<<30) 2942 2943 /* Framebuffer compression for GM45+ */ 2944 #define DPFC_CB_BASE _MMIO(0x3200) 2945 #define DPFC_CONTROL _MMIO(0x3208) 2946 #define DPFC_CTL_EN (1<<31) 2947 #define DPFC_CTL_PLANE(plane) ((plane)<<30) 2948 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) 2949 #define DPFC_CTL_FENCE_EN (1<<29) 2950 #define IVB_DPFC_CTL_FENCE_EN (1<<28) 2951 #define DPFC_CTL_PERSISTENT_MODE (1<<25) 2952 #define DPFC_SR_EN (1<<10) 2953 #define DPFC_CTL_LIMIT_1X (0<<6) 2954 #define DPFC_CTL_LIMIT_2X (1<<6) 2955 #define DPFC_CTL_LIMIT_4X (2<<6) 2956 #define DPFC_RECOMP_CTL _MMIO(0x320c) 2957 #define DPFC_RECOMP_STALL_EN (1<<27) 2958 #define DPFC_RECOMP_STALL_WM_SHIFT (16) 2959 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 2960 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 2961 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 2962 #define DPFC_STATUS _MMIO(0x3210) 2963 #define DPFC_INVAL_SEG_SHIFT (16) 2964 #define DPFC_INVAL_SEG_MASK (0x07ff0000) 2965 #define DPFC_COMP_SEG_SHIFT (0) 2966 #define DPFC_COMP_SEG_MASK (0x000007ff) 2967 #define DPFC_STATUS2 _MMIO(0x3214) 2968 #define DPFC_FENCE_YOFF _MMIO(0x3218) 2969 #define DPFC_CHICKEN _MMIO(0x3224) 2970 #define DPFC_HT_MODIFY (1<<31) 2971 2972 /* Framebuffer compression for Ironlake */ 2973 #define ILK_DPFC_CB_BASE _MMIO(0x43200) 2974 #define ILK_DPFC_CONTROL _MMIO(0x43208) 2975 #define FBC_CTL_FALSE_COLOR (1<<10) 2976 /* The bit 28-8 is reserved */ 2977 #define DPFC_RESERVED (0x1FFFFF00) 2978 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) 2979 #define ILK_DPFC_STATUS _MMIO(0x43210) 2980 #define ILK_DPFC_COMP_SEG_MASK 0x7ff 2981 #define IVB_FBC_STATUS2 _MMIO(0x43214) 2982 #define IVB_FBC_COMP_SEG_MASK 0x7ff 2983 #define BDW_FBC_COMP_SEG_MASK 0xfff 2984 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) 2985 #define ILK_DPFC_CHICKEN _MMIO(0x43224) 2986 #define ILK_DPFC_DISABLE_DUMMY0 (1<<8) 2987 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23) 2988 #define ILK_FBC_RT_BASE _MMIO(0x2128) 2989 #define ILK_FBC_RT_VALID (1<<0) 2990 #define SNB_FBC_FRONT_BUFFER (1<<1) 2991 2992 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) 2993 #define ILK_FBCQ_DIS (1<<22) 2994 #define ILK_PABSTRETCH_DIS (1<<21) 2995 2996 2997 /* 2998 * Framebuffer compression for Sandybridge 2999 * 3000 * The following two registers are of type GTTMMADR 3001 */ 3002 #define SNB_DPFC_CTL_SA _MMIO(0x100100) 3003 #define SNB_CPU_FENCE_ENABLE (1<<29) 3004 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) 3005 3006 /* Framebuffer compression for Ivybridge */ 3007 #define IVB_FBC_RT_BASE _MMIO(0x7020) 3008 3009 #define IPS_CTL _MMIO(0x43408) 3010 #define IPS_ENABLE (1 << 31) 3011 3012 #define MSG_FBC_REND_STATE _MMIO(0x50380) 3013 #define FBC_REND_NUKE (1<<2) 3014 #define FBC_REND_CACHE_CLEAN (1<<1) 3015 3016 /* 3017 * GPIO regs 3018 */ 3019 #define GPIOA _MMIO(0x5010) 3020 #define GPIOB _MMIO(0x5014) 3021 #define GPIOC _MMIO(0x5018) 3022 #define GPIOD _MMIO(0x501c) 3023 #define GPIOE _MMIO(0x5020) 3024 #define GPIOF _MMIO(0x5024) 3025 #define GPIOG _MMIO(0x5028) 3026 #define GPIOH _MMIO(0x502c) 3027 # define GPIO_CLOCK_DIR_MASK (1 << 0) 3028 # define GPIO_CLOCK_DIR_IN (0 << 1) 3029 # define GPIO_CLOCK_DIR_OUT (1 << 1) 3030 # define GPIO_CLOCK_VAL_MASK (1 << 2) 3031 # define GPIO_CLOCK_VAL_OUT (1 << 3) 3032 # define GPIO_CLOCK_VAL_IN (1 << 4) 3033 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 3034 # define GPIO_DATA_DIR_MASK (1 << 8) 3035 # define GPIO_DATA_DIR_IN (0 << 9) 3036 # define GPIO_DATA_DIR_OUT (1 << 9) 3037 # define GPIO_DATA_VAL_MASK (1 << 10) 3038 # define GPIO_DATA_VAL_OUT (1 << 11) 3039 # define GPIO_DATA_VAL_IN (1 << 12) 3040 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 3041 3042 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ 3043 #define GMBUS_RATE_100KHZ (0<<8) 3044 #define GMBUS_RATE_50KHZ (1<<8) 3045 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ 3046 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ 3047 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ 3048 #define GMBUS_PIN_DISABLED 0 3049 #define GMBUS_PIN_SSC 1 3050 #define GMBUS_PIN_VGADDC 2 3051 #define GMBUS_PIN_PANEL 3 3052 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ 3053 #define GMBUS_PIN_DPC 4 /* HDMIC */ 3054 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ 3055 #define GMBUS_PIN_DPD 6 /* HDMID */ 3056 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */ 3057 #define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */ 3058 #define GMBUS_PIN_2_BXT 2 3059 #define GMBUS_PIN_3_BXT 3 3060 #define GMBUS_PIN_4_CNP 4 3061 #define GMBUS_NUM_PINS 7 /* including 0 */ 3062 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ 3063 #define GMBUS_SW_CLR_INT (1<<31) 3064 #define GMBUS_SW_RDY (1<<30) 3065 #define GMBUS_ENT (1<<29) /* enable timeout */ 3066 #define GMBUS_CYCLE_NONE (0<<25) 3067 #define GMBUS_CYCLE_WAIT (1<<25) 3068 #define GMBUS_CYCLE_INDEX (2<<25) 3069 #define GMBUS_CYCLE_STOP (4<<25) 3070 #define GMBUS_BYTE_COUNT_SHIFT 16 3071 #define GMBUS_BYTE_COUNT_MAX 256U 3072 #define GMBUS_SLAVE_INDEX_SHIFT 8 3073 #define GMBUS_SLAVE_ADDR_SHIFT 1 3074 #define GMBUS_SLAVE_READ (1<<0) 3075 #define GMBUS_SLAVE_WRITE (0<<0) 3076 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ 3077 #define GMBUS_INUSE (1<<15) 3078 #define GMBUS_HW_WAIT_PHASE (1<<14) 3079 #define GMBUS_STALL_TIMEOUT (1<<13) 3080 #define GMBUS_INT (1<<12) 3081 #define GMBUS_HW_RDY (1<<11) 3082 #define GMBUS_SATOER (1<<10) 3083 #define GMBUS_ACTIVE (1<<9) 3084 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ 3085 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ 3086 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) 3087 #define GMBUS_NAK_EN (1<<3) 3088 #define GMBUS_IDLE_EN (1<<2) 3089 #define GMBUS_HW_WAIT_EN (1<<1) 3090 #define GMBUS_HW_RDY_EN (1<<0) 3091 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ 3092 #define GMBUS_2BYTE_INDEX_EN (1<<31) 3093 3094 /* 3095 * Clock control & power management 3096 */ 3097 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 3098 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 3099 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 3100 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 3101 3102 #define VGA0 _MMIO(0x6000) 3103 #define VGA1 _MMIO(0x6004) 3104 #define VGA_PD _MMIO(0x6010) 3105 #define VGA0_PD_P2_DIV_4 (1 << 7) 3106 #define VGA0_PD_P1_DIV_2 (1 << 5) 3107 #define VGA0_PD_P1_SHIFT 0 3108 #define VGA0_PD_P1_MASK (0x1f << 0) 3109 #define VGA1_PD_P2_DIV_4 (1 << 15) 3110 #define VGA1_PD_P1_DIV_2 (1 << 13) 3111 #define VGA1_PD_P1_SHIFT 8 3112 #define VGA1_PD_P1_MASK (0x1f << 8) 3113 #define DPLL_VCO_ENABLE (1 << 31) 3114 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 3115 #define DPLL_DVO_2X_MODE (1 << 30) 3116 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 3117 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 3118 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 3119 #define DPLL_VGA_MODE_DIS (1 << 28) 3120 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 3121 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 3122 #define DPLL_MODE_MASK (3 << 26) 3123 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 3124 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 3125 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 3126 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 3127 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 3128 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 3129 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 3130 #define DPLL_LOCK_VLV (1<<15) 3131 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) 3132 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13) 3133 #define DPLL_SSC_REF_CLK_CHV (1<<13) 3134 #define DPLL_PORTC_READY_MASK (0xf << 4) 3135 #define DPLL_PORTB_READY_MASK (0xf) 3136 3137 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 3138 3139 /* Additional CHV pll/phy registers */ 3140 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) 3141 #define DPLL_PORTD_READY_MASK (0xf) 3142 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) 3143 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27)) 3144 #define PHY_LDO_DELAY_0NS 0x0 3145 #define PHY_LDO_DELAY_200NS 0x1 3146 #define PHY_LDO_DELAY_600NS 0x2 3147 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23)) 3148 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11)) 3149 #define PHY_CH_SU_PSR 0x1 3150 #define PHY_CH_DEEP_PSR 0x7 3151 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2)) 3152 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 3153 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) 3154 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) 3155 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch)))) 3156 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline)))) 3157 3158 /* 3159 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 3160 * this field (only one bit may be set). 3161 */ 3162 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 3163 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 3164 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 3165 /* i830, required in DVO non-gang */ 3166 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 3167 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 3168 #define PLL_REF_INPUT_DREFCLK (0 << 13) 3169 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 3170 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 3171 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 3172 #define PLL_REF_INPUT_MASK (3 << 13) 3173 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 3174 /* Ironlake */ 3175 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 3176 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 3177 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) 3178 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 3179 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 3180 3181 /* 3182 * Parallel to Serial Load Pulse phase selection. 3183 * Selects the phase for the 10X DPLL clock for the PCIe 3184 * digital display port. The range is 4 to 13; 10 or more 3185 * is just a flip delay. The default is 6 3186 */ 3187 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 3188 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 3189 /* 3190 * SDVO multiplier for 945G/GM. Not used on 965. 3191 */ 3192 #define SDVO_MULTIPLIER_MASK 0x000000ff 3193 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 3194 #define SDVO_MULTIPLIER_SHIFT_VGA 0 3195 3196 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 3197 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 3198 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 3199 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 3200 3201 /* 3202 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 3203 * 3204 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 3205 */ 3206 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 3207 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 3208 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 3209 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 3210 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 3211 /* 3212 * SDVO/UDI pixel multiplier. 3213 * 3214 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 3215 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 3216 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 3217 * dummy bytes in the datastream at an increased clock rate, with both sides of 3218 * the link knowing how many bytes are fill. 3219 * 3220 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 3221 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 3222 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 3223 * through an SDVO command. 3224 * 3225 * This register field has values of multiplication factor minus 1, with 3226 * a maximum multiplier of 5 for SDVO. 3227 */ 3228 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 3229 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 3230 /* 3231 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 3232 * This best be set to the default value (3) or the CRT won't work. No, 3233 * I don't entirely understand what this does... 3234 */ 3235 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 3236 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 3237 3238 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) 3239 3240 #define _FPA0 0x6040 3241 #define _FPA1 0x6044 3242 #define _FPB0 0x6048 3243 #define _FPB1 0x604c 3244 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) 3245 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) 3246 #define FP_N_DIV_MASK 0x003f0000 3247 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 3248 #define FP_N_DIV_SHIFT 16 3249 #define FP_M1_DIV_MASK 0x00003f00 3250 #define FP_M1_DIV_SHIFT 8 3251 #define FP_M2_DIV_MASK 0x0000003f 3252 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 3253 #define FP_M2_DIV_SHIFT 0 3254 #define DPLL_TEST _MMIO(0x606c) 3255 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 3256 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 3257 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 3258 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 3259 #define DPLLB_TEST_N_BYPASS (1 << 19) 3260 #define DPLLB_TEST_M_BYPASS (1 << 18) 3261 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 3262 #define DPLLA_TEST_N_BYPASS (1 << 3) 3263 #define DPLLA_TEST_M_BYPASS (1 << 2) 3264 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 3265 #define D_STATE _MMIO(0x6104) 3266 #define DSTATE_GFX_RESET_I830 (1<<6) 3267 #define DSTATE_PLL_D3_OFF (1<<3) 3268 #define DSTATE_GFX_CLOCK_GATING (1<<1) 3269 #define DSTATE_DOT_CLOCK_GATING (1<<0) 3270 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200) 3271 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 3272 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 3273 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 3274 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 3275 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 3276 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 3277 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 3278 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 3279 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 3280 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 3281 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 3282 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 3283 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 3284 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 3285 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 3286 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 3287 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 3288 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 3289 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 3290 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 3291 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 3292 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 3293 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 3294 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 3295 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 3296 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 3297 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 3298 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 3299 /* 3300 * This bit must be set on the 830 to prevent hangs when turning off the 3301 * overlay scaler. 3302 */ 3303 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 3304 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 3305 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 3306 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 3307 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 3308 3309 #define RENCLK_GATE_D1 _MMIO(0x6204) 3310 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 3311 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 3312 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 3313 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 3314 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 3315 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 3316 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 3317 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 3318 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 3319 /* This bit must be unset on 855,865 */ 3320 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 3321 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 3322 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 3323 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 3324 /* This bit must be set on 855,865. */ 3325 # define SV_CLOCK_GATE_DISABLE (1 << 0) 3326 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 3327 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 3328 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 3329 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 3330 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 3331 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 3332 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 3333 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 3334 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 3335 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 3336 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 3337 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 3338 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 3339 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 3340 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 3341 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 3342 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 3343 3344 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 3345 /* This bit must always be set on 965G/965GM */ 3346 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 3347 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 3348 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 3349 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 3350 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 3351 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 3352 /* This bit must always be set on 965G */ 3353 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 3354 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 3355 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 3356 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 3357 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 3358 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 3359 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 3360 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 3361 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 3362 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 3363 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 3364 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 3365 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 3366 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 3367 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 3368 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 3369 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 3370 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 3371 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 3372 3373 #define RENCLK_GATE_D2 _MMIO(0x6208) 3374 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 3375 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 3376 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 3377 3378 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ 3379 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 3380 3381 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ 3382 #define DEUC _MMIO(0x6214) /* CRL only */ 3383 3384 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) 3385 #define FW_CSPWRDWNEN (1<<15) 3386 3387 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) 3388 3389 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) 3390 #define CDCLK_FREQ_SHIFT 4 3391 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 3392 #define CZCLK_FREQ_MASK 0xf 3393 3394 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) 3395 #define PFI_CREDIT_63 (9 << 28) /* chv only */ 3396 #define PFI_CREDIT_31 (8 << 28) /* chv only */ 3397 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 3398 #define PFI_CREDIT_RESEND (1 << 27) 3399 #define VGA_FAST_MODE_DISABLE (1 << 14) 3400 3401 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) 3402 3403 /* 3404 * Palette regs 3405 */ 3406 #define PALETTE_A_OFFSET 0xa000 3407 #define PALETTE_B_OFFSET 0xa800 3408 #define CHV_PALETTE_C_OFFSET 0xc000 3409 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \ 3410 dev_priv->info.display_mmio_offset + (i) * 4) 3411 3412 /* MCH MMIO space */ 3413 3414 /* 3415 * MCHBAR mirror. 3416 * 3417 * This mirrors the MCHBAR MMIO space whose location is determined by 3418 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 3419 * every way. It is not accessible from the CP register read instructions. 3420 * 3421 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 3422 * just read. 3423 */ 3424 #define MCHBAR_MIRROR_BASE 0x10000 3425 3426 #define MCHBAR_MIRROR_BASE_SNB 0x140000 3427 3428 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) 3429 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) 3430 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) 3431 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) 3432 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0) 3433 3434 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 3435 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) 3436 3437 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 3438 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) 3439 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 3440 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 3441 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 3442 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 3443 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 3444 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 3445 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) 3446 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 3447 3448 /* Pineview MCH register contains DDR3 setting */ 3449 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) 3450 #define CSHRDDR3CTL_DDR3 (1 << 2) 3451 3452 /* 965 MCH register controlling DRAM channel configuration */ 3453 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) 3454 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) 3455 3456 /* snb MCH registers for reading the DRAM channel configuration */ 3457 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) 3458 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) 3459 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 3460 #define MAD_DIMM_ECC_MASK (0x3 << 24) 3461 #define MAD_DIMM_ECC_OFF (0x0 << 24) 3462 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 3463 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 3464 #define MAD_DIMM_ECC_ON (0x3 << 24) 3465 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 3466 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 3467 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 3468 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 3469 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 3470 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 3471 #define MAD_DIMM_A_SELECT (0x1 << 16) 3472 /* DIMM sizes are in multiples of 256mb. */ 3473 #define MAD_DIMM_B_SIZE_SHIFT 8 3474 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 3475 #define MAD_DIMM_A_SIZE_SHIFT 0 3476 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 3477 3478 /* snb MCH registers for priority tuning */ 3479 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) 3480 #define MCH_SSKPD_WM0_MASK 0x3f 3481 #define MCH_SSKPD_WM0_VAL 0xc 3482 3483 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) 3484 3485 /* Clocking configuration register */ 3486 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) 3487 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 3488 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 3489 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 3490 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 3491 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 3492 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ 3493 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 3494 /* 3495 * Note that on at least on ELK the below value is reported for both 3496 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet 3497 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz. 3498 */ 3499 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ 3500 #define CLKCFG_FSB_MASK (7 << 0) 3501 #define CLKCFG_MEM_533 (1 << 4) 3502 #define CLKCFG_MEM_667 (2 << 4) 3503 #define CLKCFG_MEM_800 (3 << 4) 3504 #define CLKCFG_MEM_MASK (7 << 4) 3505 3506 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) 3507 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) 3508 3509 #define TSC1 _MMIO(0x11001) 3510 #define TSE (1<<0) 3511 #define TR1 _MMIO(0x11006) 3512 #define TSFS _MMIO(0x11020) 3513 #define TSFS_SLOPE_MASK 0x0000ff00 3514 #define TSFS_SLOPE_SHIFT 8 3515 #define TSFS_INTR_MASK 0x000000ff 3516 3517 #define CRSTANDVID _MMIO(0x11100) 3518 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 3519 #define PXVFREQ_PX_MASK 0x7f000000 3520 #define PXVFREQ_PX_SHIFT 24 3521 #define VIDFREQ_BASE _MMIO(0x11110) 3522 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 3523 #define VIDFREQ2 _MMIO(0x11114) 3524 #define VIDFREQ3 _MMIO(0x11118) 3525 #define VIDFREQ4 _MMIO(0x1111c) 3526 #define VIDFREQ_P0_MASK 0x1f000000 3527 #define VIDFREQ_P0_SHIFT 24 3528 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 3529 #define VIDFREQ_P0_CSCLK_SHIFT 20 3530 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 3531 #define VIDFREQ_P0_CRCLK_SHIFT 16 3532 #define VIDFREQ_P1_MASK 0x00001f00 3533 #define VIDFREQ_P1_SHIFT 8 3534 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 3535 #define VIDFREQ_P1_CSCLK_SHIFT 4 3536 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 3537 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 3538 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 3539 #define INTTOEXT_MAP3_SHIFT 24 3540 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 3541 #define INTTOEXT_MAP2_SHIFT 16 3542 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 3543 #define INTTOEXT_MAP1_SHIFT 8 3544 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 3545 #define INTTOEXT_MAP0_SHIFT 0 3546 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 3547 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 3548 #define MEMCTL_CMD_MASK 0xe000 3549 #define MEMCTL_CMD_SHIFT 13 3550 #define MEMCTL_CMD_RCLK_OFF 0 3551 #define MEMCTL_CMD_RCLK_ON 1 3552 #define MEMCTL_CMD_CHFREQ 2 3553 #define MEMCTL_CMD_CHVID 3 3554 #define MEMCTL_CMD_VMMOFF 4 3555 #define MEMCTL_CMD_VMMON 5 3556 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears 3557 when command complete */ 3558 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 3559 #define MEMCTL_FREQ_SHIFT 8 3560 #define MEMCTL_SFCAVM (1<<7) 3561 #define MEMCTL_TGT_VID_MASK 0x007f 3562 #define MEMIHYST _MMIO(0x1117c) 3563 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 3564 #define MEMINT_RSEXIT_EN (1<<8) 3565 #define MEMINT_CX_SUPR_EN (1<<7) 3566 #define MEMINT_CONT_BUSY_EN (1<<6) 3567 #define MEMINT_AVG_BUSY_EN (1<<5) 3568 #define MEMINT_EVAL_CHG_EN (1<<4) 3569 #define MEMINT_MON_IDLE_EN (1<<3) 3570 #define MEMINT_UP_EVAL_EN (1<<2) 3571 #define MEMINT_DOWN_EVAL_EN (1<<1) 3572 #define MEMINT_SW_CMD_EN (1<<0) 3573 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 3574 #define MEM_RSEXIT_MASK 0xc000 3575 #define MEM_RSEXIT_SHIFT 14 3576 #define MEM_CONT_BUSY_MASK 0x3000 3577 #define MEM_CONT_BUSY_SHIFT 12 3578 #define MEM_AVG_BUSY_MASK 0x0c00 3579 #define MEM_AVG_BUSY_SHIFT 10 3580 #define MEM_EVAL_CHG_MASK 0x0300 3581 #define MEM_EVAL_BUSY_SHIFT 8 3582 #define MEM_MON_IDLE_MASK 0x00c0 3583 #define MEM_MON_IDLE_SHIFT 6 3584 #define MEM_UP_EVAL_MASK 0x0030 3585 #define MEM_UP_EVAL_SHIFT 4 3586 #define MEM_DOWN_EVAL_MASK 0x000c 3587 #define MEM_DOWN_EVAL_SHIFT 2 3588 #define MEM_SW_CMD_MASK 0x0003 3589 #define MEM_INT_STEER_GFX 0 3590 #define MEM_INT_STEER_CMR 1 3591 #define MEM_INT_STEER_SMI 2 3592 #define MEM_INT_STEER_SCI 3 3593 #define MEMINTRSTS _MMIO(0x11184) 3594 #define MEMINT_RSEXIT (1<<7) 3595 #define MEMINT_CONT_BUSY (1<<6) 3596 #define MEMINT_AVG_BUSY (1<<5) 3597 #define MEMINT_EVAL_CHG (1<<4) 3598 #define MEMINT_MON_IDLE (1<<3) 3599 #define MEMINT_UP_EVAL (1<<2) 3600 #define MEMINT_DOWN_EVAL (1<<1) 3601 #define MEMINT_SW_CMD (1<<0) 3602 #define MEMMODECTL _MMIO(0x11190) 3603 #define MEMMODE_BOOST_EN (1<<31) 3604 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 3605 #define MEMMODE_BOOST_FREQ_SHIFT 24 3606 #define MEMMODE_IDLE_MODE_MASK 0x00030000 3607 #define MEMMODE_IDLE_MODE_SHIFT 16 3608 #define MEMMODE_IDLE_MODE_EVAL 0 3609 #define MEMMODE_IDLE_MODE_CONT 1 3610 #define MEMMODE_HWIDLE_EN (1<<15) 3611 #define MEMMODE_SWMODE_EN (1<<14) 3612 #define MEMMODE_RCLK_GATE (1<<13) 3613 #define MEMMODE_HW_UPDATE (1<<12) 3614 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 3615 #define MEMMODE_FSTART_SHIFT 8 3616 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 3617 #define MEMMODE_FMAX_SHIFT 4 3618 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 3619 #define RCBMAXAVG _MMIO(0x1119c) 3620 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 3621 #define SWMEMCMD_RENDER_OFF (0 << 13) 3622 #define SWMEMCMD_RENDER_ON (1 << 13) 3623 #define SWMEMCMD_SWFREQ (2 << 13) 3624 #define SWMEMCMD_TARVID (3 << 13) 3625 #define SWMEMCMD_VRM_OFF (4 << 13) 3626 #define SWMEMCMD_VRM_ON (5 << 13) 3627 #define CMDSTS (1<<12) 3628 #define SFCAVM (1<<11) 3629 #define SWFREQ_MASK 0x0380 /* P0-7 */ 3630 #define SWFREQ_SHIFT 7 3631 #define TARVID_MASK 0x001f 3632 #define MEMSTAT_CTG _MMIO(0x111a0) 3633 #define RCBMINAVG _MMIO(0x111a0) 3634 #define RCUPEI _MMIO(0x111b0) 3635 #define RCDNEI _MMIO(0x111b4) 3636 #define RSTDBYCTL _MMIO(0x111b8) 3637 #define RS1EN (1<<31) 3638 #define RS2EN (1<<30) 3639 #define RS3EN (1<<29) 3640 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ 3641 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ 3642 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ 3643 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ 3644 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ 3645 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ 3646 #define RSX_STATUS_MASK (7<<20) 3647 #define RSX_STATUS_ON (0<<20) 3648 #define RSX_STATUS_RC1 (1<<20) 3649 #define RSX_STATUS_RC1E (2<<20) 3650 #define RSX_STATUS_RS1 (3<<20) 3651 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ 3652 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ 3653 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ 3654 #define RSX_STATUS_RSVD2 (7<<20) 3655 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ 3656 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ 3657 #define JRSC (1<<17) /* rsx coupled to cpu c-state */ 3658 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ 3659 #define RS1CONTSAV_MASK (3<<14) 3660 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ 3661 #define RS1CONTSAV_RSVD (1<<14) 3662 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ 3663 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ 3664 #define NORMSLEXLAT_MASK (3<<12) 3665 #define SLOW_RS123 (0<<12) 3666 #define SLOW_RS23 (1<<12) 3667 #define SLOW_RS3 (2<<12) 3668 #define NORMAL_RS123 (3<<12) 3669 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ 3670 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 3671 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ 3672 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ 3673 #define RS_CSTATE_MASK (3<<4) 3674 #define RS_CSTATE_C367_RS1 (0<<4) 3675 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) 3676 #define RS_CSTATE_RSVD (2<<4) 3677 #define RS_CSTATE_C367_RS2 (3<<4) 3678 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ 3679 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ 3680 #define VIDCTL _MMIO(0x111c0) 3681 #define VIDSTS _MMIO(0x111c8) 3682 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 3683 #define MEMSTAT_ILK _MMIO(0x111f8) 3684 #define MEMSTAT_VID_MASK 0x7f00 3685 #define MEMSTAT_VID_SHIFT 8 3686 #define MEMSTAT_PSTATE_MASK 0x00f8 3687 #define MEMSTAT_PSTATE_SHIFT 3 3688 #define MEMSTAT_MON_ACTV (1<<2) 3689 #define MEMSTAT_SRC_CTL_MASK 0x0003 3690 #define MEMSTAT_SRC_CTL_CORE 0 3691 #define MEMSTAT_SRC_CTL_TRB 1 3692 #define MEMSTAT_SRC_CTL_THM 2 3693 #define MEMSTAT_SRC_CTL_STDBY 3 3694 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 3695 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 3696 #define PMMISC _MMIO(0x11214) 3697 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ 3698 #define SDEW _MMIO(0x1124c) 3699 #define CSIEW0 _MMIO(0x11250) 3700 #define CSIEW1 _MMIO(0x11254) 3701 #define CSIEW2 _MMIO(0x11258) 3702 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 3703 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 3704 #define MCHAFE _MMIO(0x112c0) 3705 #define CSIEC _MMIO(0x112e0) 3706 #define DMIEC _MMIO(0x112e4) 3707 #define DDREC _MMIO(0x112e8) 3708 #define PEG0EC _MMIO(0x112ec) 3709 #define PEG1EC _MMIO(0x112f0) 3710 #define GFXEC _MMIO(0x112f4) 3711 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 3712 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 3713 #define ECR _MMIO(0x11600) 3714 #define ECR_GPFE (1<<31) 3715 #define ECR_IMONE (1<<30) 3716 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 3717 #define OGW0 _MMIO(0x11608) 3718 #define OGW1 _MMIO(0x1160c) 3719 #define EG0 _MMIO(0x11610) 3720 #define EG1 _MMIO(0x11614) 3721 #define EG2 _MMIO(0x11618) 3722 #define EG3 _MMIO(0x1161c) 3723 #define EG4 _MMIO(0x11620) 3724 #define EG5 _MMIO(0x11624) 3725 #define EG6 _MMIO(0x11628) 3726 #define EG7 _MMIO(0x1162c) 3727 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 3728 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 3729 #define LCFUSE02 _MMIO(0x116c0) 3730 #define LCFUSE_HIV_MASK 0x000000ff 3731 #define CSIPLL0 _MMIO(0x12c10) 3732 #define DDRMPLL1 _MMIO(0X12c20) 3733 #define PEG_BAND_GAP_DATA _MMIO(0x14d68) 3734 3735 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 3736 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 3737 3738 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) 3739 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) 3740 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) 3741 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) 3742 #define BXT_RP_STATE_CAP _MMIO(0x138170) 3743 3744 /* 3745 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS 3746 * 8300) freezing up around GPU hangs. Looks as if even 3747 * scheduling/timer interrupts start misbehaving if the RPS 3748 * EI/thresholds are "bad", leading to a very sluggish or even 3749 * frozen machine. 3750 */ 3751 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) 3752 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) 3753 #define INTERVAL_0_833_US(us) (((us) * 6) / 5) 3754 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \ 3755 (IS_GEN9_LP(dev_priv) ? \ 3756 INTERVAL_0_833_US(us) : \ 3757 INTERVAL_1_33_US(us)) : \ 3758 INTERVAL_1_28_US(us)) 3759 3760 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) 3761 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) 3762 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) 3763 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \ 3764 (IS_GEN9_LP(dev_priv) ? \ 3765 INTERVAL_0_833_TO_US(interval) : \ 3766 INTERVAL_1_33_TO_US(interval)) : \ 3767 INTERVAL_1_28_TO_US(interval)) 3768 3769 /* 3770 * Logical Context regs 3771 */ 3772 #define CCID _MMIO(0x2180) 3773 #define CCID_EN BIT(0) 3774 #define CCID_EXTENDED_STATE_RESTORE BIT(2) 3775 #define CCID_EXTENDED_STATE_SAVE BIT(3) 3776 /* 3777 * Notes on SNB/IVB/VLV context size: 3778 * - Power context is saved elsewhere (LLC or stolen) 3779 * - Ring/execlist context is saved on SNB, not on IVB 3780 * - Extended context size already includes render context size 3781 * - We always need to follow the extended context size. 3782 * SNB BSpec has comments indicating that we should use the 3783 * render context size instead if execlists are disabled, but 3784 * based on empirical testing that's just nonsense. 3785 * - Pipelined/VF state is saved on SNB/IVB respectively 3786 * - GT1 size just indicates how much of render context 3787 * doesn't need saving on GT1 3788 */ 3789 #define CXT_SIZE _MMIO(0x21a0) 3790 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 3791 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 3792 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 3793 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 3794 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 3795 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 3796 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 3797 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 3798 #define GEN7_CXT_SIZE _MMIO(0x21a8) 3799 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 3800 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 3801 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 3802 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 3803 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 3804 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 3805 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 3806 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 3807 3808 enum { 3809 INTEL_ADVANCED_CONTEXT = 0, 3810 INTEL_LEGACY_32B_CONTEXT, 3811 INTEL_ADVANCED_AD_CONTEXT, 3812 INTEL_LEGACY_64B_CONTEXT 3813 }; 3814 3815 enum { 3816 FAULT_AND_HANG = 0, 3817 FAULT_AND_HALT, /* Debug only */ 3818 FAULT_AND_STREAM, 3819 FAULT_AND_CONTINUE /* Unsupported */ 3820 }; 3821 3822 #define GEN8_CTX_VALID (1<<0) 3823 #define GEN8_CTX_FORCE_PD_RESTORE (1<<1) 3824 #define GEN8_CTX_FORCE_RESTORE (1<<2) 3825 #define GEN8_CTX_L3LLC_COHERENT (1<<5) 3826 #define GEN8_CTX_PRIVILEGE (1<<8) 3827 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 3828 3829 #define GEN8_CTX_ID_SHIFT 32 3830 #define GEN8_CTX_ID_WIDTH 21 3831 3832 #define CHV_CLK_CTL1 _MMIO(0x101100) 3833 #define VLV_CLK_CTL2 _MMIO(0x101104) 3834 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 3835 3836 /* 3837 * Overlay regs 3838 */ 3839 3840 #define OVADD _MMIO(0x30000) 3841 #define DOVSTA _MMIO(0x30008) 3842 #define OC_BUF (0x3<<20) 3843 #define OGAMC5 _MMIO(0x30010) 3844 #define OGAMC4 _MMIO(0x30014) 3845 #define OGAMC3 _MMIO(0x30018) 3846 #define OGAMC2 _MMIO(0x3001c) 3847 #define OGAMC1 _MMIO(0x30020) 3848 #define OGAMC0 _MMIO(0x30024) 3849 3850 /* 3851 * GEN9 clock gating regs 3852 */ 3853 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) 3854 #define DARBF_GATING_DIS (1 << 27) 3855 #define PWM2_GATING_DIS (1 << 14) 3856 #define PWM1_GATING_DIS (1 << 13) 3857 3858 #define _CLKGATE_DIS_PSL_A 0x46520 3859 #define _CLKGATE_DIS_PSL_B 0x46524 3860 #define _CLKGATE_DIS_PSL_C 0x46528 3861 #define DPF_GATING_DIS (1 << 10) 3862 #define DPF_RAM_GATING_DIS (1 << 9) 3863 #define DPFR_GATING_DIS (1 << 8) 3864 3865 #define CLKGATE_DIS_PSL(pipe) \ 3866 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B) 3867 3868 /* 3869 * GEN10 clock gating regs 3870 */ 3871 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 3872 #define SARBUNIT_CLKGATE_DIS (1 << 5) 3873 #define RCCUNIT_CLKGATE_DIS (1 << 7) 3874 3875 /* 3876 * Display engine regs 3877 */ 3878 3879 /* Pipe A CRC regs */ 3880 #define _PIPE_CRC_CTL_A 0x60050 3881 #define PIPE_CRC_ENABLE (1 << 31) 3882 /* ivb+ source selection */ 3883 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 3884 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 3885 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 3886 /* ilk+ source selection */ 3887 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 3888 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 3889 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 3890 /* embedded DP port on the north display block, reserved on ivb */ 3891 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 3892 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 3893 /* vlv source selection */ 3894 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 3895 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 3896 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 3897 /* with DP port the pipe source is invalid */ 3898 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 3899 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 3900 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 3901 /* gen3+ source selection */ 3902 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 3903 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 3904 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 3905 /* with DP/TV port the pipe source is invalid */ 3906 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 3907 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 3908 #define PIPE_CRC_SOURCE_TV_POST (5 << 28) 3909 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 3910 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 3911 /* gen2 doesn't have source selection bits */ 3912 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 3913 3914 #define _PIPE_CRC_RES_1_A_IVB 0x60064 3915 #define _PIPE_CRC_RES_2_A_IVB 0x60068 3916 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 3917 #define _PIPE_CRC_RES_4_A_IVB 0x60070 3918 #define _PIPE_CRC_RES_5_A_IVB 0x60074 3919 3920 #define _PIPE_CRC_RES_RED_A 0x60060 3921 #define _PIPE_CRC_RES_GREEN_A 0x60064 3922 #define _PIPE_CRC_RES_BLUE_A 0x60068 3923 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 3924 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 3925 3926 /* Pipe B CRC regs */ 3927 #define _PIPE_CRC_RES_1_B_IVB 0x61064 3928 #define _PIPE_CRC_RES_2_B_IVB 0x61068 3929 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 3930 #define _PIPE_CRC_RES_4_B_IVB 0x61070 3931 #define _PIPE_CRC_RES_5_B_IVB 0x61074 3932 3933 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) 3934 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) 3935 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) 3936 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) 3937 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) 3938 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) 3939 3940 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) 3941 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) 3942 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) 3943 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) 3944 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 3945 3946 /* Pipe A timing regs */ 3947 #define _HTOTAL_A 0x60000 3948 #define _HBLANK_A 0x60004 3949 #define _HSYNC_A 0x60008 3950 #define _VTOTAL_A 0x6000c 3951 #define _VBLANK_A 0x60010 3952 #define _VSYNC_A 0x60014 3953 #define _PIPEASRC 0x6001c 3954 #define _BCLRPAT_A 0x60020 3955 #define _VSYNCSHIFT_A 0x60028 3956 #define _PIPE_MULT_A 0x6002c 3957 3958 /* Pipe B timing regs */ 3959 #define _HTOTAL_B 0x61000 3960 #define _HBLANK_B 0x61004 3961 #define _HSYNC_B 0x61008 3962 #define _VTOTAL_B 0x6100c 3963 #define _VBLANK_B 0x61010 3964 #define _VSYNC_B 0x61014 3965 #define _PIPEBSRC 0x6101c 3966 #define _BCLRPAT_B 0x61020 3967 #define _VSYNCSHIFT_B 0x61028 3968 #define _PIPE_MULT_B 0x6102c 3969 3970 #define TRANSCODER_A_OFFSET 0x60000 3971 #define TRANSCODER_B_OFFSET 0x61000 3972 #define TRANSCODER_C_OFFSET 0x62000 3973 #define CHV_TRANSCODER_C_OFFSET 0x63000 3974 #define TRANSCODER_EDP_OFFSET 0x6f000 3975 3976 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \ 3977 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 3978 dev_priv->info.display_mmio_offset) 3979 3980 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) 3981 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) 3982 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) 3983 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) 3984 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) 3985 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) 3986 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) 3987 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) 3988 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) 3989 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) 3990 3991 /* VLV eDP PSR registers */ 3992 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) 3993 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) 3994 #define VLV_EDP_PSR_ENABLE (1<<0) 3995 #define VLV_EDP_PSR_RESET (1<<1) 3996 #define VLV_EDP_PSR_MODE_MASK (7<<2) 3997 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3) 3998 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2) 3999 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7) 4000 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8) 4001 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9) 4002 #define VLV_EDP_PSR_DBL_FRAME (1<<10) 4003 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16) 4004 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 4005 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB) 4006 4007 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) 4008 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) 4009 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30) 4010 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31) 4011 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30) 4012 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB) 4013 4014 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) 4015 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) 4016 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3) 4017 #define VLV_EDP_PSR_CURR_STATE_MASK 7 4018 #define VLV_EDP_PSR_DISABLED (0<<0) 4019 #define VLV_EDP_PSR_INACTIVE (1<<0) 4020 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0) 4021 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0) 4022 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0) 4023 #define VLV_EDP_PSR_EXIT (5<<0) 4024 #define VLV_EDP_PSR_IN_TRANS (1<<7) 4025 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB) 4026 4027 /* HSW+ eDP PSR registers */ 4028 #define HSW_EDP_PSR_BASE 0x64800 4029 #define BDW_EDP_PSR_BASE 0x6f800 4030 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0) 4031 #define EDP_PSR_ENABLE (1<<31) 4032 #define BDW_PSR_SINGLE_FRAME (1<<30) 4033 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */ 4034 #define EDP_PSR_LINK_STANDBY (1<<27) 4035 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) 4036 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) 4037 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) 4038 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) 4039 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) 4040 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 4041 #define EDP_PSR_SKIP_AUX_EXIT (1<<12) 4042 #define EDP_PSR_TP1_TP2_SEL (0<<11) 4043 #define EDP_PSR_TP1_TP3_SEL (1<<11) 4044 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) 4045 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) 4046 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) 4047 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) 4048 #define EDP_PSR_TP1_TIME_500us (0<<4) 4049 #define EDP_PSR_TP1_TIME_100us (1<<4) 4050 #define EDP_PSR_TP1_TIME_2500us (2<<4) 4051 #define EDP_PSR_TP1_TIME_0us (3<<4) 4052 #define EDP_PSR_IDLE_FRAME_SHIFT 0 4053 4054 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10) 4055 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */ 4056 4057 #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40) 4058 #define EDP_PSR_STATUS_STATE_MASK (7<<29) 4059 #define EDP_PSR_STATUS_STATE_IDLE (0<<29) 4060 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) 4061 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) 4062 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) 4063 #define EDP_PSR_STATUS_STATE_BUFON (4<<29) 4064 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) 4065 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) 4066 #define EDP_PSR_STATUS_LINK_MASK (3<<26) 4067 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) 4068 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) 4069 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) 4070 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 4071 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 4072 #define EDP_PSR_STATUS_COUNT_SHIFT 16 4073 #define EDP_PSR_STATUS_COUNT_MASK 0xf 4074 #define EDP_PSR_STATUS_AUX_ERROR (1<<15) 4075 #define EDP_PSR_STATUS_AUX_SENDING (1<<12) 4076 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) 4077 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) 4078 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) 4079 #define EDP_PSR_STATUS_IDLE_MASK 0xf 4080 4081 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44) 4082 #define EDP_PSR_PERF_CNT_MASK 0xffffff 4083 4084 #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60) 4085 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28) 4086 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) 4087 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) 4088 #define EDP_PSR_DEBUG_MASK_HPD (1<<25) 4089 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16) 4090 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) 4091 4092 #define EDP_PSR2_CTL _MMIO(0x6f900) 4093 #define EDP_PSR2_ENABLE (1<<31) 4094 #define EDP_SU_TRACK_ENABLE (1<<30) 4095 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20) 4096 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20) 4097 #define EDP_PSR2_TP2_TIME_500 (0<<8) 4098 #define EDP_PSR2_TP2_TIME_100 (1<<8) 4099 #define EDP_PSR2_TP2_TIME_2500 (2<<8) 4100 #define EDP_PSR2_TP2_TIME_50 (3<<8) 4101 #define EDP_PSR2_TP2_TIME_MASK (3<<8) 4102 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 4103 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4) 4104 #define EDP_PSR2_IDLE_MASK 0xf 4105 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4) 4106 4107 #define EDP_PSR2_STATUS_CTL _MMIO(0x6f940) 4108 #define EDP_PSR2_STATUS_STATE_MASK (0xf<<28) 4109 #define EDP_PSR2_STATUS_STATE_SHIFT 28 4110 4111 /* VGA port control */ 4112 #define ADPA _MMIO(0x61100) 4113 #define PCH_ADPA _MMIO(0xe1100) 4114 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) 4115 4116 #define ADPA_DAC_ENABLE (1<<31) 4117 #define ADPA_DAC_DISABLE 0 4118 #define ADPA_PIPE_SELECT_MASK (1<<30) 4119 #define ADPA_PIPE_A_SELECT 0 4120 #define ADPA_PIPE_B_SELECT (1<<30) 4121 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) 4122 /* CPT uses bits 29:30 for pch transcoder select */ 4123 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 4124 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) 4125 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) 4126 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) 4127 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) 4128 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) 4129 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) 4130 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) 4131 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) 4132 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) 4133 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) 4134 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) 4135 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) 4136 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) 4137 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) 4138 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) 4139 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) 4140 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) 4141 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) 4142 #define ADPA_USE_VGA_HVPOLARITY (1<<15) 4143 #define ADPA_SETS_HVPOLARITY 0 4144 #define ADPA_VSYNC_CNTL_DISABLE (1<<10) 4145 #define ADPA_VSYNC_CNTL_ENABLE 0 4146 #define ADPA_HSYNC_CNTL_DISABLE (1<<11) 4147 #define ADPA_HSYNC_CNTL_ENABLE 0 4148 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) 4149 #define ADPA_VSYNC_ACTIVE_LOW 0 4150 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) 4151 #define ADPA_HSYNC_ACTIVE_LOW 0 4152 #define ADPA_DPMS_MASK (~(3<<10)) 4153 #define ADPA_DPMS_ON (0<<10) 4154 #define ADPA_DPMS_SUSPEND (1<<10) 4155 #define ADPA_DPMS_STANDBY (2<<10) 4156 #define ADPA_DPMS_OFF (3<<10) 4157 4158 4159 /* Hotplug control (945+ only) */ 4160 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110) 4161 #define PORTB_HOTPLUG_INT_EN (1 << 29) 4162 #define PORTC_HOTPLUG_INT_EN (1 << 28) 4163 #define PORTD_HOTPLUG_INT_EN (1 << 27) 4164 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 4165 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 4166 #define TV_HOTPLUG_INT_EN (1 << 18) 4167 #define CRT_HOTPLUG_INT_EN (1 << 9) 4168 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 4169 PORTC_HOTPLUG_INT_EN | \ 4170 PORTD_HOTPLUG_INT_EN | \ 4171 SDVOC_HOTPLUG_INT_EN | \ 4172 SDVOB_HOTPLUG_INT_EN | \ 4173 CRT_HOTPLUG_INT_EN) 4174 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 4175 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 4176 /* must use period 64 on GM45 according to docs */ 4177 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 4178 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 4179 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 4180 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 4181 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 4182 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 4183 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 4184 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 4185 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 4186 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 4187 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 4188 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 4189 4190 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114) 4191 /* 4192 * HDMI/DP bits are g4x+ 4193 * 4194 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 4195 * Please check the detailed lore in the commit message for for experimental 4196 * evidence. 4197 */ 4198 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ 4199 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) 4200 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) 4201 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) 4202 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ 4203 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 4204 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 4205 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 4206 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 4207 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 4208 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 4209 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 4210 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 4211 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 4212 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 4213 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 4214 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 4215 /* CRT/TV common between gen3+ */ 4216 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 4217 #define TV_HOTPLUG_INT_STATUS (1 << 10) 4218 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 4219 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 4220 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 4221 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 4222 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 4223 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 4224 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 4225 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 4226 4227 /* SDVO is different across gen3/4 */ 4228 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 4229 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 4230 /* 4231 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 4232 * since reality corrobates that they're the same as on gen3. But keep these 4233 * bits here (and the comment!) to help any other lost wanderers back onto the 4234 * right tracks. 4235 */ 4236 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 4237 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 4238 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 4239 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 4240 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 4241 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 4242 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 4243 PORTB_HOTPLUG_INT_STATUS | \ 4244 PORTC_HOTPLUG_INT_STATUS | \ 4245 PORTD_HOTPLUG_INT_STATUS) 4246 4247 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 4248 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 4249 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 4250 PORTB_HOTPLUG_INT_STATUS | \ 4251 PORTC_HOTPLUG_INT_STATUS | \ 4252 PORTD_HOTPLUG_INT_STATUS) 4253 4254 /* SDVO and HDMI port control. 4255 * The same register may be used for SDVO or HDMI */ 4256 #define _GEN3_SDVOB 0x61140 4257 #define _GEN3_SDVOC 0x61160 4258 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) 4259 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) 4260 #define GEN4_HDMIB GEN3_SDVOB 4261 #define GEN4_HDMIC GEN3_SDVOC 4262 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) 4263 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) 4264 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) 4265 #define PCH_SDVOB _MMIO(0xe1140) 4266 #define PCH_HDMIB PCH_SDVOB 4267 #define PCH_HDMIC _MMIO(0xe1150) 4268 #define PCH_HDMID _MMIO(0xe1160) 4269 4270 #define PORT_DFT_I9XX _MMIO(0x61150) 4271 #define DC_BALANCE_RESET (1 << 25) 4272 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154) 4273 #define DC_BALANCE_RESET_VLV (1 << 31) 4274 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 4275 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ 4276 #define PIPE_B_SCRAMBLE_RESET (1 << 1) 4277 #define PIPE_A_SCRAMBLE_RESET (1 << 0) 4278 4279 /* Gen 3 SDVO bits: */ 4280 #define SDVO_ENABLE (1 << 31) 4281 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 4282 #define SDVO_PIPE_SEL_MASK (1 << 30) 4283 #define SDVO_PIPE_B_SELECT (1 << 30) 4284 #define SDVO_STALL_SELECT (1 << 29) 4285 #define SDVO_INTERRUPT_ENABLE (1 << 26) 4286 /* 4287 * 915G/GM SDVO pixel multiplier. 4288 * Programmed value is multiplier - 1, up to 5x. 4289 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 4290 */ 4291 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 4292 #define SDVO_PORT_MULTIPLY_SHIFT 23 4293 #define SDVO_PHASE_SELECT_MASK (15 << 19) 4294 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 4295 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 4296 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 4297 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 4298 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 4299 #define SDVO_DETECTED (1 << 2) 4300 /* Bits to be preserved when writing */ 4301 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 4302 SDVO_INTERRUPT_ENABLE) 4303 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 4304 4305 /* Gen 4 SDVO/HDMI bits: */ 4306 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 4307 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 4308 #define SDVO_ENCODING_SDVO (0 << 10) 4309 #define SDVO_ENCODING_HDMI (2 << 10) 4310 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 4311 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 4312 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 4313 #define SDVO_AUDIO_ENABLE (1 << 6) 4314 /* VSYNC/HSYNC bits new with 965, default is to be set */ 4315 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 4316 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 4317 4318 /* Gen 5 (IBX) SDVO/HDMI bits: */ 4319 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 4320 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 4321 4322 /* Gen 6 (CPT) SDVO/HDMI bits: */ 4323 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4324 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 4325 4326 /* CHV SDVO/HDMI bits: */ 4327 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 4328 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 4329 4330 4331 /* DVO port control */ 4332 #define _DVOA 0x61120 4333 #define DVOA _MMIO(_DVOA) 4334 #define _DVOB 0x61140 4335 #define DVOB _MMIO(_DVOB) 4336 #define _DVOC 0x61160 4337 #define DVOC _MMIO(_DVOC) 4338 #define DVO_ENABLE (1 << 31) 4339 #define DVO_PIPE_B_SELECT (1 << 30) 4340 #define DVO_PIPE_STALL_UNUSED (0 << 28) 4341 #define DVO_PIPE_STALL (1 << 28) 4342 #define DVO_PIPE_STALL_TV (2 << 28) 4343 #define DVO_PIPE_STALL_MASK (3 << 28) 4344 #define DVO_USE_VGA_SYNC (1 << 15) 4345 #define DVO_DATA_ORDER_I740 (0 << 14) 4346 #define DVO_DATA_ORDER_FP (1 << 14) 4347 #define DVO_VSYNC_DISABLE (1 << 11) 4348 #define DVO_HSYNC_DISABLE (1 << 10) 4349 #define DVO_VSYNC_TRISTATE (1 << 9) 4350 #define DVO_HSYNC_TRISTATE (1 << 8) 4351 #define DVO_BORDER_ENABLE (1 << 7) 4352 #define DVO_DATA_ORDER_GBRG (1 << 6) 4353 #define DVO_DATA_ORDER_RGGB (0 << 6) 4354 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 4355 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 4356 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 4357 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 4358 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 4359 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 4360 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 4361 #define DVO_PRESERVE_MASK (0x7<<24) 4362 #define DVOA_SRCDIM _MMIO(0x61124) 4363 #define DVOB_SRCDIM _MMIO(0x61144) 4364 #define DVOC_SRCDIM _MMIO(0x61164) 4365 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 4366 #define DVO_SRCDIM_VERTICAL_SHIFT 0 4367 4368 /* LVDS port control */ 4369 #define LVDS _MMIO(0x61180) 4370 /* 4371 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 4372 * the DPLL semantics change when the LVDS is assigned to that pipe. 4373 */ 4374 #define LVDS_PORT_EN (1 << 31) 4375 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 4376 #define LVDS_PIPEB_SELECT (1 << 30) 4377 #define LVDS_PIPE_MASK (1 << 30) 4378 #define LVDS_PIPE(pipe) ((pipe) << 30) 4379 /* LVDS dithering flag on 965/g4x platform */ 4380 #define LVDS_ENABLE_DITHER (1 << 25) 4381 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 4382 #define LVDS_VSYNC_POLARITY (1 << 21) 4383 #define LVDS_HSYNC_POLARITY (1 << 20) 4384 4385 /* Enable border for unscaled (or aspect-scaled) display */ 4386 #define LVDS_BORDER_ENABLE (1 << 15) 4387 /* 4388 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 4389 * pixel. 4390 */ 4391 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 4392 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 4393 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 4394 /* 4395 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 4396 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 4397 * on. 4398 */ 4399 #define LVDS_A3_POWER_MASK (3 << 6) 4400 #define LVDS_A3_POWER_DOWN (0 << 6) 4401 #define LVDS_A3_POWER_UP (3 << 6) 4402 /* 4403 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 4404 * is set. 4405 */ 4406 #define LVDS_CLKB_POWER_MASK (3 << 4) 4407 #define LVDS_CLKB_POWER_DOWN (0 << 4) 4408 #define LVDS_CLKB_POWER_UP (3 << 4) 4409 /* 4410 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 4411 * setting for whether we are in dual-channel mode. The B3 pair will 4412 * additionally only be powered up when LVDS_A3_POWER_UP is set. 4413 */ 4414 #define LVDS_B0B3_POWER_MASK (3 << 2) 4415 #define LVDS_B0B3_POWER_DOWN (0 << 2) 4416 #define LVDS_B0B3_POWER_UP (3 << 2) 4417 4418 /* Video Data Island Packet control */ 4419 #define VIDEO_DIP_DATA _MMIO(0x61178) 4420 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 4421 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 4422 * of the infoframe structure specified by CEA-861. */ 4423 #define VIDEO_DIP_DATA_SIZE 32 4424 #define VIDEO_DIP_VSC_DATA_SIZE 36 4425 #define VIDEO_DIP_CTL _MMIO(0x61170) 4426 /* Pre HSW: */ 4427 #define VIDEO_DIP_ENABLE (1 << 31) 4428 #define VIDEO_DIP_PORT(port) ((port) << 29) 4429 #define VIDEO_DIP_PORT_MASK (3 << 29) 4430 #define VIDEO_DIP_ENABLE_GCP (1 << 25) 4431 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 4432 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 4433 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 4434 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 4435 #define VIDEO_DIP_SELECT_AVI (0 << 19) 4436 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 4437 #define VIDEO_DIP_SELECT_SPD (3 << 19) 4438 #define VIDEO_DIP_SELECT_MASK (3 << 19) 4439 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 4440 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 4441 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 4442 #define VIDEO_DIP_FREQ_MASK (3 << 16) 4443 /* HSW and later: */ 4444 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 4445 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 4446 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 4447 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 4448 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 4449 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 4450 4451 /* Panel power sequencing */ 4452 #define PPS_BASE 0x61200 4453 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 4454 #define PCH_PPS_BASE 0xC7200 4455 4456 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ 4457 PPS_BASE + (reg) + \ 4458 (pps_idx) * 0x100) 4459 4460 #define _PP_STATUS 0x61200 4461 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 4462 #define PP_ON (1 << 31) 4463 /* 4464 * Indicates that all dependencies of the panel are on: 4465 * 4466 * - PLL enabled 4467 * - pipe enabled 4468 * - LVDS/DVOB/DVOC on 4469 */ 4470 #define PP_READY (1 << 30) 4471 #define PP_SEQUENCE_NONE (0 << 28) 4472 #define PP_SEQUENCE_POWER_UP (1 << 28) 4473 #define PP_SEQUENCE_POWER_DOWN (2 << 28) 4474 #define PP_SEQUENCE_MASK (3 << 28) 4475 #define PP_SEQUENCE_SHIFT 28 4476 #define PP_CYCLE_DELAY_ACTIVE (1 << 27) 4477 #define PP_SEQUENCE_STATE_MASK 0x0000000f 4478 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 4479 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 4480 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 4481 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 4482 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 4483 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 4484 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 4485 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 4486 #define PP_SEQUENCE_STATE_RESET (0xf << 0) 4487 4488 #define _PP_CONTROL 0x61204 4489 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 4490 #define PANEL_UNLOCK_REGS (0xabcd << 16) 4491 #define PANEL_UNLOCK_MASK (0xffff << 16) 4492 #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0 4493 #define BXT_POWER_CYCLE_DELAY_SHIFT 4 4494 #define EDP_FORCE_VDD (1 << 3) 4495 #define EDP_BLC_ENABLE (1 << 2) 4496 #define PANEL_POWER_RESET (1 << 1) 4497 #define PANEL_POWER_OFF (0 << 0) 4498 #define PANEL_POWER_ON (1 << 0) 4499 4500 #define _PP_ON_DELAYS 0x61208 4501 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 4502 #define PANEL_PORT_SELECT_SHIFT 30 4503 #define PANEL_PORT_SELECT_MASK (3 << 30) 4504 #define PANEL_PORT_SELECT_LVDS (0 << 30) 4505 #define PANEL_PORT_SELECT_DPA (1 << 30) 4506 #define PANEL_PORT_SELECT_DPC (2 << 30) 4507 #define PANEL_PORT_SELECT_DPD (3 << 30) 4508 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 4509 #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000 4510 #define PANEL_POWER_UP_DELAY_SHIFT 16 4511 #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff 4512 #define PANEL_LIGHT_ON_DELAY_SHIFT 0 4513 4514 #define _PP_OFF_DELAYS 0x6120C 4515 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 4516 #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000 4517 #define PANEL_POWER_DOWN_DELAY_SHIFT 16 4518 #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff 4519 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 4520 4521 #define _PP_DIVISOR 0x61210 4522 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 4523 #define PP_REFERENCE_DIVIDER_MASK 0xffffff00 4524 #define PP_REFERENCE_DIVIDER_SHIFT 8 4525 #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f 4526 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 4527 4528 /* Panel fitting */ 4529 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230) 4530 #define PFIT_ENABLE (1 << 31) 4531 #define PFIT_PIPE_MASK (3 << 29) 4532 #define PFIT_PIPE_SHIFT 29 4533 #define VERT_INTERP_DISABLE (0 << 10) 4534 #define VERT_INTERP_BILINEAR (1 << 10) 4535 #define VERT_INTERP_MASK (3 << 10) 4536 #define VERT_AUTO_SCALE (1 << 9) 4537 #define HORIZ_INTERP_DISABLE (0 << 6) 4538 #define HORIZ_INTERP_BILINEAR (1 << 6) 4539 #define HORIZ_INTERP_MASK (3 << 6) 4540 #define HORIZ_AUTO_SCALE (1 << 5) 4541 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 4542 #define PFIT_FILTER_FUZZY (0 << 24) 4543 #define PFIT_SCALING_AUTO (0 << 26) 4544 #define PFIT_SCALING_PROGRAMMED (1 << 26) 4545 #define PFIT_SCALING_PILLAR (2 << 26) 4546 #define PFIT_SCALING_LETTER (3 << 26) 4547 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234) 4548 /* Pre-965 */ 4549 #define PFIT_VERT_SCALE_SHIFT 20 4550 #define PFIT_VERT_SCALE_MASK 0xfff00000 4551 #define PFIT_HORIZ_SCALE_SHIFT 4 4552 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 4553 /* 965+ */ 4554 #define PFIT_VERT_SCALE_SHIFT_965 16 4555 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 4556 #define PFIT_HORIZ_SCALE_SHIFT_965 0 4557 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 4558 4559 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238) 4560 4561 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 4562 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 4563 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 4564 _VLV_BLC_PWM_CTL2_B) 4565 4566 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 4567 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 4568 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 4569 _VLV_BLC_PWM_CTL_B) 4570 4571 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 4572 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 4573 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 4574 _VLV_BLC_HIST_CTL_B) 4575 4576 /* Backlight control */ 4577 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 4578 #define BLM_PWM_ENABLE (1 << 31) 4579 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 4580 #define BLM_PIPE_SELECT (1 << 29) 4581 #define BLM_PIPE_SELECT_IVB (3 << 29) 4582 #define BLM_PIPE_A (0 << 29) 4583 #define BLM_PIPE_B (1 << 29) 4584 #define BLM_PIPE_C (2 << 29) /* ivb + */ 4585 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 4586 #define BLM_TRANSCODER_B BLM_PIPE_B 4587 #define BLM_TRANSCODER_C BLM_PIPE_C 4588 #define BLM_TRANSCODER_EDP (3 << 29) 4589 #define BLM_PIPE(pipe) ((pipe) << 29) 4590 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 4591 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 4592 #define BLM_PHASE_IN_ENABLE (1 << 25) 4593 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 4594 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 4595 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 4596 #define BLM_PHASE_IN_COUNT_SHIFT (8) 4597 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 4598 #define BLM_PHASE_IN_INCR_SHIFT (0) 4599 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 4600 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254) 4601 /* 4602 * This is the most significant 15 bits of the number of backlight cycles in a 4603 * complete cycle of the modulated backlight control. 4604 * 4605 * The actual value is this field multiplied by two. 4606 */ 4607 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 4608 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 4609 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 4610 /* 4611 * This is the number of cycles out of the backlight modulation cycle for which 4612 * the backlight is on. 4613 * 4614 * This field must be no greater than the number of cycles in the complete 4615 * backlight modulation cycle. 4616 */ 4617 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 4618 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 4619 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 4620 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 4621 4622 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260) 4623 #define BLM_HISTOGRAM_ENABLE (1 << 31) 4624 4625 /* New registers for PCH-split platforms. Safe where new bits show up, the 4626 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 4627 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) 4628 #define BLC_PWM_CPU_CTL _MMIO(0x48254) 4629 4630 #define HSW_BLC_PWM2_CTL _MMIO(0x48350) 4631 4632 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 4633 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 4634 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) 4635 #define BLM_PCH_PWM_ENABLE (1 << 31) 4636 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 4637 #define BLM_PCH_POLARITY (1 << 29) 4638 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) 4639 4640 #define UTIL_PIN_CTL _MMIO(0x48400) 4641 #define UTIL_PIN_ENABLE (1 << 31) 4642 4643 #define UTIL_PIN_PIPE(x) ((x) << 29) 4644 #define UTIL_PIN_PIPE_MASK (3 << 29) 4645 #define UTIL_PIN_MODE_PWM (1 << 24) 4646 #define UTIL_PIN_MODE_MASK (0xf << 24) 4647 #define UTIL_PIN_POLARITY (1 << 22) 4648 4649 /* BXT backlight register definition. */ 4650 #define _BXT_BLC_PWM_CTL1 0xC8250 4651 #define BXT_BLC_PWM_ENABLE (1 << 31) 4652 #define BXT_BLC_PWM_POLARITY (1 << 29) 4653 #define _BXT_BLC_PWM_FREQ1 0xC8254 4654 #define _BXT_BLC_PWM_DUTY1 0xC8258 4655 4656 #define _BXT_BLC_PWM_CTL2 0xC8350 4657 #define _BXT_BLC_PWM_FREQ2 0xC8354 4658 #define _BXT_BLC_PWM_DUTY2 0xC8358 4659 4660 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ 4661 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) 4662 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ 4663 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) 4664 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ 4665 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) 4666 4667 #define PCH_GTC_CTL _MMIO(0xe7000) 4668 #define PCH_GTC_ENABLE (1 << 31) 4669 4670 /* TV port control */ 4671 #define TV_CTL _MMIO(0x68000) 4672 /* Enables the TV encoder */ 4673 # define TV_ENC_ENABLE (1 << 31) 4674 /* Sources the TV encoder input from pipe B instead of A. */ 4675 # define TV_ENC_PIPEB_SELECT (1 << 30) 4676 /* Outputs composite video (DAC A only) */ 4677 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 4678 /* Outputs SVideo video (DAC B/C) */ 4679 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 4680 /* Outputs Component video (DAC A/B/C) */ 4681 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 4682 /* Outputs Composite and SVideo (DAC A/B/C) */ 4683 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 4684 # define TV_TRILEVEL_SYNC (1 << 21) 4685 /* Enables slow sync generation (945GM only) */ 4686 # define TV_SLOW_SYNC (1 << 20) 4687 /* Selects 4x oversampling for 480i and 576p */ 4688 # define TV_OVERSAMPLE_4X (0 << 18) 4689 /* Selects 2x oversampling for 720p and 1080i */ 4690 # define TV_OVERSAMPLE_2X (1 << 18) 4691 /* Selects no oversampling for 1080p */ 4692 # define TV_OVERSAMPLE_NONE (2 << 18) 4693 /* Selects 8x oversampling */ 4694 # define TV_OVERSAMPLE_8X (3 << 18) 4695 /* Selects progressive mode rather than interlaced */ 4696 # define TV_PROGRESSIVE (1 << 17) 4697 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 4698 # define TV_PAL_BURST (1 << 16) 4699 /* Field for setting delay of Y compared to C */ 4700 # define TV_YC_SKEW_MASK (7 << 12) 4701 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 4702 # define TV_ENC_SDP_FIX (1 << 11) 4703 /* 4704 * Enables a fix for the 915GM only. 4705 * 4706 * Not sure what it does. 4707 */ 4708 # define TV_ENC_C0_FIX (1 << 10) 4709 /* Bits that must be preserved by software */ 4710 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 4711 # define TV_FUSE_STATE_MASK (3 << 4) 4712 /* Read-only state that reports all features enabled */ 4713 # define TV_FUSE_STATE_ENABLED (0 << 4) 4714 /* Read-only state that reports that Macrovision is disabled in hardware*/ 4715 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 4716 /* Read-only state that reports that TV-out is disabled in hardware. */ 4717 # define TV_FUSE_STATE_DISABLED (2 << 4) 4718 /* Normal operation */ 4719 # define TV_TEST_MODE_NORMAL (0 << 0) 4720 /* Encoder test pattern 1 - combo pattern */ 4721 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 4722 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 4723 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 4724 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 4725 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 4726 /* Encoder test pattern 4 - random noise */ 4727 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 4728 /* Encoder test pattern 5 - linear color ramps */ 4729 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 4730 /* 4731 * This test mode forces the DACs to 50% of full output. 4732 * 4733 * This is used for load detection in combination with TVDAC_SENSE_MASK 4734 */ 4735 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 4736 # define TV_TEST_MODE_MASK (7 << 0) 4737 4738 #define TV_DAC _MMIO(0x68004) 4739 # define TV_DAC_SAVE 0x00ffff00 4740 /* 4741 * Reports that DAC state change logic has reported change (RO). 4742 * 4743 * This gets cleared when TV_DAC_STATE_EN is cleared 4744 */ 4745 # define TVDAC_STATE_CHG (1 << 31) 4746 # define TVDAC_SENSE_MASK (7 << 28) 4747 /* Reports that DAC A voltage is above the detect threshold */ 4748 # define TVDAC_A_SENSE (1 << 30) 4749 /* Reports that DAC B voltage is above the detect threshold */ 4750 # define TVDAC_B_SENSE (1 << 29) 4751 /* Reports that DAC C voltage is above the detect threshold */ 4752 # define TVDAC_C_SENSE (1 << 28) 4753 /* 4754 * Enables DAC state detection logic, for load-based TV detection. 4755 * 4756 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 4757 * to off, for load detection to work. 4758 */ 4759 # define TVDAC_STATE_CHG_EN (1 << 27) 4760 /* Sets the DAC A sense value to high */ 4761 # define TVDAC_A_SENSE_CTL (1 << 26) 4762 /* Sets the DAC B sense value to high */ 4763 # define TVDAC_B_SENSE_CTL (1 << 25) 4764 /* Sets the DAC C sense value to high */ 4765 # define TVDAC_C_SENSE_CTL (1 << 24) 4766 /* Overrides the ENC_ENABLE and DAC voltage levels */ 4767 # define DAC_CTL_OVERRIDE (1 << 7) 4768 /* Sets the slew rate. Must be preserved in software */ 4769 # define ENC_TVDAC_SLEW_FAST (1 << 6) 4770 # define DAC_A_1_3_V (0 << 4) 4771 # define DAC_A_1_1_V (1 << 4) 4772 # define DAC_A_0_7_V (2 << 4) 4773 # define DAC_A_MASK (3 << 4) 4774 # define DAC_B_1_3_V (0 << 2) 4775 # define DAC_B_1_1_V (1 << 2) 4776 # define DAC_B_0_7_V (2 << 2) 4777 # define DAC_B_MASK (3 << 2) 4778 # define DAC_C_1_3_V (0 << 0) 4779 # define DAC_C_1_1_V (1 << 0) 4780 # define DAC_C_0_7_V (2 << 0) 4781 # define DAC_C_MASK (3 << 0) 4782 4783 /* 4784 * CSC coefficients are stored in a floating point format with 9 bits of 4785 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 4786 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 4787 * -1 (0x3) being the only legal negative value. 4788 */ 4789 #define TV_CSC_Y _MMIO(0x68010) 4790 # define TV_RY_MASK 0x07ff0000 4791 # define TV_RY_SHIFT 16 4792 # define TV_GY_MASK 0x00000fff 4793 # define TV_GY_SHIFT 0 4794 4795 #define TV_CSC_Y2 _MMIO(0x68014) 4796 # define TV_BY_MASK 0x07ff0000 4797 # define TV_BY_SHIFT 16 4798 /* 4799 * Y attenuation for component video. 4800 * 4801 * Stored in 1.9 fixed point. 4802 */ 4803 # define TV_AY_MASK 0x000003ff 4804 # define TV_AY_SHIFT 0 4805 4806 #define TV_CSC_U _MMIO(0x68018) 4807 # define TV_RU_MASK 0x07ff0000 4808 # define TV_RU_SHIFT 16 4809 # define TV_GU_MASK 0x000007ff 4810 # define TV_GU_SHIFT 0 4811 4812 #define TV_CSC_U2 _MMIO(0x6801c) 4813 # define TV_BU_MASK 0x07ff0000 4814 # define TV_BU_SHIFT 16 4815 /* 4816 * U attenuation for component video. 4817 * 4818 * Stored in 1.9 fixed point. 4819 */ 4820 # define TV_AU_MASK 0x000003ff 4821 # define TV_AU_SHIFT 0 4822 4823 #define TV_CSC_V _MMIO(0x68020) 4824 # define TV_RV_MASK 0x0fff0000 4825 # define TV_RV_SHIFT 16 4826 # define TV_GV_MASK 0x000007ff 4827 # define TV_GV_SHIFT 0 4828 4829 #define TV_CSC_V2 _MMIO(0x68024) 4830 # define TV_BV_MASK 0x07ff0000 4831 # define TV_BV_SHIFT 16 4832 /* 4833 * V attenuation for component video. 4834 * 4835 * Stored in 1.9 fixed point. 4836 */ 4837 # define TV_AV_MASK 0x000007ff 4838 # define TV_AV_SHIFT 0 4839 4840 #define TV_CLR_KNOBS _MMIO(0x68028) 4841 /* 2s-complement brightness adjustment */ 4842 # define TV_BRIGHTNESS_MASK 0xff000000 4843 # define TV_BRIGHTNESS_SHIFT 24 4844 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 4845 # define TV_CONTRAST_MASK 0x00ff0000 4846 # define TV_CONTRAST_SHIFT 16 4847 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 4848 # define TV_SATURATION_MASK 0x0000ff00 4849 # define TV_SATURATION_SHIFT 8 4850 /* Hue adjustment, as an integer phase angle in degrees */ 4851 # define TV_HUE_MASK 0x000000ff 4852 # define TV_HUE_SHIFT 0 4853 4854 #define TV_CLR_LEVEL _MMIO(0x6802c) 4855 /* Controls the DAC level for black */ 4856 # define TV_BLACK_LEVEL_MASK 0x01ff0000 4857 # define TV_BLACK_LEVEL_SHIFT 16 4858 /* Controls the DAC level for blanking */ 4859 # define TV_BLANK_LEVEL_MASK 0x000001ff 4860 # define TV_BLANK_LEVEL_SHIFT 0 4861 4862 #define TV_H_CTL_1 _MMIO(0x68030) 4863 /* Number of pixels in the hsync. */ 4864 # define TV_HSYNC_END_MASK 0x1fff0000 4865 # define TV_HSYNC_END_SHIFT 16 4866 /* Total number of pixels minus one in the line (display and blanking). */ 4867 # define TV_HTOTAL_MASK 0x00001fff 4868 # define TV_HTOTAL_SHIFT 0 4869 4870 #define TV_H_CTL_2 _MMIO(0x68034) 4871 /* Enables the colorburst (needed for non-component color) */ 4872 # define TV_BURST_ENA (1 << 31) 4873 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 4874 # define TV_HBURST_START_SHIFT 16 4875 # define TV_HBURST_START_MASK 0x1fff0000 4876 /* Length of the colorburst */ 4877 # define TV_HBURST_LEN_SHIFT 0 4878 # define TV_HBURST_LEN_MASK 0x0001fff 4879 4880 #define TV_H_CTL_3 _MMIO(0x68038) 4881 /* End of hblank, measured in pixels minus one from start of hsync */ 4882 # define TV_HBLANK_END_SHIFT 16 4883 # define TV_HBLANK_END_MASK 0x1fff0000 4884 /* Start of hblank, measured in pixels minus one from start of hsync */ 4885 # define TV_HBLANK_START_SHIFT 0 4886 # define TV_HBLANK_START_MASK 0x0001fff 4887 4888 #define TV_V_CTL_1 _MMIO(0x6803c) 4889 /* XXX */ 4890 # define TV_NBR_END_SHIFT 16 4891 # define TV_NBR_END_MASK 0x07ff0000 4892 /* XXX */ 4893 # define TV_VI_END_F1_SHIFT 8 4894 # define TV_VI_END_F1_MASK 0x00003f00 4895 /* XXX */ 4896 # define TV_VI_END_F2_SHIFT 0 4897 # define TV_VI_END_F2_MASK 0x0000003f 4898 4899 #define TV_V_CTL_2 _MMIO(0x68040) 4900 /* Length of vsync, in half lines */ 4901 # define TV_VSYNC_LEN_MASK 0x07ff0000 4902 # define TV_VSYNC_LEN_SHIFT 16 4903 /* Offset of the start of vsync in field 1, measured in one less than the 4904 * number of half lines. 4905 */ 4906 # define TV_VSYNC_START_F1_MASK 0x00007f00 4907 # define TV_VSYNC_START_F1_SHIFT 8 4908 /* 4909 * Offset of the start of vsync in field 2, measured in one less than the 4910 * number of half lines. 4911 */ 4912 # define TV_VSYNC_START_F2_MASK 0x0000007f 4913 # define TV_VSYNC_START_F2_SHIFT 0 4914 4915 #define TV_V_CTL_3 _MMIO(0x68044) 4916 /* Enables generation of the equalization signal */ 4917 # define TV_EQUAL_ENA (1 << 31) 4918 /* Length of vsync, in half lines */ 4919 # define TV_VEQ_LEN_MASK 0x007f0000 4920 # define TV_VEQ_LEN_SHIFT 16 4921 /* Offset of the start of equalization in field 1, measured in one less than 4922 * the number of half lines. 4923 */ 4924 # define TV_VEQ_START_F1_MASK 0x0007f00 4925 # define TV_VEQ_START_F1_SHIFT 8 4926 /* 4927 * Offset of the start of equalization in field 2, measured in one less than 4928 * the number of half lines. 4929 */ 4930 # define TV_VEQ_START_F2_MASK 0x000007f 4931 # define TV_VEQ_START_F2_SHIFT 0 4932 4933 #define TV_V_CTL_4 _MMIO(0x68048) 4934 /* 4935 * Offset to start of vertical colorburst, measured in one less than the 4936 * number of lines from vertical start. 4937 */ 4938 # define TV_VBURST_START_F1_MASK 0x003f0000 4939 # define TV_VBURST_START_F1_SHIFT 16 4940 /* 4941 * Offset to the end of vertical colorburst, measured in one less than the 4942 * number of lines from the start of NBR. 4943 */ 4944 # define TV_VBURST_END_F1_MASK 0x000000ff 4945 # define TV_VBURST_END_F1_SHIFT 0 4946 4947 #define TV_V_CTL_5 _MMIO(0x6804c) 4948 /* 4949 * Offset to start of vertical colorburst, measured in one less than the 4950 * number of lines from vertical start. 4951 */ 4952 # define TV_VBURST_START_F2_MASK 0x003f0000 4953 # define TV_VBURST_START_F2_SHIFT 16 4954 /* 4955 * Offset to the end of vertical colorburst, measured in one less than the 4956 * number of lines from the start of NBR. 4957 */ 4958 # define TV_VBURST_END_F2_MASK 0x000000ff 4959 # define TV_VBURST_END_F2_SHIFT 0 4960 4961 #define TV_V_CTL_6 _MMIO(0x68050) 4962 /* 4963 * Offset to start of vertical colorburst, measured in one less than the 4964 * number of lines from vertical start. 4965 */ 4966 # define TV_VBURST_START_F3_MASK 0x003f0000 4967 # define TV_VBURST_START_F3_SHIFT 16 4968 /* 4969 * Offset to the end of vertical colorburst, measured in one less than the 4970 * number of lines from the start of NBR. 4971 */ 4972 # define TV_VBURST_END_F3_MASK 0x000000ff 4973 # define TV_VBURST_END_F3_SHIFT 0 4974 4975 #define TV_V_CTL_7 _MMIO(0x68054) 4976 /* 4977 * Offset to start of vertical colorburst, measured in one less than the 4978 * number of lines from vertical start. 4979 */ 4980 # define TV_VBURST_START_F4_MASK 0x003f0000 4981 # define TV_VBURST_START_F4_SHIFT 16 4982 /* 4983 * Offset to the end of vertical colorburst, measured in one less than the 4984 * number of lines from the start of NBR. 4985 */ 4986 # define TV_VBURST_END_F4_MASK 0x000000ff 4987 # define TV_VBURST_END_F4_SHIFT 0 4988 4989 #define TV_SC_CTL_1 _MMIO(0x68060) 4990 /* Turns on the first subcarrier phase generation DDA */ 4991 # define TV_SC_DDA1_EN (1 << 31) 4992 /* Turns on the first subcarrier phase generation DDA */ 4993 # define TV_SC_DDA2_EN (1 << 30) 4994 /* Turns on the first subcarrier phase generation DDA */ 4995 # define TV_SC_DDA3_EN (1 << 29) 4996 /* Sets the subcarrier DDA to reset frequency every other field */ 4997 # define TV_SC_RESET_EVERY_2 (0 << 24) 4998 /* Sets the subcarrier DDA to reset frequency every fourth field */ 4999 # define TV_SC_RESET_EVERY_4 (1 << 24) 5000 /* Sets the subcarrier DDA to reset frequency every eighth field */ 5001 # define TV_SC_RESET_EVERY_8 (2 << 24) 5002 /* Sets the subcarrier DDA to never reset the frequency */ 5003 # define TV_SC_RESET_NEVER (3 << 24) 5004 /* Sets the peak amplitude of the colorburst.*/ 5005 # define TV_BURST_LEVEL_MASK 0x00ff0000 5006 # define TV_BURST_LEVEL_SHIFT 16 5007 /* Sets the increment of the first subcarrier phase generation DDA */ 5008 # define TV_SCDDA1_INC_MASK 0x00000fff 5009 # define TV_SCDDA1_INC_SHIFT 0 5010 5011 #define TV_SC_CTL_2 _MMIO(0x68064) 5012 /* Sets the rollover for the second subcarrier phase generation DDA */ 5013 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 5014 # define TV_SCDDA2_SIZE_SHIFT 16 5015 /* Sets the increent of the second subcarrier phase generation DDA */ 5016 # define TV_SCDDA2_INC_MASK 0x00007fff 5017 # define TV_SCDDA2_INC_SHIFT 0 5018 5019 #define TV_SC_CTL_3 _MMIO(0x68068) 5020 /* Sets the rollover for the third subcarrier phase generation DDA */ 5021 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 5022 # define TV_SCDDA3_SIZE_SHIFT 16 5023 /* Sets the increent of the third subcarrier phase generation DDA */ 5024 # define TV_SCDDA3_INC_MASK 0x00007fff 5025 # define TV_SCDDA3_INC_SHIFT 0 5026 5027 #define TV_WIN_POS _MMIO(0x68070) 5028 /* X coordinate of the display from the start of horizontal active */ 5029 # define TV_XPOS_MASK 0x1fff0000 5030 # define TV_XPOS_SHIFT 16 5031 /* Y coordinate of the display from the start of vertical active (NBR) */ 5032 # define TV_YPOS_MASK 0x00000fff 5033 # define TV_YPOS_SHIFT 0 5034 5035 #define TV_WIN_SIZE _MMIO(0x68074) 5036 /* Horizontal size of the display window, measured in pixels*/ 5037 # define TV_XSIZE_MASK 0x1fff0000 5038 # define TV_XSIZE_SHIFT 16 5039 /* 5040 * Vertical size of the display window, measured in pixels. 5041 * 5042 * Must be even for interlaced modes. 5043 */ 5044 # define TV_YSIZE_MASK 0x00000fff 5045 # define TV_YSIZE_SHIFT 0 5046 5047 #define TV_FILTER_CTL_1 _MMIO(0x68080) 5048 /* 5049 * Enables automatic scaling calculation. 5050 * 5051 * If set, the rest of the registers are ignored, and the calculated values can 5052 * be read back from the register. 5053 */ 5054 # define TV_AUTO_SCALE (1 << 31) 5055 /* 5056 * Disables the vertical filter. 5057 * 5058 * This is required on modes more than 1024 pixels wide */ 5059 # define TV_V_FILTER_BYPASS (1 << 29) 5060 /* Enables adaptive vertical filtering */ 5061 # define TV_VADAPT (1 << 28) 5062 # define TV_VADAPT_MODE_MASK (3 << 26) 5063 /* Selects the least adaptive vertical filtering mode */ 5064 # define TV_VADAPT_MODE_LEAST (0 << 26) 5065 /* Selects the moderately adaptive vertical filtering mode */ 5066 # define TV_VADAPT_MODE_MODERATE (1 << 26) 5067 /* Selects the most adaptive vertical filtering mode */ 5068 # define TV_VADAPT_MODE_MOST (3 << 26) 5069 /* 5070 * Sets the horizontal scaling factor. 5071 * 5072 * This should be the fractional part of the horizontal scaling factor divided 5073 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 5074 * 5075 * (src width - 1) / ((oversample * dest width) - 1) 5076 */ 5077 # define TV_HSCALE_FRAC_MASK 0x00003fff 5078 # define TV_HSCALE_FRAC_SHIFT 0 5079 5080 #define TV_FILTER_CTL_2 _MMIO(0x68084) 5081 /* 5082 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5083 * 5084 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 5085 */ 5086 # define TV_VSCALE_INT_MASK 0x00038000 5087 # define TV_VSCALE_INT_SHIFT 15 5088 /* 5089 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5090 * 5091 * \sa TV_VSCALE_INT_MASK 5092 */ 5093 # define TV_VSCALE_FRAC_MASK 0x00007fff 5094 # define TV_VSCALE_FRAC_SHIFT 0 5095 5096 #define TV_FILTER_CTL_3 _MMIO(0x68088) 5097 /* 5098 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5099 * 5100 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 5101 * 5102 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5103 */ 5104 # define TV_VSCALE_IP_INT_MASK 0x00038000 5105 # define TV_VSCALE_IP_INT_SHIFT 15 5106 /* 5107 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5108 * 5109 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5110 * 5111 * \sa TV_VSCALE_IP_INT_MASK 5112 */ 5113 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 5114 # define TV_VSCALE_IP_FRAC_SHIFT 0 5115 5116 #define TV_CC_CONTROL _MMIO(0x68090) 5117 # define TV_CC_ENABLE (1 << 31) 5118 /* 5119 * Specifies which field to send the CC data in. 5120 * 5121 * CC data is usually sent in field 0. 5122 */ 5123 # define TV_CC_FID_MASK (1 << 27) 5124 # define TV_CC_FID_SHIFT 27 5125 /* Sets the horizontal position of the CC data. Usually 135. */ 5126 # define TV_CC_HOFF_MASK 0x03ff0000 5127 # define TV_CC_HOFF_SHIFT 16 5128 /* Sets the vertical position of the CC data. Usually 21 */ 5129 # define TV_CC_LINE_MASK 0x0000003f 5130 # define TV_CC_LINE_SHIFT 0 5131 5132 #define TV_CC_DATA _MMIO(0x68094) 5133 # define TV_CC_RDY (1 << 31) 5134 /* Second word of CC data to be transmitted. */ 5135 # define TV_CC_DATA_2_MASK 0x007f0000 5136 # define TV_CC_DATA_2_SHIFT 16 5137 /* First word of CC data to be transmitted. */ 5138 # define TV_CC_DATA_1_MASK 0x0000007f 5139 # define TV_CC_DATA_1_SHIFT 0 5140 5141 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ 5142 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ 5143 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ 5144 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ 5145 5146 /* Display Port */ 5147 #define DP_A _MMIO(0x64000) /* eDP */ 5148 #define DP_B _MMIO(0x64100) 5149 #define DP_C _MMIO(0x64200) 5150 #define DP_D _MMIO(0x64300) 5151 5152 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) 5153 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) 5154 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) 5155 5156 #define DP_PORT_EN (1 << 31) 5157 #define DP_PIPEB_SELECT (1 << 30) 5158 #define DP_PIPE_MASK (1 << 30) 5159 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) 5160 #define DP_PIPE_MASK_CHV (3 << 16) 5161 5162 /* Link training mode - select a suitable mode for each stage */ 5163 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 5164 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 5165 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 5166 #define DP_LINK_TRAIN_OFF (3 << 28) 5167 #define DP_LINK_TRAIN_MASK (3 << 28) 5168 #define DP_LINK_TRAIN_SHIFT 28 5169 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14) 5170 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14)) 5171 5172 /* CPT Link training mode */ 5173 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 5174 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 5175 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 5176 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 5177 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 5178 #define DP_LINK_TRAIN_SHIFT_CPT 8 5179 5180 /* Signal voltages. These are mostly controlled by the other end */ 5181 #define DP_VOLTAGE_0_4 (0 << 25) 5182 #define DP_VOLTAGE_0_6 (1 << 25) 5183 #define DP_VOLTAGE_0_8 (2 << 25) 5184 #define DP_VOLTAGE_1_2 (3 << 25) 5185 #define DP_VOLTAGE_MASK (7 << 25) 5186 #define DP_VOLTAGE_SHIFT 25 5187 5188 /* Signal pre-emphasis levels, like voltages, the other end tells us what 5189 * they want 5190 */ 5191 #define DP_PRE_EMPHASIS_0 (0 << 22) 5192 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 5193 #define DP_PRE_EMPHASIS_6 (2 << 22) 5194 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 5195 #define DP_PRE_EMPHASIS_MASK (7 << 22) 5196 #define DP_PRE_EMPHASIS_SHIFT 22 5197 5198 /* How many wires to use. I guess 3 was too hard */ 5199 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 5200 #define DP_PORT_WIDTH_MASK (7 << 19) 5201 #define DP_PORT_WIDTH_SHIFT 19 5202 5203 /* Mystic DPCD version 1.1 special mode */ 5204 #define DP_ENHANCED_FRAMING (1 << 18) 5205 5206 /* eDP */ 5207 #define DP_PLL_FREQ_270MHZ (0 << 16) 5208 #define DP_PLL_FREQ_162MHZ (1 << 16) 5209 #define DP_PLL_FREQ_MASK (3 << 16) 5210 5211 /* locked once port is enabled */ 5212 #define DP_PORT_REVERSAL (1 << 15) 5213 5214 /* eDP */ 5215 #define DP_PLL_ENABLE (1 << 14) 5216 5217 /* sends the clock on lane 15 of the PEG for debug */ 5218 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 5219 5220 #define DP_SCRAMBLING_DISABLE (1 << 12) 5221 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 5222 5223 /* limit RGB values to avoid confusing TVs */ 5224 #define DP_COLOR_RANGE_16_235 (1 << 8) 5225 5226 /* Turn on the audio link */ 5227 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 5228 5229 /* vs and hs sync polarity */ 5230 #define DP_SYNC_VS_HIGH (1 << 4) 5231 #define DP_SYNC_HS_HIGH (1 << 3) 5232 5233 /* A fantasy */ 5234 #define DP_DETECTED (1 << 2) 5235 5236 /* The aux channel provides a way to talk to the 5237 * signal sink for DDC etc. Max packet size supported 5238 * is 20 bytes in each direction, hence the 5 fixed 5239 * data registers 5240 */ 5241 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010) 5242 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014) 5243 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018) 5244 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c) 5245 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020) 5246 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024) 5247 5248 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110) 5249 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114) 5250 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118) 5251 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c) 5252 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120) 5253 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124) 5254 5255 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210) 5256 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214) 5257 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218) 5258 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c) 5259 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220) 5260 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224) 5261 5262 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310) 5263 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314) 5264 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318) 5265 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c) 5266 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320) 5267 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324) 5268 5269 #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) 5270 #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 5271 5272 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 5273 #define DP_AUX_CH_CTL_DONE (1 << 30) 5274 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 5275 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 5276 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 5277 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 5278 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 5279 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */ 5280 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 5281 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 5282 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 5283 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 5284 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 5285 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 5286 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 5287 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 5288 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 5289 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 5290 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 5291 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 5292 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 5293 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 5294 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 5295 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 5296 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) 5297 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 5298 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 5299 5300 /* 5301 * Computing GMCH M and N values for the Display Port link 5302 * 5303 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 5304 * 5305 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 5306 * 5307 * The GMCH value is used internally 5308 * 5309 * bytes_per_pixel is the number of bytes coming out of the plane, 5310 * which is after the LUTs, so we want the bytes for our color format. 5311 * For our current usage, this is always 3, one byte for R, G and B. 5312 */ 5313 #define _PIPEA_DATA_M_G4X 0x70050 5314 #define _PIPEB_DATA_M_G4X 0x71050 5315 5316 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 5317 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ 5318 #define TU_SIZE_SHIFT 25 5319 #define TU_SIZE_MASK (0x3f << 25) 5320 5321 #define DATA_LINK_M_N_MASK (0xffffff) 5322 #define DATA_LINK_N_MAX (0x800000) 5323 5324 #define _PIPEA_DATA_N_G4X 0x70054 5325 #define _PIPEB_DATA_N_G4X 0x71054 5326 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 5327 5328 /* 5329 * Computing Link M and N values for the Display Port link 5330 * 5331 * Link M / N = pixel_clock / ls_clk 5332 * 5333 * (the DP spec calls pixel_clock the 'strm_clk') 5334 * 5335 * The Link value is transmitted in the Main Stream 5336 * Attributes and VB-ID. 5337 */ 5338 5339 #define _PIPEA_LINK_M_G4X 0x70060 5340 #define _PIPEB_LINK_M_G4X 0x71060 5341 #define PIPEA_DP_LINK_M_MASK (0xffffff) 5342 5343 #define _PIPEA_LINK_N_G4X 0x70064 5344 #define _PIPEB_LINK_N_G4X 0x71064 5345 #define PIPEA_DP_LINK_N_MASK (0xffffff) 5346 5347 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 5348 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 5349 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 5350 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 5351 5352 /* Display & cursor control */ 5353 5354 /* Pipe A */ 5355 #define _PIPEADSL 0x70000 5356 #define DSL_LINEMASK_GEN2 0x00000fff 5357 #define DSL_LINEMASK_GEN3 0x00001fff 5358 #define _PIPEACONF 0x70008 5359 #define PIPECONF_ENABLE (1<<31) 5360 #define PIPECONF_DISABLE 0 5361 #define PIPECONF_DOUBLE_WIDE (1<<30) 5362 #define I965_PIPECONF_ACTIVE (1<<30) 5363 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ 5364 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) 5365 #define PIPECONF_SINGLE_WIDE 0 5366 #define PIPECONF_PIPE_UNLOCKED 0 5367 #define PIPECONF_PIPE_LOCKED (1<<25) 5368 #define PIPECONF_PALETTE 0 5369 #define PIPECONF_GAMMA (1<<24) 5370 #define PIPECONF_FORCE_BORDER (1<<25) 5371 #define PIPECONF_INTERLACE_MASK (7 << 21) 5372 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 5373 /* Note that pre-gen3 does not support interlaced display directly. Panel 5374 * fitting must be disabled on pre-ilk for interlaced. */ 5375 #define PIPECONF_PROGRESSIVE (0 << 21) 5376 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 5377 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 5378 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 5379 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 5380 /* Ironlake and later have a complete new set of values for interlaced. PFIT 5381 * means panel fitter required, PF means progressive fetch, DBL means power 5382 * saving pixel doubling. */ 5383 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 5384 #define PIPECONF_INTERLACED_ILK (3 << 21) 5385 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 5386 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 5387 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 5388 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 5389 #define PIPECONF_CXSR_DOWNCLOCK (1<<16) 5390 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 5391 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 5392 #define PIPECONF_BPC_MASK (0x7 << 5) 5393 #define PIPECONF_8BPC (0<<5) 5394 #define PIPECONF_10BPC (1<<5) 5395 #define PIPECONF_6BPC (2<<5) 5396 #define PIPECONF_12BPC (3<<5) 5397 #define PIPECONF_DITHER_EN (1<<4) 5398 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 5399 #define PIPECONF_DITHER_TYPE_SP (0<<2) 5400 #define PIPECONF_DITHER_TYPE_ST1 (1<<2) 5401 #define PIPECONF_DITHER_TYPE_ST2 (2<<2) 5402 #define PIPECONF_DITHER_TYPE_TEMP (3<<2) 5403 #define _PIPEASTAT 0x70024 5404 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) 5405 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) 5406 #define PIPE_CRC_ERROR_ENABLE (1UL<<29) 5407 #define PIPE_CRC_DONE_ENABLE (1UL<<28) 5408 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) 5409 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) 5410 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) 5411 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) 5412 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) 5413 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) 5414 #define PIPE_DPST_EVENT_ENABLE (1UL<<23) 5415 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) 5416 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) 5417 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) 5418 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) 5419 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) 5420 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) 5421 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ 5422 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ 5423 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) 5424 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) 5425 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) 5426 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) 5427 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) 5428 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) 5429 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) 5430 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) 5431 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) 5432 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) 5433 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) 5434 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) 5435 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) 5436 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) 5437 #define PIPE_DPST_EVENT_STATUS (1UL<<7) 5438 #define PIPE_A_PSR_STATUS_VLV (1UL<<6) 5439 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) 5440 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) 5441 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) 5442 #define PIPE_B_PSR_STATUS_VLV (1UL<<3) 5443 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) 5444 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ 5445 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ 5446 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) 5447 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) 5448 #define PIPE_HBLANK_INT_STATUS (1UL<<0) 5449 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) 5450 5451 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 5452 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 5453 5454 #define PIPE_A_OFFSET 0x70000 5455 #define PIPE_B_OFFSET 0x71000 5456 #define PIPE_C_OFFSET 0x72000 5457 #define CHV_PIPE_C_OFFSET 0x74000 5458 /* 5459 * There's actually no pipe EDP. Some pipe registers have 5460 * simply shifted from the pipe to the transcoder, while 5461 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 5462 * to access such registers in transcoder EDP. 5463 */ 5464 #define PIPE_EDP_OFFSET 0x7f000 5465 5466 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \ 5467 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 5468 dev_priv->info.display_mmio_offset) 5469 5470 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) 5471 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) 5472 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) 5473 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) 5474 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) 5475 5476 #define _PIPE_MISC_A 0x70030 5477 #define _PIPE_MISC_B 0x71030 5478 #define PIPEMISC_YUV420_ENABLE (1<<27) 5479 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26) 5480 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11) 5481 #define PIPEMISC_DITHER_BPC_MASK (7<<5) 5482 #define PIPEMISC_DITHER_8_BPC (0<<5) 5483 #define PIPEMISC_DITHER_10_BPC (1<<5) 5484 #define PIPEMISC_DITHER_6_BPC (2<<5) 5485 #define PIPEMISC_DITHER_12_BPC (3<<5) 5486 #define PIPEMISC_DITHER_ENABLE (1<<4) 5487 #define PIPEMISC_DITHER_TYPE_MASK (3<<2) 5488 #define PIPEMISC_DITHER_TYPE_SP (0<<2) 5489 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) 5490 5491 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) 5492 #define PIPEB_LINE_COMPARE_INT_EN (1<<29) 5493 #define PIPEB_HLINE_INT_EN (1<<28) 5494 #define PIPEB_VBLANK_INT_EN (1<<27) 5495 #define SPRITED_FLIP_DONE_INT_EN (1<<26) 5496 #define SPRITEC_FLIP_DONE_INT_EN (1<<25) 5497 #define PLANEB_FLIP_DONE_INT_EN (1<<24) 5498 #define PIPE_PSR_INT_EN (1<<22) 5499 #define PIPEA_LINE_COMPARE_INT_EN (1<<21) 5500 #define PIPEA_HLINE_INT_EN (1<<20) 5501 #define PIPEA_VBLANK_INT_EN (1<<19) 5502 #define SPRITEB_FLIP_DONE_INT_EN (1<<18) 5503 #define SPRITEA_FLIP_DONE_INT_EN (1<<17) 5504 #define PLANEA_FLIPDONE_INT_EN (1<<16) 5505 #define PIPEC_LINE_COMPARE_INT_EN (1<<13) 5506 #define PIPEC_HLINE_INT_EN (1<<12) 5507 #define PIPEC_VBLANK_INT_EN (1<<11) 5508 #define SPRITEF_FLIPDONE_INT_EN (1<<10) 5509 #define SPRITEE_FLIPDONE_INT_EN (1<<9) 5510 #define PLANEC_FLIPDONE_INT_EN (1<<8) 5511 5512 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 5513 #define SPRITEF_INVALID_GTT_INT_EN (1<<27) 5514 #define SPRITEE_INVALID_GTT_INT_EN (1<<26) 5515 #define PLANEC_INVALID_GTT_INT_EN (1<<25) 5516 #define CURSORC_INVALID_GTT_INT_EN (1<<24) 5517 #define CURSORB_INVALID_GTT_INT_EN (1<<23) 5518 #define CURSORA_INVALID_GTT_INT_EN (1<<22) 5519 #define SPRITED_INVALID_GTT_INT_EN (1<<21) 5520 #define SPRITEC_INVALID_GTT_INT_EN (1<<20) 5521 #define PLANEB_INVALID_GTT_INT_EN (1<<19) 5522 #define SPRITEB_INVALID_GTT_INT_EN (1<<18) 5523 #define SPRITEA_INVALID_GTT_INT_EN (1<<17) 5524 #define PLANEA_INVALID_GTT_INT_EN (1<<16) 5525 #define DPINVGTT_EN_MASK 0xff0000 5526 #define DPINVGTT_EN_MASK_CHV 0xfff0000 5527 #define SPRITEF_INVALID_GTT_STATUS (1<<11) 5528 #define SPRITEE_INVALID_GTT_STATUS (1<<10) 5529 #define PLANEC_INVALID_GTT_STATUS (1<<9) 5530 #define CURSORC_INVALID_GTT_STATUS (1<<8) 5531 #define CURSORB_INVALID_GTT_STATUS (1<<7) 5532 #define CURSORA_INVALID_GTT_STATUS (1<<6) 5533 #define SPRITED_INVALID_GTT_STATUS (1<<5) 5534 #define SPRITEC_INVALID_GTT_STATUS (1<<4) 5535 #define PLANEB_INVALID_GTT_STATUS (1<<3) 5536 #define SPRITEB_INVALID_GTT_STATUS (1<<2) 5537 #define SPRITEA_INVALID_GTT_STATUS (1<<1) 5538 #define PLANEA_INVALID_GTT_STATUS (1<<0) 5539 #define DPINVGTT_STATUS_MASK 0xff 5540 #define DPINVGTT_STATUS_MASK_CHV 0xfff 5541 5542 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030) 5543 #define DSPARB_CSTART_MASK (0x7f << 7) 5544 #define DSPARB_CSTART_SHIFT 7 5545 #define DSPARB_BSTART_MASK (0x7f) 5546 #define DSPARB_BSTART_SHIFT 0 5547 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 5548 #define DSPARB_AEND_SHIFT 0 5549 #define DSPARB_SPRITEA_SHIFT_VLV 0 5550 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 5551 #define DSPARB_SPRITEB_SHIFT_VLV 8 5552 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 5553 #define DSPARB_SPRITEC_SHIFT_VLV 16 5554 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 5555 #define DSPARB_SPRITED_SHIFT_VLV 24 5556 #define DSPARB_SPRITED_MASK_VLV (0xff << 24) 5557 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 5558 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 5559 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 5560 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 5561 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 5562 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 5563 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 5564 #define DSPARB_SPRITED_HI_SHIFT_VLV 12 5565 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 5566 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 5567 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 5568 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 5569 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 5570 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ 5571 #define DSPARB_SPRITEE_SHIFT_VLV 0 5572 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 5573 #define DSPARB_SPRITEF_SHIFT_VLV 8 5574 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 5575 5576 /* pnv/gen4/g4x/vlv/chv */ 5577 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034) 5578 #define DSPFW_SR_SHIFT 23 5579 #define DSPFW_SR_MASK (0x1ff<<23) 5580 #define DSPFW_CURSORB_SHIFT 16 5581 #define DSPFW_CURSORB_MASK (0x3f<<16) 5582 #define DSPFW_PLANEB_SHIFT 8 5583 #define DSPFW_PLANEB_MASK (0x7f<<8) 5584 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ 5585 #define DSPFW_PLANEA_SHIFT 0 5586 #define DSPFW_PLANEA_MASK (0x7f<<0) 5587 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5588 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038) 5589 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */ 5590 #define DSPFW_FBC_SR_SHIFT 28 5591 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ 5592 #define DSPFW_FBC_HPLL_SR_SHIFT 24 5593 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ 5594 #define DSPFW_SPRITEB_SHIFT (16) 5595 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ 5596 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ 5597 #define DSPFW_CURSORA_SHIFT 8 5598 #define DSPFW_CURSORA_MASK (0x3f<<8) 5599 #define DSPFW_PLANEC_OLD_SHIFT 0 5600 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */ 5601 #define DSPFW_SPRITEA_SHIFT 0 5602 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ 5603 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5604 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c) 5605 #define DSPFW_HPLL_SR_EN (1<<31) 5606 #define PINEVIEW_SELF_REFRESH_EN (1<<30) 5607 #define DSPFW_CURSOR_SR_SHIFT 24 5608 #define DSPFW_CURSOR_SR_MASK (0x3f<<24) 5609 #define DSPFW_HPLL_CURSOR_SHIFT 16 5610 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) 5611 #define DSPFW_HPLL_SR_SHIFT 0 5612 #define DSPFW_HPLL_SR_MASK (0x1ff<<0) 5613 5614 /* vlv/chv */ 5615 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) 5616 #define DSPFW_SPRITEB_WM1_SHIFT 16 5617 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16) 5618 #define DSPFW_CURSORA_WM1_SHIFT 8 5619 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8) 5620 #define DSPFW_SPRITEA_WM1_SHIFT 0 5621 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0) 5622 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) 5623 #define DSPFW_PLANEB_WM1_SHIFT 24 5624 #define DSPFW_PLANEB_WM1_MASK (0xff<<24) 5625 #define DSPFW_PLANEA_WM1_SHIFT 16 5626 #define DSPFW_PLANEA_WM1_MASK (0xff<<16) 5627 #define DSPFW_CURSORB_WM1_SHIFT 8 5628 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8) 5629 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 5630 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) 5631 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) 5632 #define DSPFW_SR_WM1_SHIFT 0 5633 #define DSPFW_SR_WM1_MASK (0x1ff<<0) 5634 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) 5635 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 5636 #define DSPFW_SPRITED_WM1_SHIFT 24 5637 #define DSPFW_SPRITED_WM1_MASK (0xff<<24) 5638 #define DSPFW_SPRITED_SHIFT 16 5639 #define DSPFW_SPRITED_MASK_VLV (0xff<<16) 5640 #define DSPFW_SPRITEC_WM1_SHIFT 8 5641 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8) 5642 #define DSPFW_SPRITEC_SHIFT 0 5643 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0) 5644 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) 5645 #define DSPFW_SPRITEF_WM1_SHIFT 24 5646 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24) 5647 #define DSPFW_SPRITEF_SHIFT 16 5648 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16) 5649 #define DSPFW_SPRITEE_WM1_SHIFT 8 5650 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8) 5651 #define DSPFW_SPRITEE_SHIFT 0 5652 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0) 5653 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 5654 #define DSPFW_PLANEC_WM1_SHIFT 24 5655 #define DSPFW_PLANEC_WM1_MASK (0xff<<24) 5656 #define DSPFW_PLANEC_SHIFT 16 5657 #define DSPFW_PLANEC_MASK_VLV (0xff<<16) 5658 #define DSPFW_CURSORC_WM1_SHIFT 8 5659 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16) 5660 #define DSPFW_CURSORC_SHIFT 0 5661 #define DSPFW_CURSORC_MASK (0x3f<<0) 5662 5663 /* vlv/chv high order bits */ 5664 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) 5665 #define DSPFW_SR_HI_SHIFT 24 5666 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5667 #define DSPFW_SPRITEF_HI_SHIFT 23 5668 #define DSPFW_SPRITEF_HI_MASK (1<<23) 5669 #define DSPFW_SPRITEE_HI_SHIFT 22 5670 #define DSPFW_SPRITEE_HI_MASK (1<<22) 5671 #define DSPFW_PLANEC_HI_SHIFT 21 5672 #define DSPFW_PLANEC_HI_MASK (1<<21) 5673 #define DSPFW_SPRITED_HI_SHIFT 20 5674 #define DSPFW_SPRITED_HI_MASK (1<<20) 5675 #define DSPFW_SPRITEC_HI_SHIFT 16 5676 #define DSPFW_SPRITEC_HI_MASK (1<<16) 5677 #define DSPFW_PLANEB_HI_SHIFT 12 5678 #define DSPFW_PLANEB_HI_MASK (1<<12) 5679 #define DSPFW_SPRITEB_HI_SHIFT 8 5680 #define DSPFW_SPRITEB_HI_MASK (1<<8) 5681 #define DSPFW_SPRITEA_HI_SHIFT 4 5682 #define DSPFW_SPRITEA_HI_MASK (1<<4) 5683 #define DSPFW_PLANEA_HI_SHIFT 0 5684 #define DSPFW_PLANEA_HI_MASK (1<<0) 5685 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) 5686 #define DSPFW_SR_WM1_HI_SHIFT 24 5687 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5688 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 5689 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) 5690 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 5691 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) 5692 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 5693 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21) 5694 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 5695 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20) 5696 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 5697 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) 5698 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 5699 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12) 5700 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 5701 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) 5702 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 5703 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) 5704 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 5705 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0) 5706 5707 /* drain latency register values*/ 5708 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 5709 #define DDL_CURSOR_SHIFT 24 5710 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) 5711 #define DDL_PLANE_SHIFT 0 5712 #define DDL_PRECISION_HIGH (1<<7) 5713 #define DDL_PRECISION_LOW (0<<7) 5714 #define DRAIN_LATENCY_MASK 0x7f 5715 5716 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) 5717 #define CBR_PND_DEADLINE_DISABLE (1<<31) 5718 #define CBR_PWM_CLOCK_MUX_SELECT (1<<30) 5719 5720 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) 5721 #define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */ 5722 5723 /* FIFO watermark sizes etc */ 5724 #define G4X_FIFO_LINE_SIZE 64 5725 #define I915_FIFO_LINE_SIZE 64 5726 #define I830_FIFO_LINE_SIZE 32 5727 5728 #define VALLEYVIEW_FIFO_SIZE 255 5729 #define G4X_FIFO_SIZE 127 5730 #define I965_FIFO_SIZE 512 5731 #define I945_FIFO_SIZE 127 5732 #define I915_FIFO_SIZE 95 5733 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 5734 #define I830_FIFO_SIZE 95 5735 5736 #define VALLEYVIEW_MAX_WM 0xff 5737 #define G4X_MAX_WM 0x3f 5738 #define I915_MAX_WM 0x3f 5739 5740 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 5741 #define PINEVIEW_FIFO_LINE_SIZE 64 5742 #define PINEVIEW_MAX_WM 0x1ff 5743 #define PINEVIEW_DFT_WM 0x3f 5744 #define PINEVIEW_DFT_HPLLOFF_WM 0 5745 #define PINEVIEW_GUARD_WM 10 5746 #define PINEVIEW_CURSOR_FIFO 64 5747 #define PINEVIEW_CURSOR_MAX_WM 0x3f 5748 #define PINEVIEW_CURSOR_DFT_WM 0 5749 #define PINEVIEW_CURSOR_GUARD_WM 5 5750 5751 #define VALLEYVIEW_CURSOR_MAX_WM 64 5752 #define I965_CURSOR_FIFO 64 5753 #define I965_CURSOR_MAX_WM 32 5754 #define I965_CURSOR_DFT_WM 8 5755 5756 /* Watermark register definitions for SKL */ 5757 #define _CUR_WM_A_0 0x70140 5758 #define _CUR_WM_B_0 0x71140 5759 #define _PLANE_WM_1_A_0 0x70240 5760 #define _PLANE_WM_1_B_0 0x71240 5761 #define _PLANE_WM_2_A_0 0x70340 5762 #define _PLANE_WM_2_B_0 0x71340 5763 #define _PLANE_WM_TRANS_1_A_0 0x70268 5764 #define _PLANE_WM_TRANS_1_B_0 0x71268 5765 #define _PLANE_WM_TRANS_2_A_0 0x70368 5766 #define _PLANE_WM_TRANS_2_B_0 0x71368 5767 #define _CUR_WM_TRANS_A_0 0x70168 5768 #define _CUR_WM_TRANS_B_0 0x71168 5769 #define PLANE_WM_EN (1 << 31) 5770 #define PLANE_WM_LINES_SHIFT 14 5771 #define PLANE_WM_LINES_MASK 0x1f 5772 #define PLANE_WM_BLOCKS_MASK 0x3ff 5773 5774 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) 5775 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) 5776 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) 5777 5778 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) 5779 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) 5780 #define _PLANE_WM_BASE(pipe, plane) \ 5781 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 5782 #define PLANE_WM(pipe, plane, level) \ 5783 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 5784 #define _PLANE_WM_TRANS_1(pipe) \ 5785 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) 5786 #define _PLANE_WM_TRANS_2(pipe) \ 5787 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) 5788 #define PLANE_WM_TRANS(pipe, plane) \ 5789 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) 5790 5791 /* define the Watermark register on Ironlake */ 5792 #define WM0_PIPEA_ILK _MMIO(0x45100) 5793 #define WM0_PIPE_PLANE_MASK (0xffff<<16) 5794 #define WM0_PIPE_PLANE_SHIFT 16 5795 #define WM0_PIPE_SPRITE_MASK (0xff<<8) 5796 #define WM0_PIPE_SPRITE_SHIFT 8 5797 #define WM0_PIPE_CURSOR_MASK (0xff) 5798 5799 #define WM0_PIPEB_ILK _MMIO(0x45104) 5800 #define WM0_PIPEC_IVB _MMIO(0x45200) 5801 #define WM1_LP_ILK _MMIO(0x45108) 5802 #define WM1_LP_SR_EN (1<<31) 5803 #define WM1_LP_LATENCY_SHIFT 24 5804 #define WM1_LP_LATENCY_MASK (0x7f<<24) 5805 #define WM1_LP_FBC_MASK (0xf<<20) 5806 #define WM1_LP_FBC_SHIFT 20 5807 #define WM1_LP_FBC_SHIFT_BDW 19 5808 #define WM1_LP_SR_MASK (0x7ff<<8) 5809 #define WM1_LP_SR_SHIFT 8 5810 #define WM1_LP_CURSOR_MASK (0xff) 5811 #define WM2_LP_ILK _MMIO(0x4510c) 5812 #define WM2_LP_EN (1<<31) 5813 #define WM3_LP_ILK _MMIO(0x45110) 5814 #define WM3_LP_EN (1<<31) 5815 #define WM1S_LP_ILK _MMIO(0x45120) 5816 #define WM2S_LP_IVB _MMIO(0x45124) 5817 #define WM3S_LP_IVB _MMIO(0x45128) 5818 #define WM1S_LP_EN (1<<31) 5819 5820 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 5821 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 5822 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 5823 5824 /* Memory latency timer register */ 5825 #define MLTR_ILK _MMIO(0x11222) 5826 #define MLTR_WM1_SHIFT 0 5827 #define MLTR_WM2_SHIFT 8 5828 /* the unit of memory self-refresh latency time is 0.5us */ 5829 #define ILK_SRLT_MASK 0x3f 5830 5831 5832 /* the address where we get all kinds of latency value */ 5833 #define SSKPD _MMIO(0x5d10) 5834 #define SSKPD_WM_MASK 0x3f 5835 #define SSKPD_WM0_SHIFT 0 5836 #define SSKPD_WM1_SHIFT 8 5837 #define SSKPD_WM2_SHIFT 16 5838 #define SSKPD_WM3_SHIFT 24 5839 5840 /* 5841 * The two pipe frame counter registers are not synchronized, so 5842 * reading a stable value is somewhat tricky. The following code 5843 * should work: 5844 * 5845 * do { 5846 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5847 * PIPE_FRAME_HIGH_SHIFT; 5848 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 5849 * PIPE_FRAME_LOW_SHIFT); 5850 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5851 * PIPE_FRAME_HIGH_SHIFT); 5852 * } while (high1 != high2); 5853 * frame = (high1 << 8) | low1; 5854 */ 5855 #define _PIPEAFRAMEHIGH 0x70040 5856 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 5857 #define PIPE_FRAME_HIGH_SHIFT 0 5858 #define _PIPEAFRAMEPIXEL 0x70044 5859 #define PIPE_FRAME_LOW_MASK 0xff000000 5860 #define PIPE_FRAME_LOW_SHIFT 24 5861 #define PIPE_PIXEL_MASK 0x00ffffff 5862 #define PIPE_PIXEL_SHIFT 0 5863 /* GM45+ just has to be different */ 5864 #define _PIPEA_FRMCOUNT_G4X 0x70040 5865 #define _PIPEA_FLIPCOUNT_G4X 0x70044 5866 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) 5867 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) 5868 5869 /* Cursor A & B regs */ 5870 #define _CURACNTR 0x70080 5871 /* Old style CUR*CNTR flags (desktop 8xx) */ 5872 #define CURSOR_ENABLE 0x80000000 5873 #define CURSOR_GAMMA_ENABLE 0x40000000 5874 #define CURSOR_STRIDE_SHIFT 28 5875 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 5876 #define CURSOR_PIPE_CSC_ENABLE (1<<24) 5877 #define CURSOR_FORMAT_SHIFT 24 5878 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 5879 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 5880 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 5881 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 5882 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 5883 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 5884 /* New style CUR*CNTR flags */ 5885 #define CURSOR_MODE 0x27 5886 #define CURSOR_MODE_DISABLE 0x00 5887 #define CURSOR_MODE_128_32B_AX 0x02 5888 #define CURSOR_MODE_256_32B_AX 0x03 5889 #define CURSOR_MODE_64_32B_AX 0x07 5890 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) 5891 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) 5892 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) 5893 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) 5894 #define MCURSOR_GAMMA_ENABLE (1 << 26) 5895 #define CURSOR_ROTATE_180 (1<<15) 5896 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) 5897 #define _CURABASE 0x70084 5898 #define _CURAPOS 0x70088 5899 #define CURSOR_POS_MASK 0x007FF 5900 #define CURSOR_POS_SIGN 0x8000 5901 #define CURSOR_X_SHIFT 0 5902 #define CURSOR_Y_SHIFT 16 5903 #define CURSIZE _MMIO(0x700a0) /* 845/865 */ 5904 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ 5905 #define CUR_FBC_CTL_EN (1 << 31) 5906 #define _CURBCNTR 0x700c0 5907 #define _CURBBASE 0x700c4 5908 #define _CURBPOS 0x700c8 5909 5910 #define _CURBCNTR_IVB 0x71080 5911 #define _CURBBASE_IVB 0x71084 5912 #define _CURBPOS_IVB 0x71088 5913 5914 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \ 5915 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 5916 dev_priv->info.display_mmio_offset) 5917 5918 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 5919 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 5920 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 5921 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) 5922 5923 #define CURSOR_A_OFFSET 0x70080 5924 #define CURSOR_B_OFFSET 0x700c0 5925 #define CHV_CURSOR_C_OFFSET 0x700e0 5926 #define IVB_CURSOR_B_OFFSET 0x71080 5927 #define IVB_CURSOR_C_OFFSET 0x72080 5928 5929 /* Display A control */ 5930 #define _DSPACNTR 0x70180 5931 #define DISPLAY_PLANE_ENABLE (1<<31) 5932 #define DISPLAY_PLANE_DISABLE 0 5933 #define DISPPLANE_GAMMA_ENABLE (1<<30) 5934 #define DISPPLANE_GAMMA_DISABLE 0 5935 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) 5936 #define DISPPLANE_YUV422 (0x0<<26) 5937 #define DISPPLANE_8BPP (0x2<<26) 5938 #define DISPPLANE_BGRA555 (0x3<<26) 5939 #define DISPPLANE_BGRX555 (0x4<<26) 5940 #define DISPPLANE_BGRX565 (0x5<<26) 5941 #define DISPPLANE_BGRX888 (0x6<<26) 5942 #define DISPPLANE_BGRA888 (0x7<<26) 5943 #define DISPPLANE_RGBX101010 (0x8<<26) 5944 #define DISPPLANE_RGBA101010 (0x9<<26) 5945 #define DISPPLANE_BGRX101010 (0xa<<26) 5946 #define DISPPLANE_RGBX161616 (0xc<<26) 5947 #define DISPPLANE_RGBX888 (0xe<<26) 5948 #define DISPPLANE_RGBA888 (0xf<<26) 5949 #define DISPPLANE_STEREO_ENABLE (1<<25) 5950 #define DISPPLANE_STEREO_DISABLE 0 5951 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) 5952 #define DISPPLANE_SEL_PIPE_SHIFT 24 5953 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) 5954 #define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT) 5955 #define DISPPLANE_SRC_KEY_ENABLE (1<<22) 5956 #define DISPPLANE_SRC_KEY_DISABLE 0 5957 #define DISPPLANE_LINE_DOUBLE (1<<20) 5958 #define DISPPLANE_NO_LINE_DOUBLE 0 5959 #define DISPPLANE_STEREO_POLARITY_FIRST 0 5960 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) 5961 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */ 5962 #define DISPPLANE_ROTATE_180 (1<<15) 5963 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ 5964 #define DISPPLANE_TILED (1<<10) 5965 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */ 5966 #define _DSPAADDR 0x70184 5967 #define _DSPASTRIDE 0x70188 5968 #define _DSPAPOS 0x7018C /* reserved */ 5969 #define _DSPASIZE 0x70190 5970 #define _DSPASURF 0x7019C /* 965+ only */ 5971 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 5972 #define _DSPAOFFSET 0x701A4 /* HSW */ 5973 #define _DSPASURFLIVE 0x701AC 5974 5975 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) 5976 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) 5977 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) 5978 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) 5979 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) 5980 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) 5981 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) 5982 #define DSPLINOFF(plane) DSPADDR(plane) 5983 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) 5984 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) 5985 5986 /* CHV pipe B blender and primary plane */ 5987 #define _CHV_BLEND_A 0x60a00 5988 #define CHV_BLEND_LEGACY (0<<30) 5989 #define CHV_BLEND_ANDROID (1<<30) 5990 #define CHV_BLEND_MPO (2<<30) 5991 #define CHV_BLEND_MASK (3<<30) 5992 #define _CHV_CANVAS_A 0x60a04 5993 #define _PRIMPOS_A 0x60a08 5994 #define _PRIMSIZE_A 0x60a0c 5995 #define _PRIMCNSTALPHA_A 0x60a10 5996 #define PRIM_CONST_ALPHA_ENABLE (1<<31) 5997 5998 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) 5999 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) 6000 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) 6001 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) 6002 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) 6003 6004 /* Display/Sprite base address macros */ 6005 #define DISP_BASEADDR_MASK (0xfffff000) 6006 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) 6007 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) 6008 6009 /* 6010 * VBIOS flags 6011 * gen2: 6012 * [00:06] alm,mgm 6013 * [10:16] all 6014 * [30:32] alm,mgm 6015 * gen3+: 6016 * [00:0f] all 6017 * [10:1f] all 6018 * [30:32] all 6019 */ 6020 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4) 6021 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4) 6022 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4) 6023 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) 6024 6025 /* Pipe B */ 6026 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 6027 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 6028 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 6029 #define _PIPEBFRAMEHIGH 0x71040 6030 #define _PIPEBFRAMEPIXEL 0x71044 6031 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040) 6032 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044) 6033 6034 6035 /* Display B control */ 6036 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 6037 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) 6038 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 6039 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 6040 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 6041 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 6042 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 6043 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 6044 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 6045 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 6046 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 6047 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 6048 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 6049 6050 /* Sprite A control */ 6051 #define _DVSACNTR 0x72180 6052 #define DVS_ENABLE (1<<31) 6053 #define DVS_GAMMA_ENABLE (1<<30) 6054 #define DVS_PIXFORMAT_MASK (3<<25) 6055 #define DVS_FORMAT_YUV422 (0<<25) 6056 #define DVS_FORMAT_RGBX101010 (1<<25) 6057 #define DVS_FORMAT_RGBX888 (2<<25) 6058 #define DVS_FORMAT_RGBX161616 (3<<25) 6059 #define DVS_PIPE_CSC_ENABLE (1<<24) 6060 #define DVS_SOURCE_KEY (1<<22) 6061 #define DVS_RGB_ORDER_XBGR (1<<20) 6062 #define DVS_YUV_BYTE_ORDER_MASK (3<<16) 6063 #define DVS_YUV_ORDER_YUYV (0<<16) 6064 #define DVS_YUV_ORDER_UYVY (1<<16) 6065 #define DVS_YUV_ORDER_YVYU (2<<16) 6066 #define DVS_YUV_ORDER_VYUY (3<<16) 6067 #define DVS_ROTATE_180 (1<<15) 6068 #define DVS_DEST_KEY (1<<2) 6069 #define DVS_TRICKLE_FEED_DISABLE (1<<14) 6070 #define DVS_TILED (1<<10) 6071 #define _DVSALINOFF 0x72184 6072 #define _DVSASTRIDE 0x72188 6073 #define _DVSAPOS 0x7218c 6074 #define _DVSASIZE 0x72190 6075 #define _DVSAKEYVAL 0x72194 6076 #define _DVSAKEYMSK 0x72198 6077 #define _DVSASURF 0x7219c 6078 #define _DVSAKEYMAXVAL 0x721a0 6079 #define _DVSATILEOFF 0x721a4 6080 #define _DVSASURFLIVE 0x721ac 6081 #define _DVSASCALE 0x72204 6082 #define DVS_SCALE_ENABLE (1<<31) 6083 #define DVS_FILTER_MASK (3<<29) 6084 #define DVS_FILTER_MEDIUM (0<<29) 6085 #define DVS_FILTER_ENHANCING (1<<29) 6086 #define DVS_FILTER_SOFTENING (2<<29) 6087 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 6088 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) 6089 #define _DVSAGAMC 0x72300 6090 6091 #define _DVSBCNTR 0x73180 6092 #define _DVSBLINOFF 0x73184 6093 #define _DVSBSTRIDE 0x73188 6094 #define _DVSBPOS 0x7318c 6095 #define _DVSBSIZE 0x73190 6096 #define _DVSBKEYVAL 0x73194 6097 #define _DVSBKEYMSK 0x73198 6098 #define _DVSBSURF 0x7319c 6099 #define _DVSBKEYMAXVAL 0x731a0 6100 #define _DVSBTILEOFF 0x731a4 6101 #define _DVSBSURFLIVE 0x731ac 6102 #define _DVSBSCALE 0x73204 6103 #define _DVSBGAMC 0x73300 6104 6105 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) 6106 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 6107 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 6108 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) 6109 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) 6110 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 6111 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) 6112 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) 6113 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 6114 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 6115 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 6116 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 6117 6118 #define _SPRA_CTL 0x70280 6119 #define SPRITE_ENABLE (1<<31) 6120 #define SPRITE_GAMMA_ENABLE (1<<30) 6121 #define SPRITE_PIXFORMAT_MASK (7<<25) 6122 #define SPRITE_FORMAT_YUV422 (0<<25) 6123 #define SPRITE_FORMAT_RGBX101010 (1<<25) 6124 #define SPRITE_FORMAT_RGBX888 (2<<25) 6125 #define SPRITE_FORMAT_RGBX161616 (3<<25) 6126 #define SPRITE_FORMAT_YUV444 (4<<25) 6127 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ 6128 #define SPRITE_PIPE_CSC_ENABLE (1<<24) 6129 #define SPRITE_SOURCE_KEY (1<<22) 6130 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ 6131 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) 6132 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ 6133 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) 6134 #define SPRITE_YUV_ORDER_YUYV (0<<16) 6135 #define SPRITE_YUV_ORDER_UYVY (1<<16) 6136 #define SPRITE_YUV_ORDER_YVYU (2<<16) 6137 #define SPRITE_YUV_ORDER_VYUY (3<<16) 6138 #define SPRITE_ROTATE_180 (1<<15) 6139 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) 6140 #define SPRITE_INT_GAMMA_ENABLE (1<<13) 6141 #define SPRITE_TILED (1<<10) 6142 #define SPRITE_DEST_KEY (1<<2) 6143 #define _SPRA_LINOFF 0x70284 6144 #define _SPRA_STRIDE 0x70288 6145 #define _SPRA_POS 0x7028c 6146 #define _SPRA_SIZE 0x70290 6147 #define _SPRA_KEYVAL 0x70294 6148 #define _SPRA_KEYMSK 0x70298 6149 #define _SPRA_SURF 0x7029c 6150 #define _SPRA_KEYMAX 0x702a0 6151 #define _SPRA_TILEOFF 0x702a4 6152 #define _SPRA_OFFSET 0x702a4 6153 #define _SPRA_SURFLIVE 0x702ac 6154 #define _SPRA_SCALE 0x70304 6155 #define SPRITE_SCALE_ENABLE (1<<31) 6156 #define SPRITE_FILTER_MASK (3<<29) 6157 #define SPRITE_FILTER_MEDIUM (0<<29) 6158 #define SPRITE_FILTER_ENHANCING (1<<29) 6159 #define SPRITE_FILTER_SOFTENING (2<<29) 6160 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 6161 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) 6162 #define _SPRA_GAMC 0x70400 6163 6164 #define _SPRB_CTL 0x71280 6165 #define _SPRB_LINOFF 0x71284 6166 #define _SPRB_STRIDE 0x71288 6167 #define _SPRB_POS 0x7128c 6168 #define _SPRB_SIZE 0x71290 6169 #define _SPRB_KEYVAL 0x71294 6170 #define _SPRB_KEYMSK 0x71298 6171 #define _SPRB_SURF 0x7129c 6172 #define _SPRB_KEYMAX 0x712a0 6173 #define _SPRB_TILEOFF 0x712a4 6174 #define _SPRB_OFFSET 0x712a4 6175 #define _SPRB_SURFLIVE 0x712ac 6176 #define _SPRB_SCALE 0x71304 6177 #define _SPRB_GAMC 0x71400 6178 6179 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 6180 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 6181 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 6182 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) 6183 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 6184 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 6185 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 6186 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 6187 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 6188 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 6189 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 6190 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 6191 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 6192 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 6193 6194 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 6195 #define SP_ENABLE (1<<31) 6196 #define SP_GAMMA_ENABLE (1<<30) 6197 #define SP_PIXFORMAT_MASK (0xf<<26) 6198 #define SP_FORMAT_YUV422 (0<<26) 6199 #define SP_FORMAT_BGR565 (5<<26) 6200 #define SP_FORMAT_BGRX8888 (6<<26) 6201 #define SP_FORMAT_BGRA8888 (7<<26) 6202 #define SP_FORMAT_RGBX1010102 (8<<26) 6203 #define SP_FORMAT_RGBA1010102 (9<<26) 6204 #define SP_FORMAT_RGBX8888 (0xe<<26) 6205 #define SP_FORMAT_RGBA8888 (0xf<<26) 6206 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */ 6207 #define SP_SOURCE_KEY (1<<22) 6208 #define SP_YUV_BYTE_ORDER_MASK (3<<16) 6209 #define SP_YUV_ORDER_YUYV (0<<16) 6210 #define SP_YUV_ORDER_UYVY (1<<16) 6211 #define SP_YUV_ORDER_YVYU (2<<16) 6212 #define SP_YUV_ORDER_VYUY (3<<16) 6213 #define SP_ROTATE_180 (1<<15) 6214 #define SP_TILED (1<<10) 6215 #define SP_MIRROR (1<<8) /* CHV pipe B */ 6216 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 6217 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 6218 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 6219 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 6220 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 6221 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 6222 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 6223 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 6224 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 6225 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 6226 #define SP_CONST_ALPHA_ENABLE (1<<31) 6227 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 6228 6229 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 6230 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 6231 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 6232 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 6233 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 6234 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 6235 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 6236 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 6237 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 6238 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 6239 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 6240 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 6241 6242 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 6243 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) 6244 6245 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) 6246 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) 6247 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) 6248 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) 6249 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) 6250 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) 6251 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) 6252 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) 6253 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) 6254 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) 6255 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) 6256 #define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) 6257 6258 /* 6259 * CHV pipe B sprite CSC 6260 * 6261 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 6262 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 6263 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 6264 */ 6265 #define _MMIO_CHV_SPCSC(plane_id, reg) \ 6266 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) 6267 6268 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) 6269 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) 6270 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) 6271 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 6272 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 6273 6274 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) 6275 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) 6276 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) 6277 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) 6278 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) 6279 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 6280 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 6281 6282 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) 6283 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) 6284 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) 6285 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 6286 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 6287 6288 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) 6289 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) 6290 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) 6291 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 6292 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 6293 6294 /* Skylake plane registers */ 6295 6296 #define _PLANE_CTL_1_A 0x70180 6297 #define _PLANE_CTL_2_A 0x70280 6298 #define _PLANE_CTL_3_A 0x70380 6299 #define PLANE_CTL_ENABLE (1 << 31) 6300 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */ 6301 #define PLANE_CTL_FORMAT_MASK (0xf << 24) 6302 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24) 6303 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24) 6304 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24) 6305 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24) 6306 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24) 6307 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24) 6308 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24) 6309 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24) 6310 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */ 6311 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 6312 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21) 6313 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21) 6314 #define PLANE_CTL_ORDER_BGRX (0 << 20) 6315 #define PLANE_CTL_ORDER_RGBX (1 << 20) 6316 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 6317 #define PLANE_CTL_YUV422_YUYV ( 0 << 16) 6318 #define PLANE_CTL_YUV422_UYVY ( 1 << 16) 6319 #define PLANE_CTL_YUV422_YVYU ( 2 << 16) 6320 #define PLANE_CTL_YUV422_VYUY ( 3 << 16) 6321 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) 6322 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 6323 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */ 6324 #define PLANE_CTL_TILED_MASK (0x7 << 10) 6325 #define PLANE_CTL_TILED_LINEAR ( 0 << 10) 6326 #define PLANE_CTL_TILED_X ( 1 << 10) 6327 #define PLANE_CTL_TILED_Y ( 4 << 10) 6328 #define PLANE_CTL_TILED_YF ( 5 << 10) 6329 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */ 6330 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4) 6331 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4) 6332 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4) 6333 #define PLANE_CTL_ROTATE_MASK 0x3 6334 #define PLANE_CTL_ROTATE_0 0x0 6335 #define PLANE_CTL_ROTATE_90 0x1 6336 #define PLANE_CTL_ROTATE_180 0x2 6337 #define PLANE_CTL_ROTATE_270 0x3 6338 #define _PLANE_STRIDE_1_A 0x70188 6339 #define _PLANE_STRIDE_2_A 0x70288 6340 #define _PLANE_STRIDE_3_A 0x70388 6341 #define _PLANE_POS_1_A 0x7018c 6342 #define _PLANE_POS_2_A 0x7028c 6343 #define _PLANE_POS_3_A 0x7038c 6344 #define _PLANE_SIZE_1_A 0x70190 6345 #define _PLANE_SIZE_2_A 0x70290 6346 #define _PLANE_SIZE_3_A 0x70390 6347 #define _PLANE_SURF_1_A 0x7019c 6348 #define _PLANE_SURF_2_A 0x7029c 6349 #define _PLANE_SURF_3_A 0x7039c 6350 #define _PLANE_OFFSET_1_A 0x701a4 6351 #define _PLANE_OFFSET_2_A 0x702a4 6352 #define _PLANE_OFFSET_3_A 0x703a4 6353 #define _PLANE_KEYVAL_1_A 0x70194 6354 #define _PLANE_KEYVAL_2_A 0x70294 6355 #define _PLANE_KEYMSK_1_A 0x70198 6356 #define _PLANE_KEYMSK_2_A 0x70298 6357 #define _PLANE_KEYMAX_1_A 0x701a0 6358 #define _PLANE_KEYMAX_2_A 0x702a0 6359 #define _PLANE_AUX_DIST_1_A 0x701c0 6360 #define _PLANE_AUX_DIST_2_A 0x702c0 6361 #define _PLANE_AUX_OFFSET_1_A 0x701c4 6362 #define _PLANE_AUX_OFFSET_2_A 0x702c4 6363 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ 6364 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ 6365 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ 6366 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) 6367 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) 6368 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) 6369 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4) 6370 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4) 6371 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4) 6372 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4) 6373 #define _PLANE_BUF_CFG_1_A 0x7027c 6374 #define _PLANE_BUF_CFG_2_A 0x7037c 6375 #define _PLANE_NV12_BUF_CFG_1_A 0x70278 6376 #define _PLANE_NV12_BUF_CFG_2_A 0x70378 6377 6378 6379 #define _PLANE_CTL_1_B 0x71180 6380 #define _PLANE_CTL_2_B 0x71280 6381 #define _PLANE_CTL_3_B 0x71380 6382 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 6383 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 6384 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 6385 #define PLANE_CTL(pipe, plane) \ 6386 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 6387 6388 #define _PLANE_STRIDE_1_B 0x71188 6389 #define _PLANE_STRIDE_2_B 0x71288 6390 #define _PLANE_STRIDE_3_B 0x71388 6391 #define _PLANE_STRIDE_1(pipe) \ 6392 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 6393 #define _PLANE_STRIDE_2(pipe) \ 6394 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 6395 #define _PLANE_STRIDE_3(pipe) \ 6396 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 6397 #define PLANE_STRIDE(pipe, plane) \ 6398 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 6399 6400 #define _PLANE_POS_1_B 0x7118c 6401 #define _PLANE_POS_2_B 0x7128c 6402 #define _PLANE_POS_3_B 0x7138c 6403 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 6404 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 6405 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 6406 #define PLANE_POS(pipe, plane) \ 6407 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 6408 6409 #define _PLANE_SIZE_1_B 0x71190 6410 #define _PLANE_SIZE_2_B 0x71290 6411 #define _PLANE_SIZE_3_B 0x71390 6412 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 6413 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 6414 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 6415 #define PLANE_SIZE(pipe, plane) \ 6416 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 6417 6418 #define _PLANE_SURF_1_B 0x7119c 6419 #define _PLANE_SURF_2_B 0x7129c 6420 #define _PLANE_SURF_3_B 0x7139c 6421 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 6422 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 6423 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 6424 #define PLANE_SURF(pipe, plane) \ 6425 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 6426 6427 #define _PLANE_OFFSET_1_B 0x711a4 6428 #define _PLANE_OFFSET_2_B 0x712a4 6429 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 6430 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 6431 #define PLANE_OFFSET(pipe, plane) \ 6432 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 6433 6434 #define _PLANE_KEYVAL_1_B 0x71194 6435 #define _PLANE_KEYVAL_2_B 0x71294 6436 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 6437 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 6438 #define PLANE_KEYVAL(pipe, plane) \ 6439 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 6440 6441 #define _PLANE_KEYMSK_1_B 0x71198 6442 #define _PLANE_KEYMSK_2_B 0x71298 6443 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 6444 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 6445 #define PLANE_KEYMSK(pipe, plane) \ 6446 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 6447 6448 #define _PLANE_KEYMAX_1_B 0x711a0 6449 #define _PLANE_KEYMAX_2_B 0x712a0 6450 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 6451 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 6452 #define PLANE_KEYMAX(pipe, plane) \ 6453 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 6454 6455 #define _PLANE_BUF_CFG_1_B 0x7127c 6456 #define _PLANE_BUF_CFG_2_B 0x7137c 6457 #define _PLANE_BUF_CFG_1(pipe) \ 6458 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 6459 #define _PLANE_BUF_CFG_2(pipe) \ 6460 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 6461 #define PLANE_BUF_CFG(pipe, plane) \ 6462 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 6463 6464 #define _PLANE_NV12_BUF_CFG_1_B 0x71278 6465 #define _PLANE_NV12_BUF_CFG_2_B 0x71378 6466 #define _PLANE_NV12_BUF_CFG_1(pipe) \ 6467 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 6468 #define _PLANE_NV12_BUF_CFG_2(pipe) \ 6469 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 6470 #define PLANE_NV12_BUF_CFG(pipe, plane) \ 6471 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 6472 6473 #define _PLANE_AUX_DIST_1_B 0x711c0 6474 #define _PLANE_AUX_DIST_2_B 0x712c0 6475 #define _PLANE_AUX_DIST_1(pipe) \ 6476 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B) 6477 #define _PLANE_AUX_DIST_2(pipe) \ 6478 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B) 6479 #define PLANE_AUX_DIST(pipe, plane) \ 6480 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe)) 6481 6482 #define _PLANE_AUX_OFFSET_1_B 0x711c4 6483 #define _PLANE_AUX_OFFSET_2_B 0x712c4 6484 #define _PLANE_AUX_OFFSET_1(pipe) \ 6485 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B) 6486 #define _PLANE_AUX_OFFSET_2(pipe) \ 6487 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B) 6488 #define PLANE_AUX_OFFSET(pipe, plane) \ 6489 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe)) 6490 6491 #define _PLANE_COLOR_CTL_1_B 0x711CC 6492 #define _PLANE_COLOR_CTL_2_B 0x712CC 6493 #define _PLANE_COLOR_CTL_3_B 0x713CC 6494 #define _PLANE_COLOR_CTL_1(pipe) \ 6495 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) 6496 #define _PLANE_COLOR_CTL_2(pipe) \ 6497 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) 6498 #define PLANE_COLOR_CTL(pipe, plane) \ 6499 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) 6500 6501 #/* SKL new cursor registers */ 6502 #define _CUR_BUF_CFG_A 0x7017c 6503 #define _CUR_BUF_CFG_B 0x7117c 6504 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 6505 6506 /* VBIOS regs */ 6507 #define VGACNTRL _MMIO(0x71400) 6508 # define VGA_DISP_DISABLE (1 << 31) 6509 # define VGA_2X_MODE (1 << 30) 6510 # define VGA_PIPE_B_SELECT (1 << 29) 6511 6512 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) 6513 6514 /* Ironlake */ 6515 6516 #define CPU_VGACNTRL _MMIO(0x41000) 6517 6518 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) 6519 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 6520 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ 6521 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ 6522 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ 6523 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ 6524 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ 6525 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) 6526 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) 6527 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) 6528 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) 6529 6530 /* refresh rate hardware control */ 6531 #define RR_HW_CTL _MMIO(0x45300) 6532 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 6533 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 6534 6535 #define FDI_PLL_BIOS_0 _MMIO(0x46000) 6536 #define FDI_PLL_FB_CLOCK_MASK 0xff 6537 #define FDI_PLL_BIOS_1 _MMIO(0x46004) 6538 #define FDI_PLL_BIOS_2 _MMIO(0x46008) 6539 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 6540 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 6541 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 6542 6543 #define PCH_3DCGDIS0 _MMIO(0x46020) 6544 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 6545 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 6546 6547 #define PCH_3DCGDIS1 _MMIO(0x46024) 6548 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 6549 6550 #define FDI_PLL_FREQ_CTL _MMIO(0x46030) 6551 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) 6552 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 6553 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 6554 6555 6556 #define _PIPEA_DATA_M1 0x60030 6557 #define PIPE_DATA_M1_OFFSET 0 6558 #define _PIPEA_DATA_N1 0x60034 6559 #define PIPE_DATA_N1_OFFSET 0 6560 6561 #define _PIPEA_DATA_M2 0x60038 6562 #define PIPE_DATA_M2_OFFSET 0 6563 #define _PIPEA_DATA_N2 0x6003c 6564 #define PIPE_DATA_N2_OFFSET 0 6565 6566 #define _PIPEA_LINK_M1 0x60040 6567 #define PIPE_LINK_M1_OFFSET 0 6568 #define _PIPEA_LINK_N1 0x60044 6569 #define PIPE_LINK_N1_OFFSET 0 6570 6571 #define _PIPEA_LINK_M2 0x60048 6572 #define PIPE_LINK_M2_OFFSET 0 6573 #define _PIPEA_LINK_N2 0x6004c 6574 #define PIPE_LINK_N2_OFFSET 0 6575 6576 /* PIPEB timing regs are same start from 0x61000 */ 6577 6578 #define _PIPEB_DATA_M1 0x61030 6579 #define _PIPEB_DATA_N1 0x61034 6580 #define _PIPEB_DATA_M2 0x61038 6581 #define _PIPEB_DATA_N2 0x6103c 6582 #define _PIPEB_LINK_M1 0x61040 6583 #define _PIPEB_LINK_N1 0x61044 6584 #define _PIPEB_LINK_M2 0x61048 6585 #define _PIPEB_LINK_N2 0x6104c 6586 6587 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) 6588 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) 6589 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) 6590 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) 6591 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) 6592 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) 6593 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) 6594 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) 6595 6596 /* CPU panel fitter */ 6597 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 6598 #define _PFA_CTL_1 0x68080 6599 #define _PFB_CTL_1 0x68880 6600 #define PF_ENABLE (1<<31) 6601 #define PF_PIPE_SEL_MASK_IVB (3<<29) 6602 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) 6603 #define PF_FILTER_MASK (3<<23) 6604 #define PF_FILTER_PROGRAMMED (0<<23) 6605 #define PF_FILTER_MED_3x3 (1<<23) 6606 #define PF_FILTER_EDGE_ENHANCE (2<<23) 6607 #define PF_FILTER_EDGE_SOFTEN (3<<23) 6608 #define _PFA_WIN_SZ 0x68074 6609 #define _PFB_WIN_SZ 0x68874 6610 #define _PFA_WIN_POS 0x68070 6611 #define _PFB_WIN_POS 0x68870 6612 #define _PFA_VSCALE 0x68084 6613 #define _PFB_VSCALE 0x68884 6614 #define _PFA_HSCALE 0x68090 6615 #define _PFB_HSCALE 0x68890 6616 6617 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 6618 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 6619 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 6620 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 6621 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 6622 6623 #define _PSA_CTL 0x68180 6624 #define _PSB_CTL 0x68980 6625 #define PS_ENABLE (1<<31) 6626 #define _PSA_WIN_SZ 0x68174 6627 #define _PSB_WIN_SZ 0x68974 6628 #define _PSA_WIN_POS 0x68170 6629 #define _PSB_WIN_POS 0x68970 6630 6631 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) 6632 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 6633 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 6634 6635 /* 6636 * Skylake scalers 6637 */ 6638 #define _PS_1A_CTRL 0x68180 6639 #define _PS_2A_CTRL 0x68280 6640 #define _PS_1B_CTRL 0x68980 6641 #define _PS_2B_CTRL 0x68A80 6642 #define _PS_1C_CTRL 0x69180 6643 #define PS_SCALER_EN (1 << 31) 6644 #define PS_SCALER_MODE_MASK (3 << 28) 6645 #define PS_SCALER_MODE_DYN (0 << 28) 6646 #define PS_SCALER_MODE_HQ (1 << 28) 6647 #define PS_PLANE_SEL_MASK (7 << 25) 6648 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) 6649 #define PS_FILTER_MASK (3 << 23) 6650 #define PS_FILTER_MEDIUM (0 << 23) 6651 #define PS_FILTER_EDGE_ENHANCE (2 << 23) 6652 #define PS_FILTER_BILINEAR (3 << 23) 6653 #define PS_VERT3TAP (1 << 21) 6654 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 6655 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 6656 #define PS_PWRUP_PROGRESS (1 << 17) 6657 #define PS_V_FILTER_BYPASS (1 << 8) 6658 #define PS_VADAPT_EN (1 << 7) 6659 #define PS_VADAPT_MODE_MASK (3 << 5) 6660 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 6661 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 6662 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 6663 6664 #define _PS_PWR_GATE_1A 0x68160 6665 #define _PS_PWR_GATE_2A 0x68260 6666 #define _PS_PWR_GATE_1B 0x68960 6667 #define _PS_PWR_GATE_2B 0x68A60 6668 #define _PS_PWR_GATE_1C 0x69160 6669 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 6670 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 6671 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 6672 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 6673 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 6674 #define PS_PWR_GATE_SLPEN_8 0 6675 #define PS_PWR_GATE_SLPEN_16 1 6676 #define PS_PWR_GATE_SLPEN_24 2 6677 #define PS_PWR_GATE_SLPEN_32 3 6678 6679 #define _PS_WIN_POS_1A 0x68170 6680 #define _PS_WIN_POS_2A 0x68270 6681 #define _PS_WIN_POS_1B 0x68970 6682 #define _PS_WIN_POS_2B 0x68A70 6683 #define _PS_WIN_POS_1C 0x69170 6684 6685 #define _PS_WIN_SZ_1A 0x68174 6686 #define _PS_WIN_SZ_2A 0x68274 6687 #define _PS_WIN_SZ_1B 0x68974 6688 #define _PS_WIN_SZ_2B 0x68A74 6689 #define _PS_WIN_SZ_1C 0x69174 6690 6691 #define _PS_VSCALE_1A 0x68184 6692 #define _PS_VSCALE_2A 0x68284 6693 #define _PS_VSCALE_1B 0x68984 6694 #define _PS_VSCALE_2B 0x68A84 6695 #define _PS_VSCALE_1C 0x69184 6696 6697 #define _PS_HSCALE_1A 0x68190 6698 #define _PS_HSCALE_2A 0x68290 6699 #define _PS_HSCALE_1B 0x68990 6700 #define _PS_HSCALE_2B 0x68A90 6701 #define _PS_HSCALE_1C 0x69190 6702 6703 #define _PS_VPHASE_1A 0x68188 6704 #define _PS_VPHASE_2A 0x68288 6705 #define _PS_VPHASE_1B 0x68988 6706 #define _PS_VPHASE_2B 0x68A88 6707 #define _PS_VPHASE_1C 0x69188 6708 6709 #define _PS_HPHASE_1A 0x68194 6710 #define _PS_HPHASE_2A 0x68294 6711 #define _PS_HPHASE_1B 0x68994 6712 #define _PS_HPHASE_2B 0x68A94 6713 #define _PS_HPHASE_1C 0x69194 6714 6715 #define _PS_ECC_STAT_1A 0x681D0 6716 #define _PS_ECC_STAT_2A 0x682D0 6717 #define _PS_ECC_STAT_1B 0x689D0 6718 #define _PS_ECC_STAT_2B 0x68AD0 6719 #define _PS_ECC_STAT_1C 0x691D0 6720 6721 #define _ID(id, a, b) ((a) + (id)*((b)-(a))) 6722 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ 6723 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 6724 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 6725 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ 6726 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 6727 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 6728 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ 6729 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 6730 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 6731 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ 6732 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 6733 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 6734 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6735 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 6736 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 6737 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6738 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 6739 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 6740 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6741 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 6742 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 6743 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6744 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 6745 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 6746 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ 6747 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 6748 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) 6749 6750 /* legacy palette */ 6751 #define _LGC_PALETTE_A 0x4a000 6752 #define _LGC_PALETTE_B 0x4a800 6753 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) 6754 6755 #define _GAMMA_MODE_A 0x4a480 6756 #define _GAMMA_MODE_B 0x4ac80 6757 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 6758 #define GAMMA_MODE_MODE_MASK (3 << 0) 6759 #define GAMMA_MODE_MODE_8BIT (0 << 0) 6760 #define GAMMA_MODE_MODE_10BIT (1 << 0) 6761 #define GAMMA_MODE_MODE_12BIT (2 << 0) 6762 #define GAMMA_MODE_MODE_SPLIT (3 << 0) 6763 6764 /* DMC/CSR */ 6765 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) 6766 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 6767 #define CSR_HTP_ADDR_SKL 0x00500034 6768 #define CSR_SSP_BASE _MMIO(0x8F074) 6769 #define CSR_HTP_SKL _MMIO(0x8F004) 6770 #define CSR_LAST_WRITE _MMIO(0x8F034) 6771 #define CSR_LAST_WRITE_VALUE 0xc003b400 6772 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */ 6773 #define CSR_MMIO_START_RANGE 0x80000 6774 #define CSR_MMIO_END_RANGE 0x8FFFF 6775 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) 6776 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) 6777 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) 6778 6779 /* interrupts */ 6780 #define DE_MASTER_IRQ_CONTROL (1 << 31) 6781 #define DE_SPRITEB_FLIP_DONE (1 << 29) 6782 #define DE_SPRITEA_FLIP_DONE (1 << 28) 6783 #define DE_PLANEB_FLIP_DONE (1 << 27) 6784 #define DE_PLANEA_FLIP_DONE (1 << 26) 6785 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 6786 #define DE_PCU_EVENT (1 << 25) 6787 #define DE_GTT_FAULT (1 << 24) 6788 #define DE_POISON (1 << 23) 6789 #define DE_PERFORM_COUNTER (1 << 22) 6790 #define DE_PCH_EVENT (1 << 21) 6791 #define DE_AUX_CHANNEL_A (1 << 20) 6792 #define DE_DP_A_HOTPLUG (1 << 19) 6793 #define DE_GSE (1 << 18) 6794 #define DE_PIPEB_VBLANK (1 << 15) 6795 #define DE_PIPEB_EVEN_FIELD (1 << 14) 6796 #define DE_PIPEB_ODD_FIELD (1 << 13) 6797 #define DE_PIPEB_LINE_COMPARE (1 << 12) 6798 #define DE_PIPEB_VSYNC (1 << 11) 6799 #define DE_PIPEB_CRC_DONE (1 << 10) 6800 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 6801 #define DE_PIPEA_VBLANK (1 << 7) 6802 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) 6803 #define DE_PIPEA_EVEN_FIELD (1 << 6) 6804 #define DE_PIPEA_ODD_FIELD (1 << 5) 6805 #define DE_PIPEA_LINE_COMPARE (1 << 4) 6806 #define DE_PIPEA_VSYNC (1 << 3) 6807 #define DE_PIPEA_CRC_DONE (1 << 2) 6808 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) 6809 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 6810 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) 6811 6812 /* More Ivybridge lolz */ 6813 #define DE_ERR_INT_IVB (1<<30) 6814 #define DE_GSE_IVB (1<<29) 6815 #define DE_PCH_EVENT_IVB (1<<28) 6816 #define DE_DP_A_HOTPLUG_IVB (1<<27) 6817 #define DE_AUX_CHANNEL_A_IVB (1<<26) 6818 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) 6819 #define DE_PLANEC_FLIP_DONE_IVB (1<<13) 6820 #define DE_PIPEC_VBLANK_IVB (1<<10) 6821 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) 6822 #define DE_PLANEB_FLIP_DONE_IVB (1<<8) 6823 #define DE_PIPEB_VBLANK_IVB (1<<5) 6824 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) 6825 #define DE_PLANEA_FLIP_DONE_IVB (1<<3) 6826 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) 6827 #define DE_PIPEA_VBLANK_IVB (1<<0) 6828 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) 6829 6830 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ 6831 #define MASTER_INTERRUPT_ENABLE (1<<31) 6832 6833 #define DEISR _MMIO(0x44000) 6834 #define DEIMR _MMIO(0x44004) 6835 #define DEIIR _MMIO(0x44008) 6836 #define DEIER _MMIO(0x4400c) 6837 6838 #define GTISR _MMIO(0x44010) 6839 #define GTIMR _MMIO(0x44014) 6840 #define GTIIR _MMIO(0x44018) 6841 #define GTIER _MMIO(0x4401c) 6842 6843 #define GEN8_MASTER_IRQ _MMIO(0x44200) 6844 #define GEN8_MASTER_IRQ_CONTROL (1<<31) 6845 #define GEN8_PCU_IRQ (1<<30) 6846 #define GEN8_DE_PCH_IRQ (1<<23) 6847 #define GEN8_DE_MISC_IRQ (1<<22) 6848 #define GEN8_DE_PORT_IRQ (1<<20) 6849 #define GEN8_DE_PIPE_C_IRQ (1<<18) 6850 #define GEN8_DE_PIPE_B_IRQ (1<<17) 6851 #define GEN8_DE_PIPE_A_IRQ (1<<16) 6852 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe))) 6853 #define GEN8_GT_VECS_IRQ (1<<6) 6854 #define GEN8_GT_GUC_IRQ (1<<5) 6855 #define GEN8_GT_PM_IRQ (1<<4) 6856 #define GEN8_GT_VCS2_IRQ (1<<3) 6857 #define GEN8_GT_VCS1_IRQ (1<<2) 6858 #define GEN8_GT_BCS_IRQ (1<<1) 6859 #define GEN8_GT_RCS_IRQ (1<<0) 6860 6861 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) 6862 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) 6863 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) 6864 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) 6865 6866 #define GEN9_GUC_TO_HOST_INT_EVENT (1<<31) 6867 #define GEN9_GUC_EXEC_ERROR_EVENT (1<<30) 6868 #define GEN9_GUC_DISPLAY_EVENT (1<<29) 6869 #define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28) 6870 #define GEN9_GUC_IOMMU_MSG_EVENT (1<<27) 6871 #define GEN9_GUC_DB_RING_EVENT (1<<26) 6872 #define GEN9_GUC_DMA_DONE_EVENT (1<<25) 6873 #define GEN9_GUC_FATAL_ERROR_EVENT (1<<24) 6874 #define GEN9_GUC_NOTIFICATION_EVENT (1<<23) 6875 6876 #define GEN8_RCS_IRQ_SHIFT 0 6877 #define GEN8_BCS_IRQ_SHIFT 16 6878 #define GEN8_VCS1_IRQ_SHIFT 0 6879 #define GEN8_VCS2_IRQ_SHIFT 16 6880 #define GEN8_VECS_IRQ_SHIFT 0 6881 #define GEN8_WD_IRQ_SHIFT 16 6882 6883 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) 6884 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) 6885 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) 6886 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) 6887 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 6888 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 6889 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 6890 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 6891 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 6892 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 6893 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 6894 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 6895 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 6896 #define GEN8_PIPE_VSYNC (1 << 1) 6897 #define GEN8_PIPE_VBLANK (1 << 0) 6898 #define GEN9_PIPE_CURSOR_FAULT (1 << 11) 6899 #define GEN9_PIPE_PLANE4_FAULT (1 << 10) 6900 #define GEN9_PIPE_PLANE3_FAULT (1 << 9) 6901 #define GEN9_PIPE_PLANE2_FAULT (1 << 8) 6902 #define GEN9_PIPE_PLANE1_FAULT (1 << 7) 6903 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 6904 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 6905 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 6906 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 6907 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) 6908 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 6909 (GEN8_PIPE_CURSOR_FAULT | \ 6910 GEN8_PIPE_SPRITE_FAULT | \ 6911 GEN8_PIPE_PRIMARY_FAULT) 6912 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 6913 (GEN9_PIPE_CURSOR_FAULT | \ 6914 GEN9_PIPE_PLANE4_FAULT | \ 6915 GEN9_PIPE_PLANE3_FAULT | \ 6916 GEN9_PIPE_PLANE2_FAULT | \ 6917 GEN9_PIPE_PLANE1_FAULT) 6918 6919 #define GEN8_DE_PORT_ISR _MMIO(0x44440) 6920 #define GEN8_DE_PORT_IMR _MMIO(0x44444) 6921 #define GEN8_DE_PORT_IIR _MMIO(0x44448) 6922 #define GEN8_DE_PORT_IER _MMIO(0x4444c) 6923 #define GEN9_AUX_CHANNEL_D (1 << 27) 6924 #define GEN9_AUX_CHANNEL_C (1 << 26) 6925 #define GEN9_AUX_CHANNEL_B (1 << 25) 6926 #define BXT_DE_PORT_HP_DDIC (1 << 5) 6927 #define BXT_DE_PORT_HP_DDIB (1 << 4) 6928 #define BXT_DE_PORT_HP_DDIA (1 << 3) 6929 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ 6930 BXT_DE_PORT_HP_DDIB | \ 6931 BXT_DE_PORT_HP_DDIC) 6932 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 6933 #define BXT_DE_PORT_GMBUS (1 << 1) 6934 #define GEN8_AUX_CHANNEL_A (1 << 0) 6935 6936 #define GEN8_DE_MISC_ISR _MMIO(0x44460) 6937 #define GEN8_DE_MISC_IMR _MMIO(0x44464) 6938 #define GEN8_DE_MISC_IIR _MMIO(0x44468) 6939 #define GEN8_DE_MISC_IER _MMIO(0x4446c) 6940 #define GEN8_DE_MISC_GSE (1 << 27) 6941 6942 #define GEN8_PCU_ISR _MMIO(0x444e0) 6943 #define GEN8_PCU_IMR _MMIO(0x444e4) 6944 #define GEN8_PCU_IIR _MMIO(0x444e8) 6945 #define GEN8_PCU_IER _MMIO(0x444ec) 6946 6947 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) 6948 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 6949 #define ILK_ELPIN_409_SELECT (1 << 25) 6950 #define ILK_DPARB_GATE (1<<22) 6951 #define ILK_VSDPFD_FULL (1<<21) 6952 #define FUSE_STRAP _MMIO(0x42014) 6953 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 6954 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 6955 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 6956 #define IVB_PIPE_C_DISABLE (1 << 28) 6957 #define ILK_HDCP_DISABLE (1 << 25) 6958 #define ILK_eDP_A_DISABLE (1 << 24) 6959 #define HSW_CDCLK_LIMIT (1 << 24) 6960 #define ILK_DESKTOP (1 << 23) 6961 6962 #define ILK_DSPCLK_GATE_D _MMIO(0x42020) 6963 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 6964 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 6965 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 6966 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 6967 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 6968 6969 #define IVB_CHICKEN3 _MMIO(0x4200c) 6970 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 6971 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 6972 6973 #define CHICKEN_PAR1_1 _MMIO(0x42080) 6974 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15) 6975 #define DPA_MASK_VBLANK_SRD (1 << 15) 6976 #define FORCE_ARB_IDLE_PLANES (1 << 14) 6977 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) 6978 6979 #define CHICKEN_PAR2_1 _MMIO(0x42090) 6980 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) 6981 6982 #define CHICKEN_MISC_2 _MMIO(0x42084) 6983 #define CNL_COMP_PWR_DOWN (1 << 23) 6984 #define GLK_CL2_PWR_DOWN (1 << 12) 6985 #define GLK_CL1_PWR_DOWN (1 << 11) 6986 #define GLK_CL0_PWR_DOWN (1 << 10) 6987 6988 #define CHICKEN_MISC_4 _MMIO(0x4208c) 6989 #define FBC_STRIDE_OVERRIDE (1 << 13) 6990 #define FBC_STRIDE_MASK 0x1FFF 6991 6992 #define _CHICKEN_PIPESL_1_A 0x420b0 6993 #define _CHICKEN_PIPESL_1_B 0x420b4 6994 #define HSW_FBCQ_DIS (1 << 22) 6995 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 6996 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 6997 6998 #define CHICKEN_TRANS_A 0x420c0 6999 #define CHICKEN_TRANS_B 0x420c4 7000 #define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B) 7001 #define PSR2_VSC_ENABLE_PROG_HEADER (1<<12) 7002 #define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15) 7003 7004 #define DISP_ARB_CTL _MMIO(0x45000) 7005 #define DISP_FBC_MEMORY_WAKE (1<<31) 7006 #define DISP_TILE_SURFACE_SWIZZLING (1<<13) 7007 #define DISP_FBC_WM_DIS (1<<15) 7008 #define DISP_ARB_CTL2 _MMIO(0x45004) 7009 #define DISP_DATA_PARTITION_5_6 (1<<6) 7010 #define DISP_IPC_ENABLE (1<<3) 7011 #define DBUF_CTL _MMIO(0x45008) 7012 #define DBUF_POWER_REQUEST (1<<31) 7013 #define DBUF_POWER_STATE (1<<30) 7014 #define GEN7_MSG_CTL _MMIO(0x45010) 7015 #define WAIT_FOR_PCH_RESET_ACK (1<<1) 7016 #define WAIT_FOR_PCH_FLR_ACK (1<<0) 7017 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) 7018 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) 7019 7020 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) 7021 #define MASK_WAKEMEM (1<<13) 7022 7023 #define SKL_DFSM _MMIO(0x51000) 7024 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 7025 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 7026 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 7027 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 7028 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 7029 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) 7030 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) 7031 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) 7032 7033 #define SKL_DSSM _MMIO(0x51004) 7034 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31) 7035 7036 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 7037 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14) 7038 7039 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 7040 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8) 7041 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10) 7042 7043 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 7044 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 7045 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 7046 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0) 7047 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 7048 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 7049 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 7050 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 7051 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 7052 7053 /* GEN7 chicken */ 7054 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 7055 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) 7056 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14) 7057 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 7058 # define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13) 7059 # define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12) 7060 # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8) 7061 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) 7062 7063 #define HIZ_CHICKEN _MMIO(0x7018) 7064 # define CHV_HZ_8X8_MODE_IN_1X (1<<15) 7065 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3) 7066 7067 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 7068 #define DISABLE_PIXEL_MASK_CAMMING (1<<14) 7069 7070 #define GEN7_L3SQCREG1 _MMIO(0xB010) 7071 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 7072 7073 #define GEN8_L3SQCREG1 _MMIO(0xB100) 7074 /* 7075 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 7076 * Using the formula in BSpec leads to a hang, while the formula here works 7077 * fine and matches the formulas for all other platforms. A BSpec change 7078 * request has been filed to clarify this. 7079 */ 7080 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 7081 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 7082 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 7083 7084 #define GEN7_L3CNTLREG1 _MMIO(0xB01C) 7085 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 7086 #define GEN7_L3AGDIS (1<<19) 7087 #define GEN7_L3CNTLREG2 _MMIO(0xB020) 7088 #define GEN7_L3CNTLREG3 _MMIO(0xB024) 7089 7090 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) 7091 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 7092 7093 #define GEN7_L3SQCREG4 _MMIO(0xb034) 7094 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) 7095 7096 #define GEN8_L3SQCREG4 _MMIO(0xb118) 7097 #define GEN8_LQSC_RO_PERF_DIS (1<<27) 7098 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21) 7099 7100 /* GEN8 chicken */ 7101 #define HDC_CHICKEN0 _MMIO(0x7300) 7102 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0) 7103 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15) 7104 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14) 7105 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11) 7106 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5) 7107 #define HDC_FORCE_NON_COHERENT (1<<4) 7108 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10) 7109 7110 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 7111 7112 /* GEN9 chicken */ 7113 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 7114 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 7115 7116 /* WaCatErrorRejectionIssue */ 7117 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 7118 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) 7119 7120 #define HSW_SCRATCH1 _MMIO(0xb038) 7121 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) 7122 7123 #define BDW_SCRATCH1 _MMIO(0xb11c) 7124 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2) 7125 7126 /* PCH */ 7127 7128 /* south display engine interrupt: IBX */ 7129 #define SDE_AUDIO_POWER_D (1 << 27) 7130 #define SDE_AUDIO_POWER_C (1 << 26) 7131 #define SDE_AUDIO_POWER_B (1 << 25) 7132 #define SDE_AUDIO_POWER_SHIFT (25) 7133 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 7134 #define SDE_GMBUS (1 << 24) 7135 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 7136 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 7137 #define SDE_AUDIO_HDCP_MASK (3 << 22) 7138 #define SDE_AUDIO_TRANSB (1 << 21) 7139 #define SDE_AUDIO_TRANSA (1 << 20) 7140 #define SDE_AUDIO_TRANS_MASK (3 << 20) 7141 #define SDE_POISON (1 << 19) 7142 /* 18 reserved */ 7143 #define SDE_FDI_RXB (1 << 17) 7144 #define SDE_FDI_RXA (1 << 16) 7145 #define SDE_FDI_MASK (3 << 16) 7146 #define SDE_AUXD (1 << 15) 7147 #define SDE_AUXC (1 << 14) 7148 #define SDE_AUXB (1 << 13) 7149 #define SDE_AUX_MASK (7 << 13) 7150 /* 12 reserved */ 7151 #define SDE_CRT_HOTPLUG (1 << 11) 7152 #define SDE_PORTD_HOTPLUG (1 << 10) 7153 #define SDE_PORTC_HOTPLUG (1 << 9) 7154 #define SDE_PORTB_HOTPLUG (1 << 8) 7155 #define SDE_SDVOB_HOTPLUG (1 << 6) 7156 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 7157 SDE_SDVOB_HOTPLUG | \ 7158 SDE_PORTB_HOTPLUG | \ 7159 SDE_PORTC_HOTPLUG | \ 7160 SDE_PORTD_HOTPLUG) 7161 #define SDE_TRANSB_CRC_DONE (1 << 5) 7162 #define SDE_TRANSB_CRC_ERR (1 << 4) 7163 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 7164 #define SDE_TRANSA_CRC_DONE (1 << 2) 7165 #define SDE_TRANSA_CRC_ERR (1 << 1) 7166 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 7167 #define SDE_TRANS_MASK (0x3f) 7168 7169 /* south display engine interrupt: CPT/PPT */ 7170 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 7171 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 7172 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 7173 #define SDE_AUDIO_POWER_SHIFT_CPT 29 7174 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 7175 #define SDE_AUXD_CPT (1 << 27) 7176 #define SDE_AUXC_CPT (1 << 26) 7177 #define SDE_AUXB_CPT (1 << 25) 7178 #define SDE_AUX_MASK_CPT (7 << 25) 7179 #define SDE_PORTE_HOTPLUG_SPT (1 << 25) 7180 #define SDE_PORTA_HOTPLUG_SPT (1 << 24) 7181 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 7182 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 7183 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 7184 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 7185 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 7186 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 7187 SDE_SDVOB_HOTPLUG_CPT | \ 7188 SDE_PORTD_HOTPLUG_CPT | \ 7189 SDE_PORTC_HOTPLUG_CPT | \ 7190 SDE_PORTB_HOTPLUG_CPT) 7191 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 7192 SDE_PORTD_HOTPLUG_CPT | \ 7193 SDE_PORTC_HOTPLUG_CPT | \ 7194 SDE_PORTB_HOTPLUG_CPT | \ 7195 SDE_PORTA_HOTPLUG_SPT) 7196 #define SDE_GMBUS_CPT (1 << 17) 7197 #define SDE_ERROR_CPT (1 << 16) 7198 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 7199 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 7200 #define SDE_FDI_RXC_CPT (1 << 8) 7201 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 7202 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 7203 #define SDE_FDI_RXB_CPT (1 << 4) 7204 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 7205 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 7206 #define SDE_FDI_RXA_CPT (1 << 0) 7207 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 7208 SDE_AUDIO_CP_REQ_B_CPT | \ 7209 SDE_AUDIO_CP_REQ_A_CPT) 7210 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 7211 SDE_AUDIO_CP_CHG_B_CPT | \ 7212 SDE_AUDIO_CP_CHG_A_CPT) 7213 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 7214 SDE_FDI_RXB_CPT | \ 7215 SDE_FDI_RXA_CPT) 7216 7217 #define SDEISR _MMIO(0xc4000) 7218 #define SDEIMR _MMIO(0xc4004) 7219 #define SDEIIR _MMIO(0xc4008) 7220 #define SDEIER _MMIO(0xc400c) 7221 7222 #define SERR_INT _MMIO(0xc4040) 7223 #define SERR_INT_POISON (1<<31) 7224 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 7225 7226 /* digital port hotplug */ 7227 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ 7228 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ 7229 #define BXT_DDIA_HPD_INVERT (1 << 27) 7230 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ 7231 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ 7232 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ 7233 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ 7234 #define PORTD_HOTPLUG_ENABLE (1 << 20) 7235 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ 7236 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ 7237 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ 7238 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ 7239 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ 7240 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) 7241 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 7242 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 7243 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 7244 #define PORTC_HOTPLUG_ENABLE (1 << 12) 7245 #define BXT_DDIC_HPD_INVERT (1 << 11) 7246 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ 7247 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ 7248 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ 7249 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ 7250 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ 7251 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) 7252 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 7253 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 7254 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 7255 #define PORTB_HOTPLUG_ENABLE (1 << 4) 7256 #define BXT_DDIB_HPD_INVERT (1 << 3) 7257 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ 7258 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ 7259 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ 7260 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ 7261 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ 7262 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) 7263 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 7264 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 7265 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 7266 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ 7267 BXT_DDIB_HPD_INVERT | \ 7268 BXT_DDIC_HPD_INVERT) 7269 7270 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ 7271 #define PORTE_HOTPLUG_ENABLE (1 << 4) 7272 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) 7273 #define PORTE_HOTPLUG_NO_DETECT (0 << 0) 7274 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 7275 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 7276 7277 #define PCH_GPIOA _MMIO(0xc5010) 7278 #define PCH_GPIOB _MMIO(0xc5014) 7279 #define PCH_GPIOC _MMIO(0xc5018) 7280 #define PCH_GPIOD _MMIO(0xc501c) 7281 #define PCH_GPIOE _MMIO(0xc5020) 7282 #define PCH_GPIOF _MMIO(0xc5024) 7283 7284 #define PCH_GMBUS0 _MMIO(0xc5100) 7285 #define PCH_GMBUS1 _MMIO(0xc5104) 7286 #define PCH_GMBUS2 _MMIO(0xc5108) 7287 #define PCH_GMBUS3 _MMIO(0xc510c) 7288 #define PCH_GMBUS4 _MMIO(0xc5110) 7289 #define PCH_GMBUS5 _MMIO(0xc5120) 7290 7291 #define _PCH_DPLL_A 0xc6014 7292 #define _PCH_DPLL_B 0xc6018 7293 #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 7294 7295 #define _PCH_FPA0 0xc6040 7296 #define FP_CB_TUNE (0x3<<22) 7297 #define _PCH_FPA1 0xc6044 7298 #define _PCH_FPB0 0xc6048 7299 #define _PCH_FPB1 0xc604c 7300 #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 7301 #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 7302 7303 #define PCH_DPLL_TEST _MMIO(0xc606c) 7304 7305 #define PCH_DREF_CONTROL _MMIO(0xC6200) 7306 #define DREF_CONTROL_MASK 0x7fc3 7307 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 7308 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 7309 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 7310 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 7311 #define DREF_SSC_SOURCE_DISABLE (0<<11) 7312 #define DREF_SSC_SOURCE_ENABLE (2<<11) 7313 #define DREF_SSC_SOURCE_MASK (3<<11) 7314 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 7315 #define DREF_NONSPREAD_CK505_ENABLE (1<<9) 7316 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 7317 #define DREF_NONSPREAD_SOURCE_MASK (3<<9) 7318 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 7319 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 7320 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 7321 #define DREF_SSC4_DOWNSPREAD (0<<6) 7322 #define DREF_SSC4_CENTERSPREAD (1<<6) 7323 #define DREF_SSC1_DISABLE (0<<1) 7324 #define DREF_SSC1_ENABLE (1<<1) 7325 #define DREF_SSC4_DISABLE (0) 7326 #define DREF_SSC4_ENABLE (1) 7327 7328 #define PCH_RAWCLK_FREQ _MMIO(0xc6204) 7329 #define FDL_TP1_TIMER_SHIFT 12 7330 #define FDL_TP1_TIMER_MASK (3<<12) 7331 #define FDL_TP2_TIMER_SHIFT 10 7332 #define FDL_TP2_TIMER_MASK (3<<10) 7333 #define RAWCLK_FREQ_MASK 0x3ff 7334 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16) 7335 #define CNP_RAWCLK_DIV(div) ((div) << 16) 7336 #define CNP_RAWCLK_FRAC_MASK (0xf << 26) 7337 #define CNP_RAWCLK_FRAC(frac) ((frac) << 26) 7338 7339 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) 7340 7341 #define PCH_SSC4_PARMS _MMIO(0xc6210) 7342 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) 7343 7344 #define PCH_DPLL_SEL _MMIO(0xc7000) 7345 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) 7346 #define TRANS_DPLLA_SEL(pipe) 0 7347 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) 7348 7349 /* transcoder */ 7350 7351 #define _PCH_TRANS_HTOTAL_A 0xe0000 7352 #define TRANS_HTOTAL_SHIFT 16 7353 #define TRANS_HACTIVE_SHIFT 0 7354 #define _PCH_TRANS_HBLANK_A 0xe0004 7355 #define TRANS_HBLANK_END_SHIFT 16 7356 #define TRANS_HBLANK_START_SHIFT 0 7357 #define _PCH_TRANS_HSYNC_A 0xe0008 7358 #define TRANS_HSYNC_END_SHIFT 16 7359 #define TRANS_HSYNC_START_SHIFT 0 7360 #define _PCH_TRANS_VTOTAL_A 0xe000c 7361 #define TRANS_VTOTAL_SHIFT 16 7362 #define TRANS_VACTIVE_SHIFT 0 7363 #define _PCH_TRANS_VBLANK_A 0xe0010 7364 #define TRANS_VBLANK_END_SHIFT 16 7365 #define TRANS_VBLANK_START_SHIFT 0 7366 #define _PCH_TRANS_VSYNC_A 0xe0014 7367 #define TRANS_VSYNC_END_SHIFT 16 7368 #define TRANS_VSYNC_START_SHIFT 0 7369 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 7370 7371 #define _PCH_TRANSA_DATA_M1 0xe0030 7372 #define _PCH_TRANSA_DATA_N1 0xe0034 7373 #define _PCH_TRANSA_DATA_M2 0xe0038 7374 #define _PCH_TRANSA_DATA_N2 0xe003c 7375 #define _PCH_TRANSA_LINK_M1 0xe0040 7376 #define _PCH_TRANSA_LINK_N1 0xe0044 7377 #define _PCH_TRANSA_LINK_M2 0xe0048 7378 #define _PCH_TRANSA_LINK_N2 0xe004c 7379 7380 /* Per-transcoder DIP controls (PCH) */ 7381 #define _VIDEO_DIP_CTL_A 0xe0200 7382 #define _VIDEO_DIP_DATA_A 0xe0208 7383 #define _VIDEO_DIP_GCP_A 0xe0210 7384 #define GCP_COLOR_INDICATION (1 << 2) 7385 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 7386 #define GCP_AV_MUTE (1 << 0) 7387 7388 #define _VIDEO_DIP_CTL_B 0xe1200 7389 #define _VIDEO_DIP_DATA_B 0xe1208 7390 #define _VIDEO_DIP_GCP_B 0xe1210 7391 7392 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 7393 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 7394 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 7395 7396 /* Per-transcoder DIP controls (VLV) */ 7397 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 7398 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 7399 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 7400 7401 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 7402 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 7403 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 7404 7405 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 7406 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 7407 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 7408 7409 #define VLV_TVIDEO_DIP_CTL(pipe) \ 7410 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ 7411 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) 7412 #define VLV_TVIDEO_DIP_DATA(pipe) \ 7413 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ 7414 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) 7415 #define VLV_TVIDEO_DIP_GCP(pipe) \ 7416 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 7417 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 7418 7419 /* Haswell DIP controls */ 7420 7421 #define _HSW_VIDEO_DIP_CTL_A 0x60200 7422 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 7423 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 7424 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 7425 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 7426 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 7427 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 7428 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 7429 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 7430 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 7431 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 7432 #define _HSW_VIDEO_DIP_GCP_A 0x60210 7433 7434 #define _HSW_VIDEO_DIP_CTL_B 0x61200 7435 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 7436 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 7437 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 7438 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 7439 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 7440 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 7441 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 7442 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 7443 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 7444 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 7445 #define _HSW_VIDEO_DIP_GCP_B 0x61210 7446 7447 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) 7448 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) 7449 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) 7450 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) 7451 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) 7452 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) 7453 7454 #define _HSW_STEREO_3D_CTL_A 0x70020 7455 #define S3D_ENABLE (1<<31) 7456 #define _HSW_STEREO_3D_CTL_B 0x71020 7457 7458 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) 7459 7460 #define _PCH_TRANS_HTOTAL_B 0xe1000 7461 #define _PCH_TRANS_HBLANK_B 0xe1004 7462 #define _PCH_TRANS_HSYNC_B 0xe1008 7463 #define _PCH_TRANS_VTOTAL_B 0xe100c 7464 #define _PCH_TRANS_VBLANK_B 0xe1010 7465 #define _PCH_TRANS_VSYNC_B 0xe1014 7466 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 7467 7468 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 7469 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 7470 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 7471 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 7472 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 7473 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 7474 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) 7475 7476 #define _PCH_TRANSB_DATA_M1 0xe1030 7477 #define _PCH_TRANSB_DATA_N1 0xe1034 7478 #define _PCH_TRANSB_DATA_M2 0xe1038 7479 #define _PCH_TRANSB_DATA_N2 0xe103c 7480 #define _PCH_TRANSB_LINK_M1 0xe1040 7481 #define _PCH_TRANSB_LINK_N1 0xe1044 7482 #define _PCH_TRANSB_LINK_M2 0xe1048 7483 #define _PCH_TRANSB_LINK_N2 0xe104c 7484 7485 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 7486 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 7487 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 7488 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 7489 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 7490 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 7491 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 7492 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 7493 7494 #define _PCH_TRANSACONF 0xf0008 7495 #define _PCH_TRANSBCONF 0xf1008 7496 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 7497 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ 7498 #define TRANS_DISABLE (0<<31) 7499 #define TRANS_ENABLE (1<<31) 7500 #define TRANS_STATE_MASK (1<<30) 7501 #define TRANS_STATE_DISABLE (0<<30) 7502 #define TRANS_STATE_ENABLE (1<<30) 7503 #define TRANS_FSYNC_DELAY_HB1 (0<<27) 7504 #define TRANS_FSYNC_DELAY_HB2 (1<<27) 7505 #define TRANS_FSYNC_DELAY_HB3 (2<<27) 7506 #define TRANS_FSYNC_DELAY_HB4 (3<<27) 7507 #define TRANS_INTERLACE_MASK (7<<21) 7508 #define TRANS_PROGRESSIVE (0<<21) 7509 #define TRANS_INTERLACED (3<<21) 7510 #define TRANS_LEGACY_INTERLACED_ILK (2<<21) 7511 #define TRANS_8BPC (0<<5) 7512 #define TRANS_10BPC (1<<5) 7513 #define TRANS_6BPC (2<<5) 7514 #define TRANS_12BPC (3<<5) 7515 7516 #define _TRANSA_CHICKEN1 0xf0060 7517 #define _TRANSB_CHICKEN1 0xf1060 7518 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 7519 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10) 7520 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) 7521 #define _TRANSA_CHICKEN2 0xf0064 7522 #define _TRANSB_CHICKEN2 0xf1064 7523 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 7524 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) 7525 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) 7526 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) 7527 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) 7528 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) 7529 7530 #define SOUTH_CHICKEN1 _MMIO(0xc2000) 7531 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 7532 #define FDIA_PHASE_SYNC_SHIFT_EN 18 7533 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 7534 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 7535 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 7536 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8) 7537 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8) 7538 #define SPT_PWM_GRANULARITY (1<<0) 7539 #define SOUTH_CHICKEN2 _MMIO(0xc2004) 7540 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) 7541 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) 7542 #define LPT_PWM_GRANULARITY (1<<5) 7543 #define DPLS_EDP_PPS_FIX_DIS (1<<0) 7544 7545 #define _FDI_RXA_CHICKEN 0xc200c 7546 #define _FDI_RXB_CHICKEN 0xc2010 7547 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) 7548 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) 7549 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 7550 7551 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) 7552 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) 7553 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) 7554 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) 7555 #define CNP_PWM_CGE_GATING_DISABLE (1<<13) 7556 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) 7557 7558 /* CPU: FDI_TX */ 7559 #define _FDI_TXA_CTL 0x60100 7560 #define _FDI_TXB_CTL 0x61100 7561 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 7562 #define FDI_TX_DISABLE (0<<31) 7563 #define FDI_TX_ENABLE (1<<31) 7564 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) 7565 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) 7566 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) 7567 #define FDI_LINK_TRAIN_NONE (3<<28) 7568 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) 7569 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) 7570 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) 7571 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) 7572 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) 7573 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) 7574 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) 7575 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) 7576 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 7577 SNB has different settings. */ 7578 /* SNB A-stepping */ 7579 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7580 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7581 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7582 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7583 /* SNB B-stepping */ 7584 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) 7585 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) 7586 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) 7587 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) 7588 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) 7589 #define FDI_DP_PORT_WIDTH_SHIFT 19 7590 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 7591 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 7592 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) 7593 /* Ironlake: hardwired to 1 */ 7594 #define FDI_TX_PLL_ENABLE (1<<14) 7595 7596 /* Ivybridge has different bits for lolz */ 7597 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) 7598 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) 7599 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) 7600 #define FDI_LINK_TRAIN_NONE_IVB (3<<8) 7601 7602 /* both Tx and Rx */ 7603 #define FDI_COMPOSITE_SYNC (1<<11) 7604 #define FDI_LINK_TRAIN_AUTO (1<<10) 7605 #define FDI_SCRAMBLING_ENABLE (0<<7) 7606 #define FDI_SCRAMBLING_DISABLE (1<<7) 7607 7608 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 7609 #define _FDI_RXA_CTL 0xf000c 7610 #define _FDI_RXB_CTL 0xf100c 7611 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 7612 #define FDI_RX_ENABLE (1<<31) 7613 /* train, dp width same as FDI_TX */ 7614 #define FDI_FS_ERRC_ENABLE (1<<27) 7615 #define FDI_FE_ERRC_ENABLE (1<<26) 7616 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) 7617 #define FDI_8BPC (0<<16) 7618 #define FDI_10BPC (1<<16) 7619 #define FDI_6BPC (2<<16) 7620 #define FDI_12BPC (3<<16) 7621 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) 7622 #define FDI_DMI_LINK_REVERSE_MASK (1<<14) 7623 #define FDI_RX_PLL_ENABLE (1<<13) 7624 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) 7625 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) 7626 #define FDI_FS_ERR_REPORT_ENABLE (1<<9) 7627 #define FDI_FE_ERR_REPORT_ENABLE (1<<8) 7628 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) 7629 #define FDI_PCDCLK (1<<4) 7630 /* CPT */ 7631 #define FDI_AUTO_TRAINING (1<<10) 7632 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) 7633 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) 7634 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) 7635 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) 7636 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) 7637 7638 #define _FDI_RXA_MISC 0xf0010 7639 #define _FDI_RXB_MISC 0xf1010 7640 #define FDI_RX_PWRDN_LANE1_MASK (3<<26) 7641 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) 7642 #define FDI_RX_PWRDN_LANE0_MASK (3<<24) 7643 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) 7644 #define FDI_RX_TP1_TO_TP2_48 (2<<20) 7645 #define FDI_RX_TP1_TO_TP2_64 (3<<20) 7646 #define FDI_RX_FDI_DELAY_90 (0x90<<0) 7647 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 7648 7649 #define _FDI_RXA_TUSIZE1 0xf0030 7650 #define _FDI_RXA_TUSIZE2 0xf0038 7651 #define _FDI_RXB_TUSIZE1 0xf1030 7652 #define _FDI_RXB_TUSIZE2 0xf1038 7653 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 7654 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 7655 7656 /* FDI_RX interrupt register format */ 7657 #define FDI_RX_INTER_LANE_ALIGN (1<<10) 7658 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ 7659 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ 7660 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) 7661 #define FDI_RX_FS_CODE_ERR (1<<6) 7662 #define FDI_RX_FE_CODE_ERR (1<<5) 7663 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) 7664 #define FDI_RX_HDCP_LINK_FAIL (1<<3) 7665 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) 7666 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) 7667 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) 7668 7669 #define _FDI_RXA_IIR 0xf0014 7670 #define _FDI_RXA_IMR 0xf0018 7671 #define _FDI_RXB_IIR 0xf1014 7672 #define _FDI_RXB_IMR 0xf1018 7673 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 7674 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 7675 7676 #define FDI_PLL_CTL_1 _MMIO(0xfe000) 7677 #define FDI_PLL_CTL_2 _MMIO(0xfe004) 7678 7679 #define PCH_LVDS _MMIO(0xe1180) 7680 #define LVDS_DETECTED (1 << 1) 7681 7682 #define _PCH_DP_B 0xe4100 7683 #define PCH_DP_B _MMIO(_PCH_DP_B) 7684 #define _PCH_DPB_AUX_CH_CTL 0xe4110 7685 #define _PCH_DPB_AUX_CH_DATA1 0xe4114 7686 #define _PCH_DPB_AUX_CH_DATA2 0xe4118 7687 #define _PCH_DPB_AUX_CH_DATA3 0xe411c 7688 #define _PCH_DPB_AUX_CH_DATA4 0xe4120 7689 #define _PCH_DPB_AUX_CH_DATA5 0xe4124 7690 7691 #define _PCH_DP_C 0xe4200 7692 #define PCH_DP_C _MMIO(_PCH_DP_C) 7693 #define _PCH_DPC_AUX_CH_CTL 0xe4210 7694 #define _PCH_DPC_AUX_CH_DATA1 0xe4214 7695 #define _PCH_DPC_AUX_CH_DATA2 0xe4218 7696 #define _PCH_DPC_AUX_CH_DATA3 0xe421c 7697 #define _PCH_DPC_AUX_CH_DATA4 0xe4220 7698 #define _PCH_DPC_AUX_CH_DATA5 0xe4224 7699 7700 #define _PCH_DP_D 0xe4300 7701 #define PCH_DP_D _MMIO(_PCH_DP_D) 7702 #define _PCH_DPD_AUX_CH_CTL 0xe4310 7703 #define _PCH_DPD_AUX_CH_DATA1 0xe4314 7704 #define _PCH_DPD_AUX_CH_DATA2 0xe4318 7705 #define _PCH_DPD_AUX_CH_DATA3 0xe431c 7706 #define _PCH_DPD_AUX_CH_DATA4 0xe4320 7707 #define _PCH_DPD_AUX_CH_DATA5 0xe4324 7708 7709 #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) 7710 #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 7711 7712 /* CPT */ 7713 #define PORT_TRANS_A_SEL_CPT 0 7714 #define PORT_TRANS_B_SEL_CPT (1<<29) 7715 #define PORT_TRANS_C_SEL_CPT (2<<29) 7716 #define PORT_TRANS_SEL_MASK (3<<29) 7717 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) 7718 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) 7719 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) 7720 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) 7721 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) 7722 7723 #define _TRANS_DP_CTL_A 0xe0300 7724 #define _TRANS_DP_CTL_B 0xe1300 7725 #define _TRANS_DP_CTL_C 0xe2300 7726 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) 7727 #define TRANS_DP_OUTPUT_ENABLE (1<<31) 7728 #define TRANS_DP_PORT_SEL_B (0<<29) 7729 #define TRANS_DP_PORT_SEL_C (1<<29) 7730 #define TRANS_DP_PORT_SEL_D (2<<29) 7731 #define TRANS_DP_PORT_SEL_NONE (3<<29) 7732 #define TRANS_DP_PORT_SEL_MASK (3<<29) 7733 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B) 7734 #define TRANS_DP_AUDIO_ONLY (1<<26) 7735 #define TRANS_DP_ENH_FRAMING (1<<18) 7736 #define TRANS_DP_8BPC (0<<9) 7737 #define TRANS_DP_10BPC (1<<9) 7738 #define TRANS_DP_6BPC (2<<9) 7739 #define TRANS_DP_12BPC (3<<9) 7740 #define TRANS_DP_BPC_MASK (3<<9) 7741 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) 7742 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 7743 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) 7744 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 7745 #define TRANS_DP_SYNC_MASK (3<<3) 7746 7747 /* SNB eDP training params */ 7748 /* SNB A-stepping */ 7749 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7750 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7751 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7752 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7753 /* SNB B-stepping */ 7754 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) 7755 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) 7756 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) 7757 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) 7758 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) 7759 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) 7760 7761 /* IVB */ 7762 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) 7763 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) 7764 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) 7765 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) 7766 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) 7767 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) 7768 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) 7769 7770 /* legacy values */ 7771 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) 7772 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) 7773 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) 7774 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) 7775 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) 7776 7777 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) 7778 7779 #define VLV_PMWGICZ _MMIO(0x1300a4) 7780 7781 #define RC6_LOCATION _MMIO(0xD40) 7782 #define RC6_CTX_IN_DRAM (1 << 0) 7783 #define RC6_CTX_BASE _MMIO(0xD48) 7784 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 7785 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) 7786 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) 7787 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) 7788 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) 7789 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) 7790 #define IDLE_TIME_MASK 0xFFFFF 7791 #define FORCEWAKE _MMIO(0xA18C) 7792 #define FORCEWAKE_VLV _MMIO(0x1300b0) 7793 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 7794 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 7795 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 7796 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 7797 #define FORCEWAKE_ACK _MMIO(0x130090) 7798 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 7799 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 7800 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 7801 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 7802 7803 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 7804 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 7805 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 7806 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 7807 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 7808 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 7809 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 7810 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 7811 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) 7812 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) 7813 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) 7814 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) 7815 #define FORCEWAKE_KERNEL BIT(0) 7816 #define FORCEWAKE_USER BIT(1) 7817 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 7818 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 7819 #define ECOBUS _MMIO(0xa180) 7820 #define FORCEWAKE_MT_ENABLE (1<<5) 7821 #define VLV_SPAREG2H _MMIO(0xA194) 7822 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) 7823 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 7824 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 7825 7826 #define GTFIFODBG _MMIO(0x120000) 7827 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 7828 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 7829 #define GT_FIFO_SBDROPERR (1<<6) 7830 #define GT_FIFO_BLOBDROPERR (1<<5) 7831 #define GT_FIFO_SB_READ_ABORTERR (1<<4) 7832 #define GT_FIFO_DROPERR (1<<3) 7833 #define GT_FIFO_OVFERR (1<<2) 7834 #define GT_FIFO_IAWRERR (1<<1) 7835 #define GT_FIFO_IARDERR (1<<0) 7836 7837 #define GTFIFOCTL _MMIO(0x120008) 7838 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 7839 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 7840 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 7841 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 7842 7843 #define HSW_IDICR _MMIO(0x9008) 7844 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 7845 #define HSW_EDRAM_CAP _MMIO(0x120010) 7846 #define EDRAM_ENABLED 0x1 7847 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) 7848 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) 7849 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) 7850 7851 #define GEN6_UCGCTL1 _MMIO(0x9400) 7852 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 7853 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 7854 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 7855 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 7856 7857 #define GEN6_UCGCTL2 _MMIO(0x9404) 7858 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 7859 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 7860 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 7861 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 7862 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 7863 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 7864 7865 #define GEN6_UCGCTL3 _MMIO(0x9408) 7866 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 7867 7868 #define GEN7_UCGCTL4 _MMIO(0x940c) 7869 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) 7870 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14) 7871 7872 #define GEN6_RCGCTL1 _MMIO(0x9410) 7873 #define GEN6_RCGCTL2 _MMIO(0x9414) 7874 #define GEN6_RSTCTL _MMIO(0x9420) 7875 7876 #define GEN8_UCGCTL6 _MMIO(0x9430) 7877 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24) 7878 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) 7879 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28) 7880 7881 #define GEN6_GFXPAUSE _MMIO(0xA000) 7882 #define GEN6_RPNSWREQ _MMIO(0xA008) 7883 #define GEN6_TURBO_DISABLE (1<<31) 7884 #define GEN6_FREQUENCY(x) ((x)<<25) 7885 #define HSW_FREQUENCY(x) ((x)<<24) 7886 #define GEN9_FREQUENCY(x) ((x)<<23) 7887 #define GEN6_OFFSET(x) ((x)<<19) 7888 #define GEN6_AGGRESSIVE_TURBO (0<<15) 7889 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) 7890 #define GEN6_RC_CONTROL _MMIO(0xA090) 7891 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) 7892 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) 7893 #define GEN6_RC_CTL_RC6_ENABLE (1<<18) 7894 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) 7895 #define GEN6_RC_CTL_RC7_ENABLE (1<<22) 7896 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) 7897 #define GEN7_RC_CTL_TO_MODE (1<<28) 7898 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) 7899 #define GEN6_RC_CTL_HW_ENABLE (1<<31) 7900 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) 7901 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) 7902 #define GEN6_RPSTAT1 _MMIO(0xA01C) 7903 #define GEN6_CAGF_SHIFT 8 7904 #define HSW_CAGF_SHIFT 7 7905 #define GEN9_CAGF_SHIFT 23 7906 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 7907 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 7908 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 7909 #define GEN6_RP_CONTROL _MMIO(0xA024) 7910 #define GEN6_RP_MEDIA_TURBO (1<<11) 7911 #define GEN6_RP_MEDIA_MODE_MASK (3<<9) 7912 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) 7913 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) 7914 #define GEN6_RP_MEDIA_HW_MODE (1<<9) 7915 #define GEN6_RP_MEDIA_SW_MODE (0<<9) 7916 #define GEN6_RP_MEDIA_IS_GFX (1<<8) 7917 #define GEN6_RP_ENABLE (1<<7) 7918 #define GEN6_RP_UP_IDLE_MIN (0x1<<3) 7919 #define GEN6_RP_UP_BUSY_AVG (0x2<<3) 7920 #define GEN6_RP_UP_BUSY_CONT (0x4<<3) 7921 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) 7922 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) 7923 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) 7924 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) 7925 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) 7926 #define GEN6_RP_EI_MASK 0xffffff 7927 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 7928 #define GEN6_RP_CUR_UP _MMIO(0xA054) 7929 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 7930 #define GEN6_RP_PREV_UP _MMIO(0xA058) 7931 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) 7932 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 7933 #define GEN6_RP_CUR_DOWN _MMIO(0xA060) 7934 #define GEN6_RP_PREV_DOWN _MMIO(0xA064) 7935 #define GEN6_RP_UP_EI _MMIO(0xA068) 7936 #define GEN6_RP_DOWN_EI _MMIO(0xA06C) 7937 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) 7938 #define GEN6_RPDEUHWTC _MMIO(0xA080) 7939 #define GEN6_RPDEUC _MMIO(0xA084) 7940 #define GEN6_RPDEUCSW _MMIO(0xA088) 7941 #define GEN6_RC_STATE _MMIO(0xA094) 7942 #define RC_SW_TARGET_STATE_SHIFT 16 7943 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 7944 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) 7945 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) 7946 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) 7947 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0) 7948 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) 7949 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) 7950 #define GEN6_RC_SLEEP _MMIO(0xA0B0) 7951 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) 7952 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) 7953 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) 7954 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) 7955 #define VLV_RCEDATA _MMIO(0xA0BC) 7956 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) 7957 #define GEN6_PMINTRMSK _MMIO(0xA168) 7958 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31) 7959 #define ARAT_EXPIRED_INTRMSK (1<<9) 7960 #define GEN8_MISC_CTRL0 _MMIO(0xA180) 7961 #define VLV_PWRDWNUPCTL _MMIO(0xA294) 7962 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) 7963 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) 7964 #define GEN9_PG_ENABLE _MMIO(0xA210) 7965 #define GEN9_RENDER_PG_ENABLE (1<<0) 7966 #define GEN9_MEDIA_PG_ENABLE (1<<1) 7967 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) 7968 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) 7969 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) 7970 7971 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) 7972 #define PIXEL_OVERLAP_CNT_MASK (3 << 30) 7973 #define PIXEL_OVERLAP_CNT_SHIFT 30 7974 7975 #define GEN6_PMISR _MMIO(0x44020) 7976 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 7977 #define GEN6_PMIIR _MMIO(0x44028) 7978 #define GEN6_PMIER _MMIO(0x4402C) 7979 #define GEN6_PM_MBOX_EVENT (1<<25) 7980 #define GEN6_PM_THERMAL_EVENT (1<<24) 7981 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) 7982 #define GEN6_PM_RP_UP_THRESHOLD (1<<5) 7983 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) 7984 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) 7985 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) 7986 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 7987 GEN6_PM_RP_DOWN_THRESHOLD | \ 7988 GEN6_PM_RP_DOWN_TIMEOUT) 7989 7990 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) 7991 #define GEN7_GT_SCRATCH_REG_NUM 8 7992 7993 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 7994 #define VLV_GFX_CLK_STATUS_BIT (1<<3) 7995 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) 7996 7997 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 7998 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 7999 #define VLV_COUNT_RANGE_HIGH (1<<15) 8000 #define VLV_MEDIA_RC0_COUNT_EN (1<<5) 8001 #define VLV_RENDER_RC0_COUNT_EN (1<<4) 8002 #define VLV_MEDIA_RC6_COUNT_EN (1<<1) 8003 #define VLV_RENDER_RC6_COUNT_EN (1<<0) 8004 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 8005 #define VLV_GT_RENDER_RC6 _MMIO(0x138108) 8006 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) 8007 8008 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) 8009 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 8010 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 8011 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) 8012 8013 #define GEN6_PCODE_MAILBOX _MMIO(0x138124) 8014 #define GEN6_PCODE_READY (1<<31) 8015 #define GEN6_PCODE_ERROR_MASK 0xFF 8016 #define GEN6_PCODE_SUCCESS 0x0 8017 #define GEN6_PCODE_ILLEGAL_CMD 0x1 8018 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 8019 #define GEN6_PCODE_TIMEOUT 0x3 8020 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF 8021 #define GEN7_PCODE_TIMEOUT 0x2 8022 #define GEN7_PCODE_ILLEGAL_DATA 0x3 8023 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 8024 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 8025 #define GEN6_PCODE_READ_RC6VIDS 0x5 8026 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 8027 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 8028 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 8029 #define GEN9_PCODE_READ_MEM_LATENCY 0x6 8030 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 8031 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 8032 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 8033 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 8034 #define SKL_PCODE_CDCLK_CONTROL 0x7 8035 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 8036 #define SKL_CDCLK_READY_FOR_CHANGE 0x1 8037 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 8038 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 8039 #define GEN6_READ_OC_PARAMS 0xc 8040 #define GEN6_PCODE_READ_D_COMP 0x10 8041 #define GEN6_PCODE_WRITE_D_COMP 0x11 8042 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 8043 #define DISPLAY_IPS_CONTROL 0x19 8044 /* See also IPS_CTL */ 8045 #define IPS_PCODE_CONTROL (1 << 30) 8046 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 8047 #define GEN9_PCODE_SAGV_CONTROL 0x21 8048 #define GEN9_SAGV_DISABLE 0x0 8049 #define GEN9_SAGV_IS_DISABLED 0x1 8050 #define GEN9_SAGV_ENABLE 0x3 8051 #define GEN6_PCODE_DATA _MMIO(0x138128) 8052 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 8053 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 8054 #define GEN6_PCODE_DATA1 _MMIO(0x13812C) 8055 8056 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 8057 #define GEN6_CORE_CPD_STATE_MASK (7<<4) 8058 #define GEN6_RCn_MASK 7 8059 #define GEN6_RC0 0 8060 #define GEN6_RC3 2 8061 #define GEN6_RC6 3 8062 #define GEN6_RC7 4 8063 8064 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 8065 #define GEN8_LSLICESTAT_MASK 0x7 8066 8067 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 8068 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 8069 #define CHV_SS_PG_ENABLE (1<<1) 8070 #define CHV_EU08_PG_ENABLE (1<<9) 8071 #define CHV_EU19_PG_ENABLE (1<<17) 8072 #define CHV_EU210_PG_ENABLE (1<<25) 8073 8074 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 8075 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 8076 #define CHV_EU311_PG_ENABLE (1<<1) 8077 8078 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4) 8079 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 8080 ((slice) % 3) * 0x4) 8081 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 8082 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2)) 8083 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 8084 8085 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8) 8086 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 8087 ((slice) % 3) * 0x8) 8088 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8) 8089 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 8090 ((slice) % 3) * 0x8) 8091 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 8092 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 8093 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 8094 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 8095 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 8096 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 8097 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 8098 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 8099 8100 #define GEN7_MISCCPCTL _MMIO(0x9424) 8101 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) 8102 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2) 8103 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4) 8104 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6) 8105 8106 #define GEN8_GARBCNTL _MMIO(0xB004) 8107 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7) 8108 8109 /* IVYBRIDGE DPF */ 8110 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ 8111 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) 8112 #define GEN7_PARITY_ERROR_VALID (1<<13) 8113 #define GEN7_L3CDERRST1_BANK_MASK (3<<11) 8114 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) 8115 #define GEN7_PARITY_ERROR_ROW(reg) \ 8116 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) 8117 #define GEN7_PARITY_ERROR_BANK(reg) \ 8118 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) 8119 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 8120 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 8121 #define GEN7_L3CDERRST1_ENABLE (1<<7) 8122 8123 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) 8124 #define GEN7_L3LOG_SIZE 0x80 8125 8126 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 8127 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 8128 #define GEN7_MAX_PS_THREAD_DEP (8<<12) 8129 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) 8130 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4) 8131 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) 8132 8133 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 8134 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5) 8135 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3) 8136 8137 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 8138 #define FLOW_CONTROL_ENABLE (1<<15) 8139 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) 8140 #define STALL_DOP_GATING_DISABLE (1<<5) 8141 #define THROTTLE_12_5 (7<<2) 8142 8143 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 8144 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 8145 #define DOP_CLOCK_GATING_DISABLE (1<<0) 8146 #define PUSH_CONSTANT_DEREF_DISABLE (1<<8) 8147 8148 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 8149 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 8150 8151 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 8152 #define GEN8_ST_PO_DISABLE (1<<13) 8153 8154 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 8155 #define HSW_SAMPLE_C_PERFORMANCE (1<<9) 8156 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) 8157 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5) 8158 #define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4) 8159 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) 8160 8161 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 8162 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8) 8163 #define GEN9_ENABLE_YV12_BUGFIX (1<<4) 8164 #define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2) 8165 8166 /* Audio */ 8167 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020) 8168 #define INTEL_AUDIO_DEVCL 0x808629FB 8169 #define INTEL_AUDIO_DEVBLC 0x80862801 8170 #define INTEL_AUDIO_DEVCTG 0x80862802 8171 8172 #define G4X_AUD_CNTL_ST _MMIO(0x620B4) 8173 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 8174 #define G4X_ELDV_DEVCTG (1 << 14) 8175 #define G4X_ELD_ADDR_MASK (0xf << 5) 8176 #define G4X_ELD_ACK (1 << 4) 8177 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) 8178 8179 #define _IBX_HDMIW_HDMIEDID_A 0xE2050 8180 #define _IBX_HDMIW_HDMIEDID_B 0xE2150 8181 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ 8182 _IBX_HDMIW_HDMIEDID_B) 8183 #define _IBX_AUD_CNTL_ST_A 0xE20B4 8184 #define _IBX_AUD_CNTL_ST_B 0xE21B4 8185 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ 8186 _IBX_AUD_CNTL_ST_B) 8187 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 8188 #define IBX_ELD_ADDRESS_MASK (0x1f << 5) 8189 #define IBX_ELD_ACK (1 << 4) 8190 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) 8191 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 8192 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 8193 8194 #define _CPT_HDMIW_HDMIEDID_A 0xE5050 8195 #define _CPT_HDMIW_HDMIEDID_B 0xE5150 8196 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) 8197 #define _CPT_AUD_CNTL_ST_A 0xE50B4 8198 #define _CPT_AUD_CNTL_ST_B 0xE51B4 8199 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) 8200 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) 8201 8202 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 8203 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 8204 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) 8205 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 8206 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 8207 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) 8208 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) 8209 8210 /* These are the 4 32-bit write offset registers for each stream 8211 * output buffer. It determines the offset from the 8212 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 8213 */ 8214 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) 8215 8216 #define _IBX_AUD_CONFIG_A 0xe2000 8217 #define _IBX_AUD_CONFIG_B 0xe2100 8218 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) 8219 #define _CPT_AUD_CONFIG_A 0xe5000 8220 #define _CPT_AUD_CONFIG_B 0xe5100 8221 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) 8222 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 8223 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 8224 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) 8225 8226 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 8227 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 8228 #define AUD_CONFIG_UPPER_N_SHIFT 20 8229 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 8230 #define AUD_CONFIG_LOWER_N_SHIFT 4 8231 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 8232 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) 8233 #define AUD_CONFIG_N(n) \ 8234 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ 8235 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) 8236 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 8237 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 8238 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 8239 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 8240 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 8241 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 8242 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 8243 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 8244 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 8245 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 8246 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 8247 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 8248 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 8249 8250 /* HSW Audio */ 8251 #define _HSW_AUD_CONFIG_A 0x65000 8252 #define _HSW_AUD_CONFIG_B 0x65100 8253 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) 8254 8255 #define _HSW_AUD_MISC_CTRL_A 0x65010 8256 #define _HSW_AUD_MISC_CTRL_B 0x65110 8257 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) 8258 8259 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 8260 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 8261 #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) 8262 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) 8263 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) 8264 #define AUD_CONFIG_M_MASK 0xfffff 8265 8266 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 8267 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 8268 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) 8269 8270 /* Audio Digital Converter */ 8271 #define _HSW_AUD_DIG_CNVT_1 0x65080 8272 #define _HSW_AUD_DIG_CNVT_2 0x65180 8273 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) 8274 #define DIP_PORT_SEL_MASK 0x3 8275 8276 #define _HSW_AUD_EDID_DATA_A 0x65050 8277 #define _HSW_AUD_EDID_DATA_B 0x65150 8278 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) 8279 8280 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) 8281 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) 8282 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 8283 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 8284 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 8285 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 8286 8287 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) 8288 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 8289 8290 /* HSW Power Wells */ 8291 #define _HSW_PWR_WELL_CTL1 0x45400 8292 #define _HSW_PWR_WELL_CTL2 0x45404 8293 #define _HSW_PWR_WELL_CTL3 0x45408 8294 #define _HSW_PWR_WELL_CTL4 0x4540C 8295 8296 /* 8297 * Each power well control register contains up to 16 (request, status) HW 8298 * flag tuples. The register index and HW flag shift is determined by the 8299 * power well ID (see i915_power_well_id). There are 4 possible sources of 8300 * power well requests each source having its own set of control registers: 8301 * BIOS, DRIVER, KVMR, DEBUG. 8302 */ 8303 #define _HSW_PW_REG_IDX(pw) ((pw) >> 4) 8304 #define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2) 8305 /* TODO: Add all PWR_WELL_CTL registers below for new platforms */ 8306 #define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8307 _HSW_PWR_WELL_CTL1)) 8308 #define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8309 _HSW_PWR_WELL_CTL2)) 8310 #define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3) 8311 #define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8312 _HSW_PWR_WELL_CTL4)) 8313 8314 #define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1)) 8315 #define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw)) 8316 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) 8317 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) 8318 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) 8319 #define HSW_PWR_WELL_FORCE_ON (1<<19) 8320 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) 8321 8322 /* SKL Fuse Status */ 8323 enum skl_power_gate { 8324 SKL_PG0, 8325 SKL_PG1, 8326 SKL_PG2, 8327 }; 8328 8329 #define SKL_FUSE_STATUS _MMIO(0x42000) 8330 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31) 8331 /* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */ 8332 #define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1) 8333 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg))) 8334 8335 /* Per-pipe DDI Function Control */ 8336 #define _TRANS_DDI_FUNC_CTL_A 0x60400 8337 #define _TRANS_DDI_FUNC_CTL_B 0x61400 8338 #define _TRANS_DDI_FUNC_CTL_C 0x62400 8339 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 8340 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) 8341 8342 #define TRANS_DDI_FUNC_ENABLE (1<<31) 8343 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 8344 #define TRANS_DDI_PORT_MASK (7<<28) 8345 #define TRANS_DDI_PORT_SHIFT 28 8346 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) 8347 #define TRANS_DDI_PORT_NONE (0<<28) 8348 #define TRANS_DDI_MODE_SELECT_MASK (7<<24) 8349 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) 8350 #define TRANS_DDI_MODE_SELECT_DVI (1<<24) 8351 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) 8352 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) 8353 #define TRANS_DDI_MODE_SELECT_FDI (4<<24) 8354 #define TRANS_DDI_BPC_MASK (7<<20) 8355 #define TRANS_DDI_BPC_8 (0<<20) 8356 #define TRANS_DDI_BPC_10 (1<<20) 8357 #define TRANS_DDI_BPC_6 (2<<20) 8358 #define TRANS_DDI_BPC_12 (3<<20) 8359 #define TRANS_DDI_PVSYNC (1<<17) 8360 #define TRANS_DDI_PHSYNC (1<<16) 8361 #define TRANS_DDI_EDP_INPUT_MASK (7<<12) 8362 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) 8363 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) 8364 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) 8365 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) 8366 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) 8367 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7) 8368 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6) 8369 #define TRANS_DDI_BFI_ENABLE (1<<4) 8370 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4) 8371 #define TRANS_DDI_HDMI_SCRAMBLING (1<<0) 8372 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ 8373 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ 8374 | TRANS_DDI_HDMI_SCRAMBLING) 8375 8376 /* DisplayPort Transport Control */ 8377 #define _DP_TP_CTL_A 0x64040 8378 #define _DP_TP_CTL_B 0x64140 8379 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) 8380 #define DP_TP_CTL_ENABLE (1<<31) 8381 #define DP_TP_CTL_MODE_SST (0<<27) 8382 #define DP_TP_CTL_MODE_MST (1<<27) 8383 #define DP_TP_CTL_FORCE_ACT (1<<25) 8384 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) 8385 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) 8386 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) 8387 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) 8388 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) 8389 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) 8390 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) 8391 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) 8392 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) 8393 8394 /* DisplayPort Transport Status */ 8395 #define _DP_TP_STATUS_A 0x64044 8396 #define _DP_TP_STATUS_B 0x64144 8397 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) 8398 #define DP_TP_STATUS_IDLE_DONE (1<<25) 8399 #define DP_TP_STATUS_ACT_SENT (1<<24) 8400 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23) 8401 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) 8402 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 8403 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 8404 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 8405 8406 /* DDI Buffer Control */ 8407 #define _DDI_BUF_CTL_A 0x64000 8408 #define _DDI_BUF_CTL_B 0x64100 8409 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) 8410 #define DDI_BUF_CTL_ENABLE (1<<31) 8411 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 8412 #define DDI_BUF_EMP_MASK (0xf<<24) 8413 #define DDI_BUF_PORT_REVERSAL (1<<16) 8414 #define DDI_BUF_IS_IDLE (1<<7) 8415 #define DDI_A_4_LANES (1<<4) 8416 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 8417 #define DDI_PORT_WIDTH_MASK (7 << 1) 8418 #define DDI_PORT_WIDTH_SHIFT 1 8419 #define DDI_INIT_DISPLAY_DETECTED (1<<0) 8420 8421 /* DDI Buffer Translations */ 8422 #define _DDI_BUF_TRANS_A 0x64E00 8423 #define _DDI_BUF_TRANS_B 0x64E60 8424 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) 8425 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) 8426 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) 8427 8428 /* Sideband Interface (SBI) is programmed indirectly, via 8429 * SBI_ADDR, which contains the register offset; and SBI_DATA, 8430 * which contains the payload */ 8431 #define SBI_ADDR _MMIO(0xC6000) 8432 #define SBI_DATA _MMIO(0xC6004) 8433 #define SBI_CTL_STAT _MMIO(0xC6008) 8434 #define SBI_CTL_DEST_ICLK (0x0<<16) 8435 #define SBI_CTL_DEST_MPHY (0x1<<16) 8436 #define SBI_CTL_OP_IORD (0x2<<8) 8437 #define SBI_CTL_OP_IOWR (0x3<<8) 8438 #define SBI_CTL_OP_CRRD (0x6<<8) 8439 #define SBI_CTL_OP_CRWR (0x7<<8) 8440 #define SBI_RESPONSE_FAIL (0x1<<1) 8441 #define SBI_RESPONSE_SUCCESS (0x0<<1) 8442 #define SBI_BUSY (0x1<<0) 8443 #define SBI_READY (0x0<<0) 8444 8445 /* SBI offsets */ 8446 #define SBI_SSCDIVINTPHASE 0x0200 8447 #define SBI_SSCDIVINTPHASE6 0x0600 8448 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 8449 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1) 8450 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) 8451 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 8452 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8) 8453 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) 8454 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) 8455 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) 8456 #define SBI_SSCDITHPHASE 0x0204 8457 #define SBI_SSCCTL 0x020c 8458 #define SBI_SSCCTL6 0x060C 8459 #define SBI_SSCCTL_PATHALT (1<<3) 8460 #define SBI_SSCCTL_DISABLE (1<<0) 8461 #define SBI_SSCAUXDIV6 0x0610 8462 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 8463 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4) 8464 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) 8465 #define SBI_DBUFF0 0x2a00 8466 #define SBI_GEN0 0x1f00 8467 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) 8468 8469 /* LPT PIXCLK_GATE */ 8470 #define PIXCLK_GATE _MMIO(0xC6020) 8471 #define PIXCLK_GATE_UNGATE (1<<0) 8472 #define PIXCLK_GATE_GATE (0<<0) 8473 8474 /* SPLL */ 8475 #define SPLL_CTL _MMIO(0x46020) 8476 #define SPLL_PLL_ENABLE (1<<31) 8477 #define SPLL_PLL_SSC (1<<28) 8478 #define SPLL_PLL_NON_SSC (2<<28) 8479 #define SPLL_PLL_LCPLL (3<<28) 8480 #define SPLL_PLL_REF_MASK (3<<28) 8481 #define SPLL_PLL_FREQ_810MHz (0<<26) 8482 #define SPLL_PLL_FREQ_1350MHz (1<<26) 8483 #define SPLL_PLL_FREQ_2700MHz (2<<26) 8484 #define SPLL_PLL_FREQ_MASK (3<<26) 8485 8486 /* WRPLL */ 8487 #define _WRPLL_CTL1 0x46040 8488 #define _WRPLL_CTL2 0x46060 8489 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) 8490 #define WRPLL_PLL_ENABLE (1<<31) 8491 #define WRPLL_PLL_SSC (1<<28) 8492 #define WRPLL_PLL_NON_SSC (2<<28) 8493 #define WRPLL_PLL_LCPLL (3<<28) 8494 #define WRPLL_PLL_REF_MASK (3<<28) 8495 /* WRPLL divider programming */ 8496 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) 8497 #define WRPLL_DIVIDER_REF_MASK (0xff) 8498 #define WRPLL_DIVIDER_POST(x) ((x)<<8) 8499 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) 8500 #define WRPLL_DIVIDER_POST_SHIFT 8 8501 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) 8502 #define WRPLL_DIVIDER_FB_SHIFT 16 8503 #define WRPLL_DIVIDER_FB_MASK (0xff<<16) 8504 8505 /* Port clock selection */ 8506 #define _PORT_CLK_SEL_A 0x46100 8507 #define _PORT_CLK_SEL_B 0x46104 8508 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) 8509 #define PORT_CLK_SEL_LCPLL_2700 (0<<29) 8510 #define PORT_CLK_SEL_LCPLL_1350 (1<<29) 8511 #define PORT_CLK_SEL_LCPLL_810 (2<<29) 8512 #define PORT_CLK_SEL_SPLL (3<<29) 8513 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) 8514 #define PORT_CLK_SEL_WRPLL1 (4<<29) 8515 #define PORT_CLK_SEL_WRPLL2 (5<<29) 8516 #define PORT_CLK_SEL_NONE (7<<29) 8517 #define PORT_CLK_SEL_MASK (7<<29) 8518 8519 /* Transcoder clock selection */ 8520 #define _TRANS_CLK_SEL_A 0x46140 8521 #define _TRANS_CLK_SEL_B 0x46144 8522 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) 8523 /* For each transcoder, we need to select the corresponding port clock */ 8524 #define TRANS_CLK_SEL_DISABLED (0x0<<29) 8525 #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29) 8526 8527 #define CDCLK_FREQ _MMIO(0x46200) 8528 8529 #define _TRANSA_MSA_MISC 0x60410 8530 #define _TRANSB_MSA_MISC 0x61410 8531 #define _TRANSC_MSA_MISC 0x62410 8532 #define _TRANS_EDP_MSA_MISC 0x6f410 8533 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) 8534 8535 #define TRANS_MSA_SYNC_CLK (1<<0) 8536 #define TRANS_MSA_6_BPC (0<<5) 8537 #define TRANS_MSA_8_BPC (1<<5) 8538 #define TRANS_MSA_10_BPC (2<<5) 8539 #define TRANS_MSA_12_BPC (3<<5) 8540 #define TRANS_MSA_16_BPC (4<<5) 8541 8542 /* LCPLL Control */ 8543 #define LCPLL_CTL _MMIO(0x130040) 8544 #define LCPLL_PLL_DISABLE (1<<31) 8545 #define LCPLL_PLL_LOCK (1<<30) 8546 #define LCPLL_CLK_FREQ_MASK (3<<26) 8547 #define LCPLL_CLK_FREQ_450 (0<<26) 8548 #define LCPLL_CLK_FREQ_54O_BDW (1<<26) 8549 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) 8550 #define LCPLL_CLK_FREQ_675_BDW (3<<26) 8551 #define LCPLL_CD_CLOCK_DISABLE (1<<25) 8552 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24) 8553 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) 8554 #define LCPLL_POWER_DOWN_ALLOW (1<<22) 8555 #define LCPLL_CD_SOURCE_FCLK (1<<21) 8556 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) 8557 8558 /* 8559 * SKL Clocks 8560 */ 8561 8562 /* CDCLK_CTL */ 8563 #define CDCLK_CTL _MMIO(0x46000) 8564 #define CDCLK_FREQ_SEL_MASK (3<<26) 8565 #define CDCLK_FREQ_450_432 (0<<26) 8566 #define CDCLK_FREQ_540 (1<<26) 8567 #define CDCLK_FREQ_337_308 (2<<26) 8568 #define CDCLK_FREQ_675_617 (3<<26) 8569 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22) 8570 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22) 8571 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22) 8572 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22) 8573 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22) 8574 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20) 8575 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) 8576 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16) 8577 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 8578 8579 /* LCPLL_CTL */ 8580 #define LCPLL1_CTL _MMIO(0x46010) 8581 #define LCPLL2_CTL _MMIO(0x46014) 8582 #define LCPLL_PLL_ENABLE (1<<31) 8583 8584 /* DPLL control1 */ 8585 #define DPLL_CTRL1 _MMIO(0x6C058) 8586 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5)) 8587 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4)) 8588 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1)) 8589 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1) 8590 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1)) 8591 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6)) 8592 #define DPLL_CTRL1_LINK_RATE_2700 0 8593 #define DPLL_CTRL1_LINK_RATE_1350 1 8594 #define DPLL_CTRL1_LINK_RATE_810 2 8595 #define DPLL_CTRL1_LINK_RATE_1620 3 8596 #define DPLL_CTRL1_LINK_RATE_1080 4 8597 #define DPLL_CTRL1_LINK_RATE_2160 5 8598 8599 /* DPLL control2 */ 8600 #define DPLL_CTRL2 _MMIO(0x6C05C) 8601 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15)) 8602 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1)) 8603 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1) 8604 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1)) 8605 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3)) 8606 8607 /* DPLL Status */ 8608 #define DPLL_STATUS _MMIO(0x6C060) 8609 #define DPLL_LOCK(id) (1<<((id)*8)) 8610 8611 /* DPLL cfg */ 8612 #define _DPLL1_CFGCR1 0x6C040 8613 #define _DPLL2_CFGCR1 0x6C048 8614 #define _DPLL3_CFGCR1 0x6C050 8615 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31) 8616 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9) 8617 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9) 8618 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 8619 8620 #define _DPLL1_CFGCR2 0x6C044 8621 #define _DPLL2_CFGCR2 0x6C04C 8622 #define _DPLL3_CFGCR2 0x6C054 8623 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8) 8624 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8) 8625 #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7) 8626 #define DPLL_CFGCR2_KDIV_MASK (3<<5) 8627 #define DPLL_CFGCR2_KDIV(x) ((x)<<5) 8628 #define DPLL_CFGCR2_KDIV_5 (0<<5) 8629 #define DPLL_CFGCR2_KDIV_2 (1<<5) 8630 #define DPLL_CFGCR2_KDIV_3 (2<<5) 8631 #define DPLL_CFGCR2_KDIV_1 (3<<5) 8632 #define DPLL_CFGCR2_PDIV_MASK (7<<2) 8633 #define DPLL_CFGCR2_PDIV(x) ((x)<<2) 8634 #define DPLL_CFGCR2_PDIV_1 (0<<2) 8635 #define DPLL_CFGCR2_PDIV_2 (1<<2) 8636 #define DPLL_CFGCR2_PDIV_3 (2<<2) 8637 #define DPLL_CFGCR2_PDIV_7 (4<<2) 8638 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 8639 8640 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) 8641 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) 8642 8643 /* 8644 * CNL Clocks 8645 */ 8646 #define DPCLKA_CFGCR0 _MMIO(0x6C200) 8647 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10)) 8648 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2)) 8649 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2) 8650 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2)) 8651 8652 /* CNL PLL */ 8653 #define DPLL0_ENABLE 0x46010 8654 #define DPLL1_ENABLE 0x46014 8655 #define PLL_ENABLE (1 << 31) 8656 #define PLL_LOCK (1 << 30) 8657 #define PLL_POWER_ENABLE (1 << 27) 8658 #define PLL_POWER_STATE (1 << 26) 8659 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE) 8660 8661 #define _CNL_DPLL0_CFGCR0 0x6C000 8662 #define _CNL_DPLL1_CFGCR0 0x6C080 8663 #define DPLL_CFGCR0_HDMI_MODE (1 << 30) 8664 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29) 8665 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25) 8666 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25) 8667 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25) 8668 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25) 8669 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25) 8670 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25) 8671 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25) 8672 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25) 8673 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25) 8674 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10) 8675 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10) 8676 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10) 8677 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff) 8678 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0) 8679 8680 #define _CNL_DPLL0_CFGCR1 0x6C004 8681 #define _CNL_DPLL1_CFGCR1 0x6C084 8682 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10) 8683 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10) 8684 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10) 8685 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9) 8686 #define DPLL_CFGCR1_KDIV_MASK (7 << 6) 8687 #define DPLL_CFGCR1_KDIV(x) ((x) << 6) 8688 #define DPLL_CFGCR1_KDIV_1 (1 << 6) 8689 #define DPLL_CFGCR1_KDIV_2 (2 << 6) 8690 #define DPLL_CFGCR1_KDIV_4 (4 << 6) 8691 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2) 8692 #define DPLL_CFGCR1_PDIV(x) ((x) << 2) 8693 #define DPLL_CFGCR1_PDIV_2 (1 << 2) 8694 #define DPLL_CFGCR1_PDIV_3 (2 << 2) 8695 #define DPLL_CFGCR1_PDIV_5 (4 << 2) 8696 #define DPLL_CFGCR1_PDIV_7 (8 << 2) 8697 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0) 8698 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1) 8699 8700 /* BXT display engine PLL */ 8701 #define BXT_DE_PLL_CTL _MMIO(0x6d000) 8702 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 8703 #define BXT_DE_PLL_RATIO_MASK 0xff 8704 8705 #define BXT_DE_PLL_ENABLE _MMIO(0x46070) 8706 #define BXT_DE_PLL_PLL_ENABLE (1 << 31) 8707 #define BXT_DE_PLL_LOCK (1 << 30) 8708 #define CNL_CDCLK_PLL_RATIO(x) (x) 8709 #define CNL_CDCLK_PLL_RATIO_MASK 0xff 8710 8711 /* GEN9 DC */ 8712 #define DC_STATE_EN _MMIO(0x45504) 8713 #define DC_STATE_DISABLE 0 8714 #define DC_STATE_EN_UPTO_DC5 (1<<0) 8715 #define DC_STATE_EN_DC9 (1<<3) 8716 #define DC_STATE_EN_UPTO_DC6 (2<<0) 8717 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 8718 8719 #define DC_STATE_DEBUG _MMIO(0x45520) 8720 #define DC_STATE_DEBUG_MASK_CORES (1<<0) 8721 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1) 8722 8723 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 8724 * since on HSW we can't write to it using I915_WRITE. */ 8725 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 8726 #define D_COMP_BDW _MMIO(0x138144) 8727 #define D_COMP_RCOMP_IN_PROGRESS (1<<9) 8728 #define D_COMP_COMP_FORCE (1<<8) 8729 #define D_COMP_COMP_DISABLE (1<<0) 8730 8731 /* Pipe WM_LINETIME - watermark line time */ 8732 #define _PIPE_WM_LINETIME_A 0x45270 8733 #define _PIPE_WM_LINETIME_B 0x45274 8734 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) 8735 #define PIPE_WM_LINETIME_MASK (0x1ff) 8736 #define PIPE_WM_LINETIME_TIME(x) ((x)) 8737 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) 8738 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) 8739 8740 /* SFUSE_STRAP */ 8741 #define SFUSE_STRAP _MMIO(0xc2014) 8742 #define SFUSE_STRAP_FUSE_LOCK (1<<13) 8743 #define SFUSE_STRAP_RAW_FREQUENCY (1<<8) 8744 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) 8745 #define SFUSE_STRAP_CRT_DISABLED (1<<6) 8746 #define SFUSE_STRAP_DDIB_DETECTED (1<<2) 8747 #define SFUSE_STRAP_DDIC_DETECTED (1<<1) 8748 #define SFUSE_STRAP_DDID_DETECTED (1<<0) 8749 8750 #define WM_MISC _MMIO(0x45260) 8751 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 8752 8753 #define WM_DBG _MMIO(0x45280) 8754 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) 8755 #define WM_DBG_DISALLOW_MAXFIFO (1<<1) 8756 #define WM_DBG_DISALLOW_SPRITE (1<<2) 8757 8758 /* pipe CSC */ 8759 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 8760 #define _PIPE_A_CSC_COEFF_BY 0x49014 8761 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 8762 #define _PIPE_A_CSC_COEFF_BU 0x4901c 8763 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 8764 #define _PIPE_A_CSC_COEFF_BV 0x49024 8765 #define _PIPE_A_CSC_MODE 0x49028 8766 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) 8767 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) 8768 #define CSC_MODE_YUV_TO_RGB (1 << 0) 8769 #define _PIPE_A_CSC_PREOFF_HI 0x49030 8770 #define _PIPE_A_CSC_PREOFF_ME 0x49034 8771 #define _PIPE_A_CSC_PREOFF_LO 0x49038 8772 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 8773 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 8774 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 8775 8776 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 8777 #define _PIPE_B_CSC_COEFF_BY 0x49114 8778 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 8779 #define _PIPE_B_CSC_COEFF_BU 0x4911c 8780 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 8781 #define _PIPE_B_CSC_COEFF_BV 0x49124 8782 #define _PIPE_B_CSC_MODE 0x49128 8783 #define _PIPE_B_CSC_PREOFF_HI 0x49130 8784 #define _PIPE_B_CSC_PREOFF_ME 0x49134 8785 #define _PIPE_B_CSC_PREOFF_LO 0x49138 8786 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 8787 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 8788 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 8789 8790 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 8791 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 8792 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 8793 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 8794 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 8795 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 8796 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 8797 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 8798 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 8799 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 8800 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 8801 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 8802 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 8803 8804 /* pipe degamma/gamma LUTs on IVB+ */ 8805 #define _PAL_PREC_INDEX_A 0x4A400 8806 #define _PAL_PREC_INDEX_B 0x4AC00 8807 #define _PAL_PREC_INDEX_C 0x4B400 8808 #define PAL_PREC_10_12_BIT (0 << 31) 8809 #define PAL_PREC_SPLIT_MODE (1 << 31) 8810 #define PAL_PREC_AUTO_INCREMENT (1 << 15) 8811 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) 8812 #define _PAL_PREC_DATA_A 0x4A404 8813 #define _PAL_PREC_DATA_B 0x4AC04 8814 #define _PAL_PREC_DATA_C 0x4B404 8815 #define _PAL_PREC_GC_MAX_A 0x4A410 8816 #define _PAL_PREC_GC_MAX_B 0x4AC10 8817 #define _PAL_PREC_GC_MAX_C 0x4B410 8818 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 8819 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 8820 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 8821 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 8822 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 8823 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 8824 8825 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) 8826 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) 8827 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) 8828 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) 8829 8830 #define _PRE_CSC_GAMC_INDEX_A 0x4A484 8831 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84 8832 #define _PRE_CSC_GAMC_INDEX_C 0x4B484 8833 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) 8834 #define _PRE_CSC_GAMC_DATA_A 0x4A488 8835 #define _PRE_CSC_GAMC_DATA_B 0x4AC88 8836 #define _PRE_CSC_GAMC_DATA_C 0x4B488 8837 8838 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) 8839 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) 8840 8841 /* pipe CSC & degamma/gamma LUTs on CHV */ 8842 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) 8843 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) 8844 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) 8845 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) 8846 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) 8847 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) 8848 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) 8849 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) 8850 #define CGM_PIPE_MODE_GAMMA (1 << 2) 8851 #define CGM_PIPE_MODE_CSC (1 << 1) 8852 #define CGM_PIPE_MODE_DEGAMMA (1 << 0) 8853 8854 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) 8855 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) 8856 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) 8857 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) 8858 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) 8859 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) 8860 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) 8861 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) 8862 8863 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) 8864 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) 8865 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) 8866 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) 8867 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) 8868 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) 8869 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) 8870 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) 8871 8872 /* MIPI DSI registers */ 8873 8874 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ 8875 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) 8876 8877 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) 8878 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF 8879 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) 8880 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF 8881 8882 /* Gen4+ Timestamp and Pipe Frame time stamp registers */ 8883 #define GEN4_TIMESTAMP _MMIO(0x2358) 8884 #define ILK_TIMESTAMP_HI _MMIO(0x70070) 8885 #define IVB_TIMESTAMP_CTR _MMIO(0x44070) 8886 8887 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074) 8888 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0 8889 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff 8890 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12 8891 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12) 8892 8893 #define _PIPE_FRMTMSTMP_A 0x70048 8894 #define PIPE_FRMTMSTMP(pipe) \ 8895 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A) 8896 8897 /* BXT MIPI clock controls */ 8898 #define BXT_MAX_VAR_OUTPUT_KHZ 39500 8899 8900 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) 8901 #define BXT_MIPI1_DIV_SHIFT 26 8902 #define BXT_MIPI2_DIV_SHIFT 10 8903 #define BXT_MIPI_DIV_SHIFT(port) \ 8904 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ 8905 BXT_MIPI2_DIV_SHIFT) 8906 8907 /* TX control divider to select actual TX clock output from (8x/var) */ 8908 #define BXT_MIPI1_TX_ESCLK_SHIFT 26 8909 #define BXT_MIPI2_TX_ESCLK_SHIFT 10 8910 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ 8911 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ 8912 BXT_MIPI2_TX_ESCLK_SHIFT) 8913 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) 8914 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) 8915 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ 8916 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ 8917 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) 8918 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ 8919 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) 8920 /* RX upper control divider to select actual RX clock output from 8x */ 8921 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 8922 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 8923 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ 8924 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ 8925 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) 8926 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) 8927 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) 8928 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ 8929 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ 8930 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) 8931 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ 8932 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) 8933 /* 8/3X divider to select the actual 8/3X clock output from 8x */ 8934 #define BXT_MIPI1_8X_BY3_SHIFT 19 8935 #define BXT_MIPI2_8X_BY3_SHIFT 3 8936 #define BXT_MIPI_8X_BY3_SHIFT(port) \ 8937 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ 8938 BXT_MIPI2_8X_BY3_SHIFT) 8939 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) 8940 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) 8941 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ 8942 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ 8943 BXT_MIPI2_8X_BY3_DIVIDER_MASK) 8944 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ 8945 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) 8946 /* RX lower control divider to select actual RX clock output from 8x */ 8947 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 8948 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 8949 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ 8950 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ 8951 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) 8952 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) 8953 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) 8954 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ 8955 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ 8956 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) 8957 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ 8958 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) 8959 8960 #define RX_DIVIDER_BIT_1_2 0x3 8961 #define RX_DIVIDER_BIT_3_4 0xC 8962 8963 /* BXT MIPI mode configure */ 8964 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 8965 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 8966 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ 8967 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) 8968 8969 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC 8970 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC 8971 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ 8972 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) 8973 8974 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 8975 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 8976 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ 8977 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) 8978 8979 #define BXT_DSI_PLL_CTL _MMIO(0x161000) 8980 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 8981 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 8982 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 8983 #define BXT_DSIC_16X_BY1 (0 << 10) 8984 #define BXT_DSIC_16X_BY2 (1 << 10) 8985 #define BXT_DSIC_16X_BY3 (2 << 10) 8986 #define BXT_DSIC_16X_BY4 (3 << 10) 8987 #define BXT_DSIC_16X_MASK (3 << 10) 8988 #define BXT_DSIA_16X_BY1 (0 << 8) 8989 #define BXT_DSIA_16X_BY2 (1 << 8) 8990 #define BXT_DSIA_16X_BY3 (2 << 8) 8991 #define BXT_DSIA_16X_BY4 (3 << 8) 8992 #define BXT_DSIA_16X_MASK (3 << 8) 8993 #define BXT_DSI_FREQ_SEL_SHIFT 8 8994 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) 8995 8996 #define BXT_DSI_PLL_RATIO_MAX 0x7D 8997 #define BXT_DSI_PLL_RATIO_MIN 0x22 8998 #define GLK_DSI_PLL_RATIO_MAX 0x6F 8999 #define GLK_DSI_PLL_RATIO_MIN 0x22 9000 #define BXT_DSI_PLL_RATIO_MASK 0xFF 9001 #define BXT_REF_CLOCK_KHZ 19200 9002 9003 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) 9004 #define BXT_DSI_PLL_DO_ENABLE (1 << 31) 9005 #define BXT_DSI_PLL_LOCKED (1 << 30) 9006 9007 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 9008 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 9009 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 9010 9011 /* BXT port control */ 9012 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 9013 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 9014 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) 9015 9016 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) 9017 #define STAP_SELECT (1 << 0) 9018 9019 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) 9020 #define HS_IO_CTRL_SELECT (1 << 0) 9021 9022 #define DPI_ENABLE (1 << 31) /* A + C */ 9023 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 9024 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 9025 #define DUAL_LINK_MODE_SHIFT 26 9026 #define DUAL_LINK_MODE_MASK (1 << 26) 9027 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 9028 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 9029 #define DITHERING_ENABLE (1 << 25) /* A + C */ 9030 #define FLOPPED_HSTX (1 << 23) 9031 #define DE_INVERT (1 << 19) /* XXX */ 9032 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 9033 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 9034 #define AFE_LATCHOUT (1 << 17) 9035 #define LP_OUTPUT_HOLD (1 << 16) 9036 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 9037 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 9038 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 9039 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 9040 #define CSB_SHIFT 9 9041 #define CSB_MASK (3 << 9) 9042 #define CSB_20MHZ (0 << 9) 9043 #define CSB_10MHZ (1 << 9) 9044 #define CSB_40MHZ (2 << 9) 9045 #define BANDGAP_MASK (1 << 8) 9046 #define BANDGAP_PNW_CIRCUIT (0 << 8) 9047 #define BANDGAP_LNC_CIRCUIT (1 << 8) 9048 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 9049 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 9050 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 9051 #define TEARING_EFFECT_SHIFT 2 /* A + C */ 9052 #define TEARING_EFFECT_MASK (3 << 2) 9053 #define TEARING_EFFECT_OFF (0 << 2) 9054 #define TEARING_EFFECT_DSI (1 << 2) 9055 #define TEARING_EFFECT_GPIO (2 << 2) 9056 #define LANE_CONFIGURATION_SHIFT 0 9057 #define LANE_CONFIGURATION_MASK (3 << 0) 9058 #define LANE_CONFIGURATION_4LANE (0 << 0) 9059 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 9060 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 9061 9062 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 9063 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 9064 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 9065 #define TEARING_EFFECT_DELAY_SHIFT 0 9066 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 9067 9068 /* XXX: all bits reserved */ 9069 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 9070 9071 /* MIPI DSI Controller and D-PHY registers */ 9072 9073 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 9074 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 9075 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) 9076 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 9077 #define ULPS_STATE_MASK (3 << 1) 9078 #define ULPS_STATE_ENTER (2 << 1) 9079 #define ULPS_STATE_EXIT (1 << 1) 9080 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 9081 #define DEVICE_READY (1 << 0) 9082 9083 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 9084 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 9085 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) 9086 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 9087 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 9088 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) 9089 #define TEARING_EFFECT (1 << 31) 9090 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 9091 #define GEN_READ_DATA_AVAIL (1 << 29) 9092 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 9093 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 9094 #define RX_PROT_VIOLATION (1 << 26) 9095 #define RX_INVALID_TX_LENGTH (1 << 25) 9096 #define ACK_WITH_NO_ERROR (1 << 24) 9097 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 9098 #define LP_RX_TIMEOUT (1 << 22) 9099 #define HS_TX_TIMEOUT (1 << 21) 9100 #define DPI_FIFO_UNDERRUN (1 << 20) 9101 #define LOW_CONTENTION (1 << 19) 9102 #define HIGH_CONTENTION (1 << 18) 9103 #define TXDSI_VC_ID_INVALID (1 << 17) 9104 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 9105 #define TXCHECKSUM_ERROR (1 << 15) 9106 #define TXECC_MULTIBIT_ERROR (1 << 14) 9107 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 9108 #define TXFALSE_CONTROL_ERROR (1 << 12) 9109 #define RXDSI_VC_ID_INVALID (1 << 11) 9110 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 9111 #define RXCHECKSUM_ERROR (1 << 9) 9112 #define RXECC_MULTIBIT_ERROR (1 << 8) 9113 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 9114 #define RXFALSE_CONTROL_ERROR (1 << 6) 9115 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 9116 #define RX_LP_TX_SYNC_ERROR (1 << 4) 9117 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 9118 #define RXEOT_SYNC_ERROR (1 << 2) 9119 #define RXSOT_SYNC_ERROR (1 << 1) 9120 #define RXSOT_ERROR (1 << 0) 9121 9122 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 9123 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 9124 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) 9125 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 9126 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 9127 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 9128 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 9129 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 9130 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 9131 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 9132 #define VID_MODE_FORMAT_MASK (0xf << 7) 9133 #define VID_MODE_NOT_SUPPORTED (0 << 7) 9134 #define VID_MODE_FORMAT_RGB565 (1 << 7) 9135 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) 9136 #define VID_MODE_FORMAT_RGB666 (3 << 7) 9137 #define VID_MODE_FORMAT_RGB888 (4 << 7) 9138 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 9139 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 9140 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 9141 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 9142 #define DATA_LANES_PRG_REG_SHIFT 0 9143 #define DATA_LANES_PRG_REG_MASK (7 << 0) 9144 9145 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 9146 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 9147 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) 9148 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 9149 9150 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 9151 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 9152 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) 9153 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 9154 9155 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 9156 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 9157 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 9158 #define TURN_AROUND_TIMEOUT_MASK 0x3f 9159 9160 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 9161 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 9162 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 9163 #define DEVICE_RESET_TIMER_MASK 0xffff 9164 9165 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 9166 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 9167 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) 9168 #define VERTICAL_ADDRESS_SHIFT 16 9169 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 9170 #define HORIZONTAL_ADDRESS_SHIFT 0 9171 #define HORIZONTAL_ADDRESS_MASK 0xffff 9172 9173 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 9174 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 9175 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 9176 #define DBI_FIFO_EMPTY_HALF (0 << 0) 9177 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 9178 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 9179 9180 /* regs below are bits 15:0 */ 9181 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 9182 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 9183 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 9184 9185 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 9186 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 9187 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) 9188 9189 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 9190 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 9191 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) 9192 9193 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 9194 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 9195 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 9196 9197 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 9198 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 9199 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 9200 9201 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 9202 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 9203 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) 9204 9205 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 9206 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 9207 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) 9208 9209 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 9210 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 9211 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 9212 9213 /* regs above are bits 15:0 */ 9214 9215 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 9216 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 9217 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) 9218 #define DPI_LP_MODE (1 << 6) 9219 #define BACKLIGHT_OFF (1 << 5) 9220 #define BACKLIGHT_ON (1 << 4) 9221 #define COLOR_MODE_OFF (1 << 3) 9222 #define COLOR_MODE_ON (1 << 2) 9223 #define TURN_ON (1 << 1) 9224 #define SHUTDOWN (1 << 0) 9225 9226 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 9227 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 9228 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) 9229 #define COMMAND_BYTE_SHIFT 0 9230 #define COMMAND_BYTE_MASK (0x3f << 0) 9231 9232 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 9233 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 9234 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) 9235 #define MASTER_INIT_TIMER_SHIFT 0 9236 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 9237 9238 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 9239 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 9240 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ 9241 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 9242 #define MAX_RETURN_PKT_SIZE_SHIFT 0 9243 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 9244 9245 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 9246 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 9247 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 9248 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 9249 #define DISABLE_VIDEO_BTA (1 << 3) 9250 #define IP_TG_CONFIG (1 << 2) 9251 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 9252 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 9253 #define VIDEO_MODE_BURST (3 << 0) 9254 9255 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 9256 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 9257 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) 9258 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) 9259 #define BXT_DPHY_DEFEATURE_EN (1 << 8) 9260 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 9261 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 9262 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 9263 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 9264 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 9265 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 9266 #define CLOCKSTOP (1 << 1) 9267 #define EOT_DISABLE (1 << 0) 9268 9269 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 9270 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 9271 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) 9272 #define LP_BYTECLK_SHIFT 0 9273 #define LP_BYTECLK_MASK (0xffff << 0) 9274 9275 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) 9276 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) 9277 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) 9278 9279 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) 9280 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) 9281 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) 9282 9283 /* bits 31:0 */ 9284 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 9285 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 9286 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) 9287 9288 /* bits 31:0 */ 9289 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 9290 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 9291 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) 9292 9293 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 9294 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 9295 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) 9296 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 9297 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 9298 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) 9299 #define LONG_PACKET_WORD_COUNT_SHIFT 8 9300 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 9301 #define SHORT_PACKET_PARAM_SHIFT 8 9302 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 9303 #define VIRTUAL_CHANNEL_SHIFT 6 9304 #define VIRTUAL_CHANNEL_MASK (3 << 6) 9305 #define DATA_TYPE_SHIFT 0 9306 #define DATA_TYPE_MASK (0x3f << 0) 9307 /* data type values, see include/video/mipi_display.h */ 9308 9309 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 9310 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 9311 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) 9312 #define DPI_FIFO_EMPTY (1 << 28) 9313 #define DBI_FIFO_EMPTY (1 << 27) 9314 #define LP_CTRL_FIFO_EMPTY (1 << 26) 9315 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 9316 #define LP_CTRL_FIFO_FULL (1 << 24) 9317 #define HS_CTRL_FIFO_EMPTY (1 << 18) 9318 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 9319 #define HS_CTRL_FIFO_FULL (1 << 16) 9320 #define LP_DATA_FIFO_EMPTY (1 << 10) 9321 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 9322 #define LP_DATA_FIFO_FULL (1 << 8) 9323 #define HS_DATA_FIFO_EMPTY (1 << 2) 9324 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 9325 #define HS_DATA_FIFO_FULL (1 << 0) 9326 9327 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 9328 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 9329 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 9330 #define DBI_HS_LP_MODE_MASK (1 << 0) 9331 #define DBI_LP_MODE (1 << 0) 9332 #define DBI_HS_MODE (0 << 0) 9333 9334 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 9335 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 9336 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) 9337 #define EXIT_ZERO_COUNT_SHIFT 24 9338 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 9339 #define TRAIL_COUNT_SHIFT 16 9340 #define TRAIL_COUNT_MASK (0x1f << 16) 9341 #define CLK_ZERO_COUNT_SHIFT 8 9342 #define CLK_ZERO_COUNT_MASK (0xff << 8) 9343 #define PREPARE_COUNT_SHIFT 0 9344 #define PREPARE_COUNT_MASK (0x3f << 0) 9345 9346 /* bits 31:0 */ 9347 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 9348 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 9349 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) 9350 9351 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) 9352 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) 9353 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 9354 #define LP_HS_SSW_CNT_SHIFT 16 9355 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 9356 #define HS_LP_PWR_SW_CNT_SHIFT 0 9357 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 9358 9359 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 9360 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 9361 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 9362 #define STOP_STATE_STALL_COUNTER_SHIFT 0 9363 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 9364 9365 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 9366 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 9367 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 9368 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 9369 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 9370 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) 9371 #define RX_CONTENTION_DETECTED (1 << 0) 9372 9373 /* XXX: only pipe A ?!? */ 9374 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 9375 #define DBI_TYPEC_ENABLE (1 << 31) 9376 #define DBI_TYPEC_WIP (1 << 30) 9377 #define DBI_TYPEC_OPTION_SHIFT 28 9378 #define DBI_TYPEC_OPTION_MASK (3 << 28) 9379 #define DBI_TYPEC_FREQ_SHIFT 24 9380 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 9381 #define DBI_TYPEC_OVERRIDE (1 << 8) 9382 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 9383 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 9384 9385 9386 /* MIPI adapter registers */ 9387 9388 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 9389 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 9390 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) 9391 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 9392 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 9393 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 9394 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 9395 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 9396 #define READ_REQUEST_PRIORITY_SHIFT 3 9397 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 9398 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 9399 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 9400 #define RGB_FLIP_TO_BGR (1 << 2) 9401 9402 #define BXT_PIPE_SELECT_SHIFT 7 9403 #define BXT_PIPE_SELECT_MASK (7 << 7) 9404 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) 9405 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ 9406 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ 9407 #define GLK_MIPIIO_RESET_RELEASED (1 << 28) 9408 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ 9409 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ 9410 #define GLK_LP_WAKE (1 << 22) 9411 #define GLK_LP11_LOW_PWR_MODE (1 << 21) 9412 #define GLK_LP00_LOW_PWR_MODE (1 << 20) 9413 #define GLK_FIREWALL_ENABLE (1 << 16) 9414 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) 9415 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 9416 #define BXT_DSC_ENABLE (1 << 3) 9417 #define BXT_RGB_FLIP (1 << 2) 9418 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ 9419 #define GLK_MIPIIO_ENABLE (1 << 0) 9420 9421 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 9422 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 9423 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) 9424 #define DATA_MEM_ADDRESS_SHIFT 5 9425 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 9426 #define DATA_VALID (1 << 0) 9427 9428 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 9429 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 9430 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) 9431 #define DATA_LENGTH_SHIFT 0 9432 #define DATA_LENGTH_MASK (0xfffff << 0) 9433 9434 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 9435 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 9436 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 9437 #define COMMAND_MEM_ADDRESS_SHIFT 5 9438 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 9439 #define AUTO_PWG_ENABLE (1 << 2) 9440 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 9441 #define COMMAND_VALID (1 << 0) 9442 9443 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 9444 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 9445 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) 9446 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 9447 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 9448 9449 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 9450 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 9451 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ 9452 9453 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 9454 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 9455 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 9456 #define READ_DATA_VALID(n) (1 << (n)) 9457 9458 /* For UMS only (deprecated): */ 9459 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 9460 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 9461 9462 /* MOCS (Memory Object Control State) registers */ 9463 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 9464 9465 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ 9466 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ 9467 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ 9468 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ 9469 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ 9470 9471 /* gamt regs */ 9472 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 9473 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 9474 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 9475 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 9476 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 9477 9478 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 9479 #define MMCD_PCLA (1 << 31) 9480 #define MMCD_HOTSPOT_EN (1 << 27) 9481 9482 #endif /* _I915_REG_H_ */ 9483