1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) 29 #define _PLANE(plane, a, b) _PIPE(plane, a, b) 30 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a))) 31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) 32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \ 33 (pipe) == PIPE_B ? (b) : (c)) 34 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \ 35 (port) == PORT_B ? (b) : (c)) 36 37 #define _MASKED_FIELD(mask, value) ({ \ 38 if (__builtin_constant_p(mask)) \ 39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 40 if (__builtin_constant_p(value)) \ 41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 43 BUILD_BUG_ON_MSG((value) & ~(mask), \ 44 "Incorrect value for mask"); \ 45 (mask) << 16 | (value); }) 46 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 47 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 48 49 50 51 /* PCI config space */ 52 53 #define HPLLCC 0xc0 /* 85x only */ 54 #define GC_CLOCK_CONTROL_MASK (0x7 << 0) 55 #define GC_CLOCK_133_200 (0 << 0) 56 #define GC_CLOCK_100_200 (1 << 0) 57 #define GC_CLOCK_100_133 (2 << 0) 58 #define GC_CLOCK_133_266 (3 << 0) 59 #define GC_CLOCK_133_200_2 (4 << 0) 60 #define GC_CLOCK_133_266_2 (5 << 0) 61 #define GC_CLOCK_166_266 (6 << 0) 62 #define GC_CLOCK_166_250 (7 << 0) 63 64 #define GCFGC2 0xda 65 #define GCFGC 0xf0 /* 915+ only */ 66 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 67 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 68 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) 69 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 70 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 71 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 72 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 73 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 74 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 75 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 76 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 77 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 78 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 79 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 80 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 81 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 82 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 83 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 84 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 85 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 86 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 87 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 88 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 89 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 90 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 91 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 92 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 93 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 94 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 95 #define GCDGMBUS 0xcc 96 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 97 98 99 /* Graphics reset regs */ 100 #define I915_GDRST 0xc0 /* PCI config register */ 101 #define GRDOM_FULL (0<<2) 102 #define GRDOM_RENDER (1<<2) 103 #define GRDOM_MEDIA (3<<2) 104 #define GRDOM_MASK (3<<2) 105 #define GRDOM_RESET_STATUS (1<<1) 106 #define GRDOM_RESET_ENABLE (1<<0) 107 108 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */ 109 #define ILK_GRDOM_FULL (0<<1) 110 #define ILK_GRDOM_RENDER (1<<1) 111 #define ILK_GRDOM_MEDIA (3<<1) 112 #define ILK_GRDOM_MASK (3<<1) 113 #define ILK_GRDOM_RESET_ENABLE (1<<0) 114 115 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */ 116 #define GEN6_MBC_SNPCR_SHIFT 21 117 #define GEN6_MBC_SNPCR_MASK (3<<21) 118 #define GEN6_MBC_SNPCR_MAX (0<<21) 119 #define GEN6_MBC_SNPCR_MED (1<<21) 120 #define GEN6_MBC_SNPCR_LOW (2<<21) 121 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ 122 123 #define VLV_G3DCTL 0x9024 124 #define VLV_GSCKGCTL 0x9028 125 126 #define GEN6_MBCTL 0x0907c 127 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 128 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 129 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 130 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 131 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 132 133 #define GEN6_GDRST 0x941c 134 #define GEN6_GRDOM_FULL (1 << 0) 135 #define GEN6_GRDOM_RENDER (1 << 1) 136 #define GEN6_GRDOM_MEDIA (1 << 2) 137 #define GEN6_GRDOM_BLT (1 << 3) 138 139 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228) 140 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518) 141 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220) 142 #define PP_DIR_DCLV_2G 0xffffffff 143 144 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4)) 145 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8) 146 147 #define GEN8_R_PWR_CLK_STATE 0x20C8 148 #define GEN8_RPCS_ENABLE (1 << 31) 149 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 150 #define GEN8_RPCS_S_CNT_SHIFT 15 151 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 152 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 153 #define GEN8_RPCS_SS_CNT_SHIFT 8 154 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 155 #define GEN8_RPCS_EU_MAX_SHIFT 4 156 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 157 #define GEN8_RPCS_EU_MIN_SHIFT 0 158 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 159 160 #define GAM_ECOCHK 0x4090 161 #define BDW_DISABLE_HDC_INVALIDATION (1<<25) 162 #define ECOCHK_SNB_BIT (1<<10) 163 #define ECOCHK_DIS_TLB (1<<8) 164 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) 165 #define ECOCHK_PPGTT_CACHE64B (0x3<<3) 166 #define ECOCHK_PPGTT_CACHE4B (0x0<<3) 167 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) 168 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) 169 #define ECOCHK_PPGTT_UC_HSW (0x1<<3) 170 #define ECOCHK_PPGTT_WT_HSW (0x2<<3) 171 #define ECOCHK_PPGTT_WB_HSW (0x3<<3) 172 173 #define GAC_ECO_BITS 0x14090 174 #define ECOBITS_SNB_BIT (1<<13) 175 #define ECOBITS_PPGTT_CACHE64B (3<<8) 176 #define ECOBITS_PPGTT_CACHE4B (0<<8) 177 178 #define GAB_CTL 0x24000 179 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) 180 181 #define GEN6_STOLEN_RESERVED 0x1082C0 182 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 183 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 184 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 185 #define GEN6_STOLEN_RESERVED_1M (0 << 4) 186 #define GEN6_STOLEN_RESERVED_512K (1 << 4) 187 #define GEN6_STOLEN_RESERVED_256K (2 << 4) 188 #define GEN6_STOLEN_RESERVED_128K (3 << 4) 189 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 190 #define GEN7_STOLEN_RESERVED_1M (0 << 5) 191 #define GEN7_STOLEN_RESERVED_256K (1 << 5) 192 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 193 #define GEN8_STOLEN_RESERVED_1M (0 << 7) 194 #define GEN8_STOLEN_RESERVED_2M (1 << 7) 195 #define GEN8_STOLEN_RESERVED_4M (2 << 7) 196 #define GEN8_STOLEN_RESERVED_8M (3 << 7) 197 198 /* VGA stuff */ 199 200 #define VGA_ST01_MDA 0x3ba 201 #define VGA_ST01_CGA 0x3da 202 203 #define VGA_MSR_WRITE 0x3c2 204 #define VGA_MSR_READ 0x3cc 205 #define VGA_MSR_MEM_EN (1<<1) 206 #define VGA_MSR_CGA_MODE (1<<0) 207 208 #define VGA_SR_INDEX 0x3c4 209 #define SR01 1 210 #define VGA_SR_DATA 0x3c5 211 212 #define VGA_AR_INDEX 0x3c0 213 #define VGA_AR_VID_EN (1<<5) 214 #define VGA_AR_DATA_WRITE 0x3c0 215 #define VGA_AR_DATA_READ 0x3c1 216 217 #define VGA_GR_INDEX 0x3ce 218 #define VGA_GR_DATA 0x3cf 219 /* GR05 */ 220 #define VGA_GR_MEM_READ_MODE_SHIFT 3 221 #define VGA_GR_MEM_READ_MODE_PLANE 1 222 /* GR06 */ 223 #define VGA_GR_MEM_MODE_MASK 0xc 224 #define VGA_GR_MEM_MODE_SHIFT 2 225 #define VGA_GR_MEM_A0000_AFFFF 0 226 #define VGA_GR_MEM_A0000_BFFFF 1 227 #define VGA_GR_MEM_B0000_B7FFF 2 228 #define VGA_GR_MEM_B0000_BFFFF 3 229 230 #define VGA_DACMASK 0x3c6 231 #define VGA_DACRX 0x3c7 232 #define VGA_DACWX 0x3c8 233 #define VGA_DACDATA 0x3c9 234 235 #define VGA_CR_INDEX_MDA 0x3b4 236 #define VGA_CR_DATA_MDA 0x3b5 237 #define VGA_CR_INDEX_CGA 0x3d4 238 #define VGA_CR_DATA_CGA 0x3d5 239 240 /* 241 * Instruction field definitions used by the command parser 242 */ 243 #define INSTR_CLIENT_SHIFT 29 244 #define INSTR_CLIENT_MASK 0xE0000000 245 #define INSTR_MI_CLIENT 0x0 246 #define INSTR_BC_CLIENT 0x2 247 #define INSTR_RC_CLIENT 0x3 248 #define INSTR_SUBCLIENT_SHIFT 27 249 #define INSTR_SUBCLIENT_MASK 0x18000000 250 #define INSTR_MEDIA_SUBCLIENT 0x2 251 #define INSTR_26_TO_24_MASK 0x7000000 252 #define INSTR_26_TO_24_SHIFT 24 253 254 /* 255 * Memory interface instructions used by the kernel 256 */ 257 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) 258 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ 259 #define MI_GLOBAL_GTT (1<<22) 260 261 #define MI_NOOP MI_INSTR(0, 0) 262 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) 263 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) 264 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) 265 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) 266 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) 267 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) 268 #define MI_FLUSH MI_INSTR(0x04, 0) 269 #define MI_READ_FLUSH (1 << 0) 270 #define MI_EXE_FLUSH (1 << 1) 271 #define MI_NO_WRITE_FLUSH (1 << 2) 272 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ 273 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ 274 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ 275 #define MI_REPORT_HEAD MI_INSTR(0x07, 0) 276 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) 277 #define MI_ARB_ENABLE (1<<0) 278 #define MI_ARB_DISABLE (0<<0) 279 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) 280 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) 281 #define MI_SUSPEND_FLUSH_EN (1<<0) 282 #define MI_SET_APPID MI_INSTR(0x0e, 0) 283 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) 284 #define MI_OVERLAY_CONTINUE (0x0<<21) 285 #define MI_OVERLAY_ON (0x1<<21) 286 #define MI_OVERLAY_OFF (0x2<<21) 287 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) 288 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) 289 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) 290 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) 291 /* IVB has funny definitions for which plane to flip. */ 292 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) 293 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) 294 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) 295 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) 296 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) 297 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) 298 /* SKL ones */ 299 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8) 300 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8) 301 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8) 302 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8) 303 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8) 304 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8) 305 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8) 306 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8) 307 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8) 308 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */ 309 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) 310 #define MI_SEMAPHORE_UPDATE (1<<21) 311 #define MI_SEMAPHORE_COMPARE (1<<20) 312 #define MI_SEMAPHORE_REGISTER (1<<18) 313 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ 314 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ 315 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ 316 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ 317 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ 318 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ 319 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ 320 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ 321 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ 322 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ 323 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ 324 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ 325 #define MI_SEMAPHORE_SYNC_INVALID (3<<16) 326 #define MI_SEMAPHORE_SYNC_MASK (3<<16) 327 #define MI_SET_CONTEXT MI_INSTR(0x18, 0) 328 #define MI_MM_SPACE_GTT (1<<8) 329 #define MI_MM_SPACE_PHYSICAL (0<<8) 330 #define MI_SAVE_EXT_STATE_EN (1<<3) 331 #define MI_RESTORE_EXT_STATE_EN (1<<2) 332 #define MI_FORCE_RESTORE (1<<1) 333 #define MI_RESTORE_INHIBIT (1<<0) 334 #define HSW_MI_RS_SAVE_STATE_EN (1<<3) 335 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2) 336 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */ 337 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15) 338 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */ 339 #define MI_SEMAPHORE_POLL (1<<15) 340 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12) 341 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) 342 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2) 343 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */ 344 #define MI_USE_GGTT (1 << 22) /* g4x+ */ 345 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) 346 #define MI_STORE_DWORD_INDEX_SHIFT 2 347 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: 348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw 349 * simply ignores the register load under certain conditions. 350 * - One can actually load arbitrary many arbitrary registers: Simply issue x 351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! 352 */ 353 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) 354 #define MI_LRI_FORCE_POSTED (1<<12) 355 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1) 356 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1) 357 #define MI_SRM_LRM_GLOBAL_GTT (1<<22) 358 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ 359 #define MI_FLUSH_DW_STORE_INDEX (1<<21) 360 #define MI_INVALIDATE_TLB (1<<18) 361 #define MI_FLUSH_DW_OP_STOREDW (1<<14) 362 #define MI_FLUSH_DW_OP_MASK (3<<14) 363 #define MI_FLUSH_DW_NOTIFY (1<<8) 364 #define MI_INVALIDATE_BSD (1<<7) 365 #define MI_FLUSH_DW_USE_GTT (1<<2) 366 #define MI_FLUSH_DW_USE_PPGTT (0<<2) 367 #define MI_LOAD_REGISTER_MEM(x) MI_INSTR(0x29, 2*(x)-1) 368 #define MI_LOAD_REGISTER_MEM_GEN8(x) MI_INSTR(0x29, 3*(x)-1) 369 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) 370 #define MI_BATCH_NON_SECURE (1) 371 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ 372 #define MI_BATCH_NON_SECURE_I965 (1<<8) 373 #define MI_BATCH_PPGTT_HSW (1<<8) 374 #define MI_BATCH_NON_SECURE_HSW (1<<13) 375 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) 376 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ 377 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) 378 #define MI_BATCH_RESOURCE_STREAMER (1<<10) 379 380 #define MI_PREDICATE_SRC0 (0x2400) 381 #define MI_PREDICATE_SRC1 (0x2408) 382 383 #define MI_PREDICATE_RESULT_2 (0x2214) 384 #define LOWER_SLICE_ENABLED (1<<0) 385 #define LOWER_SLICE_DISABLED (0<<0) 386 387 /* 388 * 3D instructions used by the kernel 389 */ 390 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) 391 392 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) 393 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 394 #define SC_UPDATE_SCISSOR (0x1<<1) 395 #define SC_ENABLE_MASK (0x1<<0) 396 #define SC_ENABLE (0x1<<0) 397 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) 398 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) 399 #define SCI_YMIN_MASK (0xffff<<16) 400 #define SCI_XMIN_MASK (0xffff<<0) 401 #define SCI_YMAX_MASK (0xffff<<16) 402 #define SCI_XMAX_MASK (0xffff<<0) 403 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 404 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) 405 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) 406 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) 407 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) 408 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) 409 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) 410 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) 411 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) 412 413 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2)) 414 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) 415 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) 416 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) 417 #define BLT_WRITE_A (2<<20) 418 #define BLT_WRITE_RGB (1<<20) 419 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A) 420 #define BLT_DEPTH_8 (0<<24) 421 #define BLT_DEPTH_16_565 (1<<24) 422 #define BLT_DEPTH_16_1555 (2<<24) 423 #define BLT_DEPTH_32 (3<<24) 424 #define BLT_ROP_SRC_COPY (0xcc<<16) 425 #define BLT_ROP_COLOR_COPY (0xf0<<16) 426 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ 427 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ 428 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) 429 #define ASYNC_FLIP (1<<22) 430 #define DISPLAY_PLANE_A (0<<20) 431 #define DISPLAY_PLANE_B (1<<20) 432 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2)) 433 #define PIPE_CONTROL_FLUSH_L3 (1<<27) 434 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ 435 #define PIPE_CONTROL_MMIO_WRITE (1<<23) 436 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) 437 #define PIPE_CONTROL_CS_STALL (1<<20) 438 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) 439 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16) 440 #define PIPE_CONTROL_QW_WRITE (1<<14) 441 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) 442 #define PIPE_CONTROL_DEPTH_STALL (1<<13) 443 #define PIPE_CONTROL_WRITE_FLUSH (1<<12) 444 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ 445 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ 446 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ 447 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) 448 #define PIPE_CONTROL_NOTIFY (1<<8) 449 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */ 450 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5) 451 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) 452 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) 453 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) 454 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) 455 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) 456 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ 457 458 /* 459 * Commands used only by the command parser 460 */ 461 #define MI_SET_PREDICATE MI_INSTR(0x01, 0) 462 #define MI_ARB_CHECK MI_INSTR(0x05, 0) 463 #define MI_RS_CONTROL MI_INSTR(0x06, 0) 464 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) 465 #define MI_PREDICATE MI_INSTR(0x0C, 0) 466 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) 467 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) 468 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) 469 #define MI_URB_CLEAR MI_INSTR(0x19, 0) 470 #define MI_UPDATE_GTT MI_INSTR(0x23, 0) 471 #define MI_CLFLUSH MI_INSTR(0x27, 0) 472 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) 473 #define MI_REPORT_PERF_COUNT_GGTT (1<<0) 474 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) 475 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) 476 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) 477 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) 478 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) 479 480 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) 481 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) 482 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) 483 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) 484 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) 485 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) 486 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ 487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) 488 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ 489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) 490 #define GFX_OP_3DSTATE_SO_DECL_LIST \ 491 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) 492 493 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ 494 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) 495 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ 496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) 497 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ 498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) 499 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ 500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) 501 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ 502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) 503 504 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) 505 506 #define COLOR_BLT ((0x2<<29)|(0x40<<22)) 507 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) 508 509 /* 510 * Registers used only by the command parser 511 */ 512 #define BCS_SWCTRL 0x22200 513 514 #define GPGPU_THREADS_DISPATCHED 0x2290 515 #define HS_INVOCATION_COUNT 0x2300 516 #define DS_INVOCATION_COUNT 0x2308 517 #define IA_VERTICES_COUNT 0x2310 518 #define IA_PRIMITIVES_COUNT 0x2318 519 #define VS_INVOCATION_COUNT 0x2320 520 #define GS_INVOCATION_COUNT 0x2328 521 #define GS_PRIMITIVES_COUNT 0x2330 522 #define CL_INVOCATION_COUNT 0x2338 523 #define CL_PRIMITIVES_COUNT 0x2340 524 #define PS_INVOCATION_COUNT 0x2348 525 #define PS_DEPTH_COUNT 0x2350 526 527 /* There are the 4 64-bit counter registers, one for each stream output */ 528 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8) 529 530 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8) 531 532 #define GEN7_3DPRIM_END_OFFSET 0x2420 533 #define GEN7_3DPRIM_START_VERTEX 0x2430 534 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434 535 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438 536 #define GEN7_3DPRIM_START_INSTANCE 0x243C 537 #define GEN7_3DPRIM_BASE_VERTEX 0x2440 538 539 #define OACONTROL 0x2360 540 541 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 542 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 543 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \ 544 _GEN7_PIPEA_DE_LOAD_SL, \ 545 _GEN7_PIPEB_DE_LOAD_SL) 546 547 /* 548 * Reset registers 549 */ 550 #define DEBUG_RESET_I830 0x6070 551 #define DEBUG_RESET_FULL (1<<7) 552 #define DEBUG_RESET_RENDER (1<<8) 553 #define DEBUG_RESET_DISPLAY (1<<9) 554 555 /* 556 * IOSF sideband 557 */ 558 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100) 559 #define IOSF_DEVFN_SHIFT 24 560 #define IOSF_OPCODE_SHIFT 16 561 #define IOSF_PORT_SHIFT 8 562 #define IOSF_BYTE_ENABLES_SHIFT 4 563 #define IOSF_BAR_SHIFT 1 564 #define IOSF_SB_BUSY (1<<0) 565 #define IOSF_PORT_BUNIT 0x3 566 #define IOSF_PORT_PUNIT 0x4 567 #define IOSF_PORT_NC 0x11 568 #define IOSF_PORT_DPIO 0x12 569 #define IOSF_PORT_DPIO_2 0x1a 570 #define IOSF_PORT_GPIO_NC 0x13 571 #define IOSF_PORT_CCK 0x14 572 #define IOSF_PORT_CCU 0xA9 573 #define IOSF_PORT_GPS_CORE 0x48 574 #define IOSF_PORT_FLISDSI 0x1B 575 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104) 576 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108) 577 578 /* See configdb bunit SB addr map */ 579 #define BUNIT_REG_BISOC 0x11 580 581 #define PUNIT_REG_DSPFREQ 0x36 582 #define DSPFREQSTAT_SHIFT_CHV 24 583 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 584 #define DSPFREQGUAR_SHIFT_CHV 8 585 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 586 #define DSPFREQSTAT_SHIFT 30 587 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 588 #define DSPFREQGUAR_SHIFT 14 589 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 590 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 591 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 592 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 593 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 594 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 595 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 596 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 597 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 598 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 599 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 600 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 601 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 602 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 603 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 604 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 605 606 /* See the PUNIT HAS v0.8 for the below bits */ 607 enum punit_power_well { 608 PUNIT_POWER_WELL_RENDER = 0, 609 PUNIT_POWER_WELL_MEDIA = 1, 610 PUNIT_POWER_WELL_DISP2D = 3, 611 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 612 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 613 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 614 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 615 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 616 PUNIT_POWER_WELL_DPIO_RX0 = 10, 617 PUNIT_POWER_WELL_DPIO_RX1 = 11, 618 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 619 620 PUNIT_POWER_WELL_NUM, 621 }; 622 623 enum skl_disp_power_wells { 624 SKL_DISP_PW_MISC_IO, 625 SKL_DISP_PW_DDI_A_E, 626 SKL_DISP_PW_DDI_B, 627 SKL_DISP_PW_DDI_C, 628 SKL_DISP_PW_DDI_D, 629 SKL_DISP_PW_1 = 14, 630 SKL_DISP_PW_2, 631 }; 632 633 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2)) 634 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1)) 635 636 #define PUNIT_REG_PWRGT_CTRL 0x60 637 #define PUNIT_REG_PWRGT_STATUS 0x61 638 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 639 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 640 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 641 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 642 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 643 644 #define PUNIT_REG_GPU_LFM 0xd3 645 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 646 #define PUNIT_REG_GPU_FREQ_STS 0xd8 647 #define GPLLENABLE (1<<4) 648 #define GENFREQSTATUS (1<<0) 649 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 650 #define PUNIT_REG_CZ_TIMESTAMP 0xce 651 652 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 653 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 654 655 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 656 #define FB_GFX_FREQ_FUSE_MASK 0xff 657 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 658 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 659 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 660 661 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 662 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 663 664 #define PUNIT_REG_DDR_SETUP2 0x139 665 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 666 #define FORCE_DDR_LOW_FREQ (1 << 1) 667 #define FORCE_DDR_HIGH_FREQ (1 << 0) 668 669 #define PUNIT_GPU_STATUS_REG 0xdb 670 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 671 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 672 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 673 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 674 675 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 676 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 677 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 678 679 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 680 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 681 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 682 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 683 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 684 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 685 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 686 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 687 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 688 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 689 690 #define VLV_TURBO_SOC_OVERRIDE 0x04 691 #define VLV_OVERRIDE_EN 1 692 #define VLV_SOC_TDP_EN (1 << 1) 693 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 694 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 695 696 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000 697 698 /* vlv2 north clock has */ 699 #define CCK_FUSE_REG 0x8 700 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 701 #define CCK_REG_DSI_PLL_FUSE 0x44 702 #define CCK_REG_DSI_PLL_CONTROL 0x48 703 #define DSI_PLL_VCO_EN (1 << 31) 704 #define DSI_PLL_LDO_GATE (1 << 30) 705 #define DSI_PLL_P1_POST_DIV_SHIFT 17 706 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 707 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 708 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 709 #define DSI_PLL_MUX_MASK (3 << 9) 710 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 711 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 712 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 713 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 714 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 715 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 716 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 717 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 718 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 719 #define DSI_PLL_LOCK (1 << 0) 720 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 721 #define DSI_PLL_LFSR (1 << 31) 722 #define DSI_PLL_FRACTION_EN (1 << 30) 723 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 724 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 725 #define DSI_PLL_USYNC_CNT_SHIFT 18 726 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 727 #define DSI_PLL_N1_DIV_SHIFT 16 728 #define DSI_PLL_N1_DIV_MASK (3 << 16) 729 #define DSI_PLL_M1_DIV_SHIFT 0 730 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 731 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 732 #define DISPLAY_TRUNK_FORCE_ON (1 << 17) 733 #define DISPLAY_TRUNK_FORCE_OFF (1 << 16) 734 #define DISPLAY_FREQUENCY_STATUS (0x1f << 8) 735 #define DISPLAY_FREQUENCY_STATUS_SHIFT 8 736 #define DISPLAY_FREQUENCY_VALUES (0x1f << 0) 737 738 /** 739 * DOC: DPIO 740 * 741 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI 742 * ports. DPIO is the name given to such a display PHY. These PHYs 743 * don't follow the standard programming model using direct MMIO 744 * registers, and instead their registers must be accessed trough IOSF 745 * sideband. VLV has one such PHY for driving ports B and C, and CHV 746 * adds another PHY for driving port D. Each PHY responds to specific 747 * IOSF-SB port. 748 * 749 * Each display PHY is made up of one or two channels. Each channel 750 * houses a common lane part which contains the PLL and other common 751 * logic. CH0 common lane also contains the IOSF-SB logic for the 752 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock 753 * must be running when any DPIO registers are accessed. 754 * 755 * In addition to having their own registers, the PHYs are also 756 * controlled through some dedicated signals from the display 757 * controller. These include PLL reference clock enable, PLL enable, 758 * and CRI clock selection, for example. 759 * 760 * Eeach channel also has two splines (also called data lanes), and 761 * each spline is made up of one Physical Access Coding Sub-Layer 762 * (PCS) block and two TX lanes. So each channel has two PCS blocks 763 * and four TX lanes. The TX lanes are used as DP lanes or TMDS 764 * data/clock pairs depending on the output type. 765 * 766 * Additionally the PHY also contains an AUX lane with AUX blocks 767 * for each channel. This is used for DP AUX communication, but 768 * this fact isn't really relevant for the driver since AUX is 769 * controlled from the display controller side. No DPIO registers 770 * need to be accessed during AUX communication, 771 * 772 * Generally on VLV/CHV the common lane corresponds to the pipe and 773 * the spline (PCS/TX) corresponds to the port. 774 * 775 * For dual channel PHY (VLV/CHV): 776 * 777 * pipe A == CMN/PLL/REF CH0 778 * 779 * pipe B == CMN/PLL/REF CH1 780 * 781 * port B == PCS/TX CH0 782 * 783 * port C == PCS/TX CH1 784 * 785 * This is especially important when we cross the streams 786 * ie. drive port B with pipe B, or port C with pipe A. 787 * 788 * For single channel PHY (CHV): 789 * 790 * pipe C == CMN/PLL/REF CH0 791 * 792 * port D == PCS/TX CH0 793 * 794 * On BXT the entire PHY channel corresponds to the port. That means 795 * the PLL is also now associated with the port rather than the pipe, 796 * and so the clock needs to be routed to the appropriate transcoder. 797 * Port A PLL is directly connected to transcoder EDP and port B/C 798 * PLLs can be routed to any transcoder A/B/C. 799 * 800 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is 801 * digital port D (CHV) or port A (BXT). 802 */ 803 /* 804 * Dual channel PHY (VLV/CHV/BXT) 805 * --------------------------------- 806 * | CH0 | CH1 | 807 * | CMN/PLL/REF | CMN/PLL/REF | 808 * |---------------|---------------| Display PHY 809 * | PCS01 | PCS23 | PCS01 | PCS23 | 810 * |-------|-------|-------|-------| 811 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3| 812 * --------------------------------- 813 * | DDI0 | DDI1 | DP/HDMI ports 814 * --------------------------------- 815 * 816 * Single channel PHY (CHV/BXT) 817 * ----------------- 818 * | CH0 | 819 * | CMN/PLL/REF | 820 * |---------------| Display PHY 821 * | PCS01 | PCS23 | 822 * |-------|-------| 823 * |TX0|TX1|TX2|TX3| 824 * ----------------- 825 * | DDI2 | DP/HDMI port 826 * ----------------- 827 */ 828 #define DPIO_DEVFN 0 829 830 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110) 831 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ 832 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ 833 #define DPIO_SFR_BYPASS (1<<1) 834 #define DPIO_CMNRST (1<<0) 835 836 #define DPIO_PHY(pipe) ((pipe) >> 1) 837 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 838 839 /* 840 * Per pipe/PLL DPIO regs 841 */ 842 #define _VLV_PLL_DW3_CH0 0x800c 843 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 844 #define DPIO_POST_DIV_DAC 0 845 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 846 #define DPIO_POST_DIV_LVDS1 2 847 #define DPIO_POST_DIV_LVDS2 3 848 #define DPIO_K_SHIFT (24) /* 4 bits */ 849 #define DPIO_P1_SHIFT (21) /* 3 bits */ 850 #define DPIO_P2_SHIFT (16) /* 5 bits */ 851 #define DPIO_N_SHIFT (12) /* 4 bits */ 852 #define DPIO_ENABLE_CALIBRATION (1<<11) 853 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 854 #define DPIO_M2DIV_MASK 0xff 855 #define _VLV_PLL_DW3_CH1 0x802c 856 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 857 858 #define _VLV_PLL_DW5_CH0 0x8014 859 #define DPIO_REFSEL_OVERRIDE 27 860 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 861 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 862 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 863 #define DPIO_PLL_REFCLK_SEL_MASK 3 864 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 865 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 866 #define _VLV_PLL_DW5_CH1 0x8034 867 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 868 869 #define _VLV_PLL_DW7_CH0 0x801c 870 #define _VLV_PLL_DW7_CH1 0x803c 871 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 872 873 #define _VLV_PLL_DW8_CH0 0x8040 874 #define _VLV_PLL_DW8_CH1 0x8060 875 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 876 877 #define VLV_PLL_DW9_BCAST 0xc044 878 #define _VLV_PLL_DW9_CH0 0x8044 879 #define _VLV_PLL_DW9_CH1 0x8064 880 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 881 882 #define _VLV_PLL_DW10_CH0 0x8048 883 #define _VLV_PLL_DW10_CH1 0x8068 884 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 885 886 #define _VLV_PLL_DW11_CH0 0x804c 887 #define _VLV_PLL_DW11_CH1 0x806c 888 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 889 890 /* Spec for ref block start counts at DW10 */ 891 #define VLV_REF_DW13 0x80ac 892 893 #define VLV_CMN_DW0 0x8100 894 895 /* 896 * Per DDI channel DPIO regs 897 */ 898 899 #define _VLV_PCS_DW0_CH0 0x8200 900 #define _VLV_PCS_DW0_CH1 0x8400 901 #define DPIO_PCS_TX_LANE2_RESET (1<<16) 902 #define DPIO_PCS_TX_LANE1_RESET (1<<7) 903 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4) 904 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3) 905 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 906 907 #define _VLV_PCS01_DW0_CH0 0x200 908 #define _VLV_PCS23_DW0_CH0 0x400 909 #define _VLV_PCS01_DW0_CH1 0x2600 910 #define _VLV_PCS23_DW0_CH1 0x2800 911 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 912 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 913 914 #define _VLV_PCS_DW1_CH0 0x8204 915 #define _VLV_PCS_DW1_CH1 0x8404 916 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23) 917 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) 918 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) 919 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 920 #define DPIO_PCS_CLK_SOFT_RESET (1<<5) 921 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 922 923 #define _VLV_PCS01_DW1_CH0 0x204 924 #define _VLV_PCS23_DW1_CH0 0x404 925 #define _VLV_PCS01_DW1_CH1 0x2604 926 #define _VLV_PCS23_DW1_CH1 0x2804 927 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 928 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 929 930 #define _VLV_PCS_DW8_CH0 0x8220 931 #define _VLV_PCS_DW8_CH1 0x8420 932 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 933 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 934 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 935 936 #define _VLV_PCS01_DW8_CH0 0x0220 937 #define _VLV_PCS23_DW8_CH0 0x0420 938 #define _VLV_PCS01_DW8_CH1 0x2620 939 #define _VLV_PCS23_DW8_CH1 0x2820 940 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 941 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 942 943 #define _VLV_PCS_DW9_CH0 0x8224 944 #define _VLV_PCS_DW9_CH1 0x8424 945 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13) 946 #define DPIO_PCS_TX2MARGIN_000 (0<<13) 947 #define DPIO_PCS_TX2MARGIN_101 (1<<13) 948 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10) 949 #define DPIO_PCS_TX1MARGIN_000 (0<<10) 950 #define DPIO_PCS_TX1MARGIN_101 (1<<10) 951 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 952 953 #define _VLV_PCS01_DW9_CH0 0x224 954 #define _VLV_PCS23_DW9_CH0 0x424 955 #define _VLV_PCS01_DW9_CH1 0x2624 956 #define _VLV_PCS23_DW9_CH1 0x2824 957 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 958 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 959 960 #define _CHV_PCS_DW10_CH0 0x8228 961 #define _CHV_PCS_DW10_CH1 0x8428 962 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) 963 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) 964 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24) 965 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24) 966 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24) 967 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16) 968 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16) 969 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16) 970 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 971 972 #define _VLV_PCS01_DW10_CH0 0x0228 973 #define _VLV_PCS23_DW10_CH0 0x0428 974 #define _VLV_PCS01_DW10_CH1 0x2628 975 #define _VLV_PCS23_DW10_CH1 0x2828 976 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 977 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 978 979 #define _VLV_PCS_DW11_CH0 0x822c 980 #define _VLV_PCS_DW11_CH1 0x842c 981 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24) 982 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3) 983 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1) 984 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0) 985 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 986 987 #define _VLV_PCS01_DW11_CH0 0x022c 988 #define _VLV_PCS23_DW11_CH0 0x042c 989 #define _VLV_PCS01_DW11_CH1 0x262c 990 #define _VLV_PCS23_DW11_CH1 0x282c 991 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 992 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 993 994 #define _VLV_PCS01_DW12_CH0 0x0230 995 #define _VLV_PCS23_DW12_CH0 0x0430 996 #define _VLV_PCS01_DW12_CH1 0x2630 997 #define _VLV_PCS23_DW12_CH1 0x2830 998 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 999 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1000 1001 #define _VLV_PCS_DW12_CH0 0x8230 1002 #define _VLV_PCS_DW12_CH1 0x8430 1003 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20) 1004 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16) 1005 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8) 1006 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6) 1007 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0) 1008 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1009 1010 #define _VLV_PCS_DW14_CH0 0x8238 1011 #define _VLV_PCS_DW14_CH1 0x8438 1012 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1013 1014 #define _VLV_PCS_DW23_CH0 0x825c 1015 #define _VLV_PCS_DW23_CH1 0x845c 1016 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1017 1018 #define _VLV_TX_DW2_CH0 0x8288 1019 #define _VLV_TX_DW2_CH1 0x8488 1020 #define DPIO_SWING_MARGIN000_SHIFT 16 1021 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1022 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1023 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1024 1025 #define _VLV_TX_DW3_CH0 0x828c 1026 #define _VLV_TX_DW3_CH1 0x848c 1027 /* The following bit for CHV phy */ 1028 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) 1029 #define DPIO_SWING_MARGIN101_SHIFT 16 1030 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1031 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1032 1033 #define _VLV_TX_DW4_CH0 0x8290 1034 #define _VLV_TX_DW4_CH1 0x8490 1035 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 1036 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1037 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 1038 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1039 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1040 1041 #define _VLV_TX3_DW4_CH0 0x690 1042 #define _VLV_TX3_DW4_CH1 0x2a90 1043 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1044 1045 #define _VLV_TX_DW5_CH0 0x8294 1046 #define _VLV_TX_DW5_CH1 0x8494 1047 #define DPIO_TX_OCALINIT_EN (1<<31) 1048 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1049 1050 #define _VLV_TX_DW11_CH0 0x82ac 1051 #define _VLV_TX_DW11_CH1 0x84ac 1052 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1053 1054 #define _VLV_TX_DW14_CH0 0x82b8 1055 #define _VLV_TX_DW14_CH1 0x84b8 1056 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1057 1058 /* CHV dpPhy registers */ 1059 #define _CHV_PLL_DW0_CH0 0x8000 1060 #define _CHV_PLL_DW0_CH1 0x8180 1061 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1062 1063 #define _CHV_PLL_DW1_CH0 0x8004 1064 #define _CHV_PLL_DW1_CH1 0x8184 1065 #define DPIO_CHV_N_DIV_SHIFT 8 1066 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1067 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1068 1069 #define _CHV_PLL_DW2_CH0 0x8008 1070 #define _CHV_PLL_DW2_CH1 0x8188 1071 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1072 1073 #define _CHV_PLL_DW3_CH0 0x800c 1074 #define _CHV_PLL_DW3_CH1 0x818c 1075 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1076 #define DPIO_CHV_FIRST_MOD (0 << 8) 1077 #define DPIO_CHV_SECOND_MOD (1 << 8) 1078 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1079 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1080 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1081 1082 #define _CHV_PLL_DW6_CH0 0x8018 1083 #define _CHV_PLL_DW6_CH1 0x8198 1084 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 1085 #define DPIO_CHV_INT_COEFF_SHIFT 8 1086 #define DPIO_CHV_PROP_COEFF_SHIFT 0 1087 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1088 1089 #define _CHV_PLL_DW8_CH0 0x8020 1090 #define _CHV_PLL_DW8_CH1 0x81A0 1091 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1092 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1093 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1094 1095 #define _CHV_PLL_DW9_CH0 0x8024 1096 #define _CHV_PLL_DW9_CH1 0x81A4 1097 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1098 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1099 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1100 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1101 1102 #define _CHV_CMN_DW5_CH0 0x8114 1103 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1104 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1105 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1106 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 1107 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1108 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1109 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 1110 #define CHV_BUFLEFTENA1_MASK (3 << 22) 1111 1112 #define _CHV_CMN_DW13_CH0 0x8134 1113 #define _CHV_CMN_DW0_CH1 0x8080 1114 #define DPIO_CHV_S1_DIV_SHIFT 21 1115 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1116 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1117 #define DPIO_CHV_K_DIV_SHIFT 4 1118 #define DPIO_PLL_FREQLOCK (1 << 1) 1119 #define DPIO_PLL_LOCK (1 << 0) 1120 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1121 1122 #define _CHV_CMN_DW14_CH0 0x8138 1123 #define _CHV_CMN_DW1_CH1 0x8084 1124 #define DPIO_AFC_RECAL (1 << 14) 1125 #define DPIO_DCLKP_EN (1 << 13) 1126 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1127 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1128 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1129 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1130 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1131 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1132 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1133 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1134 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1135 1136 #define _CHV_CMN_DW19_CH0 0x814c 1137 #define _CHV_CMN_DW6_CH1 0x8098 1138 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1139 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1140 1141 #define CHV_CMN_DW30 0x8178 1142 #define DPIO_LRC_BYPASS (1 << 3) 1143 1144 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1145 (lane) * 0x200 + (offset)) 1146 1147 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1148 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1149 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1150 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1151 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1152 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1153 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1154 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1155 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1156 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1157 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1158 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1159 #define DPIO_FRC_LATENCY_SHFIT 8 1160 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1161 #define DPIO_UPAR_SHIFT 30 1162 1163 /* BXT PHY registers */ 1164 #define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b)) 1165 1166 #define BXT_P_CR_GT_DISP_PWRON 0x138090 1167 #define GT_DISPLAY_POWER_ON(phy) (1 << (phy)) 1168 1169 #define _PHY_CTL_FAMILY_EDP 0x64C80 1170 #define _PHY_CTL_FAMILY_DDI 0x64C90 1171 #define COMMON_RESET_DIS (1 << 31) 1172 #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \ 1173 _PHY_CTL_FAMILY_EDP) 1174 1175 /* BXT PHY PLL registers */ 1176 #define _PORT_PLL_A 0x46074 1177 #define _PORT_PLL_B 0x46078 1178 #define _PORT_PLL_C 0x4607c 1179 #define PORT_PLL_ENABLE (1 << 31) 1180 #define PORT_PLL_LOCK (1 << 30) 1181 #define PORT_PLL_REF_SEL (1 << 27) 1182 #define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1183 1184 #define _PORT_PLL_EBB_0_A 0x162034 1185 #define _PORT_PLL_EBB_0_B 0x6C034 1186 #define _PORT_PLL_EBB_0_C 0x6C340 1187 #define PORT_PLL_P1_SHIFT 13 1188 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1189 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1190 #define PORT_PLL_P2_SHIFT 8 1191 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1192 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1193 #define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \ 1194 _PORT_PLL_EBB_0_B, \ 1195 _PORT_PLL_EBB_0_C) 1196 1197 #define _PORT_PLL_EBB_4_A 0x162038 1198 #define _PORT_PLL_EBB_4_B 0x6C038 1199 #define _PORT_PLL_EBB_4_C 0x6C344 1200 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1201 #define PORT_PLL_RECALIBRATE (1 << 14) 1202 #define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \ 1203 _PORT_PLL_EBB_4_B, \ 1204 _PORT_PLL_EBB_4_C) 1205 1206 #define _PORT_PLL_0_A 0x162100 1207 #define _PORT_PLL_0_B 0x6C100 1208 #define _PORT_PLL_0_C 0x6C380 1209 /* PORT_PLL_0_A */ 1210 #define PORT_PLL_M2_MASK 0xFF 1211 /* PORT_PLL_1_A */ 1212 #define PORT_PLL_N_SHIFT 8 1213 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1214 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1215 /* PORT_PLL_2_A */ 1216 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1217 /* PORT_PLL_3_A */ 1218 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1219 /* PORT_PLL_6_A */ 1220 #define PORT_PLL_PROP_COEFF_MASK 0xF 1221 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1222 #define PORT_PLL_INT_COEFF(x) ((x) << 8) 1223 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1224 #define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1225 /* PORT_PLL_8_A */ 1226 #define PORT_PLL_TARGET_CNT_MASK 0x3FF 1227 /* PORT_PLL_9_A */ 1228 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1229 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1230 /* PORT_PLL_10_A */ 1231 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27) 1232 #define PORT_PLL_DCO_AMP_DEFAULT 15 1233 #define PORT_PLL_DCO_AMP_MASK 0x3c00 1234 #define PORT_PLL_DCO_AMP(x) (x<<10) 1235 #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \ 1236 _PORT_PLL_0_B, \ 1237 _PORT_PLL_0_C) 1238 #define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4) 1239 1240 /* BXT PHY common lane registers */ 1241 #define _PORT_CL1CM_DW0_A 0x162000 1242 #define _PORT_CL1CM_DW0_BC 0x6C000 1243 #define PHY_POWER_GOOD (1 << 16) 1244 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \ 1245 _PORT_CL1CM_DW0_A) 1246 1247 #define _PORT_CL1CM_DW9_A 0x162024 1248 #define _PORT_CL1CM_DW9_BC 0x6C024 1249 #define IREF0RC_OFFSET_SHIFT 8 1250 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1251 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \ 1252 _PORT_CL1CM_DW9_A) 1253 1254 #define _PORT_CL1CM_DW10_A 0x162028 1255 #define _PORT_CL1CM_DW10_BC 0x6C028 1256 #define IREF1RC_OFFSET_SHIFT 8 1257 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1258 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \ 1259 _PORT_CL1CM_DW10_A) 1260 1261 #define _PORT_CL1CM_DW28_A 0x162070 1262 #define _PORT_CL1CM_DW28_BC 0x6C070 1263 #define OCL1_POWER_DOWN_EN (1 << 23) 1264 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1265 #define SUS_CLK_CONFIG 0x3 1266 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \ 1267 _PORT_CL1CM_DW28_A) 1268 1269 #define _PORT_CL1CM_DW30_A 0x162078 1270 #define _PORT_CL1CM_DW30_BC 0x6C078 1271 #define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1272 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \ 1273 _PORT_CL1CM_DW30_A) 1274 1275 /* Defined for PHY0 only */ 1276 #define BXT_PORT_CL2CM_DW6_BC 0x6C358 1277 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 1278 1279 /* BXT PHY Ref registers */ 1280 #define _PORT_REF_DW3_A 0x16218C 1281 #define _PORT_REF_DW3_BC 0x6C18C 1282 #define GRC_DONE (1 << 22) 1283 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \ 1284 _PORT_REF_DW3_A) 1285 1286 #define _PORT_REF_DW6_A 0x162198 1287 #define _PORT_REF_DW6_BC 0x6C198 1288 /* 1289 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them 1290 * after testing. 1291 */ 1292 #define GRC_CODE_SHIFT 23 1293 #define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT) 1294 #define GRC_CODE_FAST_SHIFT 16 1295 #define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT) 1296 #define GRC_CODE_SLOW_SHIFT 8 1297 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 1298 #define GRC_CODE_NOM_MASK 0xFF 1299 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \ 1300 _PORT_REF_DW6_A) 1301 1302 #define _PORT_REF_DW8_A 0x1621A0 1303 #define _PORT_REF_DW8_BC 0x6C1A0 1304 #define GRC_DIS (1 << 15) 1305 #define GRC_RDY_OVRD (1 << 1) 1306 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \ 1307 _PORT_REF_DW8_A) 1308 1309 /* BXT PHY PCS registers */ 1310 #define _PORT_PCS_DW10_LN01_A 0x162428 1311 #define _PORT_PCS_DW10_LN01_B 0x6C428 1312 #define _PORT_PCS_DW10_LN01_C 0x6C828 1313 #define _PORT_PCS_DW10_GRP_A 0x162C28 1314 #define _PORT_PCS_DW10_GRP_B 0x6CC28 1315 #define _PORT_PCS_DW10_GRP_C 0x6CE28 1316 #define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \ 1317 _PORT_PCS_DW10_LN01_B, \ 1318 _PORT_PCS_DW10_LN01_C) 1319 #define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \ 1320 _PORT_PCS_DW10_GRP_B, \ 1321 _PORT_PCS_DW10_GRP_C) 1322 #define TX2_SWING_CALC_INIT (1 << 31) 1323 #define TX1_SWING_CALC_INIT (1 << 30) 1324 1325 #define _PORT_PCS_DW12_LN01_A 0x162430 1326 #define _PORT_PCS_DW12_LN01_B 0x6C430 1327 #define _PORT_PCS_DW12_LN01_C 0x6C830 1328 #define _PORT_PCS_DW12_LN23_A 0x162630 1329 #define _PORT_PCS_DW12_LN23_B 0x6C630 1330 #define _PORT_PCS_DW12_LN23_C 0x6CA30 1331 #define _PORT_PCS_DW12_GRP_A 0x162c30 1332 #define _PORT_PCS_DW12_GRP_B 0x6CC30 1333 #define _PORT_PCS_DW12_GRP_C 0x6CE30 1334 #define LANESTAGGER_STRAP_OVRD (1 << 6) 1335 #define LANE_STAGGER_MASK 0x1F 1336 #define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \ 1337 _PORT_PCS_DW12_LN01_B, \ 1338 _PORT_PCS_DW12_LN01_C) 1339 #define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \ 1340 _PORT_PCS_DW12_LN23_B, \ 1341 _PORT_PCS_DW12_LN23_C) 1342 #define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \ 1343 _PORT_PCS_DW12_GRP_B, \ 1344 _PORT_PCS_DW12_GRP_C) 1345 1346 /* BXT PHY TX registers */ 1347 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 1348 ((lane) & 1) * 0x80) 1349 1350 #define _PORT_TX_DW2_LN0_A 0x162508 1351 #define _PORT_TX_DW2_LN0_B 0x6C508 1352 #define _PORT_TX_DW2_LN0_C 0x6C908 1353 #define _PORT_TX_DW2_GRP_A 0x162D08 1354 #define _PORT_TX_DW2_GRP_B 0x6CD08 1355 #define _PORT_TX_DW2_GRP_C 0x6CF08 1356 #define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \ 1357 _PORT_TX_DW2_GRP_B, \ 1358 _PORT_TX_DW2_GRP_C) 1359 #define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \ 1360 _PORT_TX_DW2_LN0_B, \ 1361 _PORT_TX_DW2_LN0_C) 1362 #define MARGIN_000_SHIFT 16 1363 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 1364 #define UNIQ_TRANS_SCALE_SHIFT 8 1365 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 1366 1367 #define _PORT_TX_DW3_LN0_A 0x16250C 1368 #define _PORT_TX_DW3_LN0_B 0x6C50C 1369 #define _PORT_TX_DW3_LN0_C 0x6C90C 1370 #define _PORT_TX_DW3_GRP_A 0x162D0C 1371 #define _PORT_TX_DW3_GRP_B 0x6CD0C 1372 #define _PORT_TX_DW3_GRP_C 0x6CF0C 1373 #define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \ 1374 _PORT_TX_DW3_GRP_B, \ 1375 _PORT_TX_DW3_GRP_C) 1376 #define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \ 1377 _PORT_TX_DW3_LN0_B, \ 1378 _PORT_TX_DW3_LN0_C) 1379 #define UNIQE_TRANGE_EN_METHOD (1 << 27) 1380 1381 #define _PORT_TX_DW4_LN0_A 0x162510 1382 #define _PORT_TX_DW4_LN0_B 0x6C510 1383 #define _PORT_TX_DW4_LN0_C 0x6C910 1384 #define _PORT_TX_DW4_GRP_A 0x162D10 1385 #define _PORT_TX_DW4_GRP_B 0x6CD10 1386 #define _PORT_TX_DW4_GRP_C 0x6CF10 1387 #define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \ 1388 _PORT_TX_DW4_LN0_B, \ 1389 _PORT_TX_DW4_LN0_C) 1390 #define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \ 1391 _PORT_TX_DW4_GRP_B, \ 1392 _PORT_TX_DW4_GRP_C) 1393 #define DEEMPH_SHIFT 24 1394 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 1395 1396 #define _PORT_TX_DW14_LN0_A 0x162538 1397 #define _PORT_TX_DW14_LN0_B 0x6C538 1398 #define _PORT_TX_DW14_LN0_C 0x6C938 1399 #define LATENCY_OPTIM_SHIFT 30 1400 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 1401 #define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \ 1402 _PORT_TX_DW14_LN0_B, \ 1403 _PORT_TX_DW14_LN0_C) + \ 1404 _BXT_LANE_OFFSET(lane)) 1405 1406 /* UAIMI scratch pad register 1 */ 1407 #define UAIMI_SPR1 0x4F074 1408 /* SKL VccIO mask */ 1409 #define SKL_VCCIO_MASK 0x1 1410 /* SKL balance leg register */ 1411 #define DISPIO_CR_TX_BMU_CR0 0x6C00C 1412 /* I_boost values */ 1413 #define BALANCE_LEG_SHIFT(port) (8+3*(port)) 1414 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port))) 1415 /* Balance leg disable bits */ 1416 #define BALANCE_LEG_DISABLE_SHIFT 23 1417 1418 /* 1419 * Fence registers 1420 */ 1421 #define FENCE_REG_830_0 0x2000 1422 #define FENCE_REG_945_8 0x3000 1423 #define I830_FENCE_START_MASK 0x07f80000 1424 #define I830_FENCE_TILING_Y_SHIFT 12 1425 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 1426 #define I830_FENCE_PITCH_SHIFT 4 1427 #define I830_FENCE_REG_VALID (1<<0) 1428 #define I915_FENCE_MAX_PITCH_VAL 4 1429 #define I830_FENCE_MAX_PITCH_VAL 6 1430 #define I830_FENCE_MAX_SIZE_VAL (1<<8) 1431 1432 #define I915_FENCE_START_MASK 0x0ff00000 1433 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 1434 1435 #define FENCE_REG_965_0 0x03000 1436 #define I965_FENCE_PITCH_SHIFT 2 1437 #define I965_FENCE_TILING_Y_SHIFT 1 1438 #define I965_FENCE_REG_VALID (1<<0) 1439 #define I965_FENCE_MAX_PITCH_VAL 0x0400 1440 1441 #define FENCE_REG_SANDYBRIDGE_0 0x100000 1442 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32 1443 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 1444 1445 1446 /* control register for cpu gtt access */ 1447 #define TILECTL 0x101000 1448 #define TILECTL_SWZCTL (1 << 0) 1449 #define TILECTL_TLBPF (1 << 1) 1450 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 1451 #define TILECTL_BACKSNOOP_DIS (1 << 3) 1452 1453 /* 1454 * Instruction and interrupt control regs 1455 */ 1456 #define PGTBL_CTL 0x02020 1457 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 1458 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 1459 #define PGTBL_ER 0x02024 1460 #define PRB0_BASE (0x2030-0x30) 1461 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ 1462 #define PRB2_BASE (0x2050-0x30) /* gen3 */ 1463 #define SRB0_BASE (0x2100-0x30) /* gen2 */ 1464 #define SRB1_BASE (0x2110-0x30) /* gen2 */ 1465 #define SRB2_BASE (0x2120-0x30) /* 830 */ 1466 #define SRB3_BASE (0x2130-0x30) /* 830 */ 1467 #define RENDER_RING_BASE 0x02000 1468 #define BSD_RING_BASE 0x04000 1469 #define GEN6_BSD_RING_BASE 0x12000 1470 #define GEN8_BSD2_RING_BASE 0x1c000 1471 #define VEBOX_RING_BASE 0x1a000 1472 #define BLT_RING_BASE 0x22000 1473 #define RING_TAIL(base) ((base)+0x30) 1474 #define RING_HEAD(base) ((base)+0x34) 1475 #define RING_START(base) ((base)+0x38) 1476 #define RING_CTL(base) ((base)+0x3c) 1477 #define RING_SYNC_0(base) ((base)+0x40) 1478 #define RING_SYNC_1(base) ((base)+0x44) 1479 #define RING_SYNC_2(base) ((base)+0x48) 1480 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 1481 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 1482 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 1483 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 1484 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 1485 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 1486 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 1487 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 1488 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 1489 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 1490 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 1491 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 1492 #define GEN6_NOSYNC 0 1493 #define RING_PSMI_CTL(base) ((base)+0x50) 1494 #define RING_MAX_IDLE(base) ((base)+0x54) 1495 #define RING_HWS_PGA(base) ((base)+0x80) 1496 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080) 1497 #define RING_RESET_CTL(base) ((base)+0xd0) 1498 #define RESET_CTL_REQUEST_RESET (1 << 0) 1499 #define RESET_CTL_READY_TO_RESET (1 << 1) 1500 1501 #define HSW_GTT_CACHE_EN 0x4024 1502 #define GTT_CACHE_EN_ALL 0xF0007FFF 1503 #define GEN7_WR_WATERMARK 0x4028 1504 #define GEN7_GFX_PRIO_CTRL 0x402C 1505 #define ARB_MODE 0x4030 1506 #define ARB_MODE_SWIZZLE_SNB (1<<4) 1507 #define ARB_MODE_SWIZZLE_IVB (1<<5) 1508 #define GEN7_GFX_PEND_TLB0 0x4034 1509 #define GEN7_GFX_PEND_TLB1 0x4038 1510 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 1511 #define GEN7_LRA_LIMITS_BASE 0x403C 1512 #define GEN7_LRA_LIMITS_REG_NUM 13 1513 #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070 1514 #define GEN7_GFX_MAX_REQ_COUNT 0x4074 1515 1516 #define GAMTARBMODE 0x04a08 1517 #define ARB_MODE_BWGTLB_DISABLE (1<<9) 1518 #define ARB_MODE_SWIZZLE_BDW (1<<1) 1519 #define RENDER_HWS_PGA_GEN7 (0x04080) 1520 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id) 1521 #define RING_FAULT_GTTSEL_MASK (1<<11) 1522 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff) 1523 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3) 1524 #define RING_FAULT_VALID (1<<0) 1525 #define DONE_REG 0x40b0 1526 #define GEN8_PRIVATE_PAT 0x40e0 1527 #define BSD_HWS_PGA_GEN7 (0x04180) 1528 #define BLT_HWS_PGA_GEN7 (0x04280) 1529 #define VEBOX_HWS_PGA_GEN7 (0x04380) 1530 #define RING_ACTHD(base) ((base)+0x74) 1531 #define RING_ACTHD_UDW(base) ((base)+0x5c) 1532 #define RING_NOPID(base) ((base)+0x94) 1533 #define RING_IMR(base) ((base)+0xa8) 1534 #define RING_HWSTAM(base) ((base)+0x98) 1535 #define RING_TIMESTAMP(base) ((base)+0x358) 1536 #define TAIL_ADDR 0x001FFFF8 1537 #define HEAD_WRAP_COUNT 0xFFE00000 1538 #define HEAD_WRAP_ONE 0x00200000 1539 #define HEAD_ADDR 0x001FFFFC 1540 #define RING_NR_PAGES 0x001FF000 1541 #define RING_REPORT_MASK 0x00000006 1542 #define RING_REPORT_64K 0x00000002 1543 #define RING_REPORT_128K 0x00000004 1544 #define RING_NO_REPORT 0x00000000 1545 #define RING_VALID_MASK 0x00000001 1546 #define RING_VALID 0x00000001 1547 #define RING_INVALID 0x00000000 1548 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ 1549 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ 1550 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ 1551 1552 #define GEN7_TLB_RD_ADDR 0x4700 1553 1554 #if 0 1555 #define PRB0_TAIL 0x02030 1556 #define PRB0_HEAD 0x02034 1557 #define PRB0_START 0x02038 1558 #define PRB0_CTL 0x0203c 1559 #define PRB1_TAIL 0x02040 /* 915+ only */ 1560 #define PRB1_HEAD 0x02044 /* 915+ only */ 1561 #define PRB1_START 0x02048 /* 915+ only */ 1562 #define PRB1_CTL 0x0204c /* 915+ only */ 1563 #endif 1564 #define IPEIR_I965 0x02064 1565 #define IPEHR_I965 0x02068 1566 #define INSTDONE_I965 0x0206c 1567 #define GEN7_INSTDONE_1 0x0206c 1568 #define GEN7_SC_INSTDONE 0x07100 1569 #define GEN7_SAMPLER_INSTDONE 0x0e160 1570 #define GEN7_ROW_INSTDONE 0x0e164 1571 #define I915_NUM_INSTDONE_REG 4 1572 #define RING_IPEIR(base) ((base)+0x64) 1573 #define RING_IPEHR(base) ((base)+0x68) 1574 #define RING_INSTDONE(base) ((base)+0x6c) 1575 #define RING_INSTPS(base) ((base)+0x70) 1576 #define RING_DMA_FADD(base) ((base)+0x78) 1577 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */ 1578 #define RING_INSTPM(base) ((base)+0xc0) 1579 #define RING_MI_MODE(base) ((base)+0x9c) 1580 #define INSTPS 0x02070 /* 965+ only */ 1581 #define INSTDONE1 0x0207c /* 965+ only */ 1582 #define ACTHD_I965 0x02074 1583 #define HWS_PGA 0x02080 1584 #define HWS_ADDRESS_MASK 0xfffff000 1585 #define HWS_START_ADDRESS_SHIFT 4 1586 #define PWRCTXA 0x2088 /* 965GM+ only */ 1587 #define PWRCTX_EN (1<<0) 1588 #define IPEIR 0x02088 1589 #define IPEHR 0x0208c 1590 #define INSTDONE 0x02090 1591 #define NOPID 0x02094 1592 #define HWSTAM 0x02098 1593 #define DMA_FADD_I8XX 0x020d0 1594 #define RING_BBSTATE(base) ((base)+0x110) 1595 #define RING_BBADDR(base) ((base)+0x140) 1596 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */ 1597 1598 #define ERROR_GEN6 0x040a0 1599 #define GEN7_ERR_INT 0x44040 1600 #define ERR_INT_POISON (1<<31) 1601 #define ERR_INT_MMIO_UNCLAIMED (1<<13) 1602 #define ERR_INT_PIPE_CRC_DONE_C (1<<8) 1603 #define ERR_INT_FIFO_UNDERRUN_C (1<<6) 1604 #define ERR_INT_PIPE_CRC_DONE_B (1<<5) 1605 #define ERR_INT_FIFO_UNDERRUN_B (1<<3) 1606 #define ERR_INT_PIPE_CRC_DONE_A (1<<2) 1607 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3)) 1608 #define ERR_INT_FIFO_UNDERRUN_A (1<<0) 1609 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) 1610 1611 #define GEN8_FAULT_TLB_DATA0 0x04b10 1612 #define GEN8_FAULT_TLB_DATA1 0x04b14 1613 1614 #define FPGA_DBG 0x42300 1615 #define FPGA_DBG_RM_NOCLAIM (1<<31) 1616 1617 #define DERRMR 0x44050 1618 /* Note that HBLANK events are reserved on bdw+ */ 1619 #define DERRMR_PIPEA_SCANLINE (1<<0) 1620 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) 1621 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) 1622 #define DERRMR_PIPEA_VBLANK (1<<3) 1623 #define DERRMR_PIPEA_HBLANK (1<<5) 1624 #define DERRMR_PIPEB_SCANLINE (1<<8) 1625 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) 1626 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) 1627 #define DERRMR_PIPEB_VBLANK (1<<11) 1628 #define DERRMR_PIPEB_HBLANK (1<<13) 1629 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 1630 #define DERRMR_PIPEC_SCANLINE (1<<14) 1631 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) 1632 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) 1633 #define DERRMR_PIPEC_VBLANK (1<<21) 1634 #define DERRMR_PIPEC_HBLANK (1<<22) 1635 1636 1637 /* GM45+ chicken bits -- debug workaround bits that may be required 1638 * for various sorts of correct behavior. The top 16 bits of each are 1639 * the enables for writing to the corresponding low bit. 1640 */ 1641 #define _3D_CHICKEN 0x02084 1642 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 1643 #define _3D_CHICKEN2 0x0208c 1644 /* Disables pipelining of read flushes past the SF-WIZ interface. 1645 * Required on all Ironlake steppings according to the B-Spec, but the 1646 * particular danger of not doing so is not specified. 1647 */ 1648 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 1649 #define _3D_CHICKEN3 0x02090 1650 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 1651 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 1652 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ 1653 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 1654 1655 #define MI_MODE 0x0209c 1656 # define VS_TIMER_DISPATCH (1 << 6) 1657 # define MI_FLUSH_ENABLE (1 << 12) 1658 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 1659 # define MODE_IDLE (1 << 9) 1660 # define STOP_RING (1 << 8) 1661 1662 #define GEN6_GT_MODE 0x20d0 1663 #define GEN7_GT_MODE 0x7008 1664 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 1665 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 1666 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 1667 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 1668 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 1669 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 1670 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2)) 1671 #define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2)) 1672 1673 #define GFX_MODE 0x02520 1674 #define GFX_MODE_GEN7 0x0229c 1675 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c) 1676 #define GFX_RUN_LIST_ENABLE (1<<15) 1677 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) 1678 #define GFX_SURFACE_FAULT_ENABLE (1<<12) 1679 #define GFX_REPLAY_MODE (1<<11) 1680 #define GFX_PSMI_GRANULARITY (1<<10) 1681 #define GFX_PPGTT_ENABLE (1<<9) 1682 1683 #define VLV_DISPLAY_BASE 0x180000 1684 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 1685 1686 #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030) 1687 #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034) 1688 #define SCPD0 0x0209c /* 915+ only */ 1689 #define IER 0x020a0 1690 #define IIR 0x020a4 1691 #define IMR 0x020a8 1692 #define ISR 0x020ac 1693 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060) 1694 #define GINT_DIS (1<<22) 1695 #define GCFG_DIS (1<<8) 1696 #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064) 1697 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084) 1698 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0) 1699 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4) 1700 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8) 1701 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac) 1702 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120) 1703 #define VLV_PCBR_ADDR_SHIFT 12 1704 1705 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ 1706 #define EIR 0x020b0 1707 #define EMR 0x020b4 1708 #define ESR 0x020b8 1709 #define GM45_ERROR_PAGE_TABLE (1<<5) 1710 #define GM45_ERROR_MEM_PRIV (1<<4) 1711 #define I915_ERROR_PAGE_TABLE (1<<4) 1712 #define GM45_ERROR_CP_PRIV (1<<3) 1713 #define I915_ERROR_MEMORY_REFRESH (1<<1) 1714 #define I915_ERROR_INSTRUCTION (1<<0) 1715 #define INSTPM 0x020c0 1716 #define INSTPM_SELF_EN (1<<12) /* 915GM only */ 1717 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts 1718 will not assert AGPBUSY# and will only 1719 be delivered when out of C3. */ 1720 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ 1721 #define INSTPM_TLB_INVALIDATE (1<<9) 1722 #define INSTPM_SYNC_FLUSH (1<<5) 1723 #define ACTHD 0x020c8 1724 #define MEM_MODE 0x020cc 1725 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ 1726 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ 1727 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ 1728 #define FW_BLC 0x020d8 1729 #define FW_BLC2 0x020dc 1730 #define FW_BLC_SELF 0x020e0 /* 915+ only */ 1731 #define FW_BLC_SELF_EN_MASK (1<<31) 1732 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ 1733 #define FW_BLC_SELF_EN (1<<15) /* 945 only */ 1734 #define MM_BURST_LENGTH 0x00700000 1735 #define MM_FIFO_WATERMARK 0x0001F000 1736 #define LM_BURST_LENGTH 0x00000700 1737 #define LM_FIFO_WATERMARK 0x0000001F 1738 #define MI_ARB_STATE 0x020e4 /* 915+ only */ 1739 1740 /* Make render/texture TLB fetches lower priorty than associated data 1741 * fetches. This is not turned on by default 1742 */ 1743 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 1744 1745 /* Isoch request wait on GTT enable (Display A/B/C streams). 1746 * Make isoch requests stall on the TLB update. May cause 1747 * display underruns (test mode only) 1748 */ 1749 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 1750 1751 /* Block grant count for isoch requests when block count is 1752 * set to a finite value. 1753 */ 1754 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 1755 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 1756 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 1757 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 1758 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 1759 1760 /* Enable render writes to complete in C2/C3/C4 power states. 1761 * If this isn't enabled, render writes are prevented in low 1762 * power states. That seems bad to me. 1763 */ 1764 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 1765 1766 /* This acknowledges an async flip immediately instead 1767 * of waiting for 2TLB fetches. 1768 */ 1769 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 1770 1771 /* Enables non-sequential data reads through arbiter 1772 */ 1773 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 1774 1775 /* Disable FSB snooping of cacheable write cycles from binner/render 1776 * command stream 1777 */ 1778 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 1779 1780 /* Arbiter time slice for non-isoch streams */ 1781 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 1782 #define MI_ARB_TIME_SLICE_1 (0 << 5) 1783 #define MI_ARB_TIME_SLICE_2 (1 << 5) 1784 #define MI_ARB_TIME_SLICE_4 (2 << 5) 1785 #define MI_ARB_TIME_SLICE_6 (3 << 5) 1786 #define MI_ARB_TIME_SLICE_8 (4 << 5) 1787 #define MI_ARB_TIME_SLICE_10 (5 << 5) 1788 #define MI_ARB_TIME_SLICE_14 (6 << 5) 1789 #define MI_ARB_TIME_SLICE_16 (7 << 5) 1790 1791 /* Low priority grace period page size */ 1792 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 1793 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 1794 1795 /* Disable display A/B trickle feed */ 1796 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 1797 1798 /* Set display plane priority */ 1799 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 1800 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 1801 1802 #define MI_STATE 0x020e4 /* gen2 only */ 1803 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 1804 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 1805 1806 #define CACHE_MODE_0 0x02120 /* 915+ only */ 1807 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) 1808 #define CM0_IZ_OPT_DISABLE (1<<6) 1809 #define CM0_ZR_OPT_DISABLE (1<<5) 1810 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) 1811 #define CM0_DEPTH_EVICT_DISABLE (1<<4) 1812 #define CM0_COLOR_EVICT_DISABLE (1<<3) 1813 #define CM0_DEPTH_WRITE_DISABLE (1<<1) 1814 #define CM0_RC_OP_FLUSH_DISABLE (1<<0) 1815 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */ 1816 #define GFX_FLSH_CNTL_GEN6 0x101008 1817 #define GFX_FLSH_CNTL_EN (1<<0) 1818 #define ECOSKPD 0x021d0 1819 #define ECO_GATING_CX_ONLY (1<<3) 1820 #define ECO_FLIP_DONE (1<<0) 1821 1822 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */ 1823 #define RC_OP_FLUSH_ENABLE (1<<0) 1824 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) 1825 #define CACHE_MODE_1 0x7004 /* IVB+ */ 1826 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) 1827 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) 1828 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1) 1829 1830 #define GEN6_BLITTER_ECOSKPD 0x221d0 1831 #define GEN6_BLITTER_LOCK_SHIFT 16 1832 #define GEN6_BLITTER_FBC_NOTIFY (1<<3) 1833 1834 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050 1835 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 1836 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 1837 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) 1838 1839 /* Fuse readout registers for GT */ 1840 #define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168) 1841 #define CHV_FGT_DISABLE_SS0 (1 << 10) 1842 #define CHV_FGT_DISABLE_SS1 (1 << 11) 1843 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 1844 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 1845 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 1846 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 1847 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 1848 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 1849 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 1850 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 1851 1852 #define GEN8_FUSE2 0x9120 1853 #define GEN8_F2_S_ENA_SHIFT 25 1854 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 1855 1856 #define GEN9_F2_SS_DIS_SHIFT 20 1857 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 1858 1859 #define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4) 1860 1861 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050 1862 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 1863 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 1864 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 1865 #define GEN6_BSD_GO_INDICATOR (1 << 4) 1866 1867 /* On modern GEN architectures interrupt control consists of two sets 1868 * of registers. The first set pertains to the ring generating the 1869 * interrupt. The second control is for the functional block generating the 1870 * interrupt. These are PM, GT, DE, etc. 1871 * 1872 * Luckily *knocks on wood* all the ring interrupt bits match up with the 1873 * GT interrupt bits, so we don't need to duplicate the defines. 1874 * 1875 * These defines should cover us well from SNB->HSW with minor exceptions 1876 * it can also work on ILK. 1877 */ 1878 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 1879 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 1880 #define GT_BLT_USER_INTERRUPT (1 << 22) 1881 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 1882 #define GT_BSD_USER_INTERRUPT (1 << 12) 1883 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 1884 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 1885 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 1886 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 1887 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 1888 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 1889 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 1890 #define GT_RENDER_USER_INTERRUPT (1 << 0) 1891 1892 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 1893 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 1894 1895 #define GT_PARITY_ERROR(dev) \ 1896 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 1897 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 1898 1899 /* These are all the "old" interrupts */ 1900 #define ILK_BSD_USER_INTERRUPT (1<<5) 1901 1902 #define I915_PM_INTERRUPT (1<<31) 1903 #define I915_ISP_INTERRUPT (1<<22) 1904 #define I915_LPE_PIPE_B_INTERRUPT (1<<21) 1905 #define I915_LPE_PIPE_A_INTERRUPT (1<<20) 1906 #define I915_MIPIC_INTERRUPT (1<<19) 1907 #define I915_MIPIA_INTERRUPT (1<<18) 1908 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) 1909 #define I915_DISPLAY_PORT_INTERRUPT (1<<17) 1910 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) 1911 #define I915_MASTER_ERROR_INTERRUPT (1<<15) 1912 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) 1913 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) 1914 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ 1915 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) 1916 #define I915_HWB_OOM_INTERRUPT (1<<13) 1917 #define I915_LPE_PIPE_C_INTERRUPT (1<<12) 1918 #define I915_SYNC_STATUS_INTERRUPT (1<<12) 1919 #define I915_MISC_INTERRUPT (1<<11) 1920 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) 1921 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) 1922 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) 1923 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) 1924 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) 1925 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) 1926 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) 1927 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) 1928 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) 1929 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) 1930 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) 1931 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) 1932 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) 1933 #define I915_DEBUG_INTERRUPT (1<<2) 1934 #define I915_WINVALID_INTERRUPT (1<<1) 1935 #define I915_USER_INTERRUPT (1<<1) 1936 #define I915_ASLE_INTERRUPT (1<<0) 1937 #define I915_BSD_USER_INTERRUPT (1<<25) 1938 1939 #define GEN6_BSD_RNCID 0x12198 1940 1941 #define GEN7_FF_THREAD_MODE 0x20a0 1942 #define GEN7_FF_SCHED_MASK 0x0077070 1943 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 1944 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) 1945 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) 1946 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) 1947 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ 1948 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 1949 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) 1950 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) 1951 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ 1952 #define GEN7_FF_VS_SCHED_HW (0x0<<12) 1953 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) 1954 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) 1955 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ 1956 #define GEN7_FF_DS_SCHED_HW (0x0<<4) 1957 1958 /* 1959 * Framebuffer compression (915+ only) 1960 */ 1961 1962 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */ 1963 #define FBC_LL_BASE 0x03204 /* 4k page aligned */ 1964 #define FBC_CONTROL 0x03208 1965 #define FBC_CTL_EN (1<<31) 1966 #define FBC_CTL_PERIODIC (1<<30) 1967 #define FBC_CTL_INTERVAL_SHIFT (16) 1968 #define FBC_CTL_UNCOMPRESSIBLE (1<<14) 1969 #define FBC_CTL_C3_IDLE (1<<13) 1970 #define FBC_CTL_STRIDE_SHIFT (5) 1971 #define FBC_CTL_FENCENO_SHIFT (0) 1972 #define FBC_COMMAND 0x0320c 1973 #define FBC_CMD_COMPRESS (1<<0) 1974 #define FBC_STATUS 0x03210 1975 #define FBC_STAT_COMPRESSING (1<<31) 1976 #define FBC_STAT_COMPRESSED (1<<30) 1977 #define FBC_STAT_MODIFIED (1<<29) 1978 #define FBC_STAT_CURRENT_LINE_SHIFT (0) 1979 #define FBC_CONTROL2 0x03214 1980 #define FBC_CTL_FENCE_DBL (0<<4) 1981 #define FBC_CTL_IDLE_IMM (0<<2) 1982 #define FBC_CTL_IDLE_FULL (1<<2) 1983 #define FBC_CTL_IDLE_LINE (2<<2) 1984 #define FBC_CTL_IDLE_DEBUG (3<<2) 1985 #define FBC_CTL_CPU_FENCE (1<<1) 1986 #define FBC_CTL_PLANE(plane) ((plane)<<0) 1987 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */ 1988 #define FBC_TAG 0x03300 1989 1990 #define FBC_STATUS2 0x43214 1991 #define FBC_COMPRESSION_MASK 0x7ff 1992 1993 #define FBC_LL_SIZE (1536) 1994 1995 /* Framebuffer compression for GM45+ */ 1996 #define DPFC_CB_BASE 0x3200 1997 #define DPFC_CONTROL 0x3208 1998 #define DPFC_CTL_EN (1<<31) 1999 #define DPFC_CTL_PLANE(plane) ((plane)<<30) 2000 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) 2001 #define DPFC_CTL_FENCE_EN (1<<29) 2002 #define IVB_DPFC_CTL_FENCE_EN (1<<28) 2003 #define DPFC_CTL_PERSISTENT_MODE (1<<25) 2004 #define DPFC_SR_EN (1<<10) 2005 #define DPFC_CTL_LIMIT_1X (0<<6) 2006 #define DPFC_CTL_LIMIT_2X (1<<6) 2007 #define DPFC_CTL_LIMIT_4X (2<<6) 2008 #define DPFC_RECOMP_CTL 0x320c 2009 #define DPFC_RECOMP_STALL_EN (1<<27) 2010 #define DPFC_RECOMP_STALL_WM_SHIFT (16) 2011 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 2012 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 2013 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 2014 #define DPFC_STATUS 0x3210 2015 #define DPFC_INVAL_SEG_SHIFT (16) 2016 #define DPFC_INVAL_SEG_MASK (0x07ff0000) 2017 #define DPFC_COMP_SEG_SHIFT (0) 2018 #define DPFC_COMP_SEG_MASK (0x000003ff) 2019 #define DPFC_STATUS2 0x3214 2020 #define DPFC_FENCE_YOFF 0x3218 2021 #define DPFC_CHICKEN 0x3224 2022 #define DPFC_HT_MODIFY (1<<31) 2023 2024 /* Framebuffer compression for Ironlake */ 2025 #define ILK_DPFC_CB_BASE 0x43200 2026 #define ILK_DPFC_CONTROL 0x43208 2027 #define FBC_CTL_FALSE_COLOR (1<<10) 2028 /* The bit 28-8 is reserved */ 2029 #define DPFC_RESERVED (0x1FFFFF00) 2030 #define ILK_DPFC_RECOMP_CTL 0x4320c 2031 #define ILK_DPFC_STATUS 0x43210 2032 #define ILK_DPFC_FENCE_YOFF 0x43218 2033 #define ILK_DPFC_CHICKEN 0x43224 2034 #define ILK_FBC_RT_BASE 0x2128 2035 #define ILK_FBC_RT_VALID (1<<0) 2036 #define SNB_FBC_FRONT_BUFFER (1<<1) 2037 2038 #define ILK_DISPLAY_CHICKEN1 0x42000 2039 #define ILK_FBCQ_DIS (1<<22) 2040 #define ILK_PABSTRETCH_DIS (1<<21) 2041 2042 2043 /* 2044 * Framebuffer compression for Sandybridge 2045 * 2046 * The following two registers are of type GTTMMADR 2047 */ 2048 #define SNB_DPFC_CTL_SA 0x100100 2049 #define SNB_CPU_FENCE_ENABLE (1<<29) 2050 #define DPFC_CPU_FENCE_OFFSET 0x100104 2051 2052 /* Framebuffer compression for Ivybridge */ 2053 #define IVB_FBC_RT_BASE 0x7020 2054 2055 #define IPS_CTL 0x43408 2056 #define IPS_ENABLE (1 << 31) 2057 2058 #define MSG_FBC_REND_STATE 0x50380 2059 #define FBC_REND_NUKE (1<<2) 2060 #define FBC_REND_CACHE_CLEAN (1<<1) 2061 2062 /* 2063 * GPIO regs 2064 */ 2065 #define GPIOA 0x5010 2066 #define GPIOB 0x5014 2067 #define GPIOC 0x5018 2068 #define GPIOD 0x501c 2069 #define GPIOE 0x5020 2070 #define GPIOF 0x5024 2071 #define GPIOG 0x5028 2072 #define GPIOH 0x502c 2073 # define GPIO_CLOCK_DIR_MASK (1 << 0) 2074 # define GPIO_CLOCK_DIR_IN (0 << 1) 2075 # define GPIO_CLOCK_DIR_OUT (1 << 1) 2076 # define GPIO_CLOCK_VAL_MASK (1 << 2) 2077 # define GPIO_CLOCK_VAL_OUT (1 << 3) 2078 # define GPIO_CLOCK_VAL_IN (1 << 4) 2079 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 2080 # define GPIO_DATA_DIR_MASK (1 << 8) 2081 # define GPIO_DATA_DIR_IN (0 << 9) 2082 # define GPIO_DATA_DIR_OUT (1 << 9) 2083 # define GPIO_DATA_VAL_MASK (1 << 10) 2084 # define GPIO_DATA_VAL_OUT (1 << 11) 2085 # define GPIO_DATA_VAL_IN (1 << 12) 2086 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 2087 2088 #define GMBUS0 0x5100 /* clock/port select */ 2089 #define GMBUS_RATE_100KHZ (0<<8) 2090 #define GMBUS_RATE_50KHZ (1<<8) 2091 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ 2092 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ 2093 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ 2094 #define GMBUS_PIN_DISABLED 0 2095 #define GMBUS_PIN_SSC 1 2096 #define GMBUS_PIN_VGADDC 2 2097 #define GMBUS_PIN_PANEL 3 2098 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ 2099 #define GMBUS_PIN_DPC 4 /* HDMIC */ 2100 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ 2101 #define GMBUS_PIN_DPD 6 /* HDMID */ 2102 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */ 2103 #define GMBUS_PIN_1_BXT 1 2104 #define GMBUS_PIN_2_BXT 2 2105 #define GMBUS_PIN_3_BXT 3 2106 #define GMBUS_NUM_PINS 7 /* including 0 */ 2107 #define GMBUS1 0x5104 /* command/status */ 2108 #define GMBUS_SW_CLR_INT (1<<31) 2109 #define GMBUS_SW_RDY (1<<30) 2110 #define GMBUS_ENT (1<<29) /* enable timeout */ 2111 #define GMBUS_CYCLE_NONE (0<<25) 2112 #define GMBUS_CYCLE_WAIT (1<<25) 2113 #define GMBUS_CYCLE_INDEX (2<<25) 2114 #define GMBUS_CYCLE_STOP (4<<25) 2115 #define GMBUS_BYTE_COUNT_SHIFT 16 2116 #define GMBUS_BYTE_COUNT_MAX 256U 2117 #define GMBUS_SLAVE_INDEX_SHIFT 8 2118 #define GMBUS_SLAVE_ADDR_SHIFT 1 2119 #define GMBUS_SLAVE_READ (1<<0) 2120 #define GMBUS_SLAVE_WRITE (0<<0) 2121 #define GMBUS2 0x5108 /* status */ 2122 #define GMBUS_INUSE (1<<15) 2123 #define GMBUS_HW_WAIT_PHASE (1<<14) 2124 #define GMBUS_STALL_TIMEOUT (1<<13) 2125 #define GMBUS_INT (1<<12) 2126 #define GMBUS_HW_RDY (1<<11) 2127 #define GMBUS_SATOER (1<<10) 2128 #define GMBUS_ACTIVE (1<<9) 2129 #define GMBUS3 0x510c /* data buffer bytes 3-0 */ 2130 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */ 2131 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) 2132 #define GMBUS_NAK_EN (1<<3) 2133 #define GMBUS_IDLE_EN (1<<2) 2134 #define GMBUS_HW_WAIT_EN (1<<1) 2135 #define GMBUS_HW_RDY_EN (1<<0) 2136 #define GMBUS5 0x5120 /* byte index */ 2137 #define GMBUS_2BYTE_INDEX_EN (1<<31) 2138 2139 /* 2140 * Clock control & power management 2141 */ 2142 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 2143 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 2144 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 2145 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 2146 2147 #define VGA0 0x6000 2148 #define VGA1 0x6004 2149 #define VGA_PD 0x6010 2150 #define VGA0_PD_P2_DIV_4 (1 << 7) 2151 #define VGA0_PD_P1_DIV_2 (1 << 5) 2152 #define VGA0_PD_P1_SHIFT 0 2153 #define VGA0_PD_P1_MASK (0x1f << 0) 2154 #define VGA1_PD_P2_DIV_4 (1 << 15) 2155 #define VGA1_PD_P1_DIV_2 (1 << 13) 2156 #define VGA1_PD_P1_SHIFT 8 2157 #define VGA1_PD_P1_MASK (0x1f << 8) 2158 #define DPLL_VCO_ENABLE (1 << 31) 2159 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 2160 #define DPLL_DVO_2X_MODE (1 << 30) 2161 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 2162 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 2163 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 2164 #define DPLL_VGA_MODE_DIS (1 << 28) 2165 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 2166 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 2167 #define DPLL_MODE_MASK (3 << 26) 2168 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 2169 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 2170 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 2171 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 2172 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 2173 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 2174 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 2175 #define DPLL_LOCK_VLV (1<<15) 2176 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) 2177 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13) 2178 #define DPLL_SSC_REF_CLK_CHV (1<<13) 2179 #define DPLL_PORTC_READY_MASK (0xf << 4) 2180 #define DPLL_PORTB_READY_MASK (0xf) 2181 2182 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 2183 2184 /* Additional CHV pll/phy registers */ 2185 #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240) 2186 #define DPLL_PORTD_READY_MASK (0xf) 2187 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100) 2188 #define PHY_LDO_DELAY_0NS 0x0 2189 #define PHY_LDO_DELAY_200NS 0x1 2190 #define PHY_LDO_DELAY_600NS 0x2 2191 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23)) 2192 #define PHY_CH_SU_PSR 0x1 2193 #define PHY_CH_DEEP_PSR 0x7 2194 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2)) 2195 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 2196 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104) 2197 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) 2198 2199 /* 2200 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 2201 * this field (only one bit may be set). 2202 */ 2203 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 2204 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 2205 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 2206 /* i830, required in DVO non-gang */ 2207 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 2208 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 2209 #define PLL_REF_INPUT_DREFCLK (0 << 13) 2210 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 2211 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 2212 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 2213 #define PLL_REF_INPUT_MASK (3 << 13) 2214 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 2215 /* Ironlake */ 2216 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 2217 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 2218 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) 2219 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 2220 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 2221 2222 /* 2223 * Parallel to Serial Load Pulse phase selection. 2224 * Selects the phase for the 10X DPLL clock for the PCIe 2225 * digital display port. The range is 4 to 13; 10 or more 2226 * is just a flip delay. The default is 6 2227 */ 2228 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 2229 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 2230 /* 2231 * SDVO multiplier for 945G/GM. Not used on 965. 2232 */ 2233 #define SDVO_MULTIPLIER_MASK 0x000000ff 2234 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 2235 #define SDVO_MULTIPLIER_SHIFT_VGA 0 2236 2237 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 2238 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 2239 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 2240 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 2241 2242 /* 2243 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 2244 * 2245 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 2246 */ 2247 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 2248 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 2249 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 2250 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 2251 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 2252 /* 2253 * SDVO/UDI pixel multiplier. 2254 * 2255 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 2256 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 2257 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 2258 * dummy bytes in the datastream at an increased clock rate, with both sides of 2259 * the link knowing how many bytes are fill. 2260 * 2261 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 2262 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 2263 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 2264 * through an SDVO command. 2265 * 2266 * This register field has values of multiplication factor minus 1, with 2267 * a maximum multiplier of 5 for SDVO. 2268 */ 2269 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 2270 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 2271 /* 2272 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 2273 * This best be set to the default value (3) or the CRT won't work. No, 2274 * I don't entirely understand what this does... 2275 */ 2276 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 2277 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 2278 2279 #define _FPA0 0x06040 2280 #define _FPA1 0x06044 2281 #define _FPB0 0x06048 2282 #define _FPB1 0x0604c 2283 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0) 2284 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1) 2285 #define FP_N_DIV_MASK 0x003f0000 2286 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 2287 #define FP_N_DIV_SHIFT 16 2288 #define FP_M1_DIV_MASK 0x00003f00 2289 #define FP_M1_DIV_SHIFT 8 2290 #define FP_M2_DIV_MASK 0x0000003f 2291 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 2292 #define FP_M2_DIV_SHIFT 0 2293 #define DPLL_TEST 0x606c 2294 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 2295 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 2296 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 2297 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 2298 #define DPLLB_TEST_N_BYPASS (1 << 19) 2299 #define DPLLB_TEST_M_BYPASS (1 << 18) 2300 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 2301 #define DPLLA_TEST_N_BYPASS (1 << 3) 2302 #define DPLLA_TEST_M_BYPASS (1 << 2) 2303 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 2304 #define D_STATE 0x6104 2305 #define DSTATE_GFX_RESET_I830 (1<<6) 2306 #define DSTATE_PLL_D3_OFF (1<<3) 2307 #define DSTATE_GFX_CLOCK_GATING (1<<1) 2308 #define DSTATE_DOT_CLOCK_GATING (1<<0) 2309 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200) 2310 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 2311 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 2312 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 2313 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 2314 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 2315 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 2316 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 2317 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 2318 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 2319 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 2320 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 2321 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 2322 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 2323 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 2324 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 2325 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 2326 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 2327 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 2328 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 2329 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 2330 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 2331 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 2332 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 2333 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 2334 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 2335 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 2336 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 2337 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 2338 /* 2339 * This bit must be set on the 830 to prevent hangs when turning off the 2340 * overlay scaler. 2341 */ 2342 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 2343 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 2344 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 2345 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 2346 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 2347 2348 #define RENCLK_GATE_D1 0x6204 2349 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 2350 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 2351 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 2352 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 2353 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 2354 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 2355 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 2356 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 2357 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 2358 /* This bit must be unset on 855,865 */ 2359 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 2360 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 2361 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 2362 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 2363 /* This bit must be set on 855,865. */ 2364 # define SV_CLOCK_GATE_DISABLE (1 << 0) 2365 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 2366 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 2367 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 2368 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 2369 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 2370 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 2371 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 2372 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 2373 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 2374 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 2375 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 2376 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 2377 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 2378 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 2379 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 2380 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 2381 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 2382 2383 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 2384 /* This bit must always be set on 965G/965GM */ 2385 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 2386 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 2387 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 2388 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 2389 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 2390 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 2391 /* This bit must always be set on 965G */ 2392 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 2393 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 2394 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 2395 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 2396 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 2397 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 2398 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 2399 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 2400 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 2401 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 2402 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 2403 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 2404 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 2405 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 2406 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 2407 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 2408 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 2409 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 2410 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 2411 2412 #define RENCLK_GATE_D2 0x6208 2413 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 2414 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 2415 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 2416 2417 #define VDECCLK_GATE_D 0x620C /* g4x only */ 2418 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 2419 2420 #define RAMCLK_GATE_D 0x6210 /* CRL only */ 2421 #define DEUC 0x6214 /* CRL only */ 2422 2423 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500) 2424 #define FW_CSPWRDWNEN (1<<15) 2425 2426 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504) 2427 2428 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508) 2429 #define CDCLK_FREQ_SHIFT 4 2430 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 2431 #define CZCLK_FREQ_MASK 0xf 2432 2433 #define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C) 2434 #define PFI_CREDIT_63 (9 << 28) /* chv only */ 2435 #define PFI_CREDIT_31 (8 << 28) /* chv only */ 2436 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 2437 #define PFI_CREDIT_RESEND (1 << 27) 2438 #define VGA_FAST_MODE_DISABLE (1 << 14) 2439 2440 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510) 2441 2442 /* 2443 * Palette regs 2444 */ 2445 #define PALETTE_A_OFFSET 0xa000 2446 #define PALETTE_B_OFFSET 0xa800 2447 #define CHV_PALETTE_C_OFFSET 0xc000 2448 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \ 2449 dev_priv->info.display_mmio_offset) 2450 2451 /* MCH MMIO space */ 2452 2453 /* 2454 * MCHBAR mirror. 2455 * 2456 * This mirrors the MCHBAR MMIO space whose location is determined by 2457 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 2458 * every way. It is not accessible from the CP register read instructions. 2459 * 2460 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 2461 * just read. 2462 */ 2463 #define MCHBAR_MIRROR_BASE 0x10000 2464 2465 #define MCHBAR_MIRROR_BASE_SNB 0x140000 2466 2467 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 2468 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04) 2469 2470 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 2471 #define DCC 0x10200 2472 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 2473 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 2474 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 2475 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 2476 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 2477 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 2478 #define DCC2 0x10204 2479 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 2480 2481 /* Pineview MCH register contains DDR3 setting */ 2482 #define CSHRDDR3CTL 0x101a8 2483 #define CSHRDDR3CTL_DDR3 (1 << 2) 2484 2485 /* 965 MCH register controlling DRAM channel configuration */ 2486 #define C0DRB3 0x10206 2487 #define C1DRB3 0x10606 2488 2489 /* snb MCH registers for reading the DRAM channel configuration */ 2490 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004) 2491 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008) 2492 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C) 2493 #define MAD_DIMM_ECC_MASK (0x3 << 24) 2494 #define MAD_DIMM_ECC_OFF (0x0 << 24) 2495 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 2496 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 2497 #define MAD_DIMM_ECC_ON (0x3 << 24) 2498 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 2499 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 2500 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 2501 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 2502 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 2503 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 2504 #define MAD_DIMM_A_SELECT (0x1 << 16) 2505 /* DIMM sizes are in multiples of 256mb. */ 2506 #define MAD_DIMM_B_SIZE_SHIFT 8 2507 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 2508 #define MAD_DIMM_A_SIZE_SHIFT 0 2509 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 2510 2511 /* snb MCH registers for priority tuning */ 2512 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10) 2513 #define MCH_SSKPD_WM0_MASK 0x3f 2514 #define MCH_SSKPD_WM0_VAL 0xc 2515 2516 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c) 2517 2518 /* Clocking configuration register */ 2519 #define CLKCFG 0x10c00 2520 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 2521 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 2522 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 2523 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 2524 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 2525 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 2526 /* Note, below two are guess */ 2527 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ 2528 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ 2529 #define CLKCFG_FSB_MASK (7 << 0) 2530 #define CLKCFG_MEM_533 (1 << 4) 2531 #define CLKCFG_MEM_667 (2 << 4) 2532 #define CLKCFG_MEM_800 (3 << 4) 2533 #define CLKCFG_MEM_MASK (7 << 4) 2534 2535 #define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38) 2536 #define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f) 2537 2538 #define TSC1 0x11001 2539 #define TSE (1<<0) 2540 #define TR1 0x11006 2541 #define TSFS 0x11020 2542 #define TSFS_SLOPE_MASK 0x0000ff00 2543 #define TSFS_SLOPE_SHIFT 8 2544 #define TSFS_INTR_MASK 0x000000ff 2545 2546 #define CRSTANDVID 0x11100 2547 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 2548 #define PXVFREQ_PX_MASK 0x7f000000 2549 #define PXVFREQ_PX_SHIFT 24 2550 #define VIDFREQ_BASE 0x11110 2551 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 2552 #define VIDFREQ2 0x11114 2553 #define VIDFREQ3 0x11118 2554 #define VIDFREQ4 0x1111c 2555 #define VIDFREQ_P0_MASK 0x1f000000 2556 #define VIDFREQ_P0_SHIFT 24 2557 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 2558 #define VIDFREQ_P0_CSCLK_SHIFT 20 2559 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 2560 #define VIDFREQ_P0_CRCLK_SHIFT 16 2561 #define VIDFREQ_P1_MASK 0x00001f00 2562 #define VIDFREQ_P1_SHIFT 8 2563 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 2564 #define VIDFREQ_P1_CSCLK_SHIFT 4 2565 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 2566 #define INTTOEXT_BASE_ILK 0x11300 2567 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */ 2568 #define INTTOEXT_MAP3_SHIFT 24 2569 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 2570 #define INTTOEXT_MAP2_SHIFT 16 2571 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 2572 #define INTTOEXT_MAP1_SHIFT 8 2573 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 2574 #define INTTOEXT_MAP0_SHIFT 0 2575 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 2576 #define MEMSWCTL 0x11170 /* Ironlake only */ 2577 #define MEMCTL_CMD_MASK 0xe000 2578 #define MEMCTL_CMD_SHIFT 13 2579 #define MEMCTL_CMD_RCLK_OFF 0 2580 #define MEMCTL_CMD_RCLK_ON 1 2581 #define MEMCTL_CMD_CHFREQ 2 2582 #define MEMCTL_CMD_CHVID 3 2583 #define MEMCTL_CMD_VMMOFF 4 2584 #define MEMCTL_CMD_VMMON 5 2585 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears 2586 when command complete */ 2587 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 2588 #define MEMCTL_FREQ_SHIFT 8 2589 #define MEMCTL_SFCAVM (1<<7) 2590 #define MEMCTL_TGT_VID_MASK 0x007f 2591 #define MEMIHYST 0x1117c 2592 #define MEMINTREN 0x11180 /* 16 bits */ 2593 #define MEMINT_RSEXIT_EN (1<<8) 2594 #define MEMINT_CX_SUPR_EN (1<<7) 2595 #define MEMINT_CONT_BUSY_EN (1<<6) 2596 #define MEMINT_AVG_BUSY_EN (1<<5) 2597 #define MEMINT_EVAL_CHG_EN (1<<4) 2598 #define MEMINT_MON_IDLE_EN (1<<3) 2599 #define MEMINT_UP_EVAL_EN (1<<2) 2600 #define MEMINT_DOWN_EVAL_EN (1<<1) 2601 #define MEMINT_SW_CMD_EN (1<<0) 2602 #define MEMINTRSTR 0x11182 /* 16 bits */ 2603 #define MEM_RSEXIT_MASK 0xc000 2604 #define MEM_RSEXIT_SHIFT 14 2605 #define MEM_CONT_BUSY_MASK 0x3000 2606 #define MEM_CONT_BUSY_SHIFT 12 2607 #define MEM_AVG_BUSY_MASK 0x0c00 2608 #define MEM_AVG_BUSY_SHIFT 10 2609 #define MEM_EVAL_CHG_MASK 0x0300 2610 #define MEM_EVAL_BUSY_SHIFT 8 2611 #define MEM_MON_IDLE_MASK 0x00c0 2612 #define MEM_MON_IDLE_SHIFT 6 2613 #define MEM_UP_EVAL_MASK 0x0030 2614 #define MEM_UP_EVAL_SHIFT 4 2615 #define MEM_DOWN_EVAL_MASK 0x000c 2616 #define MEM_DOWN_EVAL_SHIFT 2 2617 #define MEM_SW_CMD_MASK 0x0003 2618 #define MEM_INT_STEER_GFX 0 2619 #define MEM_INT_STEER_CMR 1 2620 #define MEM_INT_STEER_SMI 2 2621 #define MEM_INT_STEER_SCI 3 2622 #define MEMINTRSTS 0x11184 2623 #define MEMINT_RSEXIT (1<<7) 2624 #define MEMINT_CONT_BUSY (1<<6) 2625 #define MEMINT_AVG_BUSY (1<<5) 2626 #define MEMINT_EVAL_CHG (1<<4) 2627 #define MEMINT_MON_IDLE (1<<3) 2628 #define MEMINT_UP_EVAL (1<<2) 2629 #define MEMINT_DOWN_EVAL (1<<1) 2630 #define MEMINT_SW_CMD (1<<0) 2631 #define MEMMODECTL 0x11190 2632 #define MEMMODE_BOOST_EN (1<<31) 2633 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 2634 #define MEMMODE_BOOST_FREQ_SHIFT 24 2635 #define MEMMODE_IDLE_MODE_MASK 0x00030000 2636 #define MEMMODE_IDLE_MODE_SHIFT 16 2637 #define MEMMODE_IDLE_MODE_EVAL 0 2638 #define MEMMODE_IDLE_MODE_CONT 1 2639 #define MEMMODE_HWIDLE_EN (1<<15) 2640 #define MEMMODE_SWMODE_EN (1<<14) 2641 #define MEMMODE_RCLK_GATE (1<<13) 2642 #define MEMMODE_HW_UPDATE (1<<12) 2643 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 2644 #define MEMMODE_FSTART_SHIFT 8 2645 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 2646 #define MEMMODE_FMAX_SHIFT 4 2647 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 2648 #define RCBMAXAVG 0x1119c 2649 #define MEMSWCTL2 0x1119e /* Cantiga only */ 2650 #define SWMEMCMD_RENDER_OFF (0 << 13) 2651 #define SWMEMCMD_RENDER_ON (1 << 13) 2652 #define SWMEMCMD_SWFREQ (2 << 13) 2653 #define SWMEMCMD_TARVID (3 << 13) 2654 #define SWMEMCMD_VRM_OFF (4 << 13) 2655 #define SWMEMCMD_VRM_ON (5 << 13) 2656 #define CMDSTS (1<<12) 2657 #define SFCAVM (1<<11) 2658 #define SWFREQ_MASK 0x0380 /* P0-7 */ 2659 #define SWFREQ_SHIFT 7 2660 #define TARVID_MASK 0x001f 2661 #define MEMSTAT_CTG 0x111a0 2662 #define RCBMINAVG 0x111a0 2663 #define RCUPEI 0x111b0 2664 #define RCDNEI 0x111b4 2665 #define RSTDBYCTL 0x111b8 2666 #define RS1EN (1<<31) 2667 #define RS2EN (1<<30) 2668 #define RS3EN (1<<29) 2669 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ 2670 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ 2671 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ 2672 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ 2673 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ 2674 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ 2675 #define RSX_STATUS_MASK (7<<20) 2676 #define RSX_STATUS_ON (0<<20) 2677 #define RSX_STATUS_RC1 (1<<20) 2678 #define RSX_STATUS_RC1E (2<<20) 2679 #define RSX_STATUS_RS1 (3<<20) 2680 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ 2681 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ 2682 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ 2683 #define RSX_STATUS_RSVD2 (7<<20) 2684 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ 2685 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ 2686 #define JRSC (1<<17) /* rsx coupled to cpu c-state */ 2687 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ 2688 #define RS1CONTSAV_MASK (3<<14) 2689 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ 2690 #define RS1CONTSAV_RSVD (1<<14) 2691 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ 2692 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ 2693 #define NORMSLEXLAT_MASK (3<<12) 2694 #define SLOW_RS123 (0<<12) 2695 #define SLOW_RS23 (1<<12) 2696 #define SLOW_RS3 (2<<12) 2697 #define NORMAL_RS123 (3<<12) 2698 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ 2699 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 2700 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ 2701 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ 2702 #define RS_CSTATE_MASK (3<<4) 2703 #define RS_CSTATE_C367_RS1 (0<<4) 2704 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) 2705 #define RS_CSTATE_RSVD (2<<4) 2706 #define RS_CSTATE_C367_RS2 (3<<4) 2707 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ 2708 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ 2709 #define VIDCTL 0x111c0 2710 #define VIDSTS 0x111c8 2711 #define VIDSTART 0x111cc /* 8 bits */ 2712 #define MEMSTAT_ILK 0x111f8 2713 #define MEMSTAT_VID_MASK 0x7f00 2714 #define MEMSTAT_VID_SHIFT 8 2715 #define MEMSTAT_PSTATE_MASK 0x00f8 2716 #define MEMSTAT_PSTATE_SHIFT 3 2717 #define MEMSTAT_MON_ACTV (1<<2) 2718 #define MEMSTAT_SRC_CTL_MASK 0x0003 2719 #define MEMSTAT_SRC_CTL_CORE 0 2720 #define MEMSTAT_SRC_CTL_TRB 1 2721 #define MEMSTAT_SRC_CTL_THM 2 2722 #define MEMSTAT_SRC_CTL_STDBY 3 2723 #define RCPREVBSYTUPAVG 0x113b8 2724 #define RCPREVBSYTDNAVG 0x113bc 2725 #define PMMISC 0x11214 2726 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ 2727 #define SDEW 0x1124c 2728 #define CSIEW0 0x11250 2729 #define CSIEW1 0x11254 2730 #define CSIEW2 0x11258 2731 #define PEW 0x1125c 2732 #define DEW 0x11270 2733 #define MCHAFE 0x112c0 2734 #define CSIEC 0x112e0 2735 #define DMIEC 0x112e4 2736 #define DDREC 0x112e8 2737 #define PEG0EC 0x112ec 2738 #define PEG1EC 0x112f0 2739 #define GFXEC 0x112f4 2740 #define RPPREVBSYTUPAVG 0x113b8 2741 #define RPPREVBSYTDNAVG 0x113bc 2742 #define ECR 0x11600 2743 #define ECR_GPFE (1<<31) 2744 #define ECR_IMONE (1<<30) 2745 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 2746 #define OGW0 0x11608 2747 #define OGW1 0x1160c 2748 #define EG0 0x11610 2749 #define EG1 0x11614 2750 #define EG2 0x11618 2751 #define EG3 0x1161c 2752 #define EG4 0x11620 2753 #define EG5 0x11624 2754 #define EG6 0x11628 2755 #define EG7 0x1162c 2756 #define PXW 0x11664 2757 #define PXWL 0x11680 2758 #define LCFUSE02 0x116c0 2759 #define LCFUSE_HIV_MASK 0x000000ff 2760 #define CSIPLL0 0x12c10 2761 #define DDRMPLL1 0X12c20 2762 #define PEG_BAND_GAP_DATA 0x14d68 2763 2764 #define GEN6_GT_THREAD_STATUS_REG 0x13805c 2765 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 2766 2767 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948) 2768 #define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070) 2769 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994) 2770 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998) 2771 #define BXT_RP_STATE_CAP 0x138170 2772 2773 #define INTERVAL_1_28_US(us) (((us) * 100) >> 7) 2774 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) 2775 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \ 2776 INTERVAL_1_33_US(us) : \ 2777 INTERVAL_1_28_US(us)) 2778 2779 /* 2780 * Logical Context regs 2781 */ 2782 #define CCID 0x2180 2783 #define CCID_EN (1<<0) 2784 /* 2785 * Notes on SNB/IVB/VLV context size: 2786 * - Power context is saved elsewhere (LLC or stolen) 2787 * - Ring/execlist context is saved on SNB, not on IVB 2788 * - Extended context size already includes render context size 2789 * - We always need to follow the extended context size. 2790 * SNB BSpec has comments indicating that we should use the 2791 * render context size instead if execlists are disabled, but 2792 * based on empirical testing that's just nonsense. 2793 * - Pipelined/VF state is saved on SNB/IVB respectively 2794 * - GT1 size just indicates how much of render context 2795 * doesn't need saving on GT1 2796 */ 2797 #define CXT_SIZE 0x21a0 2798 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f) 2799 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f) 2800 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f) 2801 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f) 2802 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f) 2803 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 2804 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 2805 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 2806 #define GEN7_CXT_SIZE 0x21a8 2807 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f) 2808 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7) 2809 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f) 2810 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f) 2811 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7) 2812 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f) 2813 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 2814 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 2815 /* Haswell does have the CXT_SIZE register however it does not appear to be 2816 * valid. Now, docs explain in dwords what is in the context object. The full 2817 * size is 70720 bytes, however, the power context and execlist context will 2818 * never be saved (power context is stored elsewhere, and execlists don't work 2819 * on HSW) - so the final size, including the extra state required for the 2820 * Resource Streamer, is 66944 bytes, which rounds to 17 pages. 2821 */ 2822 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE) 2823 /* Same as Haswell, but 72064 bytes now. */ 2824 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE) 2825 2826 #define CHV_CLK_CTL1 0x101100 2827 #define VLV_CLK_CTL2 0x101104 2828 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 2829 2830 /* 2831 * Overlay regs 2832 */ 2833 2834 #define OVADD 0x30000 2835 #define DOVSTA 0x30008 2836 #define OC_BUF (0x3<<20) 2837 #define OGAMC5 0x30010 2838 #define OGAMC4 0x30014 2839 #define OGAMC3 0x30018 2840 #define OGAMC2 0x3001c 2841 #define OGAMC1 0x30020 2842 #define OGAMC0 0x30024 2843 2844 /* 2845 * Display engine regs 2846 */ 2847 2848 /* Pipe A CRC regs */ 2849 #define _PIPE_CRC_CTL_A 0x60050 2850 #define PIPE_CRC_ENABLE (1 << 31) 2851 /* ivb+ source selection */ 2852 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 2853 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 2854 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 2855 /* ilk+ source selection */ 2856 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 2857 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 2858 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 2859 /* embedded DP port on the north display block, reserved on ivb */ 2860 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 2861 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 2862 /* vlv source selection */ 2863 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 2864 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 2865 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 2866 /* with DP port the pipe source is invalid */ 2867 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 2868 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 2869 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 2870 /* gen3+ source selection */ 2871 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 2872 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 2873 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 2874 /* with DP/TV port the pipe source is invalid */ 2875 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 2876 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 2877 #define PIPE_CRC_SOURCE_TV_POST (5 << 28) 2878 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 2879 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 2880 /* gen2 doesn't have source selection bits */ 2881 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 2882 2883 #define _PIPE_CRC_RES_1_A_IVB 0x60064 2884 #define _PIPE_CRC_RES_2_A_IVB 0x60068 2885 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 2886 #define _PIPE_CRC_RES_4_A_IVB 0x60070 2887 #define _PIPE_CRC_RES_5_A_IVB 0x60074 2888 2889 #define _PIPE_CRC_RES_RED_A 0x60060 2890 #define _PIPE_CRC_RES_GREEN_A 0x60064 2891 #define _PIPE_CRC_RES_BLUE_A 0x60068 2892 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 2893 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 2894 2895 /* Pipe B CRC regs */ 2896 #define _PIPE_CRC_RES_1_B_IVB 0x61064 2897 #define _PIPE_CRC_RES_2_B_IVB 0x61068 2898 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 2899 #define _PIPE_CRC_RES_4_B_IVB 0x61070 2900 #define _PIPE_CRC_RES_5_B_IVB 0x61074 2901 2902 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A) 2903 #define PIPE_CRC_RES_1_IVB(pipe) \ 2904 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB) 2905 #define PIPE_CRC_RES_2_IVB(pipe) \ 2906 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB) 2907 #define PIPE_CRC_RES_3_IVB(pipe) \ 2908 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB) 2909 #define PIPE_CRC_RES_4_IVB(pipe) \ 2910 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB) 2911 #define PIPE_CRC_RES_5_IVB(pipe) \ 2912 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB) 2913 2914 #define PIPE_CRC_RES_RED(pipe) \ 2915 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A) 2916 #define PIPE_CRC_RES_GREEN(pipe) \ 2917 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A) 2918 #define PIPE_CRC_RES_BLUE(pipe) \ 2919 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A) 2920 #define PIPE_CRC_RES_RES1_I915(pipe) \ 2921 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915) 2922 #define PIPE_CRC_RES_RES2_G4X(pipe) \ 2923 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 2924 2925 /* Pipe A timing regs */ 2926 #define _HTOTAL_A 0x60000 2927 #define _HBLANK_A 0x60004 2928 #define _HSYNC_A 0x60008 2929 #define _VTOTAL_A 0x6000c 2930 #define _VBLANK_A 0x60010 2931 #define _VSYNC_A 0x60014 2932 #define _PIPEASRC 0x6001c 2933 #define _BCLRPAT_A 0x60020 2934 #define _VSYNCSHIFT_A 0x60028 2935 #define _PIPE_MULT_A 0x6002c 2936 2937 /* Pipe B timing regs */ 2938 #define _HTOTAL_B 0x61000 2939 #define _HBLANK_B 0x61004 2940 #define _HSYNC_B 0x61008 2941 #define _VTOTAL_B 0x6100c 2942 #define _VBLANK_B 0x61010 2943 #define _VSYNC_B 0x61014 2944 #define _PIPEBSRC 0x6101c 2945 #define _BCLRPAT_B 0x61020 2946 #define _VSYNCSHIFT_B 0x61028 2947 #define _PIPE_MULT_B 0x6102c 2948 2949 #define TRANSCODER_A_OFFSET 0x60000 2950 #define TRANSCODER_B_OFFSET 0x61000 2951 #define TRANSCODER_C_OFFSET 0x62000 2952 #define CHV_TRANSCODER_C_OFFSET 0x63000 2953 #define TRANSCODER_EDP_OFFSET 0x6f000 2954 2955 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \ 2956 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 2957 dev_priv->info.display_mmio_offset) 2958 2959 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A) 2960 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A) 2961 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A) 2962 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A) 2963 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A) 2964 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A) 2965 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A) 2966 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A) 2967 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC) 2968 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A) 2969 2970 /* VLV eDP PSR registers */ 2971 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) 2972 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) 2973 #define VLV_EDP_PSR_ENABLE (1<<0) 2974 #define VLV_EDP_PSR_RESET (1<<1) 2975 #define VLV_EDP_PSR_MODE_MASK (7<<2) 2976 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3) 2977 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2) 2978 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7) 2979 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8) 2980 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9) 2981 #define VLV_EDP_PSR_DBL_FRAME (1<<10) 2982 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16) 2983 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 2984 #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB) 2985 2986 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) 2987 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) 2988 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30) 2989 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31) 2990 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30) 2991 #define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB) 2992 2993 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) 2994 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) 2995 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3) 2996 #define VLV_EDP_PSR_CURR_STATE_MASK 7 2997 #define VLV_EDP_PSR_DISABLED (0<<0) 2998 #define VLV_EDP_PSR_INACTIVE (1<<0) 2999 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0) 3000 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0) 3001 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0) 3002 #define VLV_EDP_PSR_EXIT (5<<0) 3003 #define VLV_EDP_PSR_IN_TRANS (1<<7) 3004 #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB) 3005 3006 /* HSW+ eDP PSR registers */ 3007 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800) 3008 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0) 3009 #define EDP_PSR_ENABLE (1<<31) 3010 #define BDW_PSR_SINGLE_FRAME (1<<30) 3011 #define EDP_PSR_LINK_STANDBY (1<<27) 3012 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) 3013 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) 3014 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) 3015 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) 3016 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) 3017 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 3018 #define EDP_PSR_SKIP_AUX_EXIT (1<<12) 3019 #define EDP_PSR_TP1_TP2_SEL (0<<11) 3020 #define EDP_PSR_TP1_TP3_SEL (1<<11) 3021 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) 3022 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) 3023 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) 3024 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) 3025 #define EDP_PSR_TP1_TIME_500us (0<<4) 3026 #define EDP_PSR_TP1_TIME_100us (1<<4) 3027 #define EDP_PSR_TP1_TIME_2500us (2<<4) 3028 #define EDP_PSR_TP1_TIME_0us (3<<4) 3029 #define EDP_PSR_IDLE_FRAME_SHIFT 0 3030 3031 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10) 3032 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14) 3033 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18) 3034 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c) 3035 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20) 3036 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24) 3037 3038 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40) 3039 #define EDP_PSR_STATUS_STATE_MASK (7<<29) 3040 #define EDP_PSR_STATUS_STATE_IDLE (0<<29) 3041 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) 3042 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) 3043 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) 3044 #define EDP_PSR_STATUS_STATE_BUFON (4<<29) 3045 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) 3046 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) 3047 #define EDP_PSR_STATUS_LINK_MASK (3<<26) 3048 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) 3049 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) 3050 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) 3051 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 3052 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 3053 #define EDP_PSR_STATUS_COUNT_SHIFT 16 3054 #define EDP_PSR_STATUS_COUNT_MASK 0xf 3055 #define EDP_PSR_STATUS_AUX_ERROR (1<<15) 3056 #define EDP_PSR_STATUS_AUX_SENDING (1<<12) 3057 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) 3058 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) 3059 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) 3060 #define EDP_PSR_STATUS_IDLE_MASK 0xf 3061 3062 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44) 3063 #define EDP_PSR_PERF_CNT_MASK 0xffffff 3064 3065 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60) 3066 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) 3067 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) 3068 #define EDP_PSR_DEBUG_MASK_HPD (1<<25) 3069 3070 #define EDP_PSR2_CTL 0x6f900 3071 #define EDP_PSR2_ENABLE (1<<31) 3072 #define EDP_SU_TRACK_ENABLE (1<<30) 3073 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20) 3074 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20) 3075 #define EDP_PSR2_TP2_TIME_500 (0<<8) 3076 #define EDP_PSR2_TP2_TIME_100 (1<<8) 3077 #define EDP_PSR2_TP2_TIME_2500 (2<<8) 3078 #define EDP_PSR2_TP2_TIME_50 (3<<8) 3079 #define EDP_PSR2_TP2_TIME_MASK (3<<8) 3080 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 3081 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4) 3082 #define EDP_PSR2_IDLE_MASK 0xf 3083 3084 /* VGA port control */ 3085 #define ADPA 0x61100 3086 #define PCH_ADPA 0xe1100 3087 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA) 3088 3089 #define ADPA_DAC_ENABLE (1<<31) 3090 #define ADPA_DAC_DISABLE 0 3091 #define ADPA_PIPE_SELECT_MASK (1<<30) 3092 #define ADPA_PIPE_A_SELECT 0 3093 #define ADPA_PIPE_B_SELECT (1<<30) 3094 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) 3095 /* CPT uses bits 29:30 for pch transcoder select */ 3096 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 3097 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) 3098 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) 3099 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) 3100 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) 3101 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) 3102 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) 3103 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) 3104 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) 3105 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) 3106 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) 3107 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) 3108 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) 3109 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) 3110 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) 3111 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) 3112 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) 3113 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) 3114 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) 3115 #define ADPA_USE_VGA_HVPOLARITY (1<<15) 3116 #define ADPA_SETS_HVPOLARITY 0 3117 #define ADPA_VSYNC_CNTL_DISABLE (1<<10) 3118 #define ADPA_VSYNC_CNTL_ENABLE 0 3119 #define ADPA_HSYNC_CNTL_DISABLE (1<<11) 3120 #define ADPA_HSYNC_CNTL_ENABLE 0 3121 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) 3122 #define ADPA_VSYNC_ACTIVE_LOW 0 3123 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) 3124 #define ADPA_HSYNC_ACTIVE_LOW 0 3125 #define ADPA_DPMS_MASK (~(3<<10)) 3126 #define ADPA_DPMS_ON (0<<10) 3127 #define ADPA_DPMS_SUSPEND (1<<10) 3128 #define ADPA_DPMS_STANDBY (2<<10) 3129 #define ADPA_DPMS_OFF (3<<10) 3130 3131 3132 /* Hotplug control (945+ only) */ 3133 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110) 3134 #define PORTB_HOTPLUG_INT_EN (1 << 29) 3135 #define PORTC_HOTPLUG_INT_EN (1 << 28) 3136 #define PORTD_HOTPLUG_INT_EN (1 << 27) 3137 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 3138 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 3139 #define TV_HOTPLUG_INT_EN (1 << 18) 3140 #define CRT_HOTPLUG_INT_EN (1 << 9) 3141 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 3142 PORTC_HOTPLUG_INT_EN | \ 3143 PORTD_HOTPLUG_INT_EN | \ 3144 SDVOC_HOTPLUG_INT_EN | \ 3145 SDVOB_HOTPLUG_INT_EN | \ 3146 CRT_HOTPLUG_INT_EN) 3147 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 3148 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 3149 /* must use period 64 on GM45 according to docs */ 3150 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 3151 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 3152 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 3153 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 3154 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 3155 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 3156 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 3157 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 3158 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 3159 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 3160 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 3161 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 3162 3163 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114) 3164 /* 3165 * HDMI/DP bits are gen4+ 3166 * 3167 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 3168 * Please check the detailed lore in the commit message for for experimental 3169 * evidence. 3170 */ 3171 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 3172 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 3173 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 3174 /* VLV DP/HDMI bits again match Bspec */ 3175 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27) 3176 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28) 3177 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29) 3178 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 3179 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 3180 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 3181 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 3182 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 3183 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 3184 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 3185 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 3186 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 3187 /* CRT/TV common between gen3+ */ 3188 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 3189 #define TV_HOTPLUG_INT_STATUS (1 << 10) 3190 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 3191 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 3192 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 3193 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 3194 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 3195 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 3196 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 3197 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 3198 3199 /* SDVO is different across gen3/4 */ 3200 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 3201 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 3202 /* 3203 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 3204 * since reality corrobates that they're the same as on gen3. But keep these 3205 * bits here (and the comment!) to help any other lost wanderers back onto the 3206 * right tracks. 3207 */ 3208 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 3209 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 3210 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 3211 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 3212 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 3213 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 3214 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 3215 PORTB_HOTPLUG_INT_STATUS | \ 3216 PORTC_HOTPLUG_INT_STATUS | \ 3217 PORTD_HOTPLUG_INT_STATUS) 3218 3219 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 3220 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 3221 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 3222 PORTB_HOTPLUG_INT_STATUS | \ 3223 PORTC_HOTPLUG_INT_STATUS | \ 3224 PORTD_HOTPLUG_INT_STATUS) 3225 3226 /* SDVO and HDMI port control. 3227 * The same register may be used for SDVO or HDMI */ 3228 #define GEN3_SDVOB 0x61140 3229 #define GEN3_SDVOC 0x61160 3230 #define GEN4_HDMIB GEN3_SDVOB 3231 #define GEN4_HDMIC GEN3_SDVOC 3232 #define CHV_HDMID 0x6116C 3233 #define PCH_SDVOB 0xe1140 3234 #define PCH_HDMIB PCH_SDVOB 3235 #define PCH_HDMIC 0xe1150 3236 #define PCH_HDMID 0xe1160 3237 3238 #define PORT_DFT_I9XX 0x61150 3239 #define DC_BALANCE_RESET (1 << 25) 3240 #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154) 3241 #define DC_BALANCE_RESET_VLV (1 << 31) 3242 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 3243 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ 3244 #define PIPE_B_SCRAMBLE_RESET (1 << 1) 3245 #define PIPE_A_SCRAMBLE_RESET (1 << 0) 3246 3247 /* Gen 3 SDVO bits: */ 3248 #define SDVO_ENABLE (1 << 31) 3249 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 3250 #define SDVO_PIPE_SEL_MASK (1 << 30) 3251 #define SDVO_PIPE_B_SELECT (1 << 30) 3252 #define SDVO_STALL_SELECT (1 << 29) 3253 #define SDVO_INTERRUPT_ENABLE (1 << 26) 3254 /* 3255 * 915G/GM SDVO pixel multiplier. 3256 * Programmed value is multiplier - 1, up to 5x. 3257 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 3258 */ 3259 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 3260 #define SDVO_PORT_MULTIPLY_SHIFT 23 3261 #define SDVO_PHASE_SELECT_MASK (15 << 19) 3262 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 3263 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 3264 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 3265 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 3266 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 3267 #define SDVO_DETECTED (1 << 2) 3268 /* Bits to be preserved when writing */ 3269 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 3270 SDVO_INTERRUPT_ENABLE) 3271 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 3272 3273 /* Gen 4 SDVO/HDMI bits: */ 3274 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 3275 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 3276 #define SDVO_ENCODING_SDVO (0 << 10) 3277 #define SDVO_ENCODING_HDMI (2 << 10) 3278 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 3279 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 3280 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 3281 #define SDVO_AUDIO_ENABLE (1 << 6) 3282 /* VSYNC/HSYNC bits new with 965, default is to be set */ 3283 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 3284 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 3285 3286 /* Gen 5 (IBX) SDVO/HDMI bits: */ 3287 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 3288 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 3289 3290 /* Gen 6 (CPT) SDVO/HDMI bits: */ 3291 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 3292 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 3293 3294 /* CHV SDVO/HDMI bits: */ 3295 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 3296 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 3297 3298 3299 /* DVO port control */ 3300 #define DVOA 0x61120 3301 #define DVOB 0x61140 3302 #define DVOC 0x61160 3303 #define DVO_ENABLE (1 << 31) 3304 #define DVO_PIPE_B_SELECT (1 << 30) 3305 #define DVO_PIPE_STALL_UNUSED (0 << 28) 3306 #define DVO_PIPE_STALL (1 << 28) 3307 #define DVO_PIPE_STALL_TV (2 << 28) 3308 #define DVO_PIPE_STALL_MASK (3 << 28) 3309 #define DVO_USE_VGA_SYNC (1 << 15) 3310 #define DVO_DATA_ORDER_I740 (0 << 14) 3311 #define DVO_DATA_ORDER_FP (1 << 14) 3312 #define DVO_VSYNC_DISABLE (1 << 11) 3313 #define DVO_HSYNC_DISABLE (1 << 10) 3314 #define DVO_VSYNC_TRISTATE (1 << 9) 3315 #define DVO_HSYNC_TRISTATE (1 << 8) 3316 #define DVO_BORDER_ENABLE (1 << 7) 3317 #define DVO_DATA_ORDER_GBRG (1 << 6) 3318 #define DVO_DATA_ORDER_RGGB (0 << 6) 3319 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 3320 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 3321 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 3322 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 3323 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 3324 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 3325 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 3326 #define DVO_PRESERVE_MASK (0x7<<24) 3327 #define DVOA_SRCDIM 0x61124 3328 #define DVOB_SRCDIM 0x61144 3329 #define DVOC_SRCDIM 0x61164 3330 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 3331 #define DVO_SRCDIM_VERTICAL_SHIFT 0 3332 3333 /* LVDS port control */ 3334 #define LVDS 0x61180 3335 /* 3336 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 3337 * the DPLL semantics change when the LVDS is assigned to that pipe. 3338 */ 3339 #define LVDS_PORT_EN (1 << 31) 3340 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 3341 #define LVDS_PIPEB_SELECT (1 << 30) 3342 #define LVDS_PIPE_MASK (1 << 30) 3343 #define LVDS_PIPE(pipe) ((pipe) << 30) 3344 /* LVDS dithering flag on 965/g4x platform */ 3345 #define LVDS_ENABLE_DITHER (1 << 25) 3346 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 3347 #define LVDS_VSYNC_POLARITY (1 << 21) 3348 #define LVDS_HSYNC_POLARITY (1 << 20) 3349 3350 /* Enable border for unscaled (or aspect-scaled) display */ 3351 #define LVDS_BORDER_ENABLE (1 << 15) 3352 /* 3353 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 3354 * pixel. 3355 */ 3356 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 3357 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 3358 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 3359 /* 3360 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 3361 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 3362 * on. 3363 */ 3364 #define LVDS_A3_POWER_MASK (3 << 6) 3365 #define LVDS_A3_POWER_DOWN (0 << 6) 3366 #define LVDS_A3_POWER_UP (3 << 6) 3367 /* 3368 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 3369 * is set. 3370 */ 3371 #define LVDS_CLKB_POWER_MASK (3 << 4) 3372 #define LVDS_CLKB_POWER_DOWN (0 << 4) 3373 #define LVDS_CLKB_POWER_UP (3 << 4) 3374 /* 3375 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 3376 * setting for whether we are in dual-channel mode. The B3 pair will 3377 * additionally only be powered up when LVDS_A3_POWER_UP is set. 3378 */ 3379 #define LVDS_B0B3_POWER_MASK (3 << 2) 3380 #define LVDS_B0B3_POWER_DOWN (0 << 2) 3381 #define LVDS_B0B3_POWER_UP (3 << 2) 3382 3383 /* Video Data Island Packet control */ 3384 #define VIDEO_DIP_DATA 0x61178 3385 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 3386 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 3387 * of the infoframe structure specified by CEA-861. */ 3388 #define VIDEO_DIP_DATA_SIZE 32 3389 #define VIDEO_DIP_VSC_DATA_SIZE 36 3390 #define VIDEO_DIP_CTL 0x61170 3391 /* Pre HSW: */ 3392 #define VIDEO_DIP_ENABLE (1 << 31) 3393 #define VIDEO_DIP_PORT(port) ((port) << 29) 3394 #define VIDEO_DIP_PORT_MASK (3 << 29) 3395 #define VIDEO_DIP_ENABLE_GCP (1 << 25) 3396 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 3397 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 3398 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 3399 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 3400 #define VIDEO_DIP_SELECT_AVI (0 << 19) 3401 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 3402 #define VIDEO_DIP_SELECT_SPD (3 << 19) 3403 #define VIDEO_DIP_SELECT_MASK (3 << 19) 3404 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 3405 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 3406 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 3407 #define VIDEO_DIP_FREQ_MASK (3 << 16) 3408 /* HSW and later: */ 3409 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 3410 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 3411 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 3412 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 3413 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 3414 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 3415 3416 /* Panel power sequencing */ 3417 #define PP_STATUS 0x61200 3418 #define PP_ON (1 << 31) 3419 /* 3420 * Indicates that all dependencies of the panel are on: 3421 * 3422 * - PLL enabled 3423 * - pipe enabled 3424 * - LVDS/DVOB/DVOC on 3425 */ 3426 #define PP_READY (1 << 30) 3427 #define PP_SEQUENCE_NONE (0 << 28) 3428 #define PP_SEQUENCE_POWER_UP (1 << 28) 3429 #define PP_SEQUENCE_POWER_DOWN (2 << 28) 3430 #define PP_SEQUENCE_MASK (3 << 28) 3431 #define PP_SEQUENCE_SHIFT 28 3432 #define PP_CYCLE_DELAY_ACTIVE (1 << 27) 3433 #define PP_SEQUENCE_STATE_MASK 0x0000000f 3434 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 3435 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 3436 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 3437 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 3438 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 3439 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 3440 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 3441 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 3442 #define PP_SEQUENCE_STATE_RESET (0xf << 0) 3443 #define PP_CONTROL 0x61204 3444 #define POWER_TARGET_ON (1 << 0) 3445 #define PP_ON_DELAYS 0x61208 3446 #define PP_OFF_DELAYS 0x6120c 3447 #define PP_DIVISOR 0x61210 3448 3449 /* Panel fitting */ 3450 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230) 3451 #define PFIT_ENABLE (1 << 31) 3452 #define PFIT_PIPE_MASK (3 << 29) 3453 #define PFIT_PIPE_SHIFT 29 3454 #define VERT_INTERP_DISABLE (0 << 10) 3455 #define VERT_INTERP_BILINEAR (1 << 10) 3456 #define VERT_INTERP_MASK (3 << 10) 3457 #define VERT_AUTO_SCALE (1 << 9) 3458 #define HORIZ_INTERP_DISABLE (0 << 6) 3459 #define HORIZ_INTERP_BILINEAR (1 << 6) 3460 #define HORIZ_INTERP_MASK (3 << 6) 3461 #define HORIZ_AUTO_SCALE (1 << 5) 3462 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 3463 #define PFIT_FILTER_FUZZY (0 << 24) 3464 #define PFIT_SCALING_AUTO (0 << 26) 3465 #define PFIT_SCALING_PROGRAMMED (1 << 26) 3466 #define PFIT_SCALING_PILLAR (2 << 26) 3467 #define PFIT_SCALING_LETTER (3 << 26) 3468 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234) 3469 /* Pre-965 */ 3470 #define PFIT_VERT_SCALE_SHIFT 20 3471 #define PFIT_VERT_SCALE_MASK 0xfff00000 3472 #define PFIT_HORIZ_SCALE_SHIFT 4 3473 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 3474 /* 965+ */ 3475 #define PFIT_VERT_SCALE_SHIFT_965 16 3476 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 3477 #define PFIT_HORIZ_SCALE_SHIFT_965 0 3478 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 3479 3480 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238) 3481 3482 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 3483 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 3484 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 3485 _VLV_BLC_PWM_CTL2_B) 3486 3487 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 3488 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 3489 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 3490 _VLV_BLC_PWM_CTL_B) 3491 3492 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 3493 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 3494 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 3495 _VLV_BLC_HIST_CTL_B) 3496 3497 /* Backlight control */ 3498 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 3499 #define BLM_PWM_ENABLE (1 << 31) 3500 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 3501 #define BLM_PIPE_SELECT (1 << 29) 3502 #define BLM_PIPE_SELECT_IVB (3 << 29) 3503 #define BLM_PIPE_A (0 << 29) 3504 #define BLM_PIPE_B (1 << 29) 3505 #define BLM_PIPE_C (2 << 29) /* ivb + */ 3506 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 3507 #define BLM_TRANSCODER_B BLM_PIPE_B 3508 #define BLM_TRANSCODER_C BLM_PIPE_C 3509 #define BLM_TRANSCODER_EDP (3 << 29) 3510 #define BLM_PIPE(pipe) ((pipe) << 29) 3511 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 3512 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 3513 #define BLM_PHASE_IN_ENABLE (1 << 25) 3514 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 3515 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 3516 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 3517 #define BLM_PHASE_IN_COUNT_SHIFT (8) 3518 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 3519 #define BLM_PHASE_IN_INCR_SHIFT (0) 3520 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 3521 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254) 3522 /* 3523 * This is the most significant 15 bits of the number of backlight cycles in a 3524 * complete cycle of the modulated backlight control. 3525 * 3526 * The actual value is this field multiplied by two. 3527 */ 3528 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 3529 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 3530 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 3531 /* 3532 * This is the number of cycles out of the backlight modulation cycle for which 3533 * the backlight is on. 3534 * 3535 * This field must be no greater than the number of cycles in the complete 3536 * backlight modulation cycle. 3537 */ 3538 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 3539 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 3540 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 3541 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 3542 3543 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260) 3544 #define BLM_HISTOGRAM_ENABLE (1 << 31) 3545 3546 /* New registers for PCH-split platforms. Safe where new bits show up, the 3547 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 3548 #define BLC_PWM_CPU_CTL2 0x48250 3549 #define BLC_PWM_CPU_CTL 0x48254 3550 3551 #define HSW_BLC_PWM2_CTL 0x48350 3552 3553 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 3554 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 3555 #define BLC_PWM_PCH_CTL1 0xc8250 3556 #define BLM_PCH_PWM_ENABLE (1 << 31) 3557 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 3558 #define BLM_PCH_POLARITY (1 << 29) 3559 #define BLC_PWM_PCH_CTL2 0xc8254 3560 3561 #define UTIL_PIN_CTL 0x48400 3562 #define UTIL_PIN_ENABLE (1 << 31) 3563 3564 /* BXT backlight register definition. */ 3565 #define BXT_BLC_PWM_CTL1 0xC8250 3566 #define BXT_BLC_PWM_ENABLE (1 << 31) 3567 #define BXT_BLC_PWM_POLARITY (1 << 29) 3568 #define BXT_BLC_PWM_FREQ1 0xC8254 3569 #define BXT_BLC_PWM_DUTY1 0xC8258 3570 3571 #define BXT_BLC_PWM_CTL2 0xC8350 3572 #define BXT_BLC_PWM_FREQ2 0xC8354 3573 #define BXT_BLC_PWM_DUTY2 0xC8358 3574 3575 3576 #define PCH_GTC_CTL 0xe7000 3577 #define PCH_GTC_ENABLE (1 << 31) 3578 3579 /* TV port control */ 3580 #define TV_CTL 0x68000 3581 /* Enables the TV encoder */ 3582 # define TV_ENC_ENABLE (1 << 31) 3583 /* Sources the TV encoder input from pipe B instead of A. */ 3584 # define TV_ENC_PIPEB_SELECT (1 << 30) 3585 /* Outputs composite video (DAC A only) */ 3586 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 3587 /* Outputs SVideo video (DAC B/C) */ 3588 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 3589 /* Outputs Component video (DAC A/B/C) */ 3590 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 3591 /* Outputs Composite and SVideo (DAC A/B/C) */ 3592 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 3593 # define TV_TRILEVEL_SYNC (1 << 21) 3594 /* Enables slow sync generation (945GM only) */ 3595 # define TV_SLOW_SYNC (1 << 20) 3596 /* Selects 4x oversampling for 480i and 576p */ 3597 # define TV_OVERSAMPLE_4X (0 << 18) 3598 /* Selects 2x oversampling for 720p and 1080i */ 3599 # define TV_OVERSAMPLE_2X (1 << 18) 3600 /* Selects no oversampling for 1080p */ 3601 # define TV_OVERSAMPLE_NONE (2 << 18) 3602 /* Selects 8x oversampling */ 3603 # define TV_OVERSAMPLE_8X (3 << 18) 3604 /* Selects progressive mode rather than interlaced */ 3605 # define TV_PROGRESSIVE (1 << 17) 3606 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 3607 # define TV_PAL_BURST (1 << 16) 3608 /* Field for setting delay of Y compared to C */ 3609 # define TV_YC_SKEW_MASK (7 << 12) 3610 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 3611 # define TV_ENC_SDP_FIX (1 << 11) 3612 /* 3613 * Enables a fix for the 915GM only. 3614 * 3615 * Not sure what it does. 3616 */ 3617 # define TV_ENC_C0_FIX (1 << 10) 3618 /* Bits that must be preserved by software */ 3619 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 3620 # define TV_FUSE_STATE_MASK (3 << 4) 3621 /* Read-only state that reports all features enabled */ 3622 # define TV_FUSE_STATE_ENABLED (0 << 4) 3623 /* Read-only state that reports that Macrovision is disabled in hardware*/ 3624 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 3625 /* Read-only state that reports that TV-out is disabled in hardware. */ 3626 # define TV_FUSE_STATE_DISABLED (2 << 4) 3627 /* Normal operation */ 3628 # define TV_TEST_MODE_NORMAL (0 << 0) 3629 /* Encoder test pattern 1 - combo pattern */ 3630 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 3631 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 3632 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 3633 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 3634 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 3635 /* Encoder test pattern 4 - random noise */ 3636 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 3637 /* Encoder test pattern 5 - linear color ramps */ 3638 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 3639 /* 3640 * This test mode forces the DACs to 50% of full output. 3641 * 3642 * This is used for load detection in combination with TVDAC_SENSE_MASK 3643 */ 3644 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 3645 # define TV_TEST_MODE_MASK (7 << 0) 3646 3647 #define TV_DAC 0x68004 3648 # define TV_DAC_SAVE 0x00ffff00 3649 /* 3650 * Reports that DAC state change logic has reported change (RO). 3651 * 3652 * This gets cleared when TV_DAC_STATE_EN is cleared 3653 */ 3654 # define TVDAC_STATE_CHG (1 << 31) 3655 # define TVDAC_SENSE_MASK (7 << 28) 3656 /* Reports that DAC A voltage is above the detect threshold */ 3657 # define TVDAC_A_SENSE (1 << 30) 3658 /* Reports that DAC B voltage is above the detect threshold */ 3659 # define TVDAC_B_SENSE (1 << 29) 3660 /* Reports that DAC C voltage is above the detect threshold */ 3661 # define TVDAC_C_SENSE (1 << 28) 3662 /* 3663 * Enables DAC state detection logic, for load-based TV detection. 3664 * 3665 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 3666 * to off, for load detection to work. 3667 */ 3668 # define TVDAC_STATE_CHG_EN (1 << 27) 3669 /* Sets the DAC A sense value to high */ 3670 # define TVDAC_A_SENSE_CTL (1 << 26) 3671 /* Sets the DAC B sense value to high */ 3672 # define TVDAC_B_SENSE_CTL (1 << 25) 3673 /* Sets the DAC C sense value to high */ 3674 # define TVDAC_C_SENSE_CTL (1 << 24) 3675 /* Overrides the ENC_ENABLE and DAC voltage levels */ 3676 # define DAC_CTL_OVERRIDE (1 << 7) 3677 /* Sets the slew rate. Must be preserved in software */ 3678 # define ENC_TVDAC_SLEW_FAST (1 << 6) 3679 # define DAC_A_1_3_V (0 << 4) 3680 # define DAC_A_1_1_V (1 << 4) 3681 # define DAC_A_0_7_V (2 << 4) 3682 # define DAC_A_MASK (3 << 4) 3683 # define DAC_B_1_3_V (0 << 2) 3684 # define DAC_B_1_1_V (1 << 2) 3685 # define DAC_B_0_7_V (2 << 2) 3686 # define DAC_B_MASK (3 << 2) 3687 # define DAC_C_1_3_V (0 << 0) 3688 # define DAC_C_1_1_V (1 << 0) 3689 # define DAC_C_0_7_V (2 << 0) 3690 # define DAC_C_MASK (3 << 0) 3691 3692 /* 3693 * CSC coefficients are stored in a floating point format with 9 bits of 3694 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 3695 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 3696 * -1 (0x3) being the only legal negative value. 3697 */ 3698 #define TV_CSC_Y 0x68010 3699 # define TV_RY_MASK 0x07ff0000 3700 # define TV_RY_SHIFT 16 3701 # define TV_GY_MASK 0x00000fff 3702 # define TV_GY_SHIFT 0 3703 3704 #define TV_CSC_Y2 0x68014 3705 # define TV_BY_MASK 0x07ff0000 3706 # define TV_BY_SHIFT 16 3707 /* 3708 * Y attenuation for component video. 3709 * 3710 * Stored in 1.9 fixed point. 3711 */ 3712 # define TV_AY_MASK 0x000003ff 3713 # define TV_AY_SHIFT 0 3714 3715 #define TV_CSC_U 0x68018 3716 # define TV_RU_MASK 0x07ff0000 3717 # define TV_RU_SHIFT 16 3718 # define TV_GU_MASK 0x000007ff 3719 # define TV_GU_SHIFT 0 3720 3721 #define TV_CSC_U2 0x6801c 3722 # define TV_BU_MASK 0x07ff0000 3723 # define TV_BU_SHIFT 16 3724 /* 3725 * U attenuation for component video. 3726 * 3727 * Stored in 1.9 fixed point. 3728 */ 3729 # define TV_AU_MASK 0x000003ff 3730 # define TV_AU_SHIFT 0 3731 3732 #define TV_CSC_V 0x68020 3733 # define TV_RV_MASK 0x0fff0000 3734 # define TV_RV_SHIFT 16 3735 # define TV_GV_MASK 0x000007ff 3736 # define TV_GV_SHIFT 0 3737 3738 #define TV_CSC_V2 0x68024 3739 # define TV_BV_MASK 0x07ff0000 3740 # define TV_BV_SHIFT 16 3741 /* 3742 * V attenuation for component video. 3743 * 3744 * Stored in 1.9 fixed point. 3745 */ 3746 # define TV_AV_MASK 0x000007ff 3747 # define TV_AV_SHIFT 0 3748 3749 #define TV_CLR_KNOBS 0x68028 3750 /* 2s-complement brightness adjustment */ 3751 # define TV_BRIGHTNESS_MASK 0xff000000 3752 # define TV_BRIGHTNESS_SHIFT 24 3753 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 3754 # define TV_CONTRAST_MASK 0x00ff0000 3755 # define TV_CONTRAST_SHIFT 16 3756 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 3757 # define TV_SATURATION_MASK 0x0000ff00 3758 # define TV_SATURATION_SHIFT 8 3759 /* Hue adjustment, as an integer phase angle in degrees */ 3760 # define TV_HUE_MASK 0x000000ff 3761 # define TV_HUE_SHIFT 0 3762 3763 #define TV_CLR_LEVEL 0x6802c 3764 /* Controls the DAC level for black */ 3765 # define TV_BLACK_LEVEL_MASK 0x01ff0000 3766 # define TV_BLACK_LEVEL_SHIFT 16 3767 /* Controls the DAC level for blanking */ 3768 # define TV_BLANK_LEVEL_MASK 0x000001ff 3769 # define TV_BLANK_LEVEL_SHIFT 0 3770 3771 #define TV_H_CTL_1 0x68030 3772 /* Number of pixels in the hsync. */ 3773 # define TV_HSYNC_END_MASK 0x1fff0000 3774 # define TV_HSYNC_END_SHIFT 16 3775 /* Total number of pixels minus one in the line (display and blanking). */ 3776 # define TV_HTOTAL_MASK 0x00001fff 3777 # define TV_HTOTAL_SHIFT 0 3778 3779 #define TV_H_CTL_2 0x68034 3780 /* Enables the colorburst (needed for non-component color) */ 3781 # define TV_BURST_ENA (1 << 31) 3782 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 3783 # define TV_HBURST_START_SHIFT 16 3784 # define TV_HBURST_START_MASK 0x1fff0000 3785 /* Length of the colorburst */ 3786 # define TV_HBURST_LEN_SHIFT 0 3787 # define TV_HBURST_LEN_MASK 0x0001fff 3788 3789 #define TV_H_CTL_3 0x68038 3790 /* End of hblank, measured in pixels minus one from start of hsync */ 3791 # define TV_HBLANK_END_SHIFT 16 3792 # define TV_HBLANK_END_MASK 0x1fff0000 3793 /* Start of hblank, measured in pixels minus one from start of hsync */ 3794 # define TV_HBLANK_START_SHIFT 0 3795 # define TV_HBLANK_START_MASK 0x0001fff 3796 3797 #define TV_V_CTL_1 0x6803c 3798 /* XXX */ 3799 # define TV_NBR_END_SHIFT 16 3800 # define TV_NBR_END_MASK 0x07ff0000 3801 /* XXX */ 3802 # define TV_VI_END_F1_SHIFT 8 3803 # define TV_VI_END_F1_MASK 0x00003f00 3804 /* XXX */ 3805 # define TV_VI_END_F2_SHIFT 0 3806 # define TV_VI_END_F2_MASK 0x0000003f 3807 3808 #define TV_V_CTL_2 0x68040 3809 /* Length of vsync, in half lines */ 3810 # define TV_VSYNC_LEN_MASK 0x07ff0000 3811 # define TV_VSYNC_LEN_SHIFT 16 3812 /* Offset of the start of vsync in field 1, measured in one less than the 3813 * number of half lines. 3814 */ 3815 # define TV_VSYNC_START_F1_MASK 0x00007f00 3816 # define TV_VSYNC_START_F1_SHIFT 8 3817 /* 3818 * Offset of the start of vsync in field 2, measured in one less than the 3819 * number of half lines. 3820 */ 3821 # define TV_VSYNC_START_F2_MASK 0x0000007f 3822 # define TV_VSYNC_START_F2_SHIFT 0 3823 3824 #define TV_V_CTL_3 0x68044 3825 /* Enables generation of the equalization signal */ 3826 # define TV_EQUAL_ENA (1 << 31) 3827 /* Length of vsync, in half lines */ 3828 # define TV_VEQ_LEN_MASK 0x007f0000 3829 # define TV_VEQ_LEN_SHIFT 16 3830 /* Offset of the start of equalization in field 1, measured in one less than 3831 * the number of half lines. 3832 */ 3833 # define TV_VEQ_START_F1_MASK 0x0007f00 3834 # define TV_VEQ_START_F1_SHIFT 8 3835 /* 3836 * Offset of the start of equalization in field 2, measured in one less than 3837 * the number of half lines. 3838 */ 3839 # define TV_VEQ_START_F2_MASK 0x000007f 3840 # define TV_VEQ_START_F2_SHIFT 0 3841 3842 #define TV_V_CTL_4 0x68048 3843 /* 3844 * Offset to start of vertical colorburst, measured in one less than the 3845 * number of lines from vertical start. 3846 */ 3847 # define TV_VBURST_START_F1_MASK 0x003f0000 3848 # define TV_VBURST_START_F1_SHIFT 16 3849 /* 3850 * Offset to the end of vertical colorburst, measured in one less than the 3851 * number of lines from the start of NBR. 3852 */ 3853 # define TV_VBURST_END_F1_MASK 0x000000ff 3854 # define TV_VBURST_END_F1_SHIFT 0 3855 3856 #define TV_V_CTL_5 0x6804c 3857 /* 3858 * Offset to start of vertical colorburst, measured in one less than the 3859 * number of lines from vertical start. 3860 */ 3861 # define TV_VBURST_START_F2_MASK 0x003f0000 3862 # define TV_VBURST_START_F2_SHIFT 16 3863 /* 3864 * Offset to the end of vertical colorburst, measured in one less than the 3865 * number of lines from the start of NBR. 3866 */ 3867 # define TV_VBURST_END_F2_MASK 0x000000ff 3868 # define TV_VBURST_END_F2_SHIFT 0 3869 3870 #define TV_V_CTL_6 0x68050 3871 /* 3872 * Offset to start of vertical colorburst, measured in one less than the 3873 * number of lines from vertical start. 3874 */ 3875 # define TV_VBURST_START_F3_MASK 0x003f0000 3876 # define TV_VBURST_START_F3_SHIFT 16 3877 /* 3878 * Offset to the end of vertical colorburst, measured in one less than the 3879 * number of lines from the start of NBR. 3880 */ 3881 # define TV_VBURST_END_F3_MASK 0x000000ff 3882 # define TV_VBURST_END_F3_SHIFT 0 3883 3884 #define TV_V_CTL_7 0x68054 3885 /* 3886 * Offset to start of vertical colorburst, measured in one less than the 3887 * number of lines from vertical start. 3888 */ 3889 # define TV_VBURST_START_F4_MASK 0x003f0000 3890 # define TV_VBURST_START_F4_SHIFT 16 3891 /* 3892 * Offset to the end of vertical colorburst, measured in one less than the 3893 * number of lines from the start of NBR. 3894 */ 3895 # define TV_VBURST_END_F4_MASK 0x000000ff 3896 # define TV_VBURST_END_F4_SHIFT 0 3897 3898 #define TV_SC_CTL_1 0x68060 3899 /* Turns on the first subcarrier phase generation DDA */ 3900 # define TV_SC_DDA1_EN (1 << 31) 3901 /* Turns on the first subcarrier phase generation DDA */ 3902 # define TV_SC_DDA2_EN (1 << 30) 3903 /* Turns on the first subcarrier phase generation DDA */ 3904 # define TV_SC_DDA3_EN (1 << 29) 3905 /* Sets the subcarrier DDA to reset frequency every other field */ 3906 # define TV_SC_RESET_EVERY_2 (0 << 24) 3907 /* Sets the subcarrier DDA to reset frequency every fourth field */ 3908 # define TV_SC_RESET_EVERY_4 (1 << 24) 3909 /* Sets the subcarrier DDA to reset frequency every eighth field */ 3910 # define TV_SC_RESET_EVERY_8 (2 << 24) 3911 /* Sets the subcarrier DDA to never reset the frequency */ 3912 # define TV_SC_RESET_NEVER (3 << 24) 3913 /* Sets the peak amplitude of the colorburst.*/ 3914 # define TV_BURST_LEVEL_MASK 0x00ff0000 3915 # define TV_BURST_LEVEL_SHIFT 16 3916 /* Sets the increment of the first subcarrier phase generation DDA */ 3917 # define TV_SCDDA1_INC_MASK 0x00000fff 3918 # define TV_SCDDA1_INC_SHIFT 0 3919 3920 #define TV_SC_CTL_2 0x68064 3921 /* Sets the rollover for the second subcarrier phase generation DDA */ 3922 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 3923 # define TV_SCDDA2_SIZE_SHIFT 16 3924 /* Sets the increent of the second subcarrier phase generation DDA */ 3925 # define TV_SCDDA2_INC_MASK 0x00007fff 3926 # define TV_SCDDA2_INC_SHIFT 0 3927 3928 #define TV_SC_CTL_3 0x68068 3929 /* Sets the rollover for the third subcarrier phase generation DDA */ 3930 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 3931 # define TV_SCDDA3_SIZE_SHIFT 16 3932 /* Sets the increent of the third subcarrier phase generation DDA */ 3933 # define TV_SCDDA3_INC_MASK 0x00007fff 3934 # define TV_SCDDA3_INC_SHIFT 0 3935 3936 #define TV_WIN_POS 0x68070 3937 /* X coordinate of the display from the start of horizontal active */ 3938 # define TV_XPOS_MASK 0x1fff0000 3939 # define TV_XPOS_SHIFT 16 3940 /* Y coordinate of the display from the start of vertical active (NBR) */ 3941 # define TV_YPOS_MASK 0x00000fff 3942 # define TV_YPOS_SHIFT 0 3943 3944 #define TV_WIN_SIZE 0x68074 3945 /* Horizontal size of the display window, measured in pixels*/ 3946 # define TV_XSIZE_MASK 0x1fff0000 3947 # define TV_XSIZE_SHIFT 16 3948 /* 3949 * Vertical size of the display window, measured in pixels. 3950 * 3951 * Must be even for interlaced modes. 3952 */ 3953 # define TV_YSIZE_MASK 0x00000fff 3954 # define TV_YSIZE_SHIFT 0 3955 3956 #define TV_FILTER_CTL_1 0x68080 3957 /* 3958 * Enables automatic scaling calculation. 3959 * 3960 * If set, the rest of the registers are ignored, and the calculated values can 3961 * be read back from the register. 3962 */ 3963 # define TV_AUTO_SCALE (1 << 31) 3964 /* 3965 * Disables the vertical filter. 3966 * 3967 * This is required on modes more than 1024 pixels wide */ 3968 # define TV_V_FILTER_BYPASS (1 << 29) 3969 /* Enables adaptive vertical filtering */ 3970 # define TV_VADAPT (1 << 28) 3971 # define TV_VADAPT_MODE_MASK (3 << 26) 3972 /* Selects the least adaptive vertical filtering mode */ 3973 # define TV_VADAPT_MODE_LEAST (0 << 26) 3974 /* Selects the moderately adaptive vertical filtering mode */ 3975 # define TV_VADAPT_MODE_MODERATE (1 << 26) 3976 /* Selects the most adaptive vertical filtering mode */ 3977 # define TV_VADAPT_MODE_MOST (3 << 26) 3978 /* 3979 * Sets the horizontal scaling factor. 3980 * 3981 * This should be the fractional part of the horizontal scaling factor divided 3982 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 3983 * 3984 * (src width - 1) / ((oversample * dest width) - 1) 3985 */ 3986 # define TV_HSCALE_FRAC_MASK 0x00003fff 3987 # define TV_HSCALE_FRAC_SHIFT 0 3988 3989 #define TV_FILTER_CTL_2 0x68084 3990 /* 3991 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 3992 * 3993 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 3994 */ 3995 # define TV_VSCALE_INT_MASK 0x00038000 3996 # define TV_VSCALE_INT_SHIFT 15 3997 /* 3998 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 3999 * 4000 * \sa TV_VSCALE_INT_MASK 4001 */ 4002 # define TV_VSCALE_FRAC_MASK 0x00007fff 4003 # define TV_VSCALE_FRAC_SHIFT 0 4004 4005 #define TV_FILTER_CTL_3 0x68088 4006 /* 4007 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 4008 * 4009 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 4010 * 4011 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 4012 */ 4013 # define TV_VSCALE_IP_INT_MASK 0x00038000 4014 # define TV_VSCALE_IP_INT_SHIFT 15 4015 /* 4016 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 4017 * 4018 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 4019 * 4020 * \sa TV_VSCALE_IP_INT_MASK 4021 */ 4022 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 4023 # define TV_VSCALE_IP_FRAC_SHIFT 0 4024 4025 #define TV_CC_CONTROL 0x68090 4026 # define TV_CC_ENABLE (1 << 31) 4027 /* 4028 * Specifies which field to send the CC data in. 4029 * 4030 * CC data is usually sent in field 0. 4031 */ 4032 # define TV_CC_FID_MASK (1 << 27) 4033 # define TV_CC_FID_SHIFT 27 4034 /* Sets the horizontal position of the CC data. Usually 135. */ 4035 # define TV_CC_HOFF_MASK 0x03ff0000 4036 # define TV_CC_HOFF_SHIFT 16 4037 /* Sets the vertical position of the CC data. Usually 21 */ 4038 # define TV_CC_LINE_MASK 0x0000003f 4039 # define TV_CC_LINE_SHIFT 0 4040 4041 #define TV_CC_DATA 0x68094 4042 # define TV_CC_RDY (1 << 31) 4043 /* Second word of CC data to be transmitted. */ 4044 # define TV_CC_DATA_2_MASK 0x007f0000 4045 # define TV_CC_DATA_2_SHIFT 16 4046 /* First word of CC data to be transmitted. */ 4047 # define TV_CC_DATA_1_MASK 0x0000007f 4048 # define TV_CC_DATA_1_SHIFT 0 4049 4050 #define TV_H_LUMA_0 0x68100 4051 #define TV_H_LUMA_59 0x681ec 4052 #define TV_H_CHROMA_0 0x68200 4053 #define TV_H_CHROMA_59 0x682ec 4054 #define TV_V_LUMA_0 0x68300 4055 #define TV_V_LUMA_42 0x683a8 4056 #define TV_V_CHROMA_0 0x68400 4057 #define TV_V_CHROMA_42 0x684a8 4058 4059 /* Display Port */ 4060 #define DP_A 0x64000 /* eDP */ 4061 #define DP_B 0x64100 4062 #define DP_C 0x64200 4063 #define DP_D 0x64300 4064 4065 #define DP_PORT_EN (1 << 31) 4066 #define DP_PIPEB_SELECT (1 << 30) 4067 #define DP_PIPE_MASK (1 << 30) 4068 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) 4069 #define DP_PIPE_MASK_CHV (3 << 16) 4070 4071 /* Link training mode - select a suitable mode for each stage */ 4072 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 4073 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 4074 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 4075 #define DP_LINK_TRAIN_OFF (3 << 28) 4076 #define DP_LINK_TRAIN_MASK (3 << 28) 4077 #define DP_LINK_TRAIN_SHIFT 28 4078 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14) 4079 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14)) 4080 4081 /* CPT Link training mode */ 4082 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 4083 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 4084 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 4085 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 4086 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 4087 #define DP_LINK_TRAIN_SHIFT_CPT 8 4088 4089 /* Signal voltages. These are mostly controlled by the other end */ 4090 #define DP_VOLTAGE_0_4 (0 << 25) 4091 #define DP_VOLTAGE_0_6 (1 << 25) 4092 #define DP_VOLTAGE_0_8 (2 << 25) 4093 #define DP_VOLTAGE_1_2 (3 << 25) 4094 #define DP_VOLTAGE_MASK (7 << 25) 4095 #define DP_VOLTAGE_SHIFT 25 4096 4097 /* Signal pre-emphasis levels, like voltages, the other end tells us what 4098 * they want 4099 */ 4100 #define DP_PRE_EMPHASIS_0 (0 << 22) 4101 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 4102 #define DP_PRE_EMPHASIS_6 (2 << 22) 4103 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 4104 #define DP_PRE_EMPHASIS_MASK (7 << 22) 4105 #define DP_PRE_EMPHASIS_SHIFT 22 4106 4107 /* How many wires to use. I guess 3 was too hard */ 4108 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 4109 #define DP_PORT_WIDTH_MASK (7 << 19) 4110 4111 /* Mystic DPCD version 1.1 special mode */ 4112 #define DP_ENHANCED_FRAMING (1 << 18) 4113 4114 /* eDP */ 4115 #define DP_PLL_FREQ_270MHZ (0 << 16) 4116 #define DP_PLL_FREQ_160MHZ (1 << 16) 4117 #define DP_PLL_FREQ_MASK (3 << 16) 4118 4119 /* locked once port is enabled */ 4120 #define DP_PORT_REVERSAL (1 << 15) 4121 4122 /* eDP */ 4123 #define DP_PLL_ENABLE (1 << 14) 4124 4125 /* sends the clock on lane 15 of the PEG for debug */ 4126 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 4127 4128 #define DP_SCRAMBLING_DISABLE (1 << 12) 4129 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 4130 4131 /* limit RGB values to avoid confusing TVs */ 4132 #define DP_COLOR_RANGE_16_235 (1 << 8) 4133 4134 /* Turn on the audio link */ 4135 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 4136 4137 /* vs and hs sync polarity */ 4138 #define DP_SYNC_VS_HIGH (1 << 4) 4139 #define DP_SYNC_HS_HIGH (1 << 3) 4140 4141 /* A fantasy */ 4142 #define DP_DETECTED (1 << 2) 4143 4144 /* The aux channel provides a way to talk to the 4145 * signal sink for DDC etc. Max packet size supported 4146 * is 20 bytes in each direction, hence the 5 fixed 4147 * data registers 4148 */ 4149 #define DPA_AUX_CH_CTL 0x64010 4150 #define DPA_AUX_CH_DATA1 0x64014 4151 #define DPA_AUX_CH_DATA2 0x64018 4152 #define DPA_AUX_CH_DATA3 0x6401c 4153 #define DPA_AUX_CH_DATA4 0x64020 4154 #define DPA_AUX_CH_DATA5 0x64024 4155 4156 #define DPB_AUX_CH_CTL 0x64110 4157 #define DPB_AUX_CH_DATA1 0x64114 4158 #define DPB_AUX_CH_DATA2 0x64118 4159 #define DPB_AUX_CH_DATA3 0x6411c 4160 #define DPB_AUX_CH_DATA4 0x64120 4161 #define DPB_AUX_CH_DATA5 0x64124 4162 4163 #define DPC_AUX_CH_CTL 0x64210 4164 #define DPC_AUX_CH_DATA1 0x64214 4165 #define DPC_AUX_CH_DATA2 0x64218 4166 #define DPC_AUX_CH_DATA3 0x6421c 4167 #define DPC_AUX_CH_DATA4 0x64220 4168 #define DPC_AUX_CH_DATA5 0x64224 4169 4170 #define DPD_AUX_CH_CTL 0x64310 4171 #define DPD_AUX_CH_DATA1 0x64314 4172 #define DPD_AUX_CH_DATA2 0x64318 4173 #define DPD_AUX_CH_DATA3 0x6431c 4174 #define DPD_AUX_CH_DATA4 0x64320 4175 #define DPD_AUX_CH_DATA5 0x64324 4176 4177 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 4178 #define DP_AUX_CH_CTL_DONE (1 << 30) 4179 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 4180 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 4181 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 4182 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 4183 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 4184 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) 4185 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 4186 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 4187 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 4188 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 4189 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 4190 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 4191 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 4192 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 4193 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 4194 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 4195 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 4196 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 4197 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 4198 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 4199 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 4200 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 4201 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5) 4202 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 4203 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 4204 4205 /* 4206 * Computing GMCH M and N values for the Display Port link 4207 * 4208 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 4209 * 4210 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 4211 * 4212 * The GMCH value is used internally 4213 * 4214 * bytes_per_pixel is the number of bytes coming out of the plane, 4215 * which is after the LUTs, so we want the bytes for our color format. 4216 * For our current usage, this is always 3, one byte for R, G and B. 4217 */ 4218 #define _PIPEA_DATA_M_G4X 0x70050 4219 #define _PIPEB_DATA_M_G4X 0x71050 4220 4221 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 4222 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ 4223 #define TU_SIZE_SHIFT 25 4224 #define TU_SIZE_MASK (0x3f << 25) 4225 4226 #define DATA_LINK_M_N_MASK (0xffffff) 4227 #define DATA_LINK_N_MAX (0x800000) 4228 4229 #define _PIPEA_DATA_N_G4X 0x70054 4230 #define _PIPEB_DATA_N_G4X 0x71054 4231 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 4232 4233 /* 4234 * Computing Link M and N values for the Display Port link 4235 * 4236 * Link M / N = pixel_clock / ls_clk 4237 * 4238 * (the DP spec calls pixel_clock the 'strm_clk') 4239 * 4240 * The Link value is transmitted in the Main Stream 4241 * Attributes and VB-ID. 4242 */ 4243 4244 #define _PIPEA_LINK_M_G4X 0x70060 4245 #define _PIPEB_LINK_M_G4X 0x71060 4246 #define PIPEA_DP_LINK_M_MASK (0xffffff) 4247 4248 #define _PIPEA_LINK_N_G4X 0x70064 4249 #define _PIPEB_LINK_N_G4X 0x71064 4250 #define PIPEA_DP_LINK_N_MASK (0xffffff) 4251 4252 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 4253 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 4254 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 4255 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 4256 4257 /* Display & cursor control */ 4258 4259 /* Pipe A */ 4260 #define _PIPEADSL 0x70000 4261 #define DSL_LINEMASK_GEN2 0x00000fff 4262 #define DSL_LINEMASK_GEN3 0x00001fff 4263 #define _PIPEACONF 0x70008 4264 #define PIPECONF_ENABLE (1<<31) 4265 #define PIPECONF_DISABLE 0 4266 #define PIPECONF_DOUBLE_WIDE (1<<30) 4267 #define I965_PIPECONF_ACTIVE (1<<30) 4268 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ 4269 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) 4270 #define PIPECONF_SINGLE_WIDE 0 4271 #define PIPECONF_PIPE_UNLOCKED 0 4272 #define PIPECONF_PIPE_LOCKED (1<<25) 4273 #define PIPECONF_PALETTE 0 4274 #define PIPECONF_GAMMA (1<<24) 4275 #define PIPECONF_FORCE_BORDER (1<<25) 4276 #define PIPECONF_INTERLACE_MASK (7 << 21) 4277 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 4278 /* Note that pre-gen3 does not support interlaced display directly. Panel 4279 * fitting must be disabled on pre-ilk for interlaced. */ 4280 #define PIPECONF_PROGRESSIVE (0 << 21) 4281 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 4282 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 4283 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 4284 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 4285 /* Ironlake and later have a complete new set of values for interlaced. PFIT 4286 * means panel fitter required, PF means progressive fetch, DBL means power 4287 * saving pixel doubling. */ 4288 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 4289 #define PIPECONF_INTERLACED_ILK (3 << 21) 4290 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 4291 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 4292 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 4293 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 4294 #define PIPECONF_CXSR_DOWNCLOCK (1<<16) 4295 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 4296 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 4297 #define PIPECONF_BPC_MASK (0x7 << 5) 4298 #define PIPECONF_8BPC (0<<5) 4299 #define PIPECONF_10BPC (1<<5) 4300 #define PIPECONF_6BPC (2<<5) 4301 #define PIPECONF_12BPC (3<<5) 4302 #define PIPECONF_DITHER_EN (1<<4) 4303 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 4304 #define PIPECONF_DITHER_TYPE_SP (0<<2) 4305 #define PIPECONF_DITHER_TYPE_ST1 (1<<2) 4306 #define PIPECONF_DITHER_TYPE_ST2 (2<<2) 4307 #define PIPECONF_DITHER_TYPE_TEMP (3<<2) 4308 #define _PIPEASTAT 0x70024 4309 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) 4310 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) 4311 #define PIPE_CRC_ERROR_ENABLE (1UL<<29) 4312 #define PIPE_CRC_DONE_ENABLE (1UL<<28) 4313 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) 4314 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) 4315 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) 4316 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) 4317 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) 4318 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) 4319 #define PIPE_DPST_EVENT_ENABLE (1UL<<23) 4320 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) 4321 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) 4322 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) 4323 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) 4324 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) 4325 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) 4326 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ 4327 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ 4328 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) 4329 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) 4330 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) 4331 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) 4332 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) 4333 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) 4334 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) 4335 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) 4336 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) 4337 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) 4338 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) 4339 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) 4340 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) 4341 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) 4342 #define PIPE_DPST_EVENT_STATUS (1UL<<7) 4343 #define PIPE_A_PSR_STATUS_VLV (1UL<<6) 4344 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) 4345 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) 4346 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) 4347 #define PIPE_B_PSR_STATUS_VLV (1UL<<3) 4348 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) 4349 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ 4350 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ 4351 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) 4352 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) 4353 #define PIPE_HBLANK_INT_STATUS (1UL<<0) 4354 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) 4355 4356 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 4357 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 4358 4359 #define PIPE_A_OFFSET 0x70000 4360 #define PIPE_B_OFFSET 0x71000 4361 #define PIPE_C_OFFSET 0x72000 4362 #define CHV_PIPE_C_OFFSET 0x74000 4363 /* 4364 * There's actually no pipe EDP. Some pipe registers have 4365 * simply shifted from the pipe to the transcoder, while 4366 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 4367 * to access such registers in transcoder EDP. 4368 */ 4369 #define PIPE_EDP_OFFSET 0x7f000 4370 4371 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \ 4372 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 4373 dev_priv->info.display_mmio_offset) 4374 4375 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF) 4376 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL) 4377 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH) 4378 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL) 4379 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT) 4380 4381 #define _PIPE_MISC_A 0x70030 4382 #define _PIPE_MISC_B 0x71030 4383 #define PIPEMISC_DITHER_BPC_MASK (7<<5) 4384 #define PIPEMISC_DITHER_8_BPC (0<<5) 4385 #define PIPEMISC_DITHER_10_BPC (1<<5) 4386 #define PIPEMISC_DITHER_6_BPC (2<<5) 4387 #define PIPEMISC_DITHER_12_BPC (3<<5) 4388 #define PIPEMISC_DITHER_ENABLE (1<<4) 4389 #define PIPEMISC_DITHER_TYPE_MASK (3<<2) 4390 #define PIPEMISC_DITHER_TYPE_SP (0<<2) 4391 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A) 4392 4393 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028) 4394 #define PIPEB_LINE_COMPARE_INT_EN (1<<29) 4395 #define PIPEB_HLINE_INT_EN (1<<28) 4396 #define PIPEB_VBLANK_INT_EN (1<<27) 4397 #define SPRITED_FLIP_DONE_INT_EN (1<<26) 4398 #define SPRITEC_FLIP_DONE_INT_EN (1<<25) 4399 #define PLANEB_FLIP_DONE_INT_EN (1<<24) 4400 #define PIPE_PSR_INT_EN (1<<22) 4401 #define PIPEA_LINE_COMPARE_INT_EN (1<<21) 4402 #define PIPEA_HLINE_INT_EN (1<<20) 4403 #define PIPEA_VBLANK_INT_EN (1<<19) 4404 #define SPRITEB_FLIP_DONE_INT_EN (1<<18) 4405 #define SPRITEA_FLIP_DONE_INT_EN (1<<17) 4406 #define PLANEA_FLIPDONE_INT_EN (1<<16) 4407 #define PIPEC_LINE_COMPARE_INT_EN (1<<13) 4408 #define PIPEC_HLINE_INT_EN (1<<12) 4409 #define PIPEC_VBLANK_INT_EN (1<<11) 4410 #define SPRITEF_FLIPDONE_INT_EN (1<<10) 4411 #define SPRITEE_FLIPDONE_INT_EN (1<<9) 4412 #define PLANEC_FLIPDONE_INT_EN (1<<8) 4413 4414 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 4415 #define SPRITEF_INVALID_GTT_INT_EN (1<<27) 4416 #define SPRITEE_INVALID_GTT_INT_EN (1<<26) 4417 #define PLANEC_INVALID_GTT_INT_EN (1<<25) 4418 #define CURSORC_INVALID_GTT_INT_EN (1<<24) 4419 #define CURSORB_INVALID_GTT_INT_EN (1<<23) 4420 #define CURSORA_INVALID_GTT_INT_EN (1<<22) 4421 #define SPRITED_INVALID_GTT_INT_EN (1<<21) 4422 #define SPRITEC_INVALID_GTT_INT_EN (1<<20) 4423 #define PLANEB_INVALID_GTT_INT_EN (1<<19) 4424 #define SPRITEB_INVALID_GTT_INT_EN (1<<18) 4425 #define SPRITEA_INVALID_GTT_INT_EN (1<<17) 4426 #define PLANEA_INVALID_GTT_INT_EN (1<<16) 4427 #define DPINVGTT_EN_MASK 0xff0000 4428 #define DPINVGTT_EN_MASK_CHV 0xfff0000 4429 #define SPRITEF_INVALID_GTT_STATUS (1<<11) 4430 #define SPRITEE_INVALID_GTT_STATUS (1<<10) 4431 #define PLANEC_INVALID_GTT_STATUS (1<<9) 4432 #define CURSORC_INVALID_GTT_STATUS (1<<8) 4433 #define CURSORB_INVALID_GTT_STATUS (1<<7) 4434 #define CURSORA_INVALID_GTT_STATUS (1<<6) 4435 #define SPRITED_INVALID_GTT_STATUS (1<<5) 4436 #define SPRITEC_INVALID_GTT_STATUS (1<<4) 4437 #define PLANEB_INVALID_GTT_STATUS (1<<3) 4438 #define SPRITEB_INVALID_GTT_STATUS (1<<2) 4439 #define SPRITEA_INVALID_GTT_STATUS (1<<1) 4440 #define PLANEA_INVALID_GTT_STATUS (1<<0) 4441 #define DPINVGTT_STATUS_MASK 0xff 4442 #define DPINVGTT_STATUS_MASK_CHV 0xfff 4443 4444 #define DSPARB (dev_priv->info.display_mmio_offset + 0x70030) 4445 #define DSPARB_CSTART_MASK (0x7f << 7) 4446 #define DSPARB_CSTART_SHIFT 7 4447 #define DSPARB_BSTART_MASK (0x7f) 4448 #define DSPARB_BSTART_SHIFT 0 4449 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 4450 #define DSPARB_AEND_SHIFT 0 4451 #define DSPARB_SPRITEA_SHIFT_VLV 0 4452 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 4453 #define DSPARB_SPRITEB_SHIFT_VLV 8 4454 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 4455 #define DSPARB_SPRITEC_SHIFT_VLV 16 4456 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 4457 #define DSPARB_SPRITED_SHIFT_VLV 24 4458 #define DSPARB_SPRITED_MASK_VLV (0xff << 24) 4459 #define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 4460 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 4461 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 4462 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 4463 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 4464 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 4465 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 4466 #define DSPARB_SPRITED_HI_SHIFT_VLV 12 4467 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 4468 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 4469 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 4470 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 4471 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 4472 #define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */ 4473 #define DSPARB_SPRITEE_SHIFT_VLV 0 4474 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 4475 #define DSPARB_SPRITEF_SHIFT_VLV 8 4476 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 4477 4478 /* pnv/gen4/g4x/vlv/chv */ 4479 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034) 4480 #define DSPFW_SR_SHIFT 23 4481 #define DSPFW_SR_MASK (0x1ff<<23) 4482 #define DSPFW_CURSORB_SHIFT 16 4483 #define DSPFW_CURSORB_MASK (0x3f<<16) 4484 #define DSPFW_PLANEB_SHIFT 8 4485 #define DSPFW_PLANEB_MASK (0x7f<<8) 4486 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ 4487 #define DSPFW_PLANEA_SHIFT 0 4488 #define DSPFW_PLANEA_MASK (0x7f<<0) 4489 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ 4490 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038) 4491 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */ 4492 #define DSPFW_FBC_SR_SHIFT 28 4493 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ 4494 #define DSPFW_FBC_HPLL_SR_SHIFT 24 4495 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ 4496 #define DSPFW_SPRITEB_SHIFT (16) 4497 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ 4498 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ 4499 #define DSPFW_CURSORA_SHIFT 8 4500 #define DSPFW_CURSORA_MASK (0x3f<<8) 4501 #define DSPFW_PLANEC_OLD_SHIFT 0 4502 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */ 4503 #define DSPFW_SPRITEA_SHIFT 0 4504 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ 4505 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ 4506 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c) 4507 #define DSPFW_HPLL_SR_EN (1<<31) 4508 #define PINEVIEW_SELF_REFRESH_EN (1<<30) 4509 #define DSPFW_CURSOR_SR_SHIFT 24 4510 #define DSPFW_CURSOR_SR_MASK (0x3f<<24) 4511 #define DSPFW_HPLL_CURSOR_SHIFT 16 4512 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) 4513 #define DSPFW_HPLL_SR_SHIFT 0 4514 #define DSPFW_HPLL_SR_MASK (0x1ff<<0) 4515 4516 /* vlv/chv */ 4517 #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070) 4518 #define DSPFW_SPRITEB_WM1_SHIFT 16 4519 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16) 4520 #define DSPFW_CURSORA_WM1_SHIFT 8 4521 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8) 4522 #define DSPFW_SPRITEA_WM1_SHIFT 0 4523 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0) 4524 #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074) 4525 #define DSPFW_PLANEB_WM1_SHIFT 24 4526 #define DSPFW_PLANEB_WM1_MASK (0xff<<24) 4527 #define DSPFW_PLANEA_WM1_SHIFT 16 4528 #define DSPFW_PLANEA_WM1_MASK (0xff<<16) 4529 #define DSPFW_CURSORB_WM1_SHIFT 8 4530 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8) 4531 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 4532 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) 4533 #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078) 4534 #define DSPFW_SR_WM1_SHIFT 0 4535 #define DSPFW_SR_WM1_MASK (0x1ff<<0) 4536 #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c) 4537 #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 4538 #define DSPFW_SPRITED_WM1_SHIFT 24 4539 #define DSPFW_SPRITED_WM1_MASK (0xff<<24) 4540 #define DSPFW_SPRITED_SHIFT 16 4541 #define DSPFW_SPRITED_MASK_VLV (0xff<<16) 4542 #define DSPFW_SPRITEC_WM1_SHIFT 8 4543 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8) 4544 #define DSPFW_SPRITEC_SHIFT 0 4545 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0) 4546 #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8) 4547 #define DSPFW_SPRITEF_WM1_SHIFT 24 4548 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24) 4549 #define DSPFW_SPRITEF_SHIFT 16 4550 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16) 4551 #define DSPFW_SPRITEE_WM1_SHIFT 8 4552 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8) 4553 #define DSPFW_SPRITEE_SHIFT 0 4554 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0) 4555 #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 4556 #define DSPFW_PLANEC_WM1_SHIFT 24 4557 #define DSPFW_PLANEC_WM1_MASK (0xff<<24) 4558 #define DSPFW_PLANEC_SHIFT 16 4559 #define DSPFW_PLANEC_MASK_VLV (0xff<<16) 4560 #define DSPFW_CURSORC_WM1_SHIFT 8 4561 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16) 4562 #define DSPFW_CURSORC_SHIFT 0 4563 #define DSPFW_CURSORC_MASK (0x3f<<0) 4564 4565 /* vlv/chv high order bits */ 4566 #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064) 4567 #define DSPFW_SR_HI_SHIFT 24 4568 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 4569 #define DSPFW_SPRITEF_HI_SHIFT 23 4570 #define DSPFW_SPRITEF_HI_MASK (1<<23) 4571 #define DSPFW_SPRITEE_HI_SHIFT 22 4572 #define DSPFW_SPRITEE_HI_MASK (1<<22) 4573 #define DSPFW_PLANEC_HI_SHIFT 21 4574 #define DSPFW_PLANEC_HI_MASK (1<<21) 4575 #define DSPFW_SPRITED_HI_SHIFT 20 4576 #define DSPFW_SPRITED_HI_MASK (1<<20) 4577 #define DSPFW_SPRITEC_HI_SHIFT 16 4578 #define DSPFW_SPRITEC_HI_MASK (1<<16) 4579 #define DSPFW_PLANEB_HI_SHIFT 12 4580 #define DSPFW_PLANEB_HI_MASK (1<<12) 4581 #define DSPFW_SPRITEB_HI_SHIFT 8 4582 #define DSPFW_SPRITEB_HI_MASK (1<<8) 4583 #define DSPFW_SPRITEA_HI_SHIFT 4 4584 #define DSPFW_SPRITEA_HI_MASK (1<<4) 4585 #define DSPFW_PLANEA_HI_SHIFT 0 4586 #define DSPFW_PLANEA_HI_MASK (1<<0) 4587 #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068) 4588 #define DSPFW_SR_WM1_HI_SHIFT 24 4589 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 4590 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 4591 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) 4592 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 4593 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) 4594 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 4595 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21) 4596 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 4597 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20) 4598 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 4599 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) 4600 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 4601 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12) 4602 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 4603 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) 4604 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 4605 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) 4606 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 4607 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0) 4608 4609 /* drain latency register values*/ 4610 #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 4611 #define DDL_CURSOR_SHIFT 24 4612 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) 4613 #define DDL_PLANE_SHIFT 0 4614 #define DDL_PRECISION_HIGH (1<<7) 4615 #define DDL_PRECISION_LOW (0<<7) 4616 #define DRAIN_LATENCY_MASK 0x7f 4617 4618 #define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400) 4619 #define CBR_PND_DEADLINE_DISABLE (1<<31) 4620 4621 /* FIFO watermark sizes etc */ 4622 #define G4X_FIFO_LINE_SIZE 64 4623 #define I915_FIFO_LINE_SIZE 64 4624 #define I830_FIFO_LINE_SIZE 32 4625 4626 #define VALLEYVIEW_FIFO_SIZE 255 4627 #define G4X_FIFO_SIZE 127 4628 #define I965_FIFO_SIZE 512 4629 #define I945_FIFO_SIZE 127 4630 #define I915_FIFO_SIZE 95 4631 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 4632 #define I830_FIFO_SIZE 95 4633 4634 #define VALLEYVIEW_MAX_WM 0xff 4635 #define G4X_MAX_WM 0x3f 4636 #define I915_MAX_WM 0x3f 4637 4638 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 4639 #define PINEVIEW_FIFO_LINE_SIZE 64 4640 #define PINEVIEW_MAX_WM 0x1ff 4641 #define PINEVIEW_DFT_WM 0x3f 4642 #define PINEVIEW_DFT_HPLLOFF_WM 0 4643 #define PINEVIEW_GUARD_WM 10 4644 #define PINEVIEW_CURSOR_FIFO 64 4645 #define PINEVIEW_CURSOR_MAX_WM 0x3f 4646 #define PINEVIEW_CURSOR_DFT_WM 0 4647 #define PINEVIEW_CURSOR_GUARD_WM 5 4648 4649 #define VALLEYVIEW_CURSOR_MAX_WM 64 4650 #define I965_CURSOR_FIFO 64 4651 #define I965_CURSOR_MAX_WM 32 4652 #define I965_CURSOR_DFT_WM 8 4653 4654 /* Watermark register definitions for SKL */ 4655 #define CUR_WM_A_0 0x70140 4656 #define CUR_WM_B_0 0x71140 4657 #define PLANE_WM_1_A_0 0x70240 4658 #define PLANE_WM_1_B_0 0x71240 4659 #define PLANE_WM_2_A_0 0x70340 4660 #define PLANE_WM_2_B_0 0x71340 4661 #define PLANE_WM_TRANS_1_A_0 0x70268 4662 #define PLANE_WM_TRANS_1_B_0 0x71268 4663 #define PLANE_WM_TRANS_2_A_0 0x70368 4664 #define PLANE_WM_TRANS_2_B_0 0x71368 4665 #define CUR_WM_TRANS_A_0 0x70168 4666 #define CUR_WM_TRANS_B_0 0x71168 4667 #define PLANE_WM_EN (1 << 31) 4668 #define PLANE_WM_LINES_SHIFT 14 4669 #define PLANE_WM_LINES_MASK 0x1f 4670 #define PLANE_WM_BLOCKS_MASK 0x3ff 4671 4672 #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0) 4673 #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level))) 4674 #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0) 4675 4676 #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0) 4677 #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0) 4678 #define _PLANE_WM_BASE(pipe, plane) \ 4679 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 4680 #define PLANE_WM(pipe, plane, level) \ 4681 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 4682 #define _PLANE_WM_TRANS_1(pipe) \ 4683 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0) 4684 #define _PLANE_WM_TRANS_2(pipe) \ 4685 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0) 4686 #define PLANE_WM_TRANS(pipe, plane) \ 4687 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)) 4688 4689 /* define the Watermark register on Ironlake */ 4690 #define WM0_PIPEA_ILK 0x45100 4691 #define WM0_PIPE_PLANE_MASK (0xffff<<16) 4692 #define WM0_PIPE_PLANE_SHIFT 16 4693 #define WM0_PIPE_SPRITE_MASK (0xff<<8) 4694 #define WM0_PIPE_SPRITE_SHIFT 8 4695 #define WM0_PIPE_CURSOR_MASK (0xff) 4696 4697 #define WM0_PIPEB_ILK 0x45104 4698 #define WM0_PIPEC_IVB 0x45200 4699 #define WM1_LP_ILK 0x45108 4700 #define WM1_LP_SR_EN (1<<31) 4701 #define WM1_LP_LATENCY_SHIFT 24 4702 #define WM1_LP_LATENCY_MASK (0x7f<<24) 4703 #define WM1_LP_FBC_MASK (0xf<<20) 4704 #define WM1_LP_FBC_SHIFT 20 4705 #define WM1_LP_FBC_SHIFT_BDW 19 4706 #define WM1_LP_SR_MASK (0x7ff<<8) 4707 #define WM1_LP_SR_SHIFT 8 4708 #define WM1_LP_CURSOR_MASK (0xff) 4709 #define WM2_LP_ILK 0x4510c 4710 #define WM2_LP_EN (1<<31) 4711 #define WM3_LP_ILK 0x45110 4712 #define WM3_LP_EN (1<<31) 4713 #define WM1S_LP_ILK 0x45120 4714 #define WM2S_LP_IVB 0x45124 4715 #define WM3S_LP_IVB 0x45128 4716 #define WM1S_LP_EN (1<<31) 4717 4718 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 4719 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 4720 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 4721 4722 /* Memory latency timer register */ 4723 #define MLTR_ILK 0x11222 4724 #define MLTR_WM1_SHIFT 0 4725 #define MLTR_WM2_SHIFT 8 4726 /* the unit of memory self-refresh latency time is 0.5us */ 4727 #define ILK_SRLT_MASK 0x3f 4728 4729 4730 /* the address where we get all kinds of latency value */ 4731 #define SSKPD 0x5d10 4732 #define SSKPD_WM_MASK 0x3f 4733 #define SSKPD_WM0_SHIFT 0 4734 #define SSKPD_WM1_SHIFT 8 4735 #define SSKPD_WM2_SHIFT 16 4736 #define SSKPD_WM3_SHIFT 24 4737 4738 /* 4739 * The two pipe frame counter registers are not synchronized, so 4740 * reading a stable value is somewhat tricky. The following code 4741 * should work: 4742 * 4743 * do { 4744 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 4745 * PIPE_FRAME_HIGH_SHIFT; 4746 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 4747 * PIPE_FRAME_LOW_SHIFT); 4748 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 4749 * PIPE_FRAME_HIGH_SHIFT); 4750 * } while (high1 != high2); 4751 * frame = (high1 << 8) | low1; 4752 */ 4753 #define _PIPEAFRAMEHIGH 0x70040 4754 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 4755 #define PIPE_FRAME_HIGH_SHIFT 0 4756 #define _PIPEAFRAMEPIXEL 0x70044 4757 #define PIPE_FRAME_LOW_MASK 0xff000000 4758 #define PIPE_FRAME_LOW_SHIFT 24 4759 #define PIPE_PIXEL_MASK 0x00ffffff 4760 #define PIPE_PIXEL_SHIFT 0 4761 /* GM45+ just has to be different */ 4762 #define _PIPEA_FRMCOUNT_GM45 0x70040 4763 #define _PIPEA_FLIPCOUNT_GM45 0x70044 4764 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45) 4765 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45) 4766 4767 /* Cursor A & B regs */ 4768 #define _CURACNTR 0x70080 4769 /* Old style CUR*CNTR flags (desktop 8xx) */ 4770 #define CURSOR_ENABLE 0x80000000 4771 #define CURSOR_GAMMA_ENABLE 0x40000000 4772 #define CURSOR_STRIDE_SHIFT 28 4773 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 4774 #define CURSOR_PIPE_CSC_ENABLE (1<<24) 4775 #define CURSOR_FORMAT_SHIFT 24 4776 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 4777 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 4778 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 4779 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 4780 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 4781 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 4782 /* New style CUR*CNTR flags */ 4783 #define CURSOR_MODE 0x27 4784 #define CURSOR_MODE_DISABLE 0x00 4785 #define CURSOR_MODE_128_32B_AX 0x02 4786 #define CURSOR_MODE_256_32B_AX 0x03 4787 #define CURSOR_MODE_64_32B_AX 0x07 4788 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) 4789 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) 4790 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) 4791 #define MCURSOR_PIPE_SELECT (1 << 28) 4792 #define MCURSOR_PIPE_A 0x00 4793 #define MCURSOR_PIPE_B (1 << 28) 4794 #define MCURSOR_GAMMA_ENABLE (1 << 26) 4795 #define CURSOR_ROTATE_180 (1<<15) 4796 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) 4797 #define _CURABASE 0x70084 4798 #define _CURAPOS 0x70088 4799 #define CURSOR_POS_MASK 0x007FF 4800 #define CURSOR_POS_SIGN 0x8000 4801 #define CURSOR_X_SHIFT 0 4802 #define CURSOR_Y_SHIFT 16 4803 #define CURSIZE 0x700a0 4804 #define _CURBCNTR 0x700c0 4805 #define _CURBBASE 0x700c4 4806 #define _CURBPOS 0x700c8 4807 4808 #define _CURBCNTR_IVB 0x71080 4809 #define _CURBBASE_IVB 0x71084 4810 #define _CURBPOS_IVB 0x71088 4811 4812 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \ 4813 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 4814 dev_priv->info.display_mmio_offset) 4815 4816 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 4817 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 4818 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 4819 4820 #define CURSOR_A_OFFSET 0x70080 4821 #define CURSOR_B_OFFSET 0x700c0 4822 #define CHV_CURSOR_C_OFFSET 0x700e0 4823 #define IVB_CURSOR_B_OFFSET 0x71080 4824 #define IVB_CURSOR_C_OFFSET 0x72080 4825 4826 /* Display A control */ 4827 #define _DSPACNTR 0x70180 4828 #define DISPLAY_PLANE_ENABLE (1<<31) 4829 #define DISPLAY_PLANE_DISABLE 0 4830 #define DISPPLANE_GAMMA_ENABLE (1<<30) 4831 #define DISPPLANE_GAMMA_DISABLE 0 4832 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) 4833 #define DISPPLANE_YUV422 (0x0<<26) 4834 #define DISPPLANE_8BPP (0x2<<26) 4835 #define DISPPLANE_BGRA555 (0x3<<26) 4836 #define DISPPLANE_BGRX555 (0x4<<26) 4837 #define DISPPLANE_BGRX565 (0x5<<26) 4838 #define DISPPLANE_BGRX888 (0x6<<26) 4839 #define DISPPLANE_BGRA888 (0x7<<26) 4840 #define DISPPLANE_RGBX101010 (0x8<<26) 4841 #define DISPPLANE_RGBA101010 (0x9<<26) 4842 #define DISPPLANE_BGRX101010 (0xa<<26) 4843 #define DISPPLANE_RGBX161616 (0xc<<26) 4844 #define DISPPLANE_RGBX888 (0xe<<26) 4845 #define DISPPLANE_RGBA888 (0xf<<26) 4846 #define DISPPLANE_STEREO_ENABLE (1<<25) 4847 #define DISPPLANE_STEREO_DISABLE 0 4848 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) 4849 #define DISPPLANE_SEL_PIPE_SHIFT 24 4850 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) 4851 #define DISPPLANE_SEL_PIPE_A 0 4852 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT) 4853 #define DISPPLANE_SRC_KEY_ENABLE (1<<22) 4854 #define DISPPLANE_SRC_KEY_DISABLE 0 4855 #define DISPPLANE_LINE_DOUBLE (1<<20) 4856 #define DISPPLANE_NO_LINE_DOUBLE 0 4857 #define DISPPLANE_STEREO_POLARITY_FIRST 0 4858 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) 4859 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */ 4860 #define DISPPLANE_ROTATE_180 (1<<15) 4861 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ 4862 #define DISPPLANE_TILED (1<<10) 4863 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */ 4864 #define _DSPAADDR 0x70184 4865 #define _DSPASTRIDE 0x70188 4866 #define _DSPAPOS 0x7018C /* reserved */ 4867 #define _DSPASIZE 0x70190 4868 #define _DSPASURF 0x7019C /* 965+ only */ 4869 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 4870 #define _DSPAOFFSET 0x701A4 /* HSW */ 4871 #define _DSPASURFLIVE 0x701AC 4872 4873 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR) 4874 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR) 4875 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE) 4876 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS) 4877 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE) 4878 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF) 4879 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF) 4880 #define DSPLINOFF(plane) DSPADDR(plane) 4881 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET) 4882 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE) 4883 4884 /* CHV pipe B blender and primary plane */ 4885 #define _CHV_BLEND_A 0x60a00 4886 #define CHV_BLEND_LEGACY (0<<30) 4887 #define CHV_BLEND_ANDROID (1<<30) 4888 #define CHV_BLEND_MPO (2<<30) 4889 #define CHV_BLEND_MASK (3<<30) 4890 #define _CHV_CANVAS_A 0x60a04 4891 #define _PRIMPOS_A 0x60a08 4892 #define _PRIMSIZE_A 0x60a0c 4893 #define _PRIMCNSTALPHA_A 0x60a10 4894 #define PRIM_CONST_ALPHA_ENABLE (1<<31) 4895 4896 #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A) 4897 #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A) 4898 #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A) 4899 #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A) 4900 #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A) 4901 4902 /* Display/Sprite base address macros */ 4903 #define DISP_BASEADDR_MASK (0xfffff000) 4904 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) 4905 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) 4906 4907 /* VBIOS flags */ 4908 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410) 4909 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414) 4910 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418) 4911 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c) 4912 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420) 4913 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424) 4914 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428) 4915 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410) 4916 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414) 4917 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420) 4918 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414) 4919 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418) 4920 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c) 4921 4922 /* Pipe B */ 4923 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 4924 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 4925 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 4926 #define _PIPEBFRAMEHIGH 0x71040 4927 #define _PIPEBFRAMEPIXEL 0x71044 4928 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040) 4929 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044) 4930 4931 4932 /* Display B control */ 4933 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 4934 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) 4935 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 4936 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 4937 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 4938 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 4939 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 4940 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 4941 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 4942 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 4943 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 4944 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 4945 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 4946 4947 /* Sprite A control */ 4948 #define _DVSACNTR 0x72180 4949 #define DVS_ENABLE (1<<31) 4950 #define DVS_GAMMA_ENABLE (1<<30) 4951 #define DVS_PIXFORMAT_MASK (3<<25) 4952 #define DVS_FORMAT_YUV422 (0<<25) 4953 #define DVS_FORMAT_RGBX101010 (1<<25) 4954 #define DVS_FORMAT_RGBX888 (2<<25) 4955 #define DVS_FORMAT_RGBX161616 (3<<25) 4956 #define DVS_PIPE_CSC_ENABLE (1<<24) 4957 #define DVS_SOURCE_KEY (1<<22) 4958 #define DVS_RGB_ORDER_XBGR (1<<20) 4959 #define DVS_YUV_BYTE_ORDER_MASK (3<<16) 4960 #define DVS_YUV_ORDER_YUYV (0<<16) 4961 #define DVS_YUV_ORDER_UYVY (1<<16) 4962 #define DVS_YUV_ORDER_YVYU (2<<16) 4963 #define DVS_YUV_ORDER_VYUY (3<<16) 4964 #define DVS_ROTATE_180 (1<<15) 4965 #define DVS_DEST_KEY (1<<2) 4966 #define DVS_TRICKLE_FEED_DISABLE (1<<14) 4967 #define DVS_TILED (1<<10) 4968 #define _DVSALINOFF 0x72184 4969 #define _DVSASTRIDE 0x72188 4970 #define _DVSAPOS 0x7218c 4971 #define _DVSASIZE 0x72190 4972 #define _DVSAKEYVAL 0x72194 4973 #define _DVSAKEYMSK 0x72198 4974 #define _DVSASURF 0x7219c 4975 #define _DVSAKEYMAXVAL 0x721a0 4976 #define _DVSATILEOFF 0x721a4 4977 #define _DVSASURFLIVE 0x721ac 4978 #define _DVSASCALE 0x72204 4979 #define DVS_SCALE_ENABLE (1<<31) 4980 #define DVS_FILTER_MASK (3<<29) 4981 #define DVS_FILTER_MEDIUM (0<<29) 4982 #define DVS_FILTER_ENHANCING (1<<29) 4983 #define DVS_FILTER_SOFTENING (2<<29) 4984 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 4985 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) 4986 #define _DVSAGAMC 0x72300 4987 4988 #define _DVSBCNTR 0x73180 4989 #define _DVSBLINOFF 0x73184 4990 #define _DVSBSTRIDE 0x73188 4991 #define _DVSBPOS 0x7318c 4992 #define _DVSBSIZE 0x73190 4993 #define _DVSBKEYVAL 0x73194 4994 #define _DVSBKEYMSK 0x73198 4995 #define _DVSBSURF 0x7319c 4996 #define _DVSBKEYMAXVAL 0x731a0 4997 #define _DVSBTILEOFF 0x731a4 4998 #define _DVSBSURFLIVE 0x731ac 4999 #define _DVSBSCALE 0x73204 5000 #define _DVSBGAMC 0x73300 5001 5002 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR) 5003 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 5004 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 5005 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS) 5006 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF) 5007 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 5008 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE) 5009 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE) 5010 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 5011 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 5012 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 5013 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 5014 5015 #define _SPRA_CTL 0x70280 5016 #define SPRITE_ENABLE (1<<31) 5017 #define SPRITE_GAMMA_ENABLE (1<<30) 5018 #define SPRITE_PIXFORMAT_MASK (7<<25) 5019 #define SPRITE_FORMAT_YUV422 (0<<25) 5020 #define SPRITE_FORMAT_RGBX101010 (1<<25) 5021 #define SPRITE_FORMAT_RGBX888 (2<<25) 5022 #define SPRITE_FORMAT_RGBX161616 (3<<25) 5023 #define SPRITE_FORMAT_YUV444 (4<<25) 5024 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ 5025 #define SPRITE_PIPE_CSC_ENABLE (1<<24) 5026 #define SPRITE_SOURCE_KEY (1<<22) 5027 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ 5028 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) 5029 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ 5030 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) 5031 #define SPRITE_YUV_ORDER_YUYV (0<<16) 5032 #define SPRITE_YUV_ORDER_UYVY (1<<16) 5033 #define SPRITE_YUV_ORDER_YVYU (2<<16) 5034 #define SPRITE_YUV_ORDER_VYUY (3<<16) 5035 #define SPRITE_ROTATE_180 (1<<15) 5036 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) 5037 #define SPRITE_INT_GAMMA_ENABLE (1<<13) 5038 #define SPRITE_TILED (1<<10) 5039 #define SPRITE_DEST_KEY (1<<2) 5040 #define _SPRA_LINOFF 0x70284 5041 #define _SPRA_STRIDE 0x70288 5042 #define _SPRA_POS 0x7028c 5043 #define _SPRA_SIZE 0x70290 5044 #define _SPRA_KEYVAL 0x70294 5045 #define _SPRA_KEYMSK 0x70298 5046 #define _SPRA_SURF 0x7029c 5047 #define _SPRA_KEYMAX 0x702a0 5048 #define _SPRA_TILEOFF 0x702a4 5049 #define _SPRA_OFFSET 0x702a4 5050 #define _SPRA_SURFLIVE 0x702ac 5051 #define _SPRA_SCALE 0x70304 5052 #define SPRITE_SCALE_ENABLE (1<<31) 5053 #define SPRITE_FILTER_MASK (3<<29) 5054 #define SPRITE_FILTER_MEDIUM (0<<29) 5055 #define SPRITE_FILTER_ENHANCING (1<<29) 5056 #define SPRITE_FILTER_SOFTENING (2<<29) 5057 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 5058 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) 5059 #define _SPRA_GAMC 0x70400 5060 5061 #define _SPRB_CTL 0x71280 5062 #define _SPRB_LINOFF 0x71284 5063 #define _SPRB_STRIDE 0x71288 5064 #define _SPRB_POS 0x7128c 5065 #define _SPRB_SIZE 0x71290 5066 #define _SPRB_KEYVAL 0x71294 5067 #define _SPRB_KEYMSK 0x71298 5068 #define _SPRB_SURF 0x7129c 5069 #define _SPRB_KEYMAX 0x712a0 5070 #define _SPRB_TILEOFF 0x712a4 5071 #define _SPRB_OFFSET 0x712a4 5072 #define _SPRB_SURFLIVE 0x712ac 5073 #define _SPRB_SCALE 0x71304 5074 #define _SPRB_GAMC 0x71400 5075 5076 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 5077 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 5078 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 5079 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS) 5080 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 5081 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 5082 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 5083 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 5084 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 5085 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 5086 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 5087 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 5088 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 5089 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 5090 5091 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 5092 #define SP_ENABLE (1<<31) 5093 #define SP_GAMMA_ENABLE (1<<30) 5094 #define SP_PIXFORMAT_MASK (0xf<<26) 5095 #define SP_FORMAT_YUV422 (0<<26) 5096 #define SP_FORMAT_BGR565 (5<<26) 5097 #define SP_FORMAT_BGRX8888 (6<<26) 5098 #define SP_FORMAT_BGRA8888 (7<<26) 5099 #define SP_FORMAT_RGBX1010102 (8<<26) 5100 #define SP_FORMAT_RGBA1010102 (9<<26) 5101 #define SP_FORMAT_RGBX8888 (0xe<<26) 5102 #define SP_FORMAT_RGBA8888 (0xf<<26) 5103 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */ 5104 #define SP_SOURCE_KEY (1<<22) 5105 #define SP_YUV_BYTE_ORDER_MASK (3<<16) 5106 #define SP_YUV_ORDER_YUYV (0<<16) 5107 #define SP_YUV_ORDER_UYVY (1<<16) 5108 #define SP_YUV_ORDER_YVYU (2<<16) 5109 #define SP_YUV_ORDER_VYUY (3<<16) 5110 #define SP_ROTATE_180 (1<<15) 5111 #define SP_TILED (1<<10) 5112 #define SP_MIRROR (1<<8) /* CHV pipe B */ 5113 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 5114 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 5115 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 5116 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 5117 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 5118 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 5119 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 5120 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 5121 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 5122 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 5123 #define SP_CONST_ALPHA_ENABLE (1<<31) 5124 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 5125 5126 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 5127 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 5128 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 5129 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 5130 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 5131 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 5132 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 5133 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 5134 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 5135 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 5136 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 5137 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 5138 5139 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR) 5140 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF) 5141 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE) 5142 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS) 5143 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE) 5144 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL) 5145 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK) 5146 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF) 5147 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL) 5148 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF) 5149 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA) 5150 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC) 5151 5152 /* 5153 * CHV pipe B sprite CSC 5154 * 5155 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 5156 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 5157 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 5158 */ 5159 #define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000) 5160 #define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000) 5161 #define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000) 5162 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 5163 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 5164 5165 #define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000) 5166 #define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000) 5167 #define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000) 5168 #define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000) 5169 #define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000) 5170 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 5171 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 5172 5173 #define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000) 5174 #define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000) 5175 #define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000) 5176 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 5177 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 5178 5179 #define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000) 5180 #define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000) 5181 #define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000) 5182 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 5183 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 5184 5185 /* Skylake plane registers */ 5186 5187 #define _PLANE_CTL_1_A 0x70180 5188 #define _PLANE_CTL_2_A 0x70280 5189 #define _PLANE_CTL_3_A 0x70380 5190 #define PLANE_CTL_ENABLE (1 << 31) 5191 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) 5192 #define PLANE_CTL_FORMAT_MASK (0xf << 24) 5193 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24) 5194 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24) 5195 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24) 5196 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24) 5197 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24) 5198 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24) 5199 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24) 5200 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24) 5201 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) 5202 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 5203 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21) 5204 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21) 5205 #define PLANE_CTL_ORDER_BGRX (0 << 20) 5206 #define PLANE_CTL_ORDER_RGBX (1 << 20) 5207 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 5208 #define PLANE_CTL_YUV422_YUYV ( 0 << 16) 5209 #define PLANE_CTL_YUV422_UYVY ( 1 << 16) 5210 #define PLANE_CTL_YUV422_YVYU ( 2 << 16) 5211 #define PLANE_CTL_YUV422_VYUY ( 3 << 16) 5212 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) 5213 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 5214 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) 5215 #define PLANE_CTL_TILED_MASK (0x7 << 10) 5216 #define PLANE_CTL_TILED_LINEAR ( 0 << 10) 5217 #define PLANE_CTL_TILED_X ( 1 << 10) 5218 #define PLANE_CTL_TILED_Y ( 4 << 10) 5219 #define PLANE_CTL_TILED_YF ( 5 << 10) 5220 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) 5221 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4) 5222 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4) 5223 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4) 5224 #define PLANE_CTL_ROTATE_MASK 0x3 5225 #define PLANE_CTL_ROTATE_0 0x0 5226 #define PLANE_CTL_ROTATE_90 0x1 5227 #define PLANE_CTL_ROTATE_180 0x2 5228 #define PLANE_CTL_ROTATE_270 0x3 5229 #define _PLANE_STRIDE_1_A 0x70188 5230 #define _PLANE_STRIDE_2_A 0x70288 5231 #define _PLANE_STRIDE_3_A 0x70388 5232 #define _PLANE_POS_1_A 0x7018c 5233 #define _PLANE_POS_2_A 0x7028c 5234 #define _PLANE_POS_3_A 0x7038c 5235 #define _PLANE_SIZE_1_A 0x70190 5236 #define _PLANE_SIZE_2_A 0x70290 5237 #define _PLANE_SIZE_3_A 0x70390 5238 #define _PLANE_SURF_1_A 0x7019c 5239 #define _PLANE_SURF_2_A 0x7029c 5240 #define _PLANE_SURF_3_A 0x7039c 5241 #define _PLANE_OFFSET_1_A 0x701a4 5242 #define _PLANE_OFFSET_2_A 0x702a4 5243 #define _PLANE_OFFSET_3_A 0x703a4 5244 #define _PLANE_KEYVAL_1_A 0x70194 5245 #define _PLANE_KEYVAL_2_A 0x70294 5246 #define _PLANE_KEYMSK_1_A 0x70198 5247 #define _PLANE_KEYMSK_2_A 0x70298 5248 #define _PLANE_KEYMAX_1_A 0x701a0 5249 #define _PLANE_KEYMAX_2_A 0x702a0 5250 #define _PLANE_BUF_CFG_1_A 0x7027c 5251 #define _PLANE_BUF_CFG_2_A 0x7037c 5252 #define _PLANE_NV12_BUF_CFG_1_A 0x70278 5253 #define _PLANE_NV12_BUF_CFG_2_A 0x70378 5254 5255 #define _PLANE_CTL_1_B 0x71180 5256 #define _PLANE_CTL_2_B 0x71280 5257 #define _PLANE_CTL_3_B 0x71380 5258 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 5259 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 5260 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 5261 #define PLANE_CTL(pipe, plane) \ 5262 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 5263 5264 #define _PLANE_STRIDE_1_B 0x71188 5265 #define _PLANE_STRIDE_2_B 0x71288 5266 #define _PLANE_STRIDE_3_B 0x71388 5267 #define _PLANE_STRIDE_1(pipe) \ 5268 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 5269 #define _PLANE_STRIDE_2(pipe) \ 5270 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 5271 #define _PLANE_STRIDE_3(pipe) \ 5272 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 5273 #define PLANE_STRIDE(pipe, plane) \ 5274 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 5275 5276 #define _PLANE_POS_1_B 0x7118c 5277 #define _PLANE_POS_2_B 0x7128c 5278 #define _PLANE_POS_3_B 0x7138c 5279 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 5280 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 5281 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 5282 #define PLANE_POS(pipe, plane) \ 5283 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 5284 5285 #define _PLANE_SIZE_1_B 0x71190 5286 #define _PLANE_SIZE_2_B 0x71290 5287 #define _PLANE_SIZE_3_B 0x71390 5288 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 5289 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 5290 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 5291 #define PLANE_SIZE(pipe, plane) \ 5292 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 5293 5294 #define _PLANE_SURF_1_B 0x7119c 5295 #define _PLANE_SURF_2_B 0x7129c 5296 #define _PLANE_SURF_3_B 0x7139c 5297 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 5298 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 5299 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 5300 #define PLANE_SURF(pipe, plane) \ 5301 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 5302 5303 #define _PLANE_OFFSET_1_B 0x711a4 5304 #define _PLANE_OFFSET_2_B 0x712a4 5305 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 5306 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 5307 #define PLANE_OFFSET(pipe, plane) \ 5308 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 5309 5310 #define _PLANE_KEYVAL_1_B 0x71194 5311 #define _PLANE_KEYVAL_2_B 0x71294 5312 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 5313 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 5314 #define PLANE_KEYVAL(pipe, plane) \ 5315 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 5316 5317 #define _PLANE_KEYMSK_1_B 0x71198 5318 #define _PLANE_KEYMSK_2_B 0x71298 5319 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 5320 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 5321 #define PLANE_KEYMSK(pipe, plane) \ 5322 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 5323 5324 #define _PLANE_KEYMAX_1_B 0x711a0 5325 #define _PLANE_KEYMAX_2_B 0x712a0 5326 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 5327 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 5328 #define PLANE_KEYMAX(pipe, plane) \ 5329 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 5330 5331 #define _PLANE_BUF_CFG_1_B 0x7127c 5332 #define _PLANE_BUF_CFG_2_B 0x7137c 5333 #define _PLANE_BUF_CFG_1(pipe) \ 5334 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 5335 #define _PLANE_BUF_CFG_2(pipe) \ 5336 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 5337 #define PLANE_BUF_CFG(pipe, plane) \ 5338 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 5339 5340 #define _PLANE_NV12_BUF_CFG_1_B 0x71278 5341 #define _PLANE_NV12_BUF_CFG_2_B 0x71378 5342 #define _PLANE_NV12_BUF_CFG_1(pipe) \ 5343 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 5344 #define _PLANE_NV12_BUF_CFG_2(pipe) \ 5345 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 5346 #define PLANE_NV12_BUF_CFG(pipe, plane) \ 5347 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 5348 5349 /* SKL new cursor registers */ 5350 #define _CUR_BUF_CFG_A 0x7017c 5351 #define _CUR_BUF_CFG_B 0x7117c 5352 #define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 5353 5354 /* VBIOS regs */ 5355 #define VGACNTRL 0x71400 5356 # define VGA_DISP_DISABLE (1 << 31) 5357 # define VGA_2X_MODE (1 << 30) 5358 # define VGA_PIPE_B_SELECT (1 << 29) 5359 5360 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400) 5361 5362 /* Ironlake */ 5363 5364 #define CPU_VGACNTRL 0x41000 5365 5366 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030 5367 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 5368 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2) 5369 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2) 5370 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2) 5371 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2) 5372 #define DIGITAL_PORTA_NO_DETECT (0 << 0) 5373 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1) 5374 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0) 5375 5376 /* refresh rate hardware control */ 5377 #define RR_HW_CTL 0x45300 5378 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 5379 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 5380 5381 #define FDI_PLL_BIOS_0 0x46000 5382 #define FDI_PLL_FB_CLOCK_MASK 0xff 5383 #define FDI_PLL_BIOS_1 0x46004 5384 #define FDI_PLL_BIOS_2 0x46008 5385 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c 5386 #define DISPLAY_PORT_PLL_BIOS_1 0x46010 5387 #define DISPLAY_PORT_PLL_BIOS_2 0x46014 5388 5389 #define PCH_3DCGDIS0 0x46020 5390 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 5391 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 5392 5393 #define PCH_3DCGDIS1 0x46024 5394 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 5395 5396 #define FDI_PLL_FREQ_CTL 0x46030 5397 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) 5398 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 5399 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 5400 5401 5402 #define _PIPEA_DATA_M1 0x60030 5403 #define PIPE_DATA_M1_OFFSET 0 5404 #define _PIPEA_DATA_N1 0x60034 5405 #define PIPE_DATA_N1_OFFSET 0 5406 5407 #define _PIPEA_DATA_M2 0x60038 5408 #define PIPE_DATA_M2_OFFSET 0 5409 #define _PIPEA_DATA_N2 0x6003c 5410 #define PIPE_DATA_N2_OFFSET 0 5411 5412 #define _PIPEA_LINK_M1 0x60040 5413 #define PIPE_LINK_M1_OFFSET 0 5414 #define _PIPEA_LINK_N1 0x60044 5415 #define PIPE_LINK_N1_OFFSET 0 5416 5417 #define _PIPEA_LINK_M2 0x60048 5418 #define PIPE_LINK_M2_OFFSET 0 5419 #define _PIPEA_LINK_N2 0x6004c 5420 #define PIPE_LINK_N2_OFFSET 0 5421 5422 /* PIPEB timing regs are same start from 0x61000 */ 5423 5424 #define _PIPEB_DATA_M1 0x61030 5425 #define _PIPEB_DATA_N1 0x61034 5426 #define _PIPEB_DATA_M2 0x61038 5427 #define _PIPEB_DATA_N2 0x6103c 5428 #define _PIPEB_LINK_M1 0x61040 5429 #define _PIPEB_LINK_N1 0x61044 5430 #define _PIPEB_LINK_M2 0x61048 5431 #define _PIPEB_LINK_N2 0x6104c 5432 5433 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1) 5434 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1) 5435 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2) 5436 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2) 5437 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1) 5438 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1) 5439 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2) 5440 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2) 5441 5442 /* CPU panel fitter */ 5443 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 5444 #define _PFA_CTL_1 0x68080 5445 #define _PFB_CTL_1 0x68880 5446 #define PF_ENABLE (1<<31) 5447 #define PF_PIPE_SEL_MASK_IVB (3<<29) 5448 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) 5449 #define PF_FILTER_MASK (3<<23) 5450 #define PF_FILTER_PROGRAMMED (0<<23) 5451 #define PF_FILTER_MED_3x3 (1<<23) 5452 #define PF_FILTER_EDGE_ENHANCE (2<<23) 5453 #define PF_FILTER_EDGE_SOFTEN (3<<23) 5454 #define _PFA_WIN_SZ 0x68074 5455 #define _PFB_WIN_SZ 0x68874 5456 #define _PFA_WIN_POS 0x68070 5457 #define _PFB_WIN_POS 0x68870 5458 #define _PFA_VSCALE 0x68084 5459 #define _PFB_VSCALE 0x68884 5460 #define _PFA_HSCALE 0x68090 5461 #define _PFB_HSCALE 0x68890 5462 5463 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 5464 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 5465 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 5466 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 5467 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 5468 5469 #define _PSA_CTL 0x68180 5470 #define _PSB_CTL 0x68980 5471 #define PS_ENABLE (1<<31) 5472 #define _PSA_WIN_SZ 0x68174 5473 #define _PSB_WIN_SZ 0x68974 5474 #define _PSA_WIN_POS 0x68170 5475 #define _PSB_WIN_POS 0x68970 5476 5477 #define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL) 5478 #define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 5479 #define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 5480 5481 /* 5482 * Skylake scalers 5483 */ 5484 #define _PS_1A_CTRL 0x68180 5485 #define _PS_2A_CTRL 0x68280 5486 #define _PS_1B_CTRL 0x68980 5487 #define _PS_2B_CTRL 0x68A80 5488 #define _PS_1C_CTRL 0x69180 5489 #define PS_SCALER_EN (1 << 31) 5490 #define PS_SCALER_MODE_MASK (3 << 28) 5491 #define PS_SCALER_MODE_DYN (0 << 28) 5492 #define PS_SCALER_MODE_HQ (1 << 28) 5493 #define PS_PLANE_SEL_MASK (7 << 25) 5494 #define PS_PLANE_SEL(plane) ((plane + 1) << 25) 5495 #define PS_FILTER_MASK (3 << 23) 5496 #define PS_FILTER_MEDIUM (0 << 23) 5497 #define PS_FILTER_EDGE_ENHANCE (2 << 23) 5498 #define PS_FILTER_BILINEAR (3 << 23) 5499 #define PS_VERT3TAP (1 << 21) 5500 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 5501 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 5502 #define PS_PWRUP_PROGRESS (1 << 17) 5503 #define PS_V_FILTER_BYPASS (1 << 8) 5504 #define PS_VADAPT_EN (1 << 7) 5505 #define PS_VADAPT_MODE_MASK (3 << 5) 5506 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 5507 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 5508 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 5509 5510 #define _PS_PWR_GATE_1A 0x68160 5511 #define _PS_PWR_GATE_2A 0x68260 5512 #define _PS_PWR_GATE_1B 0x68960 5513 #define _PS_PWR_GATE_2B 0x68A60 5514 #define _PS_PWR_GATE_1C 0x69160 5515 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 5516 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 5517 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 5518 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 5519 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 5520 #define PS_PWR_GATE_SLPEN_8 0 5521 #define PS_PWR_GATE_SLPEN_16 1 5522 #define PS_PWR_GATE_SLPEN_24 2 5523 #define PS_PWR_GATE_SLPEN_32 3 5524 5525 #define _PS_WIN_POS_1A 0x68170 5526 #define _PS_WIN_POS_2A 0x68270 5527 #define _PS_WIN_POS_1B 0x68970 5528 #define _PS_WIN_POS_2B 0x68A70 5529 #define _PS_WIN_POS_1C 0x69170 5530 5531 #define _PS_WIN_SZ_1A 0x68174 5532 #define _PS_WIN_SZ_2A 0x68274 5533 #define _PS_WIN_SZ_1B 0x68974 5534 #define _PS_WIN_SZ_2B 0x68A74 5535 #define _PS_WIN_SZ_1C 0x69174 5536 5537 #define _PS_VSCALE_1A 0x68184 5538 #define _PS_VSCALE_2A 0x68284 5539 #define _PS_VSCALE_1B 0x68984 5540 #define _PS_VSCALE_2B 0x68A84 5541 #define _PS_VSCALE_1C 0x69184 5542 5543 #define _PS_HSCALE_1A 0x68190 5544 #define _PS_HSCALE_2A 0x68290 5545 #define _PS_HSCALE_1B 0x68990 5546 #define _PS_HSCALE_2B 0x68A90 5547 #define _PS_HSCALE_1C 0x69190 5548 5549 #define _PS_VPHASE_1A 0x68188 5550 #define _PS_VPHASE_2A 0x68288 5551 #define _PS_VPHASE_1B 0x68988 5552 #define _PS_VPHASE_2B 0x68A88 5553 #define _PS_VPHASE_1C 0x69188 5554 5555 #define _PS_HPHASE_1A 0x68194 5556 #define _PS_HPHASE_2A 0x68294 5557 #define _PS_HPHASE_1B 0x68994 5558 #define _PS_HPHASE_2B 0x68A94 5559 #define _PS_HPHASE_1C 0x69194 5560 5561 #define _PS_ECC_STAT_1A 0x681D0 5562 #define _PS_ECC_STAT_2A 0x682D0 5563 #define _PS_ECC_STAT_1B 0x689D0 5564 #define _PS_ECC_STAT_2B 0x68AD0 5565 #define _PS_ECC_STAT_1C 0x691D0 5566 5567 #define _ID(id, a, b) ((a) + (id)*((b)-(a))) 5568 #define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \ 5569 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 5570 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 5571 #define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \ 5572 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 5573 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 5574 #define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \ 5575 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 5576 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 5577 #define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \ 5578 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 5579 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 5580 #define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \ 5581 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 5582 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 5583 #define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \ 5584 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 5585 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 5586 #define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \ 5587 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 5588 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 5589 #define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \ 5590 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 5591 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 5592 #define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \ 5593 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 5594 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B) 5595 5596 /* legacy palette */ 5597 #define _LGC_PALETTE_A 0x4a000 5598 #define _LGC_PALETTE_B 0x4a800 5599 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) 5600 5601 #define _GAMMA_MODE_A 0x4a480 5602 #define _GAMMA_MODE_B 0x4ac80 5603 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 5604 #define GAMMA_MODE_MODE_MASK (3 << 0) 5605 #define GAMMA_MODE_MODE_8BIT (0 << 0) 5606 #define GAMMA_MODE_MODE_10BIT (1 << 0) 5607 #define GAMMA_MODE_MODE_12BIT (2 << 0) 5608 #define GAMMA_MODE_MODE_SPLIT (3 << 0) 5609 5610 /* interrupts */ 5611 #define DE_MASTER_IRQ_CONTROL (1 << 31) 5612 #define DE_SPRITEB_FLIP_DONE (1 << 29) 5613 #define DE_SPRITEA_FLIP_DONE (1 << 28) 5614 #define DE_PLANEB_FLIP_DONE (1 << 27) 5615 #define DE_PLANEA_FLIP_DONE (1 << 26) 5616 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 5617 #define DE_PCU_EVENT (1 << 25) 5618 #define DE_GTT_FAULT (1 << 24) 5619 #define DE_POISON (1 << 23) 5620 #define DE_PERFORM_COUNTER (1 << 22) 5621 #define DE_PCH_EVENT (1 << 21) 5622 #define DE_AUX_CHANNEL_A (1 << 20) 5623 #define DE_DP_A_HOTPLUG (1 << 19) 5624 #define DE_GSE (1 << 18) 5625 #define DE_PIPEB_VBLANK (1 << 15) 5626 #define DE_PIPEB_EVEN_FIELD (1 << 14) 5627 #define DE_PIPEB_ODD_FIELD (1 << 13) 5628 #define DE_PIPEB_LINE_COMPARE (1 << 12) 5629 #define DE_PIPEB_VSYNC (1 << 11) 5630 #define DE_PIPEB_CRC_DONE (1 << 10) 5631 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 5632 #define DE_PIPEA_VBLANK (1 << 7) 5633 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) 5634 #define DE_PIPEA_EVEN_FIELD (1 << 6) 5635 #define DE_PIPEA_ODD_FIELD (1 << 5) 5636 #define DE_PIPEA_LINE_COMPARE (1 << 4) 5637 #define DE_PIPEA_VSYNC (1 << 3) 5638 #define DE_PIPEA_CRC_DONE (1 << 2) 5639 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) 5640 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 5641 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) 5642 5643 /* More Ivybridge lolz */ 5644 #define DE_ERR_INT_IVB (1<<30) 5645 #define DE_GSE_IVB (1<<29) 5646 #define DE_PCH_EVENT_IVB (1<<28) 5647 #define DE_DP_A_HOTPLUG_IVB (1<<27) 5648 #define DE_AUX_CHANNEL_A_IVB (1<<26) 5649 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) 5650 #define DE_PLANEC_FLIP_DONE_IVB (1<<13) 5651 #define DE_PIPEC_VBLANK_IVB (1<<10) 5652 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) 5653 #define DE_PLANEB_FLIP_DONE_IVB (1<<8) 5654 #define DE_PIPEB_VBLANK_IVB (1<<5) 5655 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) 5656 #define DE_PLANEA_FLIP_DONE_IVB (1<<3) 5657 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) 5658 #define DE_PIPEA_VBLANK_IVB (1<<0) 5659 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5)) 5660 5661 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */ 5662 #define MASTER_INTERRUPT_ENABLE (1<<31) 5663 5664 #define DEISR 0x44000 5665 #define DEIMR 0x44004 5666 #define DEIIR 0x44008 5667 #define DEIER 0x4400c 5668 5669 #define GTISR 0x44010 5670 #define GTIMR 0x44014 5671 #define GTIIR 0x44018 5672 #define GTIER 0x4401c 5673 5674 #define GEN8_MASTER_IRQ 0x44200 5675 #define GEN8_MASTER_IRQ_CONTROL (1<<31) 5676 #define GEN8_PCU_IRQ (1<<30) 5677 #define GEN8_DE_PCH_IRQ (1<<23) 5678 #define GEN8_DE_MISC_IRQ (1<<22) 5679 #define GEN8_DE_PORT_IRQ (1<<20) 5680 #define GEN8_DE_PIPE_C_IRQ (1<<18) 5681 #define GEN8_DE_PIPE_B_IRQ (1<<17) 5682 #define GEN8_DE_PIPE_A_IRQ (1<<16) 5683 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe)) 5684 #define GEN8_GT_VECS_IRQ (1<<6) 5685 #define GEN8_GT_PM_IRQ (1<<4) 5686 #define GEN8_GT_VCS2_IRQ (1<<3) 5687 #define GEN8_GT_VCS1_IRQ (1<<2) 5688 #define GEN8_GT_BCS_IRQ (1<<1) 5689 #define GEN8_GT_RCS_IRQ (1<<0) 5690 5691 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which))) 5692 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which))) 5693 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which))) 5694 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which))) 5695 5696 #define GEN8_BCS_IRQ_SHIFT 16 5697 #define GEN8_RCS_IRQ_SHIFT 0 5698 #define GEN8_VCS2_IRQ_SHIFT 16 5699 #define GEN8_VCS1_IRQ_SHIFT 0 5700 #define GEN8_VECS_IRQ_SHIFT 0 5701 5702 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe))) 5703 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe))) 5704 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe))) 5705 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe))) 5706 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 5707 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 5708 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 5709 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 5710 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 5711 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 5712 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 5713 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 5714 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 5715 #define GEN8_PIPE_VSYNC (1 << 1) 5716 #define GEN8_PIPE_VBLANK (1 << 0) 5717 #define GEN9_PIPE_CURSOR_FAULT (1 << 11) 5718 #define GEN9_PIPE_PLANE4_FAULT (1 << 10) 5719 #define GEN9_PIPE_PLANE3_FAULT (1 << 9) 5720 #define GEN9_PIPE_PLANE2_FAULT (1 << 8) 5721 #define GEN9_PIPE_PLANE1_FAULT (1 << 7) 5722 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 5723 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 5724 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 5725 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 5726 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p)) 5727 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 5728 (GEN8_PIPE_CURSOR_FAULT | \ 5729 GEN8_PIPE_SPRITE_FAULT | \ 5730 GEN8_PIPE_PRIMARY_FAULT) 5731 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 5732 (GEN9_PIPE_CURSOR_FAULT | \ 5733 GEN9_PIPE_PLANE4_FAULT | \ 5734 GEN9_PIPE_PLANE3_FAULT | \ 5735 GEN9_PIPE_PLANE2_FAULT | \ 5736 GEN9_PIPE_PLANE1_FAULT) 5737 5738 #define GEN8_DE_PORT_ISR 0x44440 5739 #define GEN8_DE_PORT_IMR 0x44444 5740 #define GEN8_DE_PORT_IIR 0x44448 5741 #define GEN8_DE_PORT_IER 0x4444c 5742 #define GEN9_AUX_CHANNEL_D (1 << 27) 5743 #define GEN9_AUX_CHANNEL_C (1 << 26) 5744 #define GEN9_AUX_CHANNEL_B (1 << 25) 5745 #define BXT_DE_PORT_HP_DDIC (1 << 5) 5746 #define BXT_DE_PORT_HP_DDIB (1 << 4) 5747 #define BXT_DE_PORT_HP_DDIA (1 << 3) 5748 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ 5749 BXT_DE_PORT_HP_DDIB | \ 5750 BXT_DE_PORT_HP_DDIC) 5751 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 5752 #define BXT_DE_PORT_GMBUS (1 << 1) 5753 #define GEN8_AUX_CHANNEL_A (1 << 0) 5754 5755 #define GEN8_DE_MISC_ISR 0x44460 5756 #define GEN8_DE_MISC_IMR 0x44464 5757 #define GEN8_DE_MISC_IIR 0x44468 5758 #define GEN8_DE_MISC_IER 0x4446c 5759 #define GEN8_DE_MISC_GSE (1 << 27) 5760 5761 #define GEN8_PCU_ISR 0x444e0 5762 #define GEN8_PCU_IMR 0x444e4 5763 #define GEN8_PCU_IIR 0x444e8 5764 #define GEN8_PCU_IER 0x444ec 5765 5766 /* BXT hotplug control */ 5767 #define BXT_HOTPLUG_CTL 0xC4030 5768 #define BXT_DDIA_HPD_ENABLE (1 << 28) 5769 #define BXT_DDIA_HPD_STATUS (3 << 24) 5770 #define BXT_DDIC_HPD_ENABLE (1 << 12) 5771 #define BXT_DDIC_HPD_STATUS (3 << 8) 5772 #define BXT_DDIB_HPD_ENABLE (1 << 4) 5773 #define BXT_DDIB_HPD_STATUS (3 << 0) 5774 #define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \ 5775 BXT_DDIB_HPD_ENABLE | \ 5776 BXT_DDIC_HPD_ENABLE) 5777 #define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \ 5778 BXT_DDIB_HPD_STATUS | \ 5779 BXT_DDIC_HPD_STATUS) 5780 5781 #define ILK_DISPLAY_CHICKEN2 0x42004 5782 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 5783 #define ILK_ELPIN_409_SELECT (1 << 25) 5784 #define ILK_DPARB_GATE (1<<22) 5785 #define ILK_VSDPFD_FULL (1<<21) 5786 #define FUSE_STRAP 0x42014 5787 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 5788 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 5789 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 5790 #define ILK_HDCP_DISABLE (1 << 25) 5791 #define ILK_eDP_A_DISABLE (1 << 24) 5792 #define HSW_CDCLK_LIMIT (1 << 24) 5793 #define ILK_DESKTOP (1 << 23) 5794 5795 #define ILK_DSPCLK_GATE_D 0x42020 5796 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 5797 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 5798 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 5799 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 5800 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 5801 5802 #define IVB_CHICKEN3 0x4200c 5803 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 5804 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 5805 5806 #define CHICKEN_PAR1_1 0x42080 5807 #define DPA_MASK_VBLANK_SRD (1 << 15) 5808 #define FORCE_ARB_IDLE_PLANES (1 << 14) 5809 5810 #define _CHICKEN_PIPESL_1_A 0x420b0 5811 #define _CHICKEN_PIPESL_1_B 0x420b4 5812 #define HSW_FBCQ_DIS (1 << 22) 5813 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 5814 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 5815 5816 #define DISP_ARB_CTL 0x45000 5817 #define DISP_TILE_SURFACE_SWIZZLING (1<<13) 5818 #define DISP_FBC_WM_DIS (1<<15) 5819 #define DISP_ARB_CTL2 0x45004 5820 #define DISP_DATA_PARTITION_5_6 (1<<6) 5821 #define DBUF_CTL 0x45008 5822 #define DBUF_POWER_REQUEST (1<<31) 5823 #define DBUF_POWER_STATE (1<<30) 5824 #define GEN7_MSG_CTL 0x45010 5825 #define WAIT_FOR_PCH_RESET_ACK (1<<1) 5826 #define WAIT_FOR_PCH_FLR_ACK (1<<0) 5827 #define HSW_NDE_RSTWRN_OPT 0x46408 5828 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) 5829 5830 #define SKL_DFSM 0x51000 5831 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 5832 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 5833 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 5834 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 5835 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 5836 5837 #define FF_SLICE_CS_CHICKEN2 0x20e4 5838 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8) 5839 5840 /* GEN7 chicken */ 5841 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010 5842 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) 5843 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14) 5844 #define COMMON_SLICE_CHICKEN2 0x7014 5845 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) 5846 5847 #define HIZ_CHICKEN 0x7018 5848 # define CHV_HZ_8X8_MODE_IN_1X (1<<15) 5849 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3) 5850 5851 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308 5852 #define DISABLE_PIXEL_MASK_CAMMING (1<<14) 5853 5854 #define GEN7_L3SQCREG1 0xB010 5855 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 5856 5857 #define GEN8_L3SQCREG1 0xB100 5858 #define BDW_WA_L3SQCREG1_DEFAULT 0x784000 5859 5860 #define GEN7_L3CNTLREG1 0xB01C 5861 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 5862 #define GEN7_L3AGDIS (1<<19) 5863 #define GEN7_L3CNTLREG2 0xB020 5864 #define GEN7_L3CNTLREG3 0xB024 5865 5866 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030 5867 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 5868 5869 #define GEN7_L3SQCREG4 0xb034 5870 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) 5871 5872 #define GEN8_L3SQCREG4 0xb118 5873 #define GEN8_LQSC_RO_PERF_DIS (1<<27) 5874 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21) 5875 5876 /* GEN8 chicken */ 5877 #define HDC_CHICKEN0 0x7300 5878 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15) 5879 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14) 5880 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11) 5881 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5) 5882 #define HDC_FORCE_NON_COHERENT (1<<4) 5883 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10) 5884 5885 /* GEN9 chicken */ 5886 #define SLICE_ECO_CHICKEN0 0x7308 5887 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 5888 5889 /* WaCatErrorRejectionIssue */ 5890 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030 5891 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) 5892 5893 #define HSW_SCRATCH1 0xb038 5894 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) 5895 5896 #define BDW_SCRATCH1 0xb11c 5897 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2) 5898 5899 /* PCH */ 5900 5901 /* south display engine interrupt: IBX */ 5902 #define SDE_AUDIO_POWER_D (1 << 27) 5903 #define SDE_AUDIO_POWER_C (1 << 26) 5904 #define SDE_AUDIO_POWER_B (1 << 25) 5905 #define SDE_AUDIO_POWER_SHIFT (25) 5906 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 5907 #define SDE_GMBUS (1 << 24) 5908 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 5909 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 5910 #define SDE_AUDIO_HDCP_MASK (3 << 22) 5911 #define SDE_AUDIO_TRANSB (1 << 21) 5912 #define SDE_AUDIO_TRANSA (1 << 20) 5913 #define SDE_AUDIO_TRANS_MASK (3 << 20) 5914 #define SDE_POISON (1 << 19) 5915 /* 18 reserved */ 5916 #define SDE_FDI_RXB (1 << 17) 5917 #define SDE_FDI_RXA (1 << 16) 5918 #define SDE_FDI_MASK (3 << 16) 5919 #define SDE_AUXD (1 << 15) 5920 #define SDE_AUXC (1 << 14) 5921 #define SDE_AUXB (1 << 13) 5922 #define SDE_AUX_MASK (7 << 13) 5923 /* 12 reserved */ 5924 #define SDE_CRT_HOTPLUG (1 << 11) 5925 #define SDE_PORTD_HOTPLUG (1 << 10) 5926 #define SDE_PORTC_HOTPLUG (1 << 9) 5927 #define SDE_PORTB_HOTPLUG (1 << 8) 5928 #define SDE_SDVOB_HOTPLUG (1 << 6) 5929 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 5930 SDE_SDVOB_HOTPLUG | \ 5931 SDE_PORTB_HOTPLUG | \ 5932 SDE_PORTC_HOTPLUG | \ 5933 SDE_PORTD_HOTPLUG) 5934 #define SDE_TRANSB_CRC_DONE (1 << 5) 5935 #define SDE_TRANSB_CRC_ERR (1 << 4) 5936 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 5937 #define SDE_TRANSA_CRC_DONE (1 << 2) 5938 #define SDE_TRANSA_CRC_ERR (1 << 1) 5939 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 5940 #define SDE_TRANS_MASK (0x3f) 5941 5942 /* south display engine interrupt: CPT/PPT */ 5943 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 5944 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 5945 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 5946 #define SDE_AUDIO_POWER_SHIFT_CPT 29 5947 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 5948 #define SDE_AUXD_CPT (1 << 27) 5949 #define SDE_AUXC_CPT (1 << 26) 5950 #define SDE_AUXB_CPT (1 << 25) 5951 #define SDE_AUX_MASK_CPT (7 << 25) 5952 #define SDE_PORTE_HOTPLUG_SPT (1 << 25) 5953 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 5954 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 5955 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 5956 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 5957 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 5958 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 5959 SDE_SDVOB_HOTPLUG_CPT | \ 5960 SDE_PORTD_HOTPLUG_CPT | \ 5961 SDE_PORTC_HOTPLUG_CPT | \ 5962 SDE_PORTB_HOTPLUG_CPT) 5963 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 5964 SDE_PORTD_HOTPLUG_CPT | \ 5965 SDE_PORTC_HOTPLUG_CPT | \ 5966 SDE_PORTB_HOTPLUG_CPT) 5967 #define SDE_GMBUS_CPT (1 << 17) 5968 #define SDE_ERROR_CPT (1 << 16) 5969 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 5970 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 5971 #define SDE_FDI_RXC_CPT (1 << 8) 5972 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 5973 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 5974 #define SDE_FDI_RXB_CPT (1 << 4) 5975 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 5976 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 5977 #define SDE_FDI_RXA_CPT (1 << 0) 5978 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 5979 SDE_AUDIO_CP_REQ_B_CPT | \ 5980 SDE_AUDIO_CP_REQ_A_CPT) 5981 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 5982 SDE_AUDIO_CP_CHG_B_CPT | \ 5983 SDE_AUDIO_CP_CHG_A_CPT) 5984 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 5985 SDE_FDI_RXB_CPT | \ 5986 SDE_FDI_RXA_CPT) 5987 5988 #define SDEISR 0xc4000 5989 #define SDEIMR 0xc4004 5990 #define SDEIIR 0xc4008 5991 #define SDEIER 0xc400c 5992 5993 #define SERR_INT 0xc4040 5994 #define SERR_INT_POISON (1<<31) 5995 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) 5996 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) 5997 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) 5998 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) 5999 6000 /* digital port hotplug */ 6001 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */ 6002 #define BXT_PORTA_HOTPLUG_ENABLE (1 << 28) 6003 #define BXT_PORTA_HOTPLUG_STATUS_MASK (0x3 << 24) 6004 #define BXT_PORTA_HOTPLUG_NO_DETECT (0 << 24) 6005 #define BXT_PORTA_HOTPLUG_SHORT_DETECT (1 << 24) 6006 #define BXT_PORTA_HOTPLUG_LONG_DETECT (2 << 24) 6007 #define PORTD_HOTPLUG_ENABLE (1 << 20) 6008 #define PORTD_PULSE_DURATION_2ms (0) 6009 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) 6010 #define PORTD_PULSE_DURATION_6ms (2 << 18) 6011 #define PORTD_PULSE_DURATION_100ms (3 << 18) 6012 #define PORTD_PULSE_DURATION_MASK (3 << 18) 6013 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16) 6014 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 6015 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 6016 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 6017 #define PORTC_HOTPLUG_ENABLE (1 << 12) 6018 #define PORTC_PULSE_DURATION_2ms (0) 6019 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) 6020 #define PORTC_PULSE_DURATION_6ms (2 << 10) 6021 #define PORTC_PULSE_DURATION_100ms (3 << 10) 6022 #define PORTC_PULSE_DURATION_MASK (3 << 10) 6023 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8) 6024 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 6025 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 6026 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 6027 #define PORTB_HOTPLUG_ENABLE (1 << 4) 6028 #define PORTB_PULSE_DURATION_2ms (0) 6029 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) 6030 #define PORTB_PULSE_DURATION_6ms (2 << 2) 6031 #define PORTB_PULSE_DURATION_100ms (3 << 2) 6032 #define PORTB_PULSE_DURATION_MASK (3 << 2) 6033 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0) 6034 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 6035 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 6036 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 6037 6038 #define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 */ 6039 #define PORTE_HOTPLUG_ENABLE (1 << 4) 6040 #define PORTE_HOTPLUG_STATUS_MASK (0x3 << 0) 6041 #define PORTE_HOTPLUG_NO_DETECT (0 << 0) 6042 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 6043 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 6044 6045 #define PCH_GPIOA 0xc5010 6046 #define PCH_GPIOB 0xc5014 6047 #define PCH_GPIOC 0xc5018 6048 #define PCH_GPIOD 0xc501c 6049 #define PCH_GPIOE 0xc5020 6050 #define PCH_GPIOF 0xc5024 6051 6052 #define PCH_GMBUS0 0xc5100 6053 #define PCH_GMBUS1 0xc5104 6054 #define PCH_GMBUS2 0xc5108 6055 #define PCH_GMBUS3 0xc510c 6056 #define PCH_GMBUS4 0xc5110 6057 #define PCH_GMBUS5 0xc5120 6058 6059 #define _PCH_DPLL_A 0xc6014 6060 #define _PCH_DPLL_B 0xc6018 6061 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 6062 6063 #define _PCH_FPA0 0xc6040 6064 #define FP_CB_TUNE (0x3<<22) 6065 #define _PCH_FPA1 0xc6044 6066 #define _PCH_FPB0 0xc6048 6067 #define _PCH_FPB1 0xc604c 6068 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 6069 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 6070 6071 #define PCH_DPLL_TEST 0xc606c 6072 6073 #define PCH_DREF_CONTROL 0xC6200 6074 #define DREF_CONTROL_MASK 0x7fc3 6075 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 6076 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 6077 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 6078 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 6079 #define DREF_SSC_SOURCE_DISABLE (0<<11) 6080 #define DREF_SSC_SOURCE_ENABLE (2<<11) 6081 #define DREF_SSC_SOURCE_MASK (3<<11) 6082 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 6083 #define DREF_NONSPREAD_CK505_ENABLE (1<<9) 6084 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 6085 #define DREF_NONSPREAD_SOURCE_MASK (3<<9) 6086 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 6087 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 6088 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 6089 #define DREF_SSC4_DOWNSPREAD (0<<6) 6090 #define DREF_SSC4_CENTERSPREAD (1<<6) 6091 #define DREF_SSC1_DISABLE (0<<1) 6092 #define DREF_SSC1_ENABLE (1<<1) 6093 #define DREF_SSC4_DISABLE (0) 6094 #define DREF_SSC4_ENABLE (1) 6095 6096 #define PCH_RAWCLK_FREQ 0xc6204 6097 #define FDL_TP1_TIMER_SHIFT 12 6098 #define FDL_TP1_TIMER_MASK (3<<12) 6099 #define FDL_TP2_TIMER_SHIFT 10 6100 #define FDL_TP2_TIMER_MASK (3<<10) 6101 #define RAWCLK_FREQ_MASK 0x3ff 6102 6103 #define PCH_DPLL_TMR_CFG 0xc6208 6104 6105 #define PCH_SSC4_PARMS 0xc6210 6106 #define PCH_SSC4_AUX_PARMS 0xc6214 6107 6108 #define PCH_DPLL_SEL 0xc7000 6109 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4)) 6110 #define TRANS_DPLLA_SEL(pipe) 0 6111 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3)) 6112 6113 /* transcoder */ 6114 6115 #define _PCH_TRANS_HTOTAL_A 0xe0000 6116 #define TRANS_HTOTAL_SHIFT 16 6117 #define TRANS_HACTIVE_SHIFT 0 6118 #define _PCH_TRANS_HBLANK_A 0xe0004 6119 #define TRANS_HBLANK_END_SHIFT 16 6120 #define TRANS_HBLANK_START_SHIFT 0 6121 #define _PCH_TRANS_HSYNC_A 0xe0008 6122 #define TRANS_HSYNC_END_SHIFT 16 6123 #define TRANS_HSYNC_START_SHIFT 0 6124 #define _PCH_TRANS_VTOTAL_A 0xe000c 6125 #define TRANS_VTOTAL_SHIFT 16 6126 #define TRANS_VACTIVE_SHIFT 0 6127 #define _PCH_TRANS_VBLANK_A 0xe0010 6128 #define TRANS_VBLANK_END_SHIFT 16 6129 #define TRANS_VBLANK_START_SHIFT 0 6130 #define _PCH_TRANS_VSYNC_A 0xe0014 6131 #define TRANS_VSYNC_END_SHIFT 16 6132 #define TRANS_VSYNC_START_SHIFT 0 6133 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 6134 6135 #define _PCH_TRANSA_DATA_M1 0xe0030 6136 #define _PCH_TRANSA_DATA_N1 0xe0034 6137 #define _PCH_TRANSA_DATA_M2 0xe0038 6138 #define _PCH_TRANSA_DATA_N2 0xe003c 6139 #define _PCH_TRANSA_LINK_M1 0xe0040 6140 #define _PCH_TRANSA_LINK_N1 0xe0044 6141 #define _PCH_TRANSA_LINK_M2 0xe0048 6142 #define _PCH_TRANSA_LINK_N2 0xe004c 6143 6144 /* Per-transcoder DIP controls (PCH) */ 6145 #define _VIDEO_DIP_CTL_A 0xe0200 6146 #define _VIDEO_DIP_DATA_A 0xe0208 6147 #define _VIDEO_DIP_GCP_A 0xe0210 6148 #define GCP_COLOR_INDICATION (1 << 2) 6149 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 6150 #define GCP_AV_MUTE (1 << 0) 6151 6152 #define _VIDEO_DIP_CTL_B 0xe1200 6153 #define _VIDEO_DIP_DATA_B 0xe1208 6154 #define _VIDEO_DIP_GCP_B 0xe1210 6155 6156 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 6157 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 6158 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 6159 6160 /* Per-transcoder DIP controls (VLV) */ 6161 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 6162 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 6163 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 6164 6165 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 6166 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 6167 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 6168 6169 #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 6170 #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 6171 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 6172 6173 #define VLV_TVIDEO_DIP_CTL(pipe) \ 6174 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \ 6175 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C) 6176 #define VLV_TVIDEO_DIP_DATA(pipe) \ 6177 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \ 6178 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C) 6179 #define VLV_TVIDEO_DIP_GCP(pipe) \ 6180 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 6181 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 6182 6183 /* Haswell DIP controls */ 6184 #define HSW_VIDEO_DIP_CTL_A 0x60200 6185 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220 6186 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260 6187 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 6188 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 6189 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320 6190 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240 6191 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280 6192 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 6193 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300 6194 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344 6195 #define HSW_VIDEO_DIP_GCP_A 0x60210 6196 6197 #define HSW_VIDEO_DIP_CTL_B 0x61200 6198 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220 6199 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260 6200 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 6201 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 6202 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320 6203 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240 6204 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280 6205 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 6206 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300 6207 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344 6208 #define HSW_VIDEO_DIP_GCP_B 0x61210 6209 6210 #define HSW_TVIDEO_DIP_CTL(trans) \ 6211 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A) 6212 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \ 6213 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) 6214 #define HSW_TVIDEO_DIP_VS_DATA(trans) \ 6215 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) 6216 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \ 6217 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) 6218 #define HSW_TVIDEO_DIP_GCP(trans) \ 6219 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A) 6220 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \ 6221 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) 6222 6223 #define HSW_STEREO_3D_CTL_A 0x70020 6224 #define S3D_ENABLE (1<<31) 6225 #define HSW_STEREO_3D_CTL_B 0x71020 6226 6227 #define HSW_STEREO_3D_CTL(trans) \ 6228 _PIPE2(trans, HSW_STEREO_3D_CTL_A) 6229 6230 #define _PCH_TRANS_HTOTAL_B 0xe1000 6231 #define _PCH_TRANS_HBLANK_B 0xe1004 6232 #define _PCH_TRANS_HSYNC_B 0xe1008 6233 #define _PCH_TRANS_VTOTAL_B 0xe100c 6234 #define _PCH_TRANS_VBLANK_B 0xe1010 6235 #define _PCH_TRANS_VSYNC_B 0xe1014 6236 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 6237 6238 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 6239 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 6240 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 6241 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 6242 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 6243 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 6244 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \ 6245 _PCH_TRANS_VSYNCSHIFT_B) 6246 6247 #define _PCH_TRANSB_DATA_M1 0xe1030 6248 #define _PCH_TRANSB_DATA_N1 0xe1034 6249 #define _PCH_TRANSB_DATA_M2 0xe1038 6250 #define _PCH_TRANSB_DATA_N2 0xe103c 6251 #define _PCH_TRANSB_LINK_M1 0xe1040 6252 #define _PCH_TRANSB_LINK_N1 0xe1044 6253 #define _PCH_TRANSB_LINK_M2 0xe1048 6254 #define _PCH_TRANSB_LINK_N2 0xe104c 6255 6256 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 6257 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 6258 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 6259 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 6260 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 6261 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 6262 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 6263 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 6264 6265 #define _PCH_TRANSACONF 0xf0008 6266 #define _PCH_TRANSBCONF 0xf1008 6267 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 6268 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */ 6269 #define TRANS_DISABLE (0<<31) 6270 #define TRANS_ENABLE (1<<31) 6271 #define TRANS_STATE_MASK (1<<30) 6272 #define TRANS_STATE_DISABLE (0<<30) 6273 #define TRANS_STATE_ENABLE (1<<30) 6274 #define TRANS_FSYNC_DELAY_HB1 (0<<27) 6275 #define TRANS_FSYNC_DELAY_HB2 (1<<27) 6276 #define TRANS_FSYNC_DELAY_HB3 (2<<27) 6277 #define TRANS_FSYNC_DELAY_HB4 (3<<27) 6278 #define TRANS_INTERLACE_MASK (7<<21) 6279 #define TRANS_PROGRESSIVE (0<<21) 6280 #define TRANS_INTERLACED (3<<21) 6281 #define TRANS_LEGACY_INTERLACED_ILK (2<<21) 6282 #define TRANS_8BPC (0<<5) 6283 #define TRANS_10BPC (1<<5) 6284 #define TRANS_6BPC (2<<5) 6285 #define TRANS_12BPC (3<<5) 6286 6287 #define _TRANSA_CHICKEN1 0xf0060 6288 #define _TRANSB_CHICKEN1 0xf1060 6289 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 6290 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10) 6291 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) 6292 #define _TRANSA_CHICKEN2 0xf0064 6293 #define _TRANSB_CHICKEN2 0xf1064 6294 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 6295 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) 6296 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) 6297 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) 6298 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) 6299 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) 6300 6301 #define SOUTH_CHICKEN1 0xc2000 6302 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 6303 #define FDIA_PHASE_SYNC_SHIFT_EN 18 6304 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 6305 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 6306 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 6307 #define SOUTH_CHICKEN2 0xc2004 6308 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) 6309 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) 6310 #define DPLS_EDP_PPS_FIX_DIS (1<<0) 6311 6312 #define _FDI_RXA_CHICKEN 0xc200c 6313 #define _FDI_RXB_CHICKEN 0xc2010 6314 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) 6315 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) 6316 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 6317 6318 #define SOUTH_DSPCLK_GATE_D 0xc2020 6319 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) 6320 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) 6321 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) 6322 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) 6323 6324 /* CPU: FDI_TX */ 6325 #define _FDI_TXA_CTL 0x60100 6326 #define _FDI_TXB_CTL 0x61100 6327 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 6328 #define FDI_TX_DISABLE (0<<31) 6329 #define FDI_TX_ENABLE (1<<31) 6330 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) 6331 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) 6332 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) 6333 #define FDI_LINK_TRAIN_NONE (3<<28) 6334 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) 6335 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) 6336 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) 6337 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) 6338 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) 6339 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) 6340 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) 6341 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) 6342 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 6343 SNB has different settings. */ 6344 /* SNB A-stepping */ 6345 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 6346 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 6347 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 6348 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 6349 /* SNB B-stepping */ 6350 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) 6351 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) 6352 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) 6353 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) 6354 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) 6355 #define FDI_DP_PORT_WIDTH_SHIFT 19 6356 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 6357 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 6358 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) 6359 /* Ironlake: hardwired to 1 */ 6360 #define FDI_TX_PLL_ENABLE (1<<14) 6361 6362 /* Ivybridge has different bits for lolz */ 6363 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) 6364 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) 6365 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) 6366 #define FDI_LINK_TRAIN_NONE_IVB (3<<8) 6367 6368 /* both Tx and Rx */ 6369 #define FDI_COMPOSITE_SYNC (1<<11) 6370 #define FDI_LINK_TRAIN_AUTO (1<<10) 6371 #define FDI_SCRAMBLING_ENABLE (0<<7) 6372 #define FDI_SCRAMBLING_DISABLE (1<<7) 6373 6374 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 6375 #define _FDI_RXA_CTL 0xf000c 6376 #define _FDI_RXB_CTL 0xf100c 6377 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 6378 #define FDI_RX_ENABLE (1<<31) 6379 /* train, dp width same as FDI_TX */ 6380 #define FDI_FS_ERRC_ENABLE (1<<27) 6381 #define FDI_FE_ERRC_ENABLE (1<<26) 6382 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) 6383 #define FDI_8BPC (0<<16) 6384 #define FDI_10BPC (1<<16) 6385 #define FDI_6BPC (2<<16) 6386 #define FDI_12BPC (3<<16) 6387 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) 6388 #define FDI_DMI_LINK_REVERSE_MASK (1<<14) 6389 #define FDI_RX_PLL_ENABLE (1<<13) 6390 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) 6391 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) 6392 #define FDI_FS_ERR_REPORT_ENABLE (1<<9) 6393 #define FDI_FE_ERR_REPORT_ENABLE (1<<8) 6394 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) 6395 #define FDI_PCDCLK (1<<4) 6396 /* CPT */ 6397 #define FDI_AUTO_TRAINING (1<<10) 6398 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) 6399 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) 6400 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) 6401 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) 6402 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) 6403 6404 #define _FDI_RXA_MISC 0xf0010 6405 #define _FDI_RXB_MISC 0xf1010 6406 #define FDI_RX_PWRDN_LANE1_MASK (3<<26) 6407 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) 6408 #define FDI_RX_PWRDN_LANE0_MASK (3<<24) 6409 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) 6410 #define FDI_RX_TP1_TO_TP2_48 (2<<20) 6411 #define FDI_RX_TP1_TO_TP2_64 (3<<20) 6412 #define FDI_RX_FDI_DELAY_90 (0x90<<0) 6413 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 6414 6415 #define _FDI_RXA_TUSIZE1 0xf0030 6416 #define _FDI_RXA_TUSIZE2 0xf0038 6417 #define _FDI_RXB_TUSIZE1 0xf1030 6418 #define _FDI_RXB_TUSIZE2 0xf1038 6419 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 6420 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 6421 6422 /* FDI_RX interrupt register format */ 6423 #define FDI_RX_INTER_LANE_ALIGN (1<<10) 6424 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ 6425 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ 6426 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) 6427 #define FDI_RX_FS_CODE_ERR (1<<6) 6428 #define FDI_RX_FE_CODE_ERR (1<<5) 6429 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) 6430 #define FDI_RX_HDCP_LINK_FAIL (1<<3) 6431 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) 6432 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) 6433 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) 6434 6435 #define _FDI_RXA_IIR 0xf0014 6436 #define _FDI_RXA_IMR 0xf0018 6437 #define _FDI_RXB_IIR 0xf1014 6438 #define _FDI_RXB_IMR 0xf1018 6439 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 6440 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 6441 6442 #define FDI_PLL_CTL_1 0xfe000 6443 #define FDI_PLL_CTL_2 0xfe004 6444 6445 #define PCH_LVDS 0xe1180 6446 #define LVDS_DETECTED (1 << 1) 6447 6448 /* vlv has 2 sets of panel control regs. */ 6449 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200) 6450 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204) 6451 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208) 6452 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 6453 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c) 6454 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210) 6455 6456 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300) 6457 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304) 6458 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308) 6459 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c) 6460 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310) 6461 6462 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS) 6463 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL) 6464 #define VLV_PIPE_PP_ON_DELAYS(pipe) \ 6465 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS) 6466 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \ 6467 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS) 6468 #define VLV_PIPE_PP_DIVISOR(pipe) \ 6469 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR) 6470 6471 #define PCH_PP_STATUS 0xc7200 6472 #define PCH_PP_CONTROL 0xc7204 6473 #define PANEL_UNLOCK_REGS (0xabcd << 16) 6474 #define PANEL_UNLOCK_MASK (0xffff << 16) 6475 #define BXT_POWER_CYCLE_DELAY_MASK (0x1f0) 6476 #define BXT_POWER_CYCLE_DELAY_SHIFT 4 6477 #define EDP_FORCE_VDD (1 << 3) 6478 #define EDP_BLC_ENABLE (1 << 2) 6479 #define PANEL_POWER_RESET (1 << 1) 6480 #define PANEL_POWER_OFF (0 << 0) 6481 #define PANEL_POWER_ON (1 << 0) 6482 #define PCH_PP_ON_DELAYS 0xc7208 6483 #define PANEL_PORT_SELECT_MASK (3 << 30) 6484 #define PANEL_PORT_SELECT_LVDS (0 << 30) 6485 #define PANEL_PORT_SELECT_DPA (1 << 30) 6486 #define PANEL_PORT_SELECT_DPC (2 << 30) 6487 #define PANEL_PORT_SELECT_DPD (3 << 30) 6488 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000) 6489 #define PANEL_POWER_UP_DELAY_SHIFT 16 6490 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff) 6491 #define PANEL_LIGHT_ON_DELAY_SHIFT 0 6492 6493 #define PCH_PP_OFF_DELAYS 0xc720c 6494 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000) 6495 #define PANEL_POWER_DOWN_DELAY_SHIFT 16 6496 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff) 6497 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 6498 6499 #define PCH_PP_DIVISOR 0xc7210 6500 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00) 6501 #define PP_REFERENCE_DIVIDER_SHIFT 8 6502 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f) 6503 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 6504 6505 /* BXT PPS changes - 2nd set of PPS registers */ 6506 #define _BXT_PP_STATUS2 0xc7300 6507 #define _BXT_PP_CONTROL2 0xc7304 6508 #define _BXT_PP_ON_DELAYS2 0xc7308 6509 #define _BXT_PP_OFF_DELAYS2 0xc730c 6510 6511 #define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2) 6512 #define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2) 6513 #define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2) 6514 #define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2) 6515 6516 #define PCH_DP_B 0xe4100 6517 #define PCH_DPB_AUX_CH_CTL 0xe4110 6518 #define PCH_DPB_AUX_CH_DATA1 0xe4114 6519 #define PCH_DPB_AUX_CH_DATA2 0xe4118 6520 #define PCH_DPB_AUX_CH_DATA3 0xe411c 6521 #define PCH_DPB_AUX_CH_DATA4 0xe4120 6522 #define PCH_DPB_AUX_CH_DATA5 0xe4124 6523 6524 #define PCH_DP_C 0xe4200 6525 #define PCH_DPC_AUX_CH_CTL 0xe4210 6526 #define PCH_DPC_AUX_CH_DATA1 0xe4214 6527 #define PCH_DPC_AUX_CH_DATA2 0xe4218 6528 #define PCH_DPC_AUX_CH_DATA3 0xe421c 6529 #define PCH_DPC_AUX_CH_DATA4 0xe4220 6530 #define PCH_DPC_AUX_CH_DATA5 0xe4224 6531 6532 #define PCH_DP_D 0xe4300 6533 #define PCH_DPD_AUX_CH_CTL 0xe4310 6534 #define PCH_DPD_AUX_CH_DATA1 0xe4314 6535 #define PCH_DPD_AUX_CH_DATA2 0xe4318 6536 #define PCH_DPD_AUX_CH_DATA3 0xe431c 6537 #define PCH_DPD_AUX_CH_DATA4 0xe4320 6538 #define PCH_DPD_AUX_CH_DATA5 0xe4324 6539 6540 /* CPT */ 6541 #define PORT_TRANS_A_SEL_CPT 0 6542 #define PORT_TRANS_B_SEL_CPT (1<<29) 6543 #define PORT_TRANS_C_SEL_CPT (2<<29) 6544 #define PORT_TRANS_SEL_MASK (3<<29) 6545 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) 6546 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) 6547 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) 6548 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) 6549 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) 6550 6551 #define TRANS_DP_CTL_A 0xe0300 6552 #define TRANS_DP_CTL_B 0xe1300 6553 #define TRANS_DP_CTL_C 0xe2300 6554 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B) 6555 #define TRANS_DP_OUTPUT_ENABLE (1<<31) 6556 #define TRANS_DP_PORT_SEL_B (0<<29) 6557 #define TRANS_DP_PORT_SEL_C (1<<29) 6558 #define TRANS_DP_PORT_SEL_D (2<<29) 6559 #define TRANS_DP_PORT_SEL_NONE (3<<29) 6560 #define TRANS_DP_PORT_SEL_MASK (3<<29) 6561 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B) 6562 #define TRANS_DP_AUDIO_ONLY (1<<26) 6563 #define TRANS_DP_ENH_FRAMING (1<<18) 6564 #define TRANS_DP_8BPC (0<<9) 6565 #define TRANS_DP_10BPC (1<<9) 6566 #define TRANS_DP_6BPC (2<<9) 6567 #define TRANS_DP_12BPC (3<<9) 6568 #define TRANS_DP_BPC_MASK (3<<9) 6569 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) 6570 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 6571 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) 6572 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 6573 #define TRANS_DP_SYNC_MASK (3<<3) 6574 6575 /* SNB eDP training params */ 6576 /* SNB A-stepping */ 6577 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 6578 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 6579 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 6580 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 6581 /* SNB B-stepping */ 6582 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) 6583 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) 6584 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) 6585 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) 6586 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) 6587 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) 6588 6589 /* IVB */ 6590 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) 6591 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) 6592 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) 6593 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) 6594 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) 6595 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) 6596 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) 6597 6598 /* legacy values */ 6599 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) 6600 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) 6601 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) 6602 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) 6603 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) 6604 6605 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) 6606 6607 #define VLV_PMWGICZ 0x1300a4 6608 6609 #define FORCEWAKE 0xA18C 6610 #define FORCEWAKE_VLV 0x1300b0 6611 #define FORCEWAKE_ACK_VLV 0x1300b4 6612 #define FORCEWAKE_MEDIA_VLV 0x1300b8 6613 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc 6614 #define FORCEWAKE_ACK_HSW 0x130044 6615 #define FORCEWAKE_ACK 0x130090 6616 #define VLV_GTLC_WAKE_CTRL 0x130090 6617 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 6618 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 6619 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 6620 6621 #define VLV_GTLC_PW_STATUS 0x130094 6622 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 6623 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 6624 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 6625 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 6626 #define FORCEWAKE_MT 0xa188 /* multi-threaded */ 6627 #define FORCEWAKE_MEDIA_GEN9 0xa270 6628 #define FORCEWAKE_RENDER_GEN9 0xa278 6629 #define FORCEWAKE_BLITTER_GEN9 0xa188 6630 #define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88 6631 #define FORCEWAKE_ACK_RENDER_GEN9 0x0D84 6632 #define FORCEWAKE_ACK_BLITTER_GEN9 0x130044 6633 #define FORCEWAKE_KERNEL 0x1 6634 #define FORCEWAKE_USER 0x2 6635 #define FORCEWAKE_MT_ACK 0x130040 6636 #define ECOBUS 0xa180 6637 #define FORCEWAKE_MT_ENABLE (1<<5) 6638 #define VLV_SPAREG2H 0xA194 6639 6640 #define GTFIFODBG 0x120000 6641 #define GT_FIFO_SBDROPERR (1<<6) 6642 #define GT_FIFO_BLOBDROPERR (1<<5) 6643 #define GT_FIFO_SB_READ_ABORTERR (1<<4) 6644 #define GT_FIFO_DROPERR (1<<3) 6645 #define GT_FIFO_OVFERR (1<<2) 6646 #define GT_FIFO_IAWRERR (1<<1) 6647 #define GT_FIFO_IARDERR (1<<0) 6648 6649 #define GTFIFOCTL 0x120008 6650 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 6651 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 6652 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 6653 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 6654 6655 #define HSW_IDICR 0x9008 6656 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 6657 #define HSW_EDRAM_PRESENT 0x120010 6658 #define EDRAM_ENABLED 0x1 6659 6660 #define GEN6_UCGCTL1 0x9400 6661 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 6662 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 6663 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 6664 6665 #define GEN6_UCGCTL2 0x9404 6666 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 6667 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 6668 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 6669 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 6670 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 6671 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 6672 6673 #define GEN6_UCGCTL3 0x9408 6674 6675 #define GEN7_UCGCTL4 0x940c 6676 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) 6677 6678 #define GEN6_RCGCTL1 0x9410 6679 #define GEN6_RCGCTL2 0x9414 6680 #define GEN6_RSTCTL 0x9420 6681 6682 #define GEN8_UCGCTL6 0x9430 6683 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24) 6684 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) 6685 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28) 6686 6687 #define GEN6_GFXPAUSE 0xA000 6688 #define GEN6_RPNSWREQ 0xA008 6689 #define GEN6_TURBO_DISABLE (1<<31) 6690 #define GEN6_FREQUENCY(x) ((x)<<25) 6691 #define HSW_FREQUENCY(x) ((x)<<24) 6692 #define GEN9_FREQUENCY(x) ((x)<<23) 6693 #define GEN6_OFFSET(x) ((x)<<19) 6694 #define GEN6_AGGRESSIVE_TURBO (0<<15) 6695 #define GEN6_RC_VIDEO_FREQ 0xA00C 6696 #define GEN6_RC_CONTROL 0xA090 6697 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) 6698 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) 6699 #define GEN6_RC_CTL_RC6_ENABLE (1<<18) 6700 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) 6701 #define GEN6_RC_CTL_RC7_ENABLE (1<<22) 6702 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) 6703 #define GEN7_RC_CTL_TO_MODE (1<<28) 6704 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) 6705 #define GEN6_RC_CTL_HW_ENABLE (1<<31) 6706 #define GEN6_RP_DOWN_TIMEOUT 0xA010 6707 #define GEN6_RP_INTERRUPT_LIMITS 0xA014 6708 #define GEN6_RPSTAT1 0xA01C 6709 #define GEN6_CAGF_SHIFT 8 6710 #define HSW_CAGF_SHIFT 7 6711 #define GEN9_CAGF_SHIFT 23 6712 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 6713 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 6714 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 6715 #define GEN6_RP_CONTROL 0xA024 6716 #define GEN6_RP_MEDIA_TURBO (1<<11) 6717 #define GEN6_RP_MEDIA_MODE_MASK (3<<9) 6718 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) 6719 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) 6720 #define GEN6_RP_MEDIA_HW_MODE (1<<9) 6721 #define GEN6_RP_MEDIA_SW_MODE (0<<9) 6722 #define GEN6_RP_MEDIA_IS_GFX (1<<8) 6723 #define GEN6_RP_ENABLE (1<<7) 6724 #define GEN6_RP_UP_IDLE_MIN (0x1<<3) 6725 #define GEN6_RP_UP_BUSY_AVG (0x2<<3) 6726 #define GEN6_RP_UP_BUSY_CONT (0x4<<3) 6727 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) 6728 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) 6729 #define GEN6_RP_UP_THRESHOLD 0xA02C 6730 #define GEN6_RP_DOWN_THRESHOLD 0xA030 6731 #define GEN6_RP_CUR_UP_EI 0xA050 6732 #define GEN6_CURICONT_MASK 0xffffff 6733 #define GEN6_RP_CUR_UP 0xA054 6734 #define GEN6_CURBSYTAVG_MASK 0xffffff 6735 #define GEN6_RP_PREV_UP 0xA058 6736 #define GEN6_RP_CUR_DOWN_EI 0xA05C 6737 #define GEN6_CURIAVG_MASK 0xffffff 6738 #define GEN6_RP_CUR_DOWN 0xA060 6739 #define GEN6_RP_PREV_DOWN 0xA064 6740 #define GEN6_RP_UP_EI 0xA068 6741 #define GEN6_RP_DOWN_EI 0xA06C 6742 #define GEN6_RP_IDLE_HYSTERSIS 0xA070 6743 #define GEN6_RPDEUHWTC 0xA080 6744 #define GEN6_RPDEUC 0xA084 6745 #define GEN6_RPDEUCSW 0xA088 6746 #define GEN6_RC_STATE 0xA094 6747 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098 6748 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C 6749 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0 6750 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8 6751 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC 6752 #define GEN6_RC_SLEEP 0xA0B0 6753 #define GEN6_RCUBMABDTMR 0xA0B0 6754 #define GEN6_RC1e_THRESHOLD 0xA0B4 6755 #define GEN6_RC6_THRESHOLD 0xA0B8 6756 #define GEN6_RC6p_THRESHOLD 0xA0BC 6757 #define VLV_RCEDATA 0xA0BC 6758 #define GEN6_RC6pp_THRESHOLD 0xA0C0 6759 #define GEN6_PMINTRMSK 0xA168 6760 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31) 6761 #define VLV_PWRDWNUPCTL 0xA294 6762 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4 6763 #define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8 6764 #define GEN9_PG_ENABLE 0xA210 6765 #define GEN9_RENDER_PG_ENABLE (1<<0) 6766 #define GEN9_MEDIA_PG_ENABLE (1<<1) 6767 6768 #define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C) 6769 #define PIXEL_OVERLAP_CNT_MASK (3 << 30) 6770 #define PIXEL_OVERLAP_CNT_SHIFT 30 6771 6772 #define GEN6_PMISR 0x44020 6773 #define GEN6_PMIMR 0x44024 /* rps_lock */ 6774 #define GEN6_PMIIR 0x44028 6775 #define GEN6_PMIER 0x4402C 6776 #define GEN6_PM_MBOX_EVENT (1<<25) 6777 #define GEN6_PM_THERMAL_EVENT (1<<24) 6778 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) 6779 #define GEN6_PM_RP_UP_THRESHOLD (1<<5) 6780 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) 6781 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) 6782 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) 6783 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 6784 GEN6_PM_RP_DOWN_THRESHOLD | \ 6785 GEN6_PM_RP_DOWN_TIMEOUT) 6786 6787 #define GEN7_GT_SCRATCH_BASE 0x4F100 6788 #define GEN7_GT_SCRATCH_REG_NUM 8 6789 6790 #define VLV_GTLC_SURVIVABILITY_REG 0x130098 6791 #define VLV_GFX_CLK_STATUS_BIT (1<<3) 6792 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) 6793 6794 #define GEN6_GT_GFX_RC6_LOCKED 0x138104 6795 #define VLV_COUNTER_CONTROL 0x138104 6796 #define VLV_COUNT_RANGE_HIGH (1<<15) 6797 #define VLV_MEDIA_RC0_COUNT_EN (1<<5) 6798 #define VLV_RENDER_RC0_COUNT_EN (1<<4) 6799 #define VLV_MEDIA_RC6_COUNT_EN (1<<1) 6800 #define VLV_RENDER_RC6_COUNT_EN (1<<0) 6801 #define GEN6_GT_GFX_RC6 0x138108 6802 #define VLV_GT_RENDER_RC6 0x138108 6803 #define VLV_GT_MEDIA_RC6 0x13810C 6804 6805 #define GEN6_GT_GFX_RC6p 0x13810C 6806 #define GEN6_GT_GFX_RC6pp 0x138110 6807 #define VLV_RENDER_C0_COUNT 0x138118 6808 #define VLV_MEDIA_C0_COUNT 0x13811C 6809 6810 #define GEN6_PCODE_MAILBOX 0x138124 6811 #define GEN6_PCODE_READY (1<<31) 6812 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 6813 #define GEN6_PCODE_READ_RC6VIDS 0x5 6814 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 6815 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 6816 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 6817 #define GEN9_PCODE_READ_MEM_LATENCY 0x6 6818 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 6819 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 6820 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 6821 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 6822 #define SKL_PCODE_CDCLK_CONTROL 0x7 6823 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 6824 #define SKL_CDCLK_READY_FOR_CHANGE 0x1 6825 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 6826 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 6827 #define GEN6_READ_OC_PARAMS 0xc 6828 #define GEN6_PCODE_READ_D_COMP 0x10 6829 #define GEN6_PCODE_WRITE_D_COMP 0x11 6830 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 6831 #define DISPLAY_IPS_CONTROL 0x19 6832 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 6833 #define GEN6_PCODE_DATA 0x138128 6834 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 6835 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 6836 #define GEN6_PCODE_DATA1 0x13812C 6837 6838 #define GEN6_GT_CORE_STATUS 0x138060 6839 #define GEN6_CORE_CPD_STATE_MASK (7<<4) 6840 #define GEN6_RCn_MASK 7 6841 #define GEN6_RC0 0 6842 #define GEN6_RC3 2 6843 #define GEN6_RC6 3 6844 #define GEN6_RC7 4 6845 6846 #define CHV_POWER_SS0_SIG1 0xa720 6847 #define CHV_POWER_SS1_SIG1 0xa728 6848 #define CHV_SS_PG_ENABLE (1<<1) 6849 #define CHV_EU08_PG_ENABLE (1<<9) 6850 #define CHV_EU19_PG_ENABLE (1<<17) 6851 #define CHV_EU210_PG_ENABLE (1<<25) 6852 6853 #define CHV_POWER_SS0_SIG2 0xa724 6854 #define CHV_POWER_SS1_SIG2 0xa72c 6855 #define CHV_EU311_PG_ENABLE (1<<1) 6856 6857 #define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4) 6858 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 6859 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2)) 6860 6861 #define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8) 6862 #define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8) 6863 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 6864 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 6865 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 6866 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 6867 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 6868 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 6869 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 6870 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 6871 6872 #define GEN7_MISCCPCTL (0x9424) 6873 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) 6874 6875 #define GEN8_GARBCNTL 0xB004 6876 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7) 6877 6878 /* IVYBRIDGE DPF */ 6879 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */ 6880 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */ 6881 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) 6882 #define GEN7_PARITY_ERROR_VALID (1<<13) 6883 #define GEN7_L3CDERRST1_BANK_MASK (3<<11) 6884 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) 6885 #define GEN7_PARITY_ERROR_ROW(reg) \ 6886 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) 6887 #define GEN7_PARITY_ERROR_BANK(reg) \ 6888 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) 6889 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 6890 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 6891 #define GEN7_L3CDERRST1_ENABLE (1<<7) 6892 6893 #define GEN7_L3LOG_BASE 0xB070 6894 #define HSW_L3LOG_BASE_SLICE1 0xB270 6895 #define GEN7_L3LOG_SIZE 0x80 6896 6897 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */ 6898 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100 6899 #define GEN7_MAX_PS_THREAD_DEP (8<<12) 6900 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) 6901 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4) 6902 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) 6903 6904 #define GEN9_HALF_SLICE_CHICKEN5 0xe188 6905 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5) 6906 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3) 6907 6908 #define GEN8_ROW_CHICKEN 0xe4f0 6909 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) 6910 #define STALL_DOP_GATING_DISABLE (1<<5) 6911 6912 #define GEN7_ROW_CHICKEN2 0xe4f4 6913 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4 6914 #define DOP_CLOCK_GATING_DISABLE (1<<0) 6915 6916 #define HSW_ROW_CHICKEN3 0xe49c 6917 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 6918 6919 #define HALF_SLICE_CHICKEN3 0xe184 6920 #define HSW_SAMPLE_C_PERFORMANCE (1<<9) 6921 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) 6922 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5) 6923 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) 6924 6925 #define GEN9_HALF_SLICE_CHICKEN7 0xe194 6926 #define GEN9_ENABLE_YV12_BUGFIX (1<<4) 6927 6928 /* Audio */ 6929 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020) 6930 #define INTEL_AUDIO_DEVCL 0x808629FB 6931 #define INTEL_AUDIO_DEVBLC 0x80862801 6932 #define INTEL_AUDIO_DEVCTG 0x80862802 6933 6934 #define G4X_AUD_CNTL_ST 0x620B4 6935 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 6936 #define G4X_ELDV_DEVCTG (1 << 14) 6937 #define G4X_ELD_ADDR_MASK (0xf << 5) 6938 #define G4X_ELD_ACK (1 << 4) 6939 #define G4X_HDMIW_HDMIEDID 0x6210C 6940 6941 #define _IBX_HDMIW_HDMIEDID_A 0xE2050 6942 #define _IBX_HDMIW_HDMIEDID_B 0xE2150 6943 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 6944 _IBX_HDMIW_HDMIEDID_A, \ 6945 _IBX_HDMIW_HDMIEDID_B) 6946 #define _IBX_AUD_CNTL_ST_A 0xE20B4 6947 #define _IBX_AUD_CNTL_ST_B 0xE21B4 6948 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 6949 _IBX_AUD_CNTL_ST_A, \ 6950 _IBX_AUD_CNTL_ST_B) 6951 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 6952 #define IBX_ELD_ADDRESS_MASK (0x1f << 5) 6953 #define IBX_ELD_ACK (1 << 4) 6954 #define IBX_AUD_CNTL_ST2 0xE20C0 6955 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 6956 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 6957 6958 #define _CPT_HDMIW_HDMIEDID_A 0xE5050 6959 #define _CPT_HDMIW_HDMIEDID_B 0xE5150 6960 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 6961 _CPT_HDMIW_HDMIEDID_A, \ 6962 _CPT_HDMIW_HDMIEDID_B) 6963 #define _CPT_AUD_CNTL_ST_A 0xE50B4 6964 #define _CPT_AUD_CNTL_ST_B 0xE51B4 6965 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 6966 _CPT_AUD_CNTL_ST_A, \ 6967 _CPT_AUD_CNTL_ST_B) 6968 #define CPT_AUD_CNTRL_ST2 0xE50C0 6969 6970 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 6971 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 6972 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 6973 _VLV_HDMIW_HDMIEDID_A, \ 6974 _VLV_HDMIW_HDMIEDID_B) 6975 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 6976 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 6977 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 6978 _VLV_AUD_CNTL_ST_A, \ 6979 _VLV_AUD_CNTL_ST_B) 6980 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0) 6981 6982 /* These are the 4 32-bit write offset registers for each stream 6983 * output buffer. It determines the offset from the 6984 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 6985 */ 6986 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4) 6987 6988 #define _IBX_AUD_CONFIG_A 0xe2000 6989 #define _IBX_AUD_CONFIG_B 0xe2100 6990 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \ 6991 _IBX_AUD_CONFIG_A, \ 6992 _IBX_AUD_CONFIG_B) 6993 #define _CPT_AUD_CONFIG_A 0xe5000 6994 #define _CPT_AUD_CONFIG_B 0xe5100 6995 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \ 6996 _CPT_AUD_CONFIG_A, \ 6997 _CPT_AUD_CONFIG_B) 6998 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 6999 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 7000 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \ 7001 _VLV_AUD_CONFIG_A, \ 7002 _VLV_AUD_CONFIG_B) 7003 7004 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 7005 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 7006 #define AUD_CONFIG_UPPER_N_SHIFT 20 7007 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 7008 #define AUD_CONFIG_LOWER_N_SHIFT 4 7009 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 7010 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 7011 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 7012 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 7013 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 7014 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 7015 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 7016 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 7017 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 7018 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 7019 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 7020 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 7021 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 7022 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 7023 7024 /* HSW Audio */ 7025 #define _HSW_AUD_CONFIG_A 0x65000 7026 #define _HSW_AUD_CONFIG_B 0x65100 7027 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \ 7028 _HSW_AUD_CONFIG_A, \ 7029 _HSW_AUD_CONFIG_B) 7030 7031 #define _HSW_AUD_MISC_CTRL_A 0x65010 7032 #define _HSW_AUD_MISC_CTRL_B 0x65110 7033 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \ 7034 _HSW_AUD_MISC_CTRL_A, \ 7035 _HSW_AUD_MISC_CTRL_B) 7036 7037 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 7038 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 7039 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \ 7040 _HSW_AUD_DIP_ELD_CTRL_ST_A, \ 7041 _HSW_AUD_DIP_ELD_CTRL_ST_B) 7042 7043 /* Audio Digital Converter */ 7044 #define _HSW_AUD_DIG_CNVT_1 0x65080 7045 #define _HSW_AUD_DIG_CNVT_2 0x65180 7046 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \ 7047 _HSW_AUD_DIG_CNVT_1, \ 7048 _HSW_AUD_DIG_CNVT_2) 7049 #define DIP_PORT_SEL_MASK 0x3 7050 7051 #define _HSW_AUD_EDID_DATA_A 0x65050 7052 #define _HSW_AUD_EDID_DATA_B 0x65150 7053 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \ 7054 _HSW_AUD_EDID_DATA_A, \ 7055 _HSW_AUD_EDID_DATA_B) 7056 7057 #define HSW_AUD_PIPE_CONV_CFG 0x6507c 7058 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 7059 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 7060 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 7061 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 7062 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 7063 7064 #define HSW_AUD_CHICKENBIT 0x65f10 7065 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 7066 7067 /* HSW Power Wells */ 7068 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */ 7069 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */ 7070 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */ 7071 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */ 7072 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31) 7073 #define HSW_PWR_WELL_STATE_ENABLED (1<<30) 7074 #define HSW_PWR_WELL_CTL5 0x45410 7075 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) 7076 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) 7077 #define HSW_PWR_WELL_FORCE_ON (1<<19) 7078 #define HSW_PWR_WELL_CTL6 0x45414 7079 7080 /* SKL Fuse Status */ 7081 #define SKL_FUSE_STATUS 0x42000 7082 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31) 7083 #define SKL_FUSE_PG0_DIST_STATUS (1<<27) 7084 #define SKL_FUSE_PG1_DIST_STATUS (1<<26) 7085 #define SKL_FUSE_PG2_DIST_STATUS (1<<25) 7086 7087 /* Per-pipe DDI Function Control */ 7088 #define TRANS_DDI_FUNC_CTL_A 0x60400 7089 #define TRANS_DDI_FUNC_CTL_B 0x61400 7090 #define TRANS_DDI_FUNC_CTL_C 0x62400 7091 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400 7092 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A) 7093 7094 #define TRANS_DDI_FUNC_ENABLE (1<<31) 7095 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 7096 #define TRANS_DDI_PORT_MASK (7<<28) 7097 #define TRANS_DDI_PORT_SHIFT 28 7098 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) 7099 #define TRANS_DDI_PORT_NONE (0<<28) 7100 #define TRANS_DDI_MODE_SELECT_MASK (7<<24) 7101 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) 7102 #define TRANS_DDI_MODE_SELECT_DVI (1<<24) 7103 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) 7104 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) 7105 #define TRANS_DDI_MODE_SELECT_FDI (4<<24) 7106 #define TRANS_DDI_BPC_MASK (7<<20) 7107 #define TRANS_DDI_BPC_8 (0<<20) 7108 #define TRANS_DDI_BPC_10 (1<<20) 7109 #define TRANS_DDI_BPC_6 (2<<20) 7110 #define TRANS_DDI_BPC_12 (3<<20) 7111 #define TRANS_DDI_PVSYNC (1<<17) 7112 #define TRANS_DDI_PHSYNC (1<<16) 7113 #define TRANS_DDI_EDP_INPUT_MASK (7<<12) 7114 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) 7115 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) 7116 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) 7117 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) 7118 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) 7119 #define TRANS_DDI_BFI_ENABLE (1<<4) 7120 7121 /* DisplayPort Transport Control */ 7122 #define DP_TP_CTL_A 0x64040 7123 #define DP_TP_CTL_B 0x64140 7124 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B) 7125 #define DP_TP_CTL_ENABLE (1<<31) 7126 #define DP_TP_CTL_MODE_SST (0<<27) 7127 #define DP_TP_CTL_MODE_MST (1<<27) 7128 #define DP_TP_CTL_FORCE_ACT (1<<25) 7129 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) 7130 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) 7131 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) 7132 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) 7133 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) 7134 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) 7135 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) 7136 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) 7137 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) 7138 7139 /* DisplayPort Transport Status */ 7140 #define DP_TP_STATUS_A 0x64044 7141 #define DP_TP_STATUS_B 0x64144 7142 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B) 7143 #define DP_TP_STATUS_IDLE_DONE (1<<25) 7144 #define DP_TP_STATUS_ACT_SENT (1<<24) 7145 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23) 7146 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) 7147 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 7148 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 7149 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 7150 7151 /* DDI Buffer Control */ 7152 #define DDI_BUF_CTL_A 0x64000 7153 #define DDI_BUF_CTL_B 0x64100 7154 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B) 7155 #define DDI_BUF_CTL_ENABLE (1<<31) 7156 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 7157 #define DDI_BUF_EMP_MASK (0xf<<24) 7158 #define DDI_BUF_PORT_REVERSAL (1<<16) 7159 #define DDI_BUF_IS_IDLE (1<<7) 7160 #define DDI_A_4_LANES (1<<4) 7161 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 7162 #define DDI_INIT_DISPLAY_DETECTED (1<<0) 7163 7164 /* DDI Buffer Translations */ 7165 #define DDI_BUF_TRANS_A 0x64E00 7166 #define DDI_BUF_TRANS_B 0x64E60 7167 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) 7168 7169 /* Sideband Interface (SBI) is programmed indirectly, via 7170 * SBI_ADDR, which contains the register offset; and SBI_DATA, 7171 * which contains the payload */ 7172 #define SBI_ADDR 0xC6000 7173 #define SBI_DATA 0xC6004 7174 #define SBI_CTL_STAT 0xC6008 7175 #define SBI_CTL_DEST_ICLK (0x0<<16) 7176 #define SBI_CTL_DEST_MPHY (0x1<<16) 7177 #define SBI_CTL_OP_IORD (0x2<<8) 7178 #define SBI_CTL_OP_IOWR (0x3<<8) 7179 #define SBI_CTL_OP_CRRD (0x6<<8) 7180 #define SBI_CTL_OP_CRWR (0x7<<8) 7181 #define SBI_RESPONSE_FAIL (0x1<<1) 7182 #define SBI_RESPONSE_SUCCESS (0x0<<1) 7183 #define SBI_BUSY (0x1<<0) 7184 #define SBI_READY (0x0<<0) 7185 7186 /* SBI offsets */ 7187 #define SBI_SSCDIVINTPHASE6 0x0600 7188 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1) 7189 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) 7190 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8) 7191 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) 7192 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) 7193 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) 7194 #define SBI_SSCCTL 0x020c 7195 #define SBI_SSCCTL6 0x060C 7196 #define SBI_SSCCTL_PATHALT (1<<3) 7197 #define SBI_SSCCTL_DISABLE (1<<0) 7198 #define SBI_SSCAUXDIV6 0x0610 7199 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) 7200 #define SBI_DBUFF0 0x2a00 7201 #define SBI_GEN0 0x1f00 7202 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) 7203 7204 /* LPT PIXCLK_GATE */ 7205 #define PIXCLK_GATE 0xC6020 7206 #define PIXCLK_GATE_UNGATE (1<<0) 7207 #define PIXCLK_GATE_GATE (0<<0) 7208 7209 /* SPLL */ 7210 #define SPLL_CTL 0x46020 7211 #define SPLL_PLL_ENABLE (1<<31) 7212 #define SPLL_PLL_SSC (1<<28) 7213 #define SPLL_PLL_NON_SSC (2<<28) 7214 #define SPLL_PLL_LCPLL (3<<28) 7215 #define SPLL_PLL_REF_MASK (3<<28) 7216 #define SPLL_PLL_FREQ_810MHz (0<<26) 7217 #define SPLL_PLL_FREQ_1350MHz (1<<26) 7218 #define SPLL_PLL_FREQ_2700MHz (2<<26) 7219 #define SPLL_PLL_FREQ_MASK (3<<26) 7220 7221 /* WRPLL */ 7222 #define WRPLL_CTL1 0x46040 7223 #define WRPLL_CTL2 0x46060 7224 #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2) 7225 #define WRPLL_PLL_ENABLE (1<<31) 7226 #define WRPLL_PLL_SSC (1<<28) 7227 #define WRPLL_PLL_NON_SSC (2<<28) 7228 #define WRPLL_PLL_LCPLL (3<<28) 7229 #define WRPLL_PLL_REF_MASK (3<<28) 7230 /* WRPLL divider programming */ 7231 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) 7232 #define WRPLL_DIVIDER_REF_MASK (0xff) 7233 #define WRPLL_DIVIDER_POST(x) ((x)<<8) 7234 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) 7235 #define WRPLL_DIVIDER_POST_SHIFT 8 7236 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) 7237 #define WRPLL_DIVIDER_FB_SHIFT 16 7238 #define WRPLL_DIVIDER_FB_MASK (0xff<<16) 7239 7240 /* Port clock selection */ 7241 #define PORT_CLK_SEL_A 0x46100 7242 #define PORT_CLK_SEL_B 0x46104 7243 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B) 7244 #define PORT_CLK_SEL_LCPLL_2700 (0<<29) 7245 #define PORT_CLK_SEL_LCPLL_1350 (1<<29) 7246 #define PORT_CLK_SEL_LCPLL_810 (2<<29) 7247 #define PORT_CLK_SEL_SPLL (3<<29) 7248 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) 7249 #define PORT_CLK_SEL_WRPLL1 (4<<29) 7250 #define PORT_CLK_SEL_WRPLL2 (5<<29) 7251 #define PORT_CLK_SEL_NONE (7<<29) 7252 #define PORT_CLK_SEL_MASK (7<<29) 7253 7254 /* Transcoder clock selection */ 7255 #define TRANS_CLK_SEL_A 0x46140 7256 #define TRANS_CLK_SEL_B 0x46144 7257 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B) 7258 /* For each transcoder, we need to select the corresponding port clock */ 7259 #define TRANS_CLK_SEL_DISABLED (0x0<<29) 7260 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29) 7261 7262 #define TRANSA_MSA_MISC 0x60410 7263 #define TRANSB_MSA_MISC 0x61410 7264 #define TRANSC_MSA_MISC 0x62410 7265 #define TRANS_EDP_MSA_MISC 0x6f410 7266 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC) 7267 7268 #define TRANS_MSA_SYNC_CLK (1<<0) 7269 #define TRANS_MSA_6_BPC (0<<5) 7270 #define TRANS_MSA_8_BPC (1<<5) 7271 #define TRANS_MSA_10_BPC (2<<5) 7272 #define TRANS_MSA_12_BPC (3<<5) 7273 #define TRANS_MSA_16_BPC (4<<5) 7274 7275 /* LCPLL Control */ 7276 #define LCPLL_CTL 0x130040 7277 #define LCPLL_PLL_DISABLE (1<<31) 7278 #define LCPLL_PLL_LOCK (1<<30) 7279 #define LCPLL_CLK_FREQ_MASK (3<<26) 7280 #define LCPLL_CLK_FREQ_450 (0<<26) 7281 #define LCPLL_CLK_FREQ_54O_BDW (1<<26) 7282 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) 7283 #define LCPLL_CLK_FREQ_675_BDW (3<<26) 7284 #define LCPLL_CD_CLOCK_DISABLE (1<<25) 7285 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24) 7286 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) 7287 #define LCPLL_POWER_DOWN_ALLOW (1<<22) 7288 #define LCPLL_CD_SOURCE_FCLK (1<<21) 7289 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) 7290 7291 /* 7292 * SKL Clocks 7293 */ 7294 7295 /* CDCLK_CTL */ 7296 #define CDCLK_CTL 0x46000 7297 #define CDCLK_FREQ_SEL_MASK (3<<26) 7298 #define CDCLK_FREQ_450_432 (0<<26) 7299 #define CDCLK_FREQ_540 (1<<26) 7300 #define CDCLK_FREQ_337_308 (2<<26) 7301 #define CDCLK_FREQ_675_617 (3<<26) 7302 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 7303 7304 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22) 7305 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22) 7306 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22) 7307 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22) 7308 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22) 7309 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16) 7310 7311 /* LCPLL_CTL */ 7312 #define LCPLL1_CTL 0x46010 7313 #define LCPLL2_CTL 0x46014 7314 #define LCPLL_PLL_ENABLE (1<<31) 7315 7316 /* DPLL control1 */ 7317 #define DPLL_CTRL1 0x6C058 7318 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5)) 7319 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4)) 7320 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1)) 7321 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1) 7322 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1)) 7323 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6)) 7324 #define DPLL_CTRL1_LINK_RATE_2700 0 7325 #define DPLL_CTRL1_LINK_RATE_1350 1 7326 #define DPLL_CTRL1_LINK_RATE_810 2 7327 #define DPLL_CTRL1_LINK_RATE_1620 3 7328 #define DPLL_CTRL1_LINK_RATE_1080 4 7329 #define DPLL_CTRL1_LINK_RATE_2160 5 7330 7331 /* DPLL control2 */ 7332 #define DPLL_CTRL2 0x6C05C 7333 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15)) 7334 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1)) 7335 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1) 7336 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1)) 7337 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3)) 7338 7339 /* DPLL Status */ 7340 #define DPLL_STATUS 0x6C060 7341 #define DPLL_LOCK(id) (1<<((id)*8)) 7342 7343 /* DPLL cfg */ 7344 #define DPLL1_CFGCR1 0x6C040 7345 #define DPLL2_CFGCR1 0x6C048 7346 #define DPLL3_CFGCR1 0x6C050 7347 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31) 7348 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9) 7349 #define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9) 7350 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 7351 7352 #define DPLL1_CFGCR2 0x6C044 7353 #define DPLL2_CFGCR2 0x6C04C 7354 #define DPLL3_CFGCR2 0x6C054 7355 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8) 7356 #define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8) 7357 #define DPLL_CFGCR2_QDIV_MODE(x) (x<<7) 7358 #define DPLL_CFGCR2_KDIV_MASK (3<<5) 7359 #define DPLL_CFGCR2_KDIV(x) (x<<5) 7360 #define DPLL_CFGCR2_KDIV_5 (0<<5) 7361 #define DPLL_CFGCR2_KDIV_2 (1<<5) 7362 #define DPLL_CFGCR2_KDIV_3 (2<<5) 7363 #define DPLL_CFGCR2_KDIV_1 (3<<5) 7364 #define DPLL_CFGCR2_PDIV_MASK (7<<2) 7365 #define DPLL_CFGCR2_PDIV(x) (x<<2) 7366 #define DPLL_CFGCR2_PDIV_1 (0<<2) 7367 #define DPLL_CFGCR2_PDIV_2 (1<<2) 7368 #define DPLL_CFGCR2_PDIV_3 (2<<2) 7369 #define DPLL_CFGCR2_PDIV_7 (4<<2) 7370 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 7371 7372 #define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8) 7373 #define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8) 7374 7375 /* BXT display engine PLL */ 7376 #define BXT_DE_PLL_CTL 0x6d000 7377 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 7378 #define BXT_DE_PLL_RATIO_MASK 0xff 7379 7380 #define BXT_DE_PLL_ENABLE 0x46070 7381 #define BXT_DE_PLL_PLL_ENABLE (1 << 31) 7382 #define BXT_DE_PLL_LOCK (1 << 30) 7383 7384 /* GEN9 DC */ 7385 #define DC_STATE_EN 0x45504 7386 #define DC_STATE_EN_UPTO_DC5 (1<<0) 7387 #define DC_STATE_EN_DC9 (1<<3) 7388 #define DC_STATE_EN_UPTO_DC6 (2<<0) 7389 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 7390 7391 #define DC_STATE_DEBUG 0x45520 7392 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1) 7393 7394 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 7395 * since on HSW we can't write to it using I915_WRITE. */ 7396 #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 7397 #define D_COMP_BDW 0x138144 7398 #define D_COMP_RCOMP_IN_PROGRESS (1<<9) 7399 #define D_COMP_COMP_FORCE (1<<8) 7400 #define D_COMP_COMP_DISABLE (1<<0) 7401 7402 /* Pipe WM_LINETIME - watermark line time */ 7403 #define PIPE_WM_LINETIME_A 0x45270 7404 #define PIPE_WM_LINETIME_B 0x45274 7405 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \ 7406 PIPE_WM_LINETIME_B) 7407 #define PIPE_WM_LINETIME_MASK (0x1ff) 7408 #define PIPE_WM_LINETIME_TIME(x) ((x)) 7409 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) 7410 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) 7411 7412 /* SFUSE_STRAP */ 7413 #define SFUSE_STRAP 0xc2014 7414 #define SFUSE_STRAP_FUSE_LOCK (1<<13) 7415 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) 7416 #define SFUSE_STRAP_DDIB_DETECTED (1<<2) 7417 #define SFUSE_STRAP_DDIC_DETECTED (1<<1) 7418 #define SFUSE_STRAP_DDID_DETECTED (1<<0) 7419 7420 #define WM_MISC 0x45260 7421 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 7422 7423 #define WM_DBG 0x45280 7424 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) 7425 #define WM_DBG_DISALLOW_MAXFIFO (1<<1) 7426 #define WM_DBG_DISALLOW_SPRITE (1<<2) 7427 7428 /* pipe CSC */ 7429 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 7430 #define _PIPE_A_CSC_COEFF_BY 0x49014 7431 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 7432 #define _PIPE_A_CSC_COEFF_BU 0x4901c 7433 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 7434 #define _PIPE_A_CSC_COEFF_BV 0x49024 7435 #define _PIPE_A_CSC_MODE 0x49028 7436 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) 7437 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) 7438 #define CSC_MODE_YUV_TO_RGB (1 << 0) 7439 #define _PIPE_A_CSC_PREOFF_HI 0x49030 7440 #define _PIPE_A_CSC_PREOFF_ME 0x49034 7441 #define _PIPE_A_CSC_PREOFF_LO 0x49038 7442 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 7443 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 7444 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 7445 7446 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 7447 #define _PIPE_B_CSC_COEFF_BY 0x49114 7448 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 7449 #define _PIPE_B_CSC_COEFF_BU 0x4911c 7450 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 7451 #define _PIPE_B_CSC_COEFF_BV 0x49124 7452 #define _PIPE_B_CSC_MODE 0x49128 7453 #define _PIPE_B_CSC_PREOFF_HI 0x49130 7454 #define _PIPE_B_CSC_PREOFF_ME 0x49134 7455 #define _PIPE_B_CSC_PREOFF_LO 0x49138 7456 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 7457 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 7458 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 7459 7460 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 7461 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 7462 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 7463 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 7464 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 7465 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 7466 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 7467 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 7468 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 7469 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 7470 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 7471 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 7472 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 7473 7474 /* MIPI DSI registers */ 7475 7476 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */ 7477 7478 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 7479 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 7480 #define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 7481 #define DPI_ENABLE (1 << 31) /* A + C */ 7482 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 7483 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 7484 #define DUAL_LINK_MODE_SHIFT 26 7485 #define DUAL_LINK_MODE_MASK (1 << 26) 7486 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 7487 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 7488 #define DITHERING_ENABLE (1 << 25) /* A + C */ 7489 #define FLOPPED_HSTX (1 << 23) 7490 #define DE_INVERT (1 << 19) /* XXX */ 7491 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 7492 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 7493 #define AFE_LATCHOUT (1 << 17) 7494 #define LP_OUTPUT_HOLD (1 << 16) 7495 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 7496 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 7497 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 7498 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 7499 #define CSB_SHIFT 9 7500 #define CSB_MASK (3 << 9) 7501 #define CSB_20MHZ (0 << 9) 7502 #define CSB_10MHZ (1 << 9) 7503 #define CSB_40MHZ (2 << 9) 7504 #define BANDGAP_MASK (1 << 8) 7505 #define BANDGAP_PNW_CIRCUIT (0 << 8) 7506 #define BANDGAP_LNC_CIRCUIT (1 << 8) 7507 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 7508 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 7509 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 7510 #define TEARING_EFFECT_SHIFT 2 /* A + C */ 7511 #define TEARING_EFFECT_MASK (3 << 2) 7512 #define TEARING_EFFECT_OFF (0 << 2) 7513 #define TEARING_EFFECT_DSI (1 << 2) 7514 #define TEARING_EFFECT_GPIO (2 << 2) 7515 #define LANE_CONFIGURATION_SHIFT 0 7516 #define LANE_CONFIGURATION_MASK (3 << 0) 7517 #define LANE_CONFIGURATION_4LANE (0 << 0) 7518 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 7519 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 7520 7521 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 7522 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 7523 #define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \ 7524 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 7525 #define TEARING_EFFECT_DELAY_SHIFT 0 7526 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 7527 7528 /* XXX: all bits reserved */ 7529 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 7530 7531 /* MIPI DSI Controller and D-PHY registers */ 7532 7533 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 7534 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 7535 #define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \ 7536 _MIPIC_DEVICE_READY) 7537 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 7538 #define ULPS_STATE_MASK (3 << 1) 7539 #define ULPS_STATE_ENTER (2 << 1) 7540 #define ULPS_STATE_EXIT (1 << 1) 7541 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 7542 #define DEVICE_READY (1 << 0) 7543 7544 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 7545 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 7546 #define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \ 7547 _MIPIC_INTR_STAT) 7548 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 7549 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 7550 #define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \ 7551 _MIPIC_INTR_EN) 7552 #define TEARING_EFFECT (1 << 31) 7553 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 7554 #define GEN_READ_DATA_AVAIL (1 << 29) 7555 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 7556 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 7557 #define RX_PROT_VIOLATION (1 << 26) 7558 #define RX_INVALID_TX_LENGTH (1 << 25) 7559 #define ACK_WITH_NO_ERROR (1 << 24) 7560 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 7561 #define LP_RX_TIMEOUT (1 << 22) 7562 #define HS_TX_TIMEOUT (1 << 21) 7563 #define DPI_FIFO_UNDERRUN (1 << 20) 7564 #define LOW_CONTENTION (1 << 19) 7565 #define HIGH_CONTENTION (1 << 18) 7566 #define TXDSI_VC_ID_INVALID (1 << 17) 7567 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 7568 #define TXCHECKSUM_ERROR (1 << 15) 7569 #define TXECC_MULTIBIT_ERROR (1 << 14) 7570 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 7571 #define TXFALSE_CONTROL_ERROR (1 << 12) 7572 #define RXDSI_VC_ID_INVALID (1 << 11) 7573 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 7574 #define RXCHECKSUM_ERROR (1 << 9) 7575 #define RXECC_MULTIBIT_ERROR (1 << 8) 7576 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 7577 #define RXFALSE_CONTROL_ERROR (1 << 6) 7578 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 7579 #define RX_LP_TX_SYNC_ERROR (1 << 4) 7580 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 7581 #define RXEOT_SYNC_ERROR (1 << 2) 7582 #define RXSOT_SYNC_ERROR (1 << 1) 7583 #define RXSOT_ERROR (1 << 0) 7584 7585 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 7586 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 7587 #define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \ 7588 _MIPIC_DSI_FUNC_PRG) 7589 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 7590 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 7591 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 7592 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 7593 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 7594 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 7595 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 7596 #define VID_MODE_FORMAT_MASK (0xf << 7) 7597 #define VID_MODE_NOT_SUPPORTED (0 << 7) 7598 #define VID_MODE_FORMAT_RGB565 (1 << 7) 7599 #define VID_MODE_FORMAT_RGB666 (2 << 7) 7600 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7) 7601 #define VID_MODE_FORMAT_RGB888 (4 << 7) 7602 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 7603 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 7604 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 7605 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 7606 #define DATA_LANES_PRG_REG_SHIFT 0 7607 #define DATA_LANES_PRG_REG_MASK (7 << 0) 7608 7609 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 7610 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 7611 #define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \ 7612 _MIPIC_HS_TX_TIMEOUT) 7613 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 7614 7615 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 7616 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 7617 #define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \ 7618 _MIPIC_LP_RX_TIMEOUT) 7619 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 7620 7621 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 7622 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 7623 #define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \ 7624 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 7625 #define TURN_AROUND_TIMEOUT_MASK 0x3f 7626 7627 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 7628 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 7629 #define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \ 7630 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 7631 #define DEVICE_RESET_TIMER_MASK 0xffff 7632 7633 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 7634 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 7635 #define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \ 7636 _MIPIC_DPI_RESOLUTION) 7637 #define VERTICAL_ADDRESS_SHIFT 16 7638 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 7639 #define HORIZONTAL_ADDRESS_SHIFT 0 7640 #define HORIZONTAL_ADDRESS_MASK 0xffff 7641 7642 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 7643 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 7644 #define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \ 7645 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 7646 #define DBI_FIFO_EMPTY_HALF (0 << 0) 7647 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 7648 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 7649 7650 /* regs below are bits 15:0 */ 7651 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 7652 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 7653 #define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \ 7654 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 7655 7656 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 7657 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 7658 #define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \ 7659 _MIPIC_HBP_COUNT) 7660 7661 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 7662 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 7663 #define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \ 7664 _MIPIC_HFP_COUNT) 7665 7666 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 7667 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 7668 #define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \ 7669 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 7670 7671 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 7672 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 7673 #define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \ 7674 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 7675 7676 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 7677 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 7678 #define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \ 7679 _MIPIC_VBP_COUNT) 7680 7681 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 7682 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 7683 #define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \ 7684 _MIPIC_VFP_COUNT) 7685 7686 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 7687 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 7688 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \ 7689 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 7690 7691 /* regs above are bits 15:0 */ 7692 7693 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 7694 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 7695 #define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \ 7696 _MIPIC_DPI_CONTROL) 7697 #define DPI_LP_MODE (1 << 6) 7698 #define BACKLIGHT_OFF (1 << 5) 7699 #define BACKLIGHT_ON (1 << 4) 7700 #define COLOR_MODE_OFF (1 << 3) 7701 #define COLOR_MODE_ON (1 << 2) 7702 #define TURN_ON (1 << 1) 7703 #define SHUTDOWN (1 << 0) 7704 7705 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 7706 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 7707 #define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \ 7708 _MIPIC_DPI_DATA) 7709 #define COMMAND_BYTE_SHIFT 0 7710 #define COMMAND_BYTE_MASK (0x3f << 0) 7711 7712 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 7713 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 7714 #define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \ 7715 _MIPIC_INIT_COUNT) 7716 #define MASTER_INIT_TIMER_SHIFT 0 7717 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 7718 7719 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 7720 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 7721 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \ 7722 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 7723 #define MAX_RETURN_PKT_SIZE_SHIFT 0 7724 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 7725 7726 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 7727 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 7728 #define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \ 7729 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 7730 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 7731 #define DISABLE_VIDEO_BTA (1 << 3) 7732 #define IP_TG_CONFIG (1 << 2) 7733 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 7734 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 7735 #define VIDEO_MODE_BURST (3 << 0) 7736 7737 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 7738 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 7739 #define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \ 7740 _MIPIC_EOT_DISABLE) 7741 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 7742 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 7743 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 7744 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 7745 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 7746 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 7747 #define CLOCKSTOP (1 << 1) 7748 #define EOT_DISABLE (1 << 0) 7749 7750 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 7751 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 7752 #define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \ 7753 _MIPIC_LP_BYTECLK) 7754 #define LP_BYTECLK_SHIFT 0 7755 #define LP_BYTECLK_MASK (0xffff << 0) 7756 7757 /* bits 31:0 */ 7758 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 7759 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 7760 #define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \ 7761 _MIPIC_LP_GEN_DATA) 7762 7763 /* bits 31:0 */ 7764 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 7765 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 7766 #define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \ 7767 _MIPIC_HS_GEN_DATA) 7768 7769 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 7770 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 7771 #define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \ 7772 _MIPIC_LP_GEN_CTRL) 7773 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 7774 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 7775 #define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \ 7776 _MIPIC_HS_GEN_CTRL) 7777 #define LONG_PACKET_WORD_COUNT_SHIFT 8 7778 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 7779 #define SHORT_PACKET_PARAM_SHIFT 8 7780 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 7781 #define VIRTUAL_CHANNEL_SHIFT 6 7782 #define VIRTUAL_CHANNEL_MASK (3 << 6) 7783 #define DATA_TYPE_SHIFT 0 7784 #define DATA_TYPE_MASK (3f << 0) 7785 /* data type values, see include/video/mipi_display.h */ 7786 7787 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 7788 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 7789 #define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \ 7790 _MIPIC_GEN_FIFO_STAT) 7791 #define DPI_FIFO_EMPTY (1 << 28) 7792 #define DBI_FIFO_EMPTY (1 << 27) 7793 #define LP_CTRL_FIFO_EMPTY (1 << 26) 7794 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 7795 #define LP_CTRL_FIFO_FULL (1 << 24) 7796 #define HS_CTRL_FIFO_EMPTY (1 << 18) 7797 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 7798 #define HS_CTRL_FIFO_FULL (1 << 16) 7799 #define LP_DATA_FIFO_EMPTY (1 << 10) 7800 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 7801 #define LP_DATA_FIFO_FULL (1 << 8) 7802 #define HS_DATA_FIFO_EMPTY (1 << 2) 7803 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 7804 #define HS_DATA_FIFO_FULL (1 << 0) 7805 7806 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 7807 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 7808 #define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \ 7809 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 7810 #define DBI_HS_LP_MODE_MASK (1 << 0) 7811 #define DBI_LP_MODE (1 << 0) 7812 #define DBI_HS_MODE (0 << 0) 7813 7814 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 7815 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 7816 #define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \ 7817 _MIPIC_DPHY_PARAM) 7818 #define EXIT_ZERO_COUNT_SHIFT 24 7819 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 7820 #define TRAIL_COUNT_SHIFT 16 7821 #define TRAIL_COUNT_MASK (0x1f << 16) 7822 #define CLK_ZERO_COUNT_SHIFT 8 7823 #define CLK_ZERO_COUNT_MASK (0xff << 8) 7824 #define PREPARE_COUNT_SHIFT 0 7825 #define PREPARE_COUNT_MASK (0x3f << 0) 7826 7827 /* bits 31:0 */ 7828 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 7829 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 7830 #define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \ 7831 _MIPIC_DBI_BW_CTRL) 7832 7833 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \ 7834 + 0xb088) 7835 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \ 7836 + 0xb888) 7837 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \ 7838 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 7839 #define LP_HS_SSW_CNT_SHIFT 16 7840 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 7841 #define HS_LP_PWR_SW_CNT_SHIFT 0 7842 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 7843 7844 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 7845 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 7846 #define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \ 7847 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 7848 #define STOP_STATE_STALL_COUNTER_SHIFT 0 7849 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 7850 7851 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 7852 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 7853 #define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \ 7854 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 7855 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 7856 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 7857 #define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \ 7858 _MIPIC_INTR_EN_REG_1) 7859 #define RX_CONTENTION_DETECTED (1 << 0) 7860 7861 /* XXX: only pipe A ?!? */ 7862 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 7863 #define DBI_TYPEC_ENABLE (1 << 31) 7864 #define DBI_TYPEC_WIP (1 << 30) 7865 #define DBI_TYPEC_OPTION_SHIFT 28 7866 #define DBI_TYPEC_OPTION_MASK (3 << 28) 7867 #define DBI_TYPEC_FREQ_SHIFT 24 7868 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 7869 #define DBI_TYPEC_OVERRIDE (1 << 8) 7870 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 7871 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 7872 7873 7874 /* MIPI adapter registers */ 7875 7876 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 7877 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 7878 #define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \ 7879 _MIPIC_CTRL) 7880 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 7881 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 7882 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 7883 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 7884 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 7885 #define READ_REQUEST_PRIORITY_SHIFT 3 7886 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 7887 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 7888 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 7889 #define RGB_FLIP_TO_BGR (1 << 2) 7890 7891 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 7892 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 7893 #define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \ 7894 _MIPIC_DATA_ADDRESS) 7895 #define DATA_MEM_ADDRESS_SHIFT 5 7896 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 7897 #define DATA_VALID (1 << 0) 7898 7899 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 7900 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 7901 #define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \ 7902 _MIPIC_DATA_LENGTH) 7903 #define DATA_LENGTH_SHIFT 0 7904 #define DATA_LENGTH_MASK (0xfffff << 0) 7905 7906 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 7907 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 7908 #define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \ 7909 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 7910 #define COMMAND_MEM_ADDRESS_SHIFT 5 7911 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 7912 #define AUTO_PWG_ENABLE (1 << 2) 7913 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 7914 #define COMMAND_VALID (1 << 0) 7915 7916 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 7917 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 7918 #define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \ 7919 _MIPIC_COMMAND_LENGTH) 7920 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 7921 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 7922 7923 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 7924 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 7925 #define MIPI_READ_DATA_RETURN(port, n) \ 7926 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \ 7927 + 4 * (n)) /* n: 0...7 */ 7928 7929 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 7930 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 7931 #define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \ 7932 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 7933 #define READ_DATA_VALID(n) (1 << (n)) 7934 7935 /* For UMS only (deprecated): */ 7936 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 7937 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 7938 7939 /* MOCS (Memory Object Control State) registers */ 7940 #define GEN9_LNCFCMOCS0 0xb020 /* L3 Cache Control base */ 7941 7942 #define GEN9_GFX_MOCS_0 0xc800 /* Graphics MOCS base register*/ 7943 #define GEN9_MFX0_MOCS_0 0xc900 /* Media 0 MOCS base register*/ 7944 #define GEN9_MFX1_MOCS_0 0xca00 /* Media 1 MOCS base register*/ 7945 #define GEN9_VEBOX_MOCS_0 0xcb00 /* Video MOCS base register*/ 7946 #define GEN9_BLT_MOCS_0 0xcc00 /* Blitter MOCS base register*/ 7947 7948 #endif /* _I915_REG_H_ */ 7949