1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 /** 29 * DOC: The i915 register macro definition style guide 30 * 31 * Follow the style described here for new macros, and while changing existing 32 * macros. Do **not** mass change existing definitions just to update the style. 33 * 34 * Layout 35 * '''''' 36 * 37 * Keep helper macros near the top. For example, _PIPE() and friends. 38 * 39 * Prefix macros that generally should not be used outside of this file with 40 * underscore '_'. For example, _PIPE() and friends, single instances of 41 * registers that are defined solely for the use by function-like macros. 42 * 43 * Avoid using the underscore prefixed macros outside of this file. There are 44 * exceptions, but keep them to a minimum. 45 * 46 * There are two basic types of register definitions: Single registers and 47 * register groups. Register groups are registers which have two or more 48 * instances, for example one per pipe, port, transcoder, etc. Register groups 49 * should be defined using function-like macros. 50 * 51 * For single registers, define the register offset first, followed by register 52 * contents. 53 * 54 * For register groups, define the register instance offsets first, prefixed 55 * with underscore, followed by a function-like macro choosing the right 56 * instance based on the parameter, followed by register contents. 57 * 58 * Define the register contents (i.e. bit and bit field macros) from most 59 * significant to least significant bit. Indent the register content macros 60 * using two extra spaces between ``#define`` and the macro name. 61 * 62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field 63 * contents so that they are already shifted in place, and can be directly 64 * OR'd. For convenience, function-like macros may be used to define bit fields, 65 * but do note that the macros may be needed to read as well as write the 66 * register contents. 67 * 68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in 69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix 70 * to the name. 71 * 72 * Group the register and its contents together without blank lines, separate 73 * from other registers and their contents with one blank line. 74 * 75 * Indent macro values from macro names using TABs. Align values vertically. Use 76 * braces in macro values as needed to avoid unintended precedence after macro 77 * substitution. Use spaces in macro values according to kernel coding 78 * style. Use lower case in hexadecimal values. 79 * 80 * Naming 81 * '''''' 82 * 83 * Try to name registers according to the specs. If the register name changes in 84 * the specs from platform to another, stick to the original name. 85 * 86 * Try to re-use existing register macro definitions. Only add new macros for 87 * new register offsets, or when the register contents have changed enough to 88 * warrant a full redefinition. 89 * 90 * When a register macro changes for a new platform, prefix the new macro using 91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The 92 * prefix signifies the start platform/generation using the register. 93 * 94 * When a bit (field) macro changes or gets added for a new platform, while 95 * retaining the existing register macro, add a platform acronym or generation 96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``. 97 * 98 * Examples 99 * '''''''' 100 * 101 * (Note that the values in the example are indented using spaces instead of 102 * TABs to avoid misalignment in generated documentation. Use TABs in the 103 * definitions.):: 104 * 105 * #define _FOO_A 0xf000 106 * #define _FOO_B 0xf001 107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B) 108 * #define FOO_ENABLE (1 << 31) 109 * #define FOO_MODE_MASK (0xf << 16) 110 * #define FOO_MODE_SHIFT 16 111 * #define FOO_MODE_BAR (0 << 16) 112 * #define FOO_MODE_BAZ (1 << 16) 113 * #define FOO_MODE_QUX_SNB (2 << 16) 114 * 115 * #define BAR _MMIO(0xb000) 116 * #define GEN8_BAR _MMIO(0xb888) 117 */ 118 119 typedef struct { 120 uint32_t reg; 121 } i915_reg_t; 122 123 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) 124 125 #define INVALID_MMIO_REG _MMIO(0) 126 127 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg) 128 { 129 return reg.reg; 130 } 131 132 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) 133 { 134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); 135 } 136 137 static inline bool i915_mmio_reg_valid(i915_reg_t reg) 138 { 139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); 140 } 141 142 /* 143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced 144 * numbers, pick the 0-based __index'th value. 145 * 146 * Always prefer this over _PICK() if the numbers are evenly spaced. 147 */ 148 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a))) 149 150 /* 151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number. 152 * 153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced. 154 */ 155 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) 156 157 /* 158 * Named helper wrappers around _PICK_EVEN() and _PICK(). 159 */ 160 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b) 161 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) 162 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b) 163 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b) 164 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b) 165 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) 166 #define _PORT(port, a, b) _PICK_EVEN(port, a, b) 167 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) 168 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 169 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 170 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b) 171 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b)) 172 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) 173 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) 174 175 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value)) 176 #define _MASKED_FIELD(mask, value) ({ \ 177 if (__builtin_constant_p(mask)) \ 178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 179 if (__builtin_constant_p(value)) \ 180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 182 BUILD_BUG_ON_MSG((value) & ~(mask), \ 183 "Incorrect value for mask"); \ 184 __MASKED_FIELD(mask, value); }) 185 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 186 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 187 188 /* Engine ID */ 189 190 #define RCS_HW 0 191 #define VCS_HW 1 192 #define BCS_HW 2 193 #define VECS_HW 3 194 #define VCS2_HW 4 195 #define VCS3_HW 6 196 #define VCS4_HW 7 197 #define VECS2_HW 12 198 199 /* Engine class */ 200 201 #define RENDER_CLASS 0 202 #define VIDEO_DECODE_CLASS 1 203 #define VIDEO_ENHANCEMENT_CLASS 2 204 #define COPY_ENGINE_CLASS 3 205 #define OTHER_CLASS 4 206 #define MAX_ENGINE_CLASS 4 207 208 #define OTHER_GTPM_INSTANCE 1 209 #define MAX_ENGINE_INSTANCE 3 210 211 /* PCI config space */ 212 213 #define MCHBAR_I915 0x44 214 #define MCHBAR_I965 0x48 215 #define MCHBAR_SIZE (4 * 4096) 216 217 #define DEVEN 0x54 218 #define DEVEN_MCHBAR_EN (1 << 28) 219 220 /* BSM in include/drm/i915_drm.h */ 221 222 #define HPLLCC 0xc0 /* 85x only */ 223 #define GC_CLOCK_CONTROL_MASK (0x7 << 0) 224 #define GC_CLOCK_133_200 (0 << 0) 225 #define GC_CLOCK_100_200 (1 << 0) 226 #define GC_CLOCK_100_133 (2 << 0) 227 #define GC_CLOCK_133_266 (3 << 0) 228 #define GC_CLOCK_133_200_2 (4 << 0) 229 #define GC_CLOCK_133_266_2 (5 << 0) 230 #define GC_CLOCK_166_266 (6 << 0) 231 #define GC_CLOCK_166_250 (7 << 0) 232 233 #define I915_GDRST 0xc0 /* PCI config register */ 234 #define GRDOM_FULL (0 << 2) 235 #define GRDOM_RENDER (1 << 2) 236 #define GRDOM_MEDIA (3 << 2) 237 #define GRDOM_MASK (3 << 2) 238 #define GRDOM_RESET_STATUS (1 << 1) 239 #define GRDOM_RESET_ENABLE (1 << 0) 240 241 /* BSpec only has register offset, PCI device and bit found empirically */ 242 #define I830_CLOCK_GATE 0xc8 /* device 0 */ 243 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) 244 245 #define GCDGMBUS 0xcc 246 247 #define GCFGC2 0xda 248 #define GCFGC 0xf0 /* 915+ only */ 249 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 250 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 251 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) 252 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 253 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 254 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 255 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 256 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 257 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 258 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 259 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 260 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 261 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 262 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 263 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 264 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 265 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 266 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 267 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 268 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 269 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 270 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 271 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 272 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 273 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 274 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 275 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 276 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 277 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 278 279 #define ASLE 0xe4 280 #define ASLS 0xfc 281 282 #define SWSCI 0xe8 283 #define SWSCI_SCISEL (1 << 15) 284 #define SWSCI_GSSCIE (1 << 0) 285 286 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 287 288 289 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) 290 #define ILK_GRDOM_FULL (0 << 1) 291 #define ILK_GRDOM_RENDER (1 << 1) 292 #define ILK_GRDOM_MEDIA (3 << 1) 293 #define ILK_GRDOM_MASK (3 << 1) 294 #define ILK_GRDOM_RESET_ENABLE (1 << 0) 295 296 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 297 #define GEN6_MBC_SNPCR_SHIFT 21 298 #define GEN6_MBC_SNPCR_MASK (3 << 21) 299 #define GEN6_MBC_SNPCR_MAX (0 << 21) 300 #define GEN6_MBC_SNPCR_MED (1 << 21) 301 #define GEN6_MBC_SNPCR_LOW (2 << 21) 302 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */ 303 304 #define VLV_G3DCTL _MMIO(0x9024) 305 #define VLV_GSCKGCTL _MMIO(0x9028) 306 307 #define GEN6_MBCTL _MMIO(0x0907c) 308 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 309 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 310 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 311 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 312 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 313 314 #define GEN6_GDRST _MMIO(0x941c) 315 #define GEN6_GRDOM_FULL (1 << 0) 316 #define GEN6_GRDOM_RENDER (1 << 1) 317 #define GEN6_GRDOM_MEDIA (1 << 2) 318 #define GEN6_GRDOM_BLT (1 << 3) 319 #define GEN6_GRDOM_VECS (1 << 4) 320 #define GEN9_GRDOM_GUC (1 << 5) 321 #define GEN8_GRDOM_MEDIA2 (1 << 7) 322 /* GEN11 changed all bit defs except for FULL & RENDER */ 323 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL 324 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER 325 #define GEN11_GRDOM_BLT (1 << 2) 326 #define GEN11_GRDOM_GUC (1 << 3) 327 #define GEN11_GRDOM_MEDIA (1 << 5) 328 #define GEN11_GRDOM_MEDIA2 (1 << 6) 329 #define GEN11_GRDOM_MEDIA3 (1 << 7) 330 #define GEN11_GRDOM_MEDIA4 (1 << 8) 331 #define GEN11_GRDOM_VECS (1 << 13) 332 #define GEN11_GRDOM_VECS2 (1 << 14) 333 334 #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228) 335 #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518) 336 #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220) 337 #define PP_DIR_DCLV_2G 0xffffffff 338 339 #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4) 340 #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8) 341 342 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) 343 #define GEN8_RPCS_ENABLE (1 << 31) 344 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 345 #define GEN8_RPCS_S_CNT_SHIFT 15 346 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 347 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 348 #define GEN8_RPCS_SS_CNT_SHIFT 8 349 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 350 #define GEN8_RPCS_EU_MAX_SHIFT 4 351 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 352 #define GEN8_RPCS_EU_MIN_SHIFT 0 353 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 354 355 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC) 356 /* HSW only */ 357 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 358 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 359 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 360 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 361 /* HSW+ */ 362 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 363 #define HSW_RCS_CONTEXT_ENABLE (1 << 7) 364 #define HSW_RCS_INHIBIT (1 << 8) 365 /* Gen8 */ 366 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 367 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 368 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 369 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 370 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 371 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 372 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 373 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 374 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 375 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 376 377 #define GAM_ECOCHK _MMIO(0x4090) 378 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25) 379 #define ECOCHK_SNB_BIT (1 << 10) 380 #define ECOCHK_DIS_TLB (1 << 8) 381 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6) 382 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3) 383 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3) 384 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4) 385 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3) 386 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3) 387 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3) 388 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3) 389 390 #define GAC_ECO_BITS _MMIO(0x14090) 391 #define ECOBITS_SNB_BIT (1 << 13) 392 #define ECOBITS_PPGTT_CACHE64B (3 << 8) 393 #define ECOBITS_PPGTT_CACHE4B (0 << 8) 394 395 #define GAB_CTL _MMIO(0x24000) 396 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8) 397 398 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) 399 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 400 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 401 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 402 #define GEN6_STOLEN_RESERVED_1M (0 << 4) 403 #define GEN6_STOLEN_RESERVED_512K (1 << 4) 404 #define GEN6_STOLEN_RESERVED_256K (2 << 4) 405 #define GEN6_STOLEN_RESERVED_128K (3 << 4) 406 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 407 #define GEN7_STOLEN_RESERVED_1M (0 << 5) 408 #define GEN7_STOLEN_RESERVED_256K (1 << 5) 409 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 410 #define GEN8_STOLEN_RESERVED_1M (0 << 7) 411 #define GEN8_STOLEN_RESERVED_2M (1 << 7) 412 #define GEN8_STOLEN_RESERVED_4M (2 << 7) 413 #define GEN8_STOLEN_RESERVED_8M (3 << 7) 414 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0) 415 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20) 416 417 /* VGA stuff */ 418 419 #define VGA_ST01_MDA 0x3ba 420 #define VGA_ST01_CGA 0x3da 421 422 #define _VGA_MSR_WRITE _MMIO(0x3c2) 423 #define VGA_MSR_WRITE 0x3c2 424 #define VGA_MSR_READ 0x3cc 425 #define VGA_MSR_MEM_EN (1 << 1) 426 #define VGA_MSR_CGA_MODE (1 << 0) 427 428 #define VGA_SR_INDEX 0x3c4 429 #define SR01 1 430 #define VGA_SR_DATA 0x3c5 431 432 #define VGA_AR_INDEX 0x3c0 433 #define VGA_AR_VID_EN (1 << 5) 434 #define VGA_AR_DATA_WRITE 0x3c0 435 #define VGA_AR_DATA_READ 0x3c1 436 437 #define VGA_GR_INDEX 0x3ce 438 #define VGA_GR_DATA 0x3cf 439 /* GR05 */ 440 #define VGA_GR_MEM_READ_MODE_SHIFT 3 441 #define VGA_GR_MEM_READ_MODE_PLANE 1 442 /* GR06 */ 443 #define VGA_GR_MEM_MODE_MASK 0xc 444 #define VGA_GR_MEM_MODE_SHIFT 2 445 #define VGA_GR_MEM_A0000_AFFFF 0 446 #define VGA_GR_MEM_A0000_BFFFF 1 447 #define VGA_GR_MEM_B0000_B7FFF 2 448 #define VGA_GR_MEM_B0000_BFFFF 3 449 450 #define VGA_DACMASK 0x3c6 451 #define VGA_DACRX 0x3c7 452 #define VGA_DACWX 0x3c8 453 #define VGA_DACDATA 0x3c9 454 455 #define VGA_CR_INDEX_MDA 0x3b4 456 #define VGA_CR_DATA_MDA 0x3b5 457 #define VGA_CR_INDEX_CGA 0x3d4 458 #define VGA_CR_DATA_CGA 0x3d5 459 460 #define MI_PREDICATE_SRC0 _MMIO(0x2400) 461 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) 462 #define MI_PREDICATE_SRC1 _MMIO(0x2408) 463 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) 464 465 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) 466 #define LOWER_SLICE_ENABLED (1 << 0) 467 #define LOWER_SLICE_DISABLED (0 << 0) 468 469 /* 470 * Registers used only by the command parser 471 */ 472 #define BCS_SWCTRL _MMIO(0x22200) 473 474 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 475 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 476 #define HS_INVOCATION_COUNT _MMIO(0x2300) 477 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 478 #define DS_INVOCATION_COUNT _MMIO(0x2308) 479 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 480 #define IA_VERTICES_COUNT _MMIO(0x2310) 481 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 482 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 483 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 484 #define VS_INVOCATION_COUNT _MMIO(0x2320) 485 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 486 #define GS_INVOCATION_COUNT _MMIO(0x2328) 487 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 488 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 489 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 490 #define CL_INVOCATION_COUNT _MMIO(0x2338) 491 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 492 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 493 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 494 #define PS_INVOCATION_COUNT _MMIO(0x2348) 495 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 496 #define PS_DEPTH_COUNT _MMIO(0x2350) 497 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 498 499 /* There are the 4 64-bit counter registers, one for each stream output */ 500 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 501 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 502 503 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 504 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 505 506 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 507 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 508 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 509 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 510 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) 511 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 512 513 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 514 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 515 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 516 517 /* There are the 16 64-bit CS General Purpose Registers */ 518 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) 519 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) 520 521 #define GEN7_OACONTROL _MMIO(0x2360) 522 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 523 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F 524 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 525 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5) 526 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2) 527 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2) 528 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2) 529 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2) 530 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2) 531 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2) 532 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2) 533 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2) 534 #define GEN7_OACONTROL_FORMAT_SHIFT 2 535 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1) 536 #define GEN7_OACONTROL_ENABLE (1 << 0) 537 538 #define GEN8_OACTXID _MMIO(0x2364) 539 540 #define GEN8_OA_DEBUG _MMIO(0x2B04) 541 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5) 542 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6) 543 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2) 544 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1) 545 546 #define GEN8_OACONTROL _MMIO(0x2B00) 547 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2) 548 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2) 549 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2) 550 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2) 551 #define GEN8_OA_REPORT_FORMAT_SHIFT 2 552 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1) 553 #define GEN8_OA_COUNTER_ENABLE (1 << 0) 554 555 #define GEN8_OACTXCONTROL _MMIO(0x2360) 556 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F 557 #define GEN8_OA_TIMER_PERIOD_SHIFT 2 558 #define GEN8_OA_TIMER_ENABLE (1 << 1) 559 #define GEN8_OA_COUNTER_RESUME (1 << 0) 560 561 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ 562 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3) 563 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2) 564 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1) 565 #define GEN7_OABUFFER_RESUME (1 << 0) 566 567 #define GEN8_OABUFFER_UDW _MMIO(0x23b4) 568 #define GEN8_OABUFFER _MMIO(0x2b14) 569 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 570 571 #define GEN7_OASTATUS1 _MMIO(0x2364) 572 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 573 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2) 574 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1) 575 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0) 576 577 #define GEN7_OASTATUS2 _MMIO(0x2368) 578 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 579 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 580 581 #define GEN8_OASTATUS _MMIO(0x2b08) 582 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3) 583 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2) 584 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1) 585 #define GEN8_OASTATUS_REPORT_LOST (1 << 0) 586 587 #define GEN8_OAHEADPTR _MMIO(0x2B0C) 588 #define GEN8_OAHEADPTR_MASK 0xffffffc0 589 #define GEN8_OATAILPTR _MMIO(0x2B10) 590 #define GEN8_OATAILPTR_MASK 0xffffffc0 591 592 #define OABUFFER_SIZE_128K (0 << 3) 593 #define OABUFFER_SIZE_256K (1 << 3) 594 #define OABUFFER_SIZE_512K (2 << 3) 595 #define OABUFFER_SIZE_1M (3 << 3) 596 #define OABUFFER_SIZE_2M (4 << 3) 597 #define OABUFFER_SIZE_4M (5 << 3) 598 #define OABUFFER_SIZE_8M (6 << 3) 599 #define OABUFFER_SIZE_16M (7 << 3) 600 601 /* 602 * Flexible, Aggregate EU Counter Registers. 603 * Note: these aren't contiguous 604 */ 605 #define EU_PERF_CNTL0 _MMIO(0xe458) 606 #define EU_PERF_CNTL1 _MMIO(0xe558) 607 #define EU_PERF_CNTL2 _MMIO(0xe658) 608 #define EU_PERF_CNTL3 _MMIO(0xe758) 609 #define EU_PERF_CNTL4 _MMIO(0xe45c) 610 #define EU_PERF_CNTL5 _MMIO(0xe55c) 611 #define EU_PERF_CNTL6 _MMIO(0xe65c) 612 613 /* 614 * OA Boolean state 615 */ 616 617 #define OASTARTTRIG1 _MMIO(0x2710) 618 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 619 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff 620 621 #define OASTARTTRIG2 _MMIO(0x2714) 622 #define OASTARTTRIG2_INVERT_A_0 (1 << 0) 623 #define OASTARTTRIG2_INVERT_A_1 (1 << 1) 624 #define OASTARTTRIG2_INVERT_A_2 (1 << 2) 625 #define OASTARTTRIG2_INVERT_A_3 (1 << 3) 626 #define OASTARTTRIG2_INVERT_A_4 (1 << 4) 627 #define OASTARTTRIG2_INVERT_A_5 (1 << 5) 628 #define OASTARTTRIG2_INVERT_A_6 (1 << 6) 629 #define OASTARTTRIG2_INVERT_A_7 (1 << 7) 630 #define OASTARTTRIG2_INVERT_A_8 (1 << 8) 631 #define OASTARTTRIG2_INVERT_A_9 (1 << 9) 632 #define OASTARTTRIG2_INVERT_A_10 (1 << 10) 633 #define OASTARTTRIG2_INVERT_A_11 (1 << 11) 634 #define OASTARTTRIG2_INVERT_A_12 (1 << 12) 635 #define OASTARTTRIG2_INVERT_A_13 (1 << 13) 636 #define OASTARTTRIG2_INVERT_A_14 (1 << 14) 637 #define OASTARTTRIG2_INVERT_A_15 (1 << 15) 638 #define OASTARTTRIG2_INVERT_B_0 (1 << 16) 639 #define OASTARTTRIG2_INVERT_B_1 (1 << 17) 640 #define OASTARTTRIG2_INVERT_B_2 (1 << 18) 641 #define OASTARTTRIG2_INVERT_B_3 (1 << 19) 642 #define OASTARTTRIG2_INVERT_C_0 (1 << 20) 643 #define OASTARTTRIG2_INVERT_C_1 (1 << 21) 644 #define OASTARTTRIG2_INVERT_D_0 (1 << 22) 645 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23) 646 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24) 647 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28) 648 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29) 649 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30) 650 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31) 651 652 #define OASTARTTRIG3 _MMIO(0x2718) 653 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf 654 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 655 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 656 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 657 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 658 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 659 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 660 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 661 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 662 663 #define OASTARTTRIG4 _MMIO(0x271c) 664 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf 665 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 666 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 667 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 668 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 669 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 670 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 671 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 672 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 673 674 #define OASTARTTRIG5 _MMIO(0x2720) 675 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 676 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff 677 678 #define OASTARTTRIG6 _MMIO(0x2724) 679 #define OASTARTTRIG6_INVERT_A_0 (1 << 0) 680 #define OASTARTTRIG6_INVERT_A_1 (1 << 1) 681 #define OASTARTTRIG6_INVERT_A_2 (1 << 2) 682 #define OASTARTTRIG6_INVERT_A_3 (1 << 3) 683 #define OASTARTTRIG6_INVERT_A_4 (1 << 4) 684 #define OASTARTTRIG6_INVERT_A_5 (1 << 5) 685 #define OASTARTTRIG6_INVERT_A_6 (1 << 6) 686 #define OASTARTTRIG6_INVERT_A_7 (1 << 7) 687 #define OASTARTTRIG6_INVERT_A_8 (1 << 8) 688 #define OASTARTTRIG6_INVERT_A_9 (1 << 9) 689 #define OASTARTTRIG6_INVERT_A_10 (1 << 10) 690 #define OASTARTTRIG6_INVERT_A_11 (1 << 11) 691 #define OASTARTTRIG6_INVERT_A_12 (1 << 12) 692 #define OASTARTTRIG6_INVERT_A_13 (1 << 13) 693 #define OASTARTTRIG6_INVERT_A_14 (1 << 14) 694 #define OASTARTTRIG6_INVERT_A_15 (1 << 15) 695 #define OASTARTTRIG6_INVERT_B_0 (1 << 16) 696 #define OASTARTTRIG6_INVERT_B_1 (1 << 17) 697 #define OASTARTTRIG6_INVERT_B_2 (1 << 18) 698 #define OASTARTTRIG6_INVERT_B_3 (1 << 19) 699 #define OASTARTTRIG6_INVERT_C_0 (1 << 20) 700 #define OASTARTTRIG6_INVERT_C_1 (1 << 21) 701 #define OASTARTTRIG6_INVERT_D_0 (1 << 22) 702 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23) 703 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24) 704 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28) 705 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29) 706 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30) 707 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31) 708 709 #define OASTARTTRIG7 _MMIO(0x2728) 710 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf 711 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 712 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 713 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 714 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 715 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 716 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 717 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 718 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 719 720 #define OASTARTTRIG8 _MMIO(0x272c) 721 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf 722 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 723 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 724 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 725 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 726 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 727 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 728 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 729 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 730 731 #define OAREPORTTRIG1 _MMIO(0x2740) 732 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff 733 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 734 735 #define OAREPORTTRIG2 _MMIO(0x2744) 736 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0) 737 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1) 738 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2) 739 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3) 740 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4) 741 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5) 742 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6) 743 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7) 744 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8) 745 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9) 746 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10) 747 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11) 748 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12) 749 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13) 750 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14) 751 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15) 752 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16) 753 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17) 754 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18) 755 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19) 756 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20) 757 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21) 758 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22) 759 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23) 760 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31) 761 762 #define OAREPORTTRIG3 _MMIO(0x2748) 763 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf 764 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 765 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 766 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 767 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 768 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 769 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 770 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 771 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 772 773 #define OAREPORTTRIG4 _MMIO(0x274c) 774 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf 775 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 776 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 777 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 778 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 779 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 780 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 781 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 782 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 783 784 #define OAREPORTTRIG5 _MMIO(0x2750) 785 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff 786 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 787 788 #define OAREPORTTRIG6 _MMIO(0x2754) 789 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0) 790 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1) 791 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2) 792 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3) 793 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4) 794 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5) 795 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6) 796 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7) 797 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8) 798 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9) 799 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10) 800 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11) 801 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12) 802 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13) 803 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14) 804 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15) 805 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16) 806 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17) 807 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18) 808 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19) 809 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20) 810 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21) 811 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22) 812 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23) 813 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31) 814 815 #define OAREPORTTRIG7 _MMIO(0x2758) 816 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf 817 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 818 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 819 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 820 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 821 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 822 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 823 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 824 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 825 826 #define OAREPORTTRIG8 _MMIO(0x275c) 827 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf 828 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 829 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 830 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 831 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 832 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 833 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 834 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 835 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 836 837 /* CECX_0 */ 838 #define OACEC_COMPARE_LESS_OR_EQUAL 6 839 #define OACEC_COMPARE_NOT_EQUAL 5 840 #define OACEC_COMPARE_LESS_THAN 4 841 #define OACEC_COMPARE_GREATER_OR_EQUAL 3 842 #define OACEC_COMPARE_EQUAL 2 843 #define OACEC_COMPARE_GREATER_THAN 1 844 #define OACEC_COMPARE_ANY_EQUAL 0 845 846 #define OACEC_COMPARE_VALUE_MASK 0xffff 847 #define OACEC_COMPARE_VALUE_SHIFT 3 848 849 #define OACEC_SELECT_NOA (0 << 19) 850 #define OACEC_SELECT_PREV (1 << 19) 851 #define OACEC_SELECT_BOOLEAN (2 << 19) 852 853 /* CECX_1 */ 854 #define OACEC_MASK_MASK 0xffff 855 #define OACEC_CONSIDERATIONS_MASK 0xffff 856 #define OACEC_CONSIDERATIONS_SHIFT 16 857 858 #define OACEC0_0 _MMIO(0x2770) 859 #define OACEC0_1 _MMIO(0x2774) 860 #define OACEC1_0 _MMIO(0x2778) 861 #define OACEC1_1 _MMIO(0x277c) 862 #define OACEC2_0 _MMIO(0x2780) 863 #define OACEC2_1 _MMIO(0x2784) 864 #define OACEC3_0 _MMIO(0x2788) 865 #define OACEC3_1 _MMIO(0x278c) 866 #define OACEC4_0 _MMIO(0x2790) 867 #define OACEC4_1 _MMIO(0x2794) 868 #define OACEC5_0 _MMIO(0x2798) 869 #define OACEC5_1 _MMIO(0x279c) 870 #define OACEC6_0 _MMIO(0x27a0) 871 #define OACEC6_1 _MMIO(0x27a4) 872 #define OACEC7_0 _MMIO(0x27a8) 873 #define OACEC7_1 _MMIO(0x27ac) 874 875 /* OA perf counters */ 876 #define OA_PERFCNT1_LO _MMIO(0x91B8) 877 #define OA_PERFCNT1_HI _MMIO(0x91BC) 878 #define OA_PERFCNT2_LO _MMIO(0x91C0) 879 #define OA_PERFCNT2_HI _MMIO(0x91C4) 880 #define OA_PERFCNT3_LO _MMIO(0x91C8) 881 #define OA_PERFCNT3_HI _MMIO(0x91CC) 882 #define OA_PERFCNT4_LO _MMIO(0x91D8) 883 #define OA_PERFCNT4_HI _MMIO(0x91DC) 884 885 #define OA_PERFMATRIX_LO _MMIO(0x91C8) 886 #define OA_PERFMATRIX_HI _MMIO(0x91CC) 887 888 /* RPM unit config (Gen8+) */ 889 #define RPM_CONFIG0 _MMIO(0x0D00) 890 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 891 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 892 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 893 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 894 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 895 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 896 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 897 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 898 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 899 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 900 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 901 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 902 903 #define RPM_CONFIG1 _MMIO(0x0D04) 904 #define GEN10_GT_NOA_ENABLE (1 << 9) 905 906 /* GPM unit config (Gen9+) */ 907 #define CTC_MODE _MMIO(0xA26C) 908 #define CTC_SOURCE_PARAMETER_MASK 1 909 #define CTC_SOURCE_CRYSTAL_CLOCK 0 910 #define CTC_SOURCE_DIVIDE_LOGIC 1 911 #define CTC_SHIFT_PARAMETER_SHIFT 1 912 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 913 914 /* RCP unit config (Gen8+) */ 915 #define RCP_CONFIG _MMIO(0x0D08) 916 917 /* NOA (HSW) */ 918 #define HSW_MBVID2_NOA0 _MMIO(0x9E80) 919 #define HSW_MBVID2_NOA1 _MMIO(0x9E84) 920 #define HSW_MBVID2_NOA2 _MMIO(0x9E88) 921 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C) 922 #define HSW_MBVID2_NOA4 _MMIO(0x9E90) 923 #define HSW_MBVID2_NOA5 _MMIO(0x9E94) 924 #define HSW_MBVID2_NOA6 _MMIO(0x9E98) 925 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C) 926 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0) 927 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4) 928 929 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0) 930 931 /* NOA (Gen8+) */ 932 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4) 933 934 #define MICRO_BP0_0 _MMIO(0x9800) 935 #define MICRO_BP0_2 _MMIO(0x9804) 936 #define MICRO_BP0_1 _MMIO(0x9808) 937 938 #define MICRO_BP1_0 _MMIO(0x980C) 939 #define MICRO_BP1_2 _MMIO(0x9810) 940 #define MICRO_BP1_1 _MMIO(0x9814) 941 942 #define MICRO_BP2_0 _MMIO(0x9818) 943 #define MICRO_BP2_2 _MMIO(0x981C) 944 #define MICRO_BP2_1 _MMIO(0x9820) 945 946 #define MICRO_BP3_0 _MMIO(0x9824) 947 #define MICRO_BP3_2 _MMIO(0x9828) 948 #define MICRO_BP3_1 _MMIO(0x982C) 949 950 #define MICRO_BP_TRIGGER _MMIO(0x9830) 951 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 952 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 953 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C) 954 955 #define GDT_CHICKEN_BITS _MMIO(0x9840) 956 #define GT_NOA_ENABLE 0x00000080 957 958 #define NOA_DATA _MMIO(0x986C) 959 #define NOA_WRITE _MMIO(0x9888) 960 961 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 962 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 963 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) 964 965 /* 966 * Reset registers 967 */ 968 #define DEBUG_RESET_I830 _MMIO(0x6070) 969 #define DEBUG_RESET_FULL (1 << 7) 970 #define DEBUG_RESET_RENDER (1 << 8) 971 #define DEBUG_RESET_DISPLAY (1 << 9) 972 973 /* 974 * IOSF sideband 975 */ 976 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) 977 #define IOSF_DEVFN_SHIFT 24 978 #define IOSF_OPCODE_SHIFT 16 979 #define IOSF_PORT_SHIFT 8 980 #define IOSF_BYTE_ENABLES_SHIFT 4 981 #define IOSF_BAR_SHIFT 1 982 #define IOSF_SB_BUSY (1 << 0) 983 #define IOSF_PORT_BUNIT 0x03 984 #define IOSF_PORT_PUNIT 0x04 985 #define IOSF_PORT_NC 0x11 986 #define IOSF_PORT_DPIO 0x12 987 #define IOSF_PORT_GPIO_NC 0x13 988 #define IOSF_PORT_CCK 0x14 989 #define IOSF_PORT_DPIO_2 0x1a 990 #define IOSF_PORT_FLISDSI 0x1b 991 #define IOSF_PORT_GPIO_SC 0x48 992 #define IOSF_PORT_GPIO_SUS 0xa8 993 #define IOSF_PORT_CCU 0xa9 994 #define CHV_IOSF_PORT_GPIO_N 0x13 995 #define CHV_IOSF_PORT_GPIO_SE 0x48 996 #define CHV_IOSF_PORT_GPIO_E 0xa8 997 #define CHV_IOSF_PORT_GPIO_SW 0xb2 998 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) 999 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) 1000 1001 /* See configdb bunit SB addr map */ 1002 #define BUNIT_REG_BISOC 0x11 1003 1004 #define PUNIT_REG_DSPFREQ 0x36 1005 #define DSPFREQSTAT_SHIFT_CHV 24 1006 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 1007 #define DSPFREQGUAR_SHIFT_CHV 8 1008 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 1009 #define DSPFREQSTAT_SHIFT 30 1010 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 1011 #define DSPFREQGUAR_SHIFT 14 1012 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 1013 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 1014 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 1015 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 1016 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 1017 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 1018 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 1019 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 1020 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 1021 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 1022 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 1023 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 1024 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 1025 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 1026 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 1027 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 1028 1029 /* 1030 * i915_power_well_id: 1031 * 1032 * Platform specific IDs used to look up power wells and - except for custom 1033 * power wells - to define request/status register flag bit positions. As such 1034 * the set of IDs on a given platform must be unique and except for custom 1035 * power wells their value must stay fixed. 1036 */ 1037 enum i915_power_well_id { 1038 /* 1039 * I830 1040 * - custom power well 1041 */ 1042 I830_DISP_PW_PIPES = 0, 1043 1044 /* 1045 * VLV/CHV 1046 * - PUNIT_REG_PWRGT_CTRL (bit: id*2), 1047 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8) 1048 */ 1049 PUNIT_POWER_WELL_RENDER = 0, 1050 PUNIT_POWER_WELL_MEDIA = 1, 1051 PUNIT_POWER_WELL_DISP2D = 3, 1052 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 1054 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 1056 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 1057 PUNIT_POWER_WELL_DPIO_RX0 = 10, 1058 PUNIT_POWER_WELL_DPIO_RX1 = 11, 1059 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 1060 /* - custom power well */ 1061 CHV_DISP_PW_PIPE_A, /* 13 */ 1062 1063 /* 1064 * HSW/BDW 1065 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1) 1066 */ 1067 HSW_DISP_PW_GLOBAL = 15, 1068 1069 /* 1070 * GEN9+ 1071 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1) 1072 */ 1073 SKL_DISP_PW_MISC_IO = 0, 1074 SKL_DISP_PW_DDI_A_E, 1075 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1076 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1077 SKL_DISP_PW_DDI_B, 1078 SKL_DISP_PW_DDI_C, 1079 SKL_DISP_PW_DDI_D, 1080 CNL_DISP_PW_DDI_F = 6, 1081 1082 GLK_DISP_PW_AUX_A = 8, 1083 GLK_DISP_PW_AUX_B, 1084 GLK_DISP_PW_AUX_C, 1085 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A, 1086 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B, 1087 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C, 1088 CNL_DISP_PW_AUX_D, 1089 CNL_DISP_PW_AUX_F, 1090 1091 SKL_DISP_PW_1 = 14, 1092 SKL_DISP_PW_2, 1093 1094 /* - custom power wells */ 1095 BXT_DPIO_CMN_A, 1096 BXT_DPIO_CMN_BC, 1097 GLK_DPIO_CMN_C, /* 18 */ 1098 1099 /* 1100 * GEN11+ 1101 * - _HSW_PWR_WELL_CTL1-4 1102 * (status bit: (id&15)*2, req bit:(id&15)*2+1) 1103 */ 1104 ICL_DISP_PW_1 = 0, 1105 ICL_DISP_PW_2, 1106 ICL_DISP_PW_3, 1107 ICL_DISP_PW_4, 1108 1109 /* 1110 * - _HSW_PWR_WELL_CTL_AUX1/2/4 1111 * (status bit: (id&15)*2, req bit:(id&15)*2+1) 1112 */ 1113 ICL_DISP_PW_AUX_A = 16, 1114 ICL_DISP_PW_AUX_B, 1115 ICL_DISP_PW_AUX_C, 1116 ICL_DISP_PW_AUX_D, 1117 ICL_DISP_PW_AUX_E, 1118 ICL_DISP_PW_AUX_F, 1119 1120 ICL_DISP_PW_AUX_TBT1 = 24, 1121 ICL_DISP_PW_AUX_TBT2, 1122 ICL_DISP_PW_AUX_TBT3, 1123 ICL_DISP_PW_AUX_TBT4, 1124 1125 /* 1126 * - _HSW_PWR_WELL_CTL_DDI1/2/4 1127 * (status bit: (id&15)*2, req bit:(id&15)*2+1) 1128 */ 1129 ICL_DISP_PW_DDI_A = 32, 1130 ICL_DISP_PW_DDI_B, 1131 ICL_DISP_PW_DDI_C, 1132 ICL_DISP_PW_DDI_D, 1133 ICL_DISP_PW_DDI_E, 1134 ICL_DISP_PW_DDI_F, /* 37 */ 1135 1136 /* 1137 * Multiple platforms. 1138 * Must start following the highest ID of any platform. 1139 * - custom power wells 1140 */ 1141 SKL_DISP_PW_DC_OFF = 38, 1142 I915_DISP_PW_ALWAYS_ON, 1143 }; 1144 1145 #define PUNIT_REG_PWRGT_CTRL 0x60 1146 #define PUNIT_REG_PWRGT_STATUS 0x61 1147 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 1148 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 1149 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 1150 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 1151 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 1152 1153 #define PUNIT_REG_GPU_LFM 0xd3 1154 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 1155 #define PUNIT_REG_GPU_FREQ_STS 0xd8 1156 #define GPLLENABLE (1 << 4) 1157 #define GENFREQSTATUS (1 << 0) 1158 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 1159 #define PUNIT_REG_CZ_TIMESTAMP 0xce 1160 1161 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 1162 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 1163 1164 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 1165 #define FB_GFX_FREQ_FUSE_MASK 0xff 1166 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 1167 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 1168 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 1169 1170 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 1171 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 1172 1173 #define PUNIT_REG_DDR_SETUP2 0x139 1174 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 1175 #define FORCE_DDR_LOW_FREQ (1 << 1) 1176 #define FORCE_DDR_HIGH_FREQ (1 << 0) 1177 1178 #define PUNIT_GPU_STATUS_REG 0xdb 1179 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 1180 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 1181 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 1182 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 1183 1184 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 1185 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 1186 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 1187 1188 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 1189 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 1190 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 1191 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 1192 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 1193 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 1194 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 1195 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 1196 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 1197 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 1198 1199 #define VLV_TURBO_SOC_OVERRIDE 0x04 1200 #define VLV_OVERRIDE_EN 1 1201 #define VLV_SOC_TDP_EN (1 << 1) 1202 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 1203 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 1204 1205 /* vlv2 north clock has */ 1206 #define CCK_FUSE_REG 0x8 1207 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 1208 #define CCK_REG_DSI_PLL_FUSE 0x44 1209 #define CCK_REG_DSI_PLL_CONTROL 0x48 1210 #define DSI_PLL_VCO_EN (1 << 31) 1211 #define DSI_PLL_LDO_GATE (1 << 30) 1212 #define DSI_PLL_P1_POST_DIV_SHIFT 17 1213 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 1214 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 1215 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 1216 #define DSI_PLL_MUX_MASK (3 << 9) 1217 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 1218 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 1219 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 1220 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 1221 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 1222 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 1223 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 1224 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 1225 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 1226 #define DSI_PLL_LOCK (1 << 0) 1227 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 1228 #define DSI_PLL_LFSR (1 << 31) 1229 #define DSI_PLL_FRACTION_EN (1 << 30) 1230 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 1231 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 1232 #define DSI_PLL_USYNC_CNT_SHIFT 18 1233 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 1234 #define DSI_PLL_N1_DIV_SHIFT 16 1235 #define DSI_PLL_N1_DIV_MASK (3 << 16) 1236 #define DSI_PLL_M1_DIV_SHIFT 0 1237 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 1238 #define CCK_CZ_CLOCK_CONTROL 0x62 1239 #define CCK_GPLL_CLOCK_CONTROL 0x67 1240 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 1241 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c 1242 #define CCK_TRUNK_FORCE_ON (1 << 17) 1243 #define CCK_TRUNK_FORCE_OFF (1 << 16) 1244 #define CCK_FREQUENCY_STATUS (0x1f << 8) 1245 #define CCK_FREQUENCY_STATUS_SHIFT 8 1246 #define CCK_FREQUENCY_VALUES (0x1f << 0) 1247 1248 /* DPIO registers */ 1249 #define DPIO_DEVFN 0 1250 1251 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) 1252 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */ 1253 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */ 1254 #define DPIO_SFR_BYPASS (1 << 1) 1255 #define DPIO_CMNRST (1 << 0) 1256 1257 #define DPIO_PHY(pipe) ((pipe) >> 1) 1258 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 1259 1260 /* 1261 * Per pipe/PLL DPIO regs 1262 */ 1263 #define _VLV_PLL_DW3_CH0 0x800c 1264 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 1265 #define DPIO_POST_DIV_DAC 0 1266 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 1267 #define DPIO_POST_DIV_LVDS1 2 1268 #define DPIO_POST_DIV_LVDS2 3 1269 #define DPIO_K_SHIFT (24) /* 4 bits */ 1270 #define DPIO_P1_SHIFT (21) /* 3 bits */ 1271 #define DPIO_P2_SHIFT (16) /* 5 bits */ 1272 #define DPIO_N_SHIFT (12) /* 4 bits */ 1273 #define DPIO_ENABLE_CALIBRATION (1 << 11) 1274 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 1275 #define DPIO_M2DIV_MASK 0xff 1276 #define _VLV_PLL_DW3_CH1 0x802c 1277 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 1278 1279 #define _VLV_PLL_DW5_CH0 0x8014 1280 #define DPIO_REFSEL_OVERRIDE 27 1281 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 1282 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 1283 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 1284 #define DPIO_PLL_REFCLK_SEL_MASK 3 1285 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 1286 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 1287 #define _VLV_PLL_DW5_CH1 0x8034 1288 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 1289 1290 #define _VLV_PLL_DW7_CH0 0x801c 1291 #define _VLV_PLL_DW7_CH1 0x803c 1292 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 1293 1294 #define _VLV_PLL_DW8_CH0 0x8040 1295 #define _VLV_PLL_DW8_CH1 0x8060 1296 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 1297 1298 #define VLV_PLL_DW9_BCAST 0xc044 1299 #define _VLV_PLL_DW9_CH0 0x8044 1300 #define _VLV_PLL_DW9_CH1 0x8064 1301 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 1302 1303 #define _VLV_PLL_DW10_CH0 0x8048 1304 #define _VLV_PLL_DW10_CH1 0x8068 1305 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 1306 1307 #define _VLV_PLL_DW11_CH0 0x804c 1308 #define _VLV_PLL_DW11_CH1 0x806c 1309 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 1310 1311 /* Spec for ref block start counts at DW10 */ 1312 #define VLV_REF_DW13 0x80ac 1313 1314 #define VLV_CMN_DW0 0x8100 1315 1316 /* 1317 * Per DDI channel DPIO regs 1318 */ 1319 1320 #define _VLV_PCS_DW0_CH0 0x8200 1321 #define _VLV_PCS_DW0_CH1 0x8400 1322 #define DPIO_PCS_TX_LANE2_RESET (1 << 16) 1323 #define DPIO_PCS_TX_LANE1_RESET (1 << 7) 1324 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4) 1325 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3) 1326 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 1327 1328 #define _VLV_PCS01_DW0_CH0 0x200 1329 #define _VLV_PCS23_DW0_CH0 0x400 1330 #define _VLV_PCS01_DW0_CH1 0x2600 1331 #define _VLV_PCS23_DW0_CH1 0x2800 1332 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 1333 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 1334 1335 #define _VLV_PCS_DW1_CH0 0x8204 1336 #define _VLV_PCS_DW1_CH1 0x8404 1337 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23) 1338 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22) 1339 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21) 1340 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 1341 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5) 1342 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 1343 1344 #define _VLV_PCS01_DW1_CH0 0x204 1345 #define _VLV_PCS23_DW1_CH0 0x404 1346 #define _VLV_PCS01_DW1_CH1 0x2604 1347 #define _VLV_PCS23_DW1_CH1 0x2804 1348 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 1349 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 1350 1351 #define _VLV_PCS_DW8_CH0 0x8220 1352 #define _VLV_PCS_DW8_CH1 0x8420 1353 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 1354 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 1355 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 1356 1357 #define _VLV_PCS01_DW8_CH0 0x0220 1358 #define _VLV_PCS23_DW8_CH0 0x0420 1359 #define _VLV_PCS01_DW8_CH1 0x2620 1360 #define _VLV_PCS23_DW8_CH1 0x2820 1361 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 1362 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 1363 1364 #define _VLV_PCS_DW9_CH0 0x8224 1365 #define _VLV_PCS_DW9_CH1 0x8424 1366 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13) 1367 #define DPIO_PCS_TX2MARGIN_000 (0 << 13) 1368 #define DPIO_PCS_TX2MARGIN_101 (1 << 13) 1369 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10) 1370 #define DPIO_PCS_TX1MARGIN_000 (0 << 10) 1371 #define DPIO_PCS_TX1MARGIN_101 (1 << 10) 1372 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 1373 1374 #define _VLV_PCS01_DW9_CH0 0x224 1375 #define _VLV_PCS23_DW9_CH0 0x424 1376 #define _VLV_PCS01_DW9_CH1 0x2624 1377 #define _VLV_PCS23_DW9_CH1 0x2824 1378 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 1379 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 1380 1381 #define _CHV_PCS_DW10_CH0 0x8228 1382 #define _CHV_PCS_DW10_CH1 0x8428 1383 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30) 1384 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31) 1385 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24) 1386 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24) 1387 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24) 1388 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16) 1389 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16) 1390 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16) 1391 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 1392 1393 #define _VLV_PCS01_DW10_CH0 0x0228 1394 #define _VLV_PCS23_DW10_CH0 0x0428 1395 #define _VLV_PCS01_DW10_CH1 0x2628 1396 #define _VLV_PCS23_DW10_CH1 0x2828 1397 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 1398 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 1399 1400 #define _VLV_PCS_DW11_CH0 0x822c 1401 #define _VLV_PCS_DW11_CH1 0x842c 1402 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24) 1403 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3) 1404 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1) 1405 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0) 1406 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 1407 1408 #define _VLV_PCS01_DW11_CH0 0x022c 1409 #define _VLV_PCS23_DW11_CH0 0x042c 1410 #define _VLV_PCS01_DW11_CH1 0x262c 1411 #define _VLV_PCS23_DW11_CH1 0x282c 1412 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 1413 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 1414 1415 #define _VLV_PCS01_DW12_CH0 0x0230 1416 #define _VLV_PCS23_DW12_CH0 0x0430 1417 #define _VLV_PCS01_DW12_CH1 0x2630 1418 #define _VLV_PCS23_DW12_CH1 0x2830 1419 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 1420 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1421 1422 #define _VLV_PCS_DW12_CH0 0x8230 1423 #define _VLV_PCS_DW12_CH1 0x8430 1424 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20) 1425 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16) 1426 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8) 1427 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6) 1428 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0) 1429 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1430 1431 #define _VLV_PCS_DW14_CH0 0x8238 1432 #define _VLV_PCS_DW14_CH1 0x8438 1433 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1434 1435 #define _VLV_PCS_DW23_CH0 0x825c 1436 #define _VLV_PCS_DW23_CH1 0x845c 1437 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1438 1439 #define _VLV_TX_DW2_CH0 0x8288 1440 #define _VLV_TX_DW2_CH1 0x8488 1441 #define DPIO_SWING_MARGIN000_SHIFT 16 1442 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1443 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1444 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1445 1446 #define _VLV_TX_DW3_CH0 0x828c 1447 #define _VLV_TX_DW3_CH1 0x848c 1448 /* The following bit for CHV phy */ 1449 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27) 1450 #define DPIO_SWING_MARGIN101_SHIFT 16 1451 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1452 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1453 1454 #define _VLV_TX_DW4_CH0 0x8290 1455 #define _VLV_TX_DW4_CH1 0x8490 1456 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 1457 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1458 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 1459 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1460 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1461 1462 #define _VLV_TX3_DW4_CH0 0x690 1463 #define _VLV_TX3_DW4_CH1 0x2a90 1464 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1465 1466 #define _VLV_TX_DW5_CH0 0x8294 1467 #define _VLV_TX_DW5_CH1 0x8494 1468 #define DPIO_TX_OCALINIT_EN (1 << 31) 1469 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1470 1471 #define _VLV_TX_DW11_CH0 0x82ac 1472 #define _VLV_TX_DW11_CH1 0x84ac 1473 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1474 1475 #define _VLV_TX_DW14_CH0 0x82b8 1476 #define _VLV_TX_DW14_CH1 0x84b8 1477 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1478 1479 /* CHV dpPhy registers */ 1480 #define _CHV_PLL_DW0_CH0 0x8000 1481 #define _CHV_PLL_DW0_CH1 0x8180 1482 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1483 1484 #define _CHV_PLL_DW1_CH0 0x8004 1485 #define _CHV_PLL_DW1_CH1 0x8184 1486 #define DPIO_CHV_N_DIV_SHIFT 8 1487 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1488 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1489 1490 #define _CHV_PLL_DW2_CH0 0x8008 1491 #define _CHV_PLL_DW2_CH1 0x8188 1492 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1493 1494 #define _CHV_PLL_DW3_CH0 0x800c 1495 #define _CHV_PLL_DW3_CH1 0x818c 1496 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1497 #define DPIO_CHV_FIRST_MOD (0 << 8) 1498 #define DPIO_CHV_SECOND_MOD (1 << 8) 1499 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1500 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1501 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1502 1503 #define _CHV_PLL_DW6_CH0 0x8018 1504 #define _CHV_PLL_DW6_CH1 0x8198 1505 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 1506 #define DPIO_CHV_INT_COEFF_SHIFT 8 1507 #define DPIO_CHV_PROP_COEFF_SHIFT 0 1508 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1509 1510 #define _CHV_PLL_DW8_CH0 0x8020 1511 #define _CHV_PLL_DW8_CH1 0x81A0 1512 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1513 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1514 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1515 1516 #define _CHV_PLL_DW9_CH0 0x8024 1517 #define _CHV_PLL_DW9_CH1 0x81A4 1518 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1519 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1520 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1521 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1522 1523 #define _CHV_CMN_DW0_CH0 0x8100 1524 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 1525 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 1526 #define DPIO_ALLDL_POWERDOWN (1 << 1) 1527 #define DPIO_ANYDL_POWERDOWN (1 << 0) 1528 1529 #define _CHV_CMN_DW5_CH0 0x8114 1530 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1531 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1532 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1533 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 1534 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1535 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1536 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 1537 #define CHV_BUFLEFTENA1_MASK (3 << 22) 1538 1539 #define _CHV_CMN_DW13_CH0 0x8134 1540 #define _CHV_CMN_DW0_CH1 0x8080 1541 #define DPIO_CHV_S1_DIV_SHIFT 21 1542 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1543 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1544 #define DPIO_CHV_K_DIV_SHIFT 4 1545 #define DPIO_PLL_FREQLOCK (1 << 1) 1546 #define DPIO_PLL_LOCK (1 << 0) 1547 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1548 1549 #define _CHV_CMN_DW14_CH0 0x8138 1550 #define _CHV_CMN_DW1_CH1 0x8084 1551 #define DPIO_AFC_RECAL (1 << 14) 1552 #define DPIO_DCLKP_EN (1 << 13) 1553 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1554 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1555 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1556 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1557 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1558 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1559 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1560 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1561 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1562 1563 #define _CHV_CMN_DW19_CH0 0x814c 1564 #define _CHV_CMN_DW6_CH1 0x8098 1565 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ 1566 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ 1567 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ 1568 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1569 1570 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1571 1572 #define CHV_CMN_DW28 0x8170 1573 #define DPIO_CL1POWERDOWNEN (1 << 23) 1574 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) 1575 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) 1576 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) 1577 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) 1578 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) 1579 1580 #define CHV_CMN_DW30 0x8178 1581 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) 1582 #define DPIO_LRC_BYPASS (1 << 3) 1583 1584 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1585 (lane) * 0x200 + (offset)) 1586 1587 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1588 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1589 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1590 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1591 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1592 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1593 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1594 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1595 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1596 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1597 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1598 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1599 #define DPIO_FRC_LATENCY_SHFIT 8 1600 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1601 #define DPIO_UPAR_SHIFT 30 1602 1603 /* BXT PHY registers */ 1604 #define _BXT_PHY0_BASE 0x6C000 1605 #define _BXT_PHY1_BASE 0x162000 1606 #define _BXT_PHY2_BASE 0x163000 1607 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ 1608 _BXT_PHY1_BASE, \ 1609 _BXT_PHY2_BASE) 1610 1611 #define _BXT_PHY(phy, reg) \ 1612 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) 1613 1614 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1615 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ 1616 (reg_ch1) - _BXT_PHY0_BASE)) 1617 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1618 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) 1619 1620 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) 1621 #define MIPIO_RST_CTRL (1 << 2) 1622 1623 #define _BXT_PHY_CTL_DDI_A 0x64C00 1624 #define _BXT_PHY_CTL_DDI_B 0x64C10 1625 #define _BXT_PHY_CTL_DDI_C 0x64C20 1626 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) 1627 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) 1628 #define BXT_PHY_LANE_ENABLED (1 << 8) 1629 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ 1630 _BXT_PHY_CTL_DDI_B) 1631 1632 #define _PHY_CTL_FAMILY_EDP 0x64C80 1633 #define _PHY_CTL_FAMILY_DDI 0x64C90 1634 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 1635 #define COMMON_RESET_DIS (1 << 31) 1636 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ 1637 _PHY_CTL_FAMILY_EDP, \ 1638 _PHY_CTL_FAMILY_DDI_C) 1639 1640 /* BXT PHY PLL registers */ 1641 #define _PORT_PLL_A 0x46074 1642 #define _PORT_PLL_B 0x46078 1643 #define _PORT_PLL_C 0x4607c 1644 #define PORT_PLL_ENABLE (1 << 31) 1645 #define PORT_PLL_LOCK (1 << 30) 1646 #define PORT_PLL_REF_SEL (1 << 27) 1647 #define PORT_PLL_POWER_ENABLE (1 << 26) 1648 #define PORT_PLL_POWER_STATE (1 << 25) 1649 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1650 1651 #define _PORT_PLL_EBB_0_A 0x162034 1652 #define _PORT_PLL_EBB_0_B 0x6C034 1653 #define _PORT_PLL_EBB_0_C 0x6C340 1654 #define PORT_PLL_P1_SHIFT 13 1655 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1656 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1657 #define PORT_PLL_P2_SHIFT 8 1658 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1659 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1660 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1661 _PORT_PLL_EBB_0_B, \ 1662 _PORT_PLL_EBB_0_C) 1663 1664 #define _PORT_PLL_EBB_4_A 0x162038 1665 #define _PORT_PLL_EBB_4_B 0x6C038 1666 #define _PORT_PLL_EBB_4_C 0x6C344 1667 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1668 #define PORT_PLL_RECALIBRATE (1 << 14) 1669 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1670 _PORT_PLL_EBB_4_B, \ 1671 _PORT_PLL_EBB_4_C) 1672 1673 #define _PORT_PLL_0_A 0x162100 1674 #define _PORT_PLL_0_B 0x6C100 1675 #define _PORT_PLL_0_C 0x6C380 1676 /* PORT_PLL_0_A */ 1677 #define PORT_PLL_M2_MASK 0xFF 1678 /* PORT_PLL_1_A */ 1679 #define PORT_PLL_N_SHIFT 8 1680 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1681 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1682 /* PORT_PLL_2_A */ 1683 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1684 /* PORT_PLL_3_A */ 1685 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1686 /* PORT_PLL_6_A */ 1687 #define PORT_PLL_PROP_COEFF_MASK 0xF 1688 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1689 #define PORT_PLL_INT_COEFF(x) ((x) << 8) 1690 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1691 #define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1692 /* PORT_PLL_8_A */ 1693 #define PORT_PLL_TARGET_CNT_MASK 0x3FF 1694 /* PORT_PLL_9_A */ 1695 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1696 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1697 /* PORT_PLL_10_A */ 1698 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27) 1699 #define PORT_PLL_DCO_AMP_DEFAULT 15 1700 #define PORT_PLL_DCO_AMP_MASK 0x3c00 1701 #define PORT_PLL_DCO_AMP(x) ((x) << 10) 1702 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ 1703 _PORT_PLL_0_B, \ 1704 _PORT_PLL_0_C) 1705 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ 1706 (idx) * 4) 1707 1708 /* BXT PHY common lane registers */ 1709 #define _PORT_CL1CM_DW0_A 0x162000 1710 #define _PORT_CL1CM_DW0_BC 0x6C000 1711 #define PHY_POWER_GOOD (1 << 16) 1712 #define PHY_RESERVED (1 << 7) 1713 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) 1714 1715 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014) 1716 #define CL_POWER_DOWN_ENABLE (1 << 4) 1717 #define SUS_CLOCK_CONFIG (3 << 0) 1718 1719 #define _ICL_PORT_CL_DW5_A 0x162014 1720 #define _ICL_PORT_CL_DW5_B 0x6C014 1721 #define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \ 1722 _ICL_PORT_CL_DW5_B) 1723 1724 #define _CNL_PORT_CL_DW10_A 0x162028 1725 #define _ICL_PORT_CL_DW10_B 0x6c028 1726 #define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \ 1727 _CNL_PORT_CL_DW10_A, \ 1728 _ICL_PORT_CL_DW10_B) 1729 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25) 1730 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25 1731 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24) 1732 #define PWR_UP_ALL_LANES (0x0 << 4) 1733 #define PWR_DOWN_LN_3_2_1 (0xe << 4) 1734 #define PWR_DOWN_LN_3_2 (0xc << 4) 1735 #define PWR_DOWN_LN_3 (0x8 << 4) 1736 #define PWR_DOWN_LN_2_1_0 (0x7 << 4) 1737 #define PWR_DOWN_LN_1_0 (0x3 << 4) 1738 #define PWR_DOWN_LN_1 (0x2 << 4) 1739 #define PWR_DOWN_LN_3_1 (0xa << 4) 1740 #define PWR_DOWN_LN_3_1_0 (0xb << 4) 1741 #define PWR_DOWN_LN_MASK (0xf << 4) 1742 #define PWR_DOWN_LN_SHIFT 4 1743 1744 #define _PORT_CL1CM_DW9_A 0x162024 1745 #define _PORT_CL1CM_DW9_BC 0x6C024 1746 #define IREF0RC_OFFSET_SHIFT 8 1747 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1748 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) 1749 1750 #define _PORT_CL1CM_DW10_A 0x162028 1751 #define _PORT_CL1CM_DW10_BC 0x6C028 1752 #define IREF1RC_OFFSET_SHIFT 8 1753 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1754 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) 1755 1756 #define _ICL_PORT_CL_DW12_A 0x162030 1757 #define _ICL_PORT_CL_DW12_B 0x6C030 1758 #define ICL_LANE_ENABLE_AUX (1 << 0) 1759 #define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \ 1760 _ICL_PORT_CL_DW12_A, \ 1761 _ICL_PORT_CL_DW12_B) 1762 1763 #define _PORT_CL1CM_DW28_A 0x162070 1764 #define _PORT_CL1CM_DW28_BC 0x6C070 1765 #define OCL1_POWER_DOWN_EN (1 << 23) 1766 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1767 #define SUS_CLK_CONFIG 0x3 1768 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) 1769 1770 #define _PORT_CL1CM_DW30_A 0x162078 1771 #define _PORT_CL1CM_DW30_BC 0x6C078 1772 #define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1773 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) 1774 1775 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304 1776 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384 1777 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04 1778 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84 1779 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04 1780 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404 1781 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604 1782 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04 1783 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04 1784 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804 1785 #define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \ 1786 _CNL_PORT_PCS_DW1_GRP_AE, \ 1787 _CNL_PORT_PCS_DW1_GRP_B, \ 1788 _CNL_PORT_PCS_DW1_GRP_C, \ 1789 _CNL_PORT_PCS_DW1_GRP_D, \ 1790 _CNL_PORT_PCS_DW1_GRP_AE, \ 1791 _CNL_PORT_PCS_DW1_GRP_F)) 1792 1793 #define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \ 1794 _CNL_PORT_PCS_DW1_LN0_AE, \ 1795 _CNL_PORT_PCS_DW1_LN0_B, \ 1796 _CNL_PORT_PCS_DW1_LN0_C, \ 1797 _CNL_PORT_PCS_DW1_LN0_D, \ 1798 _CNL_PORT_PCS_DW1_LN0_AE, \ 1799 _CNL_PORT_PCS_DW1_LN0_F)) 1800 1801 #define _ICL_PORT_PCS_DW1_GRP_A 0x162604 1802 #define _ICL_PORT_PCS_DW1_GRP_B 0x6C604 1803 #define _ICL_PORT_PCS_DW1_LN0_A 0x162804 1804 #define _ICL_PORT_PCS_DW1_LN0_B 0x6C804 1805 #define _ICL_PORT_PCS_DW1_AUX_A 0x162304 1806 #define _ICL_PORT_PCS_DW1_AUX_B 0x6c304 1807 #define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\ 1808 _ICL_PORT_PCS_DW1_GRP_A, \ 1809 _ICL_PORT_PCS_DW1_GRP_B) 1810 #define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \ 1811 _ICL_PORT_PCS_DW1_LN0_A, \ 1812 _ICL_PORT_PCS_DW1_LN0_B) 1813 #define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \ 1814 _ICL_PORT_PCS_DW1_AUX_A, \ 1815 _ICL_PORT_PCS_DW1_AUX_B) 1816 #define COMMON_KEEPER_EN (1 << 26) 1817 1818 /* CNL Port TX registers */ 1819 #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340 1820 #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0 1821 #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40 1822 #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0 1823 #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40 1824 #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440 1825 #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640 1826 #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40 1827 #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40 1828 #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840 1829 #define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \ 1830 _CNL_PORT_TX_AE_GRP_OFFSET, \ 1831 _CNL_PORT_TX_B_GRP_OFFSET, \ 1832 _CNL_PORT_TX_B_GRP_OFFSET, \ 1833 _CNL_PORT_TX_D_GRP_OFFSET, \ 1834 _CNL_PORT_TX_AE_GRP_OFFSET, \ 1835 _CNL_PORT_TX_F_GRP_OFFSET) + \ 1836 4 * (dw)) 1837 #define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \ 1838 _CNL_PORT_TX_AE_LN0_OFFSET, \ 1839 _CNL_PORT_TX_B_LN0_OFFSET, \ 1840 _CNL_PORT_TX_B_LN0_OFFSET, \ 1841 _CNL_PORT_TX_D_LN0_OFFSET, \ 1842 _CNL_PORT_TX_AE_LN0_OFFSET, \ 1843 _CNL_PORT_TX_F_LN0_OFFSET) + \ 1844 4 * (dw)) 1845 1846 #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2)) 1847 #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2)) 1848 #define _ICL_PORT_TX_DW2_GRP_A 0x162688 1849 #define _ICL_PORT_TX_DW2_GRP_B 0x6C688 1850 #define _ICL_PORT_TX_DW2_LN0_A 0x162888 1851 #define _ICL_PORT_TX_DW2_LN0_B 0x6C888 1852 #define _ICL_PORT_TX_DW2_AUX_A 0x162388 1853 #define _ICL_PORT_TX_DW2_AUX_B 0x6c388 1854 #define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \ 1855 _ICL_PORT_TX_DW2_GRP_A, \ 1856 _ICL_PORT_TX_DW2_GRP_B) 1857 #define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \ 1858 _ICL_PORT_TX_DW2_LN0_A, \ 1859 _ICL_PORT_TX_DW2_LN0_B) 1860 #define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \ 1861 _ICL_PORT_TX_DW2_AUX_A, \ 1862 _ICL_PORT_TX_DW2_AUX_B) 1863 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15) 1864 #define SWING_SEL_UPPER_MASK (1 << 15) 1865 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11) 1866 #define SWING_SEL_LOWER_MASK (0x7 << 11) 1867 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8) 1868 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8) 1869 #define RCOMP_SCALAR(x) ((x) << 0) 1870 #define RCOMP_SCALAR_MASK (0xFF << 0) 1871 1872 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450 1873 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0 1874 #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4)) 1875 #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4)) 1876 #define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \ 1877 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \ 1878 _CNL_PORT_TX_DW4_LN0_AE))) 1879 #define _ICL_PORT_TX_DW4_GRP_A 0x162690 1880 #define _ICL_PORT_TX_DW4_GRP_B 0x6C690 1881 #define _ICL_PORT_TX_DW4_LN0_A 0x162890 1882 #define _ICL_PORT_TX_DW4_LN1_A 0x162990 1883 #define _ICL_PORT_TX_DW4_LN0_B 0x6C890 1884 #define _ICL_PORT_TX_DW4_AUX_A 0x162390 1885 #define _ICL_PORT_TX_DW4_AUX_B 0x6c390 1886 #define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \ 1887 _ICL_PORT_TX_DW4_GRP_A, \ 1888 _ICL_PORT_TX_DW4_GRP_B) 1889 #define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \ 1890 _ICL_PORT_TX_DW4_LN0_A, \ 1891 _ICL_PORT_TX_DW4_LN0_B) + \ 1892 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \ 1893 _ICL_PORT_TX_DW4_LN0_A))) 1894 #define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \ 1895 _ICL_PORT_TX_DW4_AUX_A, \ 1896 _ICL_PORT_TX_DW4_AUX_B) 1897 #define LOADGEN_SELECT (1 << 31) 1898 #define POST_CURSOR_1(x) ((x) << 12) 1899 #define POST_CURSOR_1_MASK (0x3F << 12) 1900 #define POST_CURSOR_2(x) ((x) << 6) 1901 #define POST_CURSOR_2_MASK (0x3F << 6) 1902 #define CURSOR_COEFF(x) ((x) << 0) 1903 #define CURSOR_COEFF_MASK (0x3F << 0) 1904 1905 #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5)) 1906 #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5)) 1907 #define _ICL_PORT_TX_DW5_GRP_A 0x162694 1908 #define _ICL_PORT_TX_DW5_GRP_B 0x6C694 1909 #define _ICL_PORT_TX_DW5_LN0_A 0x162894 1910 #define _ICL_PORT_TX_DW5_LN0_B 0x6C894 1911 #define _ICL_PORT_TX_DW5_AUX_A 0x162394 1912 #define _ICL_PORT_TX_DW5_AUX_B 0x6c394 1913 #define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \ 1914 _ICL_PORT_TX_DW5_GRP_A, \ 1915 _ICL_PORT_TX_DW5_GRP_B) 1916 #define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \ 1917 _ICL_PORT_TX_DW5_LN0_A, \ 1918 _ICL_PORT_TX_DW5_LN0_B) 1919 #define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \ 1920 _ICL_PORT_TX_DW5_AUX_A, \ 1921 _ICL_PORT_TX_DW5_AUX_B) 1922 #define TX_TRAINING_EN (1 << 31) 1923 #define TAP2_DISABLE (1 << 30) 1924 #define TAP3_DISABLE (1 << 29) 1925 #define SCALING_MODE_SEL(x) ((x) << 18) 1926 #define SCALING_MODE_SEL_MASK (0x7 << 18) 1927 #define RTERM_SELECT(x) ((x) << 3) 1928 #define RTERM_SELECT_MASK (0x7 << 3) 1929 1930 #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7)) 1931 #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7)) 1932 #define N_SCALAR(x) ((x) << 24) 1933 #define N_SCALAR_MASK (0x7F << 24) 1934 1935 #define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \ 1936 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1))) 1937 1938 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C 1939 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C 1940 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C 1941 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C 1942 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C 1943 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C 1944 #define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C 1945 #define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C 1946 #define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \ 1947 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \ 1948 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \ 1949 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1) 1950 1951 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC 1952 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC 1953 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC 1954 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC 1955 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC 1956 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC 1957 #define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC 1958 #define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC 1959 #define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \ 1960 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \ 1961 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \ 1962 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1) 1963 #define CRI_USE_FS32 (1 << 5) 1964 1965 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C 1966 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C 1967 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C 1968 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C 1969 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C 1970 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C 1971 #define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C 1972 #define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C 1973 #define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \ 1974 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \ 1975 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \ 1976 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1) 1977 1978 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC 1979 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC 1980 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC 1981 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC 1982 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC 1983 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC 1984 #define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC 1985 #define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC 1986 #define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \ 1987 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \ 1988 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \ 1989 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1) 1990 #define CRI_CALCINIT (1 << 1) 1991 1992 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148 1993 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548 1994 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148 1995 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548 1996 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148 1997 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548 1998 #define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148 1999 #define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548 2000 #define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \ 2001 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \ 2002 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \ 2003 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1) 2004 2005 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8 2006 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8 2007 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8 2008 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8 2009 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8 2010 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8 2011 #define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8 2012 #define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8 2013 #define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \ 2014 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \ 2015 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \ 2016 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1) 2017 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0) 2018 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0) 2019 2020 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144 2021 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544 2022 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144 2023 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544 2024 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144 2025 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544 2026 #define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144 2027 #define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544 2028 #define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \ 2029 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \ 2030 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \ 2031 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1) 2032 2033 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4 2034 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4 2035 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4 2036 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4 2037 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4 2038 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4 2039 #define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4 2040 #define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4 2041 #define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \ 2042 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \ 2043 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \ 2044 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1) 2045 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24) 2046 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24) 2047 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22) 2048 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16) 2049 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16) 2050 2051 /* The spec defines this only for BXT PHY0, but lets assume that this 2052 * would exist for PHY1 too if it had a second channel. 2053 */ 2054 #define _PORT_CL2CM_DW6_A 0x162358 2055 #define _PORT_CL2CM_DW6_BC 0x6C358 2056 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) 2057 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 2058 2059 #define CNL_PORT_COMP_DW0 _MMIO(0x162100) 2060 #define COMP_INIT (1 << 31) 2061 #define CNL_PORT_COMP_DW1 _MMIO(0x162104) 2062 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c) 2063 #define PROCESS_INFO_DOT_0 (0 << 26) 2064 #define PROCESS_INFO_DOT_1 (1 << 26) 2065 #define PROCESS_INFO_DOT_4 (2 << 26) 2066 #define PROCESS_INFO_MASK (7 << 26) 2067 #define PROCESS_INFO_SHIFT 26 2068 #define VOLTAGE_INFO_0_85V (0 << 24) 2069 #define VOLTAGE_INFO_0_95V (1 << 24) 2070 #define VOLTAGE_INFO_1_05V (2 << 24) 2071 #define VOLTAGE_INFO_MASK (3 << 24) 2072 #define VOLTAGE_INFO_SHIFT 24 2073 #define CNL_PORT_COMP_DW9 _MMIO(0x162124) 2074 #define CNL_PORT_COMP_DW10 _MMIO(0x162128) 2075 2076 #define _ICL_PORT_COMP_DW0_A 0x162100 2077 #define _ICL_PORT_COMP_DW0_B 0x6C100 2078 #define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \ 2079 _ICL_PORT_COMP_DW0_B) 2080 #define _ICL_PORT_COMP_DW1_A 0x162104 2081 #define _ICL_PORT_COMP_DW1_B 0x6C104 2082 #define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \ 2083 _ICL_PORT_COMP_DW1_B) 2084 #define _ICL_PORT_COMP_DW3_A 0x16210C 2085 #define _ICL_PORT_COMP_DW3_B 0x6C10C 2086 #define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \ 2087 _ICL_PORT_COMP_DW3_B) 2088 #define _ICL_PORT_COMP_DW9_A 0x162124 2089 #define _ICL_PORT_COMP_DW9_B 0x6C124 2090 #define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \ 2091 _ICL_PORT_COMP_DW9_B) 2092 #define _ICL_PORT_COMP_DW10_A 0x162128 2093 #define _ICL_PORT_COMP_DW10_B 0x6C128 2094 #define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \ 2095 _ICL_PORT_COMP_DW10_A, \ 2096 _ICL_PORT_COMP_DW10_B) 2097 2098 /* ICL PHY DFLEX registers */ 2099 #define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0) 2100 #define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n))) 2101 #define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n))) 2102 2103 /* BXT PHY Ref registers */ 2104 #define _PORT_REF_DW3_A 0x16218C 2105 #define _PORT_REF_DW3_BC 0x6C18C 2106 #define GRC_DONE (1 << 22) 2107 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) 2108 2109 #define _PORT_REF_DW6_A 0x162198 2110 #define _PORT_REF_DW6_BC 0x6C198 2111 #define GRC_CODE_SHIFT 24 2112 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) 2113 #define GRC_CODE_FAST_SHIFT 16 2114 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) 2115 #define GRC_CODE_SLOW_SHIFT 8 2116 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 2117 #define GRC_CODE_NOM_MASK 0xFF 2118 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) 2119 2120 #define _PORT_REF_DW8_A 0x1621A0 2121 #define _PORT_REF_DW8_BC 0x6C1A0 2122 #define GRC_DIS (1 << 15) 2123 #define GRC_RDY_OVRD (1 << 1) 2124 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) 2125 2126 /* BXT PHY PCS registers */ 2127 #define _PORT_PCS_DW10_LN01_A 0x162428 2128 #define _PORT_PCS_DW10_LN01_B 0x6C428 2129 #define _PORT_PCS_DW10_LN01_C 0x6C828 2130 #define _PORT_PCS_DW10_GRP_A 0x162C28 2131 #define _PORT_PCS_DW10_GRP_B 0x6CC28 2132 #define _PORT_PCS_DW10_GRP_C 0x6CE28 2133 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2134 _PORT_PCS_DW10_LN01_B, \ 2135 _PORT_PCS_DW10_LN01_C) 2136 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2137 _PORT_PCS_DW10_GRP_B, \ 2138 _PORT_PCS_DW10_GRP_C) 2139 2140 #define TX2_SWING_CALC_INIT (1 << 31) 2141 #define TX1_SWING_CALC_INIT (1 << 30) 2142 2143 #define _PORT_PCS_DW12_LN01_A 0x162430 2144 #define _PORT_PCS_DW12_LN01_B 0x6C430 2145 #define _PORT_PCS_DW12_LN01_C 0x6C830 2146 #define _PORT_PCS_DW12_LN23_A 0x162630 2147 #define _PORT_PCS_DW12_LN23_B 0x6C630 2148 #define _PORT_PCS_DW12_LN23_C 0x6CA30 2149 #define _PORT_PCS_DW12_GRP_A 0x162c30 2150 #define _PORT_PCS_DW12_GRP_B 0x6CC30 2151 #define _PORT_PCS_DW12_GRP_C 0x6CE30 2152 #define LANESTAGGER_STRAP_OVRD (1 << 6) 2153 #define LANE_STAGGER_MASK 0x1F 2154 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2155 _PORT_PCS_DW12_LN01_B, \ 2156 _PORT_PCS_DW12_LN01_C) 2157 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2158 _PORT_PCS_DW12_LN23_B, \ 2159 _PORT_PCS_DW12_LN23_C) 2160 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2161 _PORT_PCS_DW12_GRP_B, \ 2162 _PORT_PCS_DW12_GRP_C) 2163 2164 /* BXT PHY TX registers */ 2165 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 2166 ((lane) & 1) * 0x80) 2167 2168 #define _PORT_TX_DW2_LN0_A 0x162508 2169 #define _PORT_TX_DW2_LN0_B 0x6C508 2170 #define _PORT_TX_DW2_LN0_C 0x6C908 2171 #define _PORT_TX_DW2_GRP_A 0x162D08 2172 #define _PORT_TX_DW2_GRP_B 0x6CD08 2173 #define _PORT_TX_DW2_GRP_C 0x6CF08 2174 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2175 _PORT_TX_DW2_LN0_B, \ 2176 _PORT_TX_DW2_LN0_C) 2177 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2178 _PORT_TX_DW2_GRP_B, \ 2179 _PORT_TX_DW2_GRP_C) 2180 #define MARGIN_000_SHIFT 16 2181 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 2182 #define UNIQ_TRANS_SCALE_SHIFT 8 2183 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 2184 2185 #define _PORT_TX_DW3_LN0_A 0x16250C 2186 #define _PORT_TX_DW3_LN0_B 0x6C50C 2187 #define _PORT_TX_DW3_LN0_C 0x6C90C 2188 #define _PORT_TX_DW3_GRP_A 0x162D0C 2189 #define _PORT_TX_DW3_GRP_B 0x6CD0C 2190 #define _PORT_TX_DW3_GRP_C 0x6CF0C 2191 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2192 _PORT_TX_DW3_LN0_B, \ 2193 _PORT_TX_DW3_LN0_C) 2194 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2195 _PORT_TX_DW3_GRP_B, \ 2196 _PORT_TX_DW3_GRP_C) 2197 #define SCALE_DCOMP_METHOD (1 << 26) 2198 #define UNIQUE_TRANGE_EN_METHOD (1 << 27) 2199 2200 #define _PORT_TX_DW4_LN0_A 0x162510 2201 #define _PORT_TX_DW4_LN0_B 0x6C510 2202 #define _PORT_TX_DW4_LN0_C 0x6C910 2203 #define _PORT_TX_DW4_GRP_A 0x162D10 2204 #define _PORT_TX_DW4_GRP_B 0x6CD10 2205 #define _PORT_TX_DW4_GRP_C 0x6CF10 2206 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2207 _PORT_TX_DW4_LN0_B, \ 2208 _PORT_TX_DW4_LN0_C) 2209 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2210 _PORT_TX_DW4_GRP_B, \ 2211 _PORT_TX_DW4_GRP_C) 2212 #define DEEMPH_SHIFT 24 2213 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 2214 2215 #define _PORT_TX_DW5_LN0_A 0x162514 2216 #define _PORT_TX_DW5_LN0_B 0x6C514 2217 #define _PORT_TX_DW5_LN0_C 0x6C914 2218 #define _PORT_TX_DW5_GRP_A 0x162D14 2219 #define _PORT_TX_DW5_GRP_B 0x6CD14 2220 #define _PORT_TX_DW5_GRP_C 0x6CF14 2221 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2222 _PORT_TX_DW5_LN0_B, \ 2223 _PORT_TX_DW5_LN0_C) 2224 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2225 _PORT_TX_DW5_GRP_B, \ 2226 _PORT_TX_DW5_GRP_C) 2227 #define DCC_DELAY_RANGE_1 (1 << 9) 2228 #define DCC_DELAY_RANGE_2 (1 << 8) 2229 2230 #define _PORT_TX_DW14_LN0_A 0x162538 2231 #define _PORT_TX_DW14_LN0_B 0x6C538 2232 #define _PORT_TX_DW14_LN0_C 0x6C938 2233 #define LATENCY_OPTIM_SHIFT 30 2234 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 2235 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ 2236 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ 2237 _PORT_TX_DW14_LN0_C) + \ 2238 _BXT_LANE_OFFSET(lane)) 2239 2240 /* UAIMI scratch pad register 1 */ 2241 #define UAIMI_SPR1 _MMIO(0x4F074) 2242 /* SKL VccIO mask */ 2243 #define SKL_VCCIO_MASK 0x1 2244 /* SKL balance leg register */ 2245 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) 2246 /* I_boost values */ 2247 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port)) 2248 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port))) 2249 /* Balance leg disable bits */ 2250 #define BALANCE_LEG_DISABLE_SHIFT 23 2251 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) 2252 2253 /* 2254 * Fence registers 2255 * [0-7] @ 0x2000 gen2,gen3 2256 * [8-15] @ 0x3000 945,g33,pnv 2257 * 2258 * [0-15] @ 0x3000 gen4,gen5 2259 * 2260 * [0-15] @ 0x100000 gen6,vlv,chv 2261 * [0-31] @ 0x100000 gen7+ 2262 */ 2263 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) 2264 #define I830_FENCE_START_MASK 0x07f80000 2265 #define I830_FENCE_TILING_Y_SHIFT 12 2266 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 2267 #define I830_FENCE_PITCH_SHIFT 4 2268 #define I830_FENCE_REG_VALID (1 << 0) 2269 #define I915_FENCE_MAX_PITCH_VAL 4 2270 #define I830_FENCE_MAX_PITCH_VAL 6 2271 #define I830_FENCE_MAX_SIZE_VAL (1 << 8) 2272 2273 #define I915_FENCE_START_MASK 0x0ff00000 2274 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 2275 2276 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) 2277 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) 2278 #define I965_FENCE_PITCH_SHIFT 2 2279 #define I965_FENCE_TILING_Y_SHIFT 1 2280 #define I965_FENCE_REG_VALID (1 << 0) 2281 #define I965_FENCE_MAX_PITCH_VAL 0x0400 2282 2283 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) 2284 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) 2285 #define GEN6_FENCE_PITCH_SHIFT 32 2286 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 2287 2288 2289 /* control register for cpu gtt access */ 2290 #define TILECTL _MMIO(0x101000) 2291 #define TILECTL_SWZCTL (1 << 0) 2292 #define TILECTL_TLBPF (1 << 1) 2293 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 2294 #define TILECTL_BACKSNOOP_DIS (1 << 3) 2295 2296 /* 2297 * Instruction and interrupt control regs 2298 */ 2299 #define PGTBL_CTL _MMIO(0x02020) 2300 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 2301 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 2302 #define PGTBL_ER _MMIO(0x02024) 2303 #define PRB0_BASE (0x2030 - 0x30) 2304 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */ 2305 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */ 2306 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */ 2307 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */ 2308 #define SRB2_BASE (0x2120 - 0x30) /* 830 */ 2309 #define SRB3_BASE (0x2130 - 0x30) /* 830 */ 2310 #define RENDER_RING_BASE 0x02000 2311 #define BSD_RING_BASE 0x04000 2312 #define GEN6_BSD_RING_BASE 0x12000 2313 #define GEN8_BSD2_RING_BASE 0x1c000 2314 #define GEN11_BSD_RING_BASE 0x1c0000 2315 #define GEN11_BSD2_RING_BASE 0x1c4000 2316 #define GEN11_BSD3_RING_BASE 0x1d0000 2317 #define GEN11_BSD4_RING_BASE 0x1d4000 2318 #define VEBOX_RING_BASE 0x1a000 2319 #define GEN11_VEBOX_RING_BASE 0x1c8000 2320 #define GEN11_VEBOX2_RING_BASE 0x1d8000 2321 #define BLT_RING_BASE 0x22000 2322 #define RING_TAIL(base) _MMIO((base) + 0x30) 2323 #define RING_HEAD(base) _MMIO((base) + 0x34) 2324 #define RING_START(base) _MMIO((base) + 0x38) 2325 #define RING_CTL(base) _MMIO((base) + 0x3c) 2326 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ 2327 #define RING_SYNC_0(base) _MMIO((base) + 0x40) 2328 #define RING_SYNC_1(base) _MMIO((base) + 0x44) 2329 #define RING_SYNC_2(base) _MMIO((base) + 0x48) 2330 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 2331 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 2332 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 2333 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 2334 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 2335 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 2336 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 2337 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 2338 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 2339 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 2340 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 2341 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 2342 #define GEN6_NOSYNC INVALID_MMIO_REG 2343 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50) 2344 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54) 2345 #define RING_HWS_PGA(base) _MMIO((base) + 0x80) 2346 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080) 2347 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0) 2348 #define RESET_CTL_REQUEST_RESET (1 << 0) 2349 #define RESET_CTL_READY_TO_RESET (1 << 1) 2350 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c) 2351 2352 #define HSW_GTT_CACHE_EN _MMIO(0x4024) 2353 #define GTT_CACHE_EN_ALL 0xF0007FFF 2354 #define GEN7_WR_WATERMARK _MMIO(0x4028) 2355 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) 2356 #define ARB_MODE _MMIO(0x4030) 2357 #define ARB_MODE_SWIZZLE_SNB (1 << 4) 2358 #define ARB_MODE_SWIZZLE_IVB (1 << 5) 2359 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) 2360 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) 2361 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 2362 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) 2363 #define GEN7_LRA_LIMITS_REG_NUM 13 2364 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) 2365 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) 2366 2367 #define GAMTARBMODE _MMIO(0x04a08) 2368 #define ARB_MODE_BWGTLB_DISABLE (1 << 9) 2369 #define ARB_MODE_SWIZZLE_BDW (1 << 1) 2370 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) 2371 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id) 2372 #define GEN8_RING_FAULT_REG _MMIO(0x4094) 2373 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 2374 #define RING_FAULT_GTTSEL_MASK (1 << 11) 2375 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 2376 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 2377 #define RING_FAULT_VALID (1 << 0) 2378 #define DONE_REG _MMIO(0x40b0) 2379 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 2380 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 2381 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4) 2382 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) 2383 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) 2384 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) 2385 #define RING_ACTHD(base) _MMIO((base) + 0x74) 2386 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c) 2387 #define RING_NOPID(base) _MMIO((base) + 0x94) 2388 #define RING_IMR(base) _MMIO((base) + 0xa8) 2389 #define RING_HWSTAM(base) _MMIO((base) + 0x98) 2390 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358) 2391 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4) 2392 #define TAIL_ADDR 0x001FFFF8 2393 #define HEAD_WRAP_COUNT 0xFFE00000 2394 #define HEAD_WRAP_ONE 0x00200000 2395 #define HEAD_ADDR 0x001FFFFC 2396 #define RING_NR_PAGES 0x001FF000 2397 #define RING_REPORT_MASK 0x00000006 2398 #define RING_REPORT_64K 0x00000002 2399 #define RING_REPORT_128K 0x00000004 2400 #define RING_NO_REPORT 0x00000000 2401 #define RING_VALID_MASK 0x00000001 2402 #define RING_VALID 0x00000001 2403 #define RING_INVALID 0x00000000 2404 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */ 2405 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */ 2406 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */ 2407 2408 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4) 2409 #define RING_MAX_NONPRIV_SLOTS 12 2410 2411 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 2412 2413 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 2414 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18) 2415 2416 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 2417 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 2418 2419 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 2420 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31) 2421 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28) 2422 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24) 2423 2424 #if 0 2425 #define PRB0_TAIL _MMIO(0x2030) 2426 #define PRB0_HEAD _MMIO(0x2034) 2427 #define PRB0_START _MMIO(0x2038) 2428 #define PRB0_CTL _MMIO(0x203c) 2429 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ 2430 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ 2431 #define PRB1_START _MMIO(0x2048) /* 915+ only */ 2432 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ 2433 #endif 2434 #define IPEIR_I965 _MMIO(0x2064) 2435 #define IPEHR_I965 _MMIO(0x2068) 2436 #define GEN7_SC_INSTDONE _MMIO(0x7100) 2437 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 2438 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 2439 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 2440 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 2441 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 2442 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 2443 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 2444 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) 2445 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) 2446 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) 2447 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) 2448 #define RING_IPEIR(base) _MMIO((base) + 0x64) 2449 #define RING_IPEHR(base) _MMIO((base) + 0x68) 2450 /* 2451 * On GEN4, only the render ring INSTDONE exists and has a different 2452 * layout than the GEN7+ version. 2453 * The GEN2 counterpart of this register is GEN2_INSTDONE. 2454 */ 2455 #define RING_INSTDONE(base) _MMIO((base) + 0x6c) 2456 #define RING_INSTPS(base) _MMIO((base) + 0x70) 2457 #define RING_DMA_FADD(base) _MMIO((base) + 0x78) 2458 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */ 2459 #define RING_INSTPM(base) _MMIO((base) + 0xc0) 2460 #define RING_MI_MODE(base) _MMIO((base) + 0x9c) 2461 #define INSTPS _MMIO(0x2070) /* 965+ only */ 2462 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 2463 #define ACTHD_I965 _MMIO(0x2074) 2464 #define HWS_PGA _MMIO(0x2080) 2465 #define HWS_ADDRESS_MASK 0xfffff000 2466 #define HWS_START_ADDRESS_SHIFT 4 2467 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 2468 #define PWRCTX_EN (1 << 0) 2469 #define IPEIR _MMIO(0x2088) 2470 #define IPEHR _MMIO(0x208c) 2471 #define GEN2_INSTDONE _MMIO(0x2090) 2472 #define NOPID _MMIO(0x2094) 2473 #define HWSTAM _MMIO(0x2098) 2474 #define DMA_FADD_I8XX _MMIO(0x20d0) 2475 #define RING_BBSTATE(base) _MMIO((base) + 0x110) 2476 #define RING_BB_PPGTT (1 << 5) 2477 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */ 2478 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */ 2479 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */ 2480 #define RING_BBADDR(base) _MMIO((base) + 0x140) 2481 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */ 2482 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */ 2483 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */ 2484 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */ 2485 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */ 2486 2487 #define ERROR_GEN6 _MMIO(0x40a0) 2488 #define GEN7_ERR_INT _MMIO(0x44040) 2489 #define ERR_INT_POISON (1 << 31) 2490 #define ERR_INT_MMIO_UNCLAIMED (1 << 13) 2491 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8) 2492 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6) 2493 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5) 2494 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3) 2495 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2) 2496 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3)) 2497 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0) 2498 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) 2499 2500 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 2501 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 2502 #define FAULT_VA_HIGH_BITS (0xf << 0) 2503 #define FAULT_GTT_SEL (1 << 4) 2504 2505 #define FPGA_DBG _MMIO(0x42300) 2506 #define FPGA_DBG_RM_NOCLAIM (1 << 31) 2507 2508 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) 2509 #define CLAIM_ER_CLR (1 << 31) 2510 #define CLAIM_ER_OVERFLOW (1 << 16) 2511 #define CLAIM_ER_CTR_MASK 0xffff 2512 2513 #define DERRMR _MMIO(0x44050) 2514 /* Note that HBLANK events are reserved on bdw+ */ 2515 #define DERRMR_PIPEA_SCANLINE (1 << 0) 2516 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1) 2517 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2) 2518 #define DERRMR_PIPEA_VBLANK (1 << 3) 2519 #define DERRMR_PIPEA_HBLANK (1 << 5) 2520 #define DERRMR_PIPEB_SCANLINE (1 << 8) 2521 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9) 2522 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10) 2523 #define DERRMR_PIPEB_VBLANK (1 << 11) 2524 #define DERRMR_PIPEB_HBLANK (1 << 13) 2525 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 2526 #define DERRMR_PIPEC_SCANLINE (1 << 14) 2527 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15) 2528 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20) 2529 #define DERRMR_PIPEC_VBLANK (1 << 21) 2530 #define DERRMR_PIPEC_HBLANK (1 << 22) 2531 2532 2533 /* GM45+ chicken bits -- debug workaround bits that may be required 2534 * for various sorts of correct behavior. The top 16 bits of each are 2535 * the enables for writing to the corresponding low bit. 2536 */ 2537 #define _3D_CHICKEN _MMIO(0x2084) 2538 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 2539 #define _3D_CHICKEN2 _MMIO(0x208c) 2540 2541 #define FF_SLICE_CHICKEN _MMIO(0x2088) 2542 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) 2543 2544 /* Disables pipelining of read flushes past the SF-WIZ interface. 2545 * Required on all Ironlake steppings according to the B-Spec, but the 2546 * particular danger of not doing so is not specified. 2547 */ 2548 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 2549 #define _3D_CHICKEN3 _MMIO(0x2090) 2550 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) 2551 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 2552 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 2553 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 2554 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */ 2555 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 2556 2557 #define MI_MODE _MMIO(0x209c) 2558 # define VS_TIMER_DISPATCH (1 << 6) 2559 # define MI_FLUSH_ENABLE (1 << 12) 2560 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 2561 # define MODE_IDLE (1 << 9) 2562 # define STOP_RING (1 << 8) 2563 2564 #define GEN6_GT_MODE _MMIO(0x20d0) 2565 #define GEN7_GT_MODE _MMIO(0x7008) 2566 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 2567 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 2568 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 2569 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 2570 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 2571 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 2572 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 2573 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 2574 2575 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 2576 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) 2577 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 2578 2579 /* WaClearTdlStateAckDirtyBits */ 2580 #define GEN8_STATE_ACK _MMIO(0x20F0) 2581 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) 2582 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 2583 #define GEN9_STATE_ACK_TDL0 (1 << 12) 2584 #define GEN9_STATE_ACK_TDL1 (1 << 13) 2585 #define GEN9_STATE_ACK_TDL2 (1 << 14) 2586 #define GEN9_STATE_ACK_TDL3 (1 << 15) 2587 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 2588 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 2589 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 2590 2591 #define GFX_MODE _MMIO(0x2520) 2592 #define GFX_MODE_GEN7 _MMIO(0x229c) 2593 #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c) 2594 #define GFX_RUN_LIST_ENABLE (1 << 15) 2595 #define GFX_INTERRUPT_STEERING (1 << 14) 2596 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13) 2597 #define GFX_SURFACE_FAULT_ENABLE (1 << 12) 2598 #define GFX_REPLAY_MODE (1 << 11) 2599 #define GFX_PSMI_GRANULARITY (1 << 10) 2600 #define GFX_PPGTT_ENABLE (1 << 9) 2601 #define GEN8_GFX_PPGTT_48B (1 << 7) 2602 2603 #define GFX_FORWARD_VBLANK_MASK (3 << 5) 2604 #define GFX_FORWARD_VBLANK_NEVER (0 << 5) 2605 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5) 2606 #define GFX_FORWARD_VBLANK_COND (2 << 5) 2607 2608 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3) 2609 2610 #define VLV_DISPLAY_BASE 0x180000 2611 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 2612 #define BXT_MIPI_BASE 0x60000 2613 2614 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) 2615 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) 2616 #define SCPD0 _MMIO(0x209c) /* 915+ only */ 2617 #define IER _MMIO(0x20a0) 2618 #define IIR _MMIO(0x20a4) 2619 #define IMR _MMIO(0x20a8) 2620 #define ISR _MMIO(0x20ac) 2621 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) 2622 #define GINT_DIS (1 << 22) 2623 #define GCFG_DIS (1 << 8) 2624 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) 2625 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) 2626 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) 2627 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) 2628 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) 2629 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) 2630 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) 2631 #define VLV_PCBR_ADDR_SHIFT 12 2632 2633 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */ 2634 #define EIR _MMIO(0x20b0) 2635 #define EMR _MMIO(0x20b4) 2636 #define ESR _MMIO(0x20b8) 2637 #define GM45_ERROR_PAGE_TABLE (1 << 5) 2638 #define GM45_ERROR_MEM_PRIV (1 << 4) 2639 #define I915_ERROR_PAGE_TABLE (1 << 4) 2640 #define GM45_ERROR_CP_PRIV (1 << 3) 2641 #define I915_ERROR_MEMORY_REFRESH (1 << 1) 2642 #define I915_ERROR_INSTRUCTION (1 << 0) 2643 #define INSTPM _MMIO(0x20c0) 2644 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */ 2645 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts 2646 will not assert AGPBUSY# and will only 2647 be delivered when out of C3. */ 2648 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */ 2649 #define INSTPM_TLB_INVALIDATE (1 << 9) 2650 #define INSTPM_SYNC_FLUSH (1 << 5) 2651 #define ACTHD _MMIO(0x20c8) 2652 #define MEM_MODE _MMIO(0x20cc) 2653 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */ 2654 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */ 2655 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */ 2656 #define FW_BLC _MMIO(0x20d8) 2657 #define FW_BLC2 _MMIO(0x20dc) 2658 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ 2659 #define FW_BLC_SELF_EN_MASK (1 << 31) 2660 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */ 2661 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */ 2662 #define MM_BURST_LENGTH 0x00700000 2663 #define MM_FIFO_WATERMARK 0x0001F000 2664 #define LM_BURST_LENGTH 0x00000700 2665 #define LM_FIFO_WATERMARK 0x0000001F 2666 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ 2667 2668 #define MBUS_ABOX_CTL _MMIO(0x45038) 2669 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20) 2670 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20) 2671 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16) 2672 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16) 2673 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8) 2674 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8) 2675 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0) 2676 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0) 2677 2678 #define _PIPEA_MBUS_DBOX_CTL 0x7003C 2679 #define _PIPEB_MBUS_DBOX_CTL 0x7103C 2680 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \ 2681 _PIPEB_MBUS_DBOX_CTL) 2682 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14) 2683 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14) 2684 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8) 2685 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8) 2686 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0) 2687 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0) 2688 2689 #define MBUS_UBOX_CTL _MMIO(0x4503C) 2690 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040) 2691 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044) 2692 2693 /* Make render/texture TLB fetches lower priorty than associated data 2694 * fetches. This is not turned on by default 2695 */ 2696 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 2697 2698 /* Isoch request wait on GTT enable (Display A/B/C streams). 2699 * Make isoch requests stall on the TLB update. May cause 2700 * display underruns (test mode only) 2701 */ 2702 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 2703 2704 /* Block grant count for isoch requests when block count is 2705 * set to a finite value. 2706 */ 2707 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 2708 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 2709 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 2710 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 2711 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 2712 2713 /* Enable render writes to complete in C2/C3/C4 power states. 2714 * If this isn't enabled, render writes are prevented in low 2715 * power states. That seems bad to me. 2716 */ 2717 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 2718 2719 /* This acknowledges an async flip immediately instead 2720 * of waiting for 2TLB fetches. 2721 */ 2722 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 2723 2724 /* Enables non-sequential data reads through arbiter 2725 */ 2726 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 2727 2728 /* Disable FSB snooping of cacheable write cycles from binner/render 2729 * command stream 2730 */ 2731 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 2732 2733 /* Arbiter time slice for non-isoch streams */ 2734 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 2735 #define MI_ARB_TIME_SLICE_1 (0 << 5) 2736 #define MI_ARB_TIME_SLICE_2 (1 << 5) 2737 #define MI_ARB_TIME_SLICE_4 (2 << 5) 2738 #define MI_ARB_TIME_SLICE_6 (3 << 5) 2739 #define MI_ARB_TIME_SLICE_8 (4 << 5) 2740 #define MI_ARB_TIME_SLICE_10 (5 << 5) 2741 #define MI_ARB_TIME_SLICE_14 (6 << 5) 2742 #define MI_ARB_TIME_SLICE_16 (7 << 5) 2743 2744 /* Low priority grace period page size */ 2745 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 2746 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 2747 2748 /* Disable display A/B trickle feed */ 2749 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 2750 2751 /* Set display plane priority */ 2752 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 2753 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 2754 2755 #define MI_STATE _MMIO(0x20e4) /* gen2 only */ 2756 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 2757 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 2758 2759 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 2760 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8) 2761 #define CM0_IZ_OPT_DISABLE (1 << 6) 2762 #define CM0_ZR_OPT_DISABLE (1 << 5) 2763 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5) 2764 #define CM0_DEPTH_EVICT_DISABLE (1 << 4) 2765 #define CM0_COLOR_EVICT_DISABLE (1 << 3) 2766 #define CM0_DEPTH_WRITE_DISABLE (1 << 1) 2767 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0) 2768 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 2769 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 2770 #define GFX_FLSH_CNTL_EN (1 << 0) 2771 #define ECOSKPD _MMIO(0x21d0) 2772 #define ECO_GATING_CX_ONLY (1 << 3) 2773 #define ECO_FLIP_DONE (1 << 0) 2774 2775 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 2776 #define RC_OP_FLUSH_ENABLE (1 << 0) 2777 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2) 2778 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 2779 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6) 2780 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6) 2781 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1) 2782 2783 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) 2784 #define GEN6_BLITTER_LOCK_SHIFT 16 2785 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3) 2786 2787 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) 2788 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 2789 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 2790 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10) 2791 2792 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 2793 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 2794 2795 /* Fuse readout registers for GT */ 2796 #define HSW_PAVP_FUSE1 _MMIO(0x911C) 2797 #define HSW_F1_EU_DIS_SHIFT 16 2798 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT) 2799 #define HSW_F1_EU_DIS_10EUS 0 2800 #define HSW_F1_EU_DIS_8EUS 1 2801 #define HSW_F1_EU_DIS_6EUS 2 2802 2803 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 2804 #define CHV_FGT_DISABLE_SS0 (1 << 10) 2805 #define CHV_FGT_DISABLE_SS1 (1 << 11) 2806 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 2807 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 2808 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 2809 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 2810 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 2811 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 2812 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 2813 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 2814 2815 #define GEN8_FUSE2 _MMIO(0x9120) 2816 #define GEN8_F2_SS_DIS_SHIFT 21 2817 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 2818 #define GEN8_F2_S_ENA_SHIFT 25 2819 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 2820 2821 #define GEN9_F2_SS_DIS_SHIFT 20 2822 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 2823 2824 #define GEN10_F2_S_ENA_SHIFT 22 2825 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 2826 #define GEN10_F2_SS_DIS_SHIFT 18 2827 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 2828 2829 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118) 2830 #define GEN10_L3BANK_PAIR_COUNT 4 2831 #define GEN10_L3BANK_MASK 0x0F 2832 2833 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 2834 #define GEN8_EU_DIS0_S0_MASK 0xffffff 2835 #define GEN8_EU_DIS0_S1_SHIFT 24 2836 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 2837 2838 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 2839 #define GEN8_EU_DIS1_S1_MASK 0xffff 2840 #define GEN8_EU_DIS1_S2_SHIFT 16 2841 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 2842 2843 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 2844 #define GEN8_EU_DIS2_S2_MASK 0xff 2845 2846 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4) 2847 2848 #define GEN10_EU_DISABLE3 _MMIO(0x9140) 2849 #define GEN10_EU_DIS_SS_MASK 0xff 2850 2851 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) 2852 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff 2853 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16 2854 #define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT) 2855 2856 #define GEN11_EU_DISABLE _MMIO(0x9134) 2857 #define GEN11_EU_DIS_MASK 0xFF 2858 2859 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) 2860 #define GEN11_GT_S_ENA_MASK 0xFF 2861 2862 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C) 2863 2864 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) 2865 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 2866 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 2867 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 2868 #define GEN6_BSD_GO_INDICATOR (1 << 4) 2869 2870 /* On modern GEN architectures interrupt control consists of two sets 2871 * of registers. The first set pertains to the ring generating the 2872 * interrupt. The second control is for the functional block generating the 2873 * interrupt. These are PM, GT, DE, etc. 2874 * 2875 * Luckily *knocks on wood* all the ring interrupt bits match up with the 2876 * GT interrupt bits, so we don't need to duplicate the defines. 2877 * 2878 * These defines should cover us well from SNB->HSW with minor exceptions 2879 * it can also work on ILK. 2880 */ 2881 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 2882 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 2883 #define GT_BLT_USER_INTERRUPT (1 << 22) 2884 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 2885 #define GT_BSD_USER_INTERRUPT (1 << 12) 2886 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 2887 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 2888 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 2889 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 2890 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 2891 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 2892 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 2893 #define GT_RENDER_USER_INTERRUPT (1 << 0) 2894 2895 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 2896 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 2897 2898 #define GT_PARITY_ERROR(dev_priv) \ 2899 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 2900 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 2901 2902 /* These are all the "old" interrupts */ 2903 #define ILK_BSD_USER_INTERRUPT (1 << 5) 2904 2905 #define I915_PM_INTERRUPT (1 << 31) 2906 #define I915_ISP_INTERRUPT (1 << 22) 2907 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21) 2908 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20) 2909 #define I915_MIPIC_INTERRUPT (1 << 19) 2910 #define I915_MIPIA_INTERRUPT (1 << 18) 2911 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18) 2912 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17) 2913 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16) 2914 #define I915_MASTER_ERROR_INTERRUPT (1 << 15) 2915 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14) 2916 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */ 2917 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13) 2918 #define I915_HWB_OOM_INTERRUPT (1 << 13) 2919 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12) 2920 #define I915_SYNC_STATUS_INTERRUPT (1 << 12) 2921 #define I915_MISC_INTERRUPT (1 << 11) 2922 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11) 2923 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10) 2924 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10) 2925 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9) 2926 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9) 2927 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8) 2928 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8) 2929 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7) 2930 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6) 2931 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5) 2932 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4) 2933 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3) 2934 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2) 2935 #define I915_DEBUG_INTERRUPT (1 << 2) 2936 #define I915_WINVALID_INTERRUPT (1 << 1) 2937 #define I915_USER_INTERRUPT (1 << 1) 2938 #define I915_ASLE_INTERRUPT (1 << 0) 2939 #define I915_BSD_USER_INTERRUPT (1 << 25) 2940 2941 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) 2942 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 2943 2944 /* DisplayPort Audio w/ LPE */ 2945 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) 2946 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) 2947 2948 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) 2949 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) 2950 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) 2951 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ 2952 _VLV_AUD_PORT_EN_B_DBG, \ 2953 _VLV_AUD_PORT_EN_C_DBG, \ 2954 _VLV_AUD_PORT_EN_D_DBG) 2955 #define VLV_AMP_MUTE (1 << 1) 2956 2957 #define GEN6_BSD_RNCID _MMIO(0x12198) 2958 2959 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) 2960 #define GEN7_FF_SCHED_MASK 0x0077070 2961 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 2962 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16) 2963 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16) 2964 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16) 2965 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */ 2966 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 2967 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12) 2968 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12) 2969 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */ 2970 #define GEN7_FF_VS_SCHED_HW (0x0 << 12) 2971 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4) 2972 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4) 2973 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */ 2974 #define GEN7_FF_DS_SCHED_HW (0x0 << 4) 2975 2976 /* 2977 * Framebuffer compression (915+ only) 2978 */ 2979 2980 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ 2981 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ 2982 #define FBC_CONTROL _MMIO(0x3208) 2983 #define FBC_CTL_EN (1 << 31) 2984 #define FBC_CTL_PERIODIC (1 << 30) 2985 #define FBC_CTL_INTERVAL_SHIFT (16) 2986 #define FBC_CTL_UNCOMPRESSIBLE (1 << 14) 2987 #define FBC_CTL_C3_IDLE (1 << 13) 2988 #define FBC_CTL_STRIDE_SHIFT (5) 2989 #define FBC_CTL_FENCENO_SHIFT (0) 2990 #define FBC_COMMAND _MMIO(0x320c) 2991 #define FBC_CMD_COMPRESS (1 << 0) 2992 #define FBC_STATUS _MMIO(0x3210) 2993 #define FBC_STAT_COMPRESSING (1 << 31) 2994 #define FBC_STAT_COMPRESSED (1 << 30) 2995 #define FBC_STAT_MODIFIED (1 << 29) 2996 #define FBC_STAT_CURRENT_LINE_SHIFT (0) 2997 #define FBC_CONTROL2 _MMIO(0x3214) 2998 #define FBC_CTL_FENCE_DBL (0 << 4) 2999 #define FBC_CTL_IDLE_IMM (0 << 2) 3000 #define FBC_CTL_IDLE_FULL (1 << 2) 3001 #define FBC_CTL_IDLE_LINE (2 << 2) 3002 #define FBC_CTL_IDLE_DEBUG (3 << 2) 3003 #define FBC_CTL_CPU_FENCE (1 << 1) 3004 #define FBC_CTL_PLANE(plane) ((plane) << 0) 3005 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ 3006 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) 3007 3008 #define FBC_LL_SIZE (1536) 3009 3010 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 3011 #define FBC_LLC_FULLY_OPEN (1 << 30) 3012 3013 /* Framebuffer compression for GM45+ */ 3014 #define DPFC_CB_BASE _MMIO(0x3200) 3015 #define DPFC_CONTROL _MMIO(0x3208) 3016 #define DPFC_CTL_EN (1 << 31) 3017 #define DPFC_CTL_PLANE(plane) ((plane) << 30) 3018 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29) 3019 #define DPFC_CTL_FENCE_EN (1 << 29) 3020 #define IVB_DPFC_CTL_FENCE_EN (1 << 28) 3021 #define DPFC_CTL_PERSISTENT_MODE (1 << 25) 3022 #define DPFC_SR_EN (1 << 10) 3023 #define DPFC_CTL_LIMIT_1X (0 << 6) 3024 #define DPFC_CTL_LIMIT_2X (1 << 6) 3025 #define DPFC_CTL_LIMIT_4X (2 << 6) 3026 #define DPFC_RECOMP_CTL _MMIO(0x320c) 3027 #define DPFC_RECOMP_STALL_EN (1 << 27) 3028 #define DPFC_RECOMP_STALL_WM_SHIFT (16) 3029 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 3030 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 3031 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 3032 #define DPFC_STATUS _MMIO(0x3210) 3033 #define DPFC_INVAL_SEG_SHIFT (16) 3034 #define DPFC_INVAL_SEG_MASK (0x07ff0000) 3035 #define DPFC_COMP_SEG_SHIFT (0) 3036 #define DPFC_COMP_SEG_MASK (0x000007ff) 3037 #define DPFC_STATUS2 _MMIO(0x3214) 3038 #define DPFC_FENCE_YOFF _MMIO(0x3218) 3039 #define DPFC_CHICKEN _MMIO(0x3224) 3040 #define DPFC_HT_MODIFY (1 << 31) 3041 3042 /* Framebuffer compression for Ironlake */ 3043 #define ILK_DPFC_CB_BASE _MMIO(0x43200) 3044 #define ILK_DPFC_CONTROL _MMIO(0x43208) 3045 #define FBC_CTL_FALSE_COLOR (1 << 10) 3046 /* The bit 28-8 is reserved */ 3047 #define DPFC_RESERVED (0x1FFFFF00) 3048 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) 3049 #define ILK_DPFC_STATUS _MMIO(0x43210) 3050 #define ILK_DPFC_COMP_SEG_MASK 0x7ff 3051 #define IVB_FBC_STATUS2 _MMIO(0x43214) 3052 #define IVB_FBC_COMP_SEG_MASK 0x7ff 3053 #define BDW_FBC_COMP_SEG_MASK 0xfff 3054 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) 3055 #define ILK_DPFC_CHICKEN _MMIO(0x43224) 3056 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8) 3057 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23) 3058 #define ILK_FBC_RT_BASE _MMIO(0x2128) 3059 #define ILK_FBC_RT_VALID (1 << 0) 3060 #define SNB_FBC_FRONT_BUFFER (1 << 1) 3061 3062 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) 3063 #define ILK_FBCQ_DIS (1 << 22) 3064 #define ILK_PABSTRETCH_DIS (1 << 21) 3065 3066 3067 /* 3068 * Framebuffer compression for Sandybridge 3069 * 3070 * The following two registers are of type GTTMMADR 3071 */ 3072 #define SNB_DPFC_CTL_SA _MMIO(0x100100) 3073 #define SNB_CPU_FENCE_ENABLE (1 << 29) 3074 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) 3075 3076 /* Framebuffer compression for Ivybridge */ 3077 #define IVB_FBC_RT_BASE _MMIO(0x7020) 3078 3079 #define IPS_CTL _MMIO(0x43408) 3080 #define IPS_ENABLE (1 << 31) 3081 3082 #define MSG_FBC_REND_STATE _MMIO(0x50380) 3083 #define FBC_REND_NUKE (1 << 2) 3084 #define FBC_REND_CACHE_CLEAN (1 << 1) 3085 3086 /* 3087 * GPIO regs 3088 */ 3089 #define GPIOA _MMIO(0x5010) 3090 #define GPIOB _MMIO(0x5014) 3091 #define GPIOC _MMIO(0x5018) 3092 #define GPIOD _MMIO(0x501c) 3093 #define GPIOE _MMIO(0x5020) 3094 #define GPIOF _MMIO(0x5024) 3095 #define GPIOG _MMIO(0x5028) 3096 #define GPIOH _MMIO(0x502c) 3097 #define GPIOJ _MMIO(0x5034) 3098 #define GPIOK _MMIO(0x5038) 3099 #define GPIOL _MMIO(0x503C) 3100 #define GPIOM _MMIO(0x5040) 3101 # define GPIO_CLOCK_DIR_MASK (1 << 0) 3102 # define GPIO_CLOCK_DIR_IN (0 << 1) 3103 # define GPIO_CLOCK_DIR_OUT (1 << 1) 3104 # define GPIO_CLOCK_VAL_MASK (1 << 2) 3105 # define GPIO_CLOCK_VAL_OUT (1 << 3) 3106 # define GPIO_CLOCK_VAL_IN (1 << 4) 3107 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 3108 # define GPIO_DATA_DIR_MASK (1 << 8) 3109 # define GPIO_DATA_DIR_IN (0 << 9) 3110 # define GPIO_DATA_DIR_OUT (1 << 9) 3111 # define GPIO_DATA_VAL_MASK (1 << 10) 3112 # define GPIO_DATA_VAL_OUT (1 << 11) 3113 # define GPIO_DATA_VAL_IN (1 << 12) 3114 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 3115 3116 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ 3117 #define GMBUS_AKSV_SELECT (1 << 11) 3118 #define GMBUS_RATE_100KHZ (0 << 8) 3119 #define GMBUS_RATE_50KHZ (1 << 8) 3120 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */ 3121 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */ 3122 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */ 3123 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6) 3124 #define GMBUS_PIN_DISABLED 0 3125 #define GMBUS_PIN_SSC 1 3126 #define GMBUS_PIN_VGADDC 2 3127 #define GMBUS_PIN_PANEL 3 3128 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ 3129 #define GMBUS_PIN_DPC 4 /* HDMIC */ 3130 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ 3131 #define GMBUS_PIN_DPD 6 /* HDMID */ 3132 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */ 3133 #define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */ 3134 #define GMBUS_PIN_2_BXT 2 3135 #define GMBUS_PIN_3_BXT 3 3136 #define GMBUS_PIN_4_CNP 4 3137 #define GMBUS_PIN_9_TC1_ICP 9 3138 #define GMBUS_PIN_10_TC2_ICP 10 3139 #define GMBUS_PIN_11_TC3_ICP 11 3140 #define GMBUS_PIN_12_TC4_ICP 12 3141 3142 #define GMBUS_NUM_PINS 13 /* including 0 */ 3143 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ 3144 #define GMBUS_SW_CLR_INT (1 << 31) 3145 #define GMBUS_SW_RDY (1 << 30) 3146 #define GMBUS_ENT (1 << 29) /* enable timeout */ 3147 #define GMBUS_CYCLE_NONE (0 << 25) 3148 #define GMBUS_CYCLE_WAIT (1 << 25) 3149 #define GMBUS_CYCLE_INDEX (2 << 25) 3150 #define GMBUS_CYCLE_STOP (4 << 25) 3151 #define GMBUS_BYTE_COUNT_SHIFT 16 3152 #define GMBUS_BYTE_COUNT_MAX 256U 3153 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U 3154 #define GMBUS_SLAVE_INDEX_SHIFT 8 3155 #define GMBUS_SLAVE_ADDR_SHIFT 1 3156 #define GMBUS_SLAVE_READ (1 << 0) 3157 #define GMBUS_SLAVE_WRITE (0 << 0) 3158 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ 3159 #define GMBUS_INUSE (1 << 15) 3160 #define GMBUS_HW_WAIT_PHASE (1 << 14) 3161 #define GMBUS_STALL_TIMEOUT (1 << 13) 3162 #define GMBUS_INT (1 << 12) 3163 #define GMBUS_HW_RDY (1 << 11) 3164 #define GMBUS_SATOER (1 << 10) 3165 #define GMBUS_ACTIVE (1 << 9) 3166 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ 3167 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ 3168 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4) 3169 #define GMBUS_NAK_EN (1 << 3) 3170 #define GMBUS_IDLE_EN (1 << 2) 3171 #define GMBUS_HW_WAIT_EN (1 << 1) 3172 #define GMBUS_HW_RDY_EN (1 << 0) 3173 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ 3174 #define GMBUS_2BYTE_INDEX_EN (1 << 31) 3175 3176 /* 3177 * Clock control & power management 3178 */ 3179 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 3180 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 3181 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 3182 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 3183 3184 #define VGA0 _MMIO(0x6000) 3185 #define VGA1 _MMIO(0x6004) 3186 #define VGA_PD _MMIO(0x6010) 3187 #define VGA0_PD_P2_DIV_4 (1 << 7) 3188 #define VGA0_PD_P1_DIV_2 (1 << 5) 3189 #define VGA0_PD_P1_SHIFT 0 3190 #define VGA0_PD_P1_MASK (0x1f << 0) 3191 #define VGA1_PD_P2_DIV_4 (1 << 15) 3192 #define VGA1_PD_P1_DIV_2 (1 << 13) 3193 #define VGA1_PD_P1_SHIFT 8 3194 #define VGA1_PD_P1_MASK (0x1f << 8) 3195 #define DPLL_VCO_ENABLE (1 << 31) 3196 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 3197 #define DPLL_DVO_2X_MODE (1 << 30) 3198 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 3199 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 3200 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 3201 #define DPLL_VGA_MODE_DIS (1 << 28) 3202 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 3203 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 3204 #define DPLL_MODE_MASK (3 << 26) 3205 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 3206 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 3207 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 3208 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 3209 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 3210 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 3211 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 3212 #define DPLL_LOCK_VLV (1 << 15) 3213 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14) 3214 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13) 3215 #define DPLL_SSC_REF_CLK_CHV (1 << 13) 3216 #define DPLL_PORTC_READY_MASK (0xf << 4) 3217 #define DPLL_PORTB_READY_MASK (0xf) 3218 3219 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 3220 3221 /* Additional CHV pll/phy registers */ 3222 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) 3223 #define DPLL_PORTD_READY_MASK (0xf) 3224 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) 3225 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27)) 3226 #define PHY_LDO_DELAY_0NS 0x0 3227 #define PHY_LDO_DELAY_200NS 0x1 3228 #define PHY_LDO_DELAY_600NS 0x2 3229 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23)) 3230 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11)) 3231 #define PHY_CH_SU_PSR 0x1 3232 #define PHY_CH_DEEP_PSR 0x7 3233 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2)) 3234 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 3235 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) 3236 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30)) 3237 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch)))) 3238 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline)))) 3239 3240 /* 3241 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 3242 * this field (only one bit may be set). 3243 */ 3244 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 3245 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 3246 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 3247 /* i830, required in DVO non-gang */ 3248 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 3249 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 3250 #define PLL_REF_INPUT_DREFCLK (0 << 13) 3251 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 3252 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 3253 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 3254 #define PLL_REF_INPUT_MASK (3 << 13) 3255 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 3256 /* Ironlake */ 3257 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 3258 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 3259 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9) 3260 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 3261 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 3262 3263 /* 3264 * Parallel to Serial Load Pulse phase selection. 3265 * Selects the phase for the 10X DPLL clock for the PCIe 3266 * digital display port. The range is 4 to 13; 10 or more 3267 * is just a flip delay. The default is 6 3268 */ 3269 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 3270 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 3271 /* 3272 * SDVO multiplier for 945G/GM. Not used on 965. 3273 */ 3274 #define SDVO_MULTIPLIER_MASK 0x000000ff 3275 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 3276 #define SDVO_MULTIPLIER_SHIFT_VGA 0 3277 3278 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 3279 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 3280 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 3281 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 3282 3283 /* 3284 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 3285 * 3286 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 3287 */ 3288 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 3289 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 3290 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 3291 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 3292 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 3293 /* 3294 * SDVO/UDI pixel multiplier. 3295 * 3296 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 3297 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 3298 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 3299 * dummy bytes in the datastream at an increased clock rate, with both sides of 3300 * the link knowing how many bytes are fill. 3301 * 3302 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 3303 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 3304 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 3305 * through an SDVO command. 3306 * 3307 * This register field has values of multiplication factor minus 1, with 3308 * a maximum multiplier of 5 for SDVO. 3309 */ 3310 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 3311 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 3312 /* 3313 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 3314 * This best be set to the default value (3) or the CRT won't work. No, 3315 * I don't entirely understand what this does... 3316 */ 3317 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 3318 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 3319 3320 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) 3321 3322 #define _FPA0 0x6040 3323 #define _FPA1 0x6044 3324 #define _FPB0 0x6048 3325 #define _FPB1 0x604c 3326 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) 3327 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) 3328 #define FP_N_DIV_MASK 0x003f0000 3329 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 3330 #define FP_N_DIV_SHIFT 16 3331 #define FP_M1_DIV_MASK 0x00003f00 3332 #define FP_M1_DIV_SHIFT 8 3333 #define FP_M2_DIV_MASK 0x0000003f 3334 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 3335 #define FP_M2_DIV_SHIFT 0 3336 #define DPLL_TEST _MMIO(0x606c) 3337 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 3338 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 3339 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 3340 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 3341 #define DPLLB_TEST_N_BYPASS (1 << 19) 3342 #define DPLLB_TEST_M_BYPASS (1 << 18) 3343 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 3344 #define DPLLA_TEST_N_BYPASS (1 << 3) 3345 #define DPLLA_TEST_M_BYPASS (1 << 2) 3346 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 3347 #define D_STATE _MMIO(0x6104) 3348 #define DSTATE_GFX_RESET_I830 (1 << 6) 3349 #define DSTATE_PLL_D3_OFF (1 << 3) 3350 #define DSTATE_GFX_CLOCK_GATING (1 << 1) 3351 #define DSTATE_DOT_CLOCK_GATING (1 << 0) 3352 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200) 3353 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 3354 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 3355 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 3356 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 3357 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 3358 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 3359 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 3360 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ 3361 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 3362 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 3363 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 3364 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 3365 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 3366 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 3367 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 3368 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 3369 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 3370 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 3371 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 3372 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 3373 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 3374 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 3375 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 3376 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 3377 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 3378 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 3379 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 3380 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 3381 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 3382 /* 3383 * This bit must be set on the 830 to prevent hangs when turning off the 3384 * overlay scaler. 3385 */ 3386 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 3387 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 3388 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 3389 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 3390 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 3391 3392 #define RENCLK_GATE_D1 _MMIO(0x6204) 3393 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 3394 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 3395 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 3396 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 3397 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 3398 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 3399 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 3400 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 3401 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 3402 /* This bit must be unset on 855,865 */ 3403 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 3404 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 3405 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 3406 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 3407 /* This bit must be set on 855,865. */ 3408 # define SV_CLOCK_GATE_DISABLE (1 << 0) 3409 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 3410 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 3411 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 3412 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 3413 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 3414 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 3415 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 3416 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 3417 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 3418 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 3419 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 3420 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 3421 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 3422 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 3423 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 3424 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 3425 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 3426 3427 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 3428 /* This bit must always be set on 965G/965GM */ 3429 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 3430 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 3431 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 3432 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 3433 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 3434 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 3435 /* This bit must always be set on 965G */ 3436 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 3437 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 3438 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 3439 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 3440 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 3441 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 3442 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 3443 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 3444 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 3445 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 3446 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 3447 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 3448 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 3449 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 3450 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 3451 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 3452 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 3453 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 3454 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 3455 3456 #define RENCLK_GATE_D2 _MMIO(0x6208) 3457 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 3458 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 3459 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 3460 3461 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ 3462 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 3463 3464 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ 3465 #define DEUC _MMIO(0x6214) /* CRL only */ 3466 3467 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) 3468 #define FW_CSPWRDWNEN (1 << 15) 3469 3470 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) 3471 3472 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) 3473 #define CDCLK_FREQ_SHIFT 4 3474 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 3475 #define CZCLK_FREQ_MASK 0xf 3476 3477 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) 3478 #define PFI_CREDIT_63 (9 << 28) /* chv only */ 3479 #define PFI_CREDIT_31 (8 << 28) /* chv only */ 3480 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 3481 #define PFI_CREDIT_RESEND (1 << 27) 3482 #define VGA_FAST_MODE_DISABLE (1 << 14) 3483 3484 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) 3485 3486 /* 3487 * Palette regs 3488 */ 3489 #define PALETTE_A_OFFSET 0xa000 3490 #define PALETTE_B_OFFSET 0xa800 3491 #define CHV_PALETTE_C_OFFSET 0xc000 3492 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \ 3493 dev_priv->info.display_mmio_offset + (i) * 4) 3494 3495 /* MCH MMIO space */ 3496 3497 /* 3498 * MCHBAR mirror. 3499 * 3500 * This mirrors the MCHBAR MMIO space whose location is determined by 3501 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 3502 * every way. It is not accessible from the CP register read instructions. 3503 * 3504 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 3505 * just read. 3506 */ 3507 #define MCHBAR_MIRROR_BASE 0x10000 3508 3509 #define MCHBAR_MIRROR_BASE_SNB 0x140000 3510 3511 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) 3512 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) 3513 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) 3514 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) 3515 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0) 3516 3517 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 3518 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) 3519 3520 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 3521 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) 3522 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 3523 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 3524 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 3525 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 3526 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 3527 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 3528 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) 3529 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 3530 3531 /* Pineview MCH register contains DDR3 setting */ 3532 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) 3533 #define CSHRDDR3CTL_DDR3 (1 << 2) 3534 3535 /* 965 MCH register controlling DRAM channel configuration */ 3536 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) 3537 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) 3538 3539 /* snb MCH registers for reading the DRAM channel configuration */ 3540 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) 3541 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) 3542 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 3543 #define MAD_DIMM_ECC_MASK (0x3 << 24) 3544 #define MAD_DIMM_ECC_OFF (0x0 << 24) 3545 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 3546 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 3547 #define MAD_DIMM_ECC_ON (0x3 << 24) 3548 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 3549 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 3550 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 3551 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 3552 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 3553 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 3554 #define MAD_DIMM_A_SELECT (0x1 << 16) 3555 /* DIMM sizes are in multiples of 256mb. */ 3556 #define MAD_DIMM_B_SIZE_SHIFT 8 3557 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 3558 #define MAD_DIMM_A_SIZE_SHIFT 0 3559 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 3560 3561 /* snb MCH registers for priority tuning */ 3562 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) 3563 #define MCH_SSKPD_WM0_MASK 0x3f 3564 #define MCH_SSKPD_WM0_VAL 0xc 3565 3566 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) 3567 3568 /* Clocking configuration register */ 3569 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) 3570 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 3571 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 3572 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 3573 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 3574 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 3575 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ 3576 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 3577 /* 3578 * Note that on at least on ELK the below value is reported for both 3579 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet 3580 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz. 3581 */ 3582 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ 3583 #define CLKCFG_FSB_MASK (7 << 0) 3584 #define CLKCFG_MEM_533 (1 << 4) 3585 #define CLKCFG_MEM_667 (2 << 4) 3586 #define CLKCFG_MEM_800 (3 << 4) 3587 #define CLKCFG_MEM_MASK (7 << 4) 3588 3589 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) 3590 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) 3591 3592 #define TSC1 _MMIO(0x11001) 3593 #define TSE (1 << 0) 3594 #define TR1 _MMIO(0x11006) 3595 #define TSFS _MMIO(0x11020) 3596 #define TSFS_SLOPE_MASK 0x0000ff00 3597 #define TSFS_SLOPE_SHIFT 8 3598 #define TSFS_INTR_MASK 0x000000ff 3599 3600 #define CRSTANDVID _MMIO(0x11100) 3601 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 3602 #define PXVFREQ_PX_MASK 0x7f000000 3603 #define PXVFREQ_PX_SHIFT 24 3604 #define VIDFREQ_BASE _MMIO(0x11110) 3605 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 3606 #define VIDFREQ2 _MMIO(0x11114) 3607 #define VIDFREQ3 _MMIO(0x11118) 3608 #define VIDFREQ4 _MMIO(0x1111c) 3609 #define VIDFREQ_P0_MASK 0x1f000000 3610 #define VIDFREQ_P0_SHIFT 24 3611 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 3612 #define VIDFREQ_P0_CSCLK_SHIFT 20 3613 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 3614 #define VIDFREQ_P0_CRCLK_SHIFT 16 3615 #define VIDFREQ_P1_MASK 0x00001f00 3616 #define VIDFREQ_P1_SHIFT 8 3617 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 3618 #define VIDFREQ_P1_CSCLK_SHIFT 4 3619 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 3620 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 3621 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 3622 #define INTTOEXT_MAP3_SHIFT 24 3623 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 3624 #define INTTOEXT_MAP2_SHIFT 16 3625 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 3626 #define INTTOEXT_MAP1_SHIFT 8 3627 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 3628 #define INTTOEXT_MAP0_SHIFT 0 3629 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 3630 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 3631 #define MEMCTL_CMD_MASK 0xe000 3632 #define MEMCTL_CMD_SHIFT 13 3633 #define MEMCTL_CMD_RCLK_OFF 0 3634 #define MEMCTL_CMD_RCLK_ON 1 3635 #define MEMCTL_CMD_CHFREQ 2 3636 #define MEMCTL_CMD_CHVID 3 3637 #define MEMCTL_CMD_VMMOFF 4 3638 #define MEMCTL_CMD_VMMON 5 3639 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears 3640 when command complete */ 3641 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 3642 #define MEMCTL_FREQ_SHIFT 8 3643 #define MEMCTL_SFCAVM (1 << 7) 3644 #define MEMCTL_TGT_VID_MASK 0x007f 3645 #define MEMIHYST _MMIO(0x1117c) 3646 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 3647 #define MEMINT_RSEXIT_EN (1 << 8) 3648 #define MEMINT_CX_SUPR_EN (1 << 7) 3649 #define MEMINT_CONT_BUSY_EN (1 << 6) 3650 #define MEMINT_AVG_BUSY_EN (1 << 5) 3651 #define MEMINT_EVAL_CHG_EN (1 << 4) 3652 #define MEMINT_MON_IDLE_EN (1 << 3) 3653 #define MEMINT_UP_EVAL_EN (1 << 2) 3654 #define MEMINT_DOWN_EVAL_EN (1 << 1) 3655 #define MEMINT_SW_CMD_EN (1 << 0) 3656 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 3657 #define MEM_RSEXIT_MASK 0xc000 3658 #define MEM_RSEXIT_SHIFT 14 3659 #define MEM_CONT_BUSY_MASK 0x3000 3660 #define MEM_CONT_BUSY_SHIFT 12 3661 #define MEM_AVG_BUSY_MASK 0x0c00 3662 #define MEM_AVG_BUSY_SHIFT 10 3663 #define MEM_EVAL_CHG_MASK 0x0300 3664 #define MEM_EVAL_BUSY_SHIFT 8 3665 #define MEM_MON_IDLE_MASK 0x00c0 3666 #define MEM_MON_IDLE_SHIFT 6 3667 #define MEM_UP_EVAL_MASK 0x0030 3668 #define MEM_UP_EVAL_SHIFT 4 3669 #define MEM_DOWN_EVAL_MASK 0x000c 3670 #define MEM_DOWN_EVAL_SHIFT 2 3671 #define MEM_SW_CMD_MASK 0x0003 3672 #define MEM_INT_STEER_GFX 0 3673 #define MEM_INT_STEER_CMR 1 3674 #define MEM_INT_STEER_SMI 2 3675 #define MEM_INT_STEER_SCI 3 3676 #define MEMINTRSTS _MMIO(0x11184) 3677 #define MEMINT_RSEXIT (1 << 7) 3678 #define MEMINT_CONT_BUSY (1 << 6) 3679 #define MEMINT_AVG_BUSY (1 << 5) 3680 #define MEMINT_EVAL_CHG (1 << 4) 3681 #define MEMINT_MON_IDLE (1 << 3) 3682 #define MEMINT_UP_EVAL (1 << 2) 3683 #define MEMINT_DOWN_EVAL (1 << 1) 3684 #define MEMINT_SW_CMD (1 << 0) 3685 #define MEMMODECTL _MMIO(0x11190) 3686 #define MEMMODE_BOOST_EN (1 << 31) 3687 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 3688 #define MEMMODE_BOOST_FREQ_SHIFT 24 3689 #define MEMMODE_IDLE_MODE_MASK 0x00030000 3690 #define MEMMODE_IDLE_MODE_SHIFT 16 3691 #define MEMMODE_IDLE_MODE_EVAL 0 3692 #define MEMMODE_IDLE_MODE_CONT 1 3693 #define MEMMODE_HWIDLE_EN (1 << 15) 3694 #define MEMMODE_SWMODE_EN (1 << 14) 3695 #define MEMMODE_RCLK_GATE (1 << 13) 3696 #define MEMMODE_HW_UPDATE (1 << 12) 3697 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 3698 #define MEMMODE_FSTART_SHIFT 8 3699 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 3700 #define MEMMODE_FMAX_SHIFT 4 3701 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 3702 #define RCBMAXAVG _MMIO(0x1119c) 3703 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 3704 #define SWMEMCMD_RENDER_OFF (0 << 13) 3705 #define SWMEMCMD_RENDER_ON (1 << 13) 3706 #define SWMEMCMD_SWFREQ (2 << 13) 3707 #define SWMEMCMD_TARVID (3 << 13) 3708 #define SWMEMCMD_VRM_OFF (4 << 13) 3709 #define SWMEMCMD_VRM_ON (5 << 13) 3710 #define CMDSTS (1 << 12) 3711 #define SFCAVM (1 << 11) 3712 #define SWFREQ_MASK 0x0380 /* P0-7 */ 3713 #define SWFREQ_SHIFT 7 3714 #define TARVID_MASK 0x001f 3715 #define MEMSTAT_CTG _MMIO(0x111a0) 3716 #define RCBMINAVG _MMIO(0x111a0) 3717 #define RCUPEI _MMIO(0x111b0) 3718 #define RCDNEI _MMIO(0x111b4) 3719 #define RSTDBYCTL _MMIO(0x111b8) 3720 #define RS1EN (1 << 31) 3721 #define RS2EN (1 << 30) 3722 #define RS3EN (1 << 29) 3723 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */ 3724 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */ 3725 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */ 3726 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */ 3727 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */ 3728 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */ 3729 #define RSX_STATUS_MASK (7 << 20) 3730 #define RSX_STATUS_ON (0 << 20) 3731 #define RSX_STATUS_RC1 (1 << 20) 3732 #define RSX_STATUS_RC1E (2 << 20) 3733 #define RSX_STATUS_RS1 (3 << 20) 3734 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */ 3735 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */ 3736 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */ 3737 #define RSX_STATUS_RSVD2 (7 << 20) 3738 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */ 3739 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */ 3740 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */ 3741 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */ 3742 #define RS1CONTSAV_MASK (3 << 14) 3743 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */ 3744 #define RS1CONTSAV_RSVD (1 << 14) 3745 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */ 3746 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */ 3747 #define NORMSLEXLAT_MASK (3 << 12) 3748 #define SLOW_RS123 (0 << 12) 3749 #define SLOW_RS23 (1 << 12) 3750 #define SLOW_RS3 (2 << 12) 3751 #define NORMAL_RS123 (3 << 12) 3752 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */ 3753 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 3754 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */ 3755 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */ 3756 #define RS_CSTATE_MASK (3 << 4) 3757 #define RS_CSTATE_C367_RS1 (0 << 4) 3758 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4) 3759 #define RS_CSTATE_RSVD (2 << 4) 3760 #define RS_CSTATE_C367_RS2 (3 << 4) 3761 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */ 3762 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */ 3763 #define VIDCTL _MMIO(0x111c0) 3764 #define VIDSTS _MMIO(0x111c8) 3765 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 3766 #define MEMSTAT_ILK _MMIO(0x111f8) 3767 #define MEMSTAT_VID_MASK 0x7f00 3768 #define MEMSTAT_VID_SHIFT 8 3769 #define MEMSTAT_PSTATE_MASK 0x00f8 3770 #define MEMSTAT_PSTATE_SHIFT 3 3771 #define MEMSTAT_MON_ACTV (1 << 2) 3772 #define MEMSTAT_SRC_CTL_MASK 0x0003 3773 #define MEMSTAT_SRC_CTL_CORE 0 3774 #define MEMSTAT_SRC_CTL_TRB 1 3775 #define MEMSTAT_SRC_CTL_THM 2 3776 #define MEMSTAT_SRC_CTL_STDBY 3 3777 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 3778 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 3779 #define PMMISC _MMIO(0x11214) 3780 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */ 3781 #define SDEW _MMIO(0x1124c) 3782 #define CSIEW0 _MMIO(0x11250) 3783 #define CSIEW1 _MMIO(0x11254) 3784 #define CSIEW2 _MMIO(0x11258) 3785 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 3786 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 3787 #define MCHAFE _MMIO(0x112c0) 3788 #define CSIEC _MMIO(0x112e0) 3789 #define DMIEC _MMIO(0x112e4) 3790 #define DDREC _MMIO(0x112e8) 3791 #define PEG0EC _MMIO(0x112ec) 3792 #define PEG1EC _MMIO(0x112f0) 3793 #define GFXEC _MMIO(0x112f4) 3794 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 3795 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 3796 #define ECR _MMIO(0x11600) 3797 #define ECR_GPFE (1 << 31) 3798 #define ECR_IMONE (1 << 30) 3799 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 3800 #define OGW0 _MMIO(0x11608) 3801 #define OGW1 _MMIO(0x1160c) 3802 #define EG0 _MMIO(0x11610) 3803 #define EG1 _MMIO(0x11614) 3804 #define EG2 _MMIO(0x11618) 3805 #define EG3 _MMIO(0x1161c) 3806 #define EG4 _MMIO(0x11620) 3807 #define EG5 _MMIO(0x11624) 3808 #define EG6 _MMIO(0x11628) 3809 #define EG7 _MMIO(0x1162c) 3810 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 3811 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 3812 #define LCFUSE02 _MMIO(0x116c0) 3813 #define LCFUSE_HIV_MASK 0x000000ff 3814 #define CSIPLL0 _MMIO(0x12c10) 3815 #define DDRMPLL1 _MMIO(0X12c20) 3816 #define PEG_BAND_GAP_DATA _MMIO(0x14d68) 3817 3818 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 3819 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 3820 3821 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) 3822 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) 3823 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) 3824 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) 3825 #define BXT_RP_STATE_CAP _MMIO(0x138170) 3826 3827 /* 3828 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS 3829 * 8300) freezing up around GPU hangs. Looks as if even 3830 * scheduling/timer interrupts start misbehaving if the RPS 3831 * EI/thresholds are "bad", leading to a very sluggish or even 3832 * frozen machine. 3833 */ 3834 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) 3835 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) 3836 #define INTERVAL_0_833_US(us) (((us) * 6) / 5) 3837 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \ 3838 (IS_GEN9_LP(dev_priv) ? \ 3839 INTERVAL_0_833_US(us) : \ 3840 INTERVAL_1_33_US(us)) : \ 3841 INTERVAL_1_28_US(us)) 3842 3843 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) 3844 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) 3845 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) 3846 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \ 3847 (IS_GEN9_LP(dev_priv) ? \ 3848 INTERVAL_0_833_TO_US(interval) : \ 3849 INTERVAL_1_33_TO_US(interval)) : \ 3850 INTERVAL_1_28_TO_US(interval)) 3851 3852 /* 3853 * Logical Context regs 3854 */ 3855 #define CCID _MMIO(0x2180) 3856 #define CCID_EN BIT(0) 3857 #define CCID_EXTENDED_STATE_RESTORE BIT(2) 3858 #define CCID_EXTENDED_STATE_SAVE BIT(3) 3859 /* 3860 * Notes on SNB/IVB/VLV context size: 3861 * - Power context is saved elsewhere (LLC or stolen) 3862 * - Ring/execlist context is saved on SNB, not on IVB 3863 * - Extended context size already includes render context size 3864 * - We always need to follow the extended context size. 3865 * SNB BSpec has comments indicating that we should use the 3866 * render context size instead if execlists are disabled, but 3867 * based on empirical testing that's just nonsense. 3868 * - Pipelined/VF state is saved on SNB/IVB respectively 3869 * - GT1 size just indicates how much of render context 3870 * doesn't need saving on GT1 3871 */ 3872 #define CXT_SIZE _MMIO(0x21a0) 3873 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 3874 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 3875 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 3876 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 3877 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 3878 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 3879 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 3880 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 3881 #define GEN7_CXT_SIZE _MMIO(0x21a8) 3882 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 3883 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 3884 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 3885 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 3886 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 3887 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 3888 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 3889 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 3890 3891 enum { 3892 INTEL_ADVANCED_CONTEXT = 0, 3893 INTEL_LEGACY_32B_CONTEXT, 3894 INTEL_ADVANCED_AD_CONTEXT, 3895 INTEL_LEGACY_64B_CONTEXT 3896 }; 3897 3898 enum { 3899 FAULT_AND_HANG = 0, 3900 FAULT_AND_HALT, /* Debug only */ 3901 FAULT_AND_STREAM, 3902 FAULT_AND_CONTINUE /* Unsupported */ 3903 }; 3904 3905 #define GEN8_CTX_VALID (1 << 0) 3906 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1) 3907 #define GEN8_CTX_FORCE_RESTORE (1 << 2) 3908 #define GEN8_CTX_L3LLC_COHERENT (1 << 5) 3909 #define GEN8_CTX_PRIVILEGE (1 << 8) 3910 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 3911 3912 #define GEN8_CTX_ID_SHIFT 32 3913 #define GEN8_CTX_ID_WIDTH 21 3914 #define GEN11_SW_CTX_ID_SHIFT 37 3915 #define GEN11_SW_CTX_ID_WIDTH 11 3916 #define GEN11_ENGINE_CLASS_SHIFT 61 3917 #define GEN11_ENGINE_CLASS_WIDTH 3 3918 #define GEN11_ENGINE_INSTANCE_SHIFT 48 3919 #define GEN11_ENGINE_INSTANCE_WIDTH 6 3920 3921 #define CHV_CLK_CTL1 _MMIO(0x101100) 3922 #define VLV_CLK_CTL2 _MMIO(0x101104) 3923 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 3924 3925 /* 3926 * Overlay regs 3927 */ 3928 3929 #define OVADD _MMIO(0x30000) 3930 #define DOVSTA _MMIO(0x30008) 3931 #define OC_BUF (0x3 << 20) 3932 #define OGAMC5 _MMIO(0x30010) 3933 #define OGAMC4 _MMIO(0x30014) 3934 #define OGAMC3 _MMIO(0x30018) 3935 #define OGAMC2 _MMIO(0x3001c) 3936 #define OGAMC1 _MMIO(0x30020) 3937 #define OGAMC0 _MMIO(0x30024) 3938 3939 /* 3940 * GEN9 clock gating regs 3941 */ 3942 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) 3943 #define DARBF_GATING_DIS (1 << 27) 3944 #define PWM2_GATING_DIS (1 << 14) 3945 #define PWM1_GATING_DIS (1 << 13) 3946 3947 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C) 3948 #define BXT_GMBUS_GATING_DIS (1 << 14) 3949 3950 #define _CLKGATE_DIS_PSL_A 0x46520 3951 #define _CLKGATE_DIS_PSL_B 0x46524 3952 #define _CLKGATE_DIS_PSL_C 0x46528 3953 #define DUPS1_GATING_DIS (1 << 15) 3954 #define DUPS2_GATING_DIS (1 << 19) 3955 #define DUPS3_GATING_DIS (1 << 23) 3956 #define DPF_GATING_DIS (1 << 10) 3957 #define DPF_RAM_GATING_DIS (1 << 9) 3958 #define DPFR_GATING_DIS (1 << 8) 3959 3960 #define CLKGATE_DIS_PSL(pipe) \ 3961 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B) 3962 3963 /* 3964 * GEN10 clock gating regs 3965 */ 3966 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 3967 #define SARBUNIT_CLKGATE_DIS (1 << 5) 3968 #define RCCUNIT_CLKGATE_DIS (1 << 7) 3969 #define MSCUNIT_CLKGATE_DIS (1 << 10) 3970 3971 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524) 3972 #define GWUNIT_CLKGATE_DIS (1 << 16) 3973 3974 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) 3975 #define VFUNIT_CLKGATE_DIS (1 << 20) 3976 3977 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560) 3978 #define CGPSF_CLKGATE_DIS (1 << 3) 3979 3980 /* 3981 * Display engine regs 3982 */ 3983 3984 /* Pipe A CRC regs */ 3985 #define _PIPE_CRC_CTL_A 0x60050 3986 #define PIPE_CRC_ENABLE (1 << 31) 3987 /* ivb+ source selection */ 3988 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 3989 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 3990 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 3991 /* ilk+ source selection */ 3992 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 3993 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 3994 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 3995 /* embedded DP port on the north display block, reserved on ivb */ 3996 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 3997 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 3998 /* vlv source selection */ 3999 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 4000 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 4001 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 4002 /* with DP port the pipe source is invalid */ 4003 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 4004 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 4005 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 4006 /* gen3+ source selection */ 4007 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 4008 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 4009 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 4010 /* with DP/TV port the pipe source is invalid */ 4011 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 4012 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 4013 #define PIPE_CRC_SOURCE_TV_POST (5 << 28) 4014 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 4015 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 4016 /* gen2 doesn't have source selection bits */ 4017 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 4018 4019 #define _PIPE_CRC_RES_1_A_IVB 0x60064 4020 #define _PIPE_CRC_RES_2_A_IVB 0x60068 4021 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 4022 #define _PIPE_CRC_RES_4_A_IVB 0x60070 4023 #define _PIPE_CRC_RES_5_A_IVB 0x60074 4024 4025 #define _PIPE_CRC_RES_RED_A 0x60060 4026 #define _PIPE_CRC_RES_GREEN_A 0x60064 4027 #define _PIPE_CRC_RES_BLUE_A 0x60068 4028 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 4029 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 4030 4031 /* Pipe B CRC regs */ 4032 #define _PIPE_CRC_RES_1_B_IVB 0x61064 4033 #define _PIPE_CRC_RES_2_B_IVB 0x61068 4034 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 4035 #define _PIPE_CRC_RES_4_B_IVB 0x61070 4036 #define _PIPE_CRC_RES_5_B_IVB 0x61074 4037 4038 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) 4039 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) 4040 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) 4041 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) 4042 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) 4043 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) 4044 4045 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) 4046 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) 4047 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) 4048 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) 4049 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 4050 4051 /* Pipe A timing regs */ 4052 #define _HTOTAL_A 0x60000 4053 #define _HBLANK_A 0x60004 4054 #define _HSYNC_A 0x60008 4055 #define _VTOTAL_A 0x6000c 4056 #define _VBLANK_A 0x60010 4057 #define _VSYNC_A 0x60014 4058 #define _PIPEASRC 0x6001c 4059 #define _BCLRPAT_A 0x60020 4060 #define _VSYNCSHIFT_A 0x60028 4061 #define _PIPE_MULT_A 0x6002c 4062 4063 /* Pipe B timing regs */ 4064 #define _HTOTAL_B 0x61000 4065 #define _HBLANK_B 0x61004 4066 #define _HSYNC_B 0x61008 4067 #define _VTOTAL_B 0x6100c 4068 #define _VBLANK_B 0x61010 4069 #define _VSYNC_B 0x61014 4070 #define _PIPEBSRC 0x6101c 4071 #define _BCLRPAT_B 0x61020 4072 #define _VSYNCSHIFT_B 0x61028 4073 #define _PIPE_MULT_B 0x6102c 4074 4075 #define TRANSCODER_A_OFFSET 0x60000 4076 #define TRANSCODER_B_OFFSET 0x61000 4077 #define TRANSCODER_C_OFFSET 0x62000 4078 #define CHV_TRANSCODER_C_OFFSET 0x63000 4079 #define TRANSCODER_EDP_OFFSET 0x6f000 4080 4081 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \ 4082 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 4083 dev_priv->info.display_mmio_offset) 4084 4085 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) 4086 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) 4087 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) 4088 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) 4089 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) 4090 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) 4091 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) 4092 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) 4093 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) 4094 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) 4095 4096 /* VLV eDP PSR registers */ 4097 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) 4098 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) 4099 #define VLV_EDP_PSR_ENABLE (1 << 0) 4100 #define VLV_EDP_PSR_RESET (1 << 1) 4101 #define VLV_EDP_PSR_MODE_MASK (7 << 2) 4102 #define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3) 4103 #define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2) 4104 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7) 4105 #define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8) 4106 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9) 4107 #define VLV_EDP_PSR_DBL_FRAME (1 << 10) 4108 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16) 4109 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 4110 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB) 4111 4112 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) 4113 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) 4114 #define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30) 4115 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31) 4116 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30) 4117 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB) 4118 4119 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) 4120 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) 4121 #define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3) 4122 #define VLV_EDP_PSR_CURR_STATE_MASK 7 4123 #define VLV_EDP_PSR_DISABLED (0 << 0) 4124 #define VLV_EDP_PSR_INACTIVE (1 << 0) 4125 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0) 4126 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0) 4127 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0) 4128 #define VLV_EDP_PSR_EXIT (5 << 0) 4129 #define VLV_EDP_PSR_IN_TRANS (1 << 7) 4130 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB) 4131 4132 /* HSW+ eDP PSR registers */ 4133 #define HSW_EDP_PSR_BASE 0x64800 4134 #define BDW_EDP_PSR_BASE 0x6f800 4135 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0) 4136 #define EDP_PSR_ENABLE (1 << 31) 4137 #define BDW_PSR_SINGLE_FRAME (1 << 30) 4138 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */ 4139 #define EDP_PSR_LINK_STANDBY (1 << 27) 4140 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25) 4141 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25) 4142 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25) 4143 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25) 4144 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25) 4145 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 4146 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12) 4147 #define EDP_PSR_TP1_TP2_SEL (0 << 11) 4148 #define EDP_PSR_TP1_TP3_SEL (1 << 11) 4149 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */ 4150 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8) 4151 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8) 4152 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8) 4153 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8) 4154 #define EDP_PSR_TP1_TIME_500us (0 << 4) 4155 #define EDP_PSR_TP1_TIME_100us (1 << 4) 4156 #define EDP_PSR_TP1_TIME_2500us (2 << 4) 4157 #define EDP_PSR_TP1_TIME_0us (3 << 4) 4158 #define EDP_PSR_IDLE_FRAME_SHIFT 0 4159 4160 /* Bspec claims those aren't shifted but stay at 0x64800 */ 4161 #define EDP_PSR_IMR _MMIO(0x64834) 4162 #define EDP_PSR_IIR _MMIO(0x64838) 4163 #define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31)) 4164 #define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31)) 4165 #define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31)) 4166 4167 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10) 4168 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26) 4169 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 4170 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16) 4171 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11) 4172 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff) 4173 4174 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */ 4175 4176 #define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40) 4177 #define EDP_PSR_STATUS_STATE_MASK (7 << 29) 4178 #define EDP_PSR_STATUS_STATE_SHIFT 29 4179 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29) 4180 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29) 4181 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29) 4182 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29) 4183 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29) 4184 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29) 4185 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29) 4186 #define EDP_PSR_STATUS_LINK_MASK (3 << 26) 4187 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26) 4188 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26) 4189 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26) 4190 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 4191 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 4192 #define EDP_PSR_STATUS_COUNT_SHIFT 16 4193 #define EDP_PSR_STATUS_COUNT_MASK 0xf 4194 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15) 4195 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12) 4196 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9) 4197 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8) 4198 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4) 4199 #define EDP_PSR_STATUS_IDLE_MASK 0xf 4200 4201 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44) 4202 #define EDP_PSR_PERF_CNT_MASK 0xffffff 4203 4204 #define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */ 4205 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28) 4206 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27) 4207 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26) 4208 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25) 4209 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) 4210 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */ 4211 4212 #define EDP_PSR2_CTL _MMIO(0x6f900) 4213 #define EDP_PSR2_ENABLE (1 << 31) 4214 #define EDP_SU_TRACK_ENABLE (1 << 30) 4215 #define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */ 4216 #define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */ 4217 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20) 4218 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20) 4219 #define EDP_PSR2_TP2_TIME_500us (0 << 8) 4220 #define EDP_PSR2_TP2_TIME_100us (1 << 8) 4221 #define EDP_PSR2_TP2_TIME_2500us (2 << 8) 4222 #define EDP_PSR2_TP2_TIME_50us (3 << 8) 4223 #define EDP_PSR2_TP2_TIME_MASK (3 << 8) 4224 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 4225 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4) 4226 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4) 4227 #define EDP_PSR2_IDLE_FRAME_MASK 0xf 4228 #define EDP_PSR2_IDLE_FRAME_SHIFT 0 4229 4230 #define _PSR_EVENT_TRANS_A 0x60848 4231 #define _PSR_EVENT_TRANS_B 0x61848 4232 #define _PSR_EVENT_TRANS_C 0x62848 4233 #define _PSR_EVENT_TRANS_D 0x63848 4234 #define _PSR_EVENT_TRANS_EDP 0x6F848 4235 #define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A) 4236 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17) 4237 #define PSR_EVENT_PSR2_DISABLED (1 << 16) 4238 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15) 4239 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14) 4240 #define PSR_EVENT_GRAPHICS_RESET (1 << 12) 4241 #define PSR_EVENT_PCH_INTERRUPT (1 << 11) 4242 #define PSR_EVENT_MEMORY_UP (1 << 10) 4243 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9) 4244 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8) 4245 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6) 4246 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) 4247 #define PSR_EVENT_HDCP_ENABLE (1 << 4) 4248 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3) 4249 #define PSR_EVENT_VBI_ENABLE (1 << 2) 4250 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1) 4251 #define PSR_EVENT_PSR_DISABLE (1 << 0) 4252 4253 #define EDP_PSR2_STATUS _MMIO(0x6f940) 4254 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28) 4255 #define EDP_PSR2_STATUS_STATE_SHIFT 28 4256 4257 /* VGA port control */ 4258 #define ADPA _MMIO(0x61100) 4259 #define PCH_ADPA _MMIO(0xe1100) 4260 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) 4261 4262 #define ADPA_DAC_ENABLE (1 << 31) 4263 #define ADPA_DAC_DISABLE 0 4264 #define ADPA_PIPE_SEL_SHIFT 30 4265 #define ADPA_PIPE_SEL_MASK (1 << 30) 4266 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30) 4267 #define ADPA_PIPE_SEL_SHIFT_CPT 29 4268 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29) 4269 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4270 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 4271 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24) 4272 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24) 4273 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24) 4274 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24) 4275 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23) 4276 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22) 4277 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22) 4278 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21) 4279 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21) 4280 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20) 4281 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20) 4282 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18) 4283 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18) 4284 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18) 4285 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18) 4286 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17) 4287 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17) 4288 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16) 4289 #define ADPA_USE_VGA_HVPOLARITY (1 << 15) 4290 #define ADPA_SETS_HVPOLARITY 0 4291 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10) 4292 #define ADPA_VSYNC_CNTL_ENABLE 0 4293 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11) 4294 #define ADPA_HSYNC_CNTL_ENABLE 0 4295 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4) 4296 #define ADPA_VSYNC_ACTIVE_LOW 0 4297 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3) 4298 #define ADPA_HSYNC_ACTIVE_LOW 0 4299 #define ADPA_DPMS_MASK (~(3 << 10)) 4300 #define ADPA_DPMS_ON (0 << 10) 4301 #define ADPA_DPMS_SUSPEND (1 << 10) 4302 #define ADPA_DPMS_STANDBY (2 << 10) 4303 #define ADPA_DPMS_OFF (3 << 10) 4304 4305 4306 /* Hotplug control (945+ only) */ 4307 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110) 4308 #define PORTB_HOTPLUG_INT_EN (1 << 29) 4309 #define PORTC_HOTPLUG_INT_EN (1 << 28) 4310 #define PORTD_HOTPLUG_INT_EN (1 << 27) 4311 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 4312 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 4313 #define TV_HOTPLUG_INT_EN (1 << 18) 4314 #define CRT_HOTPLUG_INT_EN (1 << 9) 4315 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 4316 PORTC_HOTPLUG_INT_EN | \ 4317 PORTD_HOTPLUG_INT_EN | \ 4318 SDVOC_HOTPLUG_INT_EN | \ 4319 SDVOB_HOTPLUG_INT_EN | \ 4320 CRT_HOTPLUG_INT_EN) 4321 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 4322 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 4323 /* must use period 64 on GM45 according to docs */ 4324 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 4325 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 4326 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 4327 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 4328 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 4329 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 4330 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 4331 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 4332 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 4333 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 4334 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 4335 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 4336 4337 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114) 4338 /* 4339 * HDMI/DP bits are g4x+ 4340 * 4341 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 4342 * Please check the detailed lore in the commit message for for experimental 4343 * evidence. 4344 */ 4345 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ 4346 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) 4347 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) 4348 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) 4349 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ 4350 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 4351 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 4352 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 4353 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 4354 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 4355 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 4356 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 4357 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 4358 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 4359 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 4360 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 4361 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 4362 /* CRT/TV common between gen3+ */ 4363 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 4364 #define TV_HOTPLUG_INT_STATUS (1 << 10) 4365 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 4366 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 4367 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 4368 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 4369 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 4370 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 4371 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 4372 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 4373 4374 /* SDVO is different across gen3/4 */ 4375 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 4376 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 4377 /* 4378 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 4379 * since reality corrobates that they're the same as on gen3. But keep these 4380 * bits here (and the comment!) to help any other lost wanderers back onto the 4381 * right tracks. 4382 */ 4383 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 4384 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 4385 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 4386 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 4387 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 4388 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 4389 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 4390 PORTB_HOTPLUG_INT_STATUS | \ 4391 PORTC_HOTPLUG_INT_STATUS | \ 4392 PORTD_HOTPLUG_INT_STATUS) 4393 4394 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 4395 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 4396 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 4397 PORTB_HOTPLUG_INT_STATUS | \ 4398 PORTC_HOTPLUG_INT_STATUS | \ 4399 PORTD_HOTPLUG_INT_STATUS) 4400 4401 /* SDVO and HDMI port control. 4402 * The same register may be used for SDVO or HDMI */ 4403 #define _GEN3_SDVOB 0x61140 4404 #define _GEN3_SDVOC 0x61160 4405 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) 4406 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) 4407 #define GEN4_HDMIB GEN3_SDVOB 4408 #define GEN4_HDMIC GEN3_SDVOC 4409 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) 4410 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) 4411 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) 4412 #define PCH_SDVOB _MMIO(0xe1140) 4413 #define PCH_HDMIB PCH_SDVOB 4414 #define PCH_HDMIC _MMIO(0xe1150) 4415 #define PCH_HDMID _MMIO(0xe1160) 4416 4417 #define PORT_DFT_I9XX _MMIO(0x61150) 4418 #define DC_BALANCE_RESET (1 << 25) 4419 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154) 4420 #define DC_BALANCE_RESET_VLV (1 << 31) 4421 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 4422 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ 4423 #define PIPE_B_SCRAMBLE_RESET (1 << 1) 4424 #define PIPE_A_SCRAMBLE_RESET (1 << 0) 4425 4426 /* Gen 3 SDVO bits: */ 4427 #define SDVO_ENABLE (1 << 31) 4428 #define SDVO_PIPE_SEL_SHIFT 30 4429 #define SDVO_PIPE_SEL_MASK (1 << 30) 4430 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 4431 #define SDVO_STALL_SELECT (1 << 29) 4432 #define SDVO_INTERRUPT_ENABLE (1 << 26) 4433 /* 4434 * 915G/GM SDVO pixel multiplier. 4435 * Programmed value is multiplier - 1, up to 5x. 4436 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 4437 */ 4438 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 4439 #define SDVO_PORT_MULTIPLY_SHIFT 23 4440 #define SDVO_PHASE_SELECT_MASK (15 << 19) 4441 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 4442 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 4443 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 4444 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 4445 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 4446 #define SDVO_DETECTED (1 << 2) 4447 /* Bits to be preserved when writing */ 4448 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 4449 SDVO_INTERRUPT_ENABLE) 4450 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 4451 4452 /* Gen 4 SDVO/HDMI bits: */ 4453 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 4454 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 4455 #define SDVO_ENCODING_SDVO (0 << 10) 4456 #define SDVO_ENCODING_HDMI (2 << 10) 4457 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 4458 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 4459 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 4460 #define SDVO_AUDIO_ENABLE (1 << 6) 4461 /* VSYNC/HSYNC bits new with 965, default is to be set */ 4462 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 4463 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 4464 4465 /* Gen 5 (IBX) SDVO/HDMI bits: */ 4466 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 4467 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 4468 4469 /* Gen 6 (CPT) SDVO/HDMI bits: */ 4470 #define SDVO_PIPE_SEL_SHIFT_CPT 29 4471 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 4472 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4473 4474 /* CHV SDVO/HDMI bits: */ 4475 #define SDVO_PIPE_SEL_SHIFT_CHV 24 4476 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 4477 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 4478 4479 4480 /* DVO port control */ 4481 #define _DVOA 0x61120 4482 #define DVOA _MMIO(_DVOA) 4483 #define _DVOB 0x61140 4484 #define DVOB _MMIO(_DVOB) 4485 #define _DVOC 0x61160 4486 #define DVOC _MMIO(_DVOC) 4487 #define DVO_ENABLE (1 << 31) 4488 #define DVO_PIPE_SEL_SHIFT 30 4489 #define DVO_PIPE_SEL_MASK (1 << 30) 4490 #define DVO_PIPE_SEL(pipe) ((pipe) << 30) 4491 #define DVO_PIPE_STALL_UNUSED (0 << 28) 4492 #define DVO_PIPE_STALL (1 << 28) 4493 #define DVO_PIPE_STALL_TV (2 << 28) 4494 #define DVO_PIPE_STALL_MASK (3 << 28) 4495 #define DVO_USE_VGA_SYNC (1 << 15) 4496 #define DVO_DATA_ORDER_I740 (0 << 14) 4497 #define DVO_DATA_ORDER_FP (1 << 14) 4498 #define DVO_VSYNC_DISABLE (1 << 11) 4499 #define DVO_HSYNC_DISABLE (1 << 10) 4500 #define DVO_VSYNC_TRISTATE (1 << 9) 4501 #define DVO_HSYNC_TRISTATE (1 << 8) 4502 #define DVO_BORDER_ENABLE (1 << 7) 4503 #define DVO_DATA_ORDER_GBRG (1 << 6) 4504 #define DVO_DATA_ORDER_RGGB (0 << 6) 4505 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 4506 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 4507 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 4508 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 4509 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 4510 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 4511 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 4512 #define DVO_PRESERVE_MASK (0x7 << 24) 4513 #define DVOA_SRCDIM _MMIO(0x61124) 4514 #define DVOB_SRCDIM _MMIO(0x61144) 4515 #define DVOC_SRCDIM _MMIO(0x61164) 4516 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 4517 #define DVO_SRCDIM_VERTICAL_SHIFT 0 4518 4519 /* LVDS port control */ 4520 #define LVDS _MMIO(0x61180) 4521 /* 4522 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 4523 * the DPLL semantics change when the LVDS is assigned to that pipe. 4524 */ 4525 #define LVDS_PORT_EN (1 << 31) 4526 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 4527 #define LVDS_PIPE_SEL_SHIFT 30 4528 #define LVDS_PIPE_SEL_MASK (1 << 30) 4529 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30) 4530 #define LVDS_PIPE_SEL_SHIFT_CPT 29 4531 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29) 4532 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4533 /* LVDS dithering flag on 965/g4x platform */ 4534 #define LVDS_ENABLE_DITHER (1 << 25) 4535 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 4536 #define LVDS_VSYNC_POLARITY (1 << 21) 4537 #define LVDS_HSYNC_POLARITY (1 << 20) 4538 4539 /* Enable border for unscaled (or aspect-scaled) display */ 4540 #define LVDS_BORDER_ENABLE (1 << 15) 4541 /* 4542 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 4543 * pixel. 4544 */ 4545 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 4546 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 4547 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 4548 /* 4549 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 4550 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 4551 * on. 4552 */ 4553 #define LVDS_A3_POWER_MASK (3 << 6) 4554 #define LVDS_A3_POWER_DOWN (0 << 6) 4555 #define LVDS_A3_POWER_UP (3 << 6) 4556 /* 4557 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 4558 * is set. 4559 */ 4560 #define LVDS_CLKB_POWER_MASK (3 << 4) 4561 #define LVDS_CLKB_POWER_DOWN (0 << 4) 4562 #define LVDS_CLKB_POWER_UP (3 << 4) 4563 /* 4564 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 4565 * setting for whether we are in dual-channel mode. The B3 pair will 4566 * additionally only be powered up when LVDS_A3_POWER_UP is set. 4567 */ 4568 #define LVDS_B0B3_POWER_MASK (3 << 2) 4569 #define LVDS_B0B3_POWER_DOWN (0 << 2) 4570 #define LVDS_B0B3_POWER_UP (3 << 2) 4571 4572 /* Video Data Island Packet control */ 4573 #define VIDEO_DIP_DATA _MMIO(0x61178) 4574 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 4575 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 4576 * of the infoframe structure specified by CEA-861. */ 4577 #define VIDEO_DIP_DATA_SIZE 32 4578 #define VIDEO_DIP_VSC_DATA_SIZE 36 4579 #define VIDEO_DIP_CTL _MMIO(0x61170) 4580 /* Pre HSW: */ 4581 #define VIDEO_DIP_ENABLE (1 << 31) 4582 #define VIDEO_DIP_PORT(port) ((port) << 29) 4583 #define VIDEO_DIP_PORT_MASK (3 << 29) 4584 #define VIDEO_DIP_ENABLE_GCP (1 << 25) 4585 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 4586 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 4587 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 4588 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 4589 #define VIDEO_DIP_SELECT_AVI (0 << 19) 4590 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 4591 #define VIDEO_DIP_SELECT_SPD (3 << 19) 4592 #define VIDEO_DIP_SELECT_MASK (3 << 19) 4593 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 4594 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 4595 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 4596 #define VIDEO_DIP_FREQ_MASK (3 << 16) 4597 /* HSW and later: */ 4598 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 4599 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 4600 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 4601 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 4602 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 4603 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 4604 4605 #define DRM_DIP_ENABLE (1 << 28) 4606 #define PSR_VSC_BIT_7_SET (1 << 27) 4607 #define VSC_SELECT_MASK (0x3 << 26) 4608 #define VSC_SELECT_SHIFT 26 4609 #define VSC_DIP_HW_HEA_DATA (0 << 26) 4610 #define VSC_DIP_HW_HEA_SW_DATA (1 << 26) 4611 #define VSC_DIP_HW_DATA_SW_HEA (2 << 26) 4612 #define VSC_DIP_SW_HEA_DATA (3 << 26) 4613 #define VDIP_ENABLE_PPS (1 << 24) 4614 4615 /* Panel power sequencing */ 4616 #define PPS_BASE 0x61200 4617 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 4618 #define PCH_PPS_BASE 0xC7200 4619 4620 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ 4621 PPS_BASE + (reg) + \ 4622 (pps_idx) * 0x100) 4623 4624 #define _PP_STATUS 0x61200 4625 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 4626 #define PP_ON (1 << 31) 4627 /* 4628 * Indicates that all dependencies of the panel are on: 4629 * 4630 * - PLL enabled 4631 * - pipe enabled 4632 * - LVDS/DVOB/DVOC on 4633 */ 4634 #define PP_READY (1 << 30) 4635 #define PP_SEQUENCE_NONE (0 << 28) 4636 #define PP_SEQUENCE_POWER_UP (1 << 28) 4637 #define PP_SEQUENCE_POWER_DOWN (2 << 28) 4638 #define PP_SEQUENCE_MASK (3 << 28) 4639 #define PP_SEQUENCE_SHIFT 28 4640 #define PP_CYCLE_DELAY_ACTIVE (1 << 27) 4641 #define PP_SEQUENCE_STATE_MASK 0x0000000f 4642 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 4643 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 4644 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 4645 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 4646 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 4647 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 4648 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 4649 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 4650 #define PP_SEQUENCE_STATE_RESET (0xf << 0) 4651 4652 #define _PP_CONTROL 0x61204 4653 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 4654 #define PANEL_UNLOCK_REGS (0xabcd << 16) 4655 #define PANEL_UNLOCK_MASK (0xffff << 16) 4656 #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0 4657 #define BXT_POWER_CYCLE_DELAY_SHIFT 4 4658 #define EDP_FORCE_VDD (1 << 3) 4659 #define EDP_BLC_ENABLE (1 << 2) 4660 #define PANEL_POWER_RESET (1 << 1) 4661 #define PANEL_POWER_OFF (0 << 0) 4662 #define PANEL_POWER_ON (1 << 0) 4663 4664 #define _PP_ON_DELAYS 0x61208 4665 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 4666 #define PANEL_PORT_SELECT_SHIFT 30 4667 #define PANEL_PORT_SELECT_MASK (3 << 30) 4668 #define PANEL_PORT_SELECT_LVDS (0 << 30) 4669 #define PANEL_PORT_SELECT_DPA (1 << 30) 4670 #define PANEL_PORT_SELECT_DPC (2 << 30) 4671 #define PANEL_PORT_SELECT_DPD (3 << 30) 4672 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 4673 #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000 4674 #define PANEL_POWER_UP_DELAY_SHIFT 16 4675 #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff 4676 #define PANEL_LIGHT_ON_DELAY_SHIFT 0 4677 4678 #define _PP_OFF_DELAYS 0x6120C 4679 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 4680 #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000 4681 #define PANEL_POWER_DOWN_DELAY_SHIFT 16 4682 #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff 4683 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 4684 4685 #define _PP_DIVISOR 0x61210 4686 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 4687 #define PP_REFERENCE_DIVIDER_MASK 0xffffff00 4688 #define PP_REFERENCE_DIVIDER_SHIFT 8 4689 #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f 4690 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 4691 4692 /* Panel fitting */ 4693 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230) 4694 #define PFIT_ENABLE (1 << 31) 4695 #define PFIT_PIPE_MASK (3 << 29) 4696 #define PFIT_PIPE_SHIFT 29 4697 #define VERT_INTERP_DISABLE (0 << 10) 4698 #define VERT_INTERP_BILINEAR (1 << 10) 4699 #define VERT_INTERP_MASK (3 << 10) 4700 #define VERT_AUTO_SCALE (1 << 9) 4701 #define HORIZ_INTERP_DISABLE (0 << 6) 4702 #define HORIZ_INTERP_BILINEAR (1 << 6) 4703 #define HORIZ_INTERP_MASK (3 << 6) 4704 #define HORIZ_AUTO_SCALE (1 << 5) 4705 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 4706 #define PFIT_FILTER_FUZZY (0 << 24) 4707 #define PFIT_SCALING_AUTO (0 << 26) 4708 #define PFIT_SCALING_PROGRAMMED (1 << 26) 4709 #define PFIT_SCALING_PILLAR (2 << 26) 4710 #define PFIT_SCALING_LETTER (3 << 26) 4711 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234) 4712 /* Pre-965 */ 4713 #define PFIT_VERT_SCALE_SHIFT 20 4714 #define PFIT_VERT_SCALE_MASK 0xfff00000 4715 #define PFIT_HORIZ_SCALE_SHIFT 4 4716 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 4717 /* 965+ */ 4718 #define PFIT_VERT_SCALE_SHIFT_965 16 4719 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 4720 #define PFIT_HORIZ_SCALE_SHIFT_965 0 4721 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 4722 4723 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238) 4724 4725 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 4726 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 4727 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 4728 _VLV_BLC_PWM_CTL2_B) 4729 4730 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 4731 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 4732 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 4733 _VLV_BLC_PWM_CTL_B) 4734 4735 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 4736 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 4737 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 4738 _VLV_BLC_HIST_CTL_B) 4739 4740 /* Backlight control */ 4741 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 4742 #define BLM_PWM_ENABLE (1 << 31) 4743 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 4744 #define BLM_PIPE_SELECT (1 << 29) 4745 #define BLM_PIPE_SELECT_IVB (3 << 29) 4746 #define BLM_PIPE_A (0 << 29) 4747 #define BLM_PIPE_B (1 << 29) 4748 #define BLM_PIPE_C (2 << 29) /* ivb + */ 4749 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 4750 #define BLM_TRANSCODER_B BLM_PIPE_B 4751 #define BLM_TRANSCODER_C BLM_PIPE_C 4752 #define BLM_TRANSCODER_EDP (3 << 29) 4753 #define BLM_PIPE(pipe) ((pipe) << 29) 4754 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 4755 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 4756 #define BLM_PHASE_IN_ENABLE (1 << 25) 4757 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 4758 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 4759 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 4760 #define BLM_PHASE_IN_COUNT_SHIFT (8) 4761 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 4762 #define BLM_PHASE_IN_INCR_SHIFT (0) 4763 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 4764 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254) 4765 /* 4766 * This is the most significant 15 bits of the number of backlight cycles in a 4767 * complete cycle of the modulated backlight control. 4768 * 4769 * The actual value is this field multiplied by two. 4770 */ 4771 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 4772 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 4773 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 4774 /* 4775 * This is the number of cycles out of the backlight modulation cycle for which 4776 * the backlight is on. 4777 * 4778 * This field must be no greater than the number of cycles in the complete 4779 * backlight modulation cycle. 4780 */ 4781 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 4782 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 4783 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 4784 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 4785 4786 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260) 4787 #define BLM_HISTOGRAM_ENABLE (1 << 31) 4788 4789 /* New registers for PCH-split platforms. Safe where new bits show up, the 4790 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 4791 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) 4792 #define BLC_PWM_CPU_CTL _MMIO(0x48254) 4793 4794 #define HSW_BLC_PWM2_CTL _MMIO(0x48350) 4795 4796 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 4797 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 4798 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) 4799 #define BLM_PCH_PWM_ENABLE (1 << 31) 4800 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 4801 #define BLM_PCH_POLARITY (1 << 29) 4802 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) 4803 4804 #define UTIL_PIN_CTL _MMIO(0x48400) 4805 #define UTIL_PIN_ENABLE (1 << 31) 4806 4807 #define UTIL_PIN_PIPE(x) ((x) << 29) 4808 #define UTIL_PIN_PIPE_MASK (3 << 29) 4809 #define UTIL_PIN_MODE_PWM (1 << 24) 4810 #define UTIL_PIN_MODE_MASK (0xf << 24) 4811 #define UTIL_PIN_POLARITY (1 << 22) 4812 4813 /* BXT backlight register definition. */ 4814 #define _BXT_BLC_PWM_CTL1 0xC8250 4815 #define BXT_BLC_PWM_ENABLE (1 << 31) 4816 #define BXT_BLC_PWM_POLARITY (1 << 29) 4817 #define _BXT_BLC_PWM_FREQ1 0xC8254 4818 #define _BXT_BLC_PWM_DUTY1 0xC8258 4819 4820 #define _BXT_BLC_PWM_CTL2 0xC8350 4821 #define _BXT_BLC_PWM_FREQ2 0xC8354 4822 #define _BXT_BLC_PWM_DUTY2 0xC8358 4823 4824 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ 4825 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) 4826 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ 4827 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) 4828 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ 4829 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) 4830 4831 #define PCH_GTC_CTL _MMIO(0xe7000) 4832 #define PCH_GTC_ENABLE (1 << 31) 4833 4834 /* TV port control */ 4835 #define TV_CTL _MMIO(0x68000) 4836 /* Enables the TV encoder */ 4837 # define TV_ENC_ENABLE (1 << 31) 4838 /* Sources the TV encoder input from pipe B instead of A. */ 4839 # define TV_ENC_PIPE_SEL_SHIFT 30 4840 # define TV_ENC_PIPE_SEL_MASK (1 << 30) 4841 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30) 4842 /* Outputs composite video (DAC A only) */ 4843 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 4844 /* Outputs SVideo video (DAC B/C) */ 4845 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 4846 /* Outputs Component video (DAC A/B/C) */ 4847 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 4848 /* Outputs Composite and SVideo (DAC A/B/C) */ 4849 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 4850 # define TV_TRILEVEL_SYNC (1 << 21) 4851 /* Enables slow sync generation (945GM only) */ 4852 # define TV_SLOW_SYNC (1 << 20) 4853 /* Selects 4x oversampling for 480i and 576p */ 4854 # define TV_OVERSAMPLE_4X (0 << 18) 4855 /* Selects 2x oversampling for 720p and 1080i */ 4856 # define TV_OVERSAMPLE_2X (1 << 18) 4857 /* Selects no oversampling for 1080p */ 4858 # define TV_OVERSAMPLE_NONE (2 << 18) 4859 /* Selects 8x oversampling */ 4860 # define TV_OVERSAMPLE_8X (3 << 18) 4861 /* Selects progressive mode rather than interlaced */ 4862 # define TV_PROGRESSIVE (1 << 17) 4863 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 4864 # define TV_PAL_BURST (1 << 16) 4865 /* Field for setting delay of Y compared to C */ 4866 # define TV_YC_SKEW_MASK (7 << 12) 4867 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 4868 # define TV_ENC_SDP_FIX (1 << 11) 4869 /* 4870 * Enables a fix for the 915GM only. 4871 * 4872 * Not sure what it does. 4873 */ 4874 # define TV_ENC_C0_FIX (1 << 10) 4875 /* Bits that must be preserved by software */ 4876 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 4877 # define TV_FUSE_STATE_MASK (3 << 4) 4878 /* Read-only state that reports all features enabled */ 4879 # define TV_FUSE_STATE_ENABLED (0 << 4) 4880 /* Read-only state that reports that Macrovision is disabled in hardware*/ 4881 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 4882 /* Read-only state that reports that TV-out is disabled in hardware. */ 4883 # define TV_FUSE_STATE_DISABLED (2 << 4) 4884 /* Normal operation */ 4885 # define TV_TEST_MODE_NORMAL (0 << 0) 4886 /* Encoder test pattern 1 - combo pattern */ 4887 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 4888 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 4889 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 4890 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 4891 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 4892 /* Encoder test pattern 4 - random noise */ 4893 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 4894 /* Encoder test pattern 5 - linear color ramps */ 4895 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 4896 /* 4897 * This test mode forces the DACs to 50% of full output. 4898 * 4899 * This is used for load detection in combination with TVDAC_SENSE_MASK 4900 */ 4901 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 4902 # define TV_TEST_MODE_MASK (7 << 0) 4903 4904 #define TV_DAC _MMIO(0x68004) 4905 # define TV_DAC_SAVE 0x00ffff00 4906 /* 4907 * Reports that DAC state change logic has reported change (RO). 4908 * 4909 * This gets cleared when TV_DAC_STATE_EN is cleared 4910 */ 4911 # define TVDAC_STATE_CHG (1 << 31) 4912 # define TVDAC_SENSE_MASK (7 << 28) 4913 /* Reports that DAC A voltage is above the detect threshold */ 4914 # define TVDAC_A_SENSE (1 << 30) 4915 /* Reports that DAC B voltage is above the detect threshold */ 4916 # define TVDAC_B_SENSE (1 << 29) 4917 /* Reports that DAC C voltage is above the detect threshold */ 4918 # define TVDAC_C_SENSE (1 << 28) 4919 /* 4920 * Enables DAC state detection logic, for load-based TV detection. 4921 * 4922 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 4923 * to off, for load detection to work. 4924 */ 4925 # define TVDAC_STATE_CHG_EN (1 << 27) 4926 /* Sets the DAC A sense value to high */ 4927 # define TVDAC_A_SENSE_CTL (1 << 26) 4928 /* Sets the DAC B sense value to high */ 4929 # define TVDAC_B_SENSE_CTL (1 << 25) 4930 /* Sets the DAC C sense value to high */ 4931 # define TVDAC_C_SENSE_CTL (1 << 24) 4932 /* Overrides the ENC_ENABLE and DAC voltage levels */ 4933 # define DAC_CTL_OVERRIDE (1 << 7) 4934 /* Sets the slew rate. Must be preserved in software */ 4935 # define ENC_TVDAC_SLEW_FAST (1 << 6) 4936 # define DAC_A_1_3_V (0 << 4) 4937 # define DAC_A_1_1_V (1 << 4) 4938 # define DAC_A_0_7_V (2 << 4) 4939 # define DAC_A_MASK (3 << 4) 4940 # define DAC_B_1_3_V (0 << 2) 4941 # define DAC_B_1_1_V (1 << 2) 4942 # define DAC_B_0_7_V (2 << 2) 4943 # define DAC_B_MASK (3 << 2) 4944 # define DAC_C_1_3_V (0 << 0) 4945 # define DAC_C_1_1_V (1 << 0) 4946 # define DAC_C_0_7_V (2 << 0) 4947 # define DAC_C_MASK (3 << 0) 4948 4949 /* 4950 * CSC coefficients are stored in a floating point format with 9 bits of 4951 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 4952 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 4953 * -1 (0x3) being the only legal negative value. 4954 */ 4955 #define TV_CSC_Y _MMIO(0x68010) 4956 # define TV_RY_MASK 0x07ff0000 4957 # define TV_RY_SHIFT 16 4958 # define TV_GY_MASK 0x00000fff 4959 # define TV_GY_SHIFT 0 4960 4961 #define TV_CSC_Y2 _MMIO(0x68014) 4962 # define TV_BY_MASK 0x07ff0000 4963 # define TV_BY_SHIFT 16 4964 /* 4965 * Y attenuation for component video. 4966 * 4967 * Stored in 1.9 fixed point. 4968 */ 4969 # define TV_AY_MASK 0x000003ff 4970 # define TV_AY_SHIFT 0 4971 4972 #define TV_CSC_U _MMIO(0x68018) 4973 # define TV_RU_MASK 0x07ff0000 4974 # define TV_RU_SHIFT 16 4975 # define TV_GU_MASK 0x000007ff 4976 # define TV_GU_SHIFT 0 4977 4978 #define TV_CSC_U2 _MMIO(0x6801c) 4979 # define TV_BU_MASK 0x07ff0000 4980 # define TV_BU_SHIFT 16 4981 /* 4982 * U attenuation for component video. 4983 * 4984 * Stored in 1.9 fixed point. 4985 */ 4986 # define TV_AU_MASK 0x000003ff 4987 # define TV_AU_SHIFT 0 4988 4989 #define TV_CSC_V _MMIO(0x68020) 4990 # define TV_RV_MASK 0x0fff0000 4991 # define TV_RV_SHIFT 16 4992 # define TV_GV_MASK 0x000007ff 4993 # define TV_GV_SHIFT 0 4994 4995 #define TV_CSC_V2 _MMIO(0x68024) 4996 # define TV_BV_MASK 0x07ff0000 4997 # define TV_BV_SHIFT 16 4998 /* 4999 * V attenuation for component video. 5000 * 5001 * Stored in 1.9 fixed point. 5002 */ 5003 # define TV_AV_MASK 0x000007ff 5004 # define TV_AV_SHIFT 0 5005 5006 #define TV_CLR_KNOBS _MMIO(0x68028) 5007 /* 2s-complement brightness adjustment */ 5008 # define TV_BRIGHTNESS_MASK 0xff000000 5009 # define TV_BRIGHTNESS_SHIFT 24 5010 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 5011 # define TV_CONTRAST_MASK 0x00ff0000 5012 # define TV_CONTRAST_SHIFT 16 5013 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 5014 # define TV_SATURATION_MASK 0x0000ff00 5015 # define TV_SATURATION_SHIFT 8 5016 /* Hue adjustment, as an integer phase angle in degrees */ 5017 # define TV_HUE_MASK 0x000000ff 5018 # define TV_HUE_SHIFT 0 5019 5020 #define TV_CLR_LEVEL _MMIO(0x6802c) 5021 /* Controls the DAC level for black */ 5022 # define TV_BLACK_LEVEL_MASK 0x01ff0000 5023 # define TV_BLACK_LEVEL_SHIFT 16 5024 /* Controls the DAC level for blanking */ 5025 # define TV_BLANK_LEVEL_MASK 0x000001ff 5026 # define TV_BLANK_LEVEL_SHIFT 0 5027 5028 #define TV_H_CTL_1 _MMIO(0x68030) 5029 /* Number of pixels in the hsync. */ 5030 # define TV_HSYNC_END_MASK 0x1fff0000 5031 # define TV_HSYNC_END_SHIFT 16 5032 /* Total number of pixels minus one in the line (display and blanking). */ 5033 # define TV_HTOTAL_MASK 0x00001fff 5034 # define TV_HTOTAL_SHIFT 0 5035 5036 #define TV_H_CTL_2 _MMIO(0x68034) 5037 /* Enables the colorburst (needed for non-component color) */ 5038 # define TV_BURST_ENA (1 << 31) 5039 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 5040 # define TV_HBURST_START_SHIFT 16 5041 # define TV_HBURST_START_MASK 0x1fff0000 5042 /* Length of the colorburst */ 5043 # define TV_HBURST_LEN_SHIFT 0 5044 # define TV_HBURST_LEN_MASK 0x0001fff 5045 5046 #define TV_H_CTL_3 _MMIO(0x68038) 5047 /* End of hblank, measured in pixels minus one from start of hsync */ 5048 # define TV_HBLANK_END_SHIFT 16 5049 # define TV_HBLANK_END_MASK 0x1fff0000 5050 /* Start of hblank, measured in pixels minus one from start of hsync */ 5051 # define TV_HBLANK_START_SHIFT 0 5052 # define TV_HBLANK_START_MASK 0x0001fff 5053 5054 #define TV_V_CTL_1 _MMIO(0x6803c) 5055 /* XXX */ 5056 # define TV_NBR_END_SHIFT 16 5057 # define TV_NBR_END_MASK 0x07ff0000 5058 /* XXX */ 5059 # define TV_VI_END_F1_SHIFT 8 5060 # define TV_VI_END_F1_MASK 0x00003f00 5061 /* XXX */ 5062 # define TV_VI_END_F2_SHIFT 0 5063 # define TV_VI_END_F2_MASK 0x0000003f 5064 5065 #define TV_V_CTL_2 _MMIO(0x68040) 5066 /* Length of vsync, in half lines */ 5067 # define TV_VSYNC_LEN_MASK 0x07ff0000 5068 # define TV_VSYNC_LEN_SHIFT 16 5069 /* Offset of the start of vsync in field 1, measured in one less than the 5070 * number of half lines. 5071 */ 5072 # define TV_VSYNC_START_F1_MASK 0x00007f00 5073 # define TV_VSYNC_START_F1_SHIFT 8 5074 /* 5075 * Offset of the start of vsync in field 2, measured in one less than the 5076 * number of half lines. 5077 */ 5078 # define TV_VSYNC_START_F2_MASK 0x0000007f 5079 # define TV_VSYNC_START_F2_SHIFT 0 5080 5081 #define TV_V_CTL_3 _MMIO(0x68044) 5082 /* Enables generation of the equalization signal */ 5083 # define TV_EQUAL_ENA (1 << 31) 5084 /* Length of vsync, in half lines */ 5085 # define TV_VEQ_LEN_MASK 0x007f0000 5086 # define TV_VEQ_LEN_SHIFT 16 5087 /* Offset of the start of equalization in field 1, measured in one less than 5088 * the number of half lines. 5089 */ 5090 # define TV_VEQ_START_F1_MASK 0x0007f00 5091 # define TV_VEQ_START_F1_SHIFT 8 5092 /* 5093 * Offset of the start of equalization in field 2, measured in one less than 5094 * the number of half lines. 5095 */ 5096 # define TV_VEQ_START_F2_MASK 0x000007f 5097 # define TV_VEQ_START_F2_SHIFT 0 5098 5099 #define TV_V_CTL_4 _MMIO(0x68048) 5100 /* 5101 * Offset to start of vertical colorburst, measured in one less than the 5102 * number of lines from vertical start. 5103 */ 5104 # define TV_VBURST_START_F1_MASK 0x003f0000 5105 # define TV_VBURST_START_F1_SHIFT 16 5106 /* 5107 * Offset to the end of vertical colorburst, measured in one less than the 5108 * number of lines from the start of NBR. 5109 */ 5110 # define TV_VBURST_END_F1_MASK 0x000000ff 5111 # define TV_VBURST_END_F1_SHIFT 0 5112 5113 #define TV_V_CTL_5 _MMIO(0x6804c) 5114 /* 5115 * Offset to start of vertical colorburst, measured in one less than the 5116 * number of lines from vertical start. 5117 */ 5118 # define TV_VBURST_START_F2_MASK 0x003f0000 5119 # define TV_VBURST_START_F2_SHIFT 16 5120 /* 5121 * Offset to the end of vertical colorburst, measured in one less than the 5122 * number of lines from the start of NBR. 5123 */ 5124 # define TV_VBURST_END_F2_MASK 0x000000ff 5125 # define TV_VBURST_END_F2_SHIFT 0 5126 5127 #define TV_V_CTL_6 _MMIO(0x68050) 5128 /* 5129 * Offset to start of vertical colorburst, measured in one less than the 5130 * number of lines from vertical start. 5131 */ 5132 # define TV_VBURST_START_F3_MASK 0x003f0000 5133 # define TV_VBURST_START_F3_SHIFT 16 5134 /* 5135 * Offset to the end of vertical colorburst, measured in one less than the 5136 * number of lines from the start of NBR. 5137 */ 5138 # define TV_VBURST_END_F3_MASK 0x000000ff 5139 # define TV_VBURST_END_F3_SHIFT 0 5140 5141 #define TV_V_CTL_7 _MMIO(0x68054) 5142 /* 5143 * Offset to start of vertical colorburst, measured in one less than the 5144 * number of lines from vertical start. 5145 */ 5146 # define TV_VBURST_START_F4_MASK 0x003f0000 5147 # define TV_VBURST_START_F4_SHIFT 16 5148 /* 5149 * Offset to the end of vertical colorburst, measured in one less than the 5150 * number of lines from the start of NBR. 5151 */ 5152 # define TV_VBURST_END_F4_MASK 0x000000ff 5153 # define TV_VBURST_END_F4_SHIFT 0 5154 5155 #define TV_SC_CTL_1 _MMIO(0x68060) 5156 /* Turns on the first subcarrier phase generation DDA */ 5157 # define TV_SC_DDA1_EN (1 << 31) 5158 /* Turns on the first subcarrier phase generation DDA */ 5159 # define TV_SC_DDA2_EN (1 << 30) 5160 /* Turns on the first subcarrier phase generation DDA */ 5161 # define TV_SC_DDA3_EN (1 << 29) 5162 /* Sets the subcarrier DDA to reset frequency every other field */ 5163 # define TV_SC_RESET_EVERY_2 (0 << 24) 5164 /* Sets the subcarrier DDA to reset frequency every fourth field */ 5165 # define TV_SC_RESET_EVERY_4 (1 << 24) 5166 /* Sets the subcarrier DDA to reset frequency every eighth field */ 5167 # define TV_SC_RESET_EVERY_8 (2 << 24) 5168 /* Sets the subcarrier DDA to never reset the frequency */ 5169 # define TV_SC_RESET_NEVER (3 << 24) 5170 /* Sets the peak amplitude of the colorburst.*/ 5171 # define TV_BURST_LEVEL_MASK 0x00ff0000 5172 # define TV_BURST_LEVEL_SHIFT 16 5173 /* Sets the increment of the first subcarrier phase generation DDA */ 5174 # define TV_SCDDA1_INC_MASK 0x00000fff 5175 # define TV_SCDDA1_INC_SHIFT 0 5176 5177 #define TV_SC_CTL_2 _MMIO(0x68064) 5178 /* Sets the rollover for the second subcarrier phase generation DDA */ 5179 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 5180 # define TV_SCDDA2_SIZE_SHIFT 16 5181 /* Sets the increent of the second subcarrier phase generation DDA */ 5182 # define TV_SCDDA2_INC_MASK 0x00007fff 5183 # define TV_SCDDA2_INC_SHIFT 0 5184 5185 #define TV_SC_CTL_3 _MMIO(0x68068) 5186 /* Sets the rollover for the third subcarrier phase generation DDA */ 5187 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 5188 # define TV_SCDDA3_SIZE_SHIFT 16 5189 /* Sets the increent of the third subcarrier phase generation DDA */ 5190 # define TV_SCDDA3_INC_MASK 0x00007fff 5191 # define TV_SCDDA3_INC_SHIFT 0 5192 5193 #define TV_WIN_POS _MMIO(0x68070) 5194 /* X coordinate of the display from the start of horizontal active */ 5195 # define TV_XPOS_MASK 0x1fff0000 5196 # define TV_XPOS_SHIFT 16 5197 /* Y coordinate of the display from the start of vertical active (NBR) */ 5198 # define TV_YPOS_MASK 0x00000fff 5199 # define TV_YPOS_SHIFT 0 5200 5201 #define TV_WIN_SIZE _MMIO(0x68074) 5202 /* Horizontal size of the display window, measured in pixels*/ 5203 # define TV_XSIZE_MASK 0x1fff0000 5204 # define TV_XSIZE_SHIFT 16 5205 /* 5206 * Vertical size of the display window, measured in pixels. 5207 * 5208 * Must be even for interlaced modes. 5209 */ 5210 # define TV_YSIZE_MASK 0x00000fff 5211 # define TV_YSIZE_SHIFT 0 5212 5213 #define TV_FILTER_CTL_1 _MMIO(0x68080) 5214 /* 5215 * Enables automatic scaling calculation. 5216 * 5217 * If set, the rest of the registers are ignored, and the calculated values can 5218 * be read back from the register. 5219 */ 5220 # define TV_AUTO_SCALE (1 << 31) 5221 /* 5222 * Disables the vertical filter. 5223 * 5224 * This is required on modes more than 1024 pixels wide */ 5225 # define TV_V_FILTER_BYPASS (1 << 29) 5226 /* Enables adaptive vertical filtering */ 5227 # define TV_VADAPT (1 << 28) 5228 # define TV_VADAPT_MODE_MASK (3 << 26) 5229 /* Selects the least adaptive vertical filtering mode */ 5230 # define TV_VADAPT_MODE_LEAST (0 << 26) 5231 /* Selects the moderately adaptive vertical filtering mode */ 5232 # define TV_VADAPT_MODE_MODERATE (1 << 26) 5233 /* Selects the most adaptive vertical filtering mode */ 5234 # define TV_VADAPT_MODE_MOST (3 << 26) 5235 /* 5236 * Sets the horizontal scaling factor. 5237 * 5238 * This should be the fractional part of the horizontal scaling factor divided 5239 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 5240 * 5241 * (src width - 1) / ((oversample * dest width) - 1) 5242 */ 5243 # define TV_HSCALE_FRAC_MASK 0x00003fff 5244 # define TV_HSCALE_FRAC_SHIFT 0 5245 5246 #define TV_FILTER_CTL_2 _MMIO(0x68084) 5247 /* 5248 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5249 * 5250 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 5251 */ 5252 # define TV_VSCALE_INT_MASK 0x00038000 5253 # define TV_VSCALE_INT_SHIFT 15 5254 /* 5255 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5256 * 5257 * \sa TV_VSCALE_INT_MASK 5258 */ 5259 # define TV_VSCALE_FRAC_MASK 0x00007fff 5260 # define TV_VSCALE_FRAC_SHIFT 0 5261 5262 #define TV_FILTER_CTL_3 _MMIO(0x68088) 5263 /* 5264 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5265 * 5266 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 5267 * 5268 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5269 */ 5270 # define TV_VSCALE_IP_INT_MASK 0x00038000 5271 # define TV_VSCALE_IP_INT_SHIFT 15 5272 /* 5273 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5274 * 5275 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5276 * 5277 * \sa TV_VSCALE_IP_INT_MASK 5278 */ 5279 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 5280 # define TV_VSCALE_IP_FRAC_SHIFT 0 5281 5282 #define TV_CC_CONTROL _MMIO(0x68090) 5283 # define TV_CC_ENABLE (1 << 31) 5284 /* 5285 * Specifies which field to send the CC data in. 5286 * 5287 * CC data is usually sent in field 0. 5288 */ 5289 # define TV_CC_FID_MASK (1 << 27) 5290 # define TV_CC_FID_SHIFT 27 5291 /* Sets the horizontal position of the CC data. Usually 135. */ 5292 # define TV_CC_HOFF_MASK 0x03ff0000 5293 # define TV_CC_HOFF_SHIFT 16 5294 /* Sets the vertical position of the CC data. Usually 21 */ 5295 # define TV_CC_LINE_MASK 0x0000003f 5296 # define TV_CC_LINE_SHIFT 0 5297 5298 #define TV_CC_DATA _MMIO(0x68094) 5299 # define TV_CC_RDY (1 << 31) 5300 /* Second word of CC data to be transmitted. */ 5301 # define TV_CC_DATA_2_MASK 0x007f0000 5302 # define TV_CC_DATA_2_SHIFT 16 5303 /* First word of CC data to be transmitted. */ 5304 # define TV_CC_DATA_1_MASK 0x0000007f 5305 # define TV_CC_DATA_1_SHIFT 0 5306 5307 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ 5308 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ 5309 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ 5310 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ 5311 5312 /* Display Port */ 5313 #define DP_A _MMIO(0x64000) /* eDP */ 5314 #define DP_B _MMIO(0x64100) 5315 #define DP_C _MMIO(0x64200) 5316 #define DP_D _MMIO(0x64300) 5317 5318 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) 5319 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) 5320 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) 5321 5322 #define DP_PORT_EN (1 << 31) 5323 #define DP_PIPE_SEL_SHIFT 30 5324 #define DP_PIPE_SEL_MASK (1 << 30) 5325 #define DP_PIPE_SEL(pipe) ((pipe) << 30) 5326 #define DP_PIPE_SEL_SHIFT_IVB 29 5327 #define DP_PIPE_SEL_MASK_IVB (3 << 29) 5328 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29) 5329 #define DP_PIPE_SEL_SHIFT_CHV 16 5330 #define DP_PIPE_SEL_MASK_CHV (3 << 16) 5331 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16) 5332 5333 /* Link training mode - select a suitable mode for each stage */ 5334 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 5335 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 5336 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 5337 #define DP_LINK_TRAIN_OFF (3 << 28) 5338 #define DP_LINK_TRAIN_MASK (3 << 28) 5339 #define DP_LINK_TRAIN_SHIFT 28 5340 5341 /* CPT Link training mode */ 5342 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 5343 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 5344 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 5345 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 5346 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 5347 #define DP_LINK_TRAIN_SHIFT_CPT 8 5348 5349 /* Signal voltages. These are mostly controlled by the other end */ 5350 #define DP_VOLTAGE_0_4 (0 << 25) 5351 #define DP_VOLTAGE_0_6 (1 << 25) 5352 #define DP_VOLTAGE_0_8 (2 << 25) 5353 #define DP_VOLTAGE_1_2 (3 << 25) 5354 #define DP_VOLTAGE_MASK (7 << 25) 5355 #define DP_VOLTAGE_SHIFT 25 5356 5357 /* Signal pre-emphasis levels, like voltages, the other end tells us what 5358 * they want 5359 */ 5360 #define DP_PRE_EMPHASIS_0 (0 << 22) 5361 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 5362 #define DP_PRE_EMPHASIS_6 (2 << 22) 5363 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 5364 #define DP_PRE_EMPHASIS_MASK (7 << 22) 5365 #define DP_PRE_EMPHASIS_SHIFT 22 5366 5367 /* How many wires to use. I guess 3 was too hard */ 5368 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 5369 #define DP_PORT_WIDTH_MASK (7 << 19) 5370 #define DP_PORT_WIDTH_SHIFT 19 5371 5372 /* Mystic DPCD version 1.1 special mode */ 5373 #define DP_ENHANCED_FRAMING (1 << 18) 5374 5375 /* eDP */ 5376 #define DP_PLL_FREQ_270MHZ (0 << 16) 5377 #define DP_PLL_FREQ_162MHZ (1 << 16) 5378 #define DP_PLL_FREQ_MASK (3 << 16) 5379 5380 /* locked once port is enabled */ 5381 #define DP_PORT_REVERSAL (1 << 15) 5382 5383 /* eDP */ 5384 #define DP_PLL_ENABLE (1 << 14) 5385 5386 /* sends the clock on lane 15 of the PEG for debug */ 5387 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 5388 5389 #define DP_SCRAMBLING_DISABLE (1 << 12) 5390 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 5391 5392 /* limit RGB values to avoid confusing TVs */ 5393 #define DP_COLOR_RANGE_16_235 (1 << 8) 5394 5395 /* Turn on the audio link */ 5396 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 5397 5398 /* vs and hs sync polarity */ 5399 #define DP_SYNC_VS_HIGH (1 << 4) 5400 #define DP_SYNC_HS_HIGH (1 << 3) 5401 5402 /* A fantasy */ 5403 #define DP_DETECTED (1 << 2) 5404 5405 /* The aux channel provides a way to talk to the 5406 * signal sink for DDC etc. Max packet size supported 5407 * is 20 bytes in each direction, hence the 5 fixed 5408 * data registers 5409 */ 5410 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010) 5411 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014) 5412 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018) 5413 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c) 5414 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020) 5415 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024) 5416 5417 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110) 5418 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114) 5419 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118) 5420 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c) 5421 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120) 5422 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124) 5423 5424 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210) 5425 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214) 5426 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218) 5427 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c) 5428 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220) 5429 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224) 5430 5431 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310) 5432 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314) 5433 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318) 5434 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c) 5435 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320) 5436 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324) 5437 5438 #define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410) 5439 #define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414) 5440 #define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418) 5441 #define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c) 5442 #define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420) 5443 #define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424) 5444 5445 #define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510) 5446 #define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514) 5447 #define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518) 5448 #define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c) 5449 #define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520) 5450 #define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524) 5451 5452 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) 5453 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 5454 5455 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 5456 #define DP_AUX_CH_CTL_DONE (1 << 30) 5457 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 5458 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 5459 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 5460 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 5461 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 5462 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */ 5463 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 5464 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 5465 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 5466 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 5467 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 5468 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 5469 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 5470 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 5471 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 5472 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 5473 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 5474 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 5475 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 5476 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 5477 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 5478 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 5479 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) 5480 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 5481 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 5482 5483 /* 5484 * Computing GMCH M and N values for the Display Port link 5485 * 5486 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 5487 * 5488 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 5489 * 5490 * The GMCH value is used internally 5491 * 5492 * bytes_per_pixel is the number of bytes coming out of the plane, 5493 * which is after the LUTs, so we want the bytes for our color format. 5494 * For our current usage, this is always 3, one byte for R, G and B. 5495 */ 5496 #define _PIPEA_DATA_M_G4X 0x70050 5497 #define _PIPEB_DATA_M_G4X 0x71050 5498 5499 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 5500 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */ 5501 #define TU_SIZE_SHIFT 25 5502 #define TU_SIZE_MASK (0x3f << 25) 5503 5504 #define DATA_LINK_M_N_MASK (0xffffff) 5505 #define DATA_LINK_N_MAX (0x800000) 5506 5507 #define _PIPEA_DATA_N_G4X 0x70054 5508 #define _PIPEB_DATA_N_G4X 0x71054 5509 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 5510 5511 /* 5512 * Computing Link M and N values for the Display Port link 5513 * 5514 * Link M / N = pixel_clock / ls_clk 5515 * 5516 * (the DP spec calls pixel_clock the 'strm_clk') 5517 * 5518 * The Link value is transmitted in the Main Stream 5519 * Attributes and VB-ID. 5520 */ 5521 5522 #define _PIPEA_LINK_M_G4X 0x70060 5523 #define _PIPEB_LINK_M_G4X 0x71060 5524 #define PIPEA_DP_LINK_M_MASK (0xffffff) 5525 5526 #define _PIPEA_LINK_N_G4X 0x70064 5527 #define _PIPEB_LINK_N_G4X 0x71064 5528 #define PIPEA_DP_LINK_N_MASK (0xffffff) 5529 5530 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 5531 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 5532 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 5533 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 5534 5535 /* Display & cursor control */ 5536 5537 /* Pipe A */ 5538 #define _PIPEADSL 0x70000 5539 #define DSL_LINEMASK_GEN2 0x00000fff 5540 #define DSL_LINEMASK_GEN3 0x00001fff 5541 #define _PIPEACONF 0x70008 5542 #define PIPECONF_ENABLE (1 << 31) 5543 #define PIPECONF_DISABLE 0 5544 #define PIPECONF_DOUBLE_WIDE (1 << 30) 5545 #define I965_PIPECONF_ACTIVE (1 << 30) 5546 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */ 5547 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) 5548 #define PIPECONF_SINGLE_WIDE 0 5549 #define PIPECONF_PIPE_UNLOCKED 0 5550 #define PIPECONF_PIPE_LOCKED (1 << 25) 5551 #define PIPECONF_PALETTE 0 5552 #define PIPECONF_GAMMA (1 << 24) 5553 #define PIPECONF_FORCE_BORDER (1 << 25) 5554 #define PIPECONF_INTERLACE_MASK (7 << 21) 5555 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 5556 /* Note that pre-gen3 does not support interlaced display directly. Panel 5557 * fitting must be disabled on pre-ilk for interlaced. */ 5558 #define PIPECONF_PROGRESSIVE (0 << 21) 5559 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 5560 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 5561 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 5562 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 5563 /* Ironlake and later have a complete new set of values for interlaced. PFIT 5564 * means panel fitter required, PF means progressive fetch, DBL means power 5565 * saving pixel doubling. */ 5566 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 5567 #define PIPECONF_INTERLACED_ILK (3 << 21) 5568 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 5569 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 5570 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 5571 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 5572 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16) 5573 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 5574 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 5575 #define PIPECONF_BPC_MASK (0x7 << 5) 5576 #define PIPECONF_8BPC (0 << 5) 5577 #define PIPECONF_10BPC (1 << 5) 5578 #define PIPECONF_6BPC (2 << 5) 5579 #define PIPECONF_12BPC (3 << 5) 5580 #define PIPECONF_DITHER_EN (1 << 4) 5581 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 5582 #define PIPECONF_DITHER_TYPE_SP (0 << 2) 5583 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2) 5584 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2) 5585 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2) 5586 #define _PIPEASTAT 0x70024 5587 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31) 5588 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30) 5589 #define PIPE_CRC_ERROR_ENABLE (1UL << 29) 5590 #define PIPE_CRC_DONE_ENABLE (1UL << 28) 5591 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27) 5592 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27) 5593 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26) 5594 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26) 5595 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25) 5596 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24) 5597 #define PIPE_DPST_EVENT_ENABLE (1UL << 23) 5598 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22) 5599 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22) 5600 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21) 5601 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20) 5602 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19) 5603 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19) 5604 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */ 5605 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */ 5606 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17) 5607 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17) 5608 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16) 5609 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16) 5610 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15) 5611 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14) 5612 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13) 5613 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12) 5614 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11) 5615 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11) 5616 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10) 5617 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10) 5618 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9) 5619 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8) 5620 #define PIPE_DPST_EVENT_STATUS (1UL << 7) 5621 #define PIPE_A_PSR_STATUS_VLV (1UL << 6) 5622 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6) 5623 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5) 5624 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4) 5625 #define PIPE_B_PSR_STATUS_VLV (1UL << 3) 5626 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3) 5627 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */ 5628 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */ 5629 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1) 5630 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1) 5631 #define PIPE_HBLANK_INT_STATUS (1UL << 0) 5632 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0) 5633 5634 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 5635 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 5636 5637 #define PIPE_A_OFFSET 0x70000 5638 #define PIPE_B_OFFSET 0x71000 5639 #define PIPE_C_OFFSET 0x72000 5640 #define CHV_PIPE_C_OFFSET 0x74000 5641 /* 5642 * There's actually no pipe EDP. Some pipe registers have 5643 * simply shifted from the pipe to the transcoder, while 5644 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 5645 * to access such registers in transcoder EDP. 5646 */ 5647 #define PIPE_EDP_OFFSET 0x7f000 5648 5649 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \ 5650 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 5651 dev_priv->info.display_mmio_offset) 5652 5653 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) 5654 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) 5655 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) 5656 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) 5657 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) 5658 5659 #define _PIPE_MISC_A 0x70030 5660 #define _PIPE_MISC_B 0x71030 5661 #define PIPEMISC_YUV420_ENABLE (1 << 27) 5662 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) 5663 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11) 5664 #define PIPEMISC_DITHER_BPC_MASK (7 << 5) 5665 #define PIPEMISC_DITHER_8_BPC (0 << 5) 5666 #define PIPEMISC_DITHER_10_BPC (1 << 5) 5667 #define PIPEMISC_DITHER_6_BPC (2 << 5) 5668 #define PIPEMISC_DITHER_12_BPC (3 << 5) 5669 #define PIPEMISC_DITHER_ENABLE (1 << 4) 5670 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2) 5671 #define PIPEMISC_DITHER_TYPE_SP (0 << 2) 5672 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) 5673 5674 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) 5675 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29) 5676 #define PIPEB_HLINE_INT_EN (1 << 28) 5677 #define PIPEB_VBLANK_INT_EN (1 << 27) 5678 #define SPRITED_FLIP_DONE_INT_EN (1 << 26) 5679 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25) 5680 #define PLANEB_FLIP_DONE_INT_EN (1 << 24) 5681 #define PIPE_PSR_INT_EN (1 << 22) 5682 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21) 5683 #define PIPEA_HLINE_INT_EN (1 << 20) 5684 #define PIPEA_VBLANK_INT_EN (1 << 19) 5685 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18) 5686 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17) 5687 #define PLANEA_FLIPDONE_INT_EN (1 << 16) 5688 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13) 5689 #define PIPEC_HLINE_INT_EN (1 << 12) 5690 #define PIPEC_VBLANK_INT_EN (1 << 11) 5691 #define SPRITEF_FLIPDONE_INT_EN (1 << 10) 5692 #define SPRITEE_FLIPDONE_INT_EN (1 << 9) 5693 #define PLANEC_FLIPDONE_INT_EN (1 << 8) 5694 5695 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 5696 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27) 5697 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26) 5698 #define PLANEC_INVALID_GTT_INT_EN (1 << 25) 5699 #define CURSORC_INVALID_GTT_INT_EN (1 << 24) 5700 #define CURSORB_INVALID_GTT_INT_EN (1 << 23) 5701 #define CURSORA_INVALID_GTT_INT_EN (1 << 22) 5702 #define SPRITED_INVALID_GTT_INT_EN (1 << 21) 5703 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20) 5704 #define PLANEB_INVALID_GTT_INT_EN (1 << 19) 5705 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18) 5706 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17) 5707 #define PLANEA_INVALID_GTT_INT_EN (1 << 16) 5708 #define DPINVGTT_EN_MASK 0xff0000 5709 #define DPINVGTT_EN_MASK_CHV 0xfff0000 5710 #define SPRITEF_INVALID_GTT_STATUS (1 << 11) 5711 #define SPRITEE_INVALID_GTT_STATUS (1 << 10) 5712 #define PLANEC_INVALID_GTT_STATUS (1 << 9) 5713 #define CURSORC_INVALID_GTT_STATUS (1 << 8) 5714 #define CURSORB_INVALID_GTT_STATUS (1 << 7) 5715 #define CURSORA_INVALID_GTT_STATUS (1 << 6) 5716 #define SPRITED_INVALID_GTT_STATUS (1 << 5) 5717 #define SPRITEC_INVALID_GTT_STATUS (1 << 4) 5718 #define PLANEB_INVALID_GTT_STATUS (1 << 3) 5719 #define SPRITEB_INVALID_GTT_STATUS (1 << 2) 5720 #define SPRITEA_INVALID_GTT_STATUS (1 << 1) 5721 #define PLANEA_INVALID_GTT_STATUS (1 << 0) 5722 #define DPINVGTT_STATUS_MASK 0xff 5723 #define DPINVGTT_STATUS_MASK_CHV 0xfff 5724 5725 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030) 5726 #define DSPARB_CSTART_MASK (0x7f << 7) 5727 #define DSPARB_CSTART_SHIFT 7 5728 #define DSPARB_BSTART_MASK (0x7f) 5729 #define DSPARB_BSTART_SHIFT 0 5730 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 5731 #define DSPARB_AEND_SHIFT 0 5732 #define DSPARB_SPRITEA_SHIFT_VLV 0 5733 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 5734 #define DSPARB_SPRITEB_SHIFT_VLV 8 5735 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 5736 #define DSPARB_SPRITEC_SHIFT_VLV 16 5737 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 5738 #define DSPARB_SPRITED_SHIFT_VLV 24 5739 #define DSPARB_SPRITED_MASK_VLV (0xff << 24) 5740 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 5741 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 5742 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 5743 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 5744 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 5745 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 5746 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 5747 #define DSPARB_SPRITED_HI_SHIFT_VLV 12 5748 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 5749 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 5750 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 5751 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 5752 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 5753 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ 5754 #define DSPARB_SPRITEE_SHIFT_VLV 0 5755 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 5756 #define DSPARB_SPRITEF_SHIFT_VLV 8 5757 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 5758 5759 /* pnv/gen4/g4x/vlv/chv */ 5760 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034) 5761 #define DSPFW_SR_SHIFT 23 5762 #define DSPFW_SR_MASK (0x1ff << 23) 5763 #define DSPFW_CURSORB_SHIFT 16 5764 #define DSPFW_CURSORB_MASK (0x3f << 16) 5765 #define DSPFW_PLANEB_SHIFT 8 5766 #define DSPFW_PLANEB_MASK (0x7f << 8) 5767 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */ 5768 #define DSPFW_PLANEA_SHIFT 0 5769 #define DSPFW_PLANEA_MASK (0x7f << 0) 5770 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */ 5771 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038) 5772 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */ 5773 #define DSPFW_FBC_SR_SHIFT 28 5774 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */ 5775 #define DSPFW_FBC_HPLL_SR_SHIFT 24 5776 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */ 5777 #define DSPFW_SPRITEB_SHIFT (16) 5778 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */ 5779 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */ 5780 #define DSPFW_CURSORA_SHIFT 8 5781 #define DSPFW_CURSORA_MASK (0x3f << 8) 5782 #define DSPFW_PLANEC_OLD_SHIFT 0 5783 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */ 5784 #define DSPFW_SPRITEA_SHIFT 0 5785 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */ 5786 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */ 5787 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c) 5788 #define DSPFW_HPLL_SR_EN (1 << 31) 5789 #define PINEVIEW_SELF_REFRESH_EN (1 << 30) 5790 #define DSPFW_CURSOR_SR_SHIFT 24 5791 #define DSPFW_CURSOR_SR_MASK (0x3f << 24) 5792 #define DSPFW_HPLL_CURSOR_SHIFT 16 5793 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16) 5794 #define DSPFW_HPLL_SR_SHIFT 0 5795 #define DSPFW_HPLL_SR_MASK (0x1ff << 0) 5796 5797 /* vlv/chv */ 5798 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) 5799 #define DSPFW_SPRITEB_WM1_SHIFT 16 5800 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16) 5801 #define DSPFW_CURSORA_WM1_SHIFT 8 5802 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8) 5803 #define DSPFW_SPRITEA_WM1_SHIFT 0 5804 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0) 5805 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) 5806 #define DSPFW_PLANEB_WM1_SHIFT 24 5807 #define DSPFW_PLANEB_WM1_MASK (0xff << 24) 5808 #define DSPFW_PLANEA_WM1_SHIFT 16 5809 #define DSPFW_PLANEA_WM1_MASK (0xff << 16) 5810 #define DSPFW_CURSORB_WM1_SHIFT 8 5811 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8) 5812 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 5813 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0) 5814 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) 5815 #define DSPFW_SR_WM1_SHIFT 0 5816 #define DSPFW_SR_WM1_MASK (0x1ff << 0) 5817 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) 5818 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 5819 #define DSPFW_SPRITED_WM1_SHIFT 24 5820 #define DSPFW_SPRITED_WM1_MASK (0xff << 24) 5821 #define DSPFW_SPRITED_SHIFT 16 5822 #define DSPFW_SPRITED_MASK_VLV (0xff << 16) 5823 #define DSPFW_SPRITEC_WM1_SHIFT 8 5824 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8) 5825 #define DSPFW_SPRITEC_SHIFT 0 5826 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0) 5827 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) 5828 #define DSPFW_SPRITEF_WM1_SHIFT 24 5829 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24) 5830 #define DSPFW_SPRITEF_SHIFT 16 5831 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16) 5832 #define DSPFW_SPRITEE_WM1_SHIFT 8 5833 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8) 5834 #define DSPFW_SPRITEE_SHIFT 0 5835 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0) 5836 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 5837 #define DSPFW_PLANEC_WM1_SHIFT 24 5838 #define DSPFW_PLANEC_WM1_MASK (0xff << 24) 5839 #define DSPFW_PLANEC_SHIFT 16 5840 #define DSPFW_PLANEC_MASK_VLV (0xff << 16) 5841 #define DSPFW_CURSORC_WM1_SHIFT 8 5842 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16) 5843 #define DSPFW_CURSORC_SHIFT 0 5844 #define DSPFW_CURSORC_MASK (0x3f << 0) 5845 5846 /* vlv/chv high order bits */ 5847 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) 5848 #define DSPFW_SR_HI_SHIFT 24 5849 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ 5850 #define DSPFW_SPRITEF_HI_SHIFT 23 5851 #define DSPFW_SPRITEF_HI_MASK (1 << 23) 5852 #define DSPFW_SPRITEE_HI_SHIFT 22 5853 #define DSPFW_SPRITEE_HI_MASK (1 << 22) 5854 #define DSPFW_PLANEC_HI_SHIFT 21 5855 #define DSPFW_PLANEC_HI_MASK (1 << 21) 5856 #define DSPFW_SPRITED_HI_SHIFT 20 5857 #define DSPFW_SPRITED_HI_MASK (1 << 20) 5858 #define DSPFW_SPRITEC_HI_SHIFT 16 5859 #define DSPFW_SPRITEC_HI_MASK (1 << 16) 5860 #define DSPFW_PLANEB_HI_SHIFT 12 5861 #define DSPFW_PLANEB_HI_MASK (1 << 12) 5862 #define DSPFW_SPRITEB_HI_SHIFT 8 5863 #define DSPFW_SPRITEB_HI_MASK (1 << 8) 5864 #define DSPFW_SPRITEA_HI_SHIFT 4 5865 #define DSPFW_SPRITEA_HI_MASK (1 << 4) 5866 #define DSPFW_PLANEA_HI_SHIFT 0 5867 #define DSPFW_PLANEA_HI_MASK (1 << 0) 5868 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) 5869 #define DSPFW_SR_WM1_HI_SHIFT 24 5870 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ 5871 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 5872 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23) 5873 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 5874 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22) 5875 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 5876 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21) 5877 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 5878 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20) 5879 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 5880 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16) 5881 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 5882 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12) 5883 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 5884 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8) 5885 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 5886 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4) 5887 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 5888 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0) 5889 5890 /* drain latency register values*/ 5891 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 5892 #define DDL_CURSOR_SHIFT 24 5893 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite)) 5894 #define DDL_PLANE_SHIFT 0 5895 #define DDL_PRECISION_HIGH (1 << 7) 5896 #define DDL_PRECISION_LOW (0 << 7) 5897 #define DRAIN_LATENCY_MASK 0x7f 5898 5899 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) 5900 #define CBR_PND_DEADLINE_DISABLE (1 << 31) 5901 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30) 5902 5903 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) 5904 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */ 5905 5906 /* FIFO watermark sizes etc */ 5907 #define G4X_FIFO_LINE_SIZE 64 5908 #define I915_FIFO_LINE_SIZE 64 5909 #define I830_FIFO_LINE_SIZE 32 5910 5911 #define VALLEYVIEW_FIFO_SIZE 255 5912 #define G4X_FIFO_SIZE 127 5913 #define I965_FIFO_SIZE 512 5914 #define I945_FIFO_SIZE 127 5915 #define I915_FIFO_SIZE 95 5916 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 5917 #define I830_FIFO_SIZE 95 5918 5919 #define VALLEYVIEW_MAX_WM 0xff 5920 #define G4X_MAX_WM 0x3f 5921 #define I915_MAX_WM 0x3f 5922 5923 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 5924 #define PINEVIEW_FIFO_LINE_SIZE 64 5925 #define PINEVIEW_MAX_WM 0x1ff 5926 #define PINEVIEW_DFT_WM 0x3f 5927 #define PINEVIEW_DFT_HPLLOFF_WM 0 5928 #define PINEVIEW_GUARD_WM 10 5929 #define PINEVIEW_CURSOR_FIFO 64 5930 #define PINEVIEW_CURSOR_MAX_WM 0x3f 5931 #define PINEVIEW_CURSOR_DFT_WM 0 5932 #define PINEVIEW_CURSOR_GUARD_WM 5 5933 5934 #define VALLEYVIEW_CURSOR_MAX_WM 64 5935 #define I965_CURSOR_FIFO 64 5936 #define I965_CURSOR_MAX_WM 32 5937 #define I965_CURSOR_DFT_WM 8 5938 5939 /* Watermark register definitions for SKL */ 5940 #define _CUR_WM_A_0 0x70140 5941 #define _CUR_WM_B_0 0x71140 5942 #define _PLANE_WM_1_A_0 0x70240 5943 #define _PLANE_WM_1_B_0 0x71240 5944 #define _PLANE_WM_2_A_0 0x70340 5945 #define _PLANE_WM_2_B_0 0x71340 5946 #define _PLANE_WM_TRANS_1_A_0 0x70268 5947 #define _PLANE_WM_TRANS_1_B_0 0x71268 5948 #define _PLANE_WM_TRANS_2_A_0 0x70368 5949 #define _PLANE_WM_TRANS_2_B_0 0x71368 5950 #define _CUR_WM_TRANS_A_0 0x70168 5951 #define _CUR_WM_TRANS_B_0 0x71168 5952 #define PLANE_WM_EN (1 << 31) 5953 #define PLANE_WM_LINES_SHIFT 14 5954 #define PLANE_WM_LINES_MASK 0x1f 5955 #define PLANE_WM_BLOCKS_MASK 0x3ff 5956 5957 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) 5958 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) 5959 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) 5960 5961 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) 5962 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) 5963 #define _PLANE_WM_BASE(pipe, plane) \ 5964 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 5965 #define PLANE_WM(pipe, plane, level) \ 5966 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 5967 #define _PLANE_WM_TRANS_1(pipe) \ 5968 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) 5969 #define _PLANE_WM_TRANS_2(pipe) \ 5970 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) 5971 #define PLANE_WM_TRANS(pipe, plane) \ 5972 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) 5973 5974 /* define the Watermark register on Ironlake */ 5975 #define WM0_PIPEA_ILK _MMIO(0x45100) 5976 #define WM0_PIPE_PLANE_MASK (0xffff << 16) 5977 #define WM0_PIPE_PLANE_SHIFT 16 5978 #define WM0_PIPE_SPRITE_MASK (0xff << 8) 5979 #define WM0_PIPE_SPRITE_SHIFT 8 5980 #define WM0_PIPE_CURSOR_MASK (0xff) 5981 5982 #define WM0_PIPEB_ILK _MMIO(0x45104) 5983 #define WM0_PIPEC_IVB _MMIO(0x45200) 5984 #define WM1_LP_ILK _MMIO(0x45108) 5985 #define WM1_LP_SR_EN (1 << 31) 5986 #define WM1_LP_LATENCY_SHIFT 24 5987 #define WM1_LP_LATENCY_MASK (0x7f << 24) 5988 #define WM1_LP_FBC_MASK (0xf << 20) 5989 #define WM1_LP_FBC_SHIFT 20 5990 #define WM1_LP_FBC_SHIFT_BDW 19 5991 #define WM1_LP_SR_MASK (0x7ff << 8) 5992 #define WM1_LP_SR_SHIFT 8 5993 #define WM1_LP_CURSOR_MASK (0xff) 5994 #define WM2_LP_ILK _MMIO(0x4510c) 5995 #define WM2_LP_EN (1 << 31) 5996 #define WM3_LP_ILK _MMIO(0x45110) 5997 #define WM3_LP_EN (1 << 31) 5998 #define WM1S_LP_ILK _MMIO(0x45120) 5999 #define WM2S_LP_IVB _MMIO(0x45124) 6000 #define WM3S_LP_IVB _MMIO(0x45128) 6001 #define WM1S_LP_EN (1 << 31) 6002 6003 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 6004 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 6005 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 6006 6007 /* Memory latency timer register */ 6008 #define MLTR_ILK _MMIO(0x11222) 6009 #define MLTR_WM1_SHIFT 0 6010 #define MLTR_WM2_SHIFT 8 6011 /* the unit of memory self-refresh latency time is 0.5us */ 6012 #define ILK_SRLT_MASK 0x3f 6013 6014 6015 /* the address where we get all kinds of latency value */ 6016 #define SSKPD _MMIO(0x5d10) 6017 #define SSKPD_WM_MASK 0x3f 6018 #define SSKPD_WM0_SHIFT 0 6019 #define SSKPD_WM1_SHIFT 8 6020 #define SSKPD_WM2_SHIFT 16 6021 #define SSKPD_WM3_SHIFT 24 6022 6023 /* 6024 * The two pipe frame counter registers are not synchronized, so 6025 * reading a stable value is somewhat tricky. The following code 6026 * should work: 6027 * 6028 * do { 6029 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 6030 * PIPE_FRAME_HIGH_SHIFT; 6031 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 6032 * PIPE_FRAME_LOW_SHIFT); 6033 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 6034 * PIPE_FRAME_HIGH_SHIFT); 6035 * } while (high1 != high2); 6036 * frame = (high1 << 8) | low1; 6037 */ 6038 #define _PIPEAFRAMEHIGH 0x70040 6039 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 6040 #define PIPE_FRAME_HIGH_SHIFT 0 6041 #define _PIPEAFRAMEPIXEL 0x70044 6042 #define PIPE_FRAME_LOW_MASK 0xff000000 6043 #define PIPE_FRAME_LOW_SHIFT 24 6044 #define PIPE_PIXEL_MASK 0x00ffffff 6045 #define PIPE_PIXEL_SHIFT 0 6046 /* GM45+ just has to be different */ 6047 #define _PIPEA_FRMCOUNT_G4X 0x70040 6048 #define _PIPEA_FLIPCOUNT_G4X 0x70044 6049 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) 6050 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) 6051 6052 /* Cursor A & B regs */ 6053 #define _CURACNTR 0x70080 6054 /* Old style CUR*CNTR flags (desktop 8xx) */ 6055 #define CURSOR_ENABLE 0x80000000 6056 #define CURSOR_GAMMA_ENABLE 0x40000000 6057 #define CURSOR_STRIDE_SHIFT 28 6058 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 6059 #define CURSOR_FORMAT_SHIFT 24 6060 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 6061 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 6062 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 6063 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 6064 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 6065 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 6066 /* New style CUR*CNTR flags */ 6067 #define MCURSOR_MODE 0x27 6068 #define MCURSOR_MODE_DISABLE 0x00 6069 #define MCURSOR_MODE_128_32B_AX 0x02 6070 #define MCURSOR_MODE_256_32B_AX 0x03 6071 #define MCURSOR_MODE_64_32B_AX 0x07 6072 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX) 6073 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX) 6074 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX) 6075 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28) 6076 #define MCURSOR_PIPE_SELECT_SHIFT 28 6077 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) 6078 #define MCURSOR_GAMMA_ENABLE (1 << 26) 6079 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) 6080 #define MCURSOR_ROTATE_180 (1 << 15) 6081 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14) 6082 #define _CURABASE 0x70084 6083 #define _CURAPOS 0x70088 6084 #define CURSOR_POS_MASK 0x007FF 6085 #define CURSOR_POS_SIGN 0x8000 6086 #define CURSOR_X_SHIFT 0 6087 #define CURSOR_Y_SHIFT 16 6088 #define CURSIZE _MMIO(0x700a0) /* 845/865 */ 6089 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ 6090 #define CUR_FBC_CTL_EN (1 << 31) 6091 #define _CURASURFLIVE 0x700ac /* g4x+ */ 6092 #define _CURBCNTR 0x700c0 6093 #define _CURBBASE 0x700c4 6094 #define _CURBPOS 0x700c8 6095 6096 #define _CURBCNTR_IVB 0x71080 6097 #define _CURBBASE_IVB 0x71084 6098 #define _CURBPOS_IVB 0x71088 6099 6100 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \ 6101 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 6102 dev_priv->info.display_mmio_offset) 6103 6104 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 6105 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 6106 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 6107 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) 6108 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE) 6109 6110 #define CURSOR_A_OFFSET 0x70080 6111 #define CURSOR_B_OFFSET 0x700c0 6112 #define CHV_CURSOR_C_OFFSET 0x700e0 6113 #define IVB_CURSOR_B_OFFSET 0x71080 6114 #define IVB_CURSOR_C_OFFSET 0x72080 6115 6116 /* Display A control */ 6117 #define _DSPACNTR 0x70180 6118 #define DISPLAY_PLANE_ENABLE (1 << 31) 6119 #define DISPLAY_PLANE_DISABLE 0 6120 #define DISPPLANE_GAMMA_ENABLE (1 << 30) 6121 #define DISPPLANE_GAMMA_DISABLE 0 6122 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26) 6123 #define DISPPLANE_YUV422 (0x0 << 26) 6124 #define DISPPLANE_8BPP (0x2 << 26) 6125 #define DISPPLANE_BGRA555 (0x3 << 26) 6126 #define DISPPLANE_BGRX555 (0x4 << 26) 6127 #define DISPPLANE_BGRX565 (0x5 << 26) 6128 #define DISPPLANE_BGRX888 (0x6 << 26) 6129 #define DISPPLANE_BGRA888 (0x7 << 26) 6130 #define DISPPLANE_RGBX101010 (0x8 << 26) 6131 #define DISPPLANE_RGBA101010 (0x9 << 26) 6132 #define DISPPLANE_BGRX101010 (0xa << 26) 6133 #define DISPPLANE_RGBX161616 (0xc << 26) 6134 #define DISPPLANE_RGBX888 (0xe << 26) 6135 #define DISPPLANE_RGBA888 (0xf << 26) 6136 #define DISPPLANE_STEREO_ENABLE (1 << 25) 6137 #define DISPPLANE_STEREO_DISABLE 0 6138 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) 6139 #define DISPPLANE_SEL_PIPE_SHIFT 24 6140 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT) 6141 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT) 6142 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22) 6143 #define DISPPLANE_SRC_KEY_DISABLE 0 6144 #define DISPPLANE_LINE_DOUBLE (1 << 20) 6145 #define DISPPLANE_NO_LINE_DOUBLE 0 6146 #define DISPPLANE_STEREO_POLARITY_FIRST 0 6147 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18) 6148 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */ 6149 #define DISPPLANE_ROTATE_180 (1 << 15) 6150 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */ 6151 #define DISPPLANE_TILED (1 << 10) 6152 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */ 6153 #define _DSPAADDR 0x70184 6154 #define _DSPASTRIDE 0x70188 6155 #define _DSPAPOS 0x7018C /* reserved */ 6156 #define _DSPASIZE 0x70190 6157 #define _DSPASURF 0x7019C /* 965+ only */ 6158 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 6159 #define _DSPAOFFSET 0x701A4 /* HSW */ 6160 #define _DSPASURFLIVE 0x701AC 6161 6162 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) 6163 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) 6164 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) 6165 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) 6166 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) 6167 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) 6168 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) 6169 #define DSPLINOFF(plane) DSPADDR(plane) 6170 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) 6171 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) 6172 6173 /* CHV pipe B blender and primary plane */ 6174 #define _CHV_BLEND_A 0x60a00 6175 #define CHV_BLEND_LEGACY (0 << 30) 6176 #define CHV_BLEND_ANDROID (1 << 30) 6177 #define CHV_BLEND_MPO (2 << 30) 6178 #define CHV_BLEND_MASK (3 << 30) 6179 #define _CHV_CANVAS_A 0x60a04 6180 #define _PRIMPOS_A 0x60a08 6181 #define _PRIMSIZE_A 0x60a0c 6182 #define _PRIMCNSTALPHA_A 0x60a10 6183 #define PRIM_CONST_ALPHA_ENABLE (1 << 31) 6184 6185 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) 6186 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) 6187 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) 6188 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) 6189 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) 6190 6191 /* Display/Sprite base address macros */ 6192 #define DISP_BASEADDR_MASK (0xfffff000) 6193 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK) 6194 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK) 6195 6196 /* 6197 * VBIOS flags 6198 * gen2: 6199 * [00:06] alm,mgm 6200 * [10:16] all 6201 * [30:32] alm,mgm 6202 * gen3+: 6203 * [00:0f] all 6204 * [10:1f] all 6205 * [30:32] all 6206 */ 6207 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4) 6208 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4) 6209 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4) 6210 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) 6211 6212 /* Pipe B */ 6213 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 6214 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 6215 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 6216 #define _PIPEBFRAMEHIGH 0x71040 6217 #define _PIPEBFRAMEPIXEL 0x71044 6218 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040) 6219 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044) 6220 6221 6222 /* Display B control */ 6223 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 6224 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15) 6225 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 6226 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 6227 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 6228 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 6229 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 6230 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 6231 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 6232 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 6233 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 6234 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 6235 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 6236 6237 /* Sprite A control */ 6238 #define _DVSACNTR 0x72180 6239 #define DVS_ENABLE (1 << 31) 6240 #define DVS_GAMMA_ENABLE (1 << 30) 6241 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27) 6242 #define DVS_PIXFORMAT_MASK (3 << 25) 6243 #define DVS_FORMAT_YUV422 (0 << 25) 6244 #define DVS_FORMAT_RGBX101010 (1 << 25) 6245 #define DVS_FORMAT_RGBX888 (2 << 25) 6246 #define DVS_FORMAT_RGBX161616 (3 << 25) 6247 #define DVS_PIPE_CSC_ENABLE (1 << 24) 6248 #define DVS_SOURCE_KEY (1 << 22) 6249 #define DVS_RGB_ORDER_XBGR (1 << 20) 6250 #define DVS_YUV_FORMAT_BT709 (1 << 18) 6251 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16) 6252 #define DVS_YUV_ORDER_YUYV (0 << 16) 6253 #define DVS_YUV_ORDER_UYVY (1 << 16) 6254 #define DVS_YUV_ORDER_YVYU (2 << 16) 6255 #define DVS_YUV_ORDER_VYUY (3 << 16) 6256 #define DVS_ROTATE_180 (1 << 15) 6257 #define DVS_DEST_KEY (1 << 2) 6258 #define DVS_TRICKLE_FEED_DISABLE (1 << 14) 6259 #define DVS_TILED (1 << 10) 6260 #define _DVSALINOFF 0x72184 6261 #define _DVSASTRIDE 0x72188 6262 #define _DVSAPOS 0x7218c 6263 #define _DVSASIZE 0x72190 6264 #define _DVSAKEYVAL 0x72194 6265 #define _DVSAKEYMSK 0x72198 6266 #define _DVSASURF 0x7219c 6267 #define _DVSAKEYMAXVAL 0x721a0 6268 #define _DVSATILEOFF 0x721a4 6269 #define _DVSASURFLIVE 0x721ac 6270 #define _DVSASCALE 0x72204 6271 #define DVS_SCALE_ENABLE (1 << 31) 6272 #define DVS_FILTER_MASK (3 << 29) 6273 #define DVS_FILTER_MEDIUM (0 << 29) 6274 #define DVS_FILTER_ENHANCING (1 << 29) 6275 #define DVS_FILTER_SOFTENING (2 << 29) 6276 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ 6277 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27) 6278 #define _DVSAGAMC 0x72300 6279 6280 #define _DVSBCNTR 0x73180 6281 #define _DVSBLINOFF 0x73184 6282 #define _DVSBSTRIDE 0x73188 6283 #define _DVSBPOS 0x7318c 6284 #define _DVSBSIZE 0x73190 6285 #define _DVSBKEYVAL 0x73194 6286 #define _DVSBKEYMSK 0x73198 6287 #define _DVSBSURF 0x7319c 6288 #define _DVSBKEYMAXVAL 0x731a0 6289 #define _DVSBTILEOFF 0x731a4 6290 #define _DVSBSURFLIVE 0x731ac 6291 #define _DVSBSCALE 0x73204 6292 #define _DVSBGAMC 0x73300 6293 6294 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) 6295 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 6296 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 6297 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) 6298 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) 6299 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 6300 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) 6301 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) 6302 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 6303 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 6304 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 6305 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 6306 6307 #define _SPRA_CTL 0x70280 6308 #define SPRITE_ENABLE (1 << 31) 6309 #define SPRITE_GAMMA_ENABLE (1 << 30) 6310 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 6311 #define SPRITE_PIXFORMAT_MASK (7 << 25) 6312 #define SPRITE_FORMAT_YUV422 (0 << 25) 6313 #define SPRITE_FORMAT_RGBX101010 (1 << 25) 6314 #define SPRITE_FORMAT_RGBX888 (2 << 25) 6315 #define SPRITE_FORMAT_RGBX161616 (3 << 25) 6316 #define SPRITE_FORMAT_YUV444 (4 << 25) 6317 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */ 6318 #define SPRITE_PIPE_CSC_ENABLE (1 << 24) 6319 #define SPRITE_SOURCE_KEY (1 << 22) 6320 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */ 6321 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19) 6322 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */ 6323 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16) 6324 #define SPRITE_YUV_ORDER_YUYV (0 << 16) 6325 #define SPRITE_YUV_ORDER_UYVY (1 << 16) 6326 #define SPRITE_YUV_ORDER_YVYU (2 << 16) 6327 #define SPRITE_YUV_ORDER_VYUY (3 << 16) 6328 #define SPRITE_ROTATE_180 (1 << 15) 6329 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14) 6330 #define SPRITE_INT_GAMMA_ENABLE (1 << 13) 6331 #define SPRITE_TILED (1 << 10) 6332 #define SPRITE_DEST_KEY (1 << 2) 6333 #define _SPRA_LINOFF 0x70284 6334 #define _SPRA_STRIDE 0x70288 6335 #define _SPRA_POS 0x7028c 6336 #define _SPRA_SIZE 0x70290 6337 #define _SPRA_KEYVAL 0x70294 6338 #define _SPRA_KEYMSK 0x70298 6339 #define _SPRA_SURF 0x7029c 6340 #define _SPRA_KEYMAX 0x702a0 6341 #define _SPRA_TILEOFF 0x702a4 6342 #define _SPRA_OFFSET 0x702a4 6343 #define _SPRA_SURFLIVE 0x702ac 6344 #define _SPRA_SCALE 0x70304 6345 #define SPRITE_SCALE_ENABLE (1 << 31) 6346 #define SPRITE_FILTER_MASK (3 << 29) 6347 #define SPRITE_FILTER_MEDIUM (0 << 29) 6348 #define SPRITE_FILTER_ENHANCING (1 << 29) 6349 #define SPRITE_FILTER_SOFTENING (2 << 29) 6350 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ 6351 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27) 6352 #define _SPRA_GAMC 0x70400 6353 6354 #define _SPRB_CTL 0x71280 6355 #define _SPRB_LINOFF 0x71284 6356 #define _SPRB_STRIDE 0x71288 6357 #define _SPRB_POS 0x7128c 6358 #define _SPRB_SIZE 0x71290 6359 #define _SPRB_KEYVAL 0x71294 6360 #define _SPRB_KEYMSK 0x71298 6361 #define _SPRB_SURF 0x7129c 6362 #define _SPRB_KEYMAX 0x712a0 6363 #define _SPRB_TILEOFF 0x712a4 6364 #define _SPRB_OFFSET 0x712a4 6365 #define _SPRB_SURFLIVE 0x712ac 6366 #define _SPRB_SCALE 0x71304 6367 #define _SPRB_GAMC 0x71400 6368 6369 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 6370 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 6371 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 6372 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) 6373 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 6374 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 6375 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 6376 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 6377 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 6378 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 6379 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 6380 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 6381 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 6382 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 6383 6384 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 6385 #define SP_ENABLE (1 << 31) 6386 #define SP_GAMMA_ENABLE (1 << 30) 6387 #define SP_PIXFORMAT_MASK (0xf << 26) 6388 #define SP_FORMAT_YUV422 (0 << 26) 6389 #define SP_FORMAT_BGR565 (5 << 26) 6390 #define SP_FORMAT_BGRX8888 (6 << 26) 6391 #define SP_FORMAT_BGRA8888 (7 << 26) 6392 #define SP_FORMAT_RGBX1010102 (8 << 26) 6393 #define SP_FORMAT_RGBA1010102 (9 << 26) 6394 #define SP_FORMAT_RGBX8888 (0xe << 26) 6395 #define SP_FORMAT_RGBA8888 (0xf << 26) 6396 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */ 6397 #define SP_SOURCE_KEY (1 << 22) 6398 #define SP_YUV_FORMAT_BT709 (1 << 18) 6399 #define SP_YUV_BYTE_ORDER_MASK (3 << 16) 6400 #define SP_YUV_ORDER_YUYV (0 << 16) 6401 #define SP_YUV_ORDER_UYVY (1 << 16) 6402 #define SP_YUV_ORDER_YVYU (2 << 16) 6403 #define SP_YUV_ORDER_VYUY (3 << 16) 6404 #define SP_ROTATE_180 (1 << 15) 6405 #define SP_TILED (1 << 10) 6406 #define SP_MIRROR (1 << 8) /* CHV pipe B */ 6407 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 6408 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 6409 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 6410 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 6411 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 6412 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 6413 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 6414 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 6415 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 6416 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 6417 #define SP_CONST_ALPHA_ENABLE (1 << 31) 6418 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0) 6419 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */ 6420 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */ 6421 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4) 6422 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */ 6423 #define SP_SH_COS(x) (x) /* u3.7 */ 6424 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 6425 6426 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 6427 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 6428 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 6429 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 6430 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 6431 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 6432 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 6433 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 6434 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 6435 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 6436 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 6437 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0) 6438 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4) 6439 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 6440 6441 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 6442 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) 6443 6444 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) 6445 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) 6446 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) 6447 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) 6448 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) 6449 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) 6450 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) 6451 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) 6452 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) 6453 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) 6454 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) 6455 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0) 6456 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1) 6457 #define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) 6458 6459 /* 6460 * CHV pipe B sprite CSC 6461 * 6462 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 6463 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 6464 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 6465 */ 6466 #define _MMIO_CHV_SPCSC(plane_id, reg) \ 6467 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) 6468 6469 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) 6470 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) 6471 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) 6472 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 6473 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 6474 6475 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) 6476 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) 6477 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) 6478 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) 6479 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) 6480 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 6481 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 6482 6483 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) 6484 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) 6485 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) 6486 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 6487 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 6488 6489 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) 6490 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) 6491 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) 6492 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 6493 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 6494 6495 /* Skylake plane registers */ 6496 6497 #define _PLANE_CTL_1_A 0x70180 6498 #define _PLANE_CTL_2_A 0x70280 6499 #define _PLANE_CTL_3_A 0x70380 6500 #define PLANE_CTL_ENABLE (1 << 31) 6501 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */ 6502 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 6503 /* 6504 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition 6505 * expanded to include bit 23 as well. However, the shift-24 based values 6506 * correctly map to the same formats in ICL, as long as bit 23 is set to 0 6507 */ 6508 #define PLANE_CTL_FORMAT_MASK (0xf << 24) 6509 #define PLANE_CTL_FORMAT_YUV422 (0 << 24) 6510 #define PLANE_CTL_FORMAT_NV12 (1 << 24) 6511 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24) 6512 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24) 6513 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24) 6514 #define PLANE_CTL_FORMAT_AYUV (8 << 24) 6515 #define PLANE_CTL_FORMAT_INDEXED (12 << 24) 6516 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24) 6517 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23) 6518 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */ 6519 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 6520 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21) 6521 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21) 6522 #define PLANE_CTL_ORDER_BGRX (0 << 20) 6523 #define PLANE_CTL_ORDER_RGBX (1 << 20) 6524 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) 6525 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 6526 #define PLANE_CTL_YUV422_YUYV (0 << 16) 6527 #define PLANE_CTL_YUV422_UYVY (1 << 16) 6528 #define PLANE_CTL_YUV422_YVYU (2 << 16) 6529 #define PLANE_CTL_YUV422_VYUY (3 << 16) 6530 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) 6531 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 6532 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */ 6533 #define PLANE_CTL_TILED_MASK (0x7 << 10) 6534 #define PLANE_CTL_TILED_LINEAR (0 << 10) 6535 #define PLANE_CTL_TILED_X (1 << 10) 6536 #define PLANE_CTL_TILED_Y (4 << 10) 6537 #define PLANE_CTL_TILED_YF (5 << 10) 6538 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8) 6539 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */ 6540 #define PLANE_CTL_ALPHA_DISABLE (0 << 4) 6541 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4) 6542 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4) 6543 #define PLANE_CTL_ROTATE_MASK 0x3 6544 #define PLANE_CTL_ROTATE_0 0x0 6545 #define PLANE_CTL_ROTATE_90 0x1 6546 #define PLANE_CTL_ROTATE_180 0x2 6547 #define PLANE_CTL_ROTATE_270 0x3 6548 #define _PLANE_STRIDE_1_A 0x70188 6549 #define _PLANE_STRIDE_2_A 0x70288 6550 #define _PLANE_STRIDE_3_A 0x70388 6551 #define _PLANE_POS_1_A 0x7018c 6552 #define _PLANE_POS_2_A 0x7028c 6553 #define _PLANE_POS_3_A 0x7038c 6554 #define _PLANE_SIZE_1_A 0x70190 6555 #define _PLANE_SIZE_2_A 0x70290 6556 #define _PLANE_SIZE_3_A 0x70390 6557 #define _PLANE_SURF_1_A 0x7019c 6558 #define _PLANE_SURF_2_A 0x7029c 6559 #define _PLANE_SURF_3_A 0x7039c 6560 #define _PLANE_OFFSET_1_A 0x701a4 6561 #define _PLANE_OFFSET_2_A 0x702a4 6562 #define _PLANE_OFFSET_3_A 0x703a4 6563 #define _PLANE_KEYVAL_1_A 0x70194 6564 #define _PLANE_KEYVAL_2_A 0x70294 6565 #define _PLANE_KEYMSK_1_A 0x70198 6566 #define _PLANE_KEYMSK_2_A 0x70298 6567 #define _PLANE_KEYMAX_1_A 0x701a0 6568 #define _PLANE_KEYMAX_2_A 0x702a0 6569 #define _PLANE_AUX_DIST_1_A 0x701c0 6570 #define _PLANE_AUX_DIST_2_A 0x702c0 6571 #define _PLANE_AUX_OFFSET_1_A 0x701c4 6572 #define _PLANE_AUX_OFFSET_2_A 0x702c4 6573 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ 6574 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ 6575 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ 6576 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */ 6577 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 6578 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */ 6579 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17) 6580 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17) 6581 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17) 6582 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17) 6583 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17) 6584 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) 6585 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4) 6586 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4) 6587 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4) 6588 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4) 6589 #define _PLANE_BUF_CFG_1_A 0x7027c 6590 #define _PLANE_BUF_CFG_2_A 0x7037c 6591 #define _PLANE_NV12_BUF_CFG_1_A 0x70278 6592 #define _PLANE_NV12_BUF_CFG_2_A 0x70378 6593 6594 6595 #define _PLANE_CTL_1_B 0x71180 6596 #define _PLANE_CTL_2_B 0x71280 6597 #define _PLANE_CTL_3_B 0x71380 6598 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 6599 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 6600 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 6601 #define PLANE_CTL(pipe, plane) \ 6602 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 6603 6604 #define _PLANE_STRIDE_1_B 0x71188 6605 #define _PLANE_STRIDE_2_B 0x71288 6606 #define _PLANE_STRIDE_3_B 0x71388 6607 #define _PLANE_STRIDE_1(pipe) \ 6608 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 6609 #define _PLANE_STRIDE_2(pipe) \ 6610 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 6611 #define _PLANE_STRIDE_3(pipe) \ 6612 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 6613 #define PLANE_STRIDE(pipe, plane) \ 6614 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 6615 6616 #define _PLANE_POS_1_B 0x7118c 6617 #define _PLANE_POS_2_B 0x7128c 6618 #define _PLANE_POS_3_B 0x7138c 6619 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 6620 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 6621 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 6622 #define PLANE_POS(pipe, plane) \ 6623 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 6624 6625 #define _PLANE_SIZE_1_B 0x71190 6626 #define _PLANE_SIZE_2_B 0x71290 6627 #define _PLANE_SIZE_3_B 0x71390 6628 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 6629 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 6630 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 6631 #define PLANE_SIZE(pipe, plane) \ 6632 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 6633 6634 #define _PLANE_SURF_1_B 0x7119c 6635 #define _PLANE_SURF_2_B 0x7129c 6636 #define _PLANE_SURF_3_B 0x7139c 6637 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 6638 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 6639 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 6640 #define PLANE_SURF(pipe, plane) \ 6641 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 6642 6643 #define _PLANE_OFFSET_1_B 0x711a4 6644 #define _PLANE_OFFSET_2_B 0x712a4 6645 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 6646 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 6647 #define PLANE_OFFSET(pipe, plane) \ 6648 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 6649 6650 #define _PLANE_KEYVAL_1_B 0x71194 6651 #define _PLANE_KEYVAL_2_B 0x71294 6652 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 6653 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 6654 #define PLANE_KEYVAL(pipe, plane) \ 6655 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 6656 6657 #define _PLANE_KEYMSK_1_B 0x71198 6658 #define _PLANE_KEYMSK_2_B 0x71298 6659 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 6660 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 6661 #define PLANE_KEYMSK(pipe, plane) \ 6662 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 6663 6664 #define _PLANE_KEYMAX_1_B 0x711a0 6665 #define _PLANE_KEYMAX_2_B 0x712a0 6666 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 6667 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 6668 #define PLANE_KEYMAX(pipe, plane) \ 6669 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 6670 6671 #define _PLANE_BUF_CFG_1_B 0x7127c 6672 #define _PLANE_BUF_CFG_2_B 0x7137c 6673 #define SKL_DDB_ENTRY_MASK 0x3FF 6674 #define ICL_DDB_ENTRY_MASK 0x7FF 6675 #define DDB_ENTRY_END_SHIFT 16 6676 #define _PLANE_BUF_CFG_1(pipe) \ 6677 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 6678 #define _PLANE_BUF_CFG_2(pipe) \ 6679 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 6680 #define PLANE_BUF_CFG(pipe, plane) \ 6681 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 6682 6683 #define _PLANE_NV12_BUF_CFG_1_B 0x71278 6684 #define _PLANE_NV12_BUF_CFG_2_B 0x71378 6685 #define _PLANE_NV12_BUF_CFG_1(pipe) \ 6686 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 6687 #define _PLANE_NV12_BUF_CFG_2(pipe) \ 6688 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 6689 #define PLANE_NV12_BUF_CFG(pipe, plane) \ 6690 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 6691 6692 #define _PLANE_AUX_DIST_1_B 0x711c0 6693 #define _PLANE_AUX_DIST_2_B 0x712c0 6694 #define _PLANE_AUX_DIST_1(pipe) \ 6695 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B) 6696 #define _PLANE_AUX_DIST_2(pipe) \ 6697 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B) 6698 #define PLANE_AUX_DIST(pipe, plane) \ 6699 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe)) 6700 6701 #define _PLANE_AUX_OFFSET_1_B 0x711c4 6702 #define _PLANE_AUX_OFFSET_2_B 0x712c4 6703 #define _PLANE_AUX_OFFSET_1(pipe) \ 6704 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B) 6705 #define _PLANE_AUX_OFFSET_2(pipe) \ 6706 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B) 6707 #define PLANE_AUX_OFFSET(pipe, plane) \ 6708 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe)) 6709 6710 #define _PLANE_COLOR_CTL_1_B 0x711CC 6711 #define _PLANE_COLOR_CTL_2_B 0x712CC 6712 #define _PLANE_COLOR_CTL_3_B 0x713CC 6713 #define _PLANE_COLOR_CTL_1(pipe) \ 6714 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) 6715 #define _PLANE_COLOR_CTL_2(pipe) \ 6716 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) 6717 #define PLANE_COLOR_CTL(pipe, plane) \ 6718 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) 6719 6720 #/* SKL new cursor registers */ 6721 #define _CUR_BUF_CFG_A 0x7017c 6722 #define _CUR_BUF_CFG_B 0x7117c 6723 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 6724 6725 /* VBIOS regs */ 6726 #define VGACNTRL _MMIO(0x71400) 6727 # define VGA_DISP_DISABLE (1 << 31) 6728 # define VGA_2X_MODE (1 << 30) 6729 # define VGA_PIPE_B_SELECT (1 << 29) 6730 6731 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) 6732 6733 /* Ironlake */ 6734 6735 #define CPU_VGACNTRL _MMIO(0x41000) 6736 6737 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) 6738 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 6739 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ 6740 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ 6741 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ 6742 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ 6743 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ 6744 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) 6745 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) 6746 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) 6747 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) 6748 6749 /* refresh rate hardware control */ 6750 #define RR_HW_CTL _MMIO(0x45300) 6751 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 6752 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 6753 6754 #define FDI_PLL_BIOS_0 _MMIO(0x46000) 6755 #define FDI_PLL_FB_CLOCK_MASK 0xff 6756 #define FDI_PLL_BIOS_1 _MMIO(0x46004) 6757 #define FDI_PLL_BIOS_2 _MMIO(0x46008) 6758 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 6759 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 6760 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 6761 6762 #define PCH_3DCGDIS0 _MMIO(0x46020) 6763 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 6764 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 6765 6766 #define PCH_3DCGDIS1 _MMIO(0x46024) 6767 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 6768 6769 #define FDI_PLL_FREQ_CTL _MMIO(0x46030) 6770 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24) 6771 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 6772 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 6773 6774 6775 #define _PIPEA_DATA_M1 0x60030 6776 #define PIPE_DATA_M1_OFFSET 0 6777 #define _PIPEA_DATA_N1 0x60034 6778 #define PIPE_DATA_N1_OFFSET 0 6779 6780 #define _PIPEA_DATA_M2 0x60038 6781 #define PIPE_DATA_M2_OFFSET 0 6782 #define _PIPEA_DATA_N2 0x6003c 6783 #define PIPE_DATA_N2_OFFSET 0 6784 6785 #define _PIPEA_LINK_M1 0x60040 6786 #define PIPE_LINK_M1_OFFSET 0 6787 #define _PIPEA_LINK_N1 0x60044 6788 #define PIPE_LINK_N1_OFFSET 0 6789 6790 #define _PIPEA_LINK_M2 0x60048 6791 #define PIPE_LINK_M2_OFFSET 0 6792 #define _PIPEA_LINK_N2 0x6004c 6793 #define PIPE_LINK_N2_OFFSET 0 6794 6795 /* PIPEB timing regs are same start from 0x61000 */ 6796 6797 #define _PIPEB_DATA_M1 0x61030 6798 #define _PIPEB_DATA_N1 0x61034 6799 #define _PIPEB_DATA_M2 0x61038 6800 #define _PIPEB_DATA_N2 0x6103c 6801 #define _PIPEB_LINK_M1 0x61040 6802 #define _PIPEB_LINK_N1 0x61044 6803 #define _PIPEB_LINK_M2 0x61048 6804 #define _PIPEB_LINK_N2 0x6104c 6805 6806 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) 6807 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) 6808 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) 6809 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) 6810 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) 6811 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) 6812 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) 6813 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) 6814 6815 /* CPU panel fitter */ 6816 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 6817 #define _PFA_CTL_1 0x68080 6818 #define _PFB_CTL_1 0x68880 6819 #define PF_ENABLE (1 << 31) 6820 #define PF_PIPE_SEL_MASK_IVB (3 << 29) 6821 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29) 6822 #define PF_FILTER_MASK (3 << 23) 6823 #define PF_FILTER_PROGRAMMED (0 << 23) 6824 #define PF_FILTER_MED_3x3 (1 << 23) 6825 #define PF_FILTER_EDGE_ENHANCE (2 << 23) 6826 #define PF_FILTER_EDGE_SOFTEN (3 << 23) 6827 #define _PFA_WIN_SZ 0x68074 6828 #define _PFB_WIN_SZ 0x68874 6829 #define _PFA_WIN_POS 0x68070 6830 #define _PFB_WIN_POS 0x68870 6831 #define _PFA_VSCALE 0x68084 6832 #define _PFB_VSCALE 0x68884 6833 #define _PFA_HSCALE 0x68090 6834 #define _PFB_HSCALE 0x68890 6835 6836 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 6837 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 6838 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 6839 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 6840 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 6841 6842 #define _PSA_CTL 0x68180 6843 #define _PSB_CTL 0x68980 6844 #define PS_ENABLE (1 << 31) 6845 #define _PSA_WIN_SZ 0x68174 6846 #define _PSB_WIN_SZ 0x68974 6847 #define _PSA_WIN_POS 0x68170 6848 #define _PSB_WIN_POS 0x68970 6849 6850 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) 6851 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 6852 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 6853 6854 /* 6855 * Skylake scalers 6856 */ 6857 #define _PS_1A_CTRL 0x68180 6858 #define _PS_2A_CTRL 0x68280 6859 #define _PS_1B_CTRL 0x68980 6860 #define _PS_2B_CTRL 0x68A80 6861 #define _PS_1C_CTRL 0x69180 6862 #define PS_SCALER_EN (1 << 31) 6863 #define PS_SCALER_MODE_MASK (3 << 28) 6864 #define PS_SCALER_MODE_DYN (0 << 28) 6865 #define PS_SCALER_MODE_HQ (1 << 28) 6866 #define SKL_PS_SCALER_MODE_NV12 (2 << 28) 6867 #define PS_SCALER_MODE_PLANAR (1 << 29) 6868 #define PS_PLANE_SEL_MASK (7 << 25) 6869 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) 6870 #define PS_FILTER_MASK (3 << 23) 6871 #define PS_FILTER_MEDIUM (0 << 23) 6872 #define PS_FILTER_EDGE_ENHANCE (2 << 23) 6873 #define PS_FILTER_BILINEAR (3 << 23) 6874 #define PS_VERT3TAP (1 << 21) 6875 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 6876 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 6877 #define PS_PWRUP_PROGRESS (1 << 17) 6878 #define PS_V_FILTER_BYPASS (1 << 8) 6879 #define PS_VADAPT_EN (1 << 7) 6880 #define PS_VADAPT_MODE_MASK (3 << 5) 6881 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 6882 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 6883 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 6884 6885 #define _PS_PWR_GATE_1A 0x68160 6886 #define _PS_PWR_GATE_2A 0x68260 6887 #define _PS_PWR_GATE_1B 0x68960 6888 #define _PS_PWR_GATE_2B 0x68A60 6889 #define _PS_PWR_GATE_1C 0x69160 6890 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 6891 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 6892 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 6893 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 6894 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 6895 #define PS_PWR_GATE_SLPEN_8 0 6896 #define PS_PWR_GATE_SLPEN_16 1 6897 #define PS_PWR_GATE_SLPEN_24 2 6898 #define PS_PWR_GATE_SLPEN_32 3 6899 6900 #define _PS_WIN_POS_1A 0x68170 6901 #define _PS_WIN_POS_2A 0x68270 6902 #define _PS_WIN_POS_1B 0x68970 6903 #define _PS_WIN_POS_2B 0x68A70 6904 #define _PS_WIN_POS_1C 0x69170 6905 6906 #define _PS_WIN_SZ_1A 0x68174 6907 #define _PS_WIN_SZ_2A 0x68274 6908 #define _PS_WIN_SZ_1B 0x68974 6909 #define _PS_WIN_SZ_2B 0x68A74 6910 #define _PS_WIN_SZ_1C 0x69174 6911 6912 #define _PS_VSCALE_1A 0x68184 6913 #define _PS_VSCALE_2A 0x68284 6914 #define _PS_VSCALE_1B 0x68984 6915 #define _PS_VSCALE_2B 0x68A84 6916 #define _PS_VSCALE_1C 0x69184 6917 6918 #define _PS_HSCALE_1A 0x68190 6919 #define _PS_HSCALE_2A 0x68290 6920 #define _PS_HSCALE_1B 0x68990 6921 #define _PS_HSCALE_2B 0x68A90 6922 #define _PS_HSCALE_1C 0x69190 6923 6924 #define _PS_VPHASE_1A 0x68188 6925 #define _PS_VPHASE_2A 0x68288 6926 #define _PS_VPHASE_1B 0x68988 6927 #define _PS_VPHASE_2B 0x68A88 6928 #define _PS_VPHASE_1C 0x69188 6929 #define PS_Y_PHASE(x) ((x) << 16) 6930 #define PS_UV_RGB_PHASE(x) ((x) << 0) 6931 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */ 6932 #define PS_PHASE_TRIP (1 << 0) 6933 6934 #define _PS_HPHASE_1A 0x68194 6935 #define _PS_HPHASE_2A 0x68294 6936 #define _PS_HPHASE_1B 0x68994 6937 #define _PS_HPHASE_2B 0x68A94 6938 #define _PS_HPHASE_1C 0x69194 6939 6940 #define _PS_ECC_STAT_1A 0x681D0 6941 #define _PS_ECC_STAT_2A 0x682D0 6942 #define _PS_ECC_STAT_1B 0x689D0 6943 #define _PS_ECC_STAT_2B 0x68AD0 6944 #define _PS_ECC_STAT_1C 0x691D0 6945 6946 #define _ID(id, a, b) _PICK_EVEN(id, a, b) 6947 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ 6948 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 6949 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 6950 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ 6951 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 6952 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 6953 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ 6954 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 6955 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 6956 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ 6957 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 6958 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 6959 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6960 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 6961 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 6962 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6963 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 6964 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 6965 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6966 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 6967 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 6968 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6969 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 6970 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 6971 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ 6972 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 6973 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) 6974 6975 /* legacy palette */ 6976 #define _LGC_PALETTE_A 0x4a000 6977 #define _LGC_PALETTE_B 0x4a800 6978 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) 6979 6980 #define _GAMMA_MODE_A 0x4a480 6981 #define _GAMMA_MODE_B 0x4ac80 6982 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 6983 #define GAMMA_MODE_MODE_MASK (3 << 0) 6984 #define GAMMA_MODE_MODE_8BIT (0 << 0) 6985 #define GAMMA_MODE_MODE_10BIT (1 << 0) 6986 #define GAMMA_MODE_MODE_12BIT (2 << 0) 6987 #define GAMMA_MODE_MODE_SPLIT (3 << 0) 6988 6989 /* DMC/CSR */ 6990 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) 6991 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 6992 #define CSR_HTP_ADDR_SKL 0x00500034 6993 #define CSR_SSP_BASE _MMIO(0x8F074) 6994 #define CSR_HTP_SKL _MMIO(0x8F004) 6995 #define CSR_LAST_WRITE _MMIO(0x8F034) 6996 #define CSR_LAST_WRITE_VALUE 0xc003b400 6997 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */ 6998 #define CSR_MMIO_START_RANGE 0x80000 6999 #define CSR_MMIO_END_RANGE 0x8FFFF 7000 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) 7001 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) 7002 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) 7003 7004 /* interrupts */ 7005 #define DE_MASTER_IRQ_CONTROL (1 << 31) 7006 #define DE_SPRITEB_FLIP_DONE (1 << 29) 7007 #define DE_SPRITEA_FLIP_DONE (1 << 28) 7008 #define DE_PLANEB_FLIP_DONE (1 << 27) 7009 #define DE_PLANEA_FLIP_DONE (1 << 26) 7010 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 7011 #define DE_PCU_EVENT (1 << 25) 7012 #define DE_GTT_FAULT (1 << 24) 7013 #define DE_POISON (1 << 23) 7014 #define DE_PERFORM_COUNTER (1 << 22) 7015 #define DE_PCH_EVENT (1 << 21) 7016 #define DE_AUX_CHANNEL_A (1 << 20) 7017 #define DE_DP_A_HOTPLUG (1 << 19) 7018 #define DE_GSE (1 << 18) 7019 #define DE_PIPEB_VBLANK (1 << 15) 7020 #define DE_PIPEB_EVEN_FIELD (1 << 14) 7021 #define DE_PIPEB_ODD_FIELD (1 << 13) 7022 #define DE_PIPEB_LINE_COMPARE (1 << 12) 7023 #define DE_PIPEB_VSYNC (1 << 11) 7024 #define DE_PIPEB_CRC_DONE (1 << 10) 7025 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 7026 #define DE_PIPEA_VBLANK (1 << 7) 7027 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe))) 7028 #define DE_PIPEA_EVEN_FIELD (1 << 6) 7029 #define DE_PIPEA_ODD_FIELD (1 << 5) 7030 #define DE_PIPEA_LINE_COMPARE (1 << 4) 7031 #define DE_PIPEA_VSYNC (1 << 3) 7032 #define DE_PIPEA_CRC_DONE (1 << 2) 7033 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe))) 7034 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 7035 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe))) 7036 7037 /* More Ivybridge lolz */ 7038 #define DE_ERR_INT_IVB (1 << 30) 7039 #define DE_GSE_IVB (1 << 29) 7040 #define DE_PCH_EVENT_IVB (1 << 28) 7041 #define DE_DP_A_HOTPLUG_IVB (1 << 27) 7042 #define DE_AUX_CHANNEL_A_IVB (1 << 26) 7043 #define DE_EDP_PSR_INT_HSW (1 << 19) 7044 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14) 7045 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13) 7046 #define DE_PIPEC_VBLANK_IVB (1 << 10) 7047 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9) 7048 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8) 7049 #define DE_PIPEB_VBLANK_IVB (1 << 5) 7050 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4) 7051 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3) 7052 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane))) 7053 #define DE_PIPEA_VBLANK_IVB (1 << 0) 7054 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) 7055 7056 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ 7057 #define MASTER_INTERRUPT_ENABLE (1 << 31) 7058 7059 #define DEISR _MMIO(0x44000) 7060 #define DEIMR _MMIO(0x44004) 7061 #define DEIIR _MMIO(0x44008) 7062 #define DEIER _MMIO(0x4400c) 7063 7064 #define GTISR _MMIO(0x44010) 7065 #define GTIMR _MMIO(0x44014) 7066 #define GTIIR _MMIO(0x44018) 7067 #define GTIER _MMIO(0x4401c) 7068 7069 #define GEN8_MASTER_IRQ _MMIO(0x44200) 7070 #define GEN8_MASTER_IRQ_CONTROL (1 << 31) 7071 #define GEN8_PCU_IRQ (1 << 30) 7072 #define GEN8_DE_PCH_IRQ (1 << 23) 7073 #define GEN8_DE_MISC_IRQ (1 << 22) 7074 #define GEN8_DE_PORT_IRQ (1 << 20) 7075 #define GEN8_DE_PIPE_C_IRQ (1 << 18) 7076 #define GEN8_DE_PIPE_B_IRQ (1 << 17) 7077 #define GEN8_DE_PIPE_A_IRQ (1 << 16) 7078 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe))) 7079 #define GEN8_GT_VECS_IRQ (1 << 6) 7080 #define GEN8_GT_GUC_IRQ (1 << 5) 7081 #define GEN8_GT_PM_IRQ (1 << 4) 7082 #define GEN8_GT_VCS2_IRQ (1 << 3) 7083 #define GEN8_GT_VCS1_IRQ (1 << 2) 7084 #define GEN8_GT_BCS_IRQ (1 << 1) 7085 #define GEN8_GT_RCS_IRQ (1 << 0) 7086 7087 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) 7088 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) 7089 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) 7090 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) 7091 7092 #define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31) 7093 #define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30) 7094 #define GEN9_GUC_DISPLAY_EVENT (1 << 29) 7095 #define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28) 7096 #define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27) 7097 #define GEN9_GUC_DB_RING_EVENT (1 << 26) 7098 #define GEN9_GUC_DMA_DONE_EVENT (1 << 25) 7099 #define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24) 7100 #define GEN9_GUC_NOTIFICATION_EVENT (1 << 23) 7101 7102 #define GEN8_RCS_IRQ_SHIFT 0 7103 #define GEN8_BCS_IRQ_SHIFT 16 7104 #define GEN8_VCS1_IRQ_SHIFT 0 7105 #define GEN8_VCS2_IRQ_SHIFT 16 7106 #define GEN8_VECS_IRQ_SHIFT 0 7107 #define GEN8_WD_IRQ_SHIFT 16 7108 7109 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) 7110 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) 7111 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) 7112 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) 7113 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 7114 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 7115 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 7116 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 7117 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 7118 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 7119 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 7120 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 7121 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 7122 #define GEN8_PIPE_VSYNC (1 << 1) 7123 #define GEN8_PIPE_VBLANK (1 << 0) 7124 #define GEN9_PIPE_CURSOR_FAULT (1 << 11) 7125 #define GEN9_PIPE_PLANE4_FAULT (1 << 10) 7126 #define GEN9_PIPE_PLANE3_FAULT (1 << 9) 7127 #define GEN9_PIPE_PLANE2_FAULT (1 << 8) 7128 #define GEN9_PIPE_PLANE1_FAULT (1 << 7) 7129 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 7130 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 7131 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 7132 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 7133 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) 7134 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 7135 (GEN8_PIPE_CURSOR_FAULT | \ 7136 GEN8_PIPE_SPRITE_FAULT | \ 7137 GEN8_PIPE_PRIMARY_FAULT) 7138 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 7139 (GEN9_PIPE_CURSOR_FAULT | \ 7140 GEN9_PIPE_PLANE4_FAULT | \ 7141 GEN9_PIPE_PLANE3_FAULT | \ 7142 GEN9_PIPE_PLANE2_FAULT | \ 7143 GEN9_PIPE_PLANE1_FAULT) 7144 7145 #define GEN8_DE_PORT_ISR _MMIO(0x44440) 7146 #define GEN8_DE_PORT_IMR _MMIO(0x44444) 7147 #define GEN8_DE_PORT_IIR _MMIO(0x44448) 7148 #define GEN8_DE_PORT_IER _MMIO(0x4444c) 7149 #define ICL_AUX_CHANNEL_E (1 << 29) 7150 #define CNL_AUX_CHANNEL_F (1 << 28) 7151 #define GEN9_AUX_CHANNEL_D (1 << 27) 7152 #define GEN9_AUX_CHANNEL_C (1 << 26) 7153 #define GEN9_AUX_CHANNEL_B (1 << 25) 7154 #define BXT_DE_PORT_HP_DDIC (1 << 5) 7155 #define BXT_DE_PORT_HP_DDIB (1 << 4) 7156 #define BXT_DE_PORT_HP_DDIA (1 << 3) 7157 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ 7158 BXT_DE_PORT_HP_DDIB | \ 7159 BXT_DE_PORT_HP_DDIC) 7160 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 7161 #define BXT_DE_PORT_GMBUS (1 << 1) 7162 #define GEN8_AUX_CHANNEL_A (1 << 0) 7163 7164 #define GEN8_DE_MISC_ISR _MMIO(0x44460) 7165 #define GEN8_DE_MISC_IMR _MMIO(0x44464) 7166 #define GEN8_DE_MISC_IIR _MMIO(0x44468) 7167 #define GEN8_DE_MISC_IER _MMIO(0x4446c) 7168 #define GEN8_DE_MISC_GSE (1 << 27) 7169 #define GEN8_DE_EDP_PSR (1 << 19) 7170 7171 #define GEN8_PCU_ISR _MMIO(0x444e0) 7172 #define GEN8_PCU_IMR _MMIO(0x444e4) 7173 #define GEN8_PCU_IIR _MMIO(0x444e8) 7174 #define GEN8_PCU_IER _MMIO(0x444ec) 7175 7176 #define GEN11_GU_MISC_ISR _MMIO(0x444f0) 7177 #define GEN11_GU_MISC_IMR _MMIO(0x444f4) 7178 #define GEN11_GU_MISC_IIR _MMIO(0x444f8) 7179 #define GEN11_GU_MISC_IER _MMIO(0x444fc) 7180 #define GEN11_GU_MISC_GSE (1 << 27) 7181 7182 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010) 7183 #define GEN11_MASTER_IRQ (1 << 31) 7184 #define GEN11_PCU_IRQ (1 << 30) 7185 #define GEN11_GU_MISC_IRQ (1 << 29) 7186 #define GEN11_DISPLAY_IRQ (1 << 16) 7187 #define GEN11_GT_DW_IRQ(x) (1 << (x)) 7188 #define GEN11_GT_DW1_IRQ (1 << 1) 7189 #define GEN11_GT_DW0_IRQ (1 << 0) 7190 7191 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200) 7192 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31) 7193 #define GEN11_AUDIO_CODEC_IRQ (1 << 24) 7194 #define GEN11_DE_PCH_IRQ (1 << 23) 7195 #define GEN11_DE_MISC_IRQ (1 << 22) 7196 #define GEN11_DE_HPD_IRQ (1 << 21) 7197 #define GEN11_DE_PORT_IRQ (1 << 20) 7198 #define GEN11_DE_PIPE_C (1 << 18) 7199 #define GEN11_DE_PIPE_B (1 << 17) 7200 #define GEN11_DE_PIPE_A (1 << 16) 7201 7202 #define GEN11_DE_HPD_ISR _MMIO(0x44470) 7203 #define GEN11_DE_HPD_IMR _MMIO(0x44474) 7204 #define GEN11_DE_HPD_IIR _MMIO(0x44478) 7205 #define GEN11_DE_HPD_IER _MMIO(0x4447c) 7206 #define GEN11_TC4_HOTPLUG (1 << 19) 7207 #define GEN11_TC3_HOTPLUG (1 << 18) 7208 #define GEN11_TC2_HOTPLUG (1 << 17) 7209 #define GEN11_TC1_HOTPLUG (1 << 16) 7210 #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \ 7211 GEN11_TC3_HOTPLUG | \ 7212 GEN11_TC2_HOTPLUG | \ 7213 GEN11_TC1_HOTPLUG) 7214 #define GEN11_TBT4_HOTPLUG (1 << 3) 7215 #define GEN11_TBT3_HOTPLUG (1 << 2) 7216 #define GEN11_TBT2_HOTPLUG (1 << 1) 7217 #define GEN11_TBT1_HOTPLUG (1 << 0) 7218 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \ 7219 GEN11_TBT3_HOTPLUG | \ 7220 GEN11_TBT2_HOTPLUG | \ 7221 GEN11_TBT1_HOTPLUG) 7222 7223 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030) 7224 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038) 7225 #define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4) 7226 #define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4) 7227 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4) 7228 #define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4) 7229 7230 #define GEN11_GT_INTR_DW0 _MMIO(0x190018) 7231 #define GEN11_CSME (31) 7232 #define GEN11_GUNIT (28) 7233 #define GEN11_GUC (25) 7234 #define GEN11_WDPERF (20) 7235 #define GEN11_KCR (19) 7236 #define GEN11_GTPM (16) 7237 #define GEN11_BCS (15) 7238 #define GEN11_RCS0 (0) 7239 7240 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c) 7241 #define GEN11_VECS(x) (31 - (x)) 7242 #define GEN11_VCS(x) (x) 7243 7244 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4)) 7245 7246 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060) 7247 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064) 7248 #define GEN11_INTR_DATA_VALID (1 << 31) 7249 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) 7250 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) 7251 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) 7252 7253 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4)) 7254 7255 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070) 7256 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074) 7257 7258 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4)) 7259 7260 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) 7261 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) 7262 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) 7263 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) 7264 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) 7265 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) 7266 7267 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) 7268 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) 7269 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) 7270 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) 7271 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) 7272 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) 7273 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) 7274 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) 7275 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) 7276 7277 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) 7278 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 7279 #define ILK_ELPIN_409_SELECT (1 << 25) 7280 #define ILK_DPARB_GATE (1 << 22) 7281 #define ILK_VSDPFD_FULL (1 << 21) 7282 #define FUSE_STRAP _MMIO(0x42014) 7283 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 7284 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 7285 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 7286 #define IVB_PIPE_C_DISABLE (1 << 28) 7287 #define ILK_HDCP_DISABLE (1 << 25) 7288 #define ILK_eDP_A_DISABLE (1 << 24) 7289 #define HSW_CDCLK_LIMIT (1 << 24) 7290 #define ILK_DESKTOP (1 << 23) 7291 7292 #define ILK_DSPCLK_GATE_D _MMIO(0x42020) 7293 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 7294 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 7295 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 7296 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 7297 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 7298 7299 #define IVB_CHICKEN3 _MMIO(0x4200c) 7300 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 7301 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 7302 7303 #define CHICKEN_PAR1_1 _MMIO(0x42080) 7304 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15) 7305 #define DPA_MASK_VBLANK_SRD (1 << 15) 7306 #define FORCE_ARB_IDLE_PLANES (1 << 14) 7307 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) 7308 7309 #define CHICKEN_PAR2_1 _MMIO(0x42090) 7310 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) 7311 7312 #define CHICKEN_MISC_2 _MMIO(0x42084) 7313 #define CNL_COMP_PWR_DOWN (1 << 23) 7314 #define GLK_CL2_PWR_DOWN (1 << 12) 7315 #define GLK_CL1_PWR_DOWN (1 << 11) 7316 #define GLK_CL0_PWR_DOWN (1 << 10) 7317 7318 #define CHICKEN_MISC_4 _MMIO(0x4208c) 7319 #define FBC_STRIDE_OVERRIDE (1 << 13) 7320 #define FBC_STRIDE_MASK 0x1FFF 7321 7322 #define _CHICKEN_PIPESL_1_A 0x420b0 7323 #define _CHICKEN_PIPESL_1_B 0x420b4 7324 #define HSW_FBCQ_DIS (1 << 22) 7325 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 7326 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 7327 7328 #define CHICKEN_TRANS_A 0x420c0 7329 #define CHICKEN_TRANS_B 0x420c4 7330 #define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B) 7331 #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */ 7332 #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19) 7333 #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18) 7334 #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */ 7335 #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */ 7336 #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15) 7337 #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12) 7338 7339 #define DISP_ARB_CTL _MMIO(0x45000) 7340 #define DISP_FBC_MEMORY_WAKE (1 << 31) 7341 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13) 7342 #define DISP_FBC_WM_DIS (1 << 15) 7343 #define DISP_ARB_CTL2 _MMIO(0x45004) 7344 #define DISP_DATA_PARTITION_5_6 (1 << 6) 7345 #define DISP_IPC_ENABLE (1 << 3) 7346 #define DBUF_CTL _MMIO(0x45008) 7347 #define DBUF_CTL_S1 _MMIO(0x45008) 7348 #define DBUF_CTL_S2 _MMIO(0x44FE8) 7349 #define DBUF_POWER_REQUEST (1 << 31) 7350 #define DBUF_POWER_STATE (1 << 30) 7351 #define GEN7_MSG_CTL _MMIO(0x45010) 7352 #define WAIT_FOR_PCH_RESET_ACK (1 << 1) 7353 #define WAIT_FOR_PCH_FLR_ACK (1 << 0) 7354 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) 7355 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4) 7356 7357 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) 7358 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30) 7359 #define MASK_WAKEMEM (1 << 13) 7360 #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7) 7361 7362 #define SKL_DFSM _MMIO(0x51000) 7363 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 7364 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 7365 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 7366 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 7367 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 7368 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) 7369 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) 7370 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) 7371 7372 #define SKL_DSSM _MMIO(0x51004) 7373 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31) 7374 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29) 7375 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29) 7376 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29) 7377 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29) 7378 7379 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 7380 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14) 7381 7382 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 7383 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8) 7384 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10) 7385 7386 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 7387 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 7388 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 7389 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0) 7390 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 7391 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 7392 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 7393 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 7394 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 7395 7396 /* GEN7 chicken */ 7397 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 7398 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26)) 7399 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14) 7400 7401 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 7402 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13) 7403 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12) 7404 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8) 7405 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0) 7406 7407 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304) 7408 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11) 7409 7410 #define HIZ_CHICKEN _MMIO(0x7018) 7411 # define CHV_HZ_8X8_MODE_IN_1X (1 << 15) 7412 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3) 7413 7414 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 7415 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14) 7416 7417 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 7418 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11) 7419 7420 #define GEN7_L3SQCREG1 _MMIO(0xB010) 7421 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 7422 7423 #define GEN8_L3SQCREG1 _MMIO(0xB100) 7424 /* 7425 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 7426 * Using the formula in BSpec leads to a hang, while the formula here works 7427 * fine and matches the formulas for all other platforms. A BSpec change 7428 * request has been filed to clarify this. 7429 */ 7430 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 7431 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 7432 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 7433 7434 #define GEN7_L3CNTLREG1 _MMIO(0xB01C) 7435 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 7436 #define GEN7_L3AGDIS (1 << 19) 7437 #define GEN7_L3CNTLREG2 _MMIO(0xB020) 7438 #define GEN7_L3CNTLREG3 _MMIO(0xB024) 7439 7440 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) 7441 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 7442 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114) 7443 #define GEN11_I2M_WRITE_DISABLE (1 << 28) 7444 7445 #define GEN7_L3SQCREG4 _MMIO(0xb034) 7446 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27) 7447 7448 #define GEN8_L3SQCREG4 _MMIO(0xb118) 7449 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) 7450 #define GEN8_LQSC_RO_PERF_DIS (1 << 27) 7451 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) 7452 7453 /* GEN8 chicken */ 7454 #define HDC_CHICKEN0 _MMIO(0x7300) 7455 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0) 7456 #define ICL_HDC_MODE _MMIO(0xE5F4) 7457 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15) 7458 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14) 7459 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11) 7460 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5) 7461 #define HDC_FORCE_NON_COHERENT (1 << 4) 7462 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10) 7463 7464 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 7465 7466 /* GEN9 chicken */ 7467 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 7468 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 7469 7470 #define GEN9_WM_CHICKEN3 _MMIO(0x5588) 7471 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) 7472 7473 /* WaCatErrorRejectionIssue */ 7474 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 7475 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11) 7476 7477 #define HSW_SCRATCH1 _MMIO(0xb038) 7478 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27) 7479 7480 #define BDW_SCRATCH1 _MMIO(0xb11c) 7481 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2) 7482 7483 /*GEN11 chicken */ 7484 #define _PIPEA_CHICKEN 0x70038 7485 #define _PIPEB_CHICKEN 0x71038 7486 #define _PIPEC_CHICKEN 0x72038 7487 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7) 7488 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\ 7489 _PIPEB_CHICKEN) 7490 7491 /* PCH */ 7492 7493 /* south display engine interrupt: IBX */ 7494 #define SDE_AUDIO_POWER_D (1 << 27) 7495 #define SDE_AUDIO_POWER_C (1 << 26) 7496 #define SDE_AUDIO_POWER_B (1 << 25) 7497 #define SDE_AUDIO_POWER_SHIFT (25) 7498 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 7499 #define SDE_GMBUS (1 << 24) 7500 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 7501 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 7502 #define SDE_AUDIO_HDCP_MASK (3 << 22) 7503 #define SDE_AUDIO_TRANSB (1 << 21) 7504 #define SDE_AUDIO_TRANSA (1 << 20) 7505 #define SDE_AUDIO_TRANS_MASK (3 << 20) 7506 #define SDE_POISON (1 << 19) 7507 /* 18 reserved */ 7508 #define SDE_FDI_RXB (1 << 17) 7509 #define SDE_FDI_RXA (1 << 16) 7510 #define SDE_FDI_MASK (3 << 16) 7511 #define SDE_AUXD (1 << 15) 7512 #define SDE_AUXC (1 << 14) 7513 #define SDE_AUXB (1 << 13) 7514 #define SDE_AUX_MASK (7 << 13) 7515 /* 12 reserved */ 7516 #define SDE_CRT_HOTPLUG (1 << 11) 7517 #define SDE_PORTD_HOTPLUG (1 << 10) 7518 #define SDE_PORTC_HOTPLUG (1 << 9) 7519 #define SDE_PORTB_HOTPLUG (1 << 8) 7520 #define SDE_SDVOB_HOTPLUG (1 << 6) 7521 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 7522 SDE_SDVOB_HOTPLUG | \ 7523 SDE_PORTB_HOTPLUG | \ 7524 SDE_PORTC_HOTPLUG | \ 7525 SDE_PORTD_HOTPLUG) 7526 #define SDE_TRANSB_CRC_DONE (1 << 5) 7527 #define SDE_TRANSB_CRC_ERR (1 << 4) 7528 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 7529 #define SDE_TRANSA_CRC_DONE (1 << 2) 7530 #define SDE_TRANSA_CRC_ERR (1 << 1) 7531 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 7532 #define SDE_TRANS_MASK (0x3f) 7533 7534 /* south display engine interrupt: CPT - CNP */ 7535 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 7536 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 7537 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 7538 #define SDE_AUDIO_POWER_SHIFT_CPT 29 7539 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 7540 #define SDE_AUXD_CPT (1 << 27) 7541 #define SDE_AUXC_CPT (1 << 26) 7542 #define SDE_AUXB_CPT (1 << 25) 7543 #define SDE_AUX_MASK_CPT (7 << 25) 7544 #define SDE_PORTE_HOTPLUG_SPT (1 << 25) 7545 #define SDE_PORTA_HOTPLUG_SPT (1 << 24) 7546 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 7547 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 7548 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 7549 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 7550 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 7551 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 7552 SDE_SDVOB_HOTPLUG_CPT | \ 7553 SDE_PORTD_HOTPLUG_CPT | \ 7554 SDE_PORTC_HOTPLUG_CPT | \ 7555 SDE_PORTB_HOTPLUG_CPT) 7556 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 7557 SDE_PORTD_HOTPLUG_CPT | \ 7558 SDE_PORTC_HOTPLUG_CPT | \ 7559 SDE_PORTB_HOTPLUG_CPT | \ 7560 SDE_PORTA_HOTPLUG_SPT) 7561 #define SDE_GMBUS_CPT (1 << 17) 7562 #define SDE_ERROR_CPT (1 << 16) 7563 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 7564 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 7565 #define SDE_FDI_RXC_CPT (1 << 8) 7566 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 7567 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 7568 #define SDE_FDI_RXB_CPT (1 << 4) 7569 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 7570 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 7571 #define SDE_FDI_RXA_CPT (1 << 0) 7572 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 7573 SDE_AUDIO_CP_REQ_B_CPT | \ 7574 SDE_AUDIO_CP_REQ_A_CPT) 7575 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 7576 SDE_AUDIO_CP_CHG_B_CPT | \ 7577 SDE_AUDIO_CP_CHG_A_CPT) 7578 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 7579 SDE_FDI_RXB_CPT | \ 7580 SDE_FDI_RXA_CPT) 7581 7582 /* south display engine interrupt: ICP */ 7583 #define SDE_TC4_HOTPLUG_ICP (1 << 27) 7584 #define SDE_TC3_HOTPLUG_ICP (1 << 26) 7585 #define SDE_TC2_HOTPLUG_ICP (1 << 25) 7586 #define SDE_TC1_HOTPLUG_ICP (1 << 24) 7587 #define SDE_GMBUS_ICP (1 << 23) 7588 #define SDE_DDIB_HOTPLUG_ICP (1 << 17) 7589 #define SDE_DDIA_HOTPLUG_ICP (1 << 16) 7590 #define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \ 7591 SDE_DDIA_HOTPLUG_ICP) 7592 #define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \ 7593 SDE_TC3_HOTPLUG_ICP | \ 7594 SDE_TC2_HOTPLUG_ICP | \ 7595 SDE_TC1_HOTPLUG_ICP) 7596 7597 #define SDEISR _MMIO(0xc4000) 7598 #define SDEIMR _MMIO(0xc4004) 7599 #define SDEIIR _MMIO(0xc4008) 7600 #define SDEIER _MMIO(0xc400c) 7601 7602 #define SERR_INT _MMIO(0xc4040) 7603 #define SERR_INT_POISON (1 << 31) 7604 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) 7605 7606 /* digital port hotplug */ 7607 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ 7608 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ 7609 #define BXT_DDIA_HPD_INVERT (1 << 27) 7610 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ 7611 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ 7612 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ 7613 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ 7614 #define PORTD_HOTPLUG_ENABLE (1 << 20) 7615 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ 7616 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ 7617 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ 7618 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ 7619 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ 7620 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) 7621 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 7622 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 7623 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 7624 #define PORTC_HOTPLUG_ENABLE (1 << 12) 7625 #define BXT_DDIC_HPD_INVERT (1 << 11) 7626 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ 7627 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ 7628 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ 7629 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ 7630 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ 7631 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) 7632 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 7633 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 7634 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 7635 #define PORTB_HOTPLUG_ENABLE (1 << 4) 7636 #define BXT_DDIB_HPD_INVERT (1 << 3) 7637 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ 7638 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ 7639 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ 7640 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ 7641 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ 7642 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) 7643 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 7644 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 7645 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 7646 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ 7647 BXT_DDIB_HPD_INVERT | \ 7648 BXT_DDIC_HPD_INVERT) 7649 7650 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ 7651 #define PORTE_HOTPLUG_ENABLE (1 << 4) 7652 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) 7653 #define PORTE_HOTPLUG_NO_DETECT (0 << 0) 7654 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 7655 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 7656 7657 /* This register is a reuse of PCH_PORT_HOTPLUG register. The 7658 * functionality covered in PCH_PORT_HOTPLUG is split into 7659 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC. 7660 */ 7661 7662 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030) 7663 #define ICP_DDIB_HPD_ENABLE (1 << 7) 7664 #define ICP_DDIB_HPD_STATUS_MASK (3 << 4) 7665 #define ICP_DDIB_HPD_NO_DETECT (0 << 4) 7666 #define ICP_DDIB_HPD_SHORT_DETECT (1 << 4) 7667 #define ICP_DDIB_HPD_LONG_DETECT (2 << 4) 7668 #define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4) 7669 #define ICP_DDIA_HPD_ENABLE (1 << 3) 7670 #define ICP_DDIA_HPD_STATUS_MASK (3 << 0) 7671 #define ICP_DDIA_HPD_NO_DETECT (0 << 0) 7672 #define ICP_DDIA_HPD_SHORT_DETECT (1 << 0) 7673 #define ICP_DDIA_HPD_LONG_DETECT (2 << 0) 7674 #define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0) 7675 7676 #define SHOTPLUG_CTL_TC _MMIO(0xc4034) 7677 #define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4) 7678 /* Icelake DSC Rate Control Range Parameter Registers */ 7679 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240) 7680 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4) 7681 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40) 7682 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4) 7683 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208) 7684 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4) 7685 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308) 7686 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4) 7687 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408) 7688 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4) 7689 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508) 7690 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4) 7691 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7692 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \ 7693 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC) 7694 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7695 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \ 7696 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC) 7697 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7698 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \ 7699 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC) 7700 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7701 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \ 7702 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC) 7703 #define RC_BPG_OFFSET_SHIFT 10 7704 #define RC_MAX_QP_SHIFT 5 7705 #define RC_MIN_QP_SHIFT 0 7706 7707 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248) 7708 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4) 7709 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48) 7710 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4) 7711 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210) 7712 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4) 7713 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310) 7714 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4) 7715 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410) 7716 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4) 7717 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510) 7718 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4) 7719 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7720 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \ 7721 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC) 7722 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7723 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \ 7724 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC) 7725 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7726 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \ 7727 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC) 7728 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7729 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \ 7730 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC) 7731 7732 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250) 7733 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4) 7734 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50) 7735 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4) 7736 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218) 7737 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4) 7738 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318) 7739 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4) 7740 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418) 7741 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4) 7742 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518) 7743 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4) 7744 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7745 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \ 7746 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC) 7747 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7748 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \ 7749 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC) 7750 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7751 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \ 7752 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC) 7753 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7754 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \ 7755 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC) 7756 7757 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258) 7758 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4) 7759 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58) 7760 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4) 7761 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220) 7762 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4) 7763 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320) 7764 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4) 7765 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420) 7766 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4) 7767 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520) 7768 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4) 7769 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7770 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \ 7771 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC) 7772 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7773 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \ 7774 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC) 7775 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7776 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \ 7777 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC) 7778 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 7779 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \ 7780 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC) 7781 7782 #define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4) 7783 #define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4) 7784 7785 #define PCH_GPIOA _MMIO(0xc5010) 7786 #define PCH_GPIOB _MMIO(0xc5014) 7787 #define PCH_GPIOC _MMIO(0xc5018) 7788 #define PCH_GPIOD _MMIO(0xc501c) 7789 #define PCH_GPIOE _MMIO(0xc5020) 7790 #define PCH_GPIOF _MMIO(0xc5024) 7791 7792 #define PCH_GMBUS0 _MMIO(0xc5100) 7793 #define PCH_GMBUS1 _MMIO(0xc5104) 7794 #define PCH_GMBUS2 _MMIO(0xc5108) 7795 #define PCH_GMBUS3 _MMIO(0xc510c) 7796 #define PCH_GMBUS4 _MMIO(0xc5110) 7797 #define PCH_GMBUS5 _MMIO(0xc5120) 7798 7799 #define _PCH_DPLL_A 0xc6014 7800 #define _PCH_DPLL_B 0xc6018 7801 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 7802 7803 #define _PCH_FPA0 0xc6040 7804 #define FP_CB_TUNE (0x3 << 22) 7805 #define _PCH_FPA1 0xc6044 7806 #define _PCH_FPB0 0xc6048 7807 #define _PCH_FPB1 0xc604c 7808 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0) 7809 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1) 7810 7811 #define PCH_DPLL_TEST _MMIO(0xc606c) 7812 7813 #define PCH_DREF_CONTROL _MMIO(0xC6200) 7814 #define DREF_CONTROL_MASK 0x7fc3 7815 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13) 7816 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13) 7817 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13) 7818 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13) 7819 #define DREF_SSC_SOURCE_DISABLE (0 << 11) 7820 #define DREF_SSC_SOURCE_ENABLE (2 << 11) 7821 #define DREF_SSC_SOURCE_MASK (3 << 11) 7822 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9) 7823 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9) 7824 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9) 7825 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9) 7826 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7) 7827 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7) 7828 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7) 7829 #define DREF_SSC4_DOWNSPREAD (0 << 6) 7830 #define DREF_SSC4_CENTERSPREAD (1 << 6) 7831 #define DREF_SSC1_DISABLE (0 << 1) 7832 #define DREF_SSC1_ENABLE (1 << 1) 7833 #define DREF_SSC4_DISABLE (0) 7834 #define DREF_SSC4_ENABLE (1) 7835 7836 #define PCH_RAWCLK_FREQ _MMIO(0xc6204) 7837 #define FDL_TP1_TIMER_SHIFT 12 7838 #define FDL_TP1_TIMER_MASK (3 << 12) 7839 #define FDL_TP2_TIMER_SHIFT 10 7840 #define FDL_TP2_TIMER_MASK (3 << 10) 7841 #define RAWCLK_FREQ_MASK 0x3ff 7842 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16) 7843 #define CNP_RAWCLK_DIV(div) ((div) << 16) 7844 #define CNP_RAWCLK_FRAC_MASK (0xf << 26) 7845 #define CNP_RAWCLK_FRAC(frac) ((frac) << 26) 7846 #define ICP_RAWCLK_DEN(den) ((den) << 26) 7847 #define ICP_RAWCLK_NUM(num) ((num) << 11) 7848 7849 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) 7850 7851 #define PCH_SSC4_PARMS _MMIO(0xc6210) 7852 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) 7853 7854 #define PCH_DPLL_SEL _MMIO(0xc7000) 7855 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) 7856 #define TRANS_DPLLA_SEL(pipe) 0 7857 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) 7858 7859 /* transcoder */ 7860 7861 #define _PCH_TRANS_HTOTAL_A 0xe0000 7862 #define TRANS_HTOTAL_SHIFT 16 7863 #define TRANS_HACTIVE_SHIFT 0 7864 #define _PCH_TRANS_HBLANK_A 0xe0004 7865 #define TRANS_HBLANK_END_SHIFT 16 7866 #define TRANS_HBLANK_START_SHIFT 0 7867 #define _PCH_TRANS_HSYNC_A 0xe0008 7868 #define TRANS_HSYNC_END_SHIFT 16 7869 #define TRANS_HSYNC_START_SHIFT 0 7870 #define _PCH_TRANS_VTOTAL_A 0xe000c 7871 #define TRANS_VTOTAL_SHIFT 16 7872 #define TRANS_VACTIVE_SHIFT 0 7873 #define _PCH_TRANS_VBLANK_A 0xe0010 7874 #define TRANS_VBLANK_END_SHIFT 16 7875 #define TRANS_VBLANK_START_SHIFT 0 7876 #define _PCH_TRANS_VSYNC_A 0xe0014 7877 #define TRANS_VSYNC_END_SHIFT 16 7878 #define TRANS_VSYNC_START_SHIFT 0 7879 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 7880 7881 #define _PCH_TRANSA_DATA_M1 0xe0030 7882 #define _PCH_TRANSA_DATA_N1 0xe0034 7883 #define _PCH_TRANSA_DATA_M2 0xe0038 7884 #define _PCH_TRANSA_DATA_N2 0xe003c 7885 #define _PCH_TRANSA_LINK_M1 0xe0040 7886 #define _PCH_TRANSA_LINK_N1 0xe0044 7887 #define _PCH_TRANSA_LINK_M2 0xe0048 7888 #define _PCH_TRANSA_LINK_N2 0xe004c 7889 7890 /* Per-transcoder DIP controls (PCH) */ 7891 #define _VIDEO_DIP_CTL_A 0xe0200 7892 #define _VIDEO_DIP_DATA_A 0xe0208 7893 #define _VIDEO_DIP_GCP_A 0xe0210 7894 #define GCP_COLOR_INDICATION (1 << 2) 7895 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 7896 #define GCP_AV_MUTE (1 << 0) 7897 7898 #define _VIDEO_DIP_CTL_B 0xe1200 7899 #define _VIDEO_DIP_DATA_B 0xe1208 7900 #define _VIDEO_DIP_GCP_B 0xe1210 7901 7902 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 7903 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 7904 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 7905 7906 /* Per-transcoder DIP controls (VLV) */ 7907 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 7908 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 7909 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 7910 7911 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 7912 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 7913 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 7914 7915 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 7916 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 7917 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 7918 7919 #define VLV_TVIDEO_DIP_CTL(pipe) \ 7920 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ 7921 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) 7922 #define VLV_TVIDEO_DIP_DATA(pipe) \ 7923 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ 7924 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) 7925 #define VLV_TVIDEO_DIP_GCP(pipe) \ 7926 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 7927 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 7928 7929 /* Haswell DIP controls */ 7930 7931 #define _HSW_VIDEO_DIP_CTL_A 0x60200 7932 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 7933 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 7934 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 7935 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 7936 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 7937 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 7938 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 7939 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 7940 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 7941 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 7942 #define _HSW_VIDEO_DIP_GCP_A 0x60210 7943 7944 #define _HSW_VIDEO_DIP_CTL_B 0x61200 7945 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 7946 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 7947 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 7948 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 7949 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 7950 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 7951 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 7952 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 7953 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 7954 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 7955 #define _HSW_VIDEO_DIP_GCP_B 0x61210 7956 7957 /* Icelake PPS_DATA and _ECC DIP Registers. 7958 * These are available for transcoders B,C and eDP. 7959 * Adding the _A so as to reuse the _MMIO_TRANS2 7960 * definition, with which it offsets to the right location. 7961 */ 7962 7963 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350 7964 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350 7965 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4 7966 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4 7967 7968 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) 7969 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) 7970 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) 7971 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) 7972 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) 7973 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) 7974 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4) 7975 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4) 7976 7977 #define _HSW_STEREO_3D_CTL_A 0x70020 7978 #define S3D_ENABLE (1 << 31) 7979 #define _HSW_STEREO_3D_CTL_B 0x71020 7980 7981 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) 7982 7983 #define _PCH_TRANS_HTOTAL_B 0xe1000 7984 #define _PCH_TRANS_HBLANK_B 0xe1004 7985 #define _PCH_TRANS_HSYNC_B 0xe1008 7986 #define _PCH_TRANS_VTOTAL_B 0xe100c 7987 #define _PCH_TRANS_VBLANK_B 0xe1010 7988 #define _PCH_TRANS_VSYNC_B 0xe1014 7989 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 7990 7991 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 7992 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 7993 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 7994 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 7995 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 7996 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 7997 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) 7998 7999 #define _PCH_TRANSB_DATA_M1 0xe1030 8000 #define _PCH_TRANSB_DATA_N1 0xe1034 8001 #define _PCH_TRANSB_DATA_M2 0xe1038 8002 #define _PCH_TRANSB_DATA_N2 0xe103c 8003 #define _PCH_TRANSB_LINK_M1 0xe1040 8004 #define _PCH_TRANSB_LINK_N1 0xe1044 8005 #define _PCH_TRANSB_LINK_M2 0xe1048 8006 #define _PCH_TRANSB_LINK_N2 0xe104c 8007 8008 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 8009 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 8010 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 8011 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 8012 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 8013 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 8014 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 8015 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 8016 8017 #define _PCH_TRANSACONF 0xf0008 8018 #define _PCH_TRANSBCONF 0xf1008 8019 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 8020 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ 8021 #define TRANS_DISABLE (0 << 31) 8022 #define TRANS_ENABLE (1 << 31) 8023 #define TRANS_STATE_MASK (1 << 30) 8024 #define TRANS_STATE_DISABLE (0 << 30) 8025 #define TRANS_STATE_ENABLE (1 << 30) 8026 #define TRANS_FSYNC_DELAY_HB1 (0 << 27) 8027 #define TRANS_FSYNC_DELAY_HB2 (1 << 27) 8028 #define TRANS_FSYNC_DELAY_HB3 (2 << 27) 8029 #define TRANS_FSYNC_DELAY_HB4 (3 << 27) 8030 #define TRANS_INTERLACE_MASK (7 << 21) 8031 #define TRANS_PROGRESSIVE (0 << 21) 8032 #define TRANS_INTERLACED (3 << 21) 8033 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21) 8034 #define TRANS_8BPC (0 << 5) 8035 #define TRANS_10BPC (1 << 5) 8036 #define TRANS_6BPC (2 << 5) 8037 #define TRANS_12BPC (3 << 5) 8038 8039 #define _TRANSA_CHICKEN1 0xf0060 8040 #define _TRANSB_CHICKEN1 0xf1060 8041 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 8042 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10) 8043 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4) 8044 #define _TRANSA_CHICKEN2 0xf0064 8045 #define _TRANSB_CHICKEN2 0xf1064 8046 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 8047 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31) 8048 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29) 8049 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27) 8050 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26) 8051 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25) 8052 8053 #define SOUTH_CHICKEN1 _MMIO(0xc2000) 8054 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 8055 #define FDIA_PHASE_SYNC_SHIFT_EN 18 8056 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 8057 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 8058 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 8059 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8) 8060 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8) 8061 #define SPT_PWM_GRANULARITY (1 << 0) 8062 #define SOUTH_CHICKEN2 _MMIO(0xc2004) 8063 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13) 8064 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12) 8065 #define LPT_PWM_GRANULARITY (1 << 5) 8066 #define DPLS_EDP_PPS_FIX_DIS (1 << 0) 8067 8068 #define _FDI_RXA_CHICKEN 0xc200c 8069 #define _FDI_RXB_CHICKEN 0xc2010 8070 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1) 8071 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0) 8072 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 8073 8074 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) 8075 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31) 8076 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30) 8077 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29) 8078 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14) 8079 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13) 8080 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12) 8081 8082 /* CPU: FDI_TX */ 8083 #define _FDI_TXA_CTL 0x60100 8084 #define _FDI_TXB_CTL 0x61100 8085 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 8086 #define FDI_TX_DISABLE (0 << 31) 8087 #define FDI_TX_ENABLE (1 << 31) 8088 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28) 8089 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28) 8090 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28) 8091 #define FDI_LINK_TRAIN_NONE (3 << 28) 8092 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25) 8093 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25) 8094 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25) 8095 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25) 8096 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22) 8097 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22) 8098 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22) 8099 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22) 8100 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 8101 SNB has different settings. */ 8102 /* SNB A-stepping */ 8103 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) 8104 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) 8105 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) 8106 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) 8107 /* SNB B-stepping */ 8108 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22) 8109 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22) 8110 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22) 8111 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22) 8112 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22) 8113 #define FDI_DP_PORT_WIDTH_SHIFT 19 8114 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 8115 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 8116 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18) 8117 /* Ironlake: hardwired to 1 */ 8118 #define FDI_TX_PLL_ENABLE (1 << 14) 8119 8120 /* Ivybridge has different bits for lolz */ 8121 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8) 8122 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8) 8123 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8) 8124 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8) 8125 8126 /* both Tx and Rx */ 8127 #define FDI_COMPOSITE_SYNC (1 << 11) 8128 #define FDI_LINK_TRAIN_AUTO (1 << 10) 8129 #define FDI_SCRAMBLING_ENABLE (0 << 7) 8130 #define FDI_SCRAMBLING_DISABLE (1 << 7) 8131 8132 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 8133 #define _FDI_RXA_CTL 0xf000c 8134 #define _FDI_RXB_CTL 0xf100c 8135 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 8136 #define FDI_RX_ENABLE (1 << 31) 8137 /* train, dp width same as FDI_TX */ 8138 #define FDI_FS_ERRC_ENABLE (1 << 27) 8139 #define FDI_FE_ERRC_ENABLE (1 << 26) 8140 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16) 8141 #define FDI_8BPC (0 << 16) 8142 #define FDI_10BPC (1 << 16) 8143 #define FDI_6BPC (2 << 16) 8144 #define FDI_12BPC (3 << 16) 8145 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15) 8146 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14) 8147 #define FDI_RX_PLL_ENABLE (1 << 13) 8148 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11) 8149 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10) 8150 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9) 8151 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8) 8152 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6) 8153 #define FDI_PCDCLK (1 << 4) 8154 /* CPT */ 8155 #define FDI_AUTO_TRAINING (1 << 10) 8156 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8) 8157 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8) 8158 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8) 8159 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8) 8160 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8) 8161 8162 #define _FDI_RXA_MISC 0xf0010 8163 #define _FDI_RXB_MISC 0xf1010 8164 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26) 8165 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26) 8166 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24) 8167 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24) 8168 #define FDI_RX_TP1_TO_TP2_48 (2 << 20) 8169 #define FDI_RX_TP1_TO_TP2_64 (3 << 20) 8170 #define FDI_RX_FDI_DELAY_90 (0x90 << 0) 8171 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 8172 8173 #define _FDI_RXA_TUSIZE1 0xf0030 8174 #define _FDI_RXA_TUSIZE2 0xf0038 8175 #define _FDI_RXB_TUSIZE1 0xf1030 8176 #define _FDI_RXB_TUSIZE2 0xf1038 8177 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 8178 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 8179 8180 /* FDI_RX interrupt register format */ 8181 #define FDI_RX_INTER_LANE_ALIGN (1 << 10) 8182 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */ 8183 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */ 8184 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7) 8185 #define FDI_RX_FS_CODE_ERR (1 << 6) 8186 #define FDI_RX_FE_CODE_ERR (1 << 5) 8187 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4) 8188 #define FDI_RX_HDCP_LINK_FAIL (1 << 3) 8189 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2) 8190 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1) 8191 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0) 8192 8193 #define _FDI_RXA_IIR 0xf0014 8194 #define _FDI_RXA_IMR 0xf0018 8195 #define _FDI_RXB_IIR 0xf1014 8196 #define _FDI_RXB_IMR 0xf1018 8197 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 8198 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 8199 8200 #define FDI_PLL_CTL_1 _MMIO(0xfe000) 8201 #define FDI_PLL_CTL_2 _MMIO(0xfe004) 8202 8203 #define PCH_LVDS _MMIO(0xe1180) 8204 #define LVDS_DETECTED (1 << 1) 8205 8206 #define _PCH_DP_B 0xe4100 8207 #define PCH_DP_B _MMIO(_PCH_DP_B) 8208 #define _PCH_DPB_AUX_CH_CTL 0xe4110 8209 #define _PCH_DPB_AUX_CH_DATA1 0xe4114 8210 #define _PCH_DPB_AUX_CH_DATA2 0xe4118 8211 #define _PCH_DPB_AUX_CH_DATA3 0xe411c 8212 #define _PCH_DPB_AUX_CH_DATA4 0xe4120 8213 #define _PCH_DPB_AUX_CH_DATA5 0xe4124 8214 8215 #define _PCH_DP_C 0xe4200 8216 #define PCH_DP_C _MMIO(_PCH_DP_C) 8217 #define _PCH_DPC_AUX_CH_CTL 0xe4210 8218 #define _PCH_DPC_AUX_CH_DATA1 0xe4214 8219 #define _PCH_DPC_AUX_CH_DATA2 0xe4218 8220 #define _PCH_DPC_AUX_CH_DATA3 0xe421c 8221 #define _PCH_DPC_AUX_CH_DATA4 0xe4220 8222 #define _PCH_DPC_AUX_CH_DATA5 0xe4224 8223 8224 #define _PCH_DP_D 0xe4300 8225 #define PCH_DP_D _MMIO(_PCH_DP_D) 8226 #define _PCH_DPD_AUX_CH_CTL 0xe4310 8227 #define _PCH_DPD_AUX_CH_DATA1 0xe4314 8228 #define _PCH_DPD_AUX_CH_DATA2 0xe4318 8229 #define _PCH_DPD_AUX_CH_DATA3 0xe431c 8230 #define _PCH_DPD_AUX_CH_DATA4 0xe4320 8231 #define _PCH_DPD_AUX_CH_DATA5 0xe4324 8232 8233 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) 8234 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 8235 8236 /* CPT */ 8237 #define _TRANS_DP_CTL_A 0xe0300 8238 #define _TRANS_DP_CTL_B 0xe1300 8239 #define _TRANS_DP_CTL_C 0xe2300 8240 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) 8241 #define TRANS_DP_OUTPUT_ENABLE (1 << 31) 8242 #define TRANS_DP_PORT_SEL_MASK (3 << 29) 8243 #define TRANS_DP_PORT_SEL_NONE (3 << 29) 8244 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29) 8245 #define TRANS_DP_AUDIO_ONLY (1 << 26) 8246 #define TRANS_DP_ENH_FRAMING (1 << 18) 8247 #define TRANS_DP_8BPC (0 << 9) 8248 #define TRANS_DP_10BPC (1 << 9) 8249 #define TRANS_DP_6BPC (2 << 9) 8250 #define TRANS_DP_12BPC (3 << 9) 8251 #define TRANS_DP_BPC_MASK (3 << 9) 8252 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4) 8253 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 8254 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3) 8255 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 8256 #define TRANS_DP_SYNC_MASK (3 << 3) 8257 8258 /* SNB eDP training params */ 8259 /* SNB A-stepping */ 8260 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) 8261 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) 8262 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) 8263 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) 8264 /* SNB B-stepping */ 8265 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22) 8266 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22) 8267 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22) 8268 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22) 8269 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22) 8270 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22) 8271 8272 /* IVB */ 8273 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22) 8274 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22) 8275 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22) 8276 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22) 8277 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22) 8278 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22) 8279 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22) 8280 8281 /* legacy values */ 8282 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22) 8283 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22) 8284 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22) 8285 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22) 8286 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22) 8287 8288 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22) 8289 8290 #define VLV_PMWGICZ _MMIO(0x1300a4) 8291 8292 #define RC6_LOCATION _MMIO(0xD40) 8293 #define RC6_CTX_IN_DRAM (1 << 0) 8294 #define RC6_CTX_BASE _MMIO(0xD48) 8295 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 8296 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) 8297 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) 8298 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) 8299 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) 8300 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) 8301 #define IDLE_TIME_MASK 0xFFFFF 8302 #define FORCEWAKE _MMIO(0xA18C) 8303 #define FORCEWAKE_VLV _MMIO(0x1300b0) 8304 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 8305 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 8306 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 8307 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 8308 #define FORCEWAKE_ACK _MMIO(0x130090) 8309 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 8310 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 8311 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 8312 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 8313 8314 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 8315 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 8316 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 8317 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 8318 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 8319 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 8320 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 8321 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) 8322 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) 8323 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 8324 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) 8325 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) 8326 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4) 8327 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4) 8328 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) 8329 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) 8330 #define FORCEWAKE_KERNEL BIT(0) 8331 #define FORCEWAKE_USER BIT(1) 8332 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 8333 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 8334 #define ECOBUS _MMIO(0xa180) 8335 #define FORCEWAKE_MT_ENABLE (1 << 5) 8336 #define VLV_SPAREG2H _MMIO(0xA194) 8337 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) 8338 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 8339 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 8340 8341 #define GTFIFODBG _MMIO(0x120000) 8342 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 8343 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 8344 #define GT_FIFO_SBDROPERR (1 << 6) 8345 #define GT_FIFO_BLOBDROPERR (1 << 5) 8346 #define GT_FIFO_SB_READ_ABORTERR (1 << 4) 8347 #define GT_FIFO_DROPERR (1 << 3) 8348 #define GT_FIFO_OVFERR (1 << 2) 8349 #define GT_FIFO_IAWRERR (1 << 1) 8350 #define GT_FIFO_IARDERR (1 << 0) 8351 8352 #define GTFIFOCTL _MMIO(0x120008) 8353 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 8354 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 8355 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 8356 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 8357 8358 #define HSW_IDICR _MMIO(0x9008) 8359 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 8360 #define HSW_EDRAM_CAP _MMIO(0x120010) 8361 #define EDRAM_ENABLED 0x1 8362 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) 8363 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) 8364 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) 8365 8366 #define GEN6_UCGCTL1 _MMIO(0x9400) 8367 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 8368 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 8369 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 8370 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 8371 8372 #define GEN6_UCGCTL2 _MMIO(0x9404) 8373 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 8374 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 8375 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 8376 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 8377 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 8378 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 8379 8380 #define GEN6_UCGCTL3 _MMIO(0x9408) 8381 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 8382 8383 #define GEN7_UCGCTL4 _MMIO(0x940c) 8384 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25) 8385 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14) 8386 8387 #define GEN6_RCGCTL1 _MMIO(0x9410) 8388 #define GEN6_RCGCTL2 _MMIO(0x9414) 8389 #define GEN6_RSTCTL _MMIO(0x9420) 8390 8391 #define GEN8_UCGCTL6 _MMIO(0x9430) 8392 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24) 8393 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14) 8394 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28) 8395 8396 #define GEN6_GFXPAUSE _MMIO(0xA000) 8397 #define GEN6_RPNSWREQ _MMIO(0xA008) 8398 #define GEN6_TURBO_DISABLE (1 << 31) 8399 #define GEN6_FREQUENCY(x) ((x) << 25) 8400 #define HSW_FREQUENCY(x) ((x) << 24) 8401 #define GEN9_FREQUENCY(x) ((x) << 23) 8402 #define GEN6_OFFSET(x) ((x) << 19) 8403 #define GEN6_AGGRESSIVE_TURBO (0 << 15) 8404 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) 8405 #define GEN6_RC_CONTROL _MMIO(0xA090) 8406 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16) 8407 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17) 8408 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18) 8409 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20) 8410 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22) 8411 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24) 8412 #define GEN7_RC_CTL_TO_MODE (1 << 28) 8413 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27) 8414 #define GEN6_RC_CTL_HW_ENABLE (1 << 31) 8415 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) 8416 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) 8417 #define GEN6_RPSTAT1 _MMIO(0xA01C) 8418 #define GEN6_CAGF_SHIFT 8 8419 #define HSW_CAGF_SHIFT 7 8420 #define GEN9_CAGF_SHIFT 23 8421 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 8422 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 8423 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 8424 #define GEN6_RP_CONTROL _MMIO(0xA024) 8425 #define GEN6_RP_MEDIA_TURBO (1 << 11) 8426 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9) 8427 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9) 8428 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9) 8429 #define GEN6_RP_MEDIA_HW_MODE (1 << 9) 8430 #define GEN6_RP_MEDIA_SW_MODE (0 << 9) 8431 #define GEN6_RP_MEDIA_IS_GFX (1 << 8) 8432 #define GEN6_RP_ENABLE (1 << 7) 8433 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3) 8434 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3) 8435 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3) 8436 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0) 8437 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0) 8438 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) 8439 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) 8440 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) 8441 #define GEN6_RP_EI_MASK 0xffffff 8442 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 8443 #define GEN6_RP_CUR_UP _MMIO(0xA054) 8444 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 8445 #define GEN6_RP_PREV_UP _MMIO(0xA058) 8446 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) 8447 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 8448 #define GEN6_RP_CUR_DOWN _MMIO(0xA060) 8449 #define GEN6_RP_PREV_DOWN _MMIO(0xA064) 8450 #define GEN6_RP_UP_EI _MMIO(0xA068) 8451 #define GEN6_RP_DOWN_EI _MMIO(0xA06C) 8452 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) 8453 #define GEN6_RPDEUHWTC _MMIO(0xA080) 8454 #define GEN6_RPDEUC _MMIO(0xA084) 8455 #define GEN6_RPDEUCSW _MMIO(0xA088) 8456 #define GEN6_RC_STATE _MMIO(0xA094) 8457 #define RC_SW_TARGET_STATE_SHIFT 16 8458 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 8459 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) 8460 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) 8461 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) 8462 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0) 8463 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) 8464 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) 8465 #define GEN6_RC_SLEEP _MMIO(0xA0B0) 8466 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) 8467 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) 8468 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) 8469 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) 8470 #define VLV_RCEDATA _MMIO(0xA0BC) 8471 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) 8472 #define GEN6_PMINTRMSK _MMIO(0xA168) 8473 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31) 8474 #define ARAT_EXPIRED_INTRMSK (1 << 9) 8475 #define GEN8_MISC_CTRL0 _MMIO(0xA180) 8476 #define VLV_PWRDWNUPCTL _MMIO(0xA294) 8477 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) 8478 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) 8479 #define GEN9_PG_ENABLE _MMIO(0xA210) 8480 #define GEN9_RENDER_PG_ENABLE (1 << 0) 8481 #define GEN9_MEDIA_PG_ENABLE (1 << 1) 8482 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) 8483 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) 8484 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) 8485 8486 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) 8487 #define PIXEL_OVERLAP_CNT_MASK (3 << 30) 8488 #define PIXEL_OVERLAP_CNT_SHIFT 30 8489 8490 #define GEN6_PMISR _MMIO(0x44020) 8491 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 8492 #define GEN6_PMIIR _MMIO(0x44028) 8493 #define GEN6_PMIER _MMIO(0x4402C) 8494 #define GEN6_PM_MBOX_EVENT (1 << 25) 8495 #define GEN6_PM_THERMAL_EVENT (1 << 24) 8496 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6) 8497 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5) 8498 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4) 8499 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2) 8500 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1) 8501 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 8502 GEN6_PM_RP_DOWN_THRESHOLD | \ 8503 GEN6_PM_RP_DOWN_TIMEOUT) 8504 8505 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) 8506 #define GEN7_GT_SCRATCH_REG_NUM 8 8507 8508 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 8509 #define VLV_GFX_CLK_STATUS_BIT (1 << 3) 8510 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2) 8511 8512 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 8513 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 8514 #define VLV_COUNT_RANGE_HIGH (1 << 15) 8515 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5) 8516 #define VLV_RENDER_RC0_COUNT_EN (1 << 4) 8517 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1) 8518 #define VLV_RENDER_RC6_COUNT_EN (1 << 0) 8519 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 8520 #define VLV_GT_RENDER_RC6 _MMIO(0x138108) 8521 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) 8522 8523 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) 8524 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 8525 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 8526 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) 8527 8528 #define GEN6_PCODE_MAILBOX _MMIO(0x138124) 8529 #define GEN6_PCODE_READY (1 << 31) 8530 #define GEN6_PCODE_ERROR_MASK 0xFF 8531 #define GEN6_PCODE_SUCCESS 0x0 8532 #define GEN6_PCODE_ILLEGAL_CMD 0x1 8533 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 8534 #define GEN6_PCODE_TIMEOUT 0x3 8535 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF 8536 #define GEN7_PCODE_TIMEOUT 0x2 8537 #define GEN7_PCODE_ILLEGAL_DATA 0x3 8538 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 8539 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 8540 #define GEN6_PCODE_READ_RC6VIDS 0x5 8541 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 8542 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 8543 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 8544 #define GEN9_PCODE_READ_MEM_LATENCY 0x6 8545 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 8546 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 8547 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 8548 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 8549 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5 8550 #define SKL_PCODE_CDCLK_CONTROL 0x7 8551 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 8552 #define SKL_CDCLK_READY_FOR_CHANGE 0x1 8553 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 8554 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 8555 #define GEN6_READ_OC_PARAMS 0xc 8556 #define GEN6_PCODE_READ_D_COMP 0x10 8557 #define GEN6_PCODE_WRITE_D_COMP 0x11 8558 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 8559 #define DISPLAY_IPS_CONTROL 0x19 8560 /* See also IPS_CTL */ 8561 #define IPS_PCODE_CONTROL (1 << 30) 8562 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 8563 #define GEN9_PCODE_SAGV_CONTROL 0x21 8564 #define GEN9_SAGV_DISABLE 0x0 8565 #define GEN9_SAGV_IS_DISABLED 0x1 8566 #define GEN9_SAGV_ENABLE 0x3 8567 #define GEN6_PCODE_DATA _MMIO(0x138128) 8568 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 8569 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 8570 #define GEN6_PCODE_DATA1 _MMIO(0x13812C) 8571 8572 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 8573 #define GEN6_CORE_CPD_STATE_MASK (7 << 4) 8574 #define GEN6_RCn_MASK 7 8575 #define GEN6_RC0 0 8576 #define GEN6_RC3 2 8577 #define GEN6_RC6 3 8578 #define GEN6_RC7 4 8579 8580 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 8581 #define GEN8_LSLICESTAT_MASK 0x7 8582 8583 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 8584 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 8585 #define CHV_SS_PG_ENABLE (1 << 1) 8586 #define CHV_EU08_PG_ENABLE (1 << 9) 8587 #define CHV_EU19_PG_ENABLE (1 << 17) 8588 #define CHV_EU210_PG_ENABLE (1 << 25) 8589 8590 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 8591 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 8592 #define CHV_EU311_PG_ENABLE (1 << 1) 8593 8594 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4) 8595 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 8596 ((slice) % 3) * 0x4) 8597 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 8598 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2)) 8599 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 8600 8601 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8) 8602 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 8603 ((slice) % 3) * 0x8) 8604 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8) 8605 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 8606 ((slice) % 3) * 0x8) 8607 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 8608 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 8609 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 8610 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 8611 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 8612 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 8613 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 8614 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 8615 8616 #define GEN7_MISCCPCTL _MMIO(0x9424) 8617 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0) 8618 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2) 8619 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4) 8620 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6) 8621 8622 #define GEN8_GARBCNTL _MMIO(0xB004) 8623 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) 8624 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) 8625 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) 8626 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) 8627 8628 #define GEN11_GLBLINVL _MMIO(0xB404) 8629 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) 8630 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) 8631 8632 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550) 8633 #define DFR_DISABLE (1 << 9) 8634 8635 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80) 8636 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) 8637 #define GEN11_HASH_CTRL_BIT0 (1 << 0) 8638 #define GEN11_HASH_CTRL_BIT4 (1 << 12) 8639 8640 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C) 8641 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) 8642 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) 8643 8644 #define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080) 8645 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) 8646 8647 /* IVYBRIDGE DPF */ 8648 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ 8649 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14) 8650 #define GEN7_PARITY_ERROR_VALID (1 << 13) 8651 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11) 8652 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8) 8653 #define GEN7_PARITY_ERROR_ROW(reg) \ 8654 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14) 8655 #define GEN7_PARITY_ERROR_BANK(reg) \ 8656 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11) 8657 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 8658 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 8659 #define GEN7_L3CDERRST1_ENABLE (1 << 7) 8660 8661 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) 8662 #define GEN7_L3LOG_SIZE 0x80 8663 8664 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 8665 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 8666 #define GEN7_MAX_PS_THREAD_DEP (8 << 12) 8667 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10) 8668 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4) 8669 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3) 8670 8671 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 8672 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5) 8673 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3) 8674 8675 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 8676 #define FLOW_CONTROL_ENABLE (1 << 15) 8677 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8) 8678 #define STALL_DOP_GATING_DISABLE (1 << 5) 8679 #define THROTTLE_12_5 (7 << 2) 8680 #define DISABLE_EARLY_EOT (1 << 1) 8681 8682 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 8683 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 8684 #define DOP_CLOCK_GATING_DISABLE (1 << 0) 8685 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8) 8686 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1) 8687 8688 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 8689 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 8690 8691 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 8692 #define GEN8_ST_PO_DISABLE (1 << 13) 8693 8694 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 8695 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9) 8696 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8) 8697 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5) 8698 #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4) 8699 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1) 8700 8701 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 8702 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8) 8703 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4) 8704 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2) 8705 8706 /* Audio */ 8707 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020) 8708 #define INTEL_AUDIO_DEVCL 0x808629FB 8709 #define INTEL_AUDIO_DEVBLC 0x80862801 8710 #define INTEL_AUDIO_DEVCTG 0x80862802 8711 8712 #define G4X_AUD_CNTL_ST _MMIO(0x620B4) 8713 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 8714 #define G4X_ELDV_DEVCTG (1 << 14) 8715 #define G4X_ELD_ADDR_MASK (0xf << 5) 8716 #define G4X_ELD_ACK (1 << 4) 8717 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) 8718 8719 #define _IBX_HDMIW_HDMIEDID_A 0xE2050 8720 #define _IBX_HDMIW_HDMIEDID_B 0xE2150 8721 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ 8722 _IBX_HDMIW_HDMIEDID_B) 8723 #define _IBX_AUD_CNTL_ST_A 0xE20B4 8724 #define _IBX_AUD_CNTL_ST_B 0xE21B4 8725 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ 8726 _IBX_AUD_CNTL_ST_B) 8727 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 8728 #define IBX_ELD_ADDRESS_MASK (0x1f << 5) 8729 #define IBX_ELD_ACK (1 << 4) 8730 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) 8731 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 8732 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 8733 8734 #define _CPT_HDMIW_HDMIEDID_A 0xE5050 8735 #define _CPT_HDMIW_HDMIEDID_B 0xE5150 8736 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) 8737 #define _CPT_AUD_CNTL_ST_A 0xE50B4 8738 #define _CPT_AUD_CNTL_ST_B 0xE51B4 8739 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) 8740 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) 8741 8742 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 8743 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 8744 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) 8745 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 8746 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 8747 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) 8748 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) 8749 8750 /* These are the 4 32-bit write offset registers for each stream 8751 * output buffer. It determines the offset from the 8752 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 8753 */ 8754 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) 8755 8756 #define _IBX_AUD_CONFIG_A 0xe2000 8757 #define _IBX_AUD_CONFIG_B 0xe2100 8758 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) 8759 #define _CPT_AUD_CONFIG_A 0xe5000 8760 #define _CPT_AUD_CONFIG_B 0xe5100 8761 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) 8762 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 8763 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 8764 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) 8765 8766 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 8767 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 8768 #define AUD_CONFIG_UPPER_N_SHIFT 20 8769 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 8770 #define AUD_CONFIG_LOWER_N_SHIFT 4 8771 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 8772 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) 8773 #define AUD_CONFIG_N(n) \ 8774 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ 8775 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) 8776 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 8777 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 8778 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 8779 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 8780 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 8781 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 8782 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 8783 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 8784 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 8785 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 8786 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 8787 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 8788 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 8789 8790 /* HSW Audio */ 8791 #define _HSW_AUD_CONFIG_A 0x65000 8792 #define _HSW_AUD_CONFIG_B 0x65100 8793 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) 8794 8795 #define _HSW_AUD_MISC_CTRL_A 0x65010 8796 #define _HSW_AUD_MISC_CTRL_B 0x65110 8797 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) 8798 8799 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 8800 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 8801 #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) 8802 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) 8803 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) 8804 #define AUD_CONFIG_M_MASK 0xfffff 8805 8806 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 8807 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 8808 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) 8809 8810 /* Audio Digital Converter */ 8811 #define _HSW_AUD_DIG_CNVT_1 0x65080 8812 #define _HSW_AUD_DIG_CNVT_2 0x65180 8813 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) 8814 #define DIP_PORT_SEL_MASK 0x3 8815 8816 #define _HSW_AUD_EDID_DATA_A 0x65050 8817 #define _HSW_AUD_EDID_DATA_B 0x65150 8818 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) 8819 8820 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) 8821 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) 8822 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 8823 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 8824 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 8825 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 8826 8827 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) 8828 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 8829 8830 /* HSW Power Wells */ 8831 #define _HSW_PWR_WELL_CTL1 0x45400 8832 #define _HSW_PWR_WELL_CTL2 0x45404 8833 #define _HSW_PWR_WELL_CTL3 0x45408 8834 #define _HSW_PWR_WELL_CTL4 0x4540C 8835 8836 #define _ICL_PWR_WELL_CTL_AUX1 0x45440 8837 #define _ICL_PWR_WELL_CTL_AUX2 0x45444 8838 #define _ICL_PWR_WELL_CTL_AUX4 0x4544C 8839 8840 #define _ICL_PWR_WELL_CTL_DDI1 0x45450 8841 #define _ICL_PWR_WELL_CTL_DDI2 0x45454 8842 #define _ICL_PWR_WELL_CTL_DDI4 0x4545C 8843 8844 /* 8845 * Each power well control register contains up to 16 (request, status) HW 8846 * flag tuples. The register index and HW flag shift is determined by the 8847 * power well ID (see i915_power_well_id). There are 4 possible sources of 8848 * power well requests each source having its own set of control registers: 8849 * BIOS, DRIVER, KVMR, DEBUG. 8850 */ 8851 #define _HSW_PW_REG_IDX(pw) ((pw) >> 4) 8852 #define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2) 8853 #define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8854 _HSW_PWR_WELL_CTL1, \ 8855 _ICL_PWR_WELL_CTL_AUX1, \ 8856 _ICL_PWR_WELL_CTL_DDI1)) 8857 #define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8858 _HSW_PWR_WELL_CTL2, \ 8859 _ICL_PWR_WELL_CTL_AUX2, \ 8860 _ICL_PWR_WELL_CTL_DDI2)) 8861 /* KVMR doesn't have a reg for AUX or DDI power well control */ 8862 #define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3) 8863 #define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8864 _HSW_PWR_WELL_CTL4, \ 8865 _ICL_PWR_WELL_CTL_AUX4, \ 8866 _ICL_PWR_WELL_CTL_DDI4)) 8867 8868 #define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1)) 8869 #define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw)) 8870 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) 8871 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31) 8872 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20) 8873 #define HSW_PWR_WELL_FORCE_ON (1 << 19) 8874 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) 8875 8876 /* SKL Fuse Status */ 8877 enum skl_power_gate { 8878 SKL_PG0, 8879 SKL_PG1, 8880 SKL_PG2, 8881 }; 8882 8883 #define SKL_FUSE_STATUS _MMIO(0x42000) 8884 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31) 8885 /* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */ 8886 #define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1) 8887 /* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */ 8888 #define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1) 8889 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg))) 8890 8891 #define _CNL_AUX_REG_IDX(pw) ((pw) - 9) 8892 #define _CNL_AUX_ANAOVRD1_B 0x162250 8893 #define _CNL_AUX_ANAOVRD1_C 0x162210 8894 #define _CNL_AUX_ANAOVRD1_D 0x1622D0 8895 #define _CNL_AUX_ANAOVRD1_F 0x162A90 8896 #define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \ 8897 _CNL_AUX_ANAOVRD1_B, \ 8898 _CNL_AUX_ANAOVRD1_C, \ 8899 _CNL_AUX_ANAOVRD1_D, \ 8900 _CNL_AUX_ANAOVRD1_F)) 8901 #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16) 8902 #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23) 8903 8904 /* HDCP Key Registers */ 8905 #define HDCP_KEY_CONF _MMIO(0x66c00) 8906 #define HDCP_AKSV_SEND_TRIGGER BIT(31) 8907 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30) 8908 #define HDCP_KEY_LOAD_TRIGGER BIT(8) 8909 #define HDCP_KEY_STATUS _MMIO(0x66c04) 8910 #define HDCP_FUSE_IN_PROGRESS BIT(7) 8911 #define HDCP_FUSE_ERROR BIT(6) 8912 #define HDCP_FUSE_DONE BIT(5) 8913 #define HDCP_KEY_LOAD_STATUS BIT(1) 8914 #define HDCP_KEY_LOAD_DONE BIT(0) 8915 #define HDCP_AKSV_LO _MMIO(0x66c10) 8916 #define HDCP_AKSV_HI _MMIO(0x66c14) 8917 8918 /* HDCP Repeater Registers */ 8919 #define HDCP_REP_CTL _MMIO(0x66d00) 8920 #define HDCP_DDIB_REP_PRESENT BIT(30) 8921 #define HDCP_DDIA_REP_PRESENT BIT(29) 8922 #define HDCP_DDIC_REP_PRESENT BIT(28) 8923 #define HDCP_DDID_REP_PRESENT BIT(27) 8924 #define HDCP_DDIF_REP_PRESENT BIT(26) 8925 #define HDCP_DDIE_REP_PRESENT BIT(25) 8926 #define HDCP_DDIB_SHA1_M0 (1 << 20) 8927 #define HDCP_DDIA_SHA1_M0 (2 << 20) 8928 #define HDCP_DDIC_SHA1_M0 (3 << 20) 8929 #define HDCP_DDID_SHA1_M0 (4 << 20) 8930 #define HDCP_DDIF_SHA1_M0 (5 << 20) 8931 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */ 8932 #define HDCP_SHA1_BUSY BIT(16) 8933 #define HDCP_SHA1_READY BIT(17) 8934 #define HDCP_SHA1_COMPLETE BIT(18) 8935 #define HDCP_SHA1_V_MATCH BIT(19) 8936 #define HDCP_SHA1_TEXT_32 (1 << 1) 8937 #define HDCP_SHA1_COMPLETE_HASH (2 << 1) 8938 #define HDCP_SHA1_TEXT_24 (4 << 1) 8939 #define HDCP_SHA1_TEXT_16 (5 << 1) 8940 #define HDCP_SHA1_TEXT_8 (6 << 1) 8941 #define HDCP_SHA1_TEXT_0 (7 << 1) 8942 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04) 8943 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08) 8944 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C) 8945 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10) 8946 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14) 8947 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4)) 8948 #define HDCP_SHA_TEXT _MMIO(0x66d18) 8949 8950 /* HDCP Auth Registers */ 8951 #define _PORTA_HDCP_AUTHENC 0x66800 8952 #define _PORTB_HDCP_AUTHENC 0x66500 8953 #define _PORTC_HDCP_AUTHENC 0x66600 8954 #define _PORTD_HDCP_AUTHENC 0x66700 8955 #define _PORTE_HDCP_AUTHENC 0x66A00 8956 #define _PORTF_HDCP_AUTHENC 0x66900 8957 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \ 8958 _PORTA_HDCP_AUTHENC, \ 8959 _PORTB_HDCP_AUTHENC, \ 8960 _PORTC_HDCP_AUTHENC, \ 8961 _PORTD_HDCP_AUTHENC, \ 8962 _PORTE_HDCP_AUTHENC, \ 8963 _PORTF_HDCP_AUTHENC) + (x)) 8964 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0) 8965 #define HDCP_CONF_CAPTURE_AN BIT(0) 8966 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0)) 8967 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4) 8968 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8) 8969 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC) 8970 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10) 8971 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14) 8972 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18) 8973 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C) 8974 #define HDCP_STATUS_STREAM_A_ENC BIT(31) 8975 #define HDCP_STATUS_STREAM_B_ENC BIT(30) 8976 #define HDCP_STATUS_STREAM_C_ENC BIT(29) 8977 #define HDCP_STATUS_STREAM_D_ENC BIT(28) 8978 #define HDCP_STATUS_AUTH BIT(21) 8979 #define HDCP_STATUS_ENC BIT(20) 8980 #define HDCP_STATUS_RI_MATCH BIT(19) 8981 #define HDCP_STATUS_R0_READY BIT(18) 8982 #define HDCP_STATUS_AN_READY BIT(17) 8983 #define HDCP_STATUS_CIPHER BIT(16) 8984 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff) 8985 8986 /* Per-pipe DDI Function Control */ 8987 #define _TRANS_DDI_FUNC_CTL_A 0x60400 8988 #define _TRANS_DDI_FUNC_CTL_B 0x61400 8989 #define _TRANS_DDI_FUNC_CTL_C 0x62400 8990 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 8991 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) 8992 8993 #define TRANS_DDI_FUNC_ENABLE (1 << 31) 8994 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 8995 #define TRANS_DDI_PORT_MASK (7 << 28) 8996 #define TRANS_DDI_PORT_SHIFT 28 8997 #define TRANS_DDI_SELECT_PORT(x) ((x) << 28) 8998 #define TRANS_DDI_PORT_NONE (0 << 28) 8999 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24) 9000 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24) 9001 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24) 9002 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24) 9003 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24) 9004 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24) 9005 #define TRANS_DDI_BPC_MASK (7 << 20) 9006 #define TRANS_DDI_BPC_8 (0 << 20) 9007 #define TRANS_DDI_BPC_10 (1 << 20) 9008 #define TRANS_DDI_BPC_6 (2 << 20) 9009 #define TRANS_DDI_BPC_12 (3 << 20) 9010 #define TRANS_DDI_PVSYNC (1 << 17) 9011 #define TRANS_DDI_PHSYNC (1 << 16) 9012 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12) 9013 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12) 9014 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12) 9015 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12) 9016 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12) 9017 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9) 9018 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8) 9019 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7) 9020 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6) 9021 #define TRANS_DDI_BFI_ENABLE (1 << 4) 9022 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4) 9023 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0) 9024 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ 9025 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ 9026 | TRANS_DDI_HDMI_SCRAMBLING) 9027 9028 /* DisplayPort Transport Control */ 9029 #define _DP_TP_CTL_A 0x64040 9030 #define _DP_TP_CTL_B 0x64140 9031 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) 9032 #define DP_TP_CTL_ENABLE (1 << 31) 9033 #define DP_TP_CTL_MODE_SST (0 << 27) 9034 #define DP_TP_CTL_MODE_MST (1 << 27) 9035 #define DP_TP_CTL_FORCE_ACT (1 << 25) 9036 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18) 9037 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15) 9038 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8) 9039 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8) 9040 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8) 9041 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8) 9042 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8) 9043 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8) 9044 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8) 9045 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7) 9046 9047 /* DisplayPort Transport Status */ 9048 #define _DP_TP_STATUS_A 0x64044 9049 #define _DP_TP_STATUS_B 0x64144 9050 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) 9051 #define DP_TP_STATUS_IDLE_DONE (1 << 25) 9052 #define DP_TP_STATUS_ACT_SENT (1 << 24) 9053 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23) 9054 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12) 9055 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 9056 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 9057 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 9058 9059 /* DDI Buffer Control */ 9060 #define _DDI_BUF_CTL_A 0x64000 9061 #define _DDI_BUF_CTL_B 0x64100 9062 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) 9063 #define DDI_BUF_CTL_ENABLE (1 << 31) 9064 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 9065 #define DDI_BUF_EMP_MASK (0xf << 24) 9066 #define DDI_BUF_PORT_REVERSAL (1 << 16) 9067 #define DDI_BUF_IS_IDLE (1 << 7) 9068 #define DDI_A_4_LANES (1 << 4) 9069 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 9070 #define DDI_PORT_WIDTH_MASK (7 << 1) 9071 #define DDI_PORT_WIDTH_SHIFT 1 9072 #define DDI_INIT_DISPLAY_DETECTED (1 << 0) 9073 9074 /* DDI Buffer Translations */ 9075 #define _DDI_BUF_TRANS_A 0x64E00 9076 #define _DDI_BUF_TRANS_B 0x64E60 9077 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) 9078 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) 9079 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) 9080 9081 /* Sideband Interface (SBI) is programmed indirectly, via 9082 * SBI_ADDR, which contains the register offset; and SBI_DATA, 9083 * which contains the payload */ 9084 #define SBI_ADDR _MMIO(0xC6000) 9085 #define SBI_DATA _MMIO(0xC6004) 9086 #define SBI_CTL_STAT _MMIO(0xC6008) 9087 #define SBI_CTL_DEST_ICLK (0x0 << 16) 9088 #define SBI_CTL_DEST_MPHY (0x1 << 16) 9089 #define SBI_CTL_OP_IORD (0x2 << 8) 9090 #define SBI_CTL_OP_IOWR (0x3 << 8) 9091 #define SBI_CTL_OP_CRRD (0x6 << 8) 9092 #define SBI_CTL_OP_CRWR (0x7 << 8) 9093 #define SBI_RESPONSE_FAIL (0x1 << 1) 9094 #define SBI_RESPONSE_SUCCESS (0x0 << 1) 9095 #define SBI_BUSY (0x1 << 0) 9096 #define SBI_READY (0x0 << 0) 9097 9098 /* SBI offsets */ 9099 #define SBI_SSCDIVINTPHASE 0x0200 9100 #define SBI_SSCDIVINTPHASE6 0x0600 9101 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 9102 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1) 9103 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1) 9104 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 9105 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8) 9106 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8) 9107 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15) 9108 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0) 9109 #define SBI_SSCDITHPHASE 0x0204 9110 #define SBI_SSCCTL 0x020c 9111 #define SBI_SSCCTL6 0x060C 9112 #define SBI_SSCCTL_PATHALT (1 << 3) 9113 #define SBI_SSCCTL_DISABLE (1 << 0) 9114 #define SBI_SSCAUXDIV6 0x0610 9115 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 9116 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4) 9117 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4) 9118 #define SBI_DBUFF0 0x2a00 9119 #define SBI_GEN0 0x1f00 9120 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0) 9121 9122 /* LPT PIXCLK_GATE */ 9123 #define PIXCLK_GATE _MMIO(0xC6020) 9124 #define PIXCLK_GATE_UNGATE (1 << 0) 9125 #define PIXCLK_GATE_GATE (0 << 0) 9126 9127 /* SPLL */ 9128 #define SPLL_CTL _MMIO(0x46020) 9129 #define SPLL_PLL_ENABLE (1 << 31) 9130 #define SPLL_PLL_SSC (1 << 28) 9131 #define SPLL_PLL_NON_SSC (2 << 28) 9132 #define SPLL_PLL_LCPLL (3 << 28) 9133 #define SPLL_PLL_REF_MASK (3 << 28) 9134 #define SPLL_PLL_FREQ_810MHz (0 << 26) 9135 #define SPLL_PLL_FREQ_1350MHz (1 << 26) 9136 #define SPLL_PLL_FREQ_2700MHz (2 << 26) 9137 #define SPLL_PLL_FREQ_MASK (3 << 26) 9138 9139 /* WRPLL */ 9140 #define _WRPLL_CTL1 0x46040 9141 #define _WRPLL_CTL2 0x46060 9142 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) 9143 #define WRPLL_PLL_ENABLE (1 << 31) 9144 #define WRPLL_PLL_SSC (1 << 28) 9145 #define WRPLL_PLL_NON_SSC (2 << 28) 9146 #define WRPLL_PLL_LCPLL (3 << 28) 9147 #define WRPLL_PLL_REF_MASK (3 << 28) 9148 /* WRPLL divider programming */ 9149 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0) 9150 #define WRPLL_DIVIDER_REF_MASK (0xff) 9151 #define WRPLL_DIVIDER_POST(x) ((x) << 8) 9152 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8) 9153 #define WRPLL_DIVIDER_POST_SHIFT 8 9154 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16) 9155 #define WRPLL_DIVIDER_FB_SHIFT 16 9156 #define WRPLL_DIVIDER_FB_MASK (0xff << 16) 9157 9158 /* Port clock selection */ 9159 #define _PORT_CLK_SEL_A 0x46100 9160 #define _PORT_CLK_SEL_B 0x46104 9161 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) 9162 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29) 9163 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29) 9164 #define PORT_CLK_SEL_LCPLL_810 (2 << 29) 9165 #define PORT_CLK_SEL_SPLL (3 << 29) 9166 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29) 9167 #define PORT_CLK_SEL_WRPLL1 (4 << 29) 9168 #define PORT_CLK_SEL_WRPLL2 (5 << 29) 9169 #define PORT_CLK_SEL_NONE (7 << 29) 9170 #define PORT_CLK_SEL_MASK (7 << 29) 9171 9172 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */ 9173 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port) 9174 #define DDI_CLK_SEL_NONE (0x0 << 28) 9175 #define DDI_CLK_SEL_MG (0x8 << 28) 9176 #define DDI_CLK_SEL_TBT_162 (0xC << 28) 9177 #define DDI_CLK_SEL_TBT_270 (0xD << 28) 9178 #define DDI_CLK_SEL_TBT_540 (0xE << 28) 9179 #define DDI_CLK_SEL_TBT_810 (0xF << 28) 9180 #define DDI_CLK_SEL_MASK (0xF << 28) 9181 9182 /* Transcoder clock selection */ 9183 #define _TRANS_CLK_SEL_A 0x46140 9184 #define _TRANS_CLK_SEL_B 0x46144 9185 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) 9186 /* For each transcoder, we need to select the corresponding port clock */ 9187 #define TRANS_CLK_SEL_DISABLED (0x0 << 29) 9188 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29) 9189 9190 #define CDCLK_FREQ _MMIO(0x46200) 9191 9192 #define _TRANSA_MSA_MISC 0x60410 9193 #define _TRANSB_MSA_MISC 0x61410 9194 #define _TRANSC_MSA_MISC 0x62410 9195 #define _TRANS_EDP_MSA_MISC 0x6f410 9196 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) 9197 9198 #define TRANS_MSA_SYNC_CLK (1 << 0) 9199 #define TRANS_MSA_6_BPC (0 << 5) 9200 #define TRANS_MSA_8_BPC (1 << 5) 9201 #define TRANS_MSA_10_BPC (2 << 5) 9202 #define TRANS_MSA_12_BPC (3 << 5) 9203 #define TRANS_MSA_16_BPC (4 << 5) 9204 #define TRANS_MSA_CEA_RANGE (1 << 3) 9205 9206 /* LCPLL Control */ 9207 #define LCPLL_CTL _MMIO(0x130040) 9208 #define LCPLL_PLL_DISABLE (1 << 31) 9209 #define LCPLL_PLL_LOCK (1 << 30) 9210 #define LCPLL_CLK_FREQ_MASK (3 << 26) 9211 #define LCPLL_CLK_FREQ_450 (0 << 26) 9212 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26) 9213 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26) 9214 #define LCPLL_CLK_FREQ_675_BDW (3 << 26) 9215 #define LCPLL_CD_CLOCK_DISABLE (1 << 25) 9216 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24) 9217 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23) 9218 #define LCPLL_POWER_DOWN_ALLOW (1 << 22) 9219 #define LCPLL_CD_SOURCE_FCLK (1 << 21) 9220 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19) 9221 9222 /* 9223 * SKL Clocks 9224 */ 9225 9226 /* CDCLK_CTL */ 9227 #define CDCLK_CTL _MMIO(0x46000) 9228 #define CDCLK_FREQ_SEL_MASK (3 << 26) 9229 #define CDCLK_FREQ_450_432 (0 << 26) 9230 #define CDCLK_FREQ_540 (1 << 26) 9231 #define CDCLK_FREQ_337_308 (2 << 26) 9232 #define CDCLK_FREQ_675_617 (3 << 26) 9233 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22) 9234 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22) 9235 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22) 9236 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22) 9237 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22) 9238 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20) 9239 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19) 9240 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) 9241 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19) 9242 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16) 9243 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 9244 9245 /* LCPLL_CTL */ 9246 #define LCPLL1_CTL _MMIO(0x46010) 9247 #define LCPLL2_CTL _MMIO(0x46014) 9248 #define LCPLL_PLL_ENABLE (1 << 31) 9249 9250 /* DPLL control1 */ 9251 #define DPLL_CTRL1 _MMIO(0x6C058) 9252 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5)) 9253 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4)) 9254 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1)) 9255 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1) 9256 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1)) 9257 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6)) 9258 #define DPLL_CTRL1_LINK_RATE_2700 0 9259 #define DPLL_CTRL1_LINK_RATE_1350 1 9260 #define DPLL_CTRL1_LINK_RATE_810 2 9261 #define DPLL_CTRL1_LINK_RATE_1620 3 9262 #define DPLL_CTRL1_LINK_RATE_1080 4 9263 #define DPLL_CTRL1_LINK_RATE_2160 5 9264 9265 /* DPLL control2 */ 9266 #define DPLL_CTRL2 _MMIO(0x6C05C) 9267 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15)) 9268 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1)) 9269 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1) 9270 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1)) 9271 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3)) 9272 9273 /* DPLL Status */ 9274 #define DPLL_STATUS _MMIO(0x6C060) 9275 #define DPLL_LOCK(id) (1 << ((id) * 8)) 9276 9277 /* DPLL cfg */ 9278 #define _DPLL1_CFGCR1 0x6C040 9279 #define _DPLL2_CFGCR1 0x6C048 9280 #define _DPLL3_CFGCR1 0x6C050 9281 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31) 9282 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9) 9283 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9) 9284 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 9285 9286 #define _DPLL1_CFGCR2 0x6C044 9287 #define _DPLL2_CFGCR2 0x6C04C 9288 #define _DPLL3_CFGCR2 0x6C054 9289 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8) 9290 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8) 9291 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7) 9292 #define DPLL_CFGCR2_KDIV_MASK (3 << 5) 9293 #define DPLL_CFGCR2_KDIV(x) ((x) << 5) 9294 #define DPLL_CFGCR2_KDIV_5 (0 << 5) 9295 #define DPLL_CFGCR2_KDIV_2 (1 << 5) 9296 #define DPLL_CFGCR2_KDIV_3 (2 << 5) 9297 #define DPLL_CFGCR2_KDIV_1 (3 << 5) 9298 #define DPLL_CFGCR2_PDIV_MASK (7 << 2) 9299 #define DPLL_CFGCR2_PDIV(x) ((x) << 2) 9300 #define DPLL_CFGCR2_PDIV_1 (0 << 2) 9301 #define DPLL_CFGCR2_PDIV_2 (1 << 2) 9302 #define DPLL_CFGCR2_PDIV_3 (2 << 2) 9303 #define DPLL_CFGCR2_PDIV_7 (4 << 2) 9304 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 9305 9306 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) 9307 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) 9308 9309 /* 9310 * CNL Clocks 9311 */ 9312 #define DPCLKA_CFGCR0 _MMIO(0x6C200) 9313 #define DPCLKA_CFGCR0_ICL _MMIO(0x164280) 9314 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \ 9315 (port) + 10)) 9316 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \ 9317 (port) * 2) 9318 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) 9319 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) 9320 9321 /* CNL PLL */ 9322 #define DPLL0_ENABLE 0x46010 9323 #define DPLL1_ENABLE 0x46014 9324 #define PLL_ENABLE (1 << 31) 9325 #define PLL_LOCK (1 << 30) 9326 #define PLL_POWER_ENABLE (1 << 27) 9327 #define PLL_POWER_STATE (1 << 26) 9328 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE) 9329 9330 #define TBT_PLL_ENABLE _MMIO(0x46020) 9331 9332 #define _MG_PLL1_ENABLE 0x46030 9333 #define _MG_PLL2_ENABLE 0x46034 9334 #define _MG_PLL3_ENABLE 0x46038 9335 #define _MG_PLL4_ENABLE 0x4603C 9336 /* Bits are the same as DPLL0_ENABLE */ 9337 #define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \ 9338 _MG_PLL2_ENABLE) 9339 9340 #define _MG_REFCLKIN_CTL_PORT1 0x16892C 9341 #define _MG_REFCLKIN_CTL_PORT2 0x16992C 9342 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C 9343 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C 9344 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8) 9345 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8) 9346 #define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \ 9347 _MG_REFCLKIN_CTL_PORT1, \ 9348 _MG_REFCLKIN_CTL_PORT2) 9349 9350 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8 9351 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8 9352 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8 9353 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8 9354 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16) 9355 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16) 9356 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8) 9357 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8) 9358 #define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \ 9359 _MG_CLKTOP2_CORECLKCTL1_PORT1, \ 9360 _MG_CLKTOP2_CORECLKCTL1_PORT2) 9361 9362 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4 9363 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4 9364 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4 9365 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4 9366 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16) 9367 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16) 9368 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14) 9369 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14) 9370 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12) 9371 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12) 9372 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8) 9373 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8) 9374 #define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \ 9375 _MG_CLKTOP2_HSCLKCTL_PORT1, \ 9376 _MG_CLKTOP2_HSCLKCTL_PORT2) 9377 9378 #define _MG_PLL_DIV0_PORT1 0x168A00 9379 #define _MG_PLL_DIV0_PORT2 0x169A00 9380 #define _MG_PLL_DIV0_PORT3 0x16AA00 9381 #define _MG_PLL_DIV0_PORT4 0x16BA00 9382 #define MG_PLL_DIV0_FRACNEN_H (1 << 30) 9383 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8) 9384 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0) 9385 #define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \ 9386 _MG_PLL_DIV0_PORT2) 9387 9388 #define _MG_PLL_DIV1_PORT1 0x168A04 9389 #define _MG_PLL_DIV1_PORT2 0x169A04 9390 #define _MG_PLL_DIV1_PORT3 0x16AA04 9391 #define _MG_PLL_DIV1_PORT4 0x16BA04 9392 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16) 9393 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12) 9394 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12) 9395 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12) 9396 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12) 9397 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4) 9398 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0) 9399 #define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \ 9400 _MG_PLL_DIV1_PORT2) 9401 9402 #define _MG_PLL_LF_PORT1 0x168A08 9403 #define _MG_PLL_LF_PORT2 0x169A08 9404 #define _MG_PLL_LF_PORT3 0x16AA08 9405 #define _MG_PLL_LF_PORT4 0x16BA08 9406 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24) 9407 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20) 9408 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20) 9409 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16) 9410 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8) 9411 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0) 9412 #define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \ 9413 _MG_PLL_LF_PORT2) 9414 9415 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C 9416 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C 9417 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C 9418 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C 9419 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18) 9420 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16) 9421 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11) 9422 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10) 9423 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8) 9424 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0) 9425 #define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \ 9426 _MG_PLL_FRAC_LOCK_PORT1, \ 9427 _MG_PLL_FRAC_LOCK_PORT2) 9428 9429 #define _MG_PLL_SSC_PORT1 0x168A10 9430 #define _MG_PLL_SSC_PORT2 0x169A10 9431 #define _MG_PLL_SSC_PORT3 0x16AA10 9432 #define _MG_PLL_SSC_PORT4 0x16BA10 9433 #define MG_PLL_SSC_EN (1 << 28) 9434 #define MG_PLL_SSC_TYPE(x) ((x) << 26) 9435 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16) 9436 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10) 9437 #define MG_PLL_SSC_FLLEN (1 << 9) 9438 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0) 9439 #define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \ 9440 _MG_PLL_SSC_PORT2) 9441 9442 #define _MG_PLL_BIAS_PORT1 0x168A14 9443 #define _MG_PLL_BIAS_PORT2 0x169A14 9444 #define _MG_PLL_BIAS_PORT3 0x16AA14 9445 #define _MG_PLL_BIAS_PORT4 0x16BA14 9446 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30) 9447 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30) 9448 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24) 9449 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24) 9450 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16) 9451 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16) 9452 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15) 9453 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8) 9454 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8) 9455 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5) 9456 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5) 9457 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0) 9458 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0) 9459 #define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \ 9460 _MG_PLL_BIAS_PORT2) 9461 9462 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18 9463 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18 9464 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18 9465 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18 9466 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27) 9467 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17) 9468 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16) 9469 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2) 9470 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0) 9471 #define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \ 9472 _MG_PLL_TDC_COLDST_BIAS_PORT1, \ 9473 _MG_PLL_TDC_COLDST_BIAS_PORT2) 9474 9475 #define _CNL_DPLL0_CFGCR0 0x6C000 9476 #define _CNL_DPLL1_CFGCR0 0x6C080 9477 #define DPLL_CFGCR0_HDMI_MODE (1 << 30) 9478 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29) 9479 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25) 9480 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25) 9481 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25) 9482 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25) 9483 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25) 9484 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25) 9485 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25) 9486 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25) 9487 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25) 9488 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25) 9489 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10) 9490 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10) 9491 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10) 9492 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff) 9493 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0) 9494 9495 #define _CNL_DPLL0_CFGCR1 0x6C004 9496 #define _CNL_DPLL1_CFGCR1 0x6C084 9497 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10) 9498 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10) 9499 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10) 9500 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9) 9501 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9) 9502 #define DPLL_CFGCR1_KDIV_MASK (7 << 6) 9503 #define DPLL_CFGCR1_KDIV_SHIFT (6) 9504 #define DPLL_CFGCR1_KDIV(x) ((x) << 6) 9505 #define DPLL_CFGCR1_KDIV_1 (1 << 6) 9506 #define DPLL_CFGCR1_KDIV_2 (2 << 6) 9507 #define DPLL_CFGCR1_KDIV_4 (4 << 6) 9508 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2) 9509 #define DPLL_CFGCR1_PDIV_SHIFT (2) 9510 #define DPLL_CFGCR1_PDIV(x) ((x) << 2) 9511 #define DPLL_CFGCR1_PDIV_2 (1 << 2) 9512 #define DPLL_CFGCR1_PDIV_3 (2 << 2) 9513 #define DPLL_CFGCR1_PDIV_5 (4 << 2) 9514 #define DPLL_CFGCR1_PDIV_7 (8 << 2) 9515 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0) 9516 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0) 9517 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1) 9518 9519 #define _ICL_DPLL0_CFGCR0 0x164000 9520 #define _ICL_DPLL1_CFGCR0 0x164080 9521 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \ 9522 _ICL_DPLL1_CFGCR0) 9523 9524 #define _ICL_DPLL0_CFGCR1 0x164004 9525 #define _ICL_DPLL1_CFGCR1 0x164084 9526 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \ 9527 _ICL_DPLL1_CFGCR1) 9528 9529 /* BXT display engine PLL */ 9530 #define BXT_DE_PLL_CTL _MMIO(0x6d000) 9531 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 9532 #define BXT_DE_PLL_RATIO_MASK 0xff 9533 9534 #define BXT_DE_PLL_ENABLE _MMIO(0x46070) 9535 #define BXT_DE_PLL_PLL_ENABLE (1 << 31) 9536 #define BXT_DE_PLL_LOCK (1 << 30) 9537 #define CNL_CDCLK_PLL_RATIO(x) (x) 9538 #define CNL_CDCLK_PLL_RATIO_MASK 0xff 9539 9540 /* GEN9 DC */ 9541 #define DC_STATE_EN _MMIO(0x45504) 9542 #define DC_STATE_DISABLE 0 9543 #define DC_STATE_EN_UPTO_DC5 (1 << 0) 9544 #define DC_STATE_EN_DC9 (1 << 3) 9545 #define DC_STATE_EN_UPTO_DC6 (2 << 0) 9546 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 9547 9548 #define DC_STATE_DEBUG _MMIO(0x45520) 9549 #define DC_STATE_DEBUG_MASK_CORES (1 << 0) 9550 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1) 9551 9552 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 9553 * since on HSW we can't write to it using I915_WRITE. */ 9554 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 9555 #define D_COMP_BDW _MMIO(0x138144) 9556 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9) 9557 #define D_COMP_COMP_FORCE (1 << 8) 9558 #define D_COMP_COMP_DISABLE (1 << 0) 9559 9560 /* Pipe WM_LINETIME - watermark line time */ 9561 #define _PIPE_WM_LINETIME_A 0x45270 9562 #define _PIPE_WM_LINETIME_B 0x45274 9563 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) 9564 #define PIPE_WM_LINETIME_MASK (0x1ff) 9565 #define PIPE_WM_LINETIME_TIME(x) ((x)) 9566 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16) 9567 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16) 9568 9569 /* SFUSE_STRAP */ 9570 #define SFUSE_STRAP _MMIO(0xc2014) 9571 #define SFUSE_STRAP_FUSE_LOCK (1 << 13) 9572 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8) 9573 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7) 9574 #define SFUSE_STRAP_CRT_DISABLED (1 << 6) 9575 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3) 9576 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2) 9577 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1) 9578 #define SFUSE_STRAP_DDID_DETECTED (1 << 0) 9579 9580 #define WM_MISC _MMIO(0x45260) 9581 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 9582 9583 #define WM_DBG _MMIO(0x45280) 9584 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0) 9585 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1) 9586 #define WM_DBG_DISALLOW_SPRITE (1 << 2) 9587 9588 /* pipe CSC */ 9589 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 9590 #define _PIPE_A_CSC_COEFF_BY 0x49014 9591 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 9592 #define _PIPE_A_CSC_COEFF_BU 0x4901c 9593 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 9594 #define _PIPE_A_CSC_COEFF_BV 0x49024 9595 #define _PIPE_A_CSC_MODE 0x49028 9596 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) 9597 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) 9598 #define CSC_MODE_YUV_TO_RGB (1 << 0) 9599 #define _PIPE_A_CSC_PREOFF_HI 0x49030 9600 #define _PIPE_A_CSC_PREOFF_ME 0x49034 9601 #define _PIPE_A_CSC_PREOFF_LO 0x49038 9602 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 9603 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 9604 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 9605 9606 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 9607 #define _PIPE_B_CSC_COEFF_BY 0x49114 9608 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 9609 #define _PIPE_B_CSC_COEFF_BU 0x4911c 9610 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 9611 #define _PIPE_B_CSC_COEFF_BV 0x49124 9612 #define _PIPE_B_CSC_MODE 0x49128 9613 #define _PIPE_B_CSC_PREOFF_HI 0x49130 9614 #define _PIPE_B_CSC_PREOFF_ME 0x49134 9615 #define _PIPE_B_CSC_PREOFF_LO 0x49138 9616 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 9617 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 9618 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 9619 9620 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 9621 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 9622 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 9623 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 9624 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 9625 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 9626 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 9627 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 9628 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 9629 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 9630 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 9631 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 9632 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 9633 9634 /* pipe degamma/gamma LUTs on IVB+ */ 9635 #define _PAL_PREC_INDEX_A 0x4A400 9636 #define _PAL_PREC_INDEX_B 0x4AC00 9637 #define _PAL_PREC_INDEX_C 0x4B400 9638 #define PAL_PREC_10_12_BIT (0 << 31) 9639 #define PAL_PREC_SPLIT_MODE (1 << 31) 9640 #define PAL_PREC_AUTO_INCREMENT (1 << 15) 9641 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) 9642 #define _PAL_PREC_DATA_A 0x4A404 9643 #define _PAL_PREC_DATA_B 0x4AC04 9644 #define _PAL_PREC_DATA_C 0x4B404 9645 #define _PAL_PREC_GC_MAX_A 0x4A410 9646 #define _PAL_PREC_GC_MAX_B 0x4AC10 9647 #define _PAL_PREC_GC_MAX_C 0x4B410 9648 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 9649 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 9650 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 9651 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 9652 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 9653 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 9654 9655 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) 9656 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) 9657 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) 9658 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) 9659 9660 #define _PRE_CSC_GAMC_INDEX_A 0x4A484 9661 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84 9662 #define _PRE_CSC_GAMC_INDEX_C 0x4B484 9663 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) 9664 #define _PRE_CSC_GAMC_DATA_A 0x4A488 9665 #define _PRE_CSC_GAMC_DATA_B 0x4AC88 9666 #define _PRE_CSC_GAMC_DATA_C 0x4B488 9667 9668 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) 9669 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) 9670 9671 /* pipe CSC & degamma/gamma LUTs on CHV */ 9672 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) 9673 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) 9674 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) 9675 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) 9676 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) 9677 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) 9678 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) 9679 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) 9680 #define CGM_PIPE_MODE_GAMMA (1 << 2) 9681 #define CGM_PIPE_MODE_CSC (1 << 1) 9682 #define CGM_PIPE_MODE_DEGAMMA (1 << 0) 9683 9684 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) 9685 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) 9686 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) 9687 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) 9688 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) 9689 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) 9690 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) 9691 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) 9692 9693 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) 9694 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) 9695 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) 9696 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) 9697 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) 9698 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) 9699 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) 9700 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) 9701 9702 /* MIPI DSI registers */ 9703 9704 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ 9705 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) 9706 9707 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) 9708 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF 9709 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) 9710 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF 9711 9712 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090 9713 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890 9714 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \ 9715 _ICL_DSI_ESC_CLK_DIV0, \ 9716 _ICL_DSI_ESC_CLK_DIV1) 9717 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190 9718 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190 9719 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \ 9720 _ICL_DPHY_ESC_CLK_DIV0, \ 9721 _ICL_DPHY_ESC_CLK_DIV1) 9722 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16) 9723 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16 9724 #define ICL_ESC_CLK_DIV_MASK 0x1ff 9725 #define ICL_ESC_CLK_DIV_SHIFT 0 9726 #define DSI_MAX_ESC_CLK 20000 /* in KHz */ 9727 9728 /* Gen4+ Timestamp and Pipe Frame time stamp registers */ 9729 #define GEN4_TIMESTAMP _MMIO(0x2358) 9730 #define ILK_TIMESTAMP_HI _MMIO(0x70070) 9731 #define IVB_TIMESTAMP_CTR _MMIO(0x44070) 9732 9733 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074) 9734 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0 9735 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff 9736 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12 9737 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12) 9738 9739 #define _PIPE_FRMTMSTMP_A 0x70048 9740 #define PIPE_FRMTMSTMP(pipe) \ 9741 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A) 9742 9743 /* BXT MIPI clock controls */ 9744 #define BXT_MAX_VAR_OUTPUT_KHZ 39500 9745 9746 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) 9747 #define BXT_MIPI1_DIV_SHIFT 26 9748 #define BXT_MIPI2_DIV_SHIFT 10 9749 #define BXT_MIPI_DIV_SHIFT(port) \ 9750 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ 9751 BXT_MIPI2_DIV_SHIFT) 9752 9753 /* TX control divider to select actual TX clock output from (8x/var) */ 9754 #define BXT_MIPI1_TX_ESCLK_SHIFT 26 9755 #define BXT_MIPI2_TX_ESCLK_SHIFT 10 9756 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ 9757 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ 9758 BXT_MIPI2_TX_ESCLK_SHIFT) 9759 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) 9760 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) 9761 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ 9762 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ 9763 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) 9764 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ 9765 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) 9766 /* RX upper control divider to select actual RX clock output from 8x */ 9767 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 9768 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 9769 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ 9770 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ 9771 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) 9772 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) 9773 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) 9774 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ 9775 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ 9776 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) 9777 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ 9778 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) 9779 /* 8/3X divider to select the actual 8/3X clock output from 8x */ 9780 #define BXT_MIPI1_8X_BY3_SHIFT 19 9781 #define BXT_MIPI2_8X_BY3_SHIFT 3 9782 #define BXT_MIPI_8X_BY3_SHIFT(port) \ 9783 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ 9784 BXT_MIPI2_8X_BY3_SHIFT) 9785 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) 9786 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) 9787 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ 9788 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ 9789 BXT_MIPI2_8X_BY3_DIVIDER_MASK) 9790 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ 9791 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) 9792 /* RX lower control divider to select actual RX clock output from 8x */ 9793 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 9794 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 9795 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ 9796 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ 9797 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) 9798 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) 9799 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) 9800 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ 9801 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ 9802 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) 9803 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ 9804 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) 9805 9806 #define RX_DIVIDER_BIT_1_2 0x3 9807 #define RX_DIVIDER_BIT_3_4 0xC 9808 9809 /* BXT MIPI mode configure */ 9810 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 9811 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 9812 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ 9813 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) 9814 9815 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC 9816 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC 9817 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ 9818 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) 9819 9820 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 9821 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 9822 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ 9823 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) 9824 9825 #define BXT_DSI_PLL_CTL _MMIO(0x161000) 9826 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 9827 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 9828 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 9829 #define BXT_DSIC_16X_BY1 (0 << 10) 9830 #define BXT_DSIC_16X_BY2 (1 << 10) 9831 #define BXT_DSIC_16X_BY3 (2 << 10) 9832 #define BXT_DSIC_16X_BY4 (3 << 10) 9833 #define BXT_DSIC_16X_MASK (3 << 10) 9834 #define BXT_DSIA_16X_BY1 (0 << 8) 9835 #define BXT_DSIA_16X_BY2 (1 << 8) 9836 #define BXT_DSIA_16X_BY3 (2 << 8) 9837 #define BXT_DSIA_16X_BY4 (3 << 8) 9838 #define BXT_DSIA_16X_MASK (3 << 8) 9839 #define BXT_DSI_FREQ_SEL_SHIFT 8 9840 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) 9841 9842 #define BXT_DSI_PLL_RATIO_MAX 0x7D 9843 #define BXT_DSI_PLL_RATIO_MIN 0x22 9844 #define GLK_DSI_PLL_RATIO_MAX 0x6F 9845 #define GLK_DSI_PLL_RATIO_MIN 0x22 9846 #define BXT_DSI_PLL_RATIO_MASK 0xFF 9847 #define BXT_REF_CLOCK_KHZ 19200 9848 9849 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) 9850 #define BXT_DSI_PLL_DO_ENABLE (1 << 31) 9851 #define BXT_DSI_PLL_LOCKED (1 << 30) 9852 9853 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 9854 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 9855 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 9856 9857 /* BXT port control */ 9858 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 9859 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 9860 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) 9861 9862 /* ICL DSI MODE control */ 9863 #define _ICL_DSI_IO_MODECTL_0 0x6B094 9864 #define _ICL_DSI_IO_MODECTL_1 0x6B894 9865 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \ 9866 _ICL_DSI_IO_MODECTL_0, \ 9867 _ICL_DSI_IO_MODECTL_1) 9868 #define COMBO_PHY_MODE_DSI (1 << 0) 9869 9870 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) 9871 #define STAP_SELECT (1 << 0) 9872 9873 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) 9874 #define HS_IO_CTRL_SELECT (1 << 0) 9875 9876 #define DPI_ENABLE (1 << 31) /* A + C */ 9877 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 9878 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 9879 #define DUAL_LINK_MODE_SHIFT 26 9880 #define DUAL_LINK_MODE_MASK (1 << 26) 9881 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 9882 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 9883 #define DITHERING_ENABLE (1 << 25) /* A + C */ 9884 #define FLOPPED_HSTX (1 << 23) 9885 #define DE_INVERT (1 << 19) /* XXX */ 9886 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 9887 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 9888 #define AFE_LATCHOUT (1 << 17) 9889 #define LP_OUTPUT_HOLD (1 << 16) 9890 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 9891 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 9892 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 9893 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 9894 #define CSB_SHIFT 9 9895 #define CSB_MASK (3 << 9) 9896 #define CSB_20MHZ (0 << 9) 9897 #define CSB_10MHZ (1 << 9) 9898 #define CSB_40MHZ (2 << 9) 9899 #define BANDGAP_MASK (1 << 8) 9900 #define BANDGAP_PNW_CIRCUIT (0 << 8) 9901 #define BANDGAP_LNC_CIRCUIT (1 << 8) 9902 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 9903 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 9904 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 9905 #define TEARING_EFFECT_SHIFT 2 /* A + C */ 9906 #define TEARING_EFFECT_MASK (3 << 2) 9907 #define TEARING_EFFECT_OFF (0 << 2) 9908 #define TEARING_EFFECT_DSI (1 << 2) 9909 #define TEARING_EFFECT_GPIO (2 << 2) 9910 #define LANE_CONFIGURATION_SHIFT 0 9911 #define LANE_CONFIGURATION_MASK (3 << 0) 9912 #define LANE_CONFIGURATION_4LANE (0 << 0) 9913 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 9914 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 9915 9916 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 9917 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 9918 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 9919 #define TEARING_EFFECT_DELAY_SHIFT 0 9920 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 9921 9922 /* XXX: all bits reserved */ 9923 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 9924 9925 /* MIPI DSI Controller and D-PHY registers */ 9926 9927 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 9928 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 9929 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) 9930 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 9931 #define ULPS_STATE_MASK (3 << 1) 9932 #define ULPS_STATE_ENTER (2 << 1) 9933 #define ULPS_STATE_EXIT (1 << 1) 9934 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 9935 #define DEVICE_READY (1 << 0) 9936 9937 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 9938 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 9939 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) 9940 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 9941 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 9942 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) 9943 #define TEARING_EFFECT (1 << 31) 9944 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 9945 #define GEN_READ_DATA_AVAIL (1 << 29) 9946 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 9947 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 9948 #define RX_PROT_VIOLATION (1 << 26) 9949 #define RX_INVALID_TX_LENGTH (1 << 25) 9950 #define ACK_WITH_NO_ERROR (1 << 24) 9951 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 9952 #define LP_RX_TIMEOUT (1 << 22) 9953 #define HS_TX_TIMEOUT (1 << 21) 9954 #define DPI_FIFO_UNDERRUN (1 << 20) 9955 #define LOW_CONTENTION (1 << 19) 9956 #define HIGH_CONTENTION (1 << 18) 9957 #define TXDSI_VC_ID_INVALID (1 << 17) 9958 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 9959 #define TXCHECKSUM_ERROR (1 << 15) 9960 #define TXECC_MULTIBIT_ERROR (1 << 14) 9961 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 9962 #define TXFALSE_CONTROL_ERROR (1 << 12) 9963 #define RXDSI_VC_ID_INVALID (1 << 11) 9964 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 9965 #define RXCHECKSUM_ERROR (1 << 9) 9966 #define RXECC_MULTIBIT_ERROR (1 << 8) 9967 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 9968 #define RXFALSE_CONTROL_ERROR (1 << 6) 9969 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 9970 #define RX_LP_TX_SYNC_ERROR (1 << 4) 9971 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 9972 #define RXEOT_SYNC_ERROR (1 << 2) 9973 #define RXSOT_SYNC_ERROR (1 << 1) 9974 #define RXSOT_ERROR (1 << 0) 9975 9976 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 9977 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 9978 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) 9979 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 9980 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 9981 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 9982 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 9983 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 9984 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 9985 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 9986 #define VID_MODE_FORMAT_MASK (0xf << 7) 9987 #define VID_MODE_NOT_SUPPORTED (0 << 7) 9988 #define VID_MODE_FORMAT_RGB565 (1 << 7) 9989 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) 9990 #define VID_MODE_FORMAT_RGB666 (3 << 7) 9991 #define VID_MODE_FORMAT_RGB888 (4 << 7) 9992 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 9993 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 9994 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 9995 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 9996 #define DATA_LANES_PRG_REG_SHIFT 0 9997 #define DATA_LANES_PRG_REG_MASK (7 << 0) 9998 9999 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 10000 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 10001 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) 10002 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 10003 10004 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 10005 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 10006 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) 10007 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 10008 10009 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 10010 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 10011 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 10012 #define TURN_AROUND_TIMEOUT_MASK 0x3f 10013 10014 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 10015 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 10016 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 10017 #define DEVICE_RESET_TIMER_MASK 0xffff 10018 10019 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 10020 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 10021 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) 10022 #define VERTICAL_ADDRESS_SHIFT 16 10023 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 10024 #define HORIZONTAL_ADDRESS_SHIFT 0 10025 #define HORIZONTAL_ADDRESS_MASK 0xffff 10026 10027 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 10028 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 10029 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 10030 #define DBI_FIFO_EMPTY_HALF (0 << 0) 10031 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 10032 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 10033 10034 /* regs below are bits 15:0 */ 10035 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 10036 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 10037 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 10038 10039 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 10040 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 10041 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) 10042 10043 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 10044 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 10045 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) 10046 10047 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 10048 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 10049 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 10050 10051 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 10052 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 10053 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 10054 10055 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 10056 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 10057 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) 10058 10059 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 10060 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 10061 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) 10062 10063 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 10064 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 10065 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 10066 10067 /* regs above are bits 15:0 */ 10068 10069 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 10070 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 10071 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) 10072 #define DPI_LP_MODE (1 << 6) 10073 #define BACKLIGHT_OFF (1 << 5) 10074 #define BACKLIGHT_ON (1 << 4) 10075 #define COLOR_MODE_OFF (1 << 3) 10076 #define COLOR_MODE_ON (1 << 2) 10077 #define TURN_ON (1 << 1) 10078 #define SHUTDOWN (1 << 0) 10079 10080 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 10081 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 10082 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) 10083 #define COMMAND_BYTE_SHIFT 0 10084 #define COMMAND_BYTE_MASK (0x3f << 0) 10085 10086 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 10087 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 10088 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) 10089 #define MASTER_INIT_TIMER_SHIFT 0 10090 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 10091 10092 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 10093 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 10094 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ 10095 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 10096 #define MAX_RETURN_PKT_SIZE_SHIFT 0 10097 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 10098 10099 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 10100 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 10101 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 10102 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 10103 #define DISABLE_VIDEO_BTA (1 << 3) 10104 #define IP_TG_CONFIG (1 << 2) 10105 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 10106 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 10107 #define VIDEO_MODE_BURST (3 << 0) 10108 10109 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 10110 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 10111 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) 10112 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) 10113 #define BXT_DPHY_DEFEATURE_EN (1 << 8) 10114 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 10115 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 10116 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 10117 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 10118 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 10119 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 10120 #define CLOCKSTOP (1 << 1) 10121 #define EOT_DISABLE (1 << 0) 10122 10123 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 10124 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 10125 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) 10126 #define LP_BYTECLK_SHIFT 0 10127 #define LP_BYTECLK_MASK (0xffff << 0) 10128 10129 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) 10130 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) 10131 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) 10132 10133 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) 10134 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) 10135 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) 10136 10137 /* bits 31:0 */ 10138 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 10139 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 10140 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) 10141 10142 /* bits 31:0 */ 10143 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 10144 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 10145 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) 10146 10147 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 10148 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 10149 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) 10150 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 10151 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 10152 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) 10153 #define LONG_PACKET_WORD_COUNT_SHIFT 8 10154 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 10155 #define SHORT_PACKET_PARAM_SHIFT 8 10156 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 10157 #define VIRTUAL_CHANNEL_SHIFT 6 10158 #define VIRTUAL_CHANNEL_MASK (3 << 6) 10159 #define DATA_TYPE_SHIFT 0 10160 #define DATA_TYPE_MASK (0x3f << 0) 10161 /* data type values, see include/video/mipi_display.h */ 10162 10163 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 10164 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 10165 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) 10166 #define DPI_FIFO_EMPTY (1 << 28) 10167 #define DBI_FIFO_EMPTY (1 << 27) 10168 #define LP_CTRL_FIFO_EMPTY (1 << 26) 10169 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 10170 #define LP_CTRL_FIFO_FULL (1 << 24) 10171 #define HS_CTRL_FIFO_EMPTY (1 << 18) 10172 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 10173 #define HS_CTRL_FIFO_FULL (1 << 16) 10174 #define LP_DATA_FIFO_EMPTY (1 << 10) 10175 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 10176 #define LP_DATA_FIFO_FULL (1 << 8) 10177 #define HS_DATA_FIFO_EMPTY (1 << 2) 10178 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 10179 #define HS_DATA_FIFO_FULL (1 << 0) 10180 10181 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 10182 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 10183 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 10184 #define DBI_HS_LP_MODE_MASK (1 << 0) 10185 #define DBI_LP_MODE (1 << 0) 10186 #define DBI_HS_MODE (0 << 0) 10187 10188 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 10189 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 10190 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) 10191 #define EXIT_ZERO_COUNT_SHIFT 24 10192 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 10193 #define TRAIL_COUNT_SHIFT 16 10194 #define TRAIL_COUNT_MASK (0x1f << 16) 10195 #define CLK_ZERO_COUNT_SHIFT 8 10196 #define CLK_ZERO_COUNT_MASK (0xff << 8) 10197 #define PREPARE_COUNT_SHIFT 0 10198 #define PREPARE_COUNT_MASK (0x3f << 0) 10199 10200 /* bits 31:0 */ 10201 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 10202 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 10203 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) 10204 10205 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) 10206 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) 10207 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 10208 #define LP_HS_SSW_CNT_SHIFT 16 10209 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 10210 #define HS_LP_PWR_SW_CNT_SHIFT 0 10211 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 10212 10213 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 10214 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 10215 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 10216 #define STOP_STATE_STALL_COUNTER_SHIFT 0 10217 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 10218 10219 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 10220 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 10221 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 10222 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 10223 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 10224 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) 10225 #define RX_CONTENTION_DETECTED (1 << 0) 10226 10227 /* XXX: only pipe A ?!? */ 10228 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 10229 #define DBI_TYPEC_ENABLE (1 << 31) 10230 #define DBI_TYPEC_WIP (1 << 30) 10231 #define DBI_TYPEC_OPTION_SHIFT 28 10232 #define DBI_TYPEC_OPTION_MASK (3 << 28) 10233 #define DBI_TYPEC_FREQ_SHIFT 24 10234 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 10235 #define DBI_TYPEC_OVERRIDE (1 << 8) 10236 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 10237 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 10238 10239 10240 /* MIPI adapter registers */ 10241 10242 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 10243 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 10244 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) 10245 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 10246 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 10247 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 10248 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 10249 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 10250 #define READ_REQUEST_PRIORITY_SHIFT 3 10251 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 10252 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 10253 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 10254 #define RGB_FLIP_TO_BGR (1 << 2) 10255 10256 #define BXT_PIPE_SELECT_SHIFT 7 10257 #define BXT_PIPE_SELECT_MASK (7 << 7) 10258 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) 10259 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ 10260 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ 10261 #define GLK_MIPIIO_RESET_RELEASED (1 << 28) 10262 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ 10263 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ 10264 #define GLK_LP_WAKE (1 << 22) 10265 #define GLK_LP11_LOW_PWR_MODE (1 << 21) 10266 #define GLK_LP00_LOW_PWR_MODE (1 << 20) 10267 #define GLK_FIREWALL_ENABLE (1 << 16) 10268 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) 10269 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 10270 #define BXT_DSC_ENABLE (1 << 3) 10271 #define BXT_RGB_FLIP (1 << 2) 10272 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ 10273 #define GLK_MIPIIO_ENABLE (1 << 0) 10274 10275 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 10276 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 10277 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) 10278 #define DATA_MEM_ADDRESS_SHIFT 5 10279 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 10280 #define DATA_VALID (1 << 0) 10281 10282 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 10283 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 10284 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) 10285 #define DATA_LENGTH_SHIFT 0 10286 #define DATA_LENGTH_MASK (0xfffff << 0) 10287 10288 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 10289 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 10290 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 10291 #define COMMAND_MEM_ADDRESS_SHIFT 5 10292 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 10293 #define AUTO_PWG_ENABLE (1 << 2) 10294 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 10295 #define COMMAND_VALID (1 << 0) 10296 10297 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 10298 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 10299 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) 10300 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 10301 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 10302 10303 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 10304 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 10305 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ 10306 10307 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 10308 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 10309 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 10310 #define READ_DATA_VALID(n) (1 << (n)) 10311 10312 /* For UMS only (deprecated): */ 10313 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 10314 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 10315 10316 /* MOCS (Memory Object Control State) registers */ 10317 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 10318 10319 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ 10320 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ 10321 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ 10322 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ 10323 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ 10324 /* Media decoder 2 MOCS registers */ 10325 #define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4) 10326 10327 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0) 10328 #define PMFLUSHDONE_LNICRSDROP (1 << 20) 10329 #define PMFLUSH_GAPL3UNBLOCK (1 << 21) 10330 #define PMFLUSHDONE_LNEBLK (1 << 22) 10331 10332 /* gamt regs */ 10333 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 10334 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 10335 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 10336 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 10337 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 10338 10339 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 10340 #define MMCD_PCLA (1 << 31) 10341 #define MMCD_HOTSPOT_EN (1 << 27) 10342 10343 #define _ICL_PHY_MISC_A 0x64C00 10344 #define _ICL_PHY_MISC_B 0x64C04 10345 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \ 10346 _ICL_PHY_MISC_B) 10347 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23) 10348 10349 /* Icelake Display Stream Compression Registers */ 10350 #define DSCA_PICTURE_PARAMETER_SET_0 0x6B200 10351 #define DSCC_PICTURE_PARAMETER_SET_0 0x6BA00 10352 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270 10353 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370 10354 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470 10355 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570 10356 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10357 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \ 10358 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC) 10359 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10360 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \ 10361 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC) 10362 #define DSC_VBR_ENABLE (1 << 19) 10363 #define DSC_422_ENABLE (1 << 18) 10364 #define DSC_COLOR_SPACE_CONVERSION (1 << 17) 10365 #define DSC_BLOCK_PREDICTION (1 << 16) 10366 #define DSC_LINE_BUF_DEPTH_SHIFT 12 10367 #define DSC_BPC_SHIFT 8 10368 #define DSC_VER_MIN_SHIFT 4 10369 #define DSC_VER_MAJ (0x1 << 0) 10370 10371 #define DSCA_PICTURE_PARAMETER_SET_1 0x6B204 10372 #define DSCC_PICTURE_PARAMETER_SET_1 0x6BA04 10373 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274 10374 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374 10375 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474 10376 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574 10377 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10378 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \ 10379 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC) 10380 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10381 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \ 10382 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC) 10383 #define DSC_BPP(bpp) ((bpp) << 0) 10384 10385 #define DSCA_PICTURE_PARAMETER_SET_2 0x6B208 10386 #define DSCC_PICTURE_PARAMETER_SET_2 0x6BA08 10387 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278 10388 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378 10389 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478 10390 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578 10391 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10392 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \ 10393 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC) 10394 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10395 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \ 10396 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC) 10397 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16) 10398 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0) 10399 10400 #define DSCA_PICTURE_PARAMETER_SET_3 0x6B20C 10401 #define DSCC_PICTURE_PARAMETER_SET_3 0x6BA0C 10402 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C 10403 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C 10404 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C 10405 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C 10406 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10407 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \ 10408 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC) 10409 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10410 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \ 10411 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC) 10412 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16) 10413 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0) 10414 10415 #define DSCA_PICTURE_PARAMETER_SET_4 0x6B210 10416 #define DSCC_PICTURE_PARAMETER_SET_4 0x6BA10 10417 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280 10418 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380 10419 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480 10420 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580 10421 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10422 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \ 10423 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC) 10424 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10425 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \ 10426 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC) 10427 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16) 10428 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0) 10429 10430 #define DSCA_PICTURE_PARAMETER_SET_5 0x6B214 10431 #define DSCC_PICTURE_PARAMETER_SET_5 0x6BA14 10432 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284 10433 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384 10434 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484 10435 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584 10436 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10437 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \ 10438 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC) 10439 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10440 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC, \ 10441 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC) 10442 #define DSC_SCALE_DEC_INTINT(scale_dec) ((scale_dec) << 16) 10443 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0) 10444 10445 #define DSCA_PICTURE_PARAMETER_SET_6 0x6B218 10446 #define DSCC_PICTURE_PARAMETER_SET_6 0x6BA18 10447 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288 10448 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388 10449 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488 10450 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588 10451 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10452 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \ 10453 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC) 10454 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10455 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \ 10456 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC) 10457 #define DSC_FLATNESS_MAX_QP(max_qp) (qp << 24) 10458 #define DSC_FLATNESS_MIN_QP(min_qp) (qp << 16) 10459 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8) 10460 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0) 10461 10462 #define DSCA_PICTURE_PARAMETER_SET_7 0x6B21C 10463 #define DSCC_PICTURE_PARAMETER_SET_7 0x6BA1C 10464 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C 10465 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C 10466 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C 10467 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C 10468 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10469 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \ 10470 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC) 10471 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10472 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \ 10473 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC) 10474 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16) 10475 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0) 10476 10477 #define DSCA_PICTURE_PARAMETER_SET_8 0x6B220 10478 #define DSCC_PICTURE_PARAMETER_SET_8 0x6BA20 10479 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290 10480 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390 10481 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490 10482 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590 10483 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10484 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \ 10485 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC) 10486 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10487 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \ 10488 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC) 10489 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16) 10490 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0) 10491 10492 #define DSCA_PICTURE_PARAMETER_SET_9 0x6B224 10493 #define DSCC_PICTURE_PARAMETER_SET_9 0x6BA24 10494 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294 10495 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394 10496 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494 10497 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594 10498 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10499 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \ 10500 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC) 10501 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10502 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \ 10503 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC) 10504 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16) 10505 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0) 10506 10507 #define DSCA_PICTURE_PARAMETER_SET_10 0x6B228 10508 #define DSCC_PICTURE_PARAMETER_SET_10 0x6BA28 10509 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298 10510 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398 10511 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498 10512 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598 10513 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10514 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \ 10515 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC) 10516 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10517 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \ 10518 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC) 10519 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20) 10520 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16) 10521 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8) 10522 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0) 10523 10524 #define DSCA_PICTURE_PARAMETER_SET_11 0x6B22C 10525 #define DSCC_PICTURE_PARAMETER_SET_11 0x6BA2C 10526 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C 10527 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C 10528 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C 10529 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C 10530 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10531 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \ 10532 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC) 10533 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10534 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \ 10535 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC) 10536 10537 #define DSCA_PICTURE_PARAMETER_SET_12 0x6B260 10538 #define DSCC_PICTURE_PARAMETER_SET_12 0x6BA60 10539 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0 10540 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0 10541 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0 10542 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0 10543 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10544 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \ 10545 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC) 10546 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10547 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \ 10548 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC) 10549 10550 #define DSCA_PICTURE_PARAMETER_SET_13 0x6B264 10551 #define DSCC_PICTURE_PARAMETER_SET_13 0x6BA64 10552 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4 10553 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4 10554 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4 10555 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4 10556 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10557 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \ 10558 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC) 10559 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10560 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \ 10561 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC) 10562 10563 #define DSCA_PICTURE_PARAMETER_SET_14 0x6B268 10564 #define DSCC_PICTURE_PARAMETER_SET_14 0x6BA68 10565 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8 10566 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8 10567 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8 10568 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8 10569 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10570 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \ 10571 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC) 10572 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10573 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \ 10574 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC) 10575 10576 #define DSCA_PICTURE_PARAMETER_SET_15 0x6B26C 10577 #define DSCC_PICTURE_PARAMETER_SET_15 0x6BA6C 10578 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC 10579 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC 10580 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC 10581 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC 10582 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10583 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \ 10584 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC) 10585 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10586 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \ 10587 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC) 10588 10589 #define DSCA_PICTURE_PARAMETER_SET_16 0x6B270 10590 #define DSCC_PICTURE_PARAMETER_SET_16 0x6BA70 10591 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0 10592 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0 10593 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0 10594 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0 10595 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10596 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \ 10597 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC) 10598 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10599 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \ 10600 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC) 10601 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16) 10602 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_aize) (slice_chunk_size << 0) 10603 10604 /* Icelake Rate Control Buffer Threshold Registers */ 10605 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230) 10606 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4) 10607 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30) 10608 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4) 10609 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254) 10610 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4) 10611 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354) 10612 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4) 10613 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454) 10614 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4) 10615 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554) 10616 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4) 10617 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10618 _ICL_DSC0_RC_BUF_THRESH_0_PB, \ 10619 _ICL_DSC0_RC_BUF_THRESH_0_PC) 10620 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10621 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \ 10622 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC) 10623 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10624 _ICL_DSC1_RC_BUF_THRESH_0_PB, \ 10625 _ICL_DSC1_RC_BUF_THRESH_0_PC) 10626 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10627 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \ 10628 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC) 10629 10630 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238) 10631 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4) 10632 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38) 10633 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4) 10634 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C) 10635 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4) 10636 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C) 10637 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4) 10638 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C) 10639 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4) 10640 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C) 10641 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4) 10642 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10643 _ICL_DSC0_RC_BUF_THRESH_1_PB, \ 10644 _ICL_DSC0_RC_BUF_THRESH_1_PC) 10645 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10646 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \ 10647 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC) 10648 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10649 _ICL_DSC1_RC_BUF_THRESH_1_PB, \ 10650 _ICL_DSC1_RC_BUF_THRESH_1_PC) 10651 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 10652 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \ 10653 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC) 10654 10655 #endif /* _I915_REG_H_ */ 10656