1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 typedef struct { 29 uint32_t reg; 30 } i915_reg_t; 31 32 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) 33 34 #define INVALID_MMIO_REG _MMIO(0) 35 36 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg) 37 { 38 return reg.reg; 39 } 40 41 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) 42 { 43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); 44 } 45 46 static inline bool i915_mmio_reg_valid(i915_reg_t reg) 47 { 48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); 49 } 50 51 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) 52 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) 53 #define _PLANE(plane, a, b) _PIPE(plane, a, b) 54 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b) 55 #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a))) 56 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) 57 #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) 58 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) 59 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \ 60 (pipe) == PIPE_B ? (b) : (c)) 61 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c)) 62 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \ 63 (port) == PORT_B ? (b) : (c)) 64 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c)) 65 #define _PHY3(phy, a, b, c) ((phy) == DPIO_PHY0 ? (a) : \ 66 (phy) == DPIO_PHY1 ? (b) : (c)) 67 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) 68 69 #define _MASKED_FIELD(mask, value) ({ \ 70 if (__builtin_constant_p(mask)) \ 71 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 72 if (__builtin_constant_p(value)) \ 73 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 74 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 75 BUILD_BUG_ON_MSG((value) & ~(mask), \ 76 "Incorrect value for mask"); \ 77 (mask) << 16 | (value); }) 78 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 79 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 80 81 82 83 /* PCI config space */ 84 85 #define MCHBAR_I915 0x44 86 #define MCHBAR_I965 0x48 87 #define MCHBAR_SIZE (4 * 4096) 88 89 #define DEVEN 0x54 90 #define DEVEN_MCHBAR_EN (1 << 28) 91 92 /* BSM in include/drm/i915_drm.h */ 93 94 #define HPLLCC 0xc0 /* 85x only */ 95 #define GC_CLOCK_CONTROL_MASK (0x7 << 0) 96 #define GC_CLOCK_133_200 (0 << 0) 97 #define GC_CLOCK_100_200 (1 << 0) 98 #define GC_CLOCK_100_133 (2 << 0) 99 #define GC_CLOCK_133_266 (3 << 0) 100 #define GC_CLOCK_133_200_2 (4 << 0) 101 #define GC_CLOCK_133_266_2 (5 << 0) 102 #define GC_CLOCK_166_266 (6 << 0) 103 #define GC_CLOCK_166_250 (7 << 0) 104 105 #define I915_GDRST 0xc0 /* PCI config register */ 106 #define GRDOM_FULL (0 << 2) 107 #define GRDOM_RENDER (1 << 2) 108 #define GRDOM_MEDIA (3 << 2) 109 #define GRDOM_MASK (3 << 2) 110 #define GRDOM_RESET_STATUS (1 << 1) 111 #define GRDOM_RESET_ENABLE (1 << 0) 112 113 /* BSpec only has register offset, PCI device and bit found empirically */ 114 #define I830_CLOCK_GATE 0xc8 /* device 0 */ 115 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) 116 117 #define GCDGMBUS 0xcc 118 119 #define GCFGC2 0xda 120 #define GCFGC 0xf0 /* 915+ only */ 121 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 122 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 123 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) 124 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 125 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 126 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 127 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 128 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 129 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 130 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 131 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 132 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 133 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 134 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 135 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 136 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 137 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 138 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 139 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 140 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 141 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 142 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 143 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 144 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 145 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 146 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 147 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 148 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 149 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 150 151 #define ASLE 0xe4 152 #define ASLS 0xfc 153 154 #define SWSCI 0xe8 155 #define SWSCI_SCISEL (1 << 15) 156 #define SWSCI_GSSCIE (1 << 0) 157 158 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 159 160 161 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) 162 #define ILK_GRDOM_FULL (0<<1) 163 #define ILK_GRDOM_RENDER (1<<1) 164 #define ILK_GRDOM_MEDIA (3<<1) 165 #define ILK_GRDOM_MASK (3<<1) 166 #define ILK_GRDOM_RESET_ENABLE (1<<0) 167 168 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 169 #define GEN6_MBC_SNPCR_SHIFT 21 170 #define GEN6_MBC_SNPCR_MASK (3<<21) 171 #define GEN6_MBC_SNPCR_MAX (0<<21) 172 #define GEN6_MBC_SNPCR_MED (1<<21) 173 #define GEN6_MBC_SNPCR_LOW (2<<21) 174 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ 175 176 #define VLV_G3DCTL _MMIO(0x9024) 177 #define VLV_GSCKGCTL _MMIO(0x9028) 178 179 #define GEN6_MBCTL _MMIO(0x0907c) 180 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 181 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 182 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 183 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 184 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 185 186 #define GEN6_GDRST _MMIO(0x941c) 187 #define GEN6_GRDOM_FULL (1 << 0) 188 #define GEN6_GRDOM_RENDER (1 << 1) 189 #define GEN6_GRDOM_MEDIA (1 << 2) 190 #define GEN6_GRDOM_BLT (1 << 3) 191 #define GEN6_GRDOM_VECS (1 << 4) 192 #define GEN9_GRDOM_GUC (1 << 5) 193 #define GEN8_GRDOM_MEDIA2 (1 << 7) 194 195 #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228) 196 #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518) 197 #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220) 198 #define PP_DIR_DCLV_2G 0xffffffff 199 200 #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4) 201 #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8) 202 203 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) 204 #define GEN8_RPCS_ENABLE (1 << 31) 205 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 206 #define GEN8_RPCS_S_CNT_SHIFT 15 207 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 208 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 209 #define GEN8_RPCS_SS_CNT_SHIFT 8 210 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 211 #define GEN8_RPCS_EU_MAX_SHIFT 4 212 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 213 #define GEN8_RPCS_EU_MIN_SHIFT 0 214 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 215 216 #define GAM_ECOCHK _MMIO(0x4090) 217 #define BDW_DISABLE_HDC_INVALIDATION (1<<25) 218 #define ECOCHK_SNB_BIT (1<<10) 219 #define ECOCHK_DIS_TLB (1<<8) 220 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) 221 #define ECOCHK_PPGTT_CACHE64B (0x3<<3) 222 #define ECOCHK_PPGTT_CACHE4B (0x0<<3) 223 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) 224 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) 225 #define ECOCHK_PPGTT_UC_HSW (0x1<<3) 226 #define ECOCHK_PPGTT_WT_HSW (0x2<<3) 227 #define ECOCHK_PPGTT_WB_HSW (0x3<<3) 228 229 #define GEN8_CONFIG0 _MMIO(0xD00) 230 #define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1) 231 232 #define GAC_ECO_BITS _MMIO(0x14090) 233 #define ECOBITS_SNB_BIT (1<<13) 234 #define ECOBITS_PPGTT_CACHE64B (3<<8) 235 #define ECOBITS_PPGTT_CACHE4B (0<<8) 236 237 #define GAB_CTL _MMIO(0x24000) 238 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) 239 240 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) 241 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 242 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 243 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 244 #define GEN6_STOLEN_RESERVED_1M (0 << 4) 245 #define GEN6_STOLEN_RESERVED_512K (1 << 4) 246 #define GEN6_STOLEN_RESERVED_256K (2 << 4) 247 #define GEN6_STOLEN_RESERVED_128K (3 << 4) 248 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 249 #define GEN7_STOLEN_RESERVED_1M (0 << 5) 250 #define GEN7_STOLEN_RESERVED_256K (1 << 5) 251 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 252 #define GEN8_STOLEN_RESERVED_1M (0 << 7) 253 #define GEN8_STOLEN_RESERVED_2M (1 << 7) 254 #define GEN8_STOLEN_RESERVED_4M (2 << 7) 255 #define GEN8_STOLEN_RESERVED_8M (3 << 7) 256 257 /* VGA stuff */ 258 259 #define VGA_ST01_MDA 0x3ba 260 #define VGA_ST01_CGA 0x3da 261 262 #define _VGA_MSR_WRITE _MMIO(0x3c2) 263 #define VGA_MSR_WRITE 0x3c2 264 #define VGA_MSR_READ 0x3cc 265 #define VGA_MSR_MEM_EN (1<<1) 266 #define VGA_MSR_CGA_MODE (1<<0) 267 268 #define VGA_SR_INDEX 0x3c4 269 #define SR01 1 270 #define VGA_SR_DATA 0x3c5 271 272 #define VGA_AR_INDEX 0x3c0 273 #define VGA_AR_VID_EN (1<<5) 274 #define VGA_AR_DATA_WRITE 0x3c0 275 #define VGA_AR_DATA_READ 0x3c1 276 277 #define VGA_GR_INDEX 0x3ce 278 #define VGA_GR_DATA 0x3cf 279 /* GR05 */ 280 #define VGA_GR_MEM_READ_MODE_SHIFT 3 281 #define VGA_GR_MEM_READ_MODE_PLANE 1 282 /* GR06 */ 283 #define VGA_GR_MEM_MODE_MASK 0xc 284 #define VGA_GR_MEM_MODE_SHIFT 2 285 #define VGA_GR_MEM_A0000_AFFFF 0 286 #define VGA_GR_MEM_A0000_BFFFF 1 287 #define VGA_GR_MEM_B0000_B7FFF 2 288 #define VGA_GR_MEM_B0000_BFFFF 3 289 290 #define VGA_DACMASK 0x3c6 291 #define VGA_DACRX 0x3c7 292 #define VGA_DACWX 0x3c8 293 #define VGA_DACDATA 0x3c9 294 295 #define VGA_CR_INDEX_MDA 0x3b4 296 #define VGA_CR_DATA_MDA 0x3b5 297 #define VGA_CR_INDEX_CGA 0x3d4 298 #define VGA_CR_DATA_CGA 0x3d5 299 300 /* 301 * Instruction field definitions used by the command parser 302 */ 303 #define INSTR_CLIENT_SHIFT 29 304 #define INSTR_MI_CLIENT 0x0 305 #define INSTR_BC_CLIENT 0x2 306 #define INSTR_RC_CLIENT 0x3 307 #define INSTR_SUBCLIENT_SHIFT 27 308 #define INSTR_SUBCLIENT_MASK 0x18000000 309 #define INSTR_MEDIA_SUBCLIENT 0x2 310 #define INSTR_26_TO_24_MASK 0x7000000 311 #define INSTR_26_TO_24_SHIFT 24 312 313 /* 314 * Memory interface instructions used by the kernel 315 */ 316 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) 317 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ 318 #define MI_GLOBAL_GTT (1<<22) 319 320 #define MI_NOOP MI_INSTR(0, 0) 321 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) 322 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) 323 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) 324 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) 325 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) 326 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) 327 #define MI_FLUSH MI_INSTR(0x04, 0) 328 #define MI_READ_FLUSH (1 << 0) 329 #define MI_EXE_FLUSH (1 << 1) 330 #define MI_NO_WRITE_FLUSH (1 << 2) 331 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ 332 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ 333 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ 334 #define MI_REPORT_HEAD MI_INSTR(0x07, 0) 335 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) 336 #define MI_ARB_ENABLE (1<<0) 337 #define MI_ARB_DISABLE (0<<0) 338 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) 339 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) 340 #define MI_SUSPEND_FLUSH_EN (1<<0) 341 #define MI_SET_APPID MI_INSTR(0x0e, 0) 342 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) 343 #define MI_OVERLAY_CONTINUE (0x0<<21) 344 #define MI_OVERLAY_ON (0x1<<21) 345 #define MI_OVERLAY_OFF (0x2<<21) 346 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) 347 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) 348 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) 349 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) 350 /* IVB has funny definitions for which plane to flip. */ 351 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) 352 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) 353 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) 354 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) 355 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) 356 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) 357 /* SKL ones */ 358 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8) 359 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8) 360 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8) 361 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8) 362 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8) 363 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8) 364 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8) 365 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8) 366 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8) 367 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */ 368 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) 369 #define MI_SEMAPHORE_UPDATE (1<<21) 370 #define MI_SEMAPHORE_COMPARE (1<<20) 371 #define MI_SEMAPHORE_REGISTER (1<<18) 372 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ 373 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ 374 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ 375 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ 376 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ 377 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ 378 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ 379 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ 380 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ 381 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ 382 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ 383 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ 384 #define MI_SEMAPHORE_SYNC_INVALID (3<<16) 385 #define MI_SEMAPHORE_SYNC_MASK (3<<16) 386 #define MI_SET_CONTEXT MI_INSTR(0x18, 0) 387 #define MI_MM_SPACE_GTT (1<<8) 388 #define MI_MM_SPACE_PHYSICAL (0<<8) 389 #define MI_SAVE_EXT_STATE_EN (1<<3) 390 #define MI_RESTORE_EXT_STATE_EN (1<<2) 391 #define MI_FORCE_RESTORE (1<<1) 392 #define MI_RESTORE_INHIBIT (1<<0) 393 #define HSW_MI_RS_SAVE_STATE_EN (1<<3) 394 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2) 395 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */ 396 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15) 397 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */ 398 #define MI_SEMAPHORE_POLL (1<<15) 399 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12) 400 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) 401 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2) 402 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */ 403 #define MI_USE_GGTT (1 << 22) /* g4x+ */ 404 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) 405 #define MI_STORE_DWORD_INDEX_SHIFT 2 406 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: 407 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw 408 * simply ignores the register load under certain conditions. 409 * - One can actually load arbitrary many arbitrary registers: Simply issue x 410 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! 411 */ 412 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) 413 #define MI_LRI_FORCE_POSTED (1<<12) 414 #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1) 415 #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2) 416 #define MI_SRM_LRM_GLOBAL_GTT (1<<22) 417 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ 418 #define MI_FLUSH_DW_STORE_INDEX (1<<21) 419 #define MI_INVALIDATE_TLB (1<<18) 420 #define MI_FLUSH_DW_OP_STOREDW (1<<14) 421 #define MI_FLUSH_DW_OP_MASK (3<<14) 422 #define MI_FLUSH_DW_NOTIFY (1<<8) 423 #define MI_INVALIDATE_BSD (1<<7) 424 #define MI_FLUSH_DW_USE_GTT (1<<2) 425 #define MI_FLUSH_DW_USE_PPGTT (0<<2) 426 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1) 427 #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2) 428 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) 429 #define MI_BATCH_NON_SECURE (1) 430 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ 431 #define MI_BATCH_NON_SECURE_I965 (1<<8) 432 #define MI_BATCH_PPGTT_HSW (1<<8) 433 #define MI_BATCH_NON_SECURE_HSW (1<<13) 434 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) 435 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ 436 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) 437 #define MI_BATCH_RESOURCE_STREAMER (1<<10) 438 439 #define MI_PREDICATE_SRC0 _MMIO(0x2400) 440 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) 441 #define MI_PREDICATE_SRC1 _MMIO(0x2408) 442 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) 443 444 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) 445 #define LOWER_SLICE_ENABLED (1<<0) 446 #define LOWER_SLICE_DISABLED (0<<0) 447 448 /* 449 * 3D instructions used by the kernel 450 */ 451 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) 452 453 #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4) 454 #define GEN9_MEDIA_POOL_ENABLE (1 << 31) 455 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) 456 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 457 #define SC_UPDATE_SCISSOR (0x1<<1) 458 #define SC_ENABLE_MASK (0x1<<0) 459 #define SC_ENABLE (0x1<<0) 460 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) 461 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) 462 #define SCI_YMIN_MASK (0xffff<<16) 463 #define SCI_XMIN_MASK (0xffff<<0) 464 #define SCI_YMAX_MASK (0xffff<<16) 465 #define SCI_XMAX_MASK (0xffff<<0) 466 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 467 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) 468 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) 469 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) 470 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) 471 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) 472 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) 473 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) 474 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) 475 476 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2)) 477 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) 478 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) 479 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) 480 #define BLT_WRITE_A (2<<20) 481 #define BLT_WRITE_RGB (1<<20) 482 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A) 483 #define BLT_DEPTH_8 (0<<24) 484 #define BLT_DEPTH_16_565 (1<<24) 485 #define BLT_DEPTH_16_1555 (2<<24) 486 #define BLT_DEPTH_32 (3<<24) 487 #define BLT_ROP_SRC_COPY (0xcc<<16) 488 #define BLT_ROP_COLOR_COPY (0xf0<<16) 489 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ 490 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ 491 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) 492 #define ASYNC_FLIP (1<<22) 493 #define DISPLAY_PLANE_A (0<<20) 494 #define DISPLAY_PLANE_B (1<<20) 495 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2)) 496 #define PIPE_CONTROL_FLUSH_L3 (1<<27) 497 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ 498 #define PIPE_CONTROL_MMIO_WRITE (1<<23) 499 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) 500 #define PIPE_CONTROL_CS_STALL (1<<20) 501 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) 502 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16) 503 #define PIPE_CONTROL_QW_WRITE (1<<14) 504 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) 505 #define PIPE_CONTROL_DEPTH_STALL (1<<13) 506 #define PIPE_CONTROL_WRITE_FLUSH (1<<12) 507 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ 508 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ 509 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ 510 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) 511 #define PIPE_CONTROL_NOTIFY (1<<8) 512 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */ 513 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5) 514 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) 515 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) 516 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) 517 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) 518 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) 519 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ 520 521 /* 522 * Commands used only by the command parser 523 */ 524 #define MI_SET_PREDICATE MI_INSTR(0x01, 0) 525 #define MI_ARB_CHECK MI_INSTR(0x05, 0) 526 #define MI_RS_CONTROL MI_INSTR(0x06, 0) 527 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) 528 #define MI_PREDICATE MI_INSTR(0x0C, 0) 529 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) 530 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) 531 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) 532 #define MI_URB_CLEAR MI_INSTR(0x19, 0) 533 #define MI_UPDATE_GTT MI_INSTR(0x23, 0) 534 #define MI_CLFLUSH MI_INSTR(0x27, 0) 535 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) 536 #define MI_REPORT_PERF_COUNT_GGTT (1<<0) 537 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) 538 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) 539 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) 540 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) 541 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) 542 543 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) 544 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) 545 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) 546 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) 547 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) 548 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) 549 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ 550 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) 551 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ 552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) 553 #define GFX_OP_3DSTATE_SO_DECL_LIST \ 554 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) 555 556 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ 557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) 558 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ 559 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) 560 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ 561 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) 562 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ 563 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) 564 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ 565 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) 566 567 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) 568 569 #define COLOR_BLT ((0x2<<29)|(0x40<<22)) 570 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) 571 572 /* 573 * Registers used only by the command parser 574 */ 575 #define BCS_SWCTRL _MMIO(0x22200) 576 577 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 578 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 579 #define HS_INVOCATION_COUNT _MMIO(0x2300) 580 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 581 #define DS_INVOCATION_COUNT _MMIO(0x2308) 582 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 583 #define IA_VERTICES_COUNT _MMIO(0x2310) 584 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 585 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 586 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 587 #define VS_INVOCATION_COUNT _MMIO(0x2320) 588 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 589 #define GS_INVOCATION_COUNT _MMIO(0x2328) 590 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 591 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 592 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 593 #define CL_INVOCATION_COUNT _MMIO(0x2338) 594 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 595 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 596 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 597 #define PS_INVOCATION_COUNT _MMIO(0x2348) 598 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 599 #define PS_DEPTH_COUNT _MMIO(0x2350) 600 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 601 602 /* There are the 4 64-bit counter registers, one for each stream output */ 603 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 604 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 605 606 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 607 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 608 609 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 610 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 611 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 612 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 613 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) 614 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 615 616 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 617 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 618 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 619 620 /* There are the 16 64-bit CS General Purpose Registers */ 621 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) 622 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) 623 624 #define GEN7_OACONTROL _MMIO(0x2360) 625 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 626 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F 627 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 628 #define GEN7_OACONTROL_TIMER_ENABLE (1<<5) 629 #define GEN7_OACONTROL_FORMAT_A13 (0<<2) 630 #define GEN7_OACONTROL_FORMAT_A29 (1<<2) 631 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2) 632 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2) 633 #define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2) 634 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2) 635 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2) 636 #define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2) 637 #define GEN7_OACONTROL_FORMAT_SHIFT 2 638 #define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1) 639 #define GEN7_OACONTROL_ENABLE (1<<0) 640 641 #define GEN8_OACTXID _MMIO(0x2364) 642 643 #define GEN8_OACONTROL _MMIO(0x2B00) 644 #define GEN8_OA_REPORT_FORMAT_A12 (0<<2) 645 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2) 646 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2) 647 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2) 648 #define GEN8_OA_REPORT_FORMAT_SHIFT 2 649 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1) 650 #define GEN8_OA_COUNTER_ENABLE (1<<0) 651 652 #define GEN8_OACTXCONTROL _MMIO(0x2360) 653 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F 654 #define GEN8_OA_TIMER_PERIOD_SHIFT 2 655 #define GEN8_OA_TIMER_ENABLE (1<<1) 656 #define GEN8_OA_COUNTER_RESUME (1<<0) 657 658 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ 659 #define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3) 660 #define GEN7_OABUFFER_EDGE_TRIGGER (1<<2) 661 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1) 662 #define GEN7_OABUFFER_RESUME (1<<0) 663 664 #define GEN8_OABUFFER _MMIO(0x2b14) 665 666 #define GEN7_OASTATUS1 _MMIO(0x2364) 667 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 668 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2) 669 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1) 670 #define GEN7_OASTATUS1_REPORT_LOST (1<<0) 671 672 #define GEN7_OASTATUS2 _MMIO(0x2368) 673 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 674 675 #define GEN8_OASTATUS _MMIO(0x2b08) 676 #define GEN8_OASTATUS_OVERRUN_STATUS (1<<3) 677 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2) 678 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1) 679 #define GEN8_OASTATUS_REPORT_LOST (1<<0) 680 681 #define GEN8_OAHEADPTR _MMIO(0x2B0C) 682 #define GEN8_OATAILPTR _MMIO(0x2B10) 683 684 #define OABUFFER_SIZE_128K (0<<3) 685 #define OABUFFER_SIZE_256K (1<<3) 686 #define OABUFFER_SIZE_512K (2<<3) 687 #define OABUFFER_SIZE_1M (3<<3) 688 #define OABUFFER_SIZE_2M (4<<3) 689 #define OABUFFER_SIZE_4M (5<<3) 690 #define OABUFFER_SIZE_8M (6<<3) 691 #define OABUFFER_SIZE_16M (7<<3) 692 693 #define OA_MEM_SELECT_GGTT (1<<0) 694 695 #define EU_PERF_CNTL0 _MMIO(0xe458) 696 697 #define GDT_CHICKEN_BITS _MMIO(0x9840) 698 #define GT_NOA_ENABLE 0x00000080 699 700 /* 701 * OA Boolean state 702 */ 703 704 #define OAREPORTTRIG1 _MMIO(0x2740) 705 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff 706 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 707 708 #define OAREPORTTRIG2 _MMIO(0x2744) 709 #define OAREPORTTRIG2_INVERT_A_0 (1<<0) 710 #define OAREPORTTRIG2_INVERT_A_1 (1<<1) 711 #define OAREPORTTRIG2_INVERT_A_2 (1<<2) 712 #define OAREPORTTRIG2_INVERT_A_3 (1<<3) 713 #define OAREPORTTRIG2_INVERT_A_4 (1<<4) 714 #define OAREPORTTRIG2_INVERT_A_5 (1<<5) 715 #define OAREPORTTRIG2_INVERT_A_6 (1<<6) 716 #define OAREPORTTRIG2_INVERT_A_7 (1<<7) 717 #define OAREPORTTRIG2_INVERT_A_8 (1<<8) 718 #define OAREPORTTRIG2_INVERT_A_9 (1<<9) 719 #define OAREPORTTRIG2_INVERT_A_10 (1<<10) 720 #define OAREPORTTRIG2_INVERT_A_11 (1<<11) 721 #define OAREPORTTRIG2_INVERT_A_12 (1<<12) 722 #define OAREPORTTRIG2_INVERT_A_13 (1<<13) 723 #define OAREPORTTRIG2_INVERT_A_14 (1<<14) 724 #define OAREPORTTRIG2_INVERT_A_15 (1<<15) 725 #define OAREPORTTRIG2_INVERT_B_0 (1<<16) 726 #define OAREPORTTRIG2_INVERT_B_1 (1<<17) 727 #define OAREPORTTRIG2_INVERT_B_2 (1<<18) 728 #define OAREPORTTRIG2_INVERT_B_3 (1<<19) 729 #define OAREPORTTRIG2_INVERT_C_0 (1<<20) 730 #define OAREPORTTRIG2_INVERT_C_1 (1<<21) 731 #define OAREPORTTRIG2_INVERT_D_0 (1<<22) 732 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23) 733 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31) 734 735 #define OAREPORTTRIG3 _MMIO(0x2748) 736 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf 737 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 738 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 739 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 740 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 741 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 742 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 743 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 744 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 745 746 #define OAREPORTTRIG4 _MMIO(0x274c) 747 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf 748 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 749 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 750 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 751 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 752 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 753 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 754 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 755 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 756 757 #define OAREPORTTRIG5 _MMIO(0x2750) 758 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff 759 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 760 761 #define OAREPORTTRIG6 _MMIO(0x2754) 762 #define OAREPORTTRIG6_INVERT_A_0 (1<<0) 763 #define OAREPORTTRIG6_INVERT_A_1 (1<<1) 764 #define OAREPORTTRIG6_INVERT_A_2 (1<<2) 765 #define OAREPORTTRIG6_INVERT_A_3 (1<<3) 766 #define OAREPORTTRIG6_INVERT_A_4 (1<<4) 767 #define OAREPORTTRIG6_INVERT_A_5 (1<<5) 768 #define OAREPORTTRIG6_INVERT_A_6 (1<<6) 769 #define OAREPORTTRIG6_INVERT_A_7 (1<<7) 770 #define OAREPORTTRIG6_INVERT_A_8 (1<<8) 771 #define OAREPORTTRIG6_INVERT_A_9 (1<<9) 772 #define OAREPORTTRIG6_INVERT_A_10 (1<<10) 773 #define OAREPORTTRIG6_INVERT_A_11 (1<<11) 774 #define OAREPORTTRIG6_INVERT_A_12 (1<<12) 775 #define OAREPORTTRIG6_INVERT_A_13 (1<<13) 776 #define OAREPORTTRIG6_INVERT_A_14 (1<<14) 777 #define OAREPORTTRIG6_INVERT_A_15 (1<<15) 778 #define OAREPORTTRIG6_INVERT_B_0 (1<<16) 779 #define OAREPORTTRIG6_INVERT_B_1 (1<<17) 780 #define OAREPORTTRIG6_INVERT_B_2 (1<<18) 781 #define OAREPORTTRIG6_INVERT_B_3 (1<<19) 782 #define OAREPORTTRIG6_INVERT_C_0 (1<<20) 783 #define OAREPORTTRIG6_INVERT_C_1 (1<<21) 784 #define OAREPORTTRIG6_INVERT_D_0 (1<<22) 785 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23) 786 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31) 787 788 #define OAREPORTTRIG7 _MMIO(0x2758) 789 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf 790 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 791 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 792 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 793 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 794 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 795 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 796 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 797 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 798 799 #define OAREPORTTRIG8 _MMIO(0x275c) 800 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf 801 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 802 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 803 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 804 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 805 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 806 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 807 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 808 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 809 810 #define OASTARTTRIG1 _MMIO(0x2710) 811 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 812 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff 813 814 #define OASTARTTRIG2 _MMIO(0x2714) 815 #define OASTARTTRIG2_INVERT_A_0 (1<<0) 816 #define OASTARTTRIG2_INVERT_A_1 (1<<1) 817 #define OASTARTTRIG2_INVERT_A_2 (1<<2) 818 #define OASTARTTRIG2_INVERT_A_3 (1<<3) 819 #define OASTARTTRIG2_INVERT_A_4 (1<<4) 820 #define OASTARTTRIG2_INVERT_A_5 (1<<5) 821 #define OASTARTTRIG2_INVERT_A_6 (1<<6) 822 #define OASTARTTRIG2_INVERT_A_7 (1<<7) 823 #define OASTARTTRIG2_INVERT_A_8 (1<<8) 824 #define OASTARTTRIG2_INVERT_A_9 (1<<9) 825 #define OASTARTTRIG2_INVERT_A_10 (1<<10) 826 #define OASTARTTRIG2_INVERT_A_11 (1<<11) 827 #define OASTARTTRIG2_INVERT_A_12 (1<<12) 828 #define OASTARTTRIG2_INVERT_A_13 (1<<13) 829 #define OASTARTTRIG2_INVERT_A_14 (1<<14) 830 #define OASTARTTRIG2_INVERT_A_15 (1<<15) 831 #define OASTARTTRIG2_INVERT_B_0 (1<<16) 832 #define OASTARTTRIG2_INVERT_B_1 (1<<17) 833 #define OASTARTTRIG2_INVERT_B_2 (1<<18) 834 #define OASTARTTRIG2_INVERT_B_3 (1<<19) 835 #define OASTARTTRIG2_INVERT_C_0 (1<<20) 836 #define OASTARTTRIG2_INVERT_C_1 (1<<21) 837 #define OASTARTTRIG2_INVERT_D_0 (1<<22) 838 #define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23) 839 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24) 840 #define OASTARTTRIG2_EVENT_SELECT_0 (1<<28) 841 #define OASTARTTRIG2_EVENT_SELECT_1 (1<<29) 842 #define OASTARTTRIG2_EVENT_SELECT_2 (1<<30) 843 #define OASTARTTRIG2_EVENT_SELECT_3 (1<<31) 844 845 #define OASTARTTRIG3 _MMIO(0x2718) 846 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf 847 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 848 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 849 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 850 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 851 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 852 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 853 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 854 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 855 856 #define OASTARTTRIG4 _MMIO(0x271c) 857 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf 858 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 859 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 860 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 861 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 862 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 863 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 864 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 865 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 866 867 #define OASTARTTRIG5 _MMIO(0x2720) 868 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 869 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff 870 871 #define OASTARTTRIG6 _MMIO(0x2724) 872 #define OASTARTTRIG6_INVERT_A_0 (1<<0) 873 #define OASTARTTRIG6_INVERT_A_1 (1<<1) 874 #define OASTARTTRIG6_INVERT_A_2 (1<<2) 875 #define OASTARTTRIG6_INVERT_A_3 (1<<3) 876 #define OASTARTTRIG6_INVERT_A_4 (1<<4) 877 #define OASTARTTRIG6_INVERT_A_5 (1<<5) 878 #define OASTARTTRIG6_INVERT_A_6 (1<<6) 879 #define OASTARTTRIG6_INVERT_A_7 (1<<7) 880 #define OASTARTTRIG6_INVERT_A_8 (1<<8) 881 #define OASTARTTRIG6_INVERT_A_9 (1<<9) 882 #define OASTARTTRIG6_INVERT_A_10 (1<<10) 883 #define OASTARTTRIG6_INVERT_A_11 (1<<11) 884 #define OASTARTTRIG6_INVERT_A_12 (1<<12) 885 #define OASTARTTRIG6_INVERT_A_13 (1<<13) 886 #define OASTARTTRIG6_INVERT_A_14 (1<<14) 887 #define OASTARTTRIG6_INVERT_A_15 (1<<15) 888 #define OASTARTTRIG6_INVERT_B_0 (1<<16) 889 #define OASTARTTRIG6_INVERT_B_1 (1<<17) 890 #define OASTARTTRIG6_INVERT_B_2 (1<<18) 891 #define OASTARTTRIG6_INVERT_B_3 (1<<19) 892 #define OASTARTTRIG6_INVERT_C_0 (1<<20) 893 #define OASTARTTRIG6_INVERT_C_1 (1<<21) 894 #define OASTARTTRIG6_INVERT_D_0 (1<<22) 895 #define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23) 896 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24) 897 #define OASTARTTRIG6_EVENT_SELECT_4 (1<<28) 898 #define OASTARTTRIG6_EVENT_SELECT_5 (1<<29) 899 #define OASTARTTRIG6_EVENT_SELECT_6 (1<<30) 900 #define OASTARTTRIG6_EVENT_SELECT_7 (1<<31) 901 902 #define OASTARTTRIG7 _MMIO(0x2728) 903 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf 904 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 905 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 906 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 907 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 908 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 909 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 910 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 911 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 912 913 #define OASTARTTRIG8 _MMIO(0x272c) 914 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf 915 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 916 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 917 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 918 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 919 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 920 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 921 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 922 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 923 924 /* CECX_0 */ 925 #define OACEC_COMPARE_LESS_OR_EQUAL 6 926 #define OACEC_COMPARE_NOT_EQUAL 5 927 #define OACEC_COMPARE_LESS_THAN 4 928 #define OACEC_COMPARE_GREATER_OR_EQUAL 3 929 #define OACEC_COMPARE_EQUAL 2 930 #define OACEC_COMPARE_GREATER_THAN 1 931 #define OACEC_COMPARE_ANY_EQUAL 0 932 933 #define OACEC_COMPARE_VALUE_MASK 0xffff 934 #define OACEC_COMPARE_VALUE_SHIFT 3 935 936 #define OACEC_SELECT_NOA (0<<19) 937 #define OACEC_SELECT_PREV (1<<19) 938 #define OACEC_SELECT_BOOLEAN (2<<19) 939 940 /* CECX_1 */ 941 #define OACEC_MASK_MASK 0xffff 942 #define OACEC_CONSIDERATIONS_MASK 0xffff 943 #define OACEC_CONSIDERATIONS_SHIFT 16 944 945 #define OACEC0_0 _MMIO(0x2770) 946 #define OACEC0_1 _MMIO(0x2774) 947 #define OACEC1_0 _MMIO(0x2778) 948 #define OACEC1_1 _MMIO(0x277c) 949 #define OACEC2_0 _MMIO(0x2780) 950 #define OACEC2_1 _MMIO(0x2784) 951 #define OACEC3_0 _MMIO(0x2788) 952 #define OACEC3_1 _MMIO(0x278c) 953 #define OACEC4_0 _MMIO(0x2790) 954 #define OACEC4_1 _MMIO(0x2794) 955 #define OACEC5_0 _MMIO(0x2798) 956 #define OACEC5_1 _MMIO(0x279c) 957 #define OACEC6_0 _MMIO(0x27a0) 958 #define OACEC6_1 _MMIO(0x27a4) 959 #define OACEC7_0 _MMIO(0x27a8) 960 #define OACEC7_1 _MMIO(0x27ac) 961 962 963 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 964 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 965 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) 966 967 /* 968 * Reset registers 969 */ 970 #define DEBUG_RESET_I830 _MMIO(0x6070) 971 #define DEBUG_RESET_FULL (1<<7) 972 #define DEBUG_RESET_RENDER (1<<8) 973 #define DEBUG_RESET_DISPLAY (1<<9) 974 975 /* 976 * IOSF sideband 977 */ 978 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) 979 #define IOSF_DEVFN_SHIFT 24 980 #define IOSF_OPCODE_SHIFT 16 981 #define IOSF_PORT_SHIFT 8 982 #define IOSF_BYTE_ENABLES_SHIFT 4 983 #define IOSF_BAR_SHIFT 1 984 #define IOSF_SB_BUSY (1<<0) 985 #define IOSF_PORT_BUNIT 0x03 986 #define IOSF_PORT_PUNIT 0x04 987 #define IOSF_PORT_NC 0x11 988 #define IOSF_PORT_DPIO 0x12 989 #define IOSF_PORT_GPIO_NC 0x13 990 #define IOSF_PORT_CCK 0x14 991 #define IOSF_PORT_DPIO_2 0x1a 992 #define IOSF_PORT_FLISDSI 0x1b 993 #define IOSF_PORT_GPIO_SC 0x48 994 #define IOSF_PORT_GPIO_SUS 0xa8 995 #define IOSF_PORT_CCU 0xa9 996 #define CHV_IOSF_PORT_GPIO_N 0x13 997 #define CHV_IOSF_PORT_GPIO_SE 0x48 998 #define CHV_IOSF_PORT_GPIO_E 0xa8 999 #define CHV_IOSF_PORT_GPIO_SW 0xb2 1000 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) 1001 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) 1002 1003 /* See configdb bunit SB addr map */ 1004 #define BUNIT_REG_BISOC 0x11 1005 1006 #define PUNIT_REG_DSPFREQ 0x36 1007 #define DSPFREQSTAT_SHIFT_CHV 24 1008 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 1009 #define DSPFREQGUAR_SHIFT_CHV 8 1010 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 1011 #define DSPFREQSTAT_SHIFT 30 1012 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 1013 #define DSPFREQGUAR_SHIFT 14 1014 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 1015 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 1016 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 1017 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 1018 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 1019 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 1020 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 1021 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 1022 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 1023 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 1024 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 1025 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 1026 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 1027 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 1028 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 1029 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 1030 1031 /* See the PUNIT HAS v0.8 for the below bits */ 1032 enum punit_power_well { 1033 /* These numbers are fixed and must match the position of the pw bits */ 1034 PUNIT_POWER_WELL_RENDER = 0, 1035 PUNIT_POWER_WELL_MEDIA = 1, 1036 PUNIT_POWER_WELL_DISP2D = 3, 1037 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 1038 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 1039 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 1040 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 1041 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 1042 PUNIT_POWER_WELL_DPIO_RX0 = 10, 1043 PUNIT_POWER_WELL_DPIO_RX1 = 11, 1044 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 1045 1046 /* Not actual bit groups. Used as IDs for lookup_power_well() */ 1047 PUNIT_POWER_WELL_ALWAYS_ON, 1048 }; 1049 1050 enum skl_disp_power_wells { 1051 /* These numbers are fixed and must match the position of the pw bits */ 1052 SKL_DISP_PW_MISC_IO, 1053 SKL_DISP_PW_DDI_A_E, 1054 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1055 SKL_DISP_PW_DDI_B, 1056 SKL_DISP_PW_DDI_C, 1057 SKL_DISP_PW_DDI_D, 1058 1059 GLK_DISP_PW_AUX_A = 8, 1060 GLK_DISP_PW_AUX_B, 1061 GLK_DISP_PW_AUX_C, 1062 1063 SKL_DISP_PW_1 = 14, 1064 SKL_DISP_PW_2, 1065 1066 /* Not actual bit groups. Used as IDs for lookup_power_well() */ 1067 SKL_DISP_PW_ALWAYS_ON, 1068 SKL_DISP_PW_DC_OFF, 1069 1070 BXT_DPIO_CMN_A, 1071 BXT_DPIO_CMN_BC, 1072 GLK_DPIO_CMN_C, 1073 }; 1074 1075 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2)) 1076 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1)) 1077 1078 #define PUNIT_REG_PWRGT_CTRL 0x60 1079 #define PUNIT_REG_PWRGT_STATUS 0x61 1080 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 1081 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 1082 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 1083 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 1084 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 1085 1086 #define PUNIT_REG_GPU_LFM 0xd3 1087 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 1088 #define PUNIT_REG_GPU_FREQ_STS 0xd8 1089 #define GPLLENABLE (1<<4) 1090 #define GENFREQSTATUS (1<<0) 1091 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 1092 #define PUNIT_REG_CZ_TIMESTAMP 0xce 1093 1094 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 1095 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 1096 1097 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 1098 #define FB_GFX_FREQ_FUSE_MASK 0xff 1099 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 1100 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 1101 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 1102 1103 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 1104 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 1105 1106 #define PUNIT_REG_DDR_SETUP2 0x139 1107 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 1108 #define FORCE_DDR_LOW_FREQ (1 << 1) 1109 #define FORCE_DDR_HIGH_FREQ (1 << 0) 1110 1111 #define PUNIT_GPU_STATUS_REG 0xdb 1112 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 1113 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 1114 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 1115 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 1116 1117 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 1118 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 1119 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 1120 1121 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 1122 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 1123 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 1124 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 1125 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 1126 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 1127 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 1128 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 1129 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 1130 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 1131 1132 #define VLV_TURBO_SOC_OVERRIDE 0x04 1133 #define VLV_OVERRIDE_EN 1 1134 #define VLV_SOC_TDP_EN (1 << 1) 1135 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 1136 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 1137 1138 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000 1139 1140 /* vlv2 north clock has */ 1141 #define CCK_FUSE_REG 0x8 1142 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 1143 #define CCK_REG_DSI_PLL_FUSE 0x44 1144 #define CCK_REG_DSI_PLL_CONTROL 0x48 1145 #define DSI_PLL_VCO_EN (1 << 31) 1146 #define DSI_PLL_LDO_GATE (1 << 30) 1147 #define DSI_PLL_P1_POST_DIV_SHIFT 17 1148 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 1149 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 1150 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 1151 #define DSI_PLL_MUX_MASK (3 << 9) 1152 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 1153 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 1154 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 1155 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 1156 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 1157 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 1158 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 1159 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 1160 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 1161 #define DSI_PLL_LOCK (1 << 0) 1162 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 1163 #define DSI_PLL_LFSR (1 << 31) 1164 #define DSI_PLL_FRACTION_EN (1 << 30) 1165 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 1166 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 1167 #define DSI_PLL_USYNC_CNT_SHIFT 18 1168 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 1169 #define DSI_PLL_N1_DIV_SHIFT 16 1170 #define DSI_PLL_N1_DIV_MASK (3 << 16) 1171 #define DSI_PLL_M1_DIV_SHIFT 0 1172 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 1173 #define CCK_CZ_CLOCK_CONTROL 0x62 1174 #define CCK_GPLL_CLOCK_CONTROL 0x67 1175 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 1176 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c 1177 #define CCK_TRUNK_FORCE_ON (1 << 17) 1178 #define CCK_TRUNK_FORCE_OFF (1 << 16) 1179 #define CCK_FREQUENCY_STATUS (0x1f << 8) 1180 #define CCK_FREQUENCY_STATUS_SHIFT 8 1181 #define CCK_FREQUENCY_VALUES (0x1f << 0) 1182 1183 /* DPIO registers */ 1184 #define DPIO_DEVFN 0 1185 1186 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) 1187 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ 1188 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ 1189 #define DPIO_SFR_BYPASS (1<<1) 1190 #define DPIO_CMNRST (1<<0) 1191 1192 #define DPIO_PHY(pipe) ((pipe) >> 1) 1193 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 1194 1195 /* 1196 * Per pipe/PLL DPIO regs 1197 */ 1198 #define _VLV_PLL_DW3_CH0 0x800c 1199 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 1200 #define DPIO_POST_DIV_DAC 0 1201 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 1202 #define DPIO_POST_DIV_LVDS1 2 1203 #define DPIO_POST_DIV_LVDS2 3 1204 #define DPIO_K_SHIFT (24) /* 4 bits */ 1205 #define DPIO_P1_SHIFT (21) /* 3 bits */ 1206 #define DPIO_P2_SHIFT (16) /* 5 bits */ 1207 #define DPIO_N_SHIFT (12) /* 4 bits */ 1208 #define DPIO_ENABLE_CALIBRATION (1<<11) 1209 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 1210 #define DPIO_M2DIV_MASK 0xff 1211 #define _VLV_PLL_DW3_CH1 0x802c 1212 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 1213 1214 #define _VLV_PLL_DW5_CH0 0x8014 1215 #define DPIO_REFSEL_OVERRIDE 27 1216 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 1217 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 1218 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 1219 #define DPIO_PLL_REFCLK_SEL_MASK 3 1220 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 1221 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 1222 #define _VLV_PLL_DW5_CH1 0x8034 1223 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 1224 1225 #define _VLV_PLL_DW7_CH0 0x801c 1226 #define _VLV_PLL_DW7_CH1 0x803c 1227 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 1228 1229 #define _VLV_PLL_DW8_CH0 0x8040 1230 #define _VLV_PLL_DW8_CH1 0x8060 1231 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 1232 1233 #define VLV_PLL_DW9_BCAST 0xc044 1234 #define _VLV_PLL_DW9_CH0 0x8044 1235 #define _VLV_PLL_DW9_CH1 0x8064 1236 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 1237 1238 #define _VLV_PLL_DW10_CH0 0x8048 1239 #define _VLV_PLL_DW10_CH1 0x8068 1240 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 1241 1242 #define _VLV_PLL_DW11_CH0 0x804c 1243 #define _VLV_PLL_DW11_CH1 0x806c 1244 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 1245 1246 /* Spec for ref block start counts at DW10 */ 1247 #define VLV_REF_DW13 0x80ac 1248 1249 #define VLV_CMN_DW0 0x8100 1250 1251 /* 1252 * Per DDI channel DPIO regs 1253 */ 1254 1255 #define _VLV_PCS_DW0_CH0 0x8200 1256 #define _VLV_PCS_DW0_CH1 0x8400 1257 #define DPIO_PCS_TX_LANE2_RESET (1<<16) 1258 #define DPIO_PCS_TX_LANE1_RESET (1<<7) 1259 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4) 1260 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3) 1261 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 1262 1263 #define _VLV_PCS01_DW0_CH0 0x200 1264 #define _VLV_PCS23_DW0_CH0 0x400 1265 #define _VLV_PCS01_DW0_CH1 0x2600 1266 #define _VLV_PCS23_DW0_CH1 0x2800 1267 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 1268 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 1269 1270 #define _VLV_PCS_DW1_CH0 0x8204 1271 #define _VLV_PCS_DW1_CH1 0x8404 1272 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23) 1273 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) 1274 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) 1275 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 1276 #define DPIO_PCS_CLK_SOFT_RESET (1<<5) 1277 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 1278 1279 #define _VLV_PCS01_DW1_CH0 0x204 1280 #define _VLV_PCS23_DW1_CH0 0x404 1281 #define _VLV_PCS01_DW1_CH1 0x2604 1282 #define _VLV_PCS23_DW1_CH1 0x2804 1283 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 1284 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 1285 1286 #define _VLV_PCS_DW8_CH0 0x8220 1287 #define _VLV_PCS_DW8_CH1 0x8420 1288 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 1289 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 1290 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 1291 1292 #define _VLV_PCS01_DW8_CH0 0x0220 1293 #define _VLV_PCS23_DW8_CH0 0x0420 1294 #define _VLV_PCS01_DW8_CH1 0x2620 1295 #define _VLV_PCS23_DW8_CH1 0x2820 1296 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 1297 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 1298 1299 #define _VLV_PCS_DW9_CH0 0x8224 1300 #define _VLV_PCS_DW9_CH1 0x8424 1301 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13) 1302 #define DPIO_PCS_TX2MARGIN_000 (0<<13) 1303 #define DPIO_PCS_TX2MARGIN_101 (1<<13) 1304 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10) 1305 #define DPIO_PCS_TX1MARGIN_000 (0<<10) 1306 #define DPIO_PCS_TX1MARGIN_101 (1<<10) 1307 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 1308 1309 #define _VLV_PCS01_DW9_CH0 0x224 1310 #define _VLV_PCS23_DW9_CH0 0x424 1311 #define _VLV_PCS01_DW9_CH1 0x2624 1312 #define _VLV_PCS23_DW9_CH1 0x2824 1313 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 1314 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 1315 1316 #define _CHV_PCS_DW10_CH0 0x8228 1317 #define _CHV_PCS_DW10_CH1 0x8428 1318 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) 1319 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) 1320 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24) 1321 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24) 1322 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24) 1323 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16) 1324 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16) 1325 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16) 1326 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 1327 1328 #define _VLV_PCS01_DW10_CH0 0x0228 1329 #define _VLV_PCS23_DW10_CH0 0x0428 1330 #define _VLV_PCS01_DW10_CH1 0x2628 1331 #define _VLV_PCS23_DW10_CH1 0x2828 1332 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 1333 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 1334 1335 #define _VLV_PCS_DW11_CH0 0x822c 1336 #define _VLV_PCS_DW11_CH1 0x842c 1337 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24) 1338 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3) 1339 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1) 1340 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0) 1341 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 1342 1343 #define _VLV_PCS01_DW11_CH0 0x022c 1344 #define _VLV_PCS23_DW11_CH0 0x042c 1345 #define _VLV_PCS01_DW11_CH1 0x262c 1346 #define _VLV_PCS23_DW11_CH1 0x282c 1347 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 1348 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 1349 1350 #define _VLV_PCS01_DW12_CH0 0x0230 1351 #define _VLV_PCS23_DW12_CH0 0x0430 1352 #define _VLV_PCS01_DW12_CH1 0x2630 1353 #define _VLV_PCS23_DW12_CH1 0x2830 1354 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 1355 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1356 1357 #define _VLV_PCS_DW12_CH0 0x8230 1358 #define _VLV_PCS_DW12_CH1 0x8430 1359 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20) 1360 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16) 1361 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8) 1362 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6) 1363 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0) 1364 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1365 1366 #define _VLV_PCS_DW14_CH0 0x8238 1367 #define _VLV_PCS_DW14_CH1 0x8438 1368 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1369 1370 #define _VLV_PCS_DW23_CH0 0x825c 1371 #define _VLV_PCS_DW23_CH1 0x845c 1372 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1373 1374 #define _VLV_TX_DW2_CH0 0x8288 1375 #define _VLV_TX_DW2_CH1 0x8488 1376 #define DPIO_SWING_MARGIN000_SHIFT 16 1377 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1378 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1379 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1380 1381 #define _VLV_TX_DW3_CH0 0x828c 1382 #define _VLV_TX_DW3_CH1 0x848c 1383 /* The following bit for CHV phy */ 1384 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) 1385 #define DPIO_SWING_MARGIN101_SHIFT 16 1386 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1387 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1388 1389 #define _VLV_TX_DW4_CH0 0x8290 1390 #define _VLV_TX_DW4_CH1 0x8490 1391 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 1392 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1393 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 1394 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1395 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1396 1397 #define _VLV_TX3_DW4_CH0 0x690 1398 #define _VLV_TX3_DW4_CH1 0x2a90 1399 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1400 1401 #define _VLV_TX_DW5_CH0 0x8294 1402 #define _VLV_TX_DW5_CH1 0x8494 1403 #define DPIO_TX_OCALINIT_EN (1<<31) 1404 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1405 1406 #define _VLV_TX_DW11_CH0 0x82ac 1407 #define _VLV_TX_DW11_CH1 0x84ac 1408 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1409 1410 #define _VLV_TX_DW14_CH0 0x82b8 1411 #define _VLV_TX_DW14_CH1 0x84b8 1412 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1413 1414 /* CHV dpPhy registers */ 1415 #define _CHV_PLL_DW0_CH0 0x8000 1416 #define _CHV_PLL_DW0_CH1 0x8180 1417 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1418 1419 #define _CHV_PLL_DW1_CH0 0x8004 1420 #define _CHV_PLL_DW1_CH1 0x8184 1421 #define DPIO_CHV_N_DIV_SHIFT 8 1422 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1423 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1424 1425 #define _CHV_PLL_DW2_CH0 0x8008 1426 #define _CHV_PLL_DW2_CH1 0x8188 1427 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1428 1429 #define _CHV_PLL_DW3_CH0 0x800c 1430 #define _CHV_PLL_DW3_CH1 0x818c 1431 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1432 #define DPIO_CHV_FIRST_MOD (0 << 8) 1433 #define DPIO_CHV_SECOND_MOD (1 << 8) 1434 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1435 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1436 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1437 1438 #define _CHV_PLL_DW6_CH0 0x8018 1439 #define _CHV_PLL_DW6_CH1 0x8198 1440 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 1441 #define DPIO_CHV_INT_COEFF_SHIFT 8 1442 #define DPIO_CHV_PROP_COEFF_SHIFT 0 1443 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1444 1445 #define _CHV_PLL_DW8_CH0 0x8020 1446 #define _CHV_PLL_DW8_CH1 0x81A0 1447 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1448 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1449 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1450 1451 #define _CHV_PLL_DW9_CH0 0x8024 1452 #define _CHV_PLL_DW9_CH1 0x81A4 1453 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1454 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1455 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1456 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1457 1458 #define _CHV_CMN_DW0_CH0 0x8100 1459 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 1460 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 1461 #define DPIO_ALLDL_POWERDOWN (1 << 1) 1462 #define DPIO_ANYDL_POWERDOWN (1 << 0) 1463 1464 #define _CHV_CMN_DW5_CH0 0x8114 1465 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1466 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1467 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1468 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 1469 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1470 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1471 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 1472 #define CHV_BUFLEFTENA1_MASK (3 << 22) 1473 1474 #define _CHV_CMN_DW13_CH0 0x8134 1475 #define _CHV_CMN_DW0_CH1 0x8080 1476 #define DPIO_CHV_S1_DIV_SHIFT 21 1477 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1478 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1479 #define DPIO_CHV_K_DIV_SHIFT 4 1480 #define DPIO_PLL_FREQLOCK (1 << 1) 1481 #define DPIO_PLL_LOCK (1 << 0) 1482 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1483 1484 #define _CHV_CMN_DW14_CH0 0x8138 1485 #define _CHV_CMN_DW1_CH1 0x8084 1486 #define DPIO_AFC_RECAL (1 << 14) 1487 #define DPIO_DCLKP_EN (1 << 13) 1488 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1489 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1490 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1491 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1492 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1493 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1494 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1495 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1496 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1497 1498 #define _CHV_CMN_DW19_CH0 0x814c 1499 #define _CHV_CMN_DW6_CH1 0x8098 1500 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ 1501 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ 1502 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ 1503 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1504 1505 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1506 1507 #define CHV_CMN_DW28 0x8170 1508 #define DPIO_CL1POWERDOWNEN (1 << 23) 1509 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) 1510 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) 1511 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) 1512 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) 1513 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) 1514 1515 #define CHV_CMN_DW30 0x8178 1516 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) 1517 #define DPIO_LRC_BYPASS (1 << 3) 1518 1519 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1520 (lane) * 0x200 + (offset)) 1521 1522 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1523 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1524 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1525 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1526 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1527 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1528 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1529 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1530 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1531 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1532 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1533 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1534 #define DPIO_FRC_LATENCY_SHFIT 8 1535 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1536 #define DPIO_UPAR_SHIFT 30 1537 1538 /* BXT PHY registers */ 1539 #define _BXT_PHY0_BASE 0x6C000 1540 #define _BXT_PHY1_BASE 0x162000 1541 #define _BXT_PHY2_BASE 0x163000 1542 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ 1543 _BXT_PHY1_BASE, \ 1544 _BXT_PHY2_BASE) 1545 1546 #define _BXT_PHY(phy, reg) \ 1547 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) 1548 1549 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1550 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ 1551 (reg_ch1) - _BXT_PHY0_BASE)) 1552 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1553 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) 1554 1555 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) 1556 1557 #define _BXT_PHY_CTL_DDI_A 0x64C00 1558 #define _BXT_PHY_CTL_DDI_B 0x64C10 1559 #define _BXT_PHY_CTL_DDI_C 0x64C20 1560 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) 1561 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) 1562 #define BXT_PHY_LANE_ENABLED (1 << 8) 1563 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ 1564 _BXT_PHY_CTL_DDI_B) 1565 1566 #define _PHY_CTL_FAMILY_EDP 0x64C80 1567 #define _PHY_CTL_FAMILY_DDI 0x64C90 1568 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 1569 #define COMMON_RESET_DIS (1 << 31) 1570 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ 1571 _PHY_CTL_FAMILY_EDP, \ 1572 _PHY_CTL_FAMILY_DDI_C) 1573 1574 /* BXT PHY PLL registers */ 1575 #define _PORT_PLL_A 0x46074 1576 #define _PORT_PLL_B 0x46078 1577 #define _PORT_PLL_C 0x4607c 1578 #define PORT_PLL_ENABLE (1 << 31) 1579 #define PORT_PLL_LOCK (1 << 30) 1580 #define PORT_PLL_REF_SEL (1 << 27) 1581 #define PORT_PLL_POWER_ENABLE (1 << 26) 1582 #define PORT_PLL_POWER_STATE (1 << 25) 1583 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1584 1585 #define _PORT_PLL_EBB_0_A 0x162034 1586 #define _PORT_PLL_EBB_0_B 0x6C034 1587 #define _PORT_PLL_EBB_0_C 0x6C340 1588 #define PORT_PLL_P1_SHIFT 13 1589 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1590 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1591 #define PORT_PLL_P2_SHIFT 8 1592 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1593 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1594 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1595 _PORT_PLL_EBB_0_B, \ 1596 _PORT_PLL_EBB_0_C) 1597 1598 #define _PORT_PLL_EBB_4_A 0x162038 1599 #define _PORT_PLL_EBB_4_B 0x6C038 1600 #define _PORT_PLL_EBB_4_C 0x6C344 1601 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1602 #define PORT_PLL_RECALIBRATE (1 << 14) 1603 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1604 _PORT_PLL_EBB_4_B, \ 1605 _PORT_PLL_EBB_4_C) 1606 1607 #define _PORT_PLL_0_A 0x162100 1608 #define _PORT_PLL_0_B 0x6C100 1609 #define _PORT_PLL_0_C 0x6C380 1610 /* PORT_PLL_0_A */ 1611 #define PORT_PLL_M2_MASK 0xFF 1612 /* PORT_PLL_1_A */ 1613 #define PORT_PLL_N_SHIFT 8 1614 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1615 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1616 /* PORT_PLL_2_A */ 1617 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1618 /* PORT_PLL_3_A */ 1619 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1620 /* PORT_PLL_6_A */ 1621 #define PORT_PLL_PROP_COEFF_MASK 0xF 1622 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1623 #define PORT_PLL_INT_COEFF(x) ((x) << 8) 1624 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1625 #define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1626 /* PORT_PLL_8_A */ 1627 #define PORT_PLL_TARGET_CNT_MASK 0x3FF 1628 /* PORT_PLL_9_A */ 1629 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1630 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1631 /* PORT_PLL_10_A */ 1632 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27) 1633 #define PORT_PLL_DCO_AMP_DEFAULT 15 1634 #define PORT_PLL_DCO_AMP_MASK 0x3c00 1635 #define PORT_PLL_DCO_AMP(x) ((x)<<10) 1636 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ 1637 _PORT_PLL_0_B, \ 1638 _PORT_PLL_0_C) 1639 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ 1640 (idx) * 4) 1641 1642 /* BXT PHY common lane registers */ 1643 #define _PORT_CL1CM_DW0_A 0x162000 1644 #define _PORT_CL1CM_DW0_BC 0x6C000 1645 #define PHY_POWER_GOOD (1 << 16) 1646 #define PHY_RESERVED (1 << 7) 1647 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) 1648 1649 #define _PORT_CL1CM_DW9_A 0x162024 1650 #define _PORT_CL1CM_DW9_BC 0x6C024 1651 #define IREF0RC_OFFSET_SHIFT 8 1652 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1653 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) 1654 1655 #define _PORT_CL1CM_DW10_A 0x162028 1656 #define _PORT_CL1CM_DW10_BC 0x6C028 1657 #define IREF1RC_OFFSET_SHIFT 8 1658 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1659 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) 1660 1661 #define _PORT_CL1CM_DW28_A 0x162070 1662 #define _PORT_CL1CM_DW28_BC 0x6C070 1663 #define OCL1_POWER_DOWN_EN (1 << 23) 1664 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1665 #define SUS_CLK_CONFIG 0x3 1666 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) 1667 1668 #define _PORT_CL1CM_DW30_A 0x162078 1669 #define _PORT_CL1CM_DW30_BC 0x6C078 1670 #define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1671 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) 1672 1673 /* The spec defines this only for BXT PHY0, but lets assume that this 1674 * would exist for PHY1 too if it had a second channel. 1675 */ 1676 #define _PORT_CL2CM_DW6_A 0x162358 1677 #define _PORT_CL2CM_DW6_BC 0x6C358 1678 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) 1679 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 1680 1681 /* BXT PHY Ref registers */ 1682 #define _PORT_REF_DW3_A 0x16218C 1683 #define _PORT_REF_DW3_BC 0x6C18C 1684 #define GRC_DONE (1 << 22) 1685 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) 1686 1687 #define _PORT_REF_DW6_A 0x162198 1688 #define _PORT_REF_DW6_BC 0x6C198 1689 #define GRC_CODE_SHIFT 24 1690 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) 1691 #define GRC_CODE_FAST_SHIFT 16 1692 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) 1693 #define GRC_CODE_SLOW_SHIFT 8 1694 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 1695 #define GRC_CODE_NOM_MASK 0xFF 1696 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) 1697 1698 #define _PORT_REF_DW8_A 0x1621A0 1699 #define _PORT_REF_DW8_BC 0x6C1A0 1700 #define GRC_DIS (1 << 15) 1701 #define GRC_RDY_OVRD (1 << 1) 1702 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) 1703 1704 /* BXT PHY PCS registers */ 1705 #define _PORT_PCS_DW10_LN01_A 0x162428 1706 #define _PORT_PCS_DW10_LN01_B 0x6C428 1707 #define _PORT_PCS_DW10_LN01_C 0x6C828 1708 #define _PORT_PCS_DW10_GRP_A 0x162C28 1709 #define _PORT_PCS_DW10_GRP_B 0x6CC28 1710 #define _PORT_PCS_DW10_GRP_C 0x6CE28 1711 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1712 _PORT_PCS_DW10_LN01_B, \ 1713 _PORT_PCS_DW10_LN01_C) 1714 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1715 _PORT_PCS_DW10_GRP_B, \ 1716 _PORT_PCS_DW10_GRP_C) 1717 1718 #define TX2_SWING_CALC_INIT (1 << 31) 1719 #define TX1_SWING_CALC_INIT (1 << 30) 1720 1721 #define _PORT_PCS_DW12_LN01_A 0x162430 1722 #define _PORT_PCS_DW12_LN01_B 0x6C430 1723 #define _PORT_PCS_DW12_LN01_C 0x6C830 1724 #define _PORT_PCS_DW12_LN23_A 0x162630 1725 #define _PORT_PCS_DW12_LN23_B 0x6C630 1726 #define _PORT_PCS_DW12_LN23_C 0x6CA30 1727 #define _PORT_PCS_DW12_GRP_A 0x162c30 1728 #define _PORT_PCS_DW12_GRP_B 0x6CC30 1729 #define _PORT_PCS_DW12_GRP_C 0x6CE30 1730 #define LANESTAGGER_STRAP_OVRD (1 << 6) 1731 #define LANE_STAGGER_MASK 0x1F 1732 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1733 _PORT_PCS_DW12_LN01_B, \ 1734 _PORT_PCS_DW12_LN01_C) 1735 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1736 _PORT_PCS_DW12_LN23_B, \ 1737 _PORT_PCS_DW12_LN23_C) 1738 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1739 _PORT_PCS_DW12_GRP_B, \ 1740 _PORT_PCS_DW12_GRP_C) 1741 1742 /* BXT PHY TX registers */ 1743 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 1744 ((lane) & 1) * 0x80) 1745 1746 #define _PORT_TX_DW2_LN0_A 0x162508 1747 #define _PORT_TX_DW2_LN0_B 0x6C508 1748 #define _PORT_TX_DW2_LN0_C 0x6C908 1749 #define _PORT_TX_DW2_GRP_A 0x162D08 1750 #define _PORT_TX_DW2_GRP_B 0x6CD08 1751 #define _PORT_TX_DW2_GRP_C 0x6CF08 1752 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1753 _PORT_TX_DW2_LN0_B, \ 1754 _PORT_TX_DW2_LN0_C) 1755 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1756 _PORT_TX_DW2_GRP_B, \ 1757 _PORT_TX_DW2_GRP_C) 1758 #define MARGIN_000_SHIFT 16 1759 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 1760 #define UNIQ_TRANS_SCALE_SHIFT 8 1761 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 1762 1763 #define _PORT_TX_DW3_LN0_A 0x16250C 1764 #define _PORT_TX_DW3_LN0_B 0x6C50C 1765 #define _PORT_TX_DW3_LN0_C 0x6C90C 1766 #define _PORT_TX_DW3_GRP_A 0x162D0C 1767 #define _PORT_TX_DW3_GRP_B 0x6CD0C 1768 #define _PORT_TX_DW3_GRP_C 0x6CF0C 1769 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1770 _PORT_TX_DW3_LN0_B, \ 1771 _PORT_TX_DW3_LN0_C) 1772 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1773 _PORT_TX_DW3_GRP_B, \ 1774 _PORT_TX_DW3_GRP_C) 1775 #define SCALE_DCOMP_METHOD (1 << 26) 1776 #define UNIQUE_TRANGE_EN_METHOD (1 << 27) 1777 1778 #define _PORT_TX_DW4_LN0_A 0x162510 1779 #define _PORT_TX_DW4_LN0_B 0x6C510 1780 #define _PORT_TX_DW4_LN0_C 0x6C910 1781 #define _PORT_TX_DW4_GRP_A 0x162D10 1782 #define _PORT_TX_DW4_GRP_B 0x6CD10 1783 #define _PORT_TX_DW4_GRP_C 0x6CF10 1784 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1785 _PORT_TX_DW4_LN0_B, \ 1786 _PORT_TX_DW4_LN0_C) 1787 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1788 _PORT_TX_DW4_GRP_B, \ 1789 _PORT_TX_DW4_GRP_C) 1790 #define DEEMPH_SHIFT 24 1791 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 1792 1793 #define _PORT_TX_DW5_LN0_A 0x162514 1794 #define _PORT_TX_DW5_LN0_B 0x6C514 1795 #define _PORT_TX_DW5_LN0_C 0x6C914 1796 #define _PORT_TX_DW5_GRP_A 0x162D14 1797 #define _PORT_TX_DW5_GRP_B 0x6CD14 1798 #define _PORT_TX_DW5_GRP_C 0x6CF14 1799 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1800 _PORT_TX_DW5_LN0_B, \ 1801 _PORT_TX_DW5_LN0_C) 1802 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1803 _PORT_TX_DW5_GRP_B, \ 1804 _PORT_TX_DW5_GRP_C) 1805 #define DCC_DELAY_RANGE_1 (1 << 9) 1806 #define DCC_DELAY_RANGE_2 (1 << 8) 1807 1808 #define _PORT_TX_DW14_LN0_A 0x162538 1809 #define _PORT_TX_DW14_LN0_B 0x6C538 1810 #define _PORT_TX_DW14_LN0_C 0x6C938 1811 #define LATENCY_OPTIM_SHIFT 30 1812 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 1813 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ 1814 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ 1815 _PORT_TX_DW14_LN0_C) + \ 1816 _BXT_LANE_OFFSET(lane)) 1817 1818 /* UAIMI scratch pad register 1 */ 1819 #define UAIMI_SPR1 _MMIO(0x4F074) 1820 /* SKL VccIO mask */ 1821 #define SKL_VCCIO_MASK 0x1 1822 /* SKL balance leg register */ 1823 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) 1824 /* I_boost values */ 1825 #define BALANCE_LEG_SHIFT(port) (8+3*(port)) 1826 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port))) 1827 /* Balance leg disable bits */ 1828 #define BALANCE_LEG_DISABLE_SHIFT 23 1829 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) 1830 1831 /* 1832 * Fence registers 1833 * [0-7] @ 0x2000 gen2,gen3 1834 * [8-15] @ 0x3000 945,g33,pnv 1835 * 1836 * [0-15] @ 0x3000 gen4,gen5 1837 * 1838 * [0-15] @ 0x100000 gen6,vlv,chv 1839 * [0-31] @ 0x100000 gen7+ 1840 */ 1841 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) 1842 #define I830_FENCE_START_MASK 0x07f80000 1843 #define I830_FENCE_TILING_Y_SHIFT 12 1844 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 1845 #define I830_FENCE_PITCH_SHIFT 4 1846 #define I830_FENCE_REG_VALID (1<<0) 1847 #define I915_FENCE_MAX_PITCH_VAL 4 1848 #define I830_FENCE_MAX_PITCH_VAL 6 1849 #define I830_FENCE_MAX_SIZE_VAL (1<<8) 1850 1851 #define I915_FENCE_START_MASK 0x0ff00000 1852 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 1853 1854 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) 1855 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) 1856 #define I965_FENCE_PITCH_SHIFT 2 1857 #define I965_FENCE_TILING_Y_SHIFT 1 1858 #define I965_FENCE_REG_VALID (1<<0) 1859 #define I965_FENCE_MAX_PITCH_VAL 0x0400 1860 1861 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) 1862 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) 1863 #define GEN6_FENCE_PITCH_SHIFT 32 1864 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 1865 1866 1867 /* control register for cpu gtt access */ 1868 #define TILECTL _MMIO(0x101000) 1869 #define TILECTL_SWZCTL (1 << 0) 1870 #define TILECTL_TLBPF (1 << 1) 1871 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 1872 #define TILECTL_BACKSNOOP_DIS (1 << 3) 1873 1874 /* 1875 * Instruction and interrupt control regs 1876 */ 1877 #define PGTBL_CTL _MMIO(0x02020) 1878 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 1879 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 1880 #define PGTBL_ER _MMIO(0x02024) 1881 #define PRB0_BASE (0x2030-0x30) 1882 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ 1883 #define PRB2_BASE (0x2050-0x30) /* gen3 */ 1884 #define SRB0_BASE (0x2100-0x30) /* gen2 */ 1885 #define SRB1_BASE (0x2110-0x30) /* gen2 */ 1886 #define SRB2_BASE (0x2120-0x30) /* 830 */ 1887 #define SRB3_BASE (0x2130-0x30) /* 830 */ 1888 #define RENDER_RING_BASE 0x02000 1889 #define BSD_RING_BASE 0x04000 1890 #define GEN6_BSD_RING_BASE 0x12000 1891 #define GEN8_BSD2_RING_BASE 0x1c000 1892 #define VEBOX_RING_BASE 0x1a000 1893 #define BLT_RING_BASE 0x22000 1894 #define RING_TAIL(base) _MMIO((base)+0x30) 1895 #define RING_HEAD(base) _MMIO((base)+0x34) 1896 #define RING_START(base) _MMIO((base)+0x38) 1897 #define RING_CTL(base) _MMIO((base)+0x3c) 1898 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ 1899 #define RING_SYNC_0(base) _MMIO((base)+0x40) 1900 #define RING_SYNC_1(base) _MMIO((base)+0x44) 1901 #define RING_SYNC_2(base) _MMIO((base)+0x48) 1902 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 1903 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 1904 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 1905 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 1906 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 1907 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 1908 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 1909 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 1910 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 1911 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 1912 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 1913 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 1914 #define GEN6_NOSYNC INVALID_MMIO_REG 1915 #define RING_PSMI_CTL(base) _MMIO((base)+0x50) 1916 #define RING_MAX_IDLE(base) _MMIO((base)+0x54) 1917 #define RING_HWS_PGA(base) _MMIO((base)+0x80) 1918 #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080) 1919 #define RING_RESET_CTL(base) _MMIO((base)+0xd0) 1920 #define RESET_CTL_REQUEST_RESET (1 << 0) 1921 #define RESET_CTL_READY_TO_RESET (1 << 1) 1922 1923 #define HSW_GTT_CACHE_EN _MMIO(0x4024) 1924 #define GTT_CACHE_EN_ALL 0xF0007FFF 1925 #define GEN7_WR_WATERMARK _MMIO(0x4028) 1926 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) 1927 #define ARB_MODE _MMIO(0x4030) 1928 #define ARB_MODE_SWIZZLE_SNB (1<<4) 1929 #define ARB_MODE_SWIZZLE_IVB (1<<5) 1930 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) 1931 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) 1932 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 1933 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) 1934 #define GEN7_LRA_LIMITS_REG_NUM 13 1935 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) 1936 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) 1937 1938 #define GAMTARBMODE _MMIO(0x04a08) 1939 #define ARB_MODE_BWGTLB_DISABLE (1<<9) 1940 #define ARB_MODE_SWIZZLE_BDW (1<<1) 1941 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) 1942 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id) 1943 #define RING_FAULT_GTTSEL_MASK (1<<11) 1944 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 1945 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 1946 #define RING_FAULT_VALID (1<<0) 1947 #define DONE_REG _MMIO(0x40b0) 1948 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 1949 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 1950 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) 1951 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) 1952 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) 1953 #define RING_ACTHD(base) _MMIO((base)+0x74) 1954 #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c) 1955 #define RING_NOPID(base) _MMIO((base)+0x94) 1956 #define RING_IMR(base) _MMIO((base)+0xa8) 1957 #define RING_HWSTAM(base) _MMIO((base)+0x98) 1958 #define RING_TIMESTAMP(base) _MMIO((base)+0x358) 1959 #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4) 1960 #define TAIL_ADDR 0x001FFFF8 1961 #define HEAD_WRAP_COUNT 0xFFE00000 1962 #define HEAD_WRAP_ONE 0x00200000 1963 #define HEAD_ADDR 0x001FFFFC 1964 #define RING_NR_PAGES 0x001FF000 1965 #define RING_REPORT_MASK 0x00000006 1966 #define RING_REPORT_64K 0x00000002 1967 #define RING_REPORT_128K 0x00000004 1968 #define RING_NO_REPORT 0x00000000 1969 #define RING_VALID_MASK 0x00000001 1970 #define RING_VALID 0x00000001 1971 #define RING_INVALID 0x00000000 1972 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ 1973 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ 1974 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ 1975 1976 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4) 1977 #define RING_MAX_NONPRIV_SLOTS 12 1978 1979 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 1980 1981 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 1982 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18) 1983 1984 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 1985 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28) 1986 1987 #if 0 1988 #define PRB0_TAIL _MMIO(0x2030) 1989 #define PRB0_HEAD _MMIO(0x2034) 1990 #define PRB0_START _MMIO(0x2038) 1991 #define PRB0_CTL _MMIO(0x203c) 1992 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ 1993 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ 1994 #define PRB1_START _MMIO(0x2048) /* 915+ only */ 1995 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ 1996 #endif 1997 #define IPEIR_I965 _MMIO(0x2064) 1998 #define IPEHR_I965 _MMIO(0x2068) 1999 #define GEN7_SC_INSTDONE _MMIO(0x7100) 2000 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 2001 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 2002 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 2003 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 2004 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 2005 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 2006 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 2007 #define RING_IPEIR(base) _MMIO((base)+0x64) 2008 #define RING_IPEHR(base) _MMIO((base)+0x68) 2009 /* 2010 * On GEN4, only the render ring INSTDONE exists and has a different 2011 * layout than the GEN7+ version. 2012 * The GEN2 counterpart of this register is GEN2_INSTDONE. 2013 */ 2014 #define RING_INSTDONE(base) _MMIO((base)+0x6c) 2015 #define RING_INSTPS(base) _MMIO((base)+0x70) 2016 #define RING_DMA_FADD(base) _MMIO((base)+0x78) 2017 #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */ 2018 #define RING_INSTPM(base) _MMIO((base)+0xc0) 2019 #define RING_MI_MODE(base) _MMIO((base)+0x9c) 2020 #define INSTPS _MMIO(0x2070) /* 965+ only */ 2021 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 2022 #define ACTHD_I965 _MMIO(0x2074) 2023 #define HWS_PGA _MMIO(0x2080) 2024 #define HWS_ADDRESS_MASK 0xfffff000 2025 #define HWS_START_ADDRESS_SHIFT 4 2026 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 2027 #define PWRCTX_EN (1<<0) 2028 #define IPEIR _MMIO(0x2088) 2029 #define IPEHR _MMIO(0x208c) 2030 #define GEN2_INSTDONE _MMIO(0x2090) 2031 #define NOPID _MMIO(0x2094) 2032 #define HWSTAM _MMIO(0x2098) 2033 #define DMA_FADD_I8XX _MMIO(0x20d0) 2034 #define RING_BBSTATE(base) _MMIO((base)+0x110) 2035 #define RING_BB_PPGTT (1 << 5) 2036 #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */ 2037 #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */ 2038 #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */ 2039 #define RING_BBADDR(base) _MMIO((base)+0x140) 2040 #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */ 2041 #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */ 2042 #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */ 2043 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */ 2044 #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */ 2045 2046 #define ERROR_GEN6 _MMIO(0x40a0) 2047 #define GEN7_ERR_INT _MMIO(0x44040) 2048 #define ERR_INT_POISON (1<<31) 2049 #define ERR_INT_MMIO_UNCLAIMED (1<<13) 2050 #define ERR_INT_PIPE_CRC_DONE_C (1<<8) 2051 #define ERR_INT_FIFO_UNDERRUN_C (1<<6) 2052 #define ERR_INT_PIPE_CRC_DONE_B (1<<5) 2053 #define ERR_INT_FIFO_UNDERRUN_B (1<<3) 2054 #define ERR_INT_PIPE_CRC_DONE_A (1<<2) 2055 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3)) 2056 #define ERR_INT_FIFO_UNDERRUN_A (1<<0) 2057 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 2058 2059 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 2060 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 2061 2062 #define FPGA_DBG _MMIO(0x42300) 2063 #define FPGA_DBG_RM_NOCLAIM (1<<31) 2064 2065 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) 2066 #define CLAIM_ER_CLR (1 << 31) 2067 #define CLAIM_ER_OVERFLOW (1 << 16) 2068 #define CLAIM_ER_CTR_MASK 0xffff 2069 2070 #define DERRMR _MMIO(0x44050) 2071 /* Note that HBLANK events are reserved on bdw+ */ 2072 #define DERRMR_PIPEA_SCANLINE (1<<0) 2073 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) 2074 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) 2075 #define DERRMR_PIPEA_VBLANK (1<<3) 2076 #define DERRMR_PIPEA_HBLANK (1<<5) 2077 #define DERRMR_PIPEB_SCANLINE (1<<8) 2078 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) 2079 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) 2080 #define DERRMR_PIPEB_VBLANK (1<<11) 2081 #define DERRMR_PIPEB_HBLANK (1<<13) 2082 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 2083 #define DERRMR_PIPEC_SCANLINE (1<<14) 2084 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) 2085 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) 2086 #define DERRMR_PIPEC_VBLANK (1<<21) 2087 #define DERRMR_PIPEC_HBLANK (1<<22) 2088 2089 2090 /* GM45+ chicken bits -- debug workaround bits that may be required 2091 * for various sorts of correct behavior. The top 16 bits of each are 2092 * the enables for writing to the corresponding low bit. 2093 */ 2094 #define _3D_CHICKEN _MMIO(0x2084) 2095 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 2096 #define _3D_CHICKEN2 _MMIO(0x208c) 2097 /* Disables pipelining of read flushes past the SF-WIZ interface. 2098 * Required on all Ironlake steppings according to the B-Spec, but the 2099 * particular danger of not doing so is not specified. 2100 */ 2101 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 2102 #define _3D_CHICKEN3 _MMIO(0x2090) 2103 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 2104 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 2105 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ 2106 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 2107 2108 #define MI_MODE _MMIO(0x209c) 2109 # define VS_TIMER_DISPATCH (1 << 6) 2110 # define MI_FLUSH_ENABLE (1 << 12) 2111 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 2112 # define MODE_IDLE (1 << 9) 2113 # define STOP_RING (1 << 8) 2114 2115 #define GEN6_GT_MODE _MMIO(0x20d0) 2116 #define GEN7_GT_MODE _MMIO(0x7008) 2117 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 2118 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 2119 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 2120 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 2121 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 2122 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 2123 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 2124 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 2125 2126 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 2127 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) 2128 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 2129 2130 /* WaClearTdlStateAckDirtyBits */ 2131 #define GEN8_STATE_ACK _MMIO(0x20F0) 2132 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) 2133 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 2134 #define GEN9_STATE_ACK_TDL0 (1 << 12) 2135 #define GEN9_STATE_ACK_TDL1 (1 << 13) 2136 #define GEN9_STATE_ACK_TDL2 (1 << 14) 2137 #define GEN9_STATE_ACK_TDL3 (1 << 15) 2138 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 2139 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 2140 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 2141 2142 #define GFX_MODE _MMIO(0x2520) 2143 #define GFX_MODE_GEN7 _MMIO(0x229c) 2144 #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c) 2145 #define GFX_RUN_LIST_ENABLE (1<<15) 2146 #define GFX_INTERRUPT_STEERING (1<<14) 2147 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) 2148 #define GFX_SURFACE_FAULT_ENABLE (1<<12) 2149 #define GFX_REPLAY_MODE (1<<11) 2150 #define GFX_PSMI_GRANULARITY (1<<10) 2151 #define GFX_PPGTT_ENABLE (1<<9) 2152 #define GEN8_GFX_PPGTT_48B (1<<7) 2153 2154 #define GFX_FORWARD_VBLANK_MASK (3<<5) 2155 #define GFX_FORWARD_VBLANK_NEVER (0<<5) 2156 #define GFX_FORWARD_VBLANK_ALWAYS (1<<5) 2157 #define GFX_FORWARD_VBLANK_COND (2<<5) 2158 2159 #define VLV_DISPLAY_BASE 0x180000 2160 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 2161 #define BXT_MIPI_BASE 0x60000 2162 2163 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) 2164 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) 2165 #define SCPD0 _MMIO(0x209c) /* 915+ only */ 2166 #define IER _MMIO(0x20a0) 2167 #define IIR _MMIO(0x20a4) 2168 #define IMR _MMIO(0x20a8) 2169 #define ISR _MMIO(0x20ac) 2170 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) 2171 #define GINT_DIS (1<<22) 2172 #define GCFG_DIS (1<<8) 2173 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) 2174 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) 2175 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) 2176 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) 2177 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) 2178 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) 2179 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) 2180 #define VLV_PCBR_ADDR_SHIFT 12 2181 2182 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ 2183 #define EIR _MMIO(0x20b0) 2184 #define EMR _MMIO(0x20b4) 2185 #define ESR _MMIO(0x20b8) 2186 #define GM45_ERROR_PAGE_TABLE (1<<5) 2187 #define GM45_ERROR_MEM_PRIV (1<<4) 2188 #define I915_ERROR_PAGE_TABLE (1<<4) 2189 #define GM45_ERROR_CP_PRIV (1<<3) 2190 #define I915_ERROR_MEMORY_REFRESH (1<<1) 2191 #define I915_ERROR_INSTRUCTION (1<<0) 2192 #define INSTPM _MMIO(0x20c0) 2193 #define INSTPM_SELF_EN (1<<12) /* 915GM only */ 2194 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts 2195 will not assert AGPBUSY# and will only 2196 be delivered when out of C3. */ 2197 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ 2198 #define INSTPM_TLB_INVALIDATE (1<<9) 2199 #define INSTPM_SYNC_FLUSH (1<<5) 2200 #define ACTHD _MMIO(0x20c8) 2201 #define MEM_MODE _MMIO(0x20cc) 2202 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ 2203 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ 2204 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ 2205 #define FW_BLC _MMIO(0x20d8) 2206 #define FW_BLC2 _MMIO(0x20dc) 2207 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ 2208 #define FW_BLC_SELF_EN_MASK (1<<31) 2209 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ 2210 #define FW_BLC_SELF_EN (1<<15) /* 945 only */ 2211 #define MM_BURST_LENGTH 0x00700000 2212 #define MM_FIFO_WATERMARK 0x0001F000 2213 #define LM_BURST_LENGTH 0x00000700 2214 #define LM_FIFO_WATERMARK 0x0000001F 2215 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ 2216 2217 /* Make render/texture TLB fetches lower priorty than associated data 2218 * fetches. This is not turned on by default 2219 */ 2220 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 2221 2222 /* Isoch request wait on GTT enable (Display A/B/C streams). 2223 * Make isoch requests stall on the TLB update. May cause 2224 * display underruns (test mode only) 2225 */ 2226 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 2227 2228 /* Block grant count for isoch requests when block count is 2229 * set to a finite value. 2230 */ 2231 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 2232 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 2233 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 2234 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 2235 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 2236 2237 /* Enable render writes to complete in C2/C3/C4 power states. 2238 * If this isn't enabled, render writes are prevented in low 2239 * power states. That seems bad to me. 2240 */ 2241 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 2242 2243 /* This acknowledges an async flip immediately instead 2244 * of waiting for 2TLB fetches. 2245 */ 2246 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 2247 2248 /* Enables non-sequential data reads through arbiter 2249 */ 2250 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 2251 2252 /* Disable FSB snooping of cacheable write cycles from binner/render 2253 * command stream 2254 */ 2255 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 2256 2257 /* Arbiter time slice for non-isoch streams */ 2258 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 2259 #define MI_ARB_TIME_SLICE_1 (0 << 5) 2260 #define MI_ARB_TIME_SLICE_2 (1 << 5) 2261 #define MI_ARB_TIME_SLICE_4 (2 << 5) 2262 #define MI_ARB_TIME_SLICE_6 (3 << 5) 2263 #define MI_ARB_TIME_SLICE_8 (4 << 5) 2264 #define MI_ARB_TIME_SLICE_10 (5 << 5) 2265 #define MI_ARB_TIME_SLICE_14 (6 << 5) 2266 #define MI_ARB_TIME_SLICE_16 (7 << 5) 2267 2268 /* Low priority grace period page size */ 2269 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 2270 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 2271 2272 /* Disable display A/B trickle feed */ 2273 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 2274 2275 /* Set display plane priority */ 2276 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 2277 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 2278 2279 #define MI_STATE _MMIO(0x20e4) /* gen2 only */ 2280 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 2281 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 2282 2283 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 2284 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) 2285 #define CM0_IZ_OPT_DISABLE (1<<6) 2286 #define CM0_ZR_OPT_DISABLE (1<<5) 2287 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) 2288 #define CM0_DEPTH_EVICT_DISABLE (1<<4) 2289 #define CM0_COLOR_EVICT_DISABLE (1<<3) 2290 #define CM0_DEPTH_WRITE_DISABLE (1<<1) 2291 #define CM0_RC_OP_FLUSH_DISABLE (1<<0) 2292 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 2293 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 2294 #define GFX_FLSH_CNTL_EN (1<<0) 2295 #define ECOSKPD _MMIO(0x21d0) 2296 #define ECO_GATING_CX_ONLY (1<<3) 2297 #define ECO_FLIP_DONE (1<<0) 2298 2299 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 2300 #define RC_OP_FLUSH_ENABLE (1<<0) 2301 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) 2302 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 2303 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) 2304 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) 2305 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1) 2306 2307 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) 2308 #define GEN6_BLITTER_LOCK_SHIFT 16 2309 #define GEN6_BLITTER_FBC_NOTIFY (1<<3) 2310 2311 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) 2312 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 2313 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 2314 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) 2315 2316 /* Fuse readout registers for GT */ 2317 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 2318 #define CHV_FGT_DISABLE_SS0 (1 << 10) 2319 #define CHV_FGT_DISABLE_SS1 (1 << 11) 2320 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 2321 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 2322 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 2323 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 2324 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 2325 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 2326 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 2327 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 2328 2329 #define GEN8_FUSE2 _MMIO(0x9120) 2330 #define GEN8_F2_SS_DIS_SHIFT 21 2331 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 2332 #define GEN8_F2_S_ENA_SHIFT 25 2333 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 2334 2335 #define GEN9_F2_SS_DIS_SHIFT 20 2336 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 2337 2338 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 2339 #define GEN8_EU_DIS0_S0_MASK 0xffffff 2340 #define GEN8_EU_DIS0_S1_SHIFT 24 2341 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 2342 2343 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 2344 #define GEN8_EU_DIS1_S1_MASK 0xffff 2345 #define GEN8_EU_DIS1_S2_SHIFT 16 2346 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 2347 2348 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 2349 #define GEN8_EU_DIS2_S2_MASK 0xff 2350 2351 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4) 2352 2353 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) 2354 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 2355 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 2356 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 2357 #define GEN6_BSD_GO_INDICATOR (1 << 4) 2358 2359 /* On modern GEN architectures interrupt control consists of two sets 2360 * of registers. The first set pertains to the ring generating the 2361 * interrupt. The second control is for the functional block generating the 2362 * interrupt. These are PM, GT, DE, etc. 2363 * 2364 * Luckily *knocks on wood* all the ring interrupt bits match up with the 2365 * GT interrupt bits, so we don't need to duplicate the defines. 2366 * 2367 * These defines should cover us well from SNB->HSW with minor exceptions 2368 * it can also work on ILK. 2369 */ 2370 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 2371 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 2372 #define GT_BLT_USER_INTERRUPT (1 << 22) 2373 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 2374 #define GT_BSD_USER_INTERRUPT (1 << 12) 2375 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 2376 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 2377 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 2378 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 2379 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 2380 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 2381 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 2382 #define GT_RENDER_USER_INTERRUPT (1 << 0) 2383 2384 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 2385 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 2386 2387 #define GT_PARITY_ERROR(dev_priv) \ 2388 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 2389 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 2390 2391 /* These are all the "old" interrupts */ 2392 #define ILK_BSD_USER_INTERRUPT (1<<5) 2393 2394 #define I915_PM_INTERRUPT (1<<31) 2395 #define I915_ISP_INTERRUPT (1<<22) 2396 #define I915_LPE_PIPE_B_INTERRUPT (1<<21) 2397 #define I915_LPE_PIPE_A_INTERRUPT (1<<20) 2398 #define I915_MIPIC_INTERRUPT (1<<19) 2399 #define I915_MIPIA_INTERRUPT (1<<18) 2400 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) 2401 #define I915_DISPLAY_PORT_INTERRUPT (1<<17) 2402 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) 2403 #define I915_MASTER_ERROR_INTERRUPT (1<<15) 2404 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) 2405 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) 2406 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ 2407 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) 2408 #define I915_HWB_OOM_INTERRUPT (1<<13) 2409 #define I915_LPE_PIPE_C_INTERRUPT (1<<12) 2410 #define I915_SYNC_STATUS_INTERRUPT (1<<12) 2411 #define I915_MISC_INTERRUPT (1<<11) 2412 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) 2413 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) 2414 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) 2415 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) 2416 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) 2417 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) 2418 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) 2419 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) 2420 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) 2421 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) 2422 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) 2423 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) 2424 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) 2425 #define I915_DEBUG_INTERRUPT (1<<2) 2426 #define I915_WINVALID_INTERRUPT (1<<1) 2427 #define I915_USER_INTERRUPT (1<<1) 2428 #define I915_ASLE_INTERRUPT (1<<0) 2429 #define I915_BSD_USER_INTERRUPT (1<<25) 2430 2431 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) 2432 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 2433 2434 /* DisplayPort Audio w/ LPE */ 2435 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) 2436 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) 2437 2438 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) 2439 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) 2440 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) 2441 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ 2442 _VLV_AUD_PORT_EN_B_DBG, \ 2443 _VLV_AUD_PORT_EN_C_DBG, \ 2444 _VLV_AUD_PORT_EN_D_DBG) 2445 #define VLV_AMP_MUTE (1 << 1) 2446 2447 #define GEN6_BSD_RNCID _MMIO(0x12198) 2448 2449 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) 2450 #define GEN7_FF_SCHED_MASK 0x0077070 2451 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 2452 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) 2453 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) 2454 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) 2455 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ 2456 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 2457 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) 2458 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) 2459 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ 2460 #define GEN7_FF_VS_SCHED_HW (0x0<<12) 2461 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) 2462 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) 2463 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ 2464 #define GEN7_FF_DS_SCHED_HW (0x0<<4) 2465 2466 /* 2467 * Framebuffer compression (915+ only) 2468 */ 2469 2470 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ 2471 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ 2472 #define FBC_CONTROL _MMIO(0x3208) 2473 #define FBC_CTL_EN (1<<31) 2474 #define FBC_CTL_PERIODIC (1<<30) 2475 #define FBC_CTL_INTERVAL_SHIFT (16) 2476 #define FBC_CTL_UNCOMPRESSIBLE (1<<14) 2477 #define FBC_CTL_C3_IDLE (1<<13) 2478 #define FBC_CTL_STRIDE_SHIFT (5) 2479 #define FBC_CTL_FENCENO_SHIFT (0) 2480 #define FBC_COMMAND _MMIO(0x320c) 2481 #define FBC_CMD_COMPRESS (1<<0) 2482 #define FBC_STATUS _MMIO(0x3210) 2483 #define FBC_STAT_COMPRESSING (1<<31) 2484 #define FBC_STAT_COMPRESSED (1<<30) 2485 #define FBC_STAT_MODIFIED (1<<29) 2486 #define FBC_STAT_CURRENT_LINE_SHIFT (0) 2487 #define FBC_CONTROL2 _MMIO(0x3214) 2488 #define FBC_CTL_FENCE_DBL (0<<4) 2489 #define FBC_CTL_IDLE_IMM (0<<2) 2490 #define FBC_CTL_IDLE_FULL (1<<2) 2491 #define FBC_CTL_IDLE_LINE (2<<2) 2492 #define FBC_CTL_IDLE_DEBUG (3<<2) 2493 #define FBC_CTL_CPU_FENCE (1<<1) 2494 #define FBC_CTL_PLANE(plane) ((plane)<<0) 2495 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ 2496 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) 2497 2498 #define FBC_STATUS2 _MMIO(0x43214) 2499 #define IVB_FBC_COMPRESSION_MASK 0x7ff 2500 #define BDW_FBC_COMPRESSION_MASK 0xfff 2501 2502 #define FBC_LL_SIZE (1536) 2503 2504 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 2505 #define FBC_LLC_FULLY_OPEN (1<<30) 2506 2507 /* Framebuffer compression for GM45+ */ 2508 #define DPFC_CB_BASE _MMIO(0x3200) 2509 #define DPFC_CONTROL _MMIO(0x3208) 2510 #define DPFC_CTL_EN (1<<31) 2511 #define DPFC_CTL_PLANE(plane) ((plane)<<30) 2512 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) 2513 #define DPFC_CTL_FENCE_EN (1<<29) 2514 #define IVB_DPFC_CTL_FENCE_EN (1<<28) 2515 #define DPFC_CTL_PERSISTENT_MODE (1<<25) 2516 #define DPFC_SR_EN (1<<10) 2517 #define DPFC_CTL_LIMIT_1X (0<<6) 2518 #define DPFC_CTL_LIMIT_2X (1<<6) 2519 #define DPFC_CTL_LIMIT_4X (2<<6) 2520 #define DPFC_RECOMP_CTL _MMIO(0x320c) 2521 #define DPFC_RECOMP_STALL_EN (1<<27) 2522 #define DPFC_RECOMP_STALL_WM_SHIFT (16) 2523 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 2524 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 2525 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 2526 #define DPFC_STATUS _MMIO(0x3210) 2527 #define DPFC_INVAL_SEG_SHIFT (16) 2528 #define DPFC_INVAL_SEG_MASK (0x07ff0000) 2529 #define DPFC_COMP_SEG_SHIFT (0) 2530 #define DPFC_COMP_SEG_MASK (0x000003ff) 2531 #define DPFC_STATUS2 _MMIO(0x3214) 2532 #define DPFC_FENCE_YOFF _MMIO(0x3218) 2533 #define DPFC_CHICKEN _MMIO(0x3224) 2534 #define DPFC_HT_MODIFY (1<<31) 2535 2536 /* Framebuffer compression for Ironlake */ 2537 #define ILK_DPFC_CB_BASE _MMIO(0x43200) 2538 #define ILK_DPFC_CONTROL _MMIO(0x43208) 2539 #define FBC_CTL_FALSE_COLOR (1<<10) 2540 /* The bit 28-8 is reserved */ 2541 #define DPFC_RESERVED (0x1FFFFF00) 2542 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) 2543 #define ILK_DPFC_STATUS _MMIO(0x43210) 2544 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) 2545 #define ILK_DPFC_CHICKEN _MMIO(0x43224) 2546 #define ILK_DPFC_DISABLE_DUMMY0 (1<<8) 2547 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23) 2548 #define ILK_FBC_RT_BASE _MMIO(0x2128) 2549 #define ILK_FBC_RT_VALID (1<<0) 2550 #define SNB_FBC_FRONT_BUFFER (1<<1) 2551 2552 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) 2553 #define ILK_FBCQ_DIS (1<<22) 2554 #define ILK_PABSTRETCH_DIS (1<<21) 2555 2556 2557 /* 2558 * Framebuffer compression for Sandybridge 2559 * 2560 * The following two registers are of type GTTMMADR 2561 */ 2562 #define SNB_DPFC_CTL_SA _MMIO(0x100100) 2563 #define SNB_CPU_FENCE_ENABLE (1<<29) 2564 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) 2565 2566 /* Framebuffer compression for Ivybridge */ 2567 #define IVB_FBC_RT_BASE _MMIO(0x7020) 2568 2569 #define IPS_CTL _MMIO(0x43408) 2570 #define IPS_ENABLE (1 << 31) 2571 2572 #define MSG_FBC_REND_STATE _MMIO(0x50380) 2573 #define FBC_REND_NUKE (1<<2) 2574 #define FBC_REND_CACHE_CLEAN (1<<1) 2575 2576 /* 2577 * GPIO regs 2578 */ 2579 #define GPIOA _MMIO(0x5010) 2580 #define GPIOB _MMIO(0x5014) 2581 #define GPIOC _MMIO(0x5018) 2582 #define GPIOD _MMIO(0x501c) 2583 #define GPIOE _MMIO(0x5020) 2584 #define GPIOF _MMIO(0x5024) 2585 #define GPIOG _MMIO(0x5028) 2586 #define GPIOH _MMIO(0x502c) 2587 # define GPIO_CLOCK_DIR_MASK (1 << 0) 2588 # define GPIO_CLOCK_DIR_IN (0 << 1) 2589 # define GPIO_CLOCK_DIR_OUT (1 << 1) 2590 # define GPIO_CLOCK_VAL_MASK (1 << 2) 2591 # define GPIO_CLOCK_VAL_OUT (1 << 3) 2592 # define GPIO_CLOCK_VAL_IN (1 << 4) 2593 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 2594 # define GPIO_DATA_DIR_MASK (1 << 8) 2595 # define GPIO_DATA_DIR_IN (0 << 9) 2596 # define GPIO_DATA_DIR_OUT (1 << 9) 2597 # define GPIO_DATA_VAL_MASK (1 << 10) 2598 # define GPIO_DATA_VAL_OUT (1 << 11) 2599 # define GPIO_DATA_VAL_IN (1 << 12) 2600 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 2601 2602 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ 2603 #define GMBUS_RATE_100KHZ (0<<8) 2604 #define GMBUS_RATE_50KHZ (1<<8) 2605 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ 2606 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ 2607 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ 2608 #define GMBUS_PIN_DISABLED 0 2609 #define GMBUS_PIN_SSC 1 2610 #define GMBUS_PIN_VGADDC 2 2611 #define GMBUS_PIN_PANEL 3 2612 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ 2613 #define GMBUS_PIN_DPC 4 /* HDMIC */ 2614 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ 2615 #define GMBUS_PIN_DPD 6 /* HDMID */ 2616 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */ 2617 #define GMBUS_PIN_1_BXT 1 2618 #define GMBUS_PIN_2_BXT 2 2619 #define GMBUS_PIN_3_BXT 3 2620 #define GMBUS_NUM_PINS 7 /* including 0 */ 2621 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ 2622 #define GMBUS_SW_CLR_INT (1<<31) 2623 #define GMBUS_SW_RDY (1<<30) 2624 #define GMBUS_ENT (1<<29) /* enable timeout */ 2625 #define GMBUS_CYCLE_NONE (0<<25) 2626 #define GMBUS_CYCLE_WAIT (1<<25) 2627 #define GMBUS_CYCLE_INDEX (2<<25) 2628 #define GMBUS_CYCLE_STOP (4<<25) 2629 #define GMBUS_BYTE_COUNT_SHIFT 16 2630 #define GMBUS_BYTE_COUNT_MAX 256U 2631 #define GMBUS_SLAVE_INDEX_SHIFT 8 2632 #define GMBUS_SLAVE_ADDR_SHIFT 1 2633 #define GMBUS_SLAVE_READ (1<<0) 2634 #define GMBUS_SLAVE_WRITE (0<<0) 2635 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ 2636 #define GMBUS_INUSE (1<<15) 2637 #define GMBUS_HW_WAIT_PHASE (1<<14) 2638 #define GMBUS_STALL_TIMEOUT (1<<13) 2639 #define GMBUS_INT (1<<12) 2640 #define GMBUS_HW_RDY (1<<11) 2641 #define GMBUS_SATOER (1<<10) 2642 #define GMBUS_ACTIVE (1<<9) 2643 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ 2644 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ 2645 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) 2646 #define GMBUS_NAK_EN (1<<3) 2647 #define GMBUS_IDLE_EN (1<<2) 2648 #define GMBUS_HW_WAIT_EN (1<<1) 2649 #define GMBUS_HW_RDY_EN (1<<0) 2650 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ 2651 #define GMBUS_2BYTE_INDEX_EN (1<<31) 2652 2653 /* 2654 * Clock control & power management 2655 */ 2656 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 2657 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 2658 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 2659 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 2660 2661 #define VGA0 _MMIO(0x6000) 2662 #define VGA1 _MMIO(0x6004) 2663 #define VGA_PD _MMIO(0x6010) 2664 #define VGA0_PD_P2_DIV_4 (1 << 7) 2665 #define VGA0_PD_P1_DIV_2 (1 << 5) 2666 #define VGA0_PD_P1_SHIFT 0 2667 #define VGA0_PD_P1_MASK (0x1f << 0) 2668 #define VGA1_PD_P2_DIV_4 (1 << 15) 2669 #define VGA1_PD_P1_DIV_2 (1 << 13) 2670 #define VGA1_PD_P1_SHIFT 8 2671 #define VGA1_PD_P1_MASK (0x1f << 8) 2672 #define DPLL_VCO_ENABLE (1 << 31) 2673 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 2674 #define DPLL_DVO_2X_MODE (1 << 30) 2675 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 2676 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 2677 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 2678 #define DPLL_VGA_MODE_DIS (1 << 28) 2679 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 2680 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 2681 #define DPLL_MODE_MASK (3 << 26) 2682 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 2683 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 2684 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 2685 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 2686 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 2687 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 2688 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 2689 #define DPLL_LOCK_VLV (1<<15) 2690 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) 2691 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13) 2692 #define DPLL_SSC_REF_CLK_CHV (1<<13) 2693 #define DPLL_PORTC_READY_MASK (0xf << 4) 2694 #define DPLL_PORTB_READY_MASK (0xf) 2695 2696 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 2697 2698 /* Additional CHV pll/phy registers */ 2699 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) 2700 #define DPLL_PORTD_READY_MASK (0xf) 2701 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) 2702 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27)) 2703 #define PHY_LDO_DELAY_0NS 0x0 2704 #define PHY_LDO_DELAY_200NS 0x1 2705 #define PHY_LDO_DELAY_600NS 0x2 2706 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23)) 2707 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11)) 2708 #define PHY_CH_SU_PSR 0x1 2709 #define PHY_CH_DEEP_PSR 0x7 2710 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2)) 2711 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 2712 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) 2713 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) 2714 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch)))) 2715 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline)))) 2716 2717 /* 2718 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 2719 * this field (only one bit may be set). 2720 */ 2721 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 2722 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 2723 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 2724 /* i830, required in DVO non-gang */ 2725 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 2726 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 2727 #define PLL_REF_INPUT_DREFCLK (0 << 13) 2728 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 2729 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 2730 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 2731 #define PLL_REF_INPUT_MASK (3 << 13) 2732 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 2733 /* Ironlake */ 2734 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 2735 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 2736 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) 2737 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 2738 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 2739 2740 /* 2741 * Parallel to Serial Load Pulse phase selection. 2742 * Selects the phase for the 10X DPLL clock for the PCIe 2743 * digital display port. The range is 4 to 13; 10 or more 2744 * is just a flip delay. The default is 6 2745 */ 2746 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 2747 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 2748 /* 2749 * SDVO multiplier for 945G/GM. Not used on 965. 2750 */ 2751 #define SDVO_MULTIPLIER_MASK 0x000000ff 2752 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 2753 #define SDVO_MULTIPLIER_SHIFT_VGA 0 2754 2755 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 2756 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 2757 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 2758 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 2759 2760 /* 2761 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 2762 * 2763 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 2764 */ 2765 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 2766 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 2767 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 2768 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 2769 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 2770 /* 2771 * SDVO/UDI pixel multiplier. 2772 * 2773 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 2774 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 2775 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 2776 * dummy bytes in the datastream at an increased clock rate, with both sides of 2777 * the link knowing how many bytes are fill. 2778 * 2779 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 2780 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 2781 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 2782 * through an SDVO command. 2783 * 2784 * This register field has values of multiplication factor minus 1, with 2785 * a maximum multiplier of 5 for SDVO. 2786 */ 2787 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 2788 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 2789 /* 2790 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 2791 * This best be set to the default value (3) or the CRT won't work. No, 2792 * I don't entirely understand what this does... 2793 */ 2794 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 2795 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 2796 2797 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) 2798 2799 #define _FPA0 0x6040 2800 #define _FPA1 0x6044 2801 #define _FPB0 0x6048 2802 #define _FPB1 0x604c 2803 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) 2804 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) 2805 #define FP_N_DIV_MASK 0x003f0000 2806 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 2807 #define FP_N_DIV_SHIFT 16 2808 #define FP_M1_DIV_MASK 0x00003f00 2809 #define FP_M1_DIV_SHIFT 8 2810 #define FP_M2_DIV_MASK 0x0000003f 2811 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 2812 #define FP_M2_DIV_SHIFT 0 2813 #define DPLL_TEST _MMIO(0x606c) 2814 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 2815 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 2816 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 2817 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 2818 #define DPLLB_TEST_N_BYPASS (1 << 19) 2819 #define DPLLB_TEST_M_BYPASS (1 << 18) 2820 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 2821 #define DPLLA_TEST_N_BYPASS (1 << 3) 2822 #define DPLLA_TEST_M_BYPASS (1 << 2) 2823 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 2824 #define D_STATE _MMIO(0x6104) 2825 #define DSTATE_GFX_RESET_I830 (1<<6) 2826 #define DSTATE_PLL_D3_OFF (1<<3) 2827 #define DSTATE_GFX_CLOCK_GATING (1<<1) 2828 #define DSTATE_DOT_CLOCK_GATING (1<<0) 2829 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200) 2830 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 2831 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 2832 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 2833 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 2834 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 2835 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 2836 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 2837 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 2838 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 2839 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 2840 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 2841 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 2842 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 2843 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 2844 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 2845 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 2846 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 2847 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 2848 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 2849 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 2850 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 2851 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 2852 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 2853 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 2854 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 2855 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 2856 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 2857 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 2858 /* 2859 * This bit must be set on the 830 to prevent hangs when turning off the 2860 * overlay scaler. 2861 */ 2862 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 2863 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 2864 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 2865 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 2866 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 2867 2868 #define RENCLK_GATE_D1 _MMIO(0x6204) 2869 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 2870 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 2871 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 2872 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 2873 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 2874 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 2875 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 2876 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 2877 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 2878 /* This bit must be unset on 855,865 */ 2879 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 2880 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 2881 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 2882 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 2883 /* This bit must be set on 855,865. */ 2884 # define SV_CLOCK_GATE_DISABLE (1 << 0) 2885 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 2886 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 2887 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 2888 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 2889 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 2890 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 2891 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 2892 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 2893 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 2894 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 2895 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 2896 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 2897 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 2898 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 2899 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 2900 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 2901 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 2902 2903 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 2904 /* This bit must always be set on 965G/965GM */ 2905 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 2906 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 2907 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 2908 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 2909 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 2910 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 2911 /* This bit must always be set on 965G */ 2912 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 2913 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 2914 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 2915 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 2916 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 2917 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 2918 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 2919 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 2920 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 2921 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 2922 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 2923 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 2924 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 2925 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 2926 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 2927 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 2928 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 2929 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 2930 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 2931 2932 #define RENCLK_GATE_D2 _MMIO(0x6208) 2933 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 2934 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 2935 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 2936 2937 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ 2938 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 2939 2940 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ 2941 #define DEUC _MMIO(0x6214) /* CRL only */ 2942 2943 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) 2944 #define FW_CSPWRDWNEN (1<<15) 2945 2946 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) 2947 2948 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) 2949 #define CDCLK_FREQ_SHIFT 4 2950 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 2951 #define CZCLK_FREQ_MASK 0xf 2952 2953 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) 2954 #define PFI_CREDIT_63 (9 << 28) /* chv only */ 2955 #define PFI_CREDIT_31 (8 << 28) /* chv only */ 2956 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 2957 #define PFI_CREDIT_RESEND (1 << 27) 2958 #define VGA_FAST_MODE_DISABLE (1 << 14) 2959 2960 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) 2961 2962 /* 2963 * Palette regs 2964 */ 2965 #define PALETTE_A_OFFSET 0xa000 2966 #define PALETTE_B_OFFSET 0xa800 2967 #define CHV_PALETTE_C_OFFSET 0xc000 2968 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \ 2969 dev_priv->info.display_mmio_offset + (i) * 4) 2970 2971 /* MCH MMIO space */ 2972 2973 /* 2974 * MCHBAR mirror. 2975 * 2976 * This mirrors the MCHBAR MMIO space whose location is determined by 2977 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 2978 * every way. It is not accessible from the CP register read instructions. 2979 * 2980 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 2981 * just read. 2982 */ 2983 #define MCHBAR_MIRROR_BASE 0x10000 2984 2985 #define MCHBAR_MIRROR_BASE_SNB 0x140000 2986 2987 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) 2988 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) 2989 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) 2990 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) 2991 2992 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 2993 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) 2994 2995 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 2996 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) 2997 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 2998 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 2999 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 3000 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 3001 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 3002 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 3003 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) 3004 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 3005 3006 /* Pineview MCH register contains DDR3 setting */ 3007 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) 3008 #define CSHRDDR3CTL_DDR3 (1 << 2) 3009 3010 /* 965 MCH register controlling DRAM channel configuration */ 3011 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) 3012 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) 3013 3014 /* snb MCH registers for reading the DRAM channel configuration */ 3015 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) 3016 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) 3017 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 3018 #define MAD_DIMM_ECC_MASK (0x3 << 24) 3019 #define MAD_DIMM_ECC_OFF (0x0 << 24) 3020 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 3021 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 3022 #define MAD_DIMM_ECC_ON (0x3 << 24) 3023 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 3024 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 3025 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 3026 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 3027 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 3028 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 3029 #define MAD_DIMM_A_SELECT (0x1 << 16) 3030 /* DIMM sizes are in multiples of 256mb. */ 3031 #define MAD_DIMM_B_SIZE_SHIFT 8 3032 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 3033 #define MAD_DIMM_A_SIZE_SHIFT 0 3034 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 3035 3036 /* snb MCH registers for priority tuning */ 3037 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) 3038 #define MCH_SSKPD_WM0_MASK 0x3f 3039 #define MCH_SSKPD_WM0_VAL 0xc 3040 3041 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) 3042 3043 /* Clocking configuration register */ 3044 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) 3045 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 3046 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 3047 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 3048 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 3049 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 3050 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 3051 /* Note, below two are guess */ 3052 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ 3053 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ 3054 #define CLKCFG_FSB_MASK (7 << 0) 3055 #define CLKCFG_MEM_533 (1 << 4) 3056 #define CLKCFG_MEM_667 (2 << 4) 3057 #define CLKCFG_MEM_800 (3 << 4) 3058 #define CLKCFG_MEM_MASK (7 << 4) 3059 3060 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) 3061 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) 3062 3063 #define TSC1 _MMIO(0x11001) 3064 #define TSE (1<<0) 3065 #define TR1 _MMIO(0x11006) 3066 #define TSFS _MMIO(0x11020) 3067 #define TSFS_SLOPE_MASK 0x0000ff00 3068 #define TSFS_SLOPE_SHIFT 8 3069 #define TSFS_INTR_MASK 0x000000ff 3070 3071 #define CRSTANDVID _MMIO(0x11100) 3072 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 3073 #define PXVFREQ_PX_MASK 0x7f000000 3074 #define PXVFREQ_PX_SHIFT 24 3075 #define VIDFREQ_BASE _MMIO(0x11110) 3076 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 3077 #define VIDFREQ2 _MMIO(0x11114) 3078 #define VIDFREQ3 _MMIO(0x11118) 3079 #define VIDFREQ4 _MMIO(0x1111c) 3080 #define VIDFREQ_P0_MASK 0x1f000000 3081 #define VIDFREQ_P0_SHIFT 24 3082 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 3083 #define VIDFREQ_P0_CSCLK_SHIFT 20 3084 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 3085 #define VIDFREQ_P0_CRCLK_SHIFT 16 3086 #define VIDFREQ_P1_MASK 0x00001f00 3087 #define VIDFREQ_P1_SHIFT 8 3088 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 3089 #define VIDFREQ_P1_CSCLK_SHIFT 4 3090 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 3091 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 3092 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 3093 #define INTTOEXT_MAP3_SHIFT 24 3094 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 3095 #define INTTOEXT_MAP2_SHIFT 16 3096 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 3097 #define INTTOEXT_MAP1_SHIFT 8 3098 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 3099 #define INTTOEXT_MAP0_SHIFT 0 3100 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 3101 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 3102 #define MEMCTL_CMD_MASK 0xe000 3103 #define MEMCTL_CMD_SHIFT 13 3104 #define MEMCTL_CMD_RCLK_OFF 0 3105 #define MEMCTL_CMD_RCLK_ON 1 3106 #define MEMCTL_CMD_CHFREQ 2 3107 #define MEMCTL_CMD_CHVID 3 3108 #define MEMCTL_CMD_VMMOFF 4 3109 #define MEMCTL_CMD_VMMON 5 3110 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears 3111 when command complete */ 3112 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 3113 #define MEMCTL_FREQ_SHIFT 8 3114 #define MEMCTL_SFCAVM (1<<7) 3115 #define MEMCTL_TGT_VID_MASK 0x007f 3116 #define MEMIHYST _MMIO(0x1117c) 3117 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 3118 #define MEMINT_RSEXIT_EN (1<<8) 3119 #define MEMINT_CX_SUPR_EN (1<<7) 3120 #define MEMINT_CONT_BUSY_EN (1<<6) 3121 #define MEMINT_AVG_BUSY_EN (1<<5) 3122 #define MEMINT_EVAL_CHG_EN (1<<4) 3123 #define MEMINT_MON_IDLE_EN (1<<3) 3124 #define MEMINT_UP_EVAL_EN (1<<2) 3125 #define MEMINT_DOWN_EVAL_EN (1<<1) 3126 #define MEMINT_SW_CMD_EN (1<<0) 3127 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 3128 #define MEM_RSEXIT_MASK 0xc000 3129 #define MEM_RSEXIT_SHIFT 14 3130 #define MEM_CONT_BUSY_MASK 0x3000 3131 #define MEM_CONT_BUSY_SHIFT 12 3132 #define MEM_AVG_BUSY_MASK 0x0c00 3133 #define MEM_AVG_BUSY_SHIFT 10 3134 #define MEM_EVAL_CHG_MASK 0x0300 3135 #define MEM_EVAL_BUSY_SHIFT 8 3136 #define MEM_MON_IDLE_MASK 0x00c0 3137 #define MEM_MON_IDLE_SHIFT 6 3138 #define MEM_UP_EVAL_MASK 0x0030 3139 #define MEM_UP_EVAL_SHIFT 4 3140 #define MEM_DOWN_EVAL_MASK 0x000c 3141 #define MEM_DOWN_EVAL_SHIFT 2 3142 #define MEM_SW_CMD_MASK 0x0003 3143 #define MEM_INT_STEER_GFX 0 3144 #define MEM_INT_STEER_CMR 1 3145 #define MEM_INT_STEER_SMI 2 3146 #define MEM_INT_STEER_SCI 3 3147 #define MEMINTRSTS _MMIO(0x11184) 3148 #define MEMINT_RSEXIT (1<<7) 3149 #define MEMINT_CONT_BUSY (1<<6) 3150 #define MEMINT_AVG_BUSY (1<<5) 3151 #define MEMINT_EVAL_CHG (1<<4) 3152 #define MEMINT_MON_IDLE (1<<3) 3153 #define MEMINT_UP_EVAL (1<<2) 3154 #define MEMINT_DOWN_EVAL (1<<1) 3155 #define MEMINT_SW_CMD (1<<0) 3156 #define MEMMODECTL _MMIO(0x11190) 3157 #define MEMMODE_BOOST_EN (1<<31) 3158 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 3159 #define MEMMODE_BOOST_FREQ_SHIFT 24 3160 #define MEMMODE_IDLE_MODE_MASK 0x00030000 3161 #define MEMMODE_IDLE_MODE_SHIFT 16 3162 #define MEMMODE_IDLE_MODE_EVAL 0 3163 #define MEMMODE_IDLE_MODE_CONT 1 3164 #define MEMMODE_HWIDLE_EN (1<<15) 3165 #define MEMMODE_SWMODE_EN (1<<14) 3166 #define MEMMODE_RCLK_GATE (1<<13) 3167 #define MEMMODE_HW_UPDATE (1<<12) 3168 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 3169 #define MEMMODE_FSTART_SHIFT 8 3170 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 3171 #define MEMMODE_FMAX_SHIFT 4 3172 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 3173 #define RCBMAXAVG _MMIO(0x1119c) 3174 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 3175 #define SWMEMCMD_RENDER_OFF (0 << 13) 3176 #define SWMEMCMD_RENDER_ON (1 << 13) 3177 #define SWMEMCMD_SWFREQ (2 << 13) 3178 #define SWMEMCMD_TARVID (3 << 13) 3179 #define SWMEMCMD_VRM_OFF (4 << 13) 3180 #define SWMEMCMD_VRM_ON (5 << 13) 3181 #define CMDSTS (1<<12) 3182 #define SFCAVM (1<<11) 3183 #define SWFREQ_MASK 0x0380 /* P0-7 */ 3184 #define SWFREQ_SHIFT 7 3185 #define TARVID_MASK 0x001f 3186 #define MEMSTAT_CTG _MMIO(0x111a0) 3187 #define RCBMINAVG _MMIO(0x111a0) 3188 #define RCUPEI _MMIO(0x111b0) 3189 #define RCDNEI _MMIO(0x111b4) 3190 #define RSTDBYCTL _MMIO(0x111b8) 3191 #define RS1EN (1<<31) 3192 #define RS2EN (1<<30) 3193 #define RS3EN (1<<29) 3194 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ 3195 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ 3196 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ 3197 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ 3198 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ 3199 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ 3200 #define RSX_STATUS_MASK (7<<20) 3201 #define RSX_STATUS_ON (0<<20) 3202 #define RSX_STATUS_RC1 (1<<20) 3203 #define RSX_STATUS_RC1E (2<<20) 3204 #define RSX_STATUS_RS1 (3<<20) 3205 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ 3206 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ 3207 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ 3208 #define RSX_STATUS_RSVD2 (7<<20) 3209 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ 3210 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ 3211 #define JRSC (1<<17) /* rsx coupled to cpu c-state */ 3212 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ 3213 #define RS1CONTSAV_MASK (3<<14) 3214 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ 3215 #define RS1CONTSAV_RSVD (1<<14) 3216 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ 3217 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ 3218 #define NORMSLEXLAT_MASK (3<<12) 3219 #define SLOW_RS123 (0<<12) 3220 #define SLOW_RS23 (1<<12) 3221 #define SLOW_RS3 (2<<12) 3222 #define NORMAL_RS123 (3<<12) 3223 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ 3224 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 3225 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ 3226 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ 3227 #define RS_CSTATE_MASK (3<<4) 3228 #define RS_CSTATE_C367_RS1 (0<<4) 3229 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) 3230 #define RS_CSTATE_RSVD (2<<4) 3231 #define RS_CSTATE_C367_RS2 (3<<4) 3232 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ 3233 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ 3234 #define VIDCTL _MMIO(0x111c0) 3235 #define VIDSTS _MMIO(0x111c8) 3236 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 3237 #define MEMSTAT_ILK _MMIO(0x111f8) 3238 #define MEMSTAT_VID_MASK 0x7f00 3239 #define MEMSTAT_VID_SHIFT 8 3240 #define MEMSTAT_PSTATE_MASK 0x00f8 3241 #define MEMSTAT_PSTATE_SHIFT 3 3242 #define MEMSTAT_MON_ACTV (1<<2) 3243 #define MEMSTAT_SRC_CTL_MASK 0x0003 3244 #define MEMSTAT_SRC_CTL_CORE 0 3245 #define MEMSTAT_SRC_CTL_TRB 1 3246 #define MEMSTAT_SRC_CTL_THM 2 3247 #define MEMSTAT_SRC_CTL_STDBY 3 3248 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 3249 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 3250 #define PMMISC _MMIO(0x11214) 3251 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ 3252 #define SDEW _MMIO(0x1124c) 3253 #define CSIEW0 _MMIO(0x11250) 3254 #define CSIEW1 _MMIO(0x11254) 3255 #define CSIEW2 _MMIO(0x11258) 3256 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 3257 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 3258 #define MCHAFE _MMIO(0x112c0) 3259 #define CSIEC _MMIO(0x112e0) 3260 #define DMIEC _MMIO(0x112e4) 3261 #define DDREC _MMIO(0x112e8) 3262 #define PEG0EC _MMIO(0x112ec) 3263 #define PEG1EC _MMIO(0x112f0) 3264 #define GFXEC _MMIO(0x112f4) 3265 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 3266 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 3267 #define ECR _MMIO(0x11600) 3268 #define ECR_GPFE (1<<31) 3269 #define ECR_IMONE (1<<30) 3270 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 3271 #define OGW0 _MMIO(0x11608) 3272 #define OGW1 _MMIO(0x1160c) 3273 #define EG0 _MMIO(0x11610) 3274 #define EG1 _MMIO(0x11614) 3275 #define EG2 _MMIO(0x11618) 3276 #define EG3 _MMIO(0x1161c) 3277 #define EG4 _MMIO(0x11620) 3278 #define EG5 _MMIO(0x11624) 3279 #define EG6 _MMIO(0x11628) 3280 #define EG7 _MMIO(0x1162c) 3281 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 3282 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 3283 #define LCFUSE02 _MMIO(0x116c0) 3284 #define LCFUSE_HIV_MASK 0x000000ff 3285 #define CSIPLL0 _MMIO(0x12c10) 3286 #define DDRMPLL1 _MMIO(0X12c20) 3287 #define PEG_BAND_GAP_DATA _MMIO(0x14d68) 3288 3289 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 3290 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 3291 3292 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) 3293 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) 3294 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) 3295 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) 3296 #define BXT_RP_STATE_CAP _MMIO(0x138170) 3297 3298 /* 3299 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS 3300 * 8300) freezing up around GPU hangs. Looks as if even 3301 * scheduling/timer interrupts start misbehaving if the RPS 3302 * EI/thresholds are "bad", leading to a very sluggish or even 3303 * frozen machine. 3304 */ 3305 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) 3306 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) 3307 #define INTERVAL_0_833_US(us) (((us) * 6) / 5) 3308 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \ 3309 (IS_GEN9_LP(dev_priv) ? \ 3310 INTERVAL_0_833_US(us) : \ 3311 INTERVAL_1_33_US(us)) : \ 3312 INTERVAL_1_28_US(us)) 3313 3314 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) 3315 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) 3316 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) 3317 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \ 3318 (IS_GEN9_LP(dev_priv) ? \ 3319 INTERVAL_0_833_TO_US(interval) : \ 3320 INTERVAL_1_33_TO_US(interval)) : \ 3321 INTERVAL_1_28_TO_US(interval)) 3322 3323 /* 3324 * Logical Context regs 3325 */ 3326 #define CCID _MMIO(0x2180) 3327 #define CCID_EN BIT(0) 3328 #define CCID_EXTENDED_STATE_RESTORE BIT(2) 3329 #define CCID_EXTENDED_STATE_SAVE BIT(3) 3330 /* 3331 * Notes on SNB/IVB/VLV context size: 3332 * - Power context is saved elsewhere (LLC or stolen) 3333 * - Ring/execlist context is saved on SNB, not on IVB 3334 * - Extended context size already includes render context size 3335 * - We always need to follow the extended context size. 3336 * SNB BSpec has comments indicating that we should use the 3337 * render context size instead if execlists are disabled, but 3338 * based on empirical testing that's just nonsense. 3339 * - Pipelined/VF state is saved on SNB/IVB respectively 3340 * - GT1 size just indicates how much of render context 3341 * doesn't need saving on GT1 3342 */ 3343 #define CXT_SIZE _MMIO(0x21a0) 3344 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 3345 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 3346 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 3347 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 3348 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 3349 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 3350 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 3351 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 3352 #define GEN7_CXT_SIZE _MMIO(0x21a8) 3353 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 3354 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 3355 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 3356 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 3357 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 3358 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 3359 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 3360 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 3361 /* Haswell does have the CXT_SIZE register however it does not appear to be 3362 * valid. Now, docs explain in dwords what is in the context object. The full 3363 * size is 70720 bytes, however, the power context and execlist context will 3364 * never be saved (power context is stored elsewhere, and execlists don't work 3365 * on HSW) - so the final size, including the extra state required for the 3366 * Resource Streamer, is 66944 bytes, which rounds to 17 pages. 3367 */ 3368 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE) 3369 /* Same as Haswell, but 72064 bytes now. */ 3370 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE) 3371 3372 enum { 3373 INTEL_ADVANCED_CONTEXT = 0, 3374 INTEL_LEGACY_32B_CONTEXT, 3375 INTEL_ADVANCED_AD_CONTEXT, 3376 INTEL_LEGACY_64B_CONTEXT 3377 }; 3378 3379 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 3380 #define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\ 3381 INTEL_LEGACY_64B_CONTEXT : \ 3382 INTEL_LEGACY_32B_CONTEXT) 3383 3384 #define CHV_CLK_CTL1 _MMIO(0x101100) 3385 #define VLV_CLK_CTL2 _MMIO(0x101104) 3386 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 3387 3388 /* 3389 * Overlay regs 3390 */ 3391 3392 #define OVADD _MMIO(0x30000) 3393 #define DOVSTA _MMIO(0x30008) 3394 #define OC_BUF (0x3<<20) 3395 #define OGAMC5 _MMIO(0x30010) 3396 #define OGAMC4 _MMIO(0x30014) 3397 #define OGAMC3 _MMIO(0x30018) 3398 #define OGAMC2 _MMIO(0x3001c) 3399 #define OGAMC1 _MMIO(0x30020) 3400 #define OGAMC0 _MMIO(0x30024) 3401 3402 /* 3403 * GEN9 clock gating regs 3404 */ 3405 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) 3406 #define PWM2_GATING_DIS (1 << 14) 3407 #define PWM1_GATING_DIS (1 << 13) 3408 3409 /* 3410 * Display engine regs 3411 */ 3412 3413 /* Pipe A CRC regs */ 3414 #define _PIPE_CRC_CTL_A 0x60050 3415 #define PIPE_CRC_ENABLE (1 << 31) 3416 /* ivb+ source selection */ 3417 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 3418 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 3419 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 3420 /* ilk+ source selection */ 3421 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 3422 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 3423 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 3424 /* embedded DP port on the north display block, reserved on ivb */ 3425 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 3426 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 3427 /* vlv source selection */ 3428 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 3429 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 3430 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 3431 /* with DP port the pipe source is invalid */ 3432 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 3433 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 3434 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 3435 /* gen3+ source selection */ 3436 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 3437 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 3438 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 3439 /* with DP/TV port the pipe source is invalid */ 3440 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 3441 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 3442 #define PIPE_CRC_SOURCE_TV_POST (5 << 28) 3443 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 3444 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 3445 /* gen2 doesn't have source selection bits */ 3446 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 3447 3448 #define _PIPE_CRC_RES_1_A_IVB 0x60064 3449 #define _PIPE_CRC_RES_2_A_IVB 0x60068 3450 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 3451 #define _PIPE_CRC_RES_4_A_IVB 0x60070 3452 #define _PIPE_CRC_RES_5_A_IVB 0x60074 3453 3454 #define _PIPE_CRC_RES_RED_A 0x60060 3455 #define _PIPE_CRC_RES_GREEN_A 0x60064 3456 #define _PIPE_CRC_RES_BLUE_A 0x60068 3457 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 3458 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 3459 3460 /* Pipe B CRC regs */ 3461 #define _PIPE_CRC_RES_1_B_IVB 0x61064 3462 #define _PIPE_CRC_RES_2_B_IVB 0x61068 3463 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 3464 #define _PIPE_CRC_RES_4_B_IVB 0x61070 3465 #define _PIPE_CRC_RES_5_B_IVB 0x61074 3466 3467 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) 3468 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) 3469 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) 3470 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) 3471 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) 3472 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) 3473 3474 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) 3475 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) 3476 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) 3477 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) 3478 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 3479 3480 /* Pipe A timing regs */ 3481 #define _HTOTAL_A 0x60000 3482 #define _HBLANK_A 0x60004 3483 #define _HSYNC_A 0x60008 3484 #define _VTOTAL_A 0x6000c 3485 #define _VBLANK_A 0x60010 3486 #define _VSYNC_A 0x60014 3487 #define _PIPEASRC 0x6001c 3488 #define _BCLRPAT_A 0x60020 3489 #define _VSYNCSHIFT_A 0x60028 3490 #define _PIPE_MULT_A 0x6002c 3491 3492 /* Pipe B timing regs */ 3493 #define _HTOTAL_B 0x61000 3494 #define _HBLANK_B 0x61004 3495 #define _HSYNC_B 0x61008 3496 #define _VTOTAL_B 0x6100c 3497 #define _VBLANK_B 0x61010 3498 #define _VSYNC_B 0x61014 3499 #define _PIPEBSRC 0x6101c 3500 #define _BCLRPAT_B 0x61020 3501 #define _VSYNCSHIFT_B 0x61028 3502 #define _PIPE_MULT_B 0x6102c 3503 3504 #define TRANSCODER_A_OFFSET 0x60000 3505 #define TRANSCODER_B_OFFSET 0x61000 3506 #define TRANSCODER_C_OFFSET 0x62000 3507 #define CHV_TRANSCODER_C_OFFSET 0x63000 3508 #define TRANSCODER_EDP_OFFSET 0x6f000 3509 3510 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \ 3511 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 3512 dev_priv->info.display_mmio_offset) 3513 3514 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) 3515 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) 3516 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) 3517 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) 3518 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) 3519 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) 3520 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) 3521 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) 3522 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) 3523 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) 3524 3525 /* VLV eDP PSR registers */ 3526 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) 3527 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) 3528 #define VLV_EDP_PSR_ENABLE (1<<0) 3529 #define VLV_EDP_PSR_RESET (1<<1) 3530 #define VLV_EDP_PSR_MODE_MASK (7<<2) 3531 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3) 3532 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2) 3533 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7) 3534 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8) 3535 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9) 3536 #define VLV_EDP_PSR_DBL_FRAME (1<<10) 3537 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16) 3538 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 3539 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB) 3540 3541 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) 3542 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) 3543 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30) 3544 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31) 3545 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30) 3546 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB) 3547 3548 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) 3549 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) 3550 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3) 3551 #define VLV_EDP_PSR_CURR_STATE_MASK 7 3552 #define VLV_EDP_PSR_DISABLED (0<<0) 3553 #define VLV_EDP_PSR_INACTIVE (1<<0) 3554 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0) 3555 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0) 3556 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0) 3557 #define VLV_EDP_PSR_EXIT (5<<0) 3558 #define VLV_EDP_PSR_IN_TRANS (1<<7) 3559 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB) 3560 3561 /* HSW+ eDP PSR registers */ 3562 #define HSW_EDP_PSR_BASE 0x64800 3563 #define BDW_EDP_PSR_BASE 0x6f800 3564 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0) 3565 #define EDP_PSR_ENABLE (1<<31) 3566 #define BDW_PSR_SINGLE_FRAME (1<<30) 3567 #define EDP_PSR_LINK_STANDBY (1<<27) 3568 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) 3569 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) 3570 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) 3571 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) 3572 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) 3573 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 3574 #define EDP_PSR_SKIP_AUX_EXIT (1<<12) 3575 #define EDP_PSR_TP1_TP2_SEL (0<<11) 3576 #define EDP_PSR_TP1_TP3_SEL (1<<11) 3577 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) 3578 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) 3579 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) 3580 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) 3581 #define EDP_PSR_TP1_TIME_500us (0<<4) 3582 #define EDP_PSR_TP1_TIME_100us (1<<4) 3583 #define EDP_PSR_TP1_TIME_2500us (2<<4) 3584 #define EDP_PSR_TP1_TIME_0us (3<<4) 3585 #define EDP_PSR_IDLE_FRAME_SHIFT 0 3586 3587 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10) 3588 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */ 3589 3590 #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40) 3591 #define EDP_PSR_STATUS_STATE_MASK (7<<29) 3592 #define EDP_PSR_STATUS_STATE_IDLE (0<<29) 3593 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) 3594 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) 3595 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) 3596 #define EDP_PSR_STATUS_STATE_BUFON (4<<29) 3597 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) 3598 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) 3599 #define EDP_PSR_STATUS_LINK_MASK (3<<26) 3600 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) 3601 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) 3602 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) 3603 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 3604 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 3605 #define EDP_PSR_STATUS_COUNT_SHIFT 16 3606 #define EDP_PSR_STATUS_COUNT_MASK 0xf 3607 #define EDP_PSR_STATUS_AUX_ERROR (1<<15) 3608 #define EDP_PSR_STATUS_AUX_SENDING (1<<12) 3609 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) 3610 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) 3611 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) 3612 #define EDP_PSR_STATUS_IDLE_MASK 0xf 3613 3614 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44) 3615 #define EDP_PSR_PERF_CNT_MASK 0xffffff 3616 3617 #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60) 3618 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28) 3619 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) 3620 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) 3621 #define EDP_PSR_DEBUG_MASK_HPD (1<<25) 3622 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16) 3623 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) 3624 3625 #define EDP_PSR2_CTL _MMIO(0x6f900) 3626 #define EDP_PSR2_ENABLE (1<<31) 3627 #define EDP_SU_TRACK_ENABLE (1<<30) 3628 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20) 3629 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20) 3630 #define EDP_PSR2_TP2_TIME_500 (0<<8) 3631 #define EDP_PSR2_TP2_TIME_100 (1<<8) 3632 #define EDP_PSR2_TP2_TIME_2500 (2<<8) 3633 #define EDP_PSR2_TP2_TIME_50 (3<<8) 3634 #define EDP_PSR2_TP2_TIME_MASK (3<<8) 3635 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 3636 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4) 3637 #define EDP_PSR2_IDLE_MASK 0xf 3638 #define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4) 3639 3640 #define EDP_PSR2_STATUS_CTL _MMIO(0x6f940) 3641 #define EDP_PSR2_STATUS_STATE_MASK (0xf<<28) 3642 #define EDP_PSR2_STATUS_STATE_SHIFT 28 3643 3644 /* VGA port control */ 3645 #define ADPA _MMIO(0x61100) 3646 #define PCH_ADPA _MMIO(0xe1100) 3647 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) 3648 3649 #define ADPA_DAC_ENABLE (1<<31) 3650 #define ADPA_DAC_DISABLE 0 3651 #define ADPA_PIPE_SELECT_MASK (1<<30) 3652 #define ADPA_PIPE_A_SELECT 0 3653 #define ADPA_PIPE_B_SELECT (1<<30) 3654 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) 3655 /* CPT uses bits 29:30 for pch transcoder select */ 3656 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 3657 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) 3658 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) 3659 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) 3660 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) 3661 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) 3662 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) 3663 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) 3664 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) 3665 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) 3666 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) 3667 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) 3668 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) 3669 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) 3670 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) 3671 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) 3672 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) 3673 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) 3674 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) 3675 #define ADPA_USE_VGA_HVPOLARITY (1<<15) 3676 #define ADPA_SETS_HVPOLARITY 0 3677 #define ADPA_VSYNC_CNTL_DISABLE (1<<10) 3678 #define ADPA_VSYNC_CNTL_ENABLE 0 3679 #define ADPA_HSYNC_CNTL_DISABLE (1<<11) 3680 #define ADPA_HSYNC_CNTL_ENABLE 0 3681 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) 3682 #define ADPA_VSYNC_ACTIVE_LOW 0 3683 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) 3684 #define ADPA_HSYNC_ACTIVE_LOW 0 3685 #define ADPA_DPMS_MASK (~(3<<10)) 3686 #define ADPA_DPMS_ON (0<<10) 3687 #define ADPA_DPMS_SUSPEND (1<<10) 3688 #define ADPA_DPMS_STANDBY (2<<10) 3689 #define ADPA_DPMS_OFF (3<<10) 3690 3691 3692 /* Hotplug control (945+ only) */ 3693 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110) 3694 #define PORTB_HOTPLUG_INT_EN (1 << 29) 3695 #define PORTC_HOTPLUG_INT_EN (1 << 28) 3696 #define PORTD_HOTPLUG_INT_EN (1 << 27) 3697 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 3698 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 3699 #define TV_HOTPLUG_INT_EN (1 << 18) 3700 #define CRT_HOTPLUG_INT_EN (1 << 9) 3701 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 3702 PORTC_HOTPLUG_INT_EN | \ 3703 PORTD_HOTPLUG_INT_EN | \ 3704 SDVOC_HOTPLUG_INT_EN | \ 3705 SDVOB_HOTPLUG_INT_EN | \ 3706 CRT_HOTPLUG_INT_EN) 3707 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 3708 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 3709 /* must use period 64 on GM45 according to docs */ 3710 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 3711 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 3712 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 3713 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 3714 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 3715 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 3716 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 3717 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 3718 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 3719 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 3720 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 3721 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 3722 3723 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114) 3724 /* 3725 * HDMI/DP bits are g4x+ 3726 * 3727 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 3728 * Please check the detailed lore in the commit message for for experimental 3729 * evidence. 3730 */ 3731 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ 3732 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) 3733 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) 3734 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) 3735 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ 3736 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 3737 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 3738 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 3739 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 3740 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 3741 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 3742 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 3743 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 3744 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 3745 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 3746 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 3747 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 3748 /* CRT/TV common between gen3+ */ 3749 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 3750 #define TV_HOTPLUG_INT_STATUS (1 << 10) 3751 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 3752 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 3753 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 3754 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 3755 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 3756 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 3757 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 3758 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 3759 3760 /* SDVO is different across gen3/4 */ 3761 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 3762 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 3763 /* 3764 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 3765 * since reality corrobates that they're the same as on gen3. But keep these 3766 * bits here (and the comment!) to help any other lost wanderers back onto the 3767 * right tracks. 3768 */ 3769 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 3770 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 3771 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 3772 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 3773 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 3774 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 3775 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 3776 PORTB_HOTPLUG_INT_STATUS | \ 3777 PORTC_HOTPLUG_INT_STATUS | \ 3778 PORTD_HOTPLUG_INT_STATUS) 3779 3780 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 3781 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 3782 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 3783 PORTB_HOTPLUG_INT_STATUS | \ 3784 PORTC_HOTPLUG_INT_STATUS | \ 3785 PORTD_HOTPLUG_INT_STATUS) 3786 3787 /* SDVO and HDMI port control. 3788 * The same register may be used for SDVO or HDMI */ 3789 #define _GEN3_SDVOB 0x61140 3790 #define _GEN3_SDVOC 0x61160 3791 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) 3792 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) 3793 #define GEN4_HDMIB GEN3_SDVOB 3794 #define GEN4_HDMIC GEN3_SDVOC 3795 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) 3796 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) 3797 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) 3798 #define PCH_SDVOB _MMIO(0xe1140) 3799 #define PCH_HDMIB PCH_SDVOB 3800 #define PCH_HDMIC _MMIO(0xe1150) 3801 #define PCH_HDMID _MMIO(0xe1160) 3802 3803 #define PORT_DFT_I9XX _MMIO(0x61150) 3804 #define DC_BALANCE_RESET (1 << 25) 3805 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154) 3806 #define DC_BALANCE_RESET_VLV (1 << 31) 3807 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 3808 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ 3809 #define PIPE_B_SCRAMBLE_RESET (1 << 1) 3810 #define PIPE_A_SCRAMBLE_RESET (1 << 0) 3811 3812 /* Gen 3 SDVO bits: */ 3813 #define SDVO_ENABLE (1 << 31) 3814 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 3815 #define SDVO_PIPE_SEL_MASK (1 << 30) 3816 #define SDVO_PIPE_B_SELECT (1 << 30) 3817 #define SDVO_STALL_SELECT (1 << 29) 3818 #define SDVO_INTERRUPT_ENABLE (1 << 26) 3819 /* 3820 * 915G/GM SDVO pixel multiplier. 3821 * Programmed value is multiplier - 1, up to 5x. 3822 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 3823 */ 3824 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 3825 #define SDVO_PORT_MULTIPLY_SHIFT 23 3826 #define SDVO_PHASE_SELECT_MASK (15 << 19) 3827 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 3828 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 3829 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 3830 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 3831 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 3832 #define SDVO_DETECTED (1 << 2) 3833 /* Bits to be preserved when writing */ 3834 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 3835 SDVO_INTERRUPT_ENABLE) 3836 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 3837 3838 /* Gen 4 SDVO/HDMI bits: */ 3839 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 3840 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 3841 #define SDVO_ENCODING_SDVO (0 << 10) 3842 #define SDVO_ENCODING_HDMI (2 << 10) 3843 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 3844 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 3845 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 3846 #define SDVO_AUDIO_ENABLE (1 << 6) 3847 /* VSYNC/HSYNC bits new with 965, default is to be set */ 3848 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 3849 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 3850 3851 /* Gen 5 (IBX) SDVO/HDMI bits: */ 3852 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 3853 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 3854 3855 /* Gen 6 (CPT) SDVO/HDMI bits: */ 3856 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 3857 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 3858 3859 /* CHV SDVO/HDMI bits: */ 3860 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 3861 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 3862 3863 3864 /* DVO port control */ 3865 #define _DVOA 0x61120 3866 #define DVOA _MMIO(_DVOA) 3867 #define _DVOB 0x61140 3868 #define DVOB _MMIO(_DVOB) 3869 #define _DVOC 0x61160 3870 #define DVOC _MMIO(_DVOC) 3871 #define DVO_ENABLE (1 << 31) 3872 #define DVO_PIPE_B_SELECT (1 << 30) 3873 #define DVO_PIPE_STALL_UNUSED (0 << 28) 3874 #define DVO_PIPE_STALL (1 << 28) 3875 #define DVO_PIPE_STALL_TV (2 << 28) 3876 #define DVO_PIPE_STALL_MASK (3 << 28) 3877 #define DVO_USE_VGA_SYNC (1 << 15) 3878 #define DVO_DATA_ORDER_I740 (0 << 14) 3879 #define DVO_DATA_ORDER_FP (1 << 14) 3880 #define DVO_VSYNC_DISABLE (1 << 11) 3881 #define DVO_HSYNC_DISABLE (1 << 10) 3882 #define DVO_VSYNC_TRISTATE (1 << 9) 3883 #define DVO_HSYNC_TRISTATE (1 << 8) 3884 #define DVO_BORDER_ENABLE (1 << 7) 3885 #define DVO_DATA_ORDER_GBRG (1 << 6) 3886 #define DVO_DATA_ORDER_RGGB (0 << 6) 3887 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 3888 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 3889 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 3890 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 3891 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 3892 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 3893 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 3894 #define DVO_PRESERVE_MASK (0x7<<24) 3895 #define DVOA_SRCDIM _MMIO(0x61124) 3896 #define DVOB_SRCDIM _MMIO(0x61144) 3897 #define DVOC_SRCDIM _MMIO(0x61164) 3898 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 3899 #define DVO_SRCDIM_VERTICAL_SHIFT 0 3900 3901 /* LVDS port control */ 3902 #define LVDS _MMIO(0x61180) 3903 /* 3904 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 3905 * the DPLL semantics change when the LVDS is assigned to that pipe. 3906 */ 3907 #define LVDS_PORT_EN (1 << 31) 3908 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 3909 #define LVDS_PIPEB_SELECT (1 << 30) 3910 #define LVDS_PIPE_MASK (1 << 30) 3911 #define LVDS_PIPE(pipe) ((pipe) << 30) 3912 /* LVDS dithering flag on 965/g4x platform */ 3913 #define LVDS_ENABLE_DITHER (1 << 25) 3914 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 3915 #define LVDS_VSYNC_POLARITY (1 << 21) 3916 #define LVDS_HSYNC_POLARITY (1 << 20) 3917 3918 /* Enable border for unscaled (or aspect-scaled) display */ 3919 #define LVDS_BORDER_ENABLE (1 << 15) 3920 /* 3921 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 3922 * pixel. 3923 */ 3924 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 3925 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 3926 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 3927 /* 3928 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 3929 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 3930 * on. 3931 */ 3932 #define LVDS_A3_POWER_MASK (3 << 6) 3933 #define LVDS_A3_POWER_DOWN (0 << 6) 3934 #define LVDS_A3_POWER_UP (3 << 6) 3935 /* 3936 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 3937 * is set. 3938 */ 3939 #define LVDS_CLKB_POWER_MASK (3 << 4) 3940 #define LVDS_CLKB_POWER_DOWN (0 << 4) 3941 #define LVDS_CLKB_POWER_UP (3 << 4) 3942 /* 3943 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 3944 * setting for whether we are in dual-channel mode. The B3 pair will 3945 * additionally only be powered up when LVDS_A3_POWER_UP is set. 3946 */ 3947 #define LVDS_B0B3_POWER_MASK (3 << 2) 3948 #define LVDS_B0B3_POWER_DOWN (0 << 2) 3949 #define LVDS_B0B3_POWER_UP (3 << 2) 3950 3951 /* Video Data Island Packet control */ 3952 #define VIDEO_DIP_DATA _MMIO(0x61178) 3953 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 3954 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 3955 * of the infoframe structure specified by CEA-861. */ 3956 #define VIDEO_DIP_DATA_SIZE 32 3957 #define VIDEO_DIP_VSC_DATA_SIZE 36 3958 #define VIDEO_DIP_CTL _MMIO(0x61170) 3959 /* Pre HSW: */ 3960 #define VIDEO_DIP_ENABLE (1 << 31) 3961 #define VIDEO_DIP_PORT(port) ((port) << 29) 3962 #define VIDEO_DIP_PORT_MASK (3 << 29) 3963 #define VIDEO_DIP_ENABLE_GCP (1 << 25) 3964 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 3965 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 3966 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 3967 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 3968 #define VIDEO_DIP_SELECT_AVI (0 << 19) 3969 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 3970 #define VIDEO_DIP_SELECT_SPD (3 << 19) 3971 #define VIDEO_DIP_SELECT_MASK (3 << 19) 3972 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 3973 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 3974 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 3975 #define VIDEO_DIP_FREQ_MASK (3 << 16) 3976 /* HSW and later: */ 3977 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 3978 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 3979 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 3980 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 3981 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 3982 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 3983 3984 /* Panel power sequencing */ 3985 #define PPS_BASE 0x61200 3986 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 3987 #define PCH_PPS_BASE 0xC7200 3988 3989 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ 3990 PPS_BASE + (reg) + \ 3991 (pps_idx) * 0x100) 3992 3993 #define _PP_STATUS 0x61200 3994 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 3995 #define PP_ON (1 << 31) 3996 /* 3997 * Indicates that all dependencies of the panel are on: 3998 * 3999 * - PLL enabled 4000 * - pipe enabled 4001 * - LVDS/DVOB/DVOC on 4002 */ 4003 #define PP_READY (1 << 30) 4004 #define PP_SEQUENCE_NONE (0 << 28) 4005 #define PP_SEQUENCE_POWER_UP (1 << 28) 4006 #define PP_SEQUENCE_POWER_DOWN (2 << 28) 4007 #define PP_SEQUENCE_MASK (3 << 28) 4008 #define PP_SEQUENCE_SHIFT 28 4009 #define PP_CYCLE_DELAY_ACTIVE (1 << 27) 4010 #define PP_SEQUENCE_STATE_MASK 0x0000000f 4011 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 4012 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 4013 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 4014 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 4015 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 4016 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 4017 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 4018 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 4019 #define PP_SEQUENCE_STATE_RESET (0xf << 0) 4020 4021 #define _PP_CONTROL 0x61204 4022 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 4023 #define PANEL_UNLOCK_REGS (0xabcd << 16) 4024 #define PANEL_UNLOCK_MASK (0xffff << 16) 4025 #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0 4026 #define BXT_POWER_CYCLE_DELAY_SHIFT 4 4027 #define EDP_FORCE_VDD (1 << 3) 4028 #define EDP_BLC_ENABLE (1 << 2) 4029 #define PANEL_POWER_RESET (1 << 1) 4030 #define PANEL_POWER_OFF (0 << 0) 4031 #define PANEL_POWER_ON (1 << 0) 4032 4033 #define _PP_ON_DELAYS 0x61208 4034 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 4035 #define PANEL_PORT_SELECT_SHIFT 30 4036 #define PANEL_PORT_SELECT_MASK (3 << 30) 4037 #define PANEL_PORT_SELECT_LVDS (0 << 30) 4038 #define PANEL_PORT_SELECT_DPA (1 << 30) 4039 #define PANEL_PORT_SELECT_DPC (2 << 30) 4040 #define PANEL_PORT_SELECT_DPD (3 << 30) 4041 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 4042 #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000 4043 #define PANEL_POWER_UP_DELAY_SHIFT 16 4044 #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff 4045 #define PANEL_LIGHT_ON_DELAY_SHIFT 0 4046 4047 #define _PP_OFF_DELAYS 0x6120C 4048 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 4049 #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000 4050 #define PANEL_POWER_DOWN_DELAY_SHIFT 16 4051 #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff 4052 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 4053 4054 #define _PP_DIVISOR 0x61210 4055 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 4056 #define PP_REFERENCE_DIVIDER_MASK 0xffffff00 4057 #define PP_REFERENCE_DIVIDER_SHIFT 8 4058 #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f 4059 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 4060 4061 /* Panel fitting */ 4062 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230) 4063 #define PFIT_ENABLE (1 << 31) 4064 #define PFIT_PIPE_MASK (3 << 29) 4065 #define PFIT_PIPE_SHIFT 29 4066 #define VERT_INTERP_DISABLE (0 << 10) 4067 #define VERT_INTERP_BILINEAR (1 << 10) 4068 #define VERT_INTERP_MASK (3 << 10) 4069 #define VERT_AUTO_SCALE (1 << 9) 4070 #define HORIZ_INTERP_DISABLE (0 << 6) 4071 #define HORIZ_INTERP_BILINEAR (1 << 6) 4072 #define HORIZ_INTERP_MASK (3 << 6) 4073 #define HORIZ_AUTO_SCALE (1 << 5) 4074 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 4075 #define PFIT_FILTER_FUZZY (0 << 24) 4076 #define PFIT_SCALING_AUTO (0 << 26) 4077 #define PFIT_SCALING_PROGRAMMED (1 << 26) 4078 #define PFIT_SCALING_PILLAR (2 << 26) 4079 #define PFIT_SCALING_LETTER (3 << 26) 4080 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234) 4081 /* Pre-965 */ 4082 #define PFIT_VERT_SCALE_SHIFT 20 4083 #define PFIT_VERT_SCALE_MASK 0xfff00000 4084 #define PFIT_HORIZ_SCALE_SHIFT 4 4085 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 4086 /* 965+ */ 4087 #define PFIT_VERT_SCALE_SHIFT_965 16 4088 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 4089 #define PFIT_HORIZ_SCALE_SHIFT_965 0 4090 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 4091 4092 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238) 4093 4094 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 4095 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 4096 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 4097 _VLV_BLC_PWM_CTL2_B) 4098 4099 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 4100 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 4101 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 4102 _VLV_BLC_PWM_CTL_B) 4103 4104 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 4105 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 4106 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 4107 _VLV_BLC_HIST_CTL_B) 4108 4109 /* Backlight control */ 4110 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 4111 #define BLM_PWM_ENABLE (1 << 31) 4112 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 4113 #define BLM_PIPE_SELECT (1 << 29) 4114 #define BLM_PIPE_SELECT_IVB (3 << 29) 4115 #define BLM_PIPE_A (0 << 29) 4116 #define BLM_PIPE_B (1 << 29) 4117 #define BLM_PIPE_C (2 << 29) /* ivb + */ 4118 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 4119 #define BLM_TRANSCODER_B BLM_PIPE_B 4120 #define BLM_TRANSCODER_C BLM_PIPE_C 4121 #define BLM_TRANSCODER_EDP (3 << 29) 4122 #define BLM_PIPE(pipe) ((pipe) << 29) 4123 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 4124 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 4125 #define BLM_PHASE_IN_ENABLE (1 << 25) 4126 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 4127 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 4128 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 4129 #define BLM_PHASE_IN_COUNT_SHIFT (8) 4130 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 4131 #define BLM_PHASE_IN_INCR_SHIFT (0) 4132 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 4133 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254) 4134 /* 4135 * This is the most significant 15 bits of the number of backlight cycles in a 4136 * complete cycle of the modulated backlight control. 4137 * 4138 * The actual value is this field multiplied by two. 4139 */ 4140 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 4141 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 4142 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 4143 /* 4144 * This is the number of cycles out of the backlight modulation cycle for which 4145 * the backlight is on. 4146 * 4147 * This field must be no greater than the number of cycles in the complete 4148 * backlight modulation cycle. 4149 */ 4150 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 4151 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 4152 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 4153 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 4154 4155 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260) 4156 #define BLM_HISTOGRAM_ENABLE (1 << 31) 4157 4158 /* New registers for PCH-split platforms. Safe where new bits show up, the 4159 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 4160 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) 4161 #define BLC_PWM_CPU_CTL _MMIO(0x48254) 4162 4163 #define HSW_BLC_PWM2_CTL _MMIO(0x48350) 4164 4165 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 4166 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 4167 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) 4168 #define BLM_PCH_PWM_ENABLE (1 << 31) 4169 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 4170 #define BLM_PCH_POLARITY (1 << 29) 4171 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) 4172 4173 #define UTIL_PIN_CTL _MMIO(0x48400) 4174 #define UTIL_PIN_ENABLE (1 << 31) 4175 4176 #define UTIL_PIN_PIPE(x) ((x) << 29) 4177 #define UTIL_PIN_PIPE_MASK (3 << 29) 4178 #define UTIL_PIN_MODE_PWM (1 << 24) 4179 #define UTIL_PIN_MODE_MASK (0xf << 24) 4180 #define UTIL_PIN_POLARITY (1 << 22) 4181 4182 /* BXT backlight register definition. */ 4183 #define _BXT_BLC_PWM_CTL1 0xC8250 4184 #define BXT_BLC_PWM_ENABLE (1 << 31) 4185 #define BXT_BLC_PWM_POLARITY (1 << 29) 4186 #define _BXT_BLC_PWM_FREQ1 0xC8254 4187 #define _BXT_BLC_PWM_DUTY1 0xC8258 4188 4189 #define _BXT_BLC_PWM_CTL2 0xC8350 4190 #define _BXT_BLC_PWM_FREQ2 0xC8354 4191 #define _BXT_BLC_PWM_DUTY2 0xC8358 4192 4193 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ 4194 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) 4195 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ 4196 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) 4197 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ 4198 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) 4199 4200 #define PCH_GTC_CTL _MMIO(0xe7000) 4201 #define PCH_GTC_ENABLE (1 << 31) 4202 4203 /* TV port control */ 4204 #define TV_CTL _MMIO(0x68000) 4205 /* Enables the TV encoder */ 4206 # define TV_ENC_ENABLE (1 << 31) 4207 /* Sources the TV encoder input from pipe B instead of A. */ 4208 # define TV_ENC_PIPEB_SELECT (1 << 30) 4209 /* Outputs composite video (DAC A only) */ 4210 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 4211 /* Outputs SVideo video (DAC B/C) */ 4212 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 4213 /* Outputs Component video (DAC A/B/C) */ 4214 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 4215 /* Outputs Composite and SVideo (DAC A/B/C) */ 4216 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 4217 # define TV_TRILEVEL_SYNC (1 << 21) 4218 /* Enables slow sync generation (945GM only) */ 4219 # define TV_SLOW_SYNC (1 << 20) 4220 /* Selects 4x oversampling for 480i and 576p */ 4221 # define TV_OVERSAMPLE_4X (0 << 18) 4222 /* Selects 2x oversampling for 720p and 1080i */ 4223 # define TV_OVERSAMPLE_2X (1 << 18) 4224 /* Selects no oversampling for 1080p */ 4225 # define TV_OVERSAMPLE_NONE (2 << 18) 4226 /* Selects 8x oversampling */ 4227 # define TV_OVERSAMPLE_8X (3 << 18) 4228 /* Selects progressive mode rather than interlaced */ 4229 # define TV_PROGRESSIVE (1 << 17) 4230 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 4231 # define TV_PAL_BURST (1 << 16) 4232 /* Field for setting delay of Y compared to C */ 4233 # define TV_YC_SKEW_MASK (7 << 12) 4234 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 4235 # define TV_ENC_SDP_FIX (1 << 11) 4236 /* 4237 * Enables a fix for the 915GM only. 4238 * 4239 * Not sure what it does. 4240 */ 4241 # define TV_ENC_C0_FIX (1 << 10) 4242 /* Bits that must be preserved by software */ 4243 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 4244 # define TV_FUSE_STATE_MASK (3 << 4) 4245 /* Read-only state that reports all features enabled */ 4246 # define TV_FUSE_STATE_ENABLED (0 << 4) 4247 /* Read-only state that reports that Macrovision is disabled in hardware*/ 4248 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 4249 /* Read-only state that reports that TV-out is disabled in hardware. */ 4250 # define TV_FUSE_STATE_DISABLED (2 << 4) 4251 /* Normal operation */ 4252 # define TV_TEST_MODE_NORMAL (0 << 0) 4253 /* Encoder test pattern 1 - combo pattern */ 4254 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 4255 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 4256 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 4257 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 4258 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 4259 /* Encoder test pattern 4 - random noise */ 4260 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 4261 /* Encoder test pattern 5 - linear color ramps */ 4262 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 4263 /* 4264 * This test mode forces the DACs to 50% of full output. 4265 * 4266 * This is used for load detection in combination with TVDAC_SENSE_MASK 4267 */ 4268 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 4269 # define TV_TEST_MODE_MASK (7 << 0) 4270 4271 #define TV_DAC _MMIO(0x68004) 4272 # define TV_DAC_SAVE 0x00ffff00 4273 /* 4274 * Reports that DAC state change logic has reported change (RO). 4275 * 4276 * This gets cleared when TV_DAC_STATE_EN is cleared 4277 */ 4278 # define TVDAC_STATE_CHG (1 << 31) 4279 # define TVDAC_SENSE_MASK (7 << 28) 4280 /* Reports that DAC A voltage is above the detect threshold */ 4281 # define TVDAC_A_SENSE (1 << 30) 4282 /* Reports that DAC B voltage is above the detect threshold */ 4283 # define TVDAC_B_SENSE (1 << 29) 4284 /* Reports that DAC C voltage is above the detect threshold */ 4285 # define TVDAC_C_SENSE (1 << 28) 4286 /* 4287 * Enables DAC state detection logic, for load-based TV detection. 4288 * 4289 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 4290 * to off, for load detection to work. 4291 */ 4292 # define TVDAC_STATE_CHG_EN (1 << 27) 4293 /* Sets the DAC A sense value to high */ 4294 # define TVDAC_A_SENSE_CTL (1 << 26) 4295 /* Sets the DAC B sense value to high */ 4296 # define TVDAC_B_SENSE_CTL (1 << 25) 4297 /* Sets the DAC C sense value to high */ 4298 # define TVDAC_C_SENSE_CTL (1 << 24) 4299 /* Overrides the ENC_ENABLE and DAC voltage levels */ 4300 # define DAC_CTL_OVERRIDE (1 << 7) 4301 /* Sets the slew rate. Must be preserved in software */ 4302 # define ENC_TVDAC_SLEW_FAST (1 << 6) 4303 # define DAC_A_1_3_V (0 << 4) 4304 # define DAC_A_1_1_V (1 << 4) 4305 # define DAC_A_0_7_V (2 << 4) 4306 # define DAC_A_MASK (3 << 4) 4307 # define DAC_B_1_3_V (0 << 2) 4308 # define DAC_B_1_1_V (1 << 2) 4309 # define DAC_B_0_7_V (2 << 2) 4310 # define DAC_B_MASK (3 << 2) 4311 # define DAC_C_1_3_V (0 << 0) 4312 # define DAC_C_1_1_V (1 << 0) 4313 # define DAC_C_0_7_V (2 << 0) 4314 # define DAC_C_MASK (3 << 0) 4315 4316 /* 4317 * CSC coefficients are stored in a floating point format with 9 bits of 4318 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 4319 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 4320 * -1 (0x3) being the only legal negative value. 4321 */ 4322 #define TV_CSC_Y _MMIO(0x68010) 4323 # define TV_RY_MASK 0x07ff0000 4324 # define TV_RY_SHIFT 16 4325 # define TV_GY_MASK 0x00000fff 4326 # define TV_GY_SHIFT 0 4327 4328 #define TV_CSC_Y2 _MMIO(0x68014) 4329 # define TV_BY_MASK 0x07ff0000 4330 # define TV_BY_SHIFT 16 4331 /* 4332 * Y attenuation for component video. 4333 * 4334 * Stored in 1.9 fixed point. 4335 */ 4336 # define TV_AY_MASK 0x000003ff 4337 # define TV_AY_SHIFT 0 4338 4339 #define TV_CSC_U _MMIO(0x68018) 4340 # define TV_RU_MASK 0x07ff0000 4341 # define TV_RU_SHIFT 16 4342 # define TV_GU_MASK 0x000007ff 4343 # define TV_GU_SHIFT 0 4344 4345 #define TV_CSC_U2 _MMIO(0x6801c) 4346 # define TV_BU_MASK 0x07ff0000 4347 # define TV_BU_SHIFT 16 4348 /* 4349 * U attenuation for component video. 4350 * 4351 * Stored in 1.9 fixed point. 4352 */ 4353 # define TV_AU_MASK 0x000003ff 4354 # define TV_AU_SHIFT 0 4355 4356 #define TV_CSC_V _MMIO(0x68020) 4357 # define TV_RV_MASK 0x0fff0000 4358 # define TV_RV_SHIFT 16 4359 # define TV_GV_MASK 0x000007ff 4360 # define TV_GV_SHIFT 0 4361 4362 #define TV_CSC_V2 _MMIO(0x68024) 4363 # define TV_BV_MASK 0x07ff0000 4364 # define TV_BV_SHIFT 16 4365 /* 4366 * V attenuation for component video. 4367 * 4368 * Stored in 1.9 fixed point. 4369 */ 4370 # define TV_AV_MASK 0x000007ff 4371 # define TV_AV_SHIFT 0 4372 4373 #define TV_CLR_KNOBS _MMIO(0x68028) 4374 /* 2s-complement brightness adjustment */ 4375 # define TV_BRIGHTNESS_MASK 0xff000000 4376 # define TV_BRIGHTNESS_SHIFT 24 4377 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 4378 # define TV_CONTRAST_MASK 0x00ff0000 4379 # define TV_CONTRAST_SHIFT 16 4380 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 4381 # define TV_SATURATION_MASK 0x0000ff00 4382 # define TV_SATURATION_SHIFT 8 4383 /* Hue adjustment, as an integer phase angle in degrees */ 4384 # define TV_HUE_MASK 0x000000ff 4385 # define TV_HUE_SHIFT 0 4386 4387 #define TV_CLR_LEVEL _MMIO(0x6802c) 4388 /* Controls the DAC level for black */ 4389 # define TV_BLACK_LEVEL_MASK 0x01ff0000 4390 # define TV_BLACK_LEVEL_SHIFT 16 4391 /* Controls the DAC level for blanking */ 4392 # define TV_BLANK_LEVEL_MASK 0x000001ff 4393 # define TV_BLANK_LEVEL_SHIFT 0 4394 4395 #define TV_H_CTL_1 _MMIO(0x68030) 4396 /* Number of pixels in the hsync. */ 4397 # define TV_HSYNC_END_MASK 0x1fff0000 4398 # define TV_HSYNC_END_SHIFT 16 4399 /* Total number of pixels minus one in the line (display and blanking). */ 4400 # define TV_HTOTAL_MASK 0x00001fff 4401 # define TV_HTOTAL_SHIFT 0 4402 4403 #define TV_H_CTL_2 _MMIO(0x68034) 4404 /* Enables the colorburst (needed for non-component color) */ 4405 # define TV_BURST_ENA (1 << 31) 4406 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 4407 # define TV_HBURST_START_SHIFT 16 4408 # define TV_HBURST_START_MASK 0x1fff0000 4409 /* Length of the colorburst */ 4410 # define TV_HBURST_LEN_SHIFT 0 4411 # define TV_HBURST_LEN_MASK 0x0001fff 4412 4413 #define TV_H_CTL_3 _MMIO(0x68038) 4414 /* End of hblank, measured in pixels minus one from start of hsync */ 4415 # define TV_HBLANK_END_SHIFT 16 4416 # define TV_HBLANK_END_MASK 0x1fff0000 4417 /* Start of hblank, measured in pixels minus one from start of hsync */ 4418 # define TV_HBLANK_START_SHIFT 0 4419 # define TV_HBLANK_START_MASK 0x0001fff 4420 4421 #define TV_V_CTL_1 _MMIO(0x6803c) 4422 /* XXX */ 4423 # define TV_NBR_END_SHIFT 16 4424 # define TV_NBR_END_MASK 0x07ff0000 4425 /* XXX */ 4426 # define TV_VI_END_F1_SHIFT 8 4427 # define TV_VI_END_F1_MASK 0x00003f00 4428 /* XXX */ 4429 # define TV_VI_END_F2_SHIFT 0 4430 # define TV_VI_END_F2_MASK 0x0000003f 4431 4432 #define TV_V_CTL_2 _MMIO(0x68040) 4433 /* Length of vsync, in half lines */ 4434 # define TV_VSYNC_LEN_MASK 0x07ff0000 4435 # define TV_VSYNC_LEN_SHIFT 16 4436 /* Offset of the start of vsync in field 1, measured in one less than the 4437 * number of half lines. 4438 */ 4439 # define TV_VSYNC_START_F1_MASK 0x00007f00 4440 # define TV_VSYNC_START_F1_SHIFT 8 4441 /* 4442 * Offset of the start of vsync in field 2, measured in one less than the 4443 * number of half lines. 4444 */ 4445 # define TV_VSYNC_START_F2_MASK 0x0000007f 4446 # define TV_VSYNC_START_F2_SHIFT 0 4447 4448 #define TV_V_CTL_3 _MMIO(0x68044) 4449 /* Enables generation of the equalization signal */ 4450 # define TV_EQUAL_ENA (1 << 31) 4451 /* Length of vsync, in half lines */ 4452 # define TV_VEQ_LEN_MASK 0x007f0000 4453 # define TV_VEQ_LEN_SHIFT 16 4454 /* Offset of the start of equalization in field 1, measured in one less than 4455 * the number of half lines. 4456 */ 4457 # define TV_VEQ_START_F1_MASK 0x0007f00 4458 # define TV_VEQ_START_F1_SHIFT 8 4459 /* 4460 * Offset of the start of equalization in field 2, measured in one less than 4461 * the number of half lines. 4462 */ 4463 # define TV_VEQ_START_F2_MASK 0x000007f 4464 # define TV_VEQ_START_F2_SHIFT 0 4465 4466 #define TV_V_CTL_4 _MMIO(0x68048) 4467 /* 4468 * Offset to start of vertical colorburst, measured in one less than the 4469 * number of lines from vertical start. 4470 */ 4471 # define TV_VBURST_START_F1_MASK 0x003f0000 4472 # define TV_VBURST_START_F1_SHIFT 16 4473 /* 4474 * Offset to the end of vertical colorburst, measured in one less than the 4475 * number of lines from the start of NBR. 4476 */ 4477 # define TV_VBURST_END_F1_MASK 0x000000ff 4478 # define TV_VBURST_END_F1_SHIFT 0 4479 4480 #define TV_V_CTL_5 _MMIO(0x6804c) 4481 /* 4482 * Offset to start of vertical colorburst, measured in one less than the 4483 * number of lines from vertical start. 4484 */ 4485 # define TV_VBURST_START_F2_MASK 0x003f0000 4486 # define TV_VBURST_START_F2_SHIFT 16 4487 /* 4488 * Offset to the end of vertical colorburst, measured in one less than the 4489 * number of lines from the start of NBR. 4490 */ 4491 # define TV_VBURST_END_F2_MASK 0x000000ff 4492 # define TV_VBURST_END_F2_SHIFT 0 4493 4494 #define TV_V_CTL_6 _MMIO(0x68050) 4495 /* 4496 * Offset to start of vertical colorburst, measured in one less than the 4497 * number of lines from vertical start. 4498 */ 4499 # define TV_VBURST_START_F3_MASK 0x003f0000 4500 # define TV_VBURST_START_F3_SHIFT 16 4501 /* 4502 * Offset to the end of vertical colorburst, measured in one less than the 4503 * number of lines from the start of NBR. 4504 */ 4505 # define TV_VBURST_END_F3_MASK 0x000000ff 4506 # define TV_VBURST_END_F3_SHIFT 0 4507 4508 #define TV_V_CTL_7 _MMIO(0x68054) 4509 /* 4510 * Offset to start of vertical colorburst, measured in one less than the 4511 * number of lines from vertical start. 4512 */ 4513 # define TV_VBURST_START_F4_MASK 0x003f0000 4514 # define TV_VBURST_START_F4_SHIFT 16 4515 /* 4516 * Offset to the end of vertical colorburst, measured in one less than the 4517 * number of lines from the start of NBR. 4518 */ 4519 # define TV_VBURST_END_F4_MASK 0x000000ff 4520 # define TV_VBURST_END_F4_SHIFT 0 4521 4522 #define TV_SC_CTL_1 _MMIO(0x68060) 4523 /* Turns on the first subcarrier phase generation DDA */ 4524 # define TV_SC_DDA1_EN (1 << 31) 4525 /* Turns on the first subcarrier phase generation DDA */ 4526 # define TV_SC_DDA2_EN (1 << 30) 4527 /* Turns on the first subcarrier phase generation DDA */ 4528 # define TV_SC_DDA3_EN (1 << 29) 4529 /* Sets the subcarrier DDA to reset frequency every other field */ 4530 # define TV_SC_RESET_EVERY_2 (0 << 24) 4531 /* Sets the subcarrier DDA to reset frequency every fourth field */ 4532 # define TV_SC_RESET_EVERY_4 (1 << 24) 4533 /* Sets the subcarrier DDA to reset frequency every eighth field */ 4534 # define TV_SC_RESET_EVERY_8 (2 << 24) 4535 /* Sets the subcarrier DDA to never reset the frequency */ 4536 # define TV_SC_RESET_NEVER (3 << 24) 4537 /* Sets the peak amplitude of the colorburst.*/ 4538 # define TV_BURST_LEVEL_MASK 0x00ff0000 4539 # define TV_BURST_LEVEL_SHIFT 16 4540 /* Sets the increment of the first subcarrier phase generation DDA */ 4541 # define TV_SCDDA1_INC_MASK 0x00000fff 4542 # define TV_SCDDA1_INC_SHIFT 0 4543 4544 #define TV_SC_CTL_2 _MMIO(0x68064) 4545 /* Sets the rollover for the second subcarrier phase generation DDA */ 4546 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 4547 # define TV_SCDDA2_SIZE_SHIFT 16 4548 /* Sets the increent of the second subcarrier phase generation DDA */ 4549 # define TV_SCDDA2_INC_MASK 0x00007fff 4550 # define TV_SCDDA2_INC_SHIFT 0 4551 4552 #define TV_SC_CTL_3 _MMIO(0x68068) 4553 /* Sets the rollover for the third subcarrier phase generation DDA */ 4554 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 4555 # define TV_SCDDA3_SIZE_SHIFT 16 4556 /* Sets the increent of the third subcarrier phase generation DDA */ 4557 # define TV_SCDDA3_INC_MASK 0x00007fff 4558 # define TV_SCDDA3_INC_SHIFT 0 4559 4560 #define TV_WIN_POS _MMIO(0x68070) 4561 /* X coordinate of the display from the start of horizontal active */ 4562 # define TV_XPOS_MASK 0x1fff0000 4563 # define TV_XPOS_SHIFT 16 4564 /* Y coordinate of the display from the start of vertical active (NBR) */ 4565 # define TV_YPOS_MASK 0x00000fff 4566 # define TV_YPOS_SHIFT 0 4567 4568 #define TV_WIN_SIZE _MMIO(0x68074) 4569 /* Horizontal size of the display window, measured in pixels*/ 4570 # define TV_XSIZE_MASK 0x1fff0000 4571 # define TV_XSIZE_SHIFT 16 4572 /* 4573 * Vertical size of the display window, measured in pixels. 4574 * 4575 * Must be even for interlaced modes. 4576 */ 4577 # define TV_YSIZE_MASK 0x00000fff 4578 # define TV_YSIZE_SHIFT 0 4579 4580 #define TV_FILTER_CTL_1 _MMIO(0x68080) 4581 /* 4582 * Enables automatic scaling calculation. 4583 * 4584 * If set, the rest of the registers are ignored, and the calculated values can 4585 * be read back from the register. 4586 */ 4587 # define TV_AUTO_SCALE (1 << 31) 4588 /* 4589 * Disables the vertical filter. 4590 * 4591 * This is required on modes more than 1024 pixels wide */ 4592 # define TV_V_FILTER_BYPASS (1 << 29) 4593 /* Enables adaptive vertical filtering */ 4594 # define TV_VADAPT (1 << 28) 4595 # define TV_VADAPT_MODE_MASK (3 << 26) 4596 /* Selects the least adaptive vertical filtering mode */ 4597 # define TV_VADAPT_MODE_LEAST (0 << 26) 4598 /* Selects the moderately adaptive vertical filtering mode */ 4599 # define TV_VADAPT_MODE_MODERATE (1 << 26) 4600 /* Selects the most adaptive vertical filtering mode */ 4601 # define TV_VADAPT_MODE_MOST (3 << 26) 4602 /* 4603 * Sets the horizontal scaling factor. 4604 * 4605 * This should be the fractional part of the horizontal scaling factor divided 4606 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 4607 * 4608 * (src width - 1) / ((oversample * dest width) - 1) 4609 */ 4610 # define TV_HSCALE_FRAC_MASK 0x00003fff 4611 # define TV_HSCALE_FRAC_SHIFT 0 4612 4613 #define TV_FILTER_CTL_2 _MMIO(0x68084) 4614 /* 4615 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 4616 * 4617 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 4618 */ 4619 # define TV_VSCALE_INT_MASK 0x00038000 4620 # define TV_VSCALE_INT_SHIFT 15 4621 /* 4622 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 4623 * 4624 * \sa TV_VSCALE_INT_MASK 4625 */ 4626 # define TV_VSCALE_FRAC_MASK 0x00007fff 4627 # define TV_VSCALE_FRAC_SHIFT 0 4628 4629 #define TV_FILTER_CTL_3 _MMIO(0x68088) 4630 /* 4631 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 4632 * 4633 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 4634 * 4635 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 4636 */ 4637 # define TV_VSCALE_IP_INT_MASK 0x00038000 4638 # define TV_VSCALE_IP_INT_SHIFT 15 4639 /* 4640 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 4641 * 4642 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 4643 * 4644 * \sa TV_VSCALE_IP_INT_MASK 4645 */ 4646 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 4647 # define TV_VSCALE_IP_FRAC_SHIFT 0 4648 4649 #define TV_CC_CONTROL _MMIO(0x68090) 4650 # define TV_CC_ENABLE (1 << 31) 4651 /* 4652 * Specifies which field to send the CC data in. 4653 * 4654 * CC data is usually sent in field 0. 4655 */ 4656 # define TV_CC_FID_MASK (1 << 27) 4657 # define TV_CC_FID_SHIFT 27 4658 /* Sets the horizontal position of the CC data. Usually 135. */ 4659 # define TV_CC_HOFF_MASK 0x03ff0000 4660 # define TV_CC_HOFF_SHIFT 16 4661 /* Sets the vertical position of the CC data. Usually 21 */ 4662 # define TV_CC_LINE_MASK 0x0000003f 4663 # define TV_CC_LINE_SHIFT 0 4664 4665 #define TV_CC_DATA _MMIO(0x68094) 4666 # define TV_CC_RDY (1 << 31) 4667 /* Second word of CC data to be transmitted. */ 4668 # define TV_CC_DATA_2_MASK 0x007f0000 4669 # define TV_CC_DATA_2_SHIFT 16 4670 /* First word of CC data to be transmitted. */ 4671 # define TV_CC_DATA_1_MASK 0x0000007f 4672 # define TV_CC_DATA_1_SHIFT 0 4673 4674 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ 4675 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ 4676 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ 4677 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ 4678 4679 /* Display Port */ 4680 #define DP_A _MMIO(0x64000) /* eDP */ 4681 #define DP_B _MMIO(0x64100) 4682 #define DP_C _MMIO(0x64200) 4683 #define DP_D _MMIO(0x64300) 4684 4685 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) 4686 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) 4687 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) 4688 4689 #define DP_PORT_EN (1 << 31) 4690 #define DP_PIPEB_SELECT (1 << 30) 4691 #define DP_PIPE_MASK (1 << 30) 4692 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) 4693 #define DP_PIPE_MASK_CHV (3 << 16) 4694 4695 /* Link training mode - select a suitable mode for each stage */ 4696 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 4697 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 4698 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 4699 #define DP_LINK_TRAIN_OFF (3 << 28) 4700 #define DP_LINK_TRAIN_MASK (3 << 28) 4701 #define DP_LINK_TRAIN_SHIFT 28 4702 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14) 4703 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14)) 4704 4705 /* CPT Link training mode */ 4706 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 4707 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 4708 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 4709 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 4710 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 4711 #define DP_LINK_TRAIN_SHIFT_CPT 8 4712 4713 /* Signal voltages. These are mostly controlled by the other end */ 4714 #define DP_VOLTAGE_0_4 (0 << 25) 4715 #define DP_VOLTAGE_0_6 (1 << 25) 4716 #define DP_VOLTAGE_0_8 (2 << 25) 4717 #define DP_VOLTAGE_1_2 (3 << 25) 4718 #define DP_VOLTAGE_MASK (7 << 25) 4719 #define DP_VOLTAGE_SHIFT 25 4720 4721 /* Signal pre-emphasis levels, like voltages, the other end tells us what 4722 * they want 4723 */ 4724 #define DP_PRE_EMPHASIS_0 (0 << 22) 4725 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 4726 #define DP_PRE_EMPHASIS_6 (2 << 22) 4727 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 4728 #define DP_PRE_EMPHASIS_MASK (7 << 22) 4729 #define DP_PRE_EMPHASIS_SHIFT 22 4730 4731 /* How many wires to use. I guess 3 was too hard */ 4732 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 4733 #define DP_PORT_WIDTH_MASK (7 << 19) 4734 #define DP_PORT_WIDTH_SHIFT 19 4735 4736 /* Mystic DPCD version 1.1 special mode */ 4737 #define DP_ENHANCED_FRAMING (1 << 18) 4738 4739 /* eDP */ 4740 #define DP_PLL_FREQ_270MHZ (0 << 16) 4741 #define DP_PLL_FREQ_162MHZ (1 << 16) 4742 #define DP_PLL_FREQ_MASK (3 << 16) 4743 4744 /* locked once port is enabled */ 4745 #define DP_PORT_REVERSAL (1 << 15) 4746 4747 /* eDP */ 4748 #define DP_PLL_ENABLE (1 << 14) 4749 4750 /* sends the clock on lane 15 of the PEG for debug */ 4751 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 4752 4753 #define DP_SCRAMBLING_DISABLE (1 << 12) 4754 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 4755 4756 /* limit RGB values to avoid confusing TVs */ 4757 #define DP_COLOR_RANGE_16_235 (1 << 8) 4758 4759 /* Turn on the audio link */ 4760 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 4761 4762 /* vs and hs sync polarity */ 4763 #define DP_SYNC_VS_HIGH (1 << 4) 4764 #define DP_SYNC_HS_HIGH (1 << 3) 4765 4766 /* A fantasy */ 4767 #define DP_DETECTED (1 << 2) 4768 4769 /* The aux channel provides a way to talk to the 4770 * signal sink for DDC etc. Max packet size supported 4771 * is 20 bytes in each direction, hence the 5 fixed 4772 * data registers 4773 */ 4774 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010) 4775 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014) 4776 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018) 4777 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c) 4778 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020) 4779 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024) 4780 4781 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110) 4782 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114) 4783 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118) 4784 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c) 4785 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120) 4786 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124) 4787 4788 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210) 4789 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214) 4790 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218) 4791 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c) 4792 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220) 4793 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224) 4794 4795 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310) 4796 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314) 4797 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318) 4798 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c) 4799 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320) 4800 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324) 4801 4802 #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) 4803 #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 4804 4805 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 4806 #define DP_AUX_CH_CTL_DONE (1 << 30) 4807 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 4808 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 4809 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 4810 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 4811 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 4812 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) 4813 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 4814 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 4815 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 4816 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 4817 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 4818 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 4819 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 4820 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 4821 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 4822 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 4823 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 4824 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 4825 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 4826 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 4827 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 4828 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 4829 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) 4830 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 4831 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 4832 4833 /* 4834 * Computing GMCH M and N values for the Display Port link 4835 * 4836 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 4837 * 4838 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 4839 * 4840 * The GMCH value is used internally 4841 * 4842 * bytes_per_pixel is the number of bytes coming out of the plane, 4843 * which is after the LUTs, so we want the bytes for our color format. 4844 * For our current usage, this is always 3, one byte for R, G and B. 4845 */ 4846 #define _PIPEA_DATA_M_G4X 0x70050 4847 #define _PIPEB_DATA_M_G4X 0x71050 4848 4849 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 4850 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ 4851 #define TU_SIZE_SHIFT 25 4852 #define TU_SIZE_MASK (0x3f << 25) 4853 4854 #define DATA_LINK_M_N_MASK (0xffffff) 4855 #define DATA_LINK_N_MAX (0x800000) 4856 4857 #define _PIPEA_DATA_N_G4X 0x70054 4858 #define _PIPEB_DATA_N_G4X 0x71054 4859 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 4860 4861 /* 4862 * Computing Link M and N values for the Display Port link 4863 * 4864 * Link M / N = pixel_clock / ls_clk 4865 * 4866 * (the DP spec calls pixel_clock the 'strm_clk') 4867 * 4868 * The Link value is transmitted in the Main Stream 4869 * Attributes and VB-ID. 4870 */ 4871 4872 #define _PIPEA_LINK_M_G4X 0x70060 4873 #define _PIPEB_LINK_M_G4X 0x71060 4874 #define PIPEA_DP_LINK_M_MASK (0xffffff) 4875 4876 #define _PIPEA_LINK_N_G4X 0x70064 4877 #define _PIPEB_LINK_N_G4X 0x71064 4878 #define PIPEA_DP_LINK_N_MASK (0xffffff) 4879 4880 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 4881 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 4882 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 4883 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 4884 4885 /* Display & cursor control */ 4886 4887 /* Pipe A */ 4888 #define _PIPEADSL 0x70000 4889 #define DSL_LINEMASK_GEN2 0x00000fff 4890 #define DSL_LINEMASK_GEN3 0x00001fff 4891 #define _PIPEACONF 0x70008 4892 #define PIPECONF_ENABLE (1<<31) 4893 #define PIPECONF_DISABLE 0 4894 #define PIPECONF_DOUBLE_WIDE (1<<30) 4895 #define I965_PIPECONF_ACTIVE (1<<30) 4896 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ 4897 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) 4898 #define PIPECONF_SINGLE_WIDE 0 4899 #define PIPECONF_PIPE_UNLOCKED 0 4900 #define PIPECONF_PIPE_LOCKED (1<<25) 4901 #define PIPECONF_PALETTE 0 4902 #define PIPECONF_GAMMA (1<<24) 4903 #define PIPECONF_FORCE_BORDER (1<<25) 4904 #define PIPECONF_INTERLACE_MASK (7 << 21) 4905 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 4906 /* Note that pre-gen3 does not support interlaced display directly. Panel 4907 * fitting must be disabled on pre-ilk for interlaced. */ 4908 #define PIPECONF_PROGRESSIVE (0 << 21) 4909 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 4910 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 4911 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 4912 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 4913 /* Ironlake and later have a complete new set of values for interlaced. PFIT 4914 * means panel fitter required, PF means progressive fetch, DBL means power 4915 * saving pixel doubling. */ 4916 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 4917 #define PIPECONF_INTERLACED_ILK (3 << 21) 4918 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 4919 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 4920 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 4921 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 4922 #define PIPECONF_CXSR_DOWNCLOCK (1<<16) 4923 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 4924 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 4925 #define PIPECONF_BPC_MASK (0x7 << 5) 4926 #define PIPECONF_8BPC (0<<5) 4927 #define PIPECONF_10BPC (1<<5) 4928 #define PIPECONF_6BPC (2<<5) 4929 #define PIPECONF_12BPC (3<<5) 4930 #define PIPECONF_DITHER_EN (1<<4) 4931 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 4932 #define PIPECONF_DITHER_TYPE_SP (0<<2) 4933 #define PIPECONF_DITHER_TYPE_ST1 (1<<2) 4934 #define PIPECONF_DITHER_TYPE_ST2 (2<<2) 4935 #define PIPECONF_DITHER_TYPE_TEMP (3<<2) 4936 #define _PIPEASTAT 0x70024 4937 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) 4938 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) 4939 #define PIPE_CRC_ERROR_ENABLE (1UL<<29) 4940 #define PIPE_CRC_DONE_ENABLE (1UL<<28) 4941 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) 4942 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) 4943 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) 4944 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) 4945 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) 4946 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) 4947 #define PIPE_DPST_EVENT_ENABLE (1UL<<23) 4948 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) 4949 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) 4950 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) 4951 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) 4952 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) 4953 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) 4954 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ 4955 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ 4956 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) 4957 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) 4958 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) 4959 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) 4960 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) 4961 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) 4962 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) 4963 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) 4964 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) 4965 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) 4966 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) 4967 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) 4968 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) 4969 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) 4970 #define PIPE_DPST_EVENT_STATUS (1UL<<7) 4971 #define PIPE_A_PSR_STATUS_VLV (1UL<<6) 4972 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) 4973 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) 4974 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) 4975 #define PIPE_B_PSR_STATUS_VLV (1UL<<3) 4976 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) 4977 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ 4978 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ 4979 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) 4980 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) 4981 #define PIPE_HBLANK_INT_STATUS (1UL<<0) 4982 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) 4983 4984 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 4985 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 4986 4987 #define PIPE_A_OFFSET 0x70000 4988 #define PIPE_B_OFFSET 0x71000 4989 #define PIPE_C_OFFSET 0x72000 4990 #define CHV_PIPE_C_OFFSET 0x74000 4991 /* 4992 * There's actually no pipe EDP. Some pipe registers have 4993 * simply shifted from the pipe to the transcoder, while 4994 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 4995 * to access such registers in transcoder EDP. 4996 */ 4997 #define PIPE_EDP_OFFSET 0x7f000 4998 4999 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \ 5000 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 5001 dev_priv->info.display_mmio_offset) 5002 5003 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) 5004 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) 5005 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) 5006 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) 5007 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) 5008 5009 #define _PIPE_MISC_A 0x70030 5010 #define _PIPE_MISC_B 0x71030 5011 #define PIPEMISC_DITHER_BPC_MASK (7<<5) 5012 #define PIPEMISC_DITHER_8_BPC (0<<5) 5013 #define PIPEMISC_DITHER_10_BPC (1<<5) 5014 #define PIPEMISC_DITHER_6_BPC (2<<5) 5015 #define PIPEMISC_DITHER_12_BPC (3<<5) 5016 #define PIPEMISC_DITHER_ENABLE (1<<4) 5017 #define PIPEMISC_DITHER_TYPE_MASK (3<<2) 5018 #define PIPEMISC_DITHER_TYPE_SP (0<<2) 5019 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) 5020 5021 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) 5022 #define PIPEB_LINE_COMPARE_INT_EN (1<<29) 5023 #define PIPEB_HLINE_INT_EN (1<<28) 5024 #define PIPEB_VBLANK_INT_EN (1<<27) 5025 #define SPRITED_FLIP_DONE_INT_EN (1<<26) 5026 #define SPRITEC_FLIP_DONE_INT_EN (1<<25) 5027 #define PLANEB_FLIP_DONE_INT_EN (1<<24) 5028 #define PIPE_PSR_INT_EN (1<<22) 5029 #define PIPEA_LINE_COMPARE_INT_EN (1<<21) 5030 #define PIPEA_HLINE_INT_EN (1<<20) 5031 #define PIPEA_VBLANK_INT_EN (1<<19) 5032 #define SPRITEB_FLIP_DONE_INT_EN (1<<18) 5033 #define SPRITEA_FLIP_DONE_INT_EN (1<<17) 5034 #define PLANEA_FLIPDONE_INT_EN (1<<16) 5035 #define PIPEC_LINE_COMPARE_INT_EN (1<<13) 5036 #define PIPEC_HLINE_INT_EN (1<<12) 5037 #define PIPEC_VBLANK_INT_EN (1<<11) 5038 #define SPRITEF_FLIPDONE_INT_EN (1<<10) 5039 #define SPRITEE_FLIPDONE_INT_EN (1<<9) 5040 #define PLANEC_FLIPDONE_INT_EN (1<<8) 5041 5042 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 5043 #define SPRITEF_INVALID_GTT_INT_EN (1<<27) 5044 #define SPRITEE_INVALID_GTT_INT_EN (1<<26) 5045 #define PLANEC_INVALID_GTT_INT_EN (1<<25) 5046 #define CURSORC_INVALID_GTT_INT_EN (1<<24) 5047 #define CURSORB_INVALID_GTT_INT_EN (1<<23) 5048 #define CURSORA_INVALID_GTT_INT_EN (1<<22) 5049 #define SPRITED_INVALID_GTT_INT_EN (1<<21) 5050 #define SPRITEC_INVALID_GTT_INT_EN (1<<20) 5051 #define PLANEB_INVALID_GTT_INT_EN (1<<19) 5052 #define SPRITEB_INVALID_GTT_INT_EN (1<<18) 5053 #define SPRITEA_INVALID_GTT_INT_EN (1<<17) 5054 #define PLANEA_INVALID_GTT_INT_EN (1<<16) 5055 #define DPINVGTT_EN_MASK 0xff0000 5056 #define DPINVGTT_EN_MASK_CHV 0xfff0000 5057 #define SPRITEF_INVALID_GTT_STATUS (1<<11) 5058 #define SPRITEE_INVALID_GTT_STATUS (1<<10) 5059 #define PLANEC_INVALID_GTT_STATUS (1<<9) 5060 #define CURSORC_INVALID_GTT_STATUS (1<<8) 5061 #define CURSORB_INVALID_GTT_STATUS (1<<7) 5062 #define CURSORA_INVALID_GTT_STATUS (1<<6) 5063 #define SPRITED_INVALID_GTT_STATUS (1<<5) 5064 #define SPRITEC_INVALID_GTT_STATUS (1<<4) 5065 #define PLANEB_INVALID_GTT_STATUS (1<<3) 5066 #define SPRITEB_INVALID_GTT_STATUS (1<<2) 5067 #define SPRITEA_INVALID_GTT_STATUS (1<<1) 5068 #define PLANEA_INVALID_GTT_STATUS (1<<0) 5069 #define DPINVGTT_STATUS_MASK 0xff 5070 #define DPINVGTT_STATUS_MASK_CHV 0xfff 5071 5072 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030) 5073 #define DSPARB_CSTART_MASK (0x7f << 7) 5074 #define DSPARB_CSTART_SHIFT 7 5075 #define DSPARB_BSTART_MASK (0x7f) 5076 #define DSPARB_BSTART_SHIFT 0 5077 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 5078 #define DSPARB_AEND_SHIFT 0 5079 #define DSPARB_SPRITEA_SHIFT_VLV 0 5080 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 5081 #define DSPARB_SPRITEB_SHIFT_VLV 8 5082 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 5083 #define DSPARB_SPRITEC_SHIFT_VLV 16 5084 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 5085 #define DSPARB_SPRITED_SHIFT_VLV 24 5086 #define DSPARB_SPRITED_MASK_VLV (0xff << 24) 5087 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 5088 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 5089 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 5090 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 5091 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 5092 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 5093 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 5094 #define DSPARB_SPRITED_HI_SHIFT_VLV 12 5095 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 5096 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 5097 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 5098 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 5099 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 5100 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ 5101 #define DSPARB_SPRITEE_SHIFT_VLV 0 5102 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 5103 #define DSPARB_SPRITEF_SHIFT_VLV 8 5104 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 5105 5106 /* pnv/gen4/g4x/vlv/chv */ 5107 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034) 5108 #define DSPFW_SR_SHIFT 23 5109 #define DSPFW_SR_MASK (0x1ff<<23) 5110 #define DSPFW_CURSORB_SHIFT 16 5111 #define DSPFW_CURSORB_MASK (0x3f<<16) 5112 #define DSPFW_PLANEB_SHIFT 8 5113 #define DSPFW_PLANEB_MASK (0x7f<<8) 5114 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ 5115 #define DSPFW_PLANEA_SHIFT 0 5116 #define DSPFW_PLANEA_MASK (0x7f<<0) 5117 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5118 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038) 5119 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */ 5120 #define DSPFW_FBC_SR_SHIFT 28 5121 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ 5122 #define DSPFW_FBC_HPLL_SR_SHIFT 24 5123 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ 5124 #define DSPFW_SPRITEB_SHIFT (16) 5125 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ 5126 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ 5127 #define DSPFW_CURSORA_SHIFT 8 5128 #define DSPFW_CURSORA_MASK (0x3f<<8) 5129 #define DSPFW_PLANEC_OLD_SHIFT 0 5130 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */ 5131 #define DSPFW_SPRITEA_SHIFT 0 5132 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ 5133 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5134 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c) 5135 #define DSPFW_HPLL_SR_EN (1<<31) 5136 #define PINEVIEW_SELF_REFRESH_EN (1<<30) 5137 #define DSPFW_CURSOR_SR_SHIFT 24 5138 #define DSPFW_CURSOR_SR_MASK (0x3f<<24) 5139 #define DSPFW_HPLL_CURSOR_SHIFT 16 5140 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) 5141 #define DSPFW_HPLL_SR_SHIFT 0 5142 #define DSPFW_HPLL_SR_MASK (0x1ff<<0) 5143 5144 /* vlv/chv */ 5145 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) 5146 #define DSPFW_SPRITEB_WM1_SHIFT 16 5147 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16) 5148 #define DSPFW_CURSORA_WM1_SHIFT 8 5149 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8) 5150 #define DSPFW_SPRITEA_WM1_SHIFT 0 5151 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0) 5152 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) 5153 #define DSPFW_PLANEB_WM1_SHIFT 24 5154 #define DSPFW_PLANEB_WM1_MASK (0xff<<24) 5155 #define DSPFW_PLANEA_WM1_SHIFT 16 5156 #define DSPFW_PLANEA_WM1_MASK (0xff<<16) 5157 #define DSPFW_CURSORB_WM1_SHIFT 8 5158 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8) 5159 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 5160 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) 5161 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) 5162 #define DSPFW_SR_WM1_SHIFT 0 5163 #define DSPFW_SR_WM1_MASK (0x1ff<<0) 5164 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) 5165 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 5166 #define DSPFW_SPRITED_WM1_SHIFT 24 5167 #define DSPFW_SPRITED_WM1_MASK (0xff<<24) 5168 #define DSPFW_SPRITED_SHIFT 16 5169 #define DSPFW_SPRITED_MASK_VLV (0xff<<16) 5170 #define DSPFW_SPRITEC_WM1_SHIFT 8 5171 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8) 5172 #define DSPFW_SPRITEC_SHIFT 0 5173 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0) 5174 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) 5175 #define DSPFW_SPRITEF_WM1_SHIFT 24 5176 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24) 5177 #define DSPFW_SPRITEF_SHIFT 16 5178 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16) 5179 #define DSPFW_SPRITEE_WM1_SHIFT 8 5180 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8) 5181 #define DSPFW_SPRITEE_SHIFT 0 5182 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0) 5183 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 5184 #define DSPFW_PLANEC_WM1_SHIFT 24 5185 #define DSPFW_PLANEC_WM1_MASK (0xff<<24) 5186 #define DSPFW_PLANEC_SHIFT 16 5187 #define DSPFW_PLANEC_MASK_VLV (0xff<<16) 5188 #define DSPFW_CURSORC_WM1_SHIFT 8 5189 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16) 5190 #define DSPFW_CURSORC_SHIFT 0 5191 #define DSPFW_CURSORC_MASK (0x3f<<0) 5192 5193 /* vlv/chv high order bits */ 5194 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) 5195 #define DSPFW_SR_HI_SHIFT 24 5196 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5197 #define DSPFW_SPRITEF_HI_SHIFT 23 5198 #define DSPFW_SPRITEF_HI_MASK (1<<23) 5199 #define DSPFW_SPRITEE_HI_SHIFT 22 5200 #define DSPFW_SPRITEE_HI_MASK (1<<22) 5201 #define DSPFW_PLANEC_HI_SHIFT 21 5202 #define DSPFW_PLANEC_HI_MASK (1<<21) 5203 #define DSPFW_SPRITED_HI_SHIFT 20 5204 #define DSPFW_SPRITED_HI_MASK (1<<20) 5205 #define DSPFW_SPRITEC_HI_SHIFT 16 5206 #define DSPFW_SPRITEC_HI_MASK (1<<16) 5207 #define DSPFW_PLANEB_HI_SHIFT 12 5208 #define DSPFW_PLANEB_HI_MASK (1<<12) 5209 #define DSPFW_SPRITEB_HI_SHIFT 8 5210 #define DSPFW_SPRITEB_HI_MASK (1<<8) 5211 #define DSPFW_SPRITEA_HI_SHIFT 4 5212 #define DSPFW_SPRITEA_HI_MASK (1<<4) 5213 #define DSPFW_PLANEA_HI_SHIFT 0 5214 #define DSPFW_PLANEA_HI_MASK (1<<0) 5215 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) 5216 #define DSPFW_SR_WM1_HI_SHIFT 24 5217 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5218 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 5219 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) 5220 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 5221 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) 5222 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 5223 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21) 5224 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 5225 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20) 5226 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 5227 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) 5228 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 5229 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12) 5230 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 5231 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) 5232 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 5233 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) 5234 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 5235 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0) 5236 5237 /* drain latency register values*/ 5238 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 5239 #define DDL_CURSOR_SHIFT 24 5240 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) 5241 #define DDL_PLANE_SHIFT 0 5242 #define DDL_PRECISION_HIGH (1<<7) 5243 #define DDL_PRECISION_LOW (0<<7) 5244 #define DRAIN_LATENCY_MASK 0x7f 5245 5246 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) 5247 #define CBR_PND_DEADLINE_DISABLE (1<<31) 5248 #define CBR_PWM_CLOCK_MUX_SELECT (1<<30) 5249 5250 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) 5251 #define CBR_DPLLBMD_PIPE_C (1<<29) 5252 #define CBR_DPLLBMD_PIPE_B (1<<18) 5253 5254 /* FIFO watermark sizes etc */ 5255 #define G4X_FIFO_LINE_SIZE 64 5256 #define I915_FIFO_LINE_SIZE 64 5257 #define I830_FIFO_LINE_SIZE 32 5258 5259 #define VALLEYVIEW_FIFO_SIZE 255 5260 #define G4X_FIFO_SIZE 127 5261 #define I965_FIFO_SIZE 512 5262 #define I945_FIFO_SIZE 127 5263 #define I915_FIFO_SIZE 95 5264 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 5265 #define I830_FIFO_SIZE 95 5266 5267 #define VALLEYVIEW_MAX_WM 0xff 5268 #define G4X_MAX_WM 0x3f 5269 #define I915_MAX_WM 0x3f 5270 5271 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 5272 #define PINEVIEW_FIFO_LINE_SIZE 64 5273 #define PINEVIEW_MAX_WM 0x1ff 5274 #define PINEVIEW_DFT_WM 0x3f 5275 #define PINEVIEW_DFT_HPLLOFF_WM 0 5276 #define PINEVIEW_GUARD_WM 10 5277 #define PINEVIEW_CURSOR_FIFO 64 5278 #define PINEVIEW_CURSOR_MAX_WM 0x3f 5279 #define PINEVIEW_CURSOR_DFT_WM 0 5280 #define PINEVIEW_CURSOR_GUARD_WM 5 5281 5282 #define VALLEYVIEW_CURSOR_MAX_WM 64 5283 #define I965_CURSOR_FIFO 64 5284 #define I965_CURSOR_MAX_WM 32 5285 #define I965_CURSOR_DFT_WM 8 5286 5287 /* Watermark register definitions for SKL */ 5288 #define _CUR_WM_A_0 0x70140 5289 #define _CUR_WM_B_0 0x71140 5290 #define _PLANE_WM_1_A_0 0x70240 5291 #define _PLANE_WM_1_B_0 0x71240 5292 #define _PLANE_WM_2_A_0 0x70340 5293 #define _PLANE_WM_2_B_0 0x71340 5294 #define _PLANE_WM_TRANS_1_A_0 0x70268 5295 #define _PLANE_WM_TRANS_1_B_0 0x71268 5296 #define _PLANE_WM_TRANS_2_A_0 0x70368 5297 #define _PLANE_WM_TRANS_2_B_0 0x71368 5298 #define _CUR_WM_TRANS_A_0 0x70168 5299 #define _CUR_WM_TRANS_B_0 0x71168 5300 #define PLANE_WM_EN (1 << 31) 5301 #define PLANE_WM_LINES_SHIFT 14 5302 #define PLANE_WM_LINES_MASK 0x1f 5303 #define PLANE_WM_BLOCKS_MASK 0x3ff 5304 5305 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) 5306 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) 5307 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) 5308 5309 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) 5310 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) 5311 #define _PLANE_WM_BASE(pipe, plane) \ 5312 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 5313 #define PLANE_WM(pipe, plane, level) \ 5314 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 5315 #define _PLANE_WM_TRANS_1(pipe) \ 5316 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) 5317 #define _PLANE_WM_TRANS_2(pipe) \ 5318 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) 5319 #define PLANE_WM_TRANS(pipe, plane) \ 5320 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) 5321 5322 /* define the Watermark register on Ironlake */ 5323 #define WM0_PIPEA_ILK _MMIO(0x45100) 5324 #define WM0_PIPE_PLANE_MASK (0xffff<<16) 5325 #define WM0_PIPE_PLANE_SHIFT 16 5326 #define WM0_PIPE_SPRITE_MASK (0xff<<8) 5327 #define WM0_PIPE_SPRITE_SHIFT 8 5328 #define WM0_PIPE_CURSOR_MASK (0xff) 5329 5330 #define WM0_PIPEB_ILK _MMIO(0x45104) 5331 #define WM0_PIPEC_IVB _MMIO(0x45200) 5332 #define WM1_LP_ILK _MMIO(0x45108) 5333 #define WM1_LP_SR_EN (1<<31) 5334 #define WM1_LP_LATENCY_SHIFT 24 5335 #define WM1_LP_LATENCY_MASK (0x7f<<24) 5336 #define WM1_LP_FBC_MASK (0xf<<20) 5337 #define WM1_LP_FBC_SHIFT 20 5338 #define WM1_LP_FBC_SHIFT_BDW 19 5339 #define WM1_LP_SR_MASK (0x7ff<<8) 5340 #define WM1_LP_SR_SHIFT 8 5341 #define WM1_LP_CURSOR_MASK (0xff) 5342 #define WM2_LP_ILK _MMIO(0x4510c) 5343 #define WM2_LP_EN (1<<31) 5344 #define WM3_LP_ILK _MMIO(0x45110) 5345 #define WM3_LP_EN (1<<31) 5346 #define WM1S_LP_ILK _MMIO(0x45120) 5347 #define WM2S_LP_IVB _MMIO(0x45124) 5348 #define WM3S_LP_IVB _MMIO(0x45128) 5349 #define WM1S_LP_EN (1<<31) 5350 5351 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 5352 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 5353 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 5354 5355 /* Memory latency timer register */ 5356 #define MLTR_ILK _MMIO(0x11222) 5357 #define MLTR_WM1_SHIFT 0 5358 #define MLTR_WM2_SHIFT 8 5359 /* the unit of memory self-refresh latency time is 0.5us */ 5360 #define ILK_SRLT_MASK 0x3f 5361 5362 5363 /* the address where we get all kinds of latency value */ 5364 #define SSKPD _MMIO(0x5d10) 5365 #define SSKPD_WM_MASK 0x3f 5366 #define SSKPD_WM0_SHIFT 0 5367 #define SSKPD_WM1_SHIFT 8 5368 #define SSKPD_WM2_SHIFT 16 5369 #define SSKPD_WM3_SHIFT 24 5370 5371 /* 5372 * The two pipe frame counter registers are not synchronized, so 5373 * reading a stable value is somewhat tricky. The following code 5374 * should work: 5375 * 5376 * do { 5377 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5378 * PIPE_FRAME_HIGH_SHIFT; 5379 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 5380 * PIPE_FRAME_LOW_SHIFT); 5381 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5382 * PIPE_FRAME_HIGH_SHIFT); 5383 * } while (high1 != high2); 5384 * frame = (high1 << 8) | low1; 5385 */ 5386 #define _PIPEAFRAMEHIGH 0x70040 5387 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 5388 #define PIPE_FRAME_HIGH_SHIFT 0 5389 #define _PIPEAFRAMEPIXEL 0x70044 5390 #define PIPE_FRAME_LOW_MASK 0xff000000 5391 #define PIPE_FRAME_LOW_SHIFT 24 5392 #define PIPE_PIXEL_MASK 0x00ffffff 5393 #define PIPE_PIXEL_SHIFT 0 5394 /* GM45+ just has to be different */ 5395 #define _PIPEA_FRMCOUNT_G4X 0x70040 5396 #define _PIPEA_FLIPCOUNT_G4X 0x70044 5397 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) 5398 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) 5399 5400 /* Cursor A & B regs */ 5401 #define _CURACNTR 0x70080 5402 /* Old style CUR*CNTR flags (desktop 8xx) */ 5403 #define CURSOR_ENABLE 0x80000000 5404 #define CURSOR_GAMMA_ENABLE 0x40000000 5405 #define CURSOR_STRIDE_SHIFT 28 5406 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 5407 #define CURSOR_PIPE_CSC_ENABLE (1<<24) 5408 #define CURSOR_FORMAT_SHIFT 24 5409 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 5410 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 5411 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 5412 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 5413 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 5414 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 5415 /* New style CUR*CNTR flags */ 5416 #define CURSOR_MODE 0x27 5417 #define CURSOR_MODE_DISABLE 0x00 5418 #define CURSOR_MODE_128_32B_AX 0x02 5419 #define CURSOR_MODE_256_32B_AX 0x03 5420 #define CURSOR_MODE_64_32B_AX 0x07 5421 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) 5422 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) 5423 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) 5424 #define MCURSOR_PIPE_SELECT (1 << 28) 5425 #define MCURSOR_PIPE_A 0x00 5426 #define MCURSOR_PIPE_B (1 << 28) 5427 #define MCURSOR_GAMMA_ENABLE (1 << 26) 5428 #define CURSOR_ROTATE_180 (1<<15) 5429 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) 5430 #define _CURABASE 0x70084 5431 #define _CURAPOS 0x70088 5432 #define CURSOR_POS_MASK 0x007FF 5433 #define CURSOR_POS_SIGN 0x8000 5434 #define CURSOR_X_SHIFT 0 5435 #define CURSOR_Y_SHIFT 16 5436 #define CURSIZE _MMIO(0x700a0) 5437 #define _CURBCNTR 0x700c0 5438 #define _CURBBASE 0x700c4 5439 #define _CURBPOS 0x700c8 5440 5441 #define _CURBCNTR_IVB 0x71080 5442 #define _CURBBASE_IVB 0x71084 5443 #define _CURBPOS_IVB 0x71088 5444 5445 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \ 5446 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 5447 dev_priv->info.display_mmio_offset) 5448 5449 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 5450 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 5451 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 5452 5453 #define CURSOR_A_OFFSET 0x70080 5454 #define CURSOR_B_OFFSET 0x700c0 5455 #define CHV_CURSOR_C_OFFSET 0x700e0 5456 #define IVB_CURSOR_B_OFFSET 0x71080 5457 #define IVB_CURSOR_C_OFFSET 0x72080 5458 5459 /* Display A control */ 5460 #define _DSPACNTR 0x70180 5461 #define DISPLAY_PLANE_ENABLE (1<<31) 5462 #define DISPLAY_PLANE_DISABLE 0 5463 #define DISPPLANE_GAMMA_ENABLE (1<<30) 5464 #define DISPPLANE_GAMMA_DISABLE 0 5465 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) 5466 #define DISPPLANE_YUV422 (0x0<<26) 5467 #define DISPPLANE_8BPP (0x2<<26) 5468 #define DISPPLANE_BGRA555 (0x3<<26) 5469 #define DISPPLANE_BGRX555 (0x4<<26) 5470 #define DISPPLANE_BGRX565 (0x5<<26) 5471 #define DISPPLANE_BGRX888 (0x6<<26) 5472 #define DISPPLANE_BGRA888 (0x7<<26) 5473 #define DISPPLANE_RGBX101010 (0x8<<26) 5474 #define DISPPLANE_RGBA101010 (0x9<<26) 5475 #define DISPPLANE_BGRX101010 (0xa<<26) 5476 #define DISPPLANE_RGBX161616 (0xc<<26) 5477 #define DISPPLANE_RGBX888 (0xe<<26) 5478 #define DISPPLANE_RGBA888 (0xf<<26) 5479 #define DISPPLANE_STEREO_ENABLE (1<<25) 5480 #define DISPPLANE_STEREO_DISABLE 0 5481 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) 5482 #define DISPPLANE_SEL_PIPE_SHIFT 24 5483 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) 5484 #define DISPPLANE_SEL_PIPE_A 0 5485 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT) 5486 #define DISPPLANE_SRC_KEY_ENABLE (1<<22) 5487 #define DISPPLANE_SRC_KEY_DISABLE 0 5488 #define DISPPLANE_LINE_DOUBLE (1<<20) 5489 #define DISPPLANE_NO_LINE_DOUBLE 0 5490 #define DISPPLANE_STEREO_POLARITY_FIRST 0 5491 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) 5492 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */ 5493 #define DISPPLANE_ROTATE_180 (1<<15) 5494 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ 5495 #define DISPPLANE_TILED (1<<10) 5496 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */ 5497 #define _DSPAADDR 0x70184 5498 #define _DSPASTRIDE 0x70188 5499 #define _DSPAPOS 0x7018C /* reserved */ 5500 #define _DSPASIZE 0x70190 5501 #define _DSPASURF 0x7019C /* 965+ only */ 5502 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 5503 #define _DSPAOFFSET 0x701A4 /* HSW */ 5504 #define _DSPASURFLIVE 0x701AC 5505 5506 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) 5507 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) 5508 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) 5509 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) 5510 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) 5511 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) 5512 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) 5513 #define DSPLINOFF(plane) DSPADDR(plane) 5514 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) 5515 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) 5516 5517 /* CHV pipe B blender and primary plane */ 5518 #define _CHV_BLEND_A 0x60a00 5519 #define CHV_BLEND_LEGACY (0<<30) 5520 #define CHV_BLEND_ANDROID (1<<30) 5521 #define CHV_BLEND_MPO (2<<30) 5522 #define CHV_BLEND_MASK (3<<30) 5523 #define _CHV_CANVAS_A 0x60a04 5524 #define _PRIMPOS_A 0x60a08 5525 #define _PRIMSIZE_A 0x60a0c 5526 #define _PRIMCNSTALPHA_A 0x60a10 5527 #define PRIM_CONST_ALPHA_ENABLE (1<<31) 5528 5529 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) 5530 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) 5531 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) 5532 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) 5533 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) 5534 5535 /* Display/Sprite base address macros */ 5536 #define DISP_BASEADDR_MASK (0xfffff000) 5537 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) 5538 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) 5539 5540 /* 5541 * VBIOS flags 5542 * gen2: 5543 * [00:06] alm,mgm 5544 * [10:16] all 5545 * [30:32] alm,mgm 5546 * gen3+: 5547 * [00:0f] all 5548 * [10:1f] all 5549 * [30:32] all 5550 */ 5551 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4) 5552 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4) 5553 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4) 5554 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) 5555 5556 /* Pipe B */ 5557 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 5558 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 5559 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 5560 #define _PIPEBFRAMEHIGH 0x71040 5561 #define _PIPEBFRAMEPIXEL 0x71044 5562 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040) 5563 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044) 5564 5565 5566 /* Display B control */ 5567 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 5568 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) 5569 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 5570 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 5571 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 5572 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 5573 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 5574 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 5575 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 5576 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 5577 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 5578 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 5579 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 5580 5581 /* Sprite A control */ 5582 #define _DVSACNTR 0x72180 5583 #define DVS_ENABLE (1<<31) 5584 #define DVS_GAMMA_ENABLE (1<<30) 5585 #define DVS_PIXFORMAT_MASK (3<<25) 5586 #define DVS_FORMAT_YUV422 (0<<25) 5587 #define DVS_FORMAT_RGBX101010 (1<<25) 5588 #define DVS_FORMAT_RGBX888 (2<<25) 5589 #define DVS_FORMAT_RGBX161616 (3<<25) 5590 #define DVS_PIPE_CSC_ENABLE (1<<24) 5591 #define DVS_SOURCE_KEY (1<<22) 5592 #define DVS_RGB_ORDER_XBGR (1<<20) 5593 #define DVS_YUV_BYTE_ORDER_MASK (3<<16) 5594 #define DVS_YUV_ORDER_YUYV (0<<16) 5595 #define DVS_YUV_ORDER_UYVY (1<<16) 5596 #define DVS_YUV_ORDER_YVYU (2<<16) 5597 #define DVS_YUV_ORDER_VYUY (3<<16) 5598 #define DVS_ROTATE_180 (1<<15) 5599 #define DVS_DEST_KEY (1<<2) 5600 #define DVS_TRICKLE_FEED_DISABLE (1<<14) 5601 #define DVS_TILED (1<<10) 5602 #define _DVSALINOFF 0x72184 5603 #define _DVSASTRIDE 0x72188 5604 #define _DVSAPOS 0x7218c 5605 #define _DVSASIZE 0x72190 5606 #define _DVSAKEYVAL 0x72194 5607 #define _DVSAKEYMSK 0x72198 5608 #define _DVSASURF 0x7219c 5609 #define _DVSAKEYMAXVAL 0x721a0 5610 #define _DVSATILEOFF 0x721a4 5611 #define _DVSASURFLIVE 0x721ac 5612 #define _DVSASCALE 0x72204 5613 #define DVS_SCALE_ENABLE (1<<31) 5614 #define DVS_FILTER_MASK (3<<29) 5615 #define DVS_FILTER_MEDIUM (0<<29) 5616 #define DVS_FILTER_ENHANCING (1<<29) 5617 #define DVS_FILTER_SOFTENING (2<<29) 5618 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 5619 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) 5620 #define _DVSAGAMC 0x72300 5621 5622 #define _DVSBCNTR 0x73180 5623 #define _DVSBLINOFF 0x73184 5624 #define _DVSBSTRIDE 0x73188 5625 #define _DVSBPOS 0x7318c 5626 #define _DVSBSIZE 0x73190 5627 #define _DVSBKEYVAL 0x73194 5628 #define _DVSBKEYMSK 0x73198 5629 #define _DVSBSURF 0x7319c 5630 #define _DVSBKEYMAXVAL 0x731a0 5631 #define _DVSBTILEOFF 0x731a4 5632 #define _DVSBSURFLIVE 0x731ac 5633 #define _DVSBSCALE 0x73204 5634 #define _DVSBGAMC 0x73300 5635 5636 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) 5637 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 5638 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 5639 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) 5640 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) 5641 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 5642 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) 5643 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) 5644 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 5645 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 5646 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 5647 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 5648 5649 #define _SPRA_CTL 0x70280 5650 #define SPRITE_ENABLE (1<<31) 5651 #define SPRITE_GAMMA_ENABLE (1<<30) 5652 #define SPRITE_PIXFORMAT_MASK (7<<25) 5653 #define SPRITE_FORMAT_YUV422 (0<<25) 5654 #define SPRITE_FORMAT_RGBX101010 (1<<25) 5655 #define SPRITE_FORMAT_RGBX888 (2<<25) 5656 #define SPRITE_FORMAT_RGBX161616 (3<<25) 5657 #define SPRITE_FORMAT_YUV444 (4<<25) 5658 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ 5659 #define SPRITE_PIPE_CSC_ENABLE (1<<24) 5660 #define SPRITE_SOURCE_KEY (1<<22) 5661 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ 5662 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) 5663 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ 5664 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) 5665 #define SPRITE_YUV_ORDER_YUYV (0<<16) 5666 #define SPRITE_YUV_ORDER_UYVY (1<<16) 5667 #define SPRITE_YUV_ORDER_YVYU (2<<16) 5668 #define SPRITE_YUV_ORDER_VYUY (3<<16) 5669 #define SPRITE_ROTATE_180 (1<<15) 5670 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) 5671 #define SPRITE_INT_GAMMA_ENABLE (1<<13) 5672 #define SPRITE_TILED (1<<10) 5673 #define SPRITE_DEST_KEY (1<<2) 5674 #define _SPRA_LINOFF 0x70284 5675 #define _SPRA_STRIDE 0x70288 5676 #define _SPRA_POS 0x7028c 5677 #define _SPRA_SIZE 0x70290 5678 #define _SPRA_KEYVAL 0x70294 5679 #define _SPRA_KEYMSK 0x70298 5680 #define _SPRA_SURF 0x7029c 5681 #define _SPRA_KEYMAX 0x702a0 5682 #define _SPRA_TILEOFF 0x702a4 5683 #define _SPRA_OFFSET 0x702a4 5684 #define _SPRA_SURFLIVE 0x702ac 5685 #define _SPRA_SCALE 0x70304 5686 #define SPRITE_SCALE_ENABLE (1<<31) 5687 #define SPRITE_FILTER_MASK (3<<29) 5688 #define SPRITE_FILTER_MEDIUM (0<<29) 5689 #define SPRITE_FILTER_ENHANCING (1<<29) 5690 #define SPRITE_FILTER_SOFTENING (2<<29) 5691 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 5692 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) 5693 #define _SPRA_GAMC 0x70400 5694 5695 #define _SPRB_CTL 0x71280 5696 #define _SPRB_LINOFF 0x71284 5697 #define _SPRB_STRIDE 0x71288 5698 #define _SPRB_POS 0x7128c 5699 #define _SPRB_SIZE 0x71290 5700 #define _SPRB_KEYVAL 0x71294 5701 #define _SPRB_KEYMSK 0x71298 5702 #define _SPRB_SURF 0x7129c 5703 #define _SPRB_KEYMAX 0x712a0 5704 #define _SPRB_TILEOFF 0x712a4 5705 #define _SPRB_OFFSET 0x712a4 5706 #define _SPRB_SURFLIVE 0x712ac 5707 #define _SPRB_SCALE 0x71304 5708 #define _SPRB_GAMC 0x71400 5709 5710 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 5711 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 5712 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 5713 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) 5714 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 5715 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 5716 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 5717 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 5718 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 5719 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 5720 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 5721 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 5722 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 5723 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 5724 5725 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 5726 #define SP_ENABLE (1<<31) 5727 #define SP_GAMMA_ENABLE (1<<30) 5728 #define SP_PIXFORMAT_MASK (0xf<<26) 5729 #define SP_FORMAT_YUV422 (0<<26) 5730 #define SP_FORMAT_BGR565 (5<<26) 5731 #define SP_FORMAT_BGRX8888 (6<<26) 5732 #define SP_FORMAT_BGRA8888 (7<<26) 5733 #define SP_FORMAT_RGBX1010102 (8<<26) 5734 #define SP_FORMAT_RGBA1010102 (9<<26) 5735 #define SP_FORMAT_RGBX8888 (0xe<<26) 5736 #define SP_FORMAT_RGBA8888 (0xf<<26) 5737 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */ 5738 #define SP_SOURCE_KEY (1<<22) 5739 #define SP_YUV_BYTE_ORDER_MASK (3<<16) 5740 #define SP_YUV_ORDER_YUYV (0<<16) 5741 #define SP_YUV_ORDER_UYVY (1<<16) 5742 #define SP_YUV_ORDER_YVYU (2<<16) 5743 #define SP_YUV_ORDER_VYUY (3<<16) 5744 #define SP_ROTATE_180 (1<<15) 5745 #define SP_TILED (1<<10) 5746 #define SP_MIRROR (1<<8) /* CHV pipe B */ 5747 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 5748 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 5749 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 5750 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 5751 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 5752 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 5753 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 5754 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 5755 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 5756 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 5757 #define SP_CONST_ALPHA_ENABLE (1<<31) 5758 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 5759 5760 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 5761 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 5762 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 5763 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 5764 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 5765 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 5766 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 5767 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 5768 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 5769 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 5770 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 5771 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 5772 5773 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 5774 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) 5775 5776 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) 5777 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) 5778 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) 5779 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) 5780 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) 5781 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) 5782 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) 5783 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) 5784 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) 5785 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) 5786 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) 5787 #define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) 5788 5789 /* 5790 * CHV pipe B sprite CSC 5791 * 5792 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 5793 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 5794 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 5795 */ 5796 #define _MMIO_CHV_SPCSC(plane_id, reg) \ 5797 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) 5798 5799 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) 5800 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) 5801 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) 5802 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 5803 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 5804 5805 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) 5806 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) 5807 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) 5808 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) 5809 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) 5810 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 5811 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 5812 5813 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) 5814 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) 5815 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) 5816 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 5817 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 5818 5819 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) 5820 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) 5821 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) 5822 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 5823 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 5824 5825 /* Skylake plane registers */ 5826 5827 #define _PLANE_CTL_1_A 0x70180 5828 #define _PLANE_CTL_2_A 0x70280 5829 #define _PLANE_CTL_3_A 0x70380 5830 #define PLANE_CTL_ENABLE (1 << 31) 5831 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) 5832 #define PLANE_CTL_FORMAT_MASK (0xf << 24) 5833 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24) 5834 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24) 5835 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24) 5836 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24) 5837 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24) 5838 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24) 5839 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24) 5840 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24) 5841 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) 5842 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 5843 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21) 5844 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21) 5845 #define PLANE_CTL_ORDER_BGRX (0 << 20) 5846 #define PLANE_CTL_ORDER_RGBX (1 << 20) 5847 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 5848 #define PLANE_CTL_YUV422_YUYV ( 0 << 16) 5849 #define PLANE_CTL_YUV422_UYVY ( 1 << 16) 5850 #define PLANE_CTL_YUV422_YVYU ( 2 << 16) 5851 #define PLANE_CTL_YUV422_VYUY ( 3 << 16) 5852 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) 5853 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 5854 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) 5855 #define PLANE_CTL_TILED_MASK (0x7 << 10) 5856 #define PLANE_CTL_TILED_LINEAR ( 0 << 10) 5857 #define PLANE_CTL_TILED_X ( 1 << 10) 5858 #define PLANE_CTL_TILED_Y ( 4 << 10) 5859 #define PLANE_CTL_TILED_YF ( 5 << 10) 5860 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) 5861 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4) 5862 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4) 5863 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4) 5864 #define PLANE_CTL_ROTATE_MASK 0x3 5865 #define PLANE_CTL_ROTATE_0 0x0 5866 #define PLANE_CTL_ROTATE_90 0x1 5867 #define PLANE_CTL_ROTATE_180 0x2 5868 #define PLANE_CTL_ROTATE_270 0x3 5869 #define _PLANE_STRIDE_1_A 0x70188 5870 #define _PLANE_STRIDE_2_A 0x70288 5871 #define _PLANE_STRIDE_3_A 0x70388 5872 #define _PLANE_POS_1_A 0x7018c 5873 #define _PLANE_POS_2_A 0x7028c 5874 #define _PLANE_POS_3_A 0x7038c 5875 #define _PLANE_SIZE_1_A 0x70190 5876 #define _PLANE_SIZE_2_A 0x70290 5877 #define _PLANE_SIZE_3_A 0x70390 5878 #define _PLANE_SURF_1_A 0x7019c 5879 #define _PLANE_SURF_2_A 0x7029c 5880 #define _PLANE_SURF_3_A 0x7039c 5881 #define _PLANE_OFFSET_1_A 0x701a4 5882 #define _PLANE_OFFSET_2_A 0x702a4 5883 #define _PLANE_OFFSET_3_A 0x703a4 5884 #define _PLANE_KEYVAL_1_A 0x70194 5885 #define _PLANE_KEYVAL_2_A 0x70294 5886 #define _PLANE_KEYMSK_1_A 0x70198 5887 #define _PLANE_KEYMSK_2_A 0x70298 5888 #define _PLANE_KEYMAX_1_A 0x701a0 5889 #define _PLANE_KEYMAX_2_A 0x702a0 5890 #define _PLANE_BUF_CFG_1_A 0x7027c 5891 #define _PLANE_BUF_CFG_2_A 0x7037c 5892 #define _PLANE_NV12_BUF_CFG_1_A 0x70278 5893 #define _PLANE_NV12_BUF_CFG_2_A 0x70378 5894 5895 #define _PLANE_CTL_1_B 0x71180 5896 #define _PLANE_CTL_2_B 0x71280 5897 #define _PLANE_CTL_3_B 0x71380 5898 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 5899 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 5900 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 5901 #define PLANE_CTL(pipe, plane) \ 5902 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 5903 5904 #define _PLANE_STRIDE_1_B 0x71188 5905 #define _PLANE_STRIDE_2_B 0x71288 5906 #define _PLANE_STRIDE_3_B 0x71388 5907 #define _PLANE_STRIDE_1(pipe) \ 5908 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 5909 #define _PLANE_STRIDE_2(pipe) \ 5910 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 5911 #define _PLANE_STRIDE_3(pipe) \ 5912 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 5913 #define PLANE_STRIDE(pipe, plane) \ 5914 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 5915 5916 #define _PLANE_POS_1_B 0x7118c 5917 #define _PLANE_POS_2_B 0x7128c 5918 #define _PLANE_POS_3_B 0x7138c 5919 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 5920 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 5921 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 5922 #define PLANE_POS(pipe, plane) \ 5923 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 5924 5925 #define _PLANE_SIZE_1_B 0x71190 5926 #define _PLANE_SIZE_2_B 0x71290 5927 #define _PLANE_SIZE_3_B 0x71390 5928 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 5929 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 5930 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 5931 #define PLANE_SIZE(pipe, plane) \ 5932 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 5933 5934 #define _PLANE_SURF_1_B 0x7119c 5935 #define _PLANE_SURF_2_B 0x7129c 5936 #define _PLANE_SURF_3_B 0x7139c 5937 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 5938 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 5939 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 5940 #define PLANE_SURF(pipe, plane) \ 5941 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 5942 5943 #define _PLANE_OFFSET_1_B 0x711a4 5944 #define _PLANE_OFFSET_2_B 0x712a4 5945 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 5946 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 5947 #define PLANE_OFFSET(pipe, plane) \ 5948 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 5949 5950 #define _PLANE_KEYVAL_1_B 0x71194 5951 #define _PLANE_KEYVAL_2_B 0x71294 5952 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 5953 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 5954 #define PLANE_KEYVAL(pipe, plane) \ 5955 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 5956 5957 #define _PLANE_KEYMSK_1_B 0x71198 5958 #define _PLANE_KEYMSK_2_B 0x71298 5959 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 5960 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 5961 #define PLANE_KEYMSK(pipe, plane) \ 5962 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 5963 5964 #define _PLANE_KEYMAX_1_B 0x711a0 5965 #define _PLANE_KEYMAX_2_B 0x712a0 5966 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 5967 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 5968 #define PLANE_KEYMAX(pipe, plane) \ 5969 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 5970 5971 #define _PLANE_BUF_CFG_1_B 0x7127c 5972 #define _PLANE_BUF_CFG_2_B 0x7137c 5973 #define _PLANE_BUF_CFG_1(pipe) \ 5974 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 5975 #define _PLANE_BUF_CFG_2(pipe) \ 5976 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 5977 #define PLANE_BUF_CFG(pipe, plane) \ 5978 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 5979 5980 #define _PLANE_NV12_BUF_CFG_1_B 0x71278 5981 #define _PLANE_NV12_BUF_CFG_2_B 0x71378 5982 #define _PLANE_NV12_BUF_CFG_1(pipe) \ 5983 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 5984 #define _PLANE_NV12_BUF_CFG_2(pipe) \ 5985 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 5986 #define PLANE_NV12_BUF_CFG(pipe, plane) \ 5987 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 5988 5989 /* SKL new cursor registers */ 5990 #define _CUR_BUF_CFG_A 0x7017c 5991 #define _CUR_BUF_CFG_B 0x7117c 5992 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 5993 5994 /* VBIOS regs */ 5995 #define VGACNTRL _MMIO(0x71400) 5996 # define VGA_DISP_DISABLE (1 << 31) 5997 # define VGA_2X_MODE (1 << 30) 5998 # define VGA_PIPE_B_SELECT (1 << 29) 5999 6000 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) 6001 6002 /* Ironlake */ 6003 6004 #define CPU_VGACNTRL _MMIO(0x41000) 6005 6006 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) 6007 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 6008 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ 6009 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ 6010 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ 6011 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ 6012 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ 6013 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) 6014 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) 6015 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) 6016 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) 6017 6018 /* refresh rate hardware control */ 6019 #define RR_HW_CTL _MMIO(0x45300) 6020 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 6021 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 6022 6023 #define FDI_PLL_BIOS_0 _MMIO(0x46000) 6024 #define FDI_PLL_FB_CLOCK_MASK 0xff 6025 #define FDI_PLL_BIOS_1 _MMIO(0x46004) 6026 #define FDI_PLL_BIOS_2 _MMIO(0x46008) 6027 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 6028 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 6029 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 6030 6031 #define PCH_3DCGDIS0 _MMIO(0x46020) 6032 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 6033 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 6034 6035 #define PCH_3DCGDIS1 _MMIO(0x46024) 6036 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 6037 6038 #define FDI_PLL_FREQ_CTL _MMIO(0x46030) 6039 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) 6040 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 6041 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 6042 6043 6044 #define _PIPEA_DATA_M1 0x60030 6045 #define PIPE_DATA_M1_OFFSET 0 6046 #define _PIPEA_DATA_N1 0x60034 6047 #define PIPE_DATA_N1_OFFSET 0 6048 6049 #define _PIPEA_DATA_M2 0x60038 6050 #define PIPE_DATA_M2_OFFSET 0 6051 #define _PIPEA_DATA_N2 0x6003c 6052 #define PIPE_DATA_N2_OFFSET 0 6053 6054 #define _PIPEA_LINK_M1 0x60040 6055 #define PIPE_LINK_M1_OFFSET 0 6056 #define _PIPEA_LINK_N1 0x60044 6057 #define PIPE_LINK_N1_OFFSET 0 6058 6059 #define _PIPEA_LINK_M2 0x60048 6060 #define PIPE_LINK_M2_OFFSET 0 6061 #define _PIPEA_LINK_N2 0x6004c 6062 #define PIPE_LINK_N2_OFFSET 0 6063 6064 /* PIPEB timing regs are same start from 0x61000 */ 6065 6066 #define _PIPEB_DATA_M1 0x61030 6067 #define _PIPEB_DATA_N1 0x61034 6068 #define _PIPEB_DATA_M2 0x61038 6069 #define _PIPEB_DATA_N2 0x6103c 6070 #define _PIPEB_LINK_M1 0x61040 6071 #define _PIPEB_LINK_N1 0x61044 6072 #define _PIPEB_LINK_M2 0x61048 6073 #define _PIPEB_LINK_N2 0x6104c 6074 6075 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) 6076 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) 6077 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) 6078 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) 6079 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) 6080 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) 6081 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) 6082 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) 6083 6084 /* CPU panel fitter */ 6085 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 6086 #define _PFA_CTL_1 0x68080 6087 #define _PFB_CTL_1 0x68880 6088 #define PF_ENABLE (1<<31) 6089 #define PF_PIPE_SEL_MASK_IVB (3<<29) 6090 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) 6091 #define PF_FILTER_MASK (3<<23) 6092 #define PF_FILTER_PROGRAMMED (0<<23) 6093 #define PF_FILTER_MED_3x3 (1<<23) 6094 #define PF_FILTER_EDGE_ENHANCE (2<<23) 6095 #define PF_FILTER_EDGE_SOFTEN (3<<23) 6096 #define _PFA_WIN_SZ 0x68074 6097 #define _PFB_WIN_SZ 0x68874 6098 #define _PFA_WIN_POS 0x68070 6099 #define _PFB_WIN_POS 0x68870 6100 #define _PFA_VSCALE 0x68084 6101 #define _PFB_VSCALE 0x68884 6102 #define _PFA_HSCALE 0x68090 6103 #define _PFB_HSCALE 0x68890 6104 6105 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 6106 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 6107 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 6108 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 6109 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 6110 6111 #define _PSA_CTL 0x68180 6112 #define _PSB_CTL 0x68980 6113 #define PS_ENABLE (1<<31) 6114 #define _PSA_WIN_SZ 0x68174 6115 #define _PSB_WIN_SZ 0x68974 6116 #define _PSA_WIN_POS 0x68170 6117 #define _PSB_WIN_POS 0x68970 6118 6119 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) 6120 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 6121 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 6122 6123 /* 6124 * Skylake scalers 6125 */ 6126 #define _PS_1A_CTRL 0x68180 6127 #define _PS_2A_CTRL 0x68280 6128 #define _PS_1B_CTRL 0x68980 6129 #define _PS_2B_CTRL 0x68A80 6130 #define _PS_1C_CTRL 0x69180 6131 #define PS_SCALER_EN (1 << 31) 6132 #define PS_SCALER_MODE_MASK (3 << 28) 6133 #define PS_SCALER_MODE_DYN (0 << 28) 6134 #define PS_SCALER_MODE_HQ (1 << 28) 6135 #define PS_PLANE_SEL_MASK (7 << 25) 6136 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) 6137 #define PS_FILTER_MASK (3 << 23) 6138 #define PS_FILTER_MEDIUM (0 << 23) 6139 #define PS_FILTER_EDGE_ENHANCE (2 << 23) 6140 #define PS_FILTER_BILINEAR (3 << 23) 6141 #define PS_VERT3TAP (1 << 21) 6142 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 6143 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 6144 #define PS_PWRUP_PROGRESS (1 << 17) 6145 #define PS_V_FILTER_BYPASS (1 << 8) 6146 #define PS_VADAPT_EN (1 << 7) 6147 #define PS_VADAPT_MODE_MASK (3 << 5) 6148 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 6149 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 6150 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 6151 6152 #define _PS_PWR_GATE_1A 0x68160 6153 #define _PS_PWR_GATE_2A 0x68260 6154 #define _PS_PWR_GATE_1B 0x68960 6155 #define _PS_PWR_GATE_2B 0x68A60 6156 #define _PS_PWR_GATE_1C 0x69160 6157 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 6158 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 6159 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 6160 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 6161 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 6162 #define PS_PWR_GATE_SLPEN_8 0 6163 #define PS_PWR_GATE_SLPEN_16 1 6164 #define PS_PWR_GATE_SLPEN_24 2 6165 #define PS_PWR_GATE_SLPEN_32 3 6166 6167 #define _PS_WIN_POS_1A 0x68170 6168 #define _PS_WIN_POS_2A 0x68270 6169 #define _PS_WIN_POS_1B 0x68970 6170 #define _PS_WIN_POS_2B 0x68A70 6171 #define _PS_WIN_POS_1C 0x69170 6172 6173 #define _PS_WIN_SZ_1A 0x68174 6174 #define _PS_WIN_SZ_2A 0x68274 6175 #define _PS_WIN_SZ_1B 0x68974 6176 #define _PS_WIN_SZ_2B 0x68A74 6177 #define _PS_WIN_SZ_1C 0x69174 6178 6179 #define _PS_VSCALE_1A 0x68184 6180 #define _PS_VSCALE_2A 0x68284 6181 #define _PS_VSCALE_1B 0x68984 6182 #define _PS_VSCALE_2B 0x68A84 6183 #define _PS_VSCALE_1C 0x69184 6184 6185 #define _PS_HSCALE_1A 0x68190 6186 #define _PS_HSCALE_2A 0x68290 6187 #define _PS_HSCALE_1B 0x68990 6188 #define _PS_HSCALE_2B 0x68A90 6189 #define _PS_HSCALE_1C 0x69190 6190 6191 #define _PS_VPHASE_1A 0x68188 6192 #define _PS_VPHASE_2A 0x68288 6193 #define _PS_VPHASE_1B 0x68988 6194 #define _PS_VPHASE_2B 0x68A88 6195 #define _PS_VPHASE_1C 0x69188 6196 6197 #define _PS_HPHASE_1A 0x68194 6198 #define _PS_HPHASE_2A 0x68294 6199 #define _PS_HPHASE_1B 0x68994 6200 #define _PS_HPHASE_2B 0x68A94 6201 #define _PS_HPHASE_1C 0x69194 6202 6203 #define _PS_ECC_STAT_1A 0x681D0 6204 #define _PS_ECC_STAT_2A 0x682D0 6205 #define _PS_ECC_STAT_1B 0x689D0 6206 #define _PS_ECC_STAT_2B 0x68AD0 6207 #define _PS_ECC_STAT_1C 0x691D0 6208 6209 #define _ID(id, a, b) ((a) + (id)*((b)-(a))) 6210 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ 6211 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 6212 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 6213 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ 6214 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 6215 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 6216 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ 6217 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 6218 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 6219 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ 6220 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 6221 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 6222 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6223 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 6224 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 6225 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6226 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 6227 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 6228 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6229 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 6230 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 6231 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6232 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 6233 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 6234 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ 6235 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 6236 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) 6237 6238 /* legacy palette */ 6239 #define _LGC_PALETTE_A 0x4a000 6240 #define _LGC_PALETTE_B 0x4a800 6241 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) 6242 6243 #define _GAMMA_MODE_A 0x4a480 6244 #define _GAMMA_MODE_B 0x4ac80 6245 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 6246 #define GAMMA_MODE_MODE_MASK (3 << 0) 6247 #define GAMMA_MODE_MODE_8BIT (0 << 0) 6248 #define GAMMA_MODE_MODE_10BIT (1 << 0) 6249 #define GAMMA_MODE_MODE_12BIT (2 << 0) 6250 #define GAMMA_MODE_MODE_SPLIT (3 << 0) 6251 6252 /* DMC/CSR */ 6253 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) 6254 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 6255 #define CSR_HTP_ADDR_SKL 0x00500034 6256 #define CSR_SSP_BASE _MMIO(0x8F074) 6257 #define CSR_HTP_SKL _MMIO(0x8F004) 6258 #define CSR_LAST_WRITE _MMIO(0x8F034) 6259 #define CSR_LAST_WRITE_VALUE 0xc003b400 6260 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */ 6261 #define CSR_MMIO_START_RANGE 0x80000 6262 #define CSR_MMIO_END_RANGE 0x8FFFF 6263 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) 6264 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) 6265 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) 6266 6267 /* interrupts */ 6268 #define DE_MASTER_IRQ_CONTROL (1 << 31) 6269 #define DE_SPRITEB_FLIP_DONE (1 << 29) 6270 #define DE_SPRITEA_FLIP_DONE (1 << 28) 6271 #define DE_PLANEB_FLIP_DONE (1 << 27) 6272 #define DE_PLANEA_FLIP_DONE (1 << 26) 6273 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 6274 #define DE_PCU_EVENT (1 << 25) 6275 #define DE_GTT_FAULT (1 << 24) 6276 #define DE_POISON (1 << 23) 6277 #define DE_PERFORM_COUNTER (1 << 22) 6278 #define DE_PCH_EVENT (1 << 21) 6279 #define DE_AUX_CHANNEL_A (1 << 20) 6280 #define DE_DP_A_HOTPLUG (1 << 19) 6281 #define DE_GSE (1 << 18) 6282 #define DE_PIPEB_VBLANK (1 << 15) 6283 #define DE_PIPEB_EVEN_FIELD (1 << 14) 6284 #define DE_PIPEB_ODD_FIELD (1 << 13) 6285 #define DE_PIPEB_LINE_COMPARE (1 << 12) 6286 #define DE_PIPEB_VSYNC (1 << 11) 6287 #define DE_PIPEB_CRC_DONE (1 << 10) 6288 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 6289 #define DE_PIPEA_VBLANK (1 << 7) 6290 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) 6291 #define DE_PIPEA_EVEN_FIELD (1 << 6) 6292 #define DE_PIPEA_ODD_FIELD (1 << 5) 6293 #define DE_PIPEA_LINE_COMPARE (1 << 4) 6294 #define DE_PIPEA_VSYNC (1 << 3) 6295 #define DE_PIPEA_CRC_DONE (1 << 2) 6296 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) 6297 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 6298 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) 6299 6300 /* More Ivybridge lolz */ 6301 #define DE_ERR_INT_IVB (1<<30) 6302 #define DE_GSE_IVB (1<<29) 6303 #define DE_PCH_EVENT_IVB (1<<28) 6304 #define DE_DP_A_HOTPLUG_IVB (1<<27) 6305 #define DE_AUX_CHANNEL_A_IVB (1<<26) 6306 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) 6307 #define DE_PLANEC_FLIP_DONE_IVB (1<<13) 6308 #define DE_PIPEC_VBLANK_IVB (1<<10) 6309 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) 6310 #define DE_PLANEB_FLIP_DONE_IVB (1<<8) 6311 #define DE_PIPEB_VBLANK_IVB (1<<5) 6312 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) 6313 #define DE_PLANEA_FLIP_DONE_IVB (1<<3) 6314 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) 6315 #define DE_PIPEA_VBLANK_IVB (1<<0) 6316 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) 6317 6318 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ 6319 #define MASTER_INTERRUPT_ENABLE (1<<31) 6320 6321 #define DEISR _MMIO(0x44000) 6322 #define DEIMR _MMIO(0x44004) 6323 #define DEIIR _MMIO(0x44008) 6324 #define DEIER _MMIO(0x4400c) 6325 6326 #define GTISR _MMIO(0x44010) 6327 #define GTIMR _MMIO(0x44014) 6328 #define GTIIR _MMIO(0x44018) 6329 #define GTIER _MMIO(0x4401c) 6330 6331 #define GEN8_MASTER_IRQ _MMIO(0x44200) 6332 #define GEN8_MASTER_IRQ_CONTROL (1<<31) 6333 #define GEN8_PCU_IRQ (1<<30) 6334 #define GEN8_DE_PCH_IRQ (1<<23) 6335 #define GEN8_DE_MISC_IRQ (1<<22) 6336 #define GEN8_DE_PORT_IRQ (1<<20) 6337 #define GEN8_DE_PIPE_C_IRQ (1<<18) 6338 #define GEN8_DE_PIPE_B_IRQ (1<<17) 6339 #define GEN8_DE_PIPE_A_IRQ (1<<16) 6340 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe))) 6341 #define GEN8_GT_VECS_IRQ (1<<6) 6342 #define GEN8_GT_GUC_IRQ (1<<5) 6343 #define GEN8_GT_PM_IRQ (1<<4) 6344 #define GEN8_GT_VCS2_IRQ (1<<3) 6345 #define GEN8_GT_VCS1_IRQ (1<<2) 6346 #define GEN8_GT_BCS_IRQ (1<<1) 6347 #define GEN8_GT_RCS_IRQ (1<<0) 6348 6349 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) 6350 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) 6351 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) 6352 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) 6353 6354 #define GEN9_GUC_TO_HOST_INT_EVENT (1<<31) 6355 #define GEN9_GUC_EXEC_ERROR_EVENT (1<<30) 6356 #define GEN9_GUC_DISPLAY_EVENT (1<<29) 6357 #define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28) 6358 #define GEN9_GUC_IOMMU_MSG_EVENT (1<<27) 6359 #define GEN9_GUC_DB_RING_EVENT (1<<26) 6360 #define GEN9_GUC_DMA_DONE_EVENT (1<<25) 6361 #define GEN9_GUC_FATAL_ERROR_EVENT (1<<24) 6362 #define GEN9_GUC_NOTIFICATION_EVENT (1<<23) 6363 6364 #define GEN8_RCS_IRQ_SHIFT 0 6365 #define GEN8_BCS_IRQ_SHIFT 16 6366 #define GEN8_VCS1_IRQ_SHIFT 0 6367 #define GEN8_VCS2_IRQ_SHIFT 16 6368 #define GEN8_VECS_IRQ_SHIFT 0 6369 #define GEN8_WD_IRQ_SHIFT 16 6370 6371 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) 6372 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) 6373 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) 6374 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) 6375 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 6376 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 6377 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 6378 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 6379 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 6380 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 6381 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 6382 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 6383 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 6384 #define GEN8_PIPE_VSYNC (1 << 1) 6385 #define GEN8_PIPE_VBLANK (1 << 0) 6386 #define GEN9_PIPE_CURSOR_FAULT (1 << 11) 6387 #define GEN9_PIPE_PLANE4_FAULT (1 << 10) 6388 #define GEN9_PIPE_PLANE3_FAULT (1 << 9) 6389 #define GEN9_PIPE_PLANE2_FAULT (1 << 8) 6390 #define GEN9_PIPE_PLANE1_FAULT (1 << 7) 6391 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 6392 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 6393 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 6394 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 6395 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) 6396 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 6397 (GEN8_PIPE_CURSOR_FAULT | \ 6398 GEN8_PIPE_SPRITE_FAULT | \ 6399 GEN8_PIPE_PRIMARY_FAULT) 6400 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 6401 (GEN9_PIPE_CURSOR_FAULT | \ 6402 GEN9_PIPE_PLANE4_FAULT | \ 6403 GEN9_PIPE_PLANE3_FAULT | \ 6404 GEN9_PIPE_PLANE2_FAULT | \ 6405 GEN9_PIPE_PLANE1_FAULT) 6406 6407 #define GEN8_DE_PORT_ISR _MMIO(0x44440) 6408 #define GEN8_DE_PORT_IMR _MMIO(0x44444) 6409 #define GEN8_DE_PORT_IIR _MMIO(0x44448) 6410 #define GEN8_DE_PORT_IER _MMIO(0x4444c) 6411 #define GEN9_AUX_CHANNEL_D (1 << 27) 6412 #define GEN9_AUX_CHANNEL_C (1 << 26) 6413 #define GEN9_AUX_CHANNEL_B (1 << 25) 6414 #define BXT_DE_PORT_HP_DDIC (1 << 5) 6415 #define BXT_DE_PORT_HP_DDIB (1 << 4) 6416 #define BXT_DE_PORT_HP_DDIA (1 << 3) 6417 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ 6418 BXT_DE_PORT_HP_DDIB | \ 6419 BXT_DE_PORT_HP_DDIC) 6420 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 6421 #define BXT_DE_PORT_GMBUS (1 << 1) 6422 #define GEN8_AUX_CHANNEL_A (1 << 0) 6423 6424 #define GEN8_DE_MISC_ISR _MMIO(0x44460) 6425 #define GEN8_DE_MISC_IMR _MMIO(0x44464) 6426 #define GEN8_DE_MISC_IIR _MMIO(0x44468) 6427 #define GEN8_DE_MISC_IER _MMIO(0x4446c) 6428 #define GEN8_DE_MISC_GSE (1 << 27) 6429 6430 #define GEN8_PCU_ISR _MMIO(0x444e0) 6431 #define GEN8_PCU_IMR _MMIO(0x444e4) 6432 #define GEN8_PCU_IIR _MMIO(0x444e8) 6433 #define GEN8_PCU_IER _MMIO(0x444ec) 6434 6435 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) 6436 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 6437 #define ILK_ELPIN_409_SELECT (1 << 25) 6438 #define ILK_DPARB_GATE (1<<22) 6439 #define ILK_VSDPFD_FULL (1<<21) 6440 #define FUSE_STRAP _MMIO(0x42014) 6441 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 6442 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 6443 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 6444 #define IVB_PIPE_C_DISABLE (1 << 28) 6445 #define ILK_HDCP_DISABLE (1 << 25) 6446 #define ILK_eDP_A_DISABLE (1 << 24) 6447 #define HSW_CDCLK_LIMIT (1 << 24) 6448 #define ILK_DESKTOP (1 << 23) 6449 6450 #define ILK_DSPCLK_GATE_D _MMIO(0x42020) 6451 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 6452 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 6453 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 6454 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 6455 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 6456 6457 #define IVB_CHICKEN3 _MMIO(0x4200c) 6458 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 6459 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 6460 6461 #define CHICKEN_PAR1_1 _MMIO(0x42080) 6462 #define DPA_MASK_VBLANK_SRD (1 << 15) 6463 #define FORCE_ARB_IDLE_PLANES (1 << 14) 6464 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) 6465 6466 #define CHICKEN_PAR2_1 _MMIO(0x42090) 6467 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) 6468 6469 #define _CHICKEN_PIPESL_1_A 0x420b0 6470 #define _CHICKEN_PIPESL_1_B 0x420b4 6471 #define HSW_FBCQ_DIS (1 << 22) 6472 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 6473 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 6474 6475 #define CHICKEN_TRANS_A 0x420c0 6476 #define CHICKEN_TRANS_B 0x420c4 6477 #define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B) 6478 #define PSR2_VSC_ENABLE_PROG_HEADER (1<<12) 6479 #define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15) 6480 6481 #define DISP_ARB_CTL _MMIO(0x45000) 6482 #define DISP_FBC_MEMORY_WAKE (1<<31) 6483 #define DISP_TILE_SURFACE_SWIZZLING (1<<13) 6484 #define DISP_FBC_WM_DIS (1<<15) 6485 #define DISP_ARB_CTL2 _MMIO(0x45004) 6486 #define DISP_DATA_PARTITION_5_6 (1<<6) 6487 #define DBUF_CTL _MMIO(0x45008) 6488 #define DBUF_POWER_REQUEST (1<<31) 6489 #define DBUF_POWER_STATE (1<<30) 6490 #define GEN7_MSG_CTL _MMIO(0x45010) 6491 #define WAIT_FOR_PCH_RESET_ACK (1<<1) 6492 #define WAIT_FOR_PCH_FLR_ACK (1<<0) 6493 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) 6494 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) 6495 6496 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) 6497 #define MASK_WAKEMEM (1<<13) 6498 6499 #define SKL_DFSM _MMIO(0x51000) 6500 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 6501 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 6502 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 6503 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 6504 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 6505 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) 6506 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) 6507 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) 6508 6509 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 6510 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14) 6511 6512 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 6513 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8) 6514 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10) 6515 6516 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 6517 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 6518 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 6519 6520 /* GEN7 chicken */ 6521 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 6522 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) 6523 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14) 6524 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 6525 # define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12) 6526 # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8) 6527 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) 6528 6529 #define HIZ_CHICKEN _MMIO(0x7018) 6530 # define CHV_HZ_8X8_MODE_IN_1X (1<<15) 6531 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3) 6532 6533 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 6534 #define DISABLE_PIXEL_MASK_CAMMING (1<<14) 6535 6536 #define GEN7_L3SQCREG1 _MMIO(0xB010) 6537 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 6538 6539 #define GEN8_L3SQCREG1 _MMIO(0xB100) 6540 /* 6541 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 6542 * Using the formula in BSpec leads to a hang, while the formula here works 6543 * fine and matches the formulas for all other platforms. A BSpec change 6544 * request has been filed to clarify this. 6545 */ 6546 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 6547 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 6548 6549 #define GEN7_L3CNTLREG1 _MMIO(0xB01C) 6550 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 6551 #define GEN7_L3AGDIS (1<<19) 6552 #define GEN7_L3CNTLREG2 _MMIO(0xB020) 6553 #define GEN7_L3CNTLREG3 _MMIO(0xB024) 6554 6555 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) 6556 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 6557 6558 #define GEN7_L3SQCREG4 _MMIO(0xb034) 6559 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) 6560 6561 #define GEN8_L3SQCREG4 _MMIO(0xb118) 6562 #define GEN8_LQSC_RO_PERF_DIS (1<<27) 6563 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21) 6564 6565 /* GEN8 chicken */ 6566 #define HDC_CHICKEN0 _MMIO(0x7300) 6567 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15) 6568 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14) 6569 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11) 6570 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5) 6571 #define HDC_FORCE_NON_COHERENT (1<<4) 6572 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10) 6573 6574 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 6575 6576 /* GEN9 chicken */ 6577 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 6578 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 6579 6580 /* WaCatErrorRejectionIssue */ 6581 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 6582 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) 6583 6584 #define HSW_SCRATCH1 _MMIO(0xb038) 6585 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) 6586 6587 #define BDW_SCRATCH1 _MMIO(0xb11c) 6588 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2) 6589 6590 /* PCH */ 6591 6592 /* south display engine interrupt: IBX */ 6593 #define SDE_AUDIO_POWER_D (1 << 27) 6594 #define SDE_AUDIO_POWER_C (1 << 26) 6595 #define SDE_AUDIO_POWER_B (1 << 25) 6596 #define SDE_AUDIO_POWER_SHIFT (25) 6597 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 6598 #define SDE_GMBUS (1 << 24) 6599 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 6600 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 6601 #define SDE_AUDIO_HDCP_MASK (3 << 22) 6602 #define SDE_AUDIO_TRANSB (1 << 21) 6603 #define SDE_AUDIO_TRANSA (1 << 20) 6604 #define SDE_AUDIO_TRANS_MASK (3 << 20) 6605 #define SDE_POISON (1 << 19) 6606 /* 18 reserved */ 6607 #define SDE_FDI_RXB (1 << 17) 6608 #define SDE_FDI_RXA (1 << 16) 6609 #define SDE_FDI_MASK (3 << 16) 6610 #define SDE_AUXD (1 << 15) 6611 #define SDE_AUXC (1 << 14) 6612 #define SDE_AUXB (1 << 13) 6613 #define SDE_AUX_MASK (7 << 13) 6614 /* 12 reserved */ 6615 #define SDE_CRT_HOTPLUG (1 << 11) 6616 #define SDE_PORTD_HOTPLUG (1 << 10) 6617 #define SDE_PORTC_HOTPLUG (1 << 9) 6618 #define SDE_PORTB_HOTPLUG (1 << 8) 6619 #define SDE_SDVOB_HOTPLUG (1 << 6) 6620 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 6621 SDE_SDVOB_HOTPLUG | \ 6622 SDE_PORTB_HOTPLUG | \ 6623 SDE_PORTC_HOTPLUG | \ 6624 SDE_PORTD_HOTPLUG) 6625 #define SDE_TRANSB_CRC_DONE (1 << 5) 6626 #define SDE_TRANSB_CRC_ERR (1 << 4) 6627 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 6628 #define SDE_TRANSA_CRC_DONE (1 << 2) 6629 #define SDE_TRANSA_CRC_ERR (1 << 1) 6630 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 6631 #define SDE_TRANS_MASK (0x3f) 6632 6633 /* south display engine interrupt: CPT/PPT */ 6634 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 6635 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 6636 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 6637 #define SDE_AUDIO_POWER_SHIFT_CPT 29 6638 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 6639 #define SDE_AUXD_CPT (1 << 27) 6640 #define SDE_AUXC_CPT (1 << 26) 6641 #define SDE_AUXB_CPT (1 << 25) 6642 #define SDE_AUX_MASK_CPT (7 << 25) 6643 #define SDE_PORTE_HOTPLUG_SPT (1 << 25) 6644 #define SDE_PORTA_HOTPLUG_SPT (1 << 24) 6645 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 6646 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 6647 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 6648 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 6649 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 6650 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 6651 SDE_SDVOB_HOTPLUG_CPT | \ 6652 SDE_PORTD_HOTPLUG_CPT | \ 6653 SDE_PORTC_HOTPLUG_CPT | \ 6654 SDE_PORTB_HOTPLUG_CPT) 6655 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 6656 SDE_PORTD_HOTPLUG_CPT | \ 6657 SDE_PORTC_HOTPLUG_CPT | \ 6658 SDE_PORTB_HOTPLUG_CPT | \ 6659 SDE_PORTA_HOTPLUG_SPT) 6660 #define SDE_GMBUS_CPT (1 << 17) 6661 #define SDE_ERROR_CPT (1 << 16) 6662 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 6663 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 6664 #define SDE_FDI_RXC_CPT (1 << 8) 6665 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 6666 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 6667 #define SDE_FDI_RXB_CPT (1 << 4) 6668 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 6669 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 6670 #define SDE_FDI_RXA_CPT (1 << 0) 6671 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 6672 SDE_AUDIO_CP_REQ_B_CPT | \ 6673 SDE_AUDIO_CP_REQ_A_CPT) 6674 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 6675 SDE_AUDIO_CP_CHG_B_CPT | \ 6676 SDE_AUDIO_CP_CHG_A_CPT) 6677 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 6678 SDE_FDI_RXB_CPT | \ 6679 SDE_FDI_RXA_CPT) 6680 6681 #define SDEISR _MMIO(0xc4000) 6682 #define SDEIMR _MMIO(0xc4004) 6683 #define SDEIIR _MMIO(0xc4008) 6684 #define SDEIER _MMIO(0xc400c) 6685 6686 #define SERR_INT _MMIO(0xc4040) 6687 #define SERR_INT_POISON (1<<31) 6688 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) 6689 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) 6690 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) 6691 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 6692 6693 /* digital port hotplug */ 6694 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ 6695 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ 6696 #define BXT_DDIA_HPD_INVERT (1 << 27) 6697 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ 6698 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ 6699 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ 6700 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ 6701 #define PORTD_HOTPLUG_ENABLE (1 << 20) 6702 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ 6703 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ 6704 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ 6705 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ 6706 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ 6707 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) 6708 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 6709 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 6710 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 6711 #define PORTC_HOTPLUG_ENABLE (1 << 12) 6712 #define BXT_DDIC_HPD_INVERT (1 << 11) 6713 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ 6714 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ 6715 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ 6716 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ 6717 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ 6718 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) 6719 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 6720 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 6721 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 6722 #define PORTB_HOTPLUG_ENABLE (1 << 4) 6723 #define BXT_DDIB_HPD_INVERT (1 << 3) 6724 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ 6725 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ 6726 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ 6727 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ 6728 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ 6729 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) 6730 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 6731 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 6732 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 6733 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ 6734 BXT_DDIB_HPD_INVERT | \ 6735 BXT_DDIC_HPD_INVERT) 6736 6737 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ 6738 #define PORTE_HOTPLUG_ENABLE (1 << 4) 6739 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) 6740 #define PORTE_HOTPLUG_NO_DETECT (0 << 0) 6741 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 6742 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 6743 6744 #define PCH_GPIOA _MMIO(0xc5010) 6745 #define PCH_GPIOB _MMIO(0xc5014) 6746 #define PCH_GPIOC _MMIO(0xc5018) 6747 #define PCH_GPIOD _MMIO(0xc501c) 6748 #define PCH_GPIOE _MMIO(0xc5020) 6749 #define PCH_GPIOF _MMIO(0xc5024) 6750 6751 #define PCH_GMBUS0 _MMIO(0xc5100) 6752 #define PCH_GMBUS1 _MMIO(0xc5104) 6753 #define PCH_GMBUS2 _MMIO(0xc5108) 6754 #define PCH_GMBUS3 _MMIO(0xc510c) 6755 #define PCH_GMBUS4 _MMIO(0xc5110) 6756 #define PCH_GMBUS5 _MMIO(0xc5120) 6757 6758 #define _PCH_DPLL_A 0xc6014 6759 #define _PCH_DPLL_B 0xc6018 6760 #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 6761 6762 #define _PCH_FPA0 0xc6040 6763 #define FP_CB_TUNE (0x3<<22) 6764 #define _PCH_FPA1 0xc6044 6765 #define _PCH_FPB0 0xc6048 6766 #define _PCH_FPB1 0xc604c 6767 #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 6768 #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 6769 6770 #define PCH_DPLL_TEST _MMIO(0xc606c) 6771 6772 #define PCH_DREF_CONTROL _MMIO(0xC6200) 6773 #define DREF_CONTROL_MASK 0x7fc3 6774 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 6775 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 6776 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 6777 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 6778 #define DREF_SSC_SOURCE_DISABLE (0<<11) 6779 #define DREF_SSC_SOURCE_ENABLE (2<<11) 6780 #define DREF_SSC_SOURCE_MASK (3<<11) 6781 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 6782 #define DREF_NONSPREAD_CK505_ENABLE (1<<9) 6783 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 6784 #define DREF_NONSPREAD_SOURCE_MASK (3<<9) 6785 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 6786 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 6787 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 6788 #define DREF_SSC4_DOWNSPREAD (0<<6) 6789 #define DREF_SSC4_CENTERSPREAD (1<<6) 6790 #define DREF_SSC1_DISABLE (0<<1) 6791 #define DREF_SSC1_ENABLE (1<<1) 6792 #define DREF_SSC4_DISABLE (0) 6793 #define DREF_SSC4_ENABLE (1) 6794 6795 #define PCH_RAWCLK_FREQ _MMIO(0xc6204) 6796 #define FDL_TP1_TIMER_SHIFT 12 6797 #define FDL_TP1_TIMER_MASK (3<<12) 6798 #define FDL_TP2_TIMER_SHIFT 10 6799 #define FDL_TP2_TIMER_MASK (3<<10) 6800 #define RAWCLK_FREQ_MASK 0x3ff 6801 6802 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) 6803 6804 #define PCH_SSC4_PARMS _MMIO(0xc6210) 6805 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) 6806 6807 #define PCH_DPLL_SEL _MMIO(0xc7000) 6808 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) 6809 #define TRANS_DPLLA_SEL(pipe) 0 6810 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) 6811 6812 /* transcoder */ 6813 6814 #define _PCH_TRANS_HTOTAL_A 0xe0000 6815 #define TRANS_HTOTAL_SHIFT 16 6816 #define TRANS_HACTIVE_SHIFT 0 6817 #define _PCH_TRANS_HBLANK_A 0xe0004 6818 #define TRANS_HBLANK_END_SHIFT 16 6819 #define TRANS_HBLANK_START_SHIFT 0 6820 #define _PCH_TRANS_HSYNC_A 0xe0008 6821 #define TRANS_HSYNC_END_SHIFT 16 6822 #define TRANS_HSYNC_START_SHIFT 0 6823 #define _PCH_TRANS_VTOTAL_A 0xe000c 6824 #define TRANS_VTOTAL_SHIFT 16 6825 #define TRANS_VACTIVE_SHIFT 0 6826 #define _PCH_TRANS_VBLANK_A 0xe0010 6827 #define TRANS_VBLANK_END_SHIFT 16 6828 #define TRANS_VBLANK_START_SHIFT 0 6829 #define _PCH_TRANS_VSYNC_A 0xe0014 6830 #define TRANS_VSYNC_END_SHIFT 16 6831 #define TRANS_VSYNC_START_SHIFT 0 6832 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 6833 6834 #define _PCH_TRANSA_DATA_M1 0xe0030 6835 #define _PCH_TRANSA_DATA_N1 0xe0034 6836 #define _PCH_TRANSA_DATA_M2 0xe0038 6837 #define _PCH_TRANSA_DATA_N2 0xe003c 6838 #define _PCH_TRANSA_LINK_M1 0xe0040 6839 #define _PCH_TRANSA_LINK_N1 0xe0044 6840 #define _PCH_TRANSA_LINK_M2 0xe0048 6841 #define _PCH_TRANSA_LINK_N2 0xe004c 6842 6843 /* Per-transcoder DIP controls (PCH) */ 6844 #define _VIDEO_DIP_CTL_A 0xe0200 6845 #define _VIDEO_DIP_DATA_A 0xe0208 6846 #define _VIDEO_DIP_GCP_A 0xe0210 6847 #define GCP_COLOR_INDICATION (1 << 2) 6848 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 6849 #define GCP_AV_MUTE (1 << 0) 6850 6851 #define _VIDEO_DIP_CTL_B 0xe1200 6852 #define _VIDEO_DIP_DATA_B 0xe1208 6853 #define _VIDEO_DIP_GCP_B 0xe1210 6854 6855 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 6856 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 6857 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 6858 6859 /* Per-transcoder DIP controls (VLV) */ 6860 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 6861 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 6862 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 6863 6864 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 6865 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 6866 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 6867 6868 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 6869 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 6870 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 6871 6872 #define VLV_TVIDEO_DIP_CTL(pipe) \ 6873 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ 6874 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) 6875 #define VLV_TVIDEO_DIP_DATA(pipe) \ 6876 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ 6877 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) 6878 #define VLV_TVIDEO_DIP_GCP(pipe) \ 6879 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 6880 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 6881 6882 /* Haswell DIP controls */ 6883 6884 #define _HSW_VIDEO_DIP_CTL_A 0x60200 6885 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 6886 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 6887 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 6888 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 6889 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 6890 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 6891 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 6892 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 6893 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 6894 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 6895 #define _HSW_VIDEO_DIP_GCP_A 0x60210 6896 6897 #define _HSW_VIDEO_DIP_CTL_B 0x61200 6898 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 6899 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 6900 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 6901 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 6902 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 6903 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 6904 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 6905 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 6906 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 6907 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 6908 #define _HSW_VIDEO_DIP_GCP_B 0x61210 6909 6910 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) 6911 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) 6912 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) 6913 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) 6914 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) 6915 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) 6916 6917 #define _HSW_STEREO_3D_CTL_A 0x70020 6918 #define S3D_ENABLE (1<<31) 6919 #define _HSW_STEREO_3D_CTL_B 0x71020 6920 6921 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) 6922 6923 #define _PCH_TRANS_HTOTAL_B 0xe1000 6924 #define _PCH_TRANS_HBLANK_B 0xe1004 6925 #define _PCH_TRANS_HSYNC_B 0xe1008 6926 #define _PCH_TRANS_VTOTAL_B 0xe100c 6927 #define _PCH_TRANS_VBLANK_B 0xe1010 6928 #define _PCH_TRANS_VSYNC_B 0xe1014 6929 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 6930 6931 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 6932 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 6933 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 6934 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 6935 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 6936 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 6937 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) 6938 6939 #define _PCH_TRANSB_DATA_M1 0xe1030 6940 #define _PCH_TRANSB_DATA_N1 0xe1034 6941 #define _PCH_TRANSB_DATA_M2 0xe1038 6942 #define _PCH_TRANSB_DATA_N2 0xe103c 6943 #define _PCH_TRANSB_LINK_M1 0xe1040 6944 #define _PCH_TRANSB_LINK_N1 0xe1044 6945 #define _PCH_TRANSB_LINK_M2 0xe1048 6946 #define _PCH_TRANSB_LINK_N2 0xe104c 6947 6948 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 6949 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 6950 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 6951 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 6952 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 6953 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 6954 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 6955 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 6956 6957 #define _PCH_TRANSACONF 0xf0008 6958 #define _PCH_TRANSBCONF 0xf1008 6959 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 6960 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ 6961 #define TRANS_DISABLE (0<<31) 6962 #define TRANS_ENABLE (1<<31) 6963 #define TRANS_STATE_MASK (1<<30) 6964 #define TRANS_STATE_DISABLE (0<<30) 6965 #define TRANS_STATE_ENABLE (1<<30) 6966 #define TRANS_FSYNC_DELAY_HB1 (0<<27) 6967 #define TRANS_FSYNC_DELAY_HB2 (1<<27) 6968 #define TRANS_FSYNC_DELAY_HB3 (2<<27) 6969 #define TRANS_FSYNC_DELAY_HB4 (3<<27) 6970 #define TRANS_INTERLACE_MASK (7<<21) 6971 #define TRANS_PROGRESSIVE (0<<21) 6972 #define TRANS_INTERLACED (3<<21) 6973 #define TRANS_LEGACY_INTERLACED_ILK (2<<21) 6974 #define TRANS_8BPC (0<<5) 6975 #define TRANS_10BPC (1<<5) 6976 #define TRANS_6BPC (2<<5) 6977 #define TRANS_12BPC (3<<5) 6978 6979 #define _TRANSA_CHICKEN1 0xf0060 6980 #define _TRANSB_CHICKEN1 0xf1060 6981 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 6982 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10) 6983 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) 6984 #define _TRANSA_CHICKEN2 0xf0064 6985 #define _TRANSB_CHICKEN2 0xf1064 6986 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 6987 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) 6988 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) 6989 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) 6990 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) 6991 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) 6992 6993 #define SOUTH_CHICKEN1 _MMIO(0xc2000) 6994 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 6995 #define FDIA_PHASE_SYNC_SHIFT_EN 18 6996 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 6997 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 6998 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 6999 #define SPT_PWM_GRANULARITY (1<<0) 7000 #define SOUTH_CHICKEN2 _MMIO(0xc2004) 7001 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) 7002 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) 7003 #define LPT_PWM_GRANULARITY (1<<5) 7004 #define DPLS_EDP_PPS_FIX_DIS (1<<0) 7005 7006 #define _FDI_RXA_CHICKEN 0xc200c 7007 #define _FDI_RXB_CHICKEN 0xc2010 7008 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) 7009 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) 7010 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 7011 7012 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) 7013 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) 7014 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) 7015 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) 7016 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) 7017 7018 /* CPU: FDI_TX */ 7019 #define _FDI_TXA_CTL 0x60100 7020 #define _FDI_TXB_CTL 0x61100 7021 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 7022 #define FDI_TX_DISABLE (0<<31) 7023 #define FDI_TX_ENABLE (1<<31) 7024 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) 7025 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) 7026 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) 7027 #define FDI_LINK_TRAIN_NONE (3<<28) 7028 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) 7029 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) 7030 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) 7031 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) 7032 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) 7033 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) 7034 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) 7035 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) 7036 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 7037 SNB has different settings. */ 7038 /* SNB A-stepping */ 7039 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7040 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7041 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7042 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7043 /* SNB B-stepping */ 7044 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) 7045 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) 7046 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) 7047 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) 7048 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) 7049 #define FDI_DP_PORT_WIDTH_SHIFT 19 7050 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 7051 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 7052 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) 7053 /* Ironlake: hardwired to 1 */ 7054 #define FDI_TX_PLL_ENABLE (1<<14) 7055 7056 /* Ivybridge has different bits for lolz */ 7057 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) 7058 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) 7059 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) 7060 #define FDI_LINK_TRAIN_NONE_IVB (3<<8) 7061 7062 /* both Tx and Rx */ 7063 #define FDI_COMPOSITE_SYNC (1<<11) 7064 #define FDI_LINK_TRAIN_AUTO (1<<10) 7065 #define FDI_SCRAMBLING_ENABLE (0<<7) 7066 #define FDI_SCRAMBLING_DISABLE (1<<7) 7067 7068 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 7069 #define _FDI_RXA_CTL 0xf000c 7070 #define _FDI_RXB_CTL 0xf100c 7071 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 7072 #define FDI_RX_ENABLE (1<<31) 7073 /* train, dp width same as FDI_TX */ 7074 #define FDI_FS_ERRC_ENABLE (1<<27) 7075 #define FDI_FE_ERRC_ENABLE (1<<26) 7076 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) 7077 #define FDI_8BPC (0<<16) 7078 #define FDI_10BPC (1<<16) 7079 #define FDI_6BPC (2<<16) 7080 #define FDI_12BPC (3<<16) 7081 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) 7082 #define FDI_DMI_LINK_REVERSE_MASK (1<<14) 7083 #define FDI_RX_PLL_ENABLE (1<<13) 7084 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) 7085 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) 7086 #define FDI_FS_ERR_REPORT_ENABLE (1<<9) 7087 #define FDI_FE_ERR_REPORT_ENABLE (1<<8) 7088 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) 7089 #define FDI_PCDCLK (1<<4) 7090 /* CPT */ 7091 #define FDI_AUTO_TRAINING (1<<10) 7092 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) 7093 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) 7094 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) 7095 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) 7096 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) 7097 7098 #define _FDI_RXA_MISC 0xf0010 7099 #define _FDI_RXB_MISC 0xf1010 7100 #define FDI_RX_PWRDN_LANE1_MASK (3<<26) 7101 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) 7102 #define FDI_RX_PWRDN_LANE0_MASK (3<<24) 7103 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) 7104 #define FDI_RX_TP1_TO_TP2_48 (2<<20) 7105 #define FDI_RX_TP1_TO_TP2_64 (3<<20) 7106 #define FDI_RX_FDI_DELAY_90 (0x90<<0) 7107 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 7108 7109 #define _FDI_RXA_TUSIZE1 0xf0030 7110 #define _FDI_RXA_TUSIZE2 0xf0038 7111 #define _FDI_RXB_TUSIZE1 0xf1030 7112 #define _FDI_RXB_TUSIZE2 0xf1038 7113 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 7114 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 7115 7116 /* FDI_RX interrupt register format */ 7117 #define FDI_RX_INTER_LANE_ALIGN (1<<10) 7118 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ 7119 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ 7120 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) 7121 #define FDI_RX_FS_CODE_ERR (1<<6) 7122 #define FDI_RX_FE_CODE_ERR (1<<5) 7123 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) 7124 #define FDI_RX_HDCP_LINK_FAIL (1<<3) 7125 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) 7126 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) 7127 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) 7128 7129 #define _FDI_RXA_IIR 0xf0014 7130 #define _FDI_RXA_IMR 0xf0018 7131 #define _FDI_RXB_IIR 0xf1014 7132 #define _FDI_RXB_IMR 0xf1018 7133 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 7134 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 7135 7136 #define FDI_PLL_CTL_1 _MMIO(0xfe000) 7137 #define FDI_PLL_CTL_2 _MMIO(0xfe004) 7138 7139 #define PCH_LVDS _MMIO(0xe1180) 7140 #define LVDS_DETECTED (1 << 1) 7141 7142 #define _PCH_DP_B 0xe4100 7143 #define PCH_DP_B _MMIO(_PCH_DP_B) 7144 #define _PCH_DPB_AUX_CH_CTL 0xe4110 7145 #define _PCH_DPB_AUX_CH_DATA1 0xe4114 7146 #define _PCH_DPB_AUX_CH_DATA2 0xe4118 7147 #define _PCH_DPB_AUX_CH_DATA3 0xe411c 7148 #define _PCH_DPB_AUX_CH_DATA4 0xe4120 7149 #define _PCH_DPB_AUX_CH_DATA5 0xe4124 7150 7151 #define _PCH_DP_C 0xe4200 7152 #define PCH_DP_C _MMIO(_PCH_DP_C) 7153 #define _PCH_DPC_AUX_CH_CTL 0xe4210 7154 #define _PCH_DPC_AUX_CH_DATA1 0xe4214 7155 #define _PCH_DPC_AUX_CH_DATA2 0xe4218 7156 #define _PCH_DPC_AUX_CH_DATA3 0xe421c 7157 #define _PCH_DPC_AUX_CH_DATA4 0xe4220 7158 #define _PCH_DPC_AUX_CH_DATA5 0xe4224 7159 7160 #define _PCH_DP_D 0xe4300 7161 #define PCH_DP_D _MMIO(_PCH_DP_D) 7162 #define _PCH_DPD_AUX_CH_CTL 0xe4310 7163 #define _PCH_DPD_AUX_CH_DATA1 0xe4314 7164 #define _PCH_DPD_AUX_CH_DATA2 0xe4318 7165 #define _PCH_DPD_AUX_CH_DATA3 0xe431c 7166 #define _PCH_DPD_AUX_CH_DATA4 0xe4320 7167 #define _PCH_DPD_AUX_CH_DATA5 0xe4324 7168 7169 #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) 7170 #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 7171 7172 /* CPT */ 7173 #define PORT_TRANS_A_SEL_CPT 0 7174 #define PORT_TRANS_B_SEL_CPT (1<<29) 7175 #define PORT_TRANS_C_SEL_CPT (2<<29) 7176 #define PORT_TRANS_SEL_MASK (3<<29) 7177 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) 7178 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) 7179 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) 7180 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) 7181 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) 7182 7183 #define _TRANS_DP_CTL_A 0xe0300 7184 #define _TRANS_DP_CTL_B 0xe1300 7185 #define _TRANS_DP_CTL_C 0xe2300 7186 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) 7187 #define TRANS_DP_OUTPUT_ENABLE (1<<31) 7188 #define TRANS_DP_PORT_SEL_B (0<<29) 7189 #define TRANS_DP_PORT_SEL_C (1<<29) 7190 #define TRANS_DP_PORT_SEL_D (2<<29) 7191 #define TRANS_DP_PORT_SEL_NONE (3<<29) 7192 #define TRANS_DP_PORT_SEL_MASK (3<<29) 7193 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B) 7194 #define TRANS_DP_AUDIO_ONLY (1<<26) 7195 #define TRANS_DP_ENH_FRAMING (1<<18) 7196 #define TRANS_DP_8BPC (0<<9) 7197 #define TRANS_DP_10BPC (1<<9) 7198 #define TRANS_DP_6BPC (2<<9) 7199 #define TRANS_DP_12BPC (3<<9) 7200 #define TRANS_DP_BPC_MASK (3<<9) 7201 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) 7202 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 7203 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) 7204 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 7205 #define TRANS_DP_SYNC_MASK (3<<3) 7206 7207 /* SNB eDP training params */ 7208 /* SNB A-stepping */ 7209 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7210 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7211 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7212 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7213 /* SNB B-stepping */ 7214 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) 7215 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) 7216 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) 7217 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) 7218 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) 7219 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) 7220 7221 /* IVB */ 7222 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) 7223 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) 7224 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) 7225 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) 7226 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) 7227 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) 7228 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) 7229 7230 /* legacy values */ 7231 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) 7232 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) 7233 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) 7234 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) 7235 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) 7236 7237 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) 7238 7239 #define VLV_PMWGICZ _MMIO(0x1300a4) 7240 7241 #define RC6_LOCATION _MMIO(0xD40) 7242 #define RC6_CTX_IN_DRAM (1 << 0) 7243 #define RC6_CTX_BASE _MMIO(0xD48) 7244 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 7245 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) 7246 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) 7247 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) 7248 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) 7249 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) 7250 #define IDLE_TIME_MASK 0xFFFFF 7251 #define FORCEWAKE _MMIO(0xA18C) 7252 #define FORCEWAKE_VLV _MMIO(0x1300b0) 7253 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 7254 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 7255 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 7256 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 7257 #define FORCEWAKE_ACK _MMIO(0x130090) 7258 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 7259 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 7260 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 7261 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 7262 7263 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 7264 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 7265 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 7266 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 7267 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 7268 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 7269 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 7270 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 7271 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) 7272 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) 7273 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) 7274 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) 7275 #define FORCEWAKE_KERNEL 0x1 7276 #define FORCEWAKE_USER 0x2 7277 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 7278 #define ECOBUS _MMIO(0xa180) 7279 #define FORCEWAKE_MT_ENABLE (1<<5) 7280 #define VLV_SPAREG2H _MMIO(0xA194) 7281 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) 7282 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 7283 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 7284 7285 #define GTFIFODBG _MMIO(0x120000) 7286 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 7287 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 7288 #define GT_FIFO_SBDROPERR (1<<6) 7289 #define GT_FIFO_BLOBDROPERR (1<<5) 7290 #define GT_FIFO_SB_READ_ABORTERR (1<<4) 7291 #define GT_FIFO_DROPERR (1<<3) 7292 #define GT_FIFO_OVFERR (1<<2) 7293 #define GT_FIFO_IAWRERR (1<<1) 7294 #define GT_FIFO_IARDERR (1<<0) 7295 7296 #define GTFIFOCTL _MMIO(0x120008) 7297 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 7298 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 7299 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 7300 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 7301 7302 #define HSW_IDICR _MMIO(0x9008) 7303 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 7304 #define HSW_EDRAM_CAP _MMIO(0x120010) 7305 #define EDRAM_ENABLED 0x1 7306 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) 7307 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) 7308 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) 7309 7310 #define GEN6_UCGCTL1 _MMIO(0x9400) 7311 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 7312 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 7313 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 7314 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 7315 7316 #define GEN6_UCGCTL2 _MMIO(0x9404) 7317 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 7318 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 7319 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 7320 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 7321 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 7322 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 7323 7324 #define GEN6_UCGCTL3 _MMIO(0x9408) 7325 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 7326 7327 #define GEN7_UCGCTL4 _MMIO(0x940c) 7328 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) 7329 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14) 7330 7331 #define GEN6_RCGCTL1 _MMIO(0x9410) 7332 #define GEN6_RCGCTL2 _MMIO(0x9414) 7333 #define GEN6_RSTCTL _MMIO(0x9420) 7334 7335 #define GEN8_UCGCTL6 _MMIO(0x9430) 7336 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24) 7337 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) 7338 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28) 7339 7340 #define GEN6_GFXPAUSE _MMIO(0xA000) 7341 #define GEN6_RPNSWREQ _MMIO(0xA008) 7342 #define GEN6_TURBO_DISABLE (1<<31) 7343 #define GEN6_FREQUENCY(x) ((x)<<25) 7344 #define HSW_FREQUENCY(x) ((x)<<24) 7345 #define GEN9_FREQUENCY(x) ((x)<<23) 7346 #define GEN6_OFFSET(x) ((x)<<19) 7347 #define GEN6_AGGRESSIVE_TURBO (0<<15) 7348 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) 7349 #define GEN6_RC_CONTROL _MMIO(0xA090) 7350 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) 7351 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) 7352 #define GEN6_RC_CTL_RC6_ENABLE (1<<18) 7353 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) 7354 #define GEN6_RC_CTL_RC7_ENABLE (1<<22) 7355 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) 7356 #define GEN7_RC_CTL_TO_MODE (1<<28) 7357 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) 7358 #define GEN6_RC_CTL_HW_ENABLE (1<<31) 7359 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) 7360 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) 7361 #define GEN6_RPSTAT1 _MMIO(0xA01C) 7362 #define GEN6_CAGF_SHIFT 8 7363 #define HSW_CAGF_SHIFT 7 7364 #define GEN9_CAGF_SHIFT 23 7365 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 7366 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 7367 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 7368 #define GEN6_RP_CONTROL _MMIO(0xA024) 7369 #define GEN6_RP_MEDIA_TURBO (1<<11) 7370 #define GEN6_RP_MEDIA_MODE_MASK (3<<9) 7371 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) 7372 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) 7373 #define GEN6_RP_MEDIA_HW_MODE (1<<9) 7374 #define GEN6_RP_MEDIA_SW_MODE (0<<9) 7375 #define GEN6_RP_MEDIA_IS_GFX (1<<8) 7376 #define GEN6_RP_ENABLE (1<<7) 7377 #define GEN6_RP_UP_IDLE_MIN (0x1<<3) 7378 #define GEN6_RP_UP_BUSY_AVG (0x2<<3) 7379 #define GEN6_RP_UP_BUSY_CONT (0x4<<3) 7380 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) 7381 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) 7382 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) 7383 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) 7384 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) 7385 #define GEN6_RP_EI_MASK 0xffffff 7386 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 7387 #define GEN6_RP_CUR_UP _MMIO(0xA054) 7388 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 7389 #define GEN6_RP_PREV_UP _MMIO(0xA058) 7390 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) 7391 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 7392 #define GEN6_RP_CUR_DOWN _MMIO(0xA060) 7393 #define GEN6_RP_PREV_DOWN _MMIO(0xA064) 7394 #define GEN6_RP_UP_EI _MMIO(0xA068) 7395 #define GEN6_RP_DOWN_EI _MMIO(0xA06C) 7396 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) 7397 #define GEN6_RPDEUHWTC _MMIO(0xA080) 7398 #define GEN6_RPDEUC _MMIO(0xA084) 7399 #define GEN6_RPDEUCSW _MMIO(0xA088) 7400 #define GEN6_RC_STATE _MMIO(0xA094) 7401 #define RC_SW_TARGET_STATE_SHIFT 16 7402 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 7403 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) 7404 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) 7405 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) 7406 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) 7407 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) 7408 #define GEN6_RC_SLEEP _MMIO(0xA0B0) 7409 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) 7410 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) 7411 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) 7412 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) 7413 #define VLV_RCEDATA _MMIO(0xA0BC) 7414 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) 7415 #define GEN6_PMINTRMSK _MMIO(0xA168) 7416 #define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31) 7417 #define GEN8_MISC_CTRL0 _MMIO(0xA180) 7418 #define VLV_PWRDWNUPCTL _MMIO(0xA294) 7419 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) 7420 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) 7421 #define GEN9_PG_ENABLE _MMIO(0xA210) 7422 #define GEN9_RENDER_PG_ENABLE (1<<0) 7423 #define GEN9_MEDIA_PG_ENABLE (1<<1) 7424 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) 7425 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) 7426 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) 7427 7428 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) 7429 #define PIXEL_OVERLAP_CNT_MASK (3 << 30) 7430 #define PIXEL_OVERLAP_CNT_SHIFT 30 7431 7432 #define GEN6_PMISR _MMIO(0x44020) 7433 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 7434 #define GEN6_PMIIR _MMIO(0x44028) 7435 #define GEN6_PMIER _MMIO(0x4402C) 7436 #define GEN6_PM_MBOX_EVENT (1<<25) 7437 #define GEN6_PM_THERMAL_EVENT (1<<24) 7438 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) 7439 #define GEN6_PM_RP_UP_THRESHOLD (1<<5) 7440 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) 7441 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) 7442 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) 7443 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 7444 GEN6_PM_RP_DOWN_THRESHOLD | \ 7445 GEN6_PM_RP_DOWN_TIMEOUT) 7446 7447 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) 7448 #define GEN7_GT_SCRATCH_REG_NUM 8 7449 7450 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 7451 #define VLV_GFX_CLK_STATUS_BIT (1<<3) 7452 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) 7453 7454 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 7455 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 7456 #define VLV_COUNT_RANGE_HIGH (1<<15) 7457 #define VLV_MEDIA_RC0_COUNT_EN (1<<5) 7458 #define VLV_RENDER_RC0_COUNT_EN (1<<4) 7459 #define VLV_MEDIA_RC6_COUNT_EN (1<<1) 7460 #define VLV_RENDER_RC6_COUNT_EN (1<<0) 7461 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 7462 #define VLV_GT_RENDER_RC6 _MMIO(0x138108) 7463 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) 7464 7465 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) 7466 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 7467 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 7468 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) 7469 7470 #define GEN6_PCODE_MAILBOX _MMIO(0x138124) 7471 #define GEN6_PCODE_READY (1<<31) 7472 #define GEN6_PCODE_ERROR_MASK 0xFF 7473 #define GEN6_PCODE_SUCCESS 0x0 7474 #define GEN6_PCODE_ILLEGAL_CMD 0x1 7475 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 7476 #define GEN6_PCODE_TIMEOUT 0x3 7477 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF 7478 #define GEN7_PCODE_TIMEOUT 0x2 7479 #define GEN7_PCODE_ILLEGAL_DATA 0x3 7480 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 7481 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 7482 #define GEN6_PCODE_READ_RC6VIDS 0x5 7483 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 7484 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 7485 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 7486 #define GEN9_PCODE_READ_MEM_LATENCY 0x6 7487 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 7488 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 7489 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 7490 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 7491 #define SKL_PCODE_CDCLK_CONTROL 0x7 7492 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 7493 #define SKL_CDCLK_READY_FOR_CHANGE 0x1 7494 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 7495 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 7496 #define GEN6_READ_OC_PARAMS 0xc 7497 #define GEN6_PCODE_READ_D_COMP 0x10 7498 #define GEN6_PCODE_WRITE_D_COMP 0x11 7499 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 7500 #define DISPLAY_IPS_CONTROL 0x19 7501 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 7502 #define GEN9_PCODE_SAGV_CONTROL 0x21 7503 #define GEN9_SAGV_DISABLE 0x0 7504 #define GEN9_SAGV_IS_DISABLED 0x1 7505 #define GEN9_SAGV_ENABLE 0x3 7506 #define GEN6_PCODE_DATA _MMIO(0x138128) 7507 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 7508 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 7509 #define GEN6_PCODE_DATA1 _MMIO(0x13812C) 7510 7511 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 7512 #define GEN6_CORE_CPD_STATE_MASK (7<<4) 7513 #define GEN6_RCn_MASK 7 7514 #define GEN6_RC0 0 7515 #define GEN6_RC3 2 7516 #define GEN6_RC6 3 7517 #define GEN6_RC7 4 7518 7519 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 7520 #define GEN8_LSLICESTAT_MASK 0x7 7521 7522 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 7523 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 7524 #define CHV_SS_PG_ENABLE (1<<1) 7525 #define CHV_EU08_PG_ENABLE (1<<9) 7526 #define CHV_EU19_PG_ENABLE (1<<17) 7527 #define CHV_EU210_PG_ENABLE (1<<25) 7528 7529 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 7530 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 7531 #define CHV_EU311_PG_ENABLE (1<<1) 7532 7533 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4) 7534 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 7535 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2)) 7536 7537 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8) 7538 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8) 7539 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 7540 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 7541 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 7542 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 7543 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 7544 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 7545 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 7546 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 7547 7548 #define GEN7_MISCCPCTL _MMIO(0x9424) 7549 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) 7550 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2) 7551 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4) 7552 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6) 7553 7554 #define GEN8_GARBCNTL _MMIO(0xB004) 7555 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7) 7556 7557 /* IVYBRIDGE DPF */ 7558 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ 7559 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) 7560 #define GEN7_PARITY_ERROR_VALID (1<<13) 7561 #define GEN7_L3CDERRST1_BANK_MASK (3<<11) 7562 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) 7563 #define GEN7_PARITY_ERROR_ROW(reg) \ 7564 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) 7565 #define GEN7_PARITY_ERROR_BANK(reg) \ 7566 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) 7567 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 7568 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 7569 #define GEN7_L3CDERRST1_ENABLE (1<<7) 7570 7571 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) 7572 #define GEN7_L3LOG_SIZE 0x80 7573 7574 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 7575 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 7576 #define GEN7_MAX_PS_THREAD_DEP (8<<12) 7577 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) 7578 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4) 7579 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) 7580 7581 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 7582 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5) 7583 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3) 7584 7585 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 7586 #define FLOW_CONTROL_ENABLE (1<<15) 7587 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) 7588 #define STALL_DOP_GATING_DISABLE (1<<5) 7589 7590 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 7591 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 7592 #define DOP_CLOCK_GATING_DISABLE (1<<0) 7593 7594 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 7595 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 7596 7597 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 7598 #define GEN8_ST_PO_DISABLE (1<<13) 7599 7600 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 7601 #define HSW_SAMPLE_C_PERFORMANCE (1<<9) 7602 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) 7603 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5) 7604 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) 7605 7606 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 7607 #define GEN9_ENABLE_YV12_BUGFIX (1<<4) 7608 #define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2) 7609 7610 /* Audio */ 7611 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020) 7612 #define INTEL_AUDIO_DEVCL 0x808629FB 7613 #define INTEL_AUDIO_DEVBLC 0x80862801 7614 #define INTEL_AUDIO_DEVCTG 0x80862802 7615 7616 #define G4X_AUD_CNTL_ST _MMIO(0x620B4) 7617 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 7618 #define G4X_ELDV_DEVCTG (1 << 14) 7619 #define G4X_ELD_ADDR_MASK (0xf << 5) 7620 #define G4X_ELD_ACK (1 << 4) 7621 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) 7622 7623 #define _IBX_HDMIW_HDMIEDID_A 0xE2050 7624 #define _IBX_HDMIW_HDMIEDID_B 0xE2150 7625 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ 7626 _IBX_HDMIW_HDMIEDID_B) 7627 #define _IBX_AUD_CNTL_ST_A 0xE20B4 7628 #define _IBX_AUD_CNTL_ST_B 0xE21B4 7629 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ 7630 _IBX_AUD_CNTL_ST_B) 7631 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 7632 #define IBX_ELD_ADDRESS_MASK (0x1f << 5) 7633 #define IBX_ELD_ACK (1 << 4) 7634 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) 7635 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 7636 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 7637 7638 #define _CPT_HDMIW_HDMIEDID_A 0xE5050 7639 #define _CPT_HDMIW_HDMIEDID_B 0xE5150 7640 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) 7641 #define _CPT_AUD_CNTL_ST_A 0xE50B4 7642 #define _CPT_AUD_CNTL_ST_B 0xE51B4 7643 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) 7644 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) 7645 7646 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 7647 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 7648 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) 7649 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 7650 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 7651 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) 7652 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) 7653 7654 /* These are the 4 32-bit write offset registers for each stream 7655 * output buffer. It determines the offset from the 7656 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 7657 */ 7658 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) 7659 7660 #define _IBX_AUD_CONFIG_A 0xe2000 7661 #define _IBX_AUD_CONFIG_B 0xe2100 7662 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) 7663 #define _CPT_AUD_CONFIG_A 0xe5000 7664 #define _CPT_AUD_CONFIG_B 0xe5100 7665 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) 7666 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 7667 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 7668 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) 7669 7670 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 7671 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 7672 #define AUD_CONFIG_UPPER_N_SHIFT 20 7673 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 7674 #define AUD_CONFIG_LOWER_N_SHIFT 4 7675 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 7676 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) 7677 #define AUD_CONFIG_N(n) \ 7678 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ 7679 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) 7680 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 7681 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 7682 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 7683 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 7684 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 7685 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 7686 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 7687 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 7688 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 7689 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 7690 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 7691 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 7692 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 7693 7694 /* HSW Audio */ 7695 #define _HSW_AUD_CONFIG_A 0x65000 7696 #define _HSW_AUD_CONFIG_B 0x65100 7697 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) 7698 7699 #define _HSW_AUD_MISC_CTRL_A 0x65010 7700 #define _HSW_AUD_MISC_CTRL_B 0x65110 7701 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) 7702 7703 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 7704 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 7705 #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) 7706 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) 7707 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) 7708 #define AUD_CONFIG_M_MASK 0xfffff 7709 7710 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 7711 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 7712 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) 7713 7714 /* Audio Digital Converter */ 7715 #define _HSW_AUD_DIG_CNVT_1 0x65080 7716 #define _HSW_AUD_DIG_CNVT_2 0x65180 7717 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) 7718 #define DIP_PORT_SEL_MASK 0x3 7719 7720 #define _HSW_AUD_EDID_DATA_A 0x65050 7721 #define _HSW_AUD_EDID_DATA_B 0x65150 7722 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) 7723 7724 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) 7725 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) 7726 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 7727 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 7728 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 7729 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 7730 7731 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) 7732 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 7733 7734 /* HSW Power Wells */ 7735 #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */ 7736 #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */ 7737 #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */ 7738 #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */ 7739 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31) 7740 #define HSW_PWR_WELL_STATE_ENABLED (1<<30) 7741 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) 7742 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) 7743 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) 7744 #define HSW_PWR_WELL_FORCE_ON (1<<19) 7745 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) 7746 7747 /* SKL Fuse Status */ 7748 #define SKL_FUSE_STATUS _MMIO(0x42000) 7749 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31) 7750 #define SKL_FUSE_PG0_DIST_STATUS (1<<27) 7751 #define SKL_FUSE_PG1_DIST_STATUS (1<<26) 7752 #define SKL_FUSE_PG2_DIST_STATUS (1<<25) 7753 7754 /* Decoupled MMIO register pair for kernel driver */ 7755 #define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00) 7756 #define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04) 7757 #define GEN9_DECOUPLED_DW1_GO (1<<31) 7758 #define GEN9_DECOUPLED_PD_SHIFT 28 7759 #define GEN9_DECOUPLED_OP_SHIFT 24 7760 7761 /* Per-pipe DDI Function Control */ 7762 #define _TRANS_DDI_FUNC_CTL_A 0x60400 7763 #define _TRANS_DDI_FUNC_CTL_B 0x61400 7764 #define _TRANS_DDI_FUNC_CTL_C 0x62400 7765 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 7766 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) 7767 7768 #define TRANS_DDI_FUNC_ENABLE (1<<31) 7769 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 7770 #define TRANS_DDI_PORT_MASK (7<<28) 7771 #define TRANS_DDI_PORT_SHIFT 28 7772 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) 7773 #define TRANS_DDI_PORT_NONE (0<<28) 7774 #define TRANS_DDI_MODE_SELECT_MASK (7<<24) 7775 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) 7776 #define TRANS_DDI_MODE_SELECT_DVI (1<<24) 7777 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) 7778 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) 7779 #define TRANS_DDI_MODE_SELECT_FDI (4<<24) 7780 #define TRANS_DDI_BPC_MASK (7<<20) 7781 #define TRANS_DDI_BPC_8 (0<<20) 7782 #define TRANS_DDI_BPC_10 (1<<20) 7783 #define TRANS_DDI_BPC_6 (2<<20) 7784 #define TRANS_DDI_BPC_12 (3<<20) 7785 #define TRANS_DDI_PVSYNC (1<<17) 7786 #define TRANS_DDI_PHSYNC (1<<16) 7787 #define TRANS_DDI_EDP_INPUT_MASK (7<<12) 7788 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) 7789 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) 7790 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) 7791 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) 7792 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) 7793 #define TRANS_DDI_BFI_ENABLE (1<<4) 7794 7795 /* DisplayPort Transport Control */ 7796 #define _DP_TP_CTL_A 0x64040 7797 #define _DP_TP_CTL_B 0x64140 7798 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) 7799 #define DP_TP_CTL_ENABLE (1<<31) 7800 #define DP_TP_CTL_MODE_SST (0<<27) 7801 #define DP_TP_CTL_MODE_MST (1<<27) 7802 #define DP_TP_CTL_FORCE_ACT (1<<25) 7803 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) 7804 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) 7805 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) 7806 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) 7807 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) 7808 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) 7809 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) 7810 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) 7811 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) 7812 7813 /* DisplayPort Transport Status */ 7814 #define _DP_TP_STATUS_A 0x64044 7815 #define _DP_TP_STATUS_B 0x64144 7816 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) 7817 #define DP_TP_STATUS_IDLE_DONE (1<<25) 7818 #define DP_TP_STATUS_ACT_SENT (1<<24) 7819 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23) 7820 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) 7821 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 7822 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 7823 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 7824 7825 /* DDI Buffer Control */ 7826 #define _DDI_BUF_CTL_A 0x64000 7827 #define _DDI_BUF_CTL_B 0x64100 7828 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) 7829 #define DDI_BUF_CTL_ENABLE (1<<31) 7830 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 7831 #define DDI_BUF_EMP_MASK (0xf<<24) 7832 #define DDI_BUF_PORT_REVERSAL (1<<16) 7833 #define DDI_BUF_IS_IDLE (1<<7) 7834 #define DDI_A_4_LANES (1<<4) 7835 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 7836 #define DDI_PORT_WIDTH_MASK (7 << 1) 7837 #define DDI_PORT_WIDTH_SHIFT 1 7838 #define DDI_INIT_DISPLAY_DETECTED (1<<0) 7839 7840 /* DDI Buffer Translations */ 7841 #define _DDI_BUF_TRANS_A 0x64E00 7842 #define _DDI_BUF_TRANS_B 0x64E60 7843 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) 7844 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) 7845 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) 7846 7847 /* Sideband Interface (SBI) is programmed indirectly, via 7848 * SBI_ADDR, which contains the register offset; and SBI_DATA, 7849 * which contains the payload */ 7850 #define SBI_ADDR _MMIO(0xC6000) 7851 #define SBI_DATA _MMIO(0xC6004) 7852 #define SBI_CTL_STAT _MMIO(0xC6008) 7853 #define SBI_CTL_DEST_ICLK (0x0<<16) 7854 #define SBI_CTL_DEST_MPHY (0x1<<16) 7855 #define SBI_CTL_OP_IORD (0x2<<8) 7856 #define SBI_CTL_OP_IOWR (0x3<<8) 7857 #define SBI_CTL_OP_CRRD (0x6<<8) 7858 #define SBI_CTL_OP_CRWR (0x7<<8) 7859 #define SBI_RESPONSE_FAIL (0x1<<1) 7860 #define SBI_RESPONSE_SUCCESS (0x0<<1) 7861 #define SBI_BUSY (0x1<<0) 7862 #define SBI_READY (0x0<<0) 7863 7864 /* SBI offsets */ 7865 #define SBI_SSCDIVINTPHASE 0x0200 7866 #define SBI_SSCDIVINTPHASE6 0x0600 7867 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 7868 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1) 7869 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) 7870 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 7871 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8) 7872 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) 7873 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) 7874 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) 7875 #define SBI_SSCDITHPHASE 0x0204 7876 #define SBI_SSCCTL 0x020c 7877 #define SBI_SSCCTL6 0x060C 7878 #define SBI_SSCCTL_PATHALT (1<<3) 7879 #define SBI_SSCCTL_DISABLE (1<<0) 7880 #define SBI_SSCAUXDIV6 0x0610 7881 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 7882 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4) 7883 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) 7884 #define SBI_DBUFF0 0x2a00 7885 #define SBI_GEN0 0x1f00 7886 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) 7887 7888 /* LPT PIXCLK_GATE */ 7889 #define PIXCLK_GATE _MMIO(0xC6020) 7890 #define PIXCLK_GATE_UNGATE (1<<0) 7891 #define PIXCLK_GATE_GATE (0<<0) 7892 7893 /* SPLL */ 7894 #define SPLL_CTL _MMIO(0x46020) 7895 #define SPLL_PLL_ENABLE (1<<31) 7896 #define SPLL_PLL_SSC (1<<28) 7897 #define SPLL_PLL_NON_SSC (2<<28) 7898 #define SPLL_PLL_LCPLL (3<<28) 7899 #define SPLL_PLL_REF_MASK (3<<28) 7900 #define SPLL_PLL_FREQ_810MHz (0<<26) 7901 #define SPLL_PLL_FREQ_1350MHz (1<<26) 7902 #define SPLL_PLL_FREQ_2700MHz (2<<26) 7903 #define SPLL_PLL_FREQ_MASK (3<<26) 7904 7905 /* WRPLL */ 7906 #define _WRPLL_CTL1 0x46040 7907 #define _WRPLL_CTL2 0x46060 7908 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) 7909 #define WRPLL_PLL_ENABLE (1<<31) 7910 #define WRPLL_PLL_SSC (1<<28) 7911 #define WRPLL_PLL_NON_SSC (2<<28) 7912 #define WRPLL_PLL_LCPLL (3<<28) 7913 #define WRPLL_PLL_REF_MASK (3<<28) 7914 /* WRPLL divider programming */ 7915 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) 7916 #define WRPLL_DIVIDER_REF_MASK (0xff) 7917 #define WRPLL_DIVIDER_POST(x) ((x)<<8) 7918 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) 7919 #define WRPLL_DIVIDER_POST_SHIFT 8 7920 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) 7921 #define WRPLL_DIVIDER_FB_SHIFT 16 7922 #define WRPLL_DIVIDER_FB_MASK (0xff<<16) 7923 7924 /* Port clock selection */ 7925 #define _PORT_CLK_SEL_A 0x46100 7926 #define _PORT_CLK_SEL_B 0x46104 7927 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) 7928 #define PORT_CLK_SEL_LCPLL_2700 (0<<29) 7929 #define PORT_CLK_SEL_LCPLL_1350 (1<<29) 7930 #define PORT_CLK_SEL_LCPLL_810 (2<<29) 7931 #define PORT_CLK_SEL_SPLL (3<<29) 7932 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) 7933 #define PORT_CLK_SEL_WRPLL1 (4<<29) 7934 #define PORT_CLK_SEL_WRPLL2 (5<<29) 7935 #define PORT_CLK_SEL_NONE (7<<29) 7936 #define PORT_CLK_SEL_MASK (7<<29) 7937 7938 /* Transcoder clock selection */ 7939 #define _TRANS_CLK_SEL_A 0x46140 7940 #define _TRANS_CLK_SEL_B 0x46144 7941 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) 7942 /* For each transcoder, we need to select the corresponding port clock */ 7943 #define TRANS_CLK_SEL_DISABLED (0x0<<29) 7944 #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29) 7945 7946 #define CDCLK_FREQ _MMIO(0x46200) 7947 7948 #define _TRANSA_MSA_MISC 0x60410 7949 #define _TRANSB_MSA_MISC 0x61410 7950 #define _TRANSC_MSA_MISC 0x62410 7951 #define _TRANS_EDP_MSA_MISC 0x6f410 7952 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) 7953 7954 #define TRANS_MSA_SYNC_CLK (1<<0) 7955 #define TRANS_MSA_6_BPC (0<<5) 7956 #define TRANS_MSA_8_BPC (1<<5) 7957 #define TRANS_MSA_10_BPC (2<<5) 7958 #define TRANS_MSA_12_BPC (3<<5) 7959 #define TRANS_MSA_16_BPC (4<<5) 7960 7961 /* LCPLL Control */ 7962 #define LCPLL_CTL _MMIO(0x130040) 7963 #define LCPLL_PLL_DISABLE (1<<31) 7964 #define LCPLL_PLL_LOCK (1<<30) 7965 #define LCPLL_CLK_FREQ_MASK (3<<26) 7966 #define LCPLL_CLK_FREQ_450 (0<<26) 7967 #define LCPLL_CLK_FREQ_54O_BDW (1<<26) 7968 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) 7969 #define LCPLL_CLK_FREQ_675_BDW (3<<26) 7970 #define LCPLL_CD_CLOCK_DISABLE (1<<25) 7971 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24) 7972 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) 7973 #define LCPLL_POWER_DOWN_ALLOW (1<<22) 7974 #define LCPLL_CD_SOURCE_FCLK (1<<21) 7975 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) 7976 7977 /* 7978 * SKL Clocks 7979 */ 7980 7981 /* CDCLK_CTL */ 7982 #define CDCLK_CTL _MMIO(0x46000) 7983 #define CDCLK_FREQ_SEL_MASK (3<<26) 7984 #define CDCLK_FREQ_450_432 (0<<26) 7985 #define CDCLK_FREQ_540 (1<<26) 7986 #define CDCLK_FREQ_337_308 (2<<26) 7987 #define CDCLK_FREQ_675_617 (3<<26) 7988 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22) 7989 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22) 7990 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22) 7991 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22) 7992 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22) 7993 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20) 7994 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) 7995 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16) 7996 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 7997 7998 /* LCPLL_CTL */ 7999 #define LCPLL1_CTL _MMIO(0x46010) 8000 #define LCPLL2_CTL _MMIO(0x46014) 8001 #define LCPLL_PLL_ENABLE (1<<31) 8002 8003 /* DPLL control1 */ 8004 #define DPLL_CTRL1 _MMIO(0x6C058) 8005 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5)) 8006 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4)) 8007 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1)) 8008 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1) 8009 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1)) 8010 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6)) 8011 #define DPLL_CTRL1_LINK_RATE_2700 0 8012 #define DPLL_CTRL1_LINK_RATE_1350 1 8013 #define DPLL_CTRL1_LINK_RATE_810 2 8014 #define DPLL_CTRL1_LINK_RATE_1620 3 8015 #define DPLL_CTRL1_LINK_RATE_1080 4 8016 #define DPLL_CTRL1_LINK_RATE_2160 5 8017 8018 /* DPLL control2 */ 8019 #define DPLL_CTRL2 _MMIO(0x6C05C) 8020 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15)) 8021 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1)) 8022 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1) 8023 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1)) 8024 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3)) 8025 8026 /* DPLL Status */ 8027 #define DPLL_STATUS _MMIO(0x6C060) 8028 #define DPLL_LOCK(id) (1<<((id)*8)) 8029 8030 /* DPLL cfg */ 8031 #define _DPLL1_CFGCR1 0x6C040 8032 #define _DPLL2_CFGCR1 0x6C048 8033 #define _DPLL3_CFGCR1 0x6C050 8034 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31) 8035 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9) 8036 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9) 8037 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 8038 8039 #define _DPLL1_CFGCR2 0x6C044 8040 #define _DPLL2_CFGCR2 0x6C04C 8041 #define _DPLL3_CFGCR2 0x6C054 8042 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8) 8043 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8) 8044 #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7) 8045 #define DPLL_CFGCR2_KDIV_MASK (3<<5) 8046 #define DPLL_CFGCR2_KDIV(x) ((x)<<5) 8047 #define DPLL_CFGCR2_KDIV_5 (0<<5) 8048 #define DPLL_CFGCR2_KDIV_2 (1<<5) 8049 #define DPLL_CFGCR2_KDIV_3 (2<<5) 8050 #define DPLL_CFGCR2_KDIV_1 (3<<5) 8051 #define DPLL_CFGCR2_PDIV_MASK (7<<2) 8052 #define DPLL_CFGCR2_PDIV(x) ((x)<<2) 8053 #define DPLL_CFGCR2_PDIV_1 (0<<2) 8054 #define DPLL_CFGCR2_PDIV_2 (1<<2) 8055 #define DPLL_CFGCR2_PDIV_3 (2<<2) 8056 #define DPLL_CFGCR2_PDIV_7 (4<<2) 8057 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 8058 8059 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) 8060 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) 8061 8062 /* BXT display engine PLL */ 8063 #define BXT_DE_PLL_CTL _MMIO(0x6d000) 8064 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 8065 #define BXT_DE_PLL_RATIO_MASK 0xff 8066 8067 #define BXT_DE_PLL_ENABLE _MMIO(0x46070) 8068 #define BXT_DE_PLL_PLL_ENABLE (1 << 31) 8069 #define BXT_DE_PLL_LOCK (1 << 30) 8070 8071 /* GEN9 DC */ 8072 #define DC_STATE_EN _MMIO(0x45504) 8073 #define DC_STATE_DISABLE 0 8074 #define DC_STATE_EN_UPTO_DC5 (1<<0) 8075 #define DC_STATE_EN_DC9 (1<<3) 8076 #define DC_STATE_EN_UPTO_DC6 (2<<0) 8077 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 8078 8079 #define DC_STATE_DEBUG _MMIO(0x45520) 8080 #define DC_STATE_DEBUG_MASK_CORES (1<<0) 8081 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1) 8082 8083 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 8084 * since on HSW we can't write to it using I915_WRITE. */ 8085 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 8086 #define D_COMP_BDW _MMIO(0x138144) 8087 #define D_COMP_RCOMP_IN_PROGRESS (1<<9) 8088 #define D_COMP_COMP_FORCE (1<<8) 8089 #define D_COMP_COMP_DISABLE (1<<0) 8090 8091 /* Pipe WM_LINETIME - watermark line time */ 8092 #define _PIPE_WM_LINETIME_A 0x45270 8093 #define _PIPE_WM_LINETIME_B 0x45274 8094 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) 8095 #define PIPE_WM_LINETIME_MASK (0x1ff) 8096 #define PIPE_WM_LINETIME_TIME(x) ((x)) 8097 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) 8098 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) 8099 8100 /* SFUSE_STRAP */ 8101 #define SFUSE_STRAP _MMIO(0xc2014) 8102 #define SFUSE_STRAP_FUSE_LOCK (1<<13) 8103 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) 8104 #define SFUSE_STRAP_CRT_DISABLED (1<<6) 8105 #define SFUSE_STRAP_DDIB_DETECTED (1<<2) 8106 #define SFUSE_STRAP_DDIC_DETECTED (1<<1) 8107 #define SFUSE_STRAP_DDID_DETECTED (1<<0) 8108 8109 #define WM_MISC _MMIO(0x45260) 8110 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 8111 8112 #define WM_DBG _MMIO(0x45280) 8113 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) 8114 #define WM_DBG_DISALLOW_MAXFIFO (1<<1) 8115 #define WM_DBG_DISALLOW_SPRITE (1<<2) 8116 8117 /* pipe CSC */ 8118 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 8119 #define _PIPE_A_CSC_COEFF_BY 0x49014 8120 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 8121 #define _PIPE_A_CSC_COEFF_BU 0x4901c 8122 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 8123 #define _PIPE_A_CSC_COEFF_BV 0x49024 8124 #define _PIPE_A_CSC_MODE 0x49028 8125 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) 8126 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) 8127 #define CSC_MODE_YUV_TO_RGB (1 << 0) 8128 #define _PIPE_A_CSC_PREOFF_HI 0x49030 8129 #define _PIPE_A_CSC_PREOFF_ME 0x49034 8130 #define _PIPE_A_CSC_PREOFF_LO 0x49038 8131 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 8132 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 8133 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 8134 8135 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 8136 #define _PIPE_B_CSC_COEFF_BY 0x49114 8137 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 8138 #define _PIPE_B_CSC_COEFF_BU 0x4911c 8139 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 8140 #define _PIPE_B_CSC_COEFF_BV 0x49124 8141 #define _PIPE_B_CSC_MODE 0x49128 8142 #define _PIPE_B_CSC_PREOFF_HI 0x49130 8143 #define _PIPE_B_CSC_PREOFF_ME 0x49134 8144 #define _PIPE_B_CSC_PREOFF_LO 0x49138 8145 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 8146 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 8147 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 8148 8149 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 8150 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 8151 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 8152 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 8153 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 8154 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 8155 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 8156 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 8157 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 8158 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 8159 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 8160 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 8161 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 8162 8163 /* pipe degamma/gamma LUTs on IVB+ */ 8164 #define _PAL_PREC_INDEX_A 0x4A400 8165 #define _PAL_PREC_INDEX_B 0x4AC00 8166 #define _PAL_PREC_INDEX_C 0x4B400 8167 #define PAL_PREC_10_12_BIT (0 << 31) 8168 #define PAL_PREC_SPLIT_MODE (1 << 31) 8169 #define PAL_PREC_AUTO_INCREMENT (1 << 15) 8170 #define _PAL_PREC_DATA_A 0x4A404 8171 #define _PAL_PREC_DATA_B 0x4AC04 8172 #define _PAL_PREC_DATA_C 0x4B404 8173 #define _PAL_PREC_GC_MAX_A 0x4A410 8174 #define _PAL_PREC_GC_MAX_B 0x4AC10 8175 #define _PAL_PREC_GC_MAX_C 0x4B410 8176 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 8177 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 8178 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 8179 8180 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) 8181 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) 8182 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) 8183 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) 8184 8185 /* pipe CSC & degamma/gamma LUTs on CHV */ 8186 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) 8187 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) 8188 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) 8189 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) 8190 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) 8191 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) 8192 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) 8193 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) 8194 #define CGM_PIPE_MODE_GAMMA (1 << 2) 8195 #define CGM_PIPE_MODE_CSC (1 << 1) 8196 #define CGM_PIPE_MODE_DEGAMMA (1 << 0) 8197 8198 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) 8199 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) 8200 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) 8201 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) 8202 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) 8203 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) 8204 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) 8205 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) 8206 8207 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) 8208 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) 8209 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) 8210 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) 8211 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) 8212 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) 8213 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) 8214 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) 8215 8216 /* MIPI DSI registers */ 8217 8218 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */ 8219 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) 8220 8221 /* BXT MIPI clock controls */ 8222 #define BXT_MAX_VAR_OUTPUT_KHZ 39500 8223 8224 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) 8225 #define BXT_MIPI1_DIV_SHIFT 26 8226 #define BXT_MIPI2_DIV_SHIFT 10 8227 #define BXT_MIPI_DIV_SHIFT(port) \ 8228 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ 8229 BXT_MIPI2_DIV_SHIFT) 8230 8231 /* TX control divider to select actual TX clock output from (8x/var) */ 8232 #define BXT_MIPI1_TX_ESCLK_SHIFT 26 8233 #define BXT_MIPI2_TX_ESCLK_SHIFT 10 8234 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ 8235 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ 8236 BXT_MIPI2_TX_ESCLK_SHIFT) 8237 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) 8238 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) 8239 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ 8240 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ 8241 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) 8242 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ 8243 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) 8244 /* RX upper control divider to select actual RX clock output from 8x */ 8245 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 8246 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 8247 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ 8248 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ 8249 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) 8250 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) 8251 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) 8252 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ 8253 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ 8254 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) 8255 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ 8256 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) 8257 /* 8/3X divider to select the actual 8/3X clock output from 8x */ 8258 #define BXT_MIPI1_8X_BY3_SHIFT 19 8259 #define BXT_MIPI2_8X_BY3_SHIFT 3 8260 #define BXT_MIPI_8X_BY3_SHIFT(port) \ 8261 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ 8262 BXT_MIPI2_8X_BY3_SHIFT) 8263 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) 8264 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) 8265 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ 8266 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ 8267 BXT_MIPI2_8X_BY3_DIVIDER_MASK) 8268 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ 8269 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) 8270 /* RX lower control divider to select actual RX clock output from 8x */ 8271 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 8272 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 8273 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ 8274 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ 8275 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) 8276 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) 8277 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) 8278 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ 8279 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ 8280 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) 8281 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ 8282 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) 8283 8284 #define RX_DIVIDER_BIT_1_2 0x3 8285 #define RX_DIVIDER_BIT_3_4 0xC 8286 8287 /* BXT MIPI mode configure */ 8288 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 8289 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 8290 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ 8291 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) 8292 8293 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC 8294 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC 8295 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ 8296 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) 8297 8298 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 8299 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 8300 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ 8301 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) 8302 8303 #define BXT_DSI_PLL_CTL _MMIO(0x161000) 8304 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 8305 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 8306 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 8307 #define BXT_DSIC_16X_BY2 (1 << 10) 8308 #define BXT_DSIC_16X_BY3 (2 << 10) 8309 #define BXT_DSIC_16X_BY4 (3 << 10) 8310 #define BXT_DSIC_16X_MASK (3 << 10) 8311 #define BXT_DSIA_16X_BY2 (1 << 8) 8312 #define BXT_DSIA_16X_BY3 (2 << 8) 8313 #define BXT_DSIA_16X_BY4 (3 << 8) 8314 #define BXT_DSIA_16X_MASK (3 << 8) 8315 #define BXT_DSI_FREQ_SEL_SHIFT 8 8316 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) 8317 8318 #define BXT_DSI_PLL_RATIO_MAX 0x7D 8319 #define BXT_DSI_PLL_RATIO_MIN 0x22 8320 #define BXT_DSI_PLL_RATIO_MASK 0xFF 8321 #define BXT_REF_CLOCK_KHZ 19200 8322 8323 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) 8324 #define BXT_DSI_PLL_DO_ENABLE (1 << 31) 8325 #define BXT_DSI_PLL_LOCKED (1 << 30) 8326 8327 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 8328 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 8329 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 8330 8331 /* BXT port control */ 8332 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 8333 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 8334 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) 8335 8336 #define DPI_ENABLE (1 << 31) /* A + C */ 8337 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 8338 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 8339 #define DUAL_LINK_MODE_SHIFT 26 8340 #define DUAL_LINK_MODE_MASK (1 << 26) 8341 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 8342 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 8343 #define DITHERING_ENABLE (1 << 25) /* A + C */ 8344 #define FLOPPED_HSTX (1 << 23) 8345 #define DE_INVERT (1 << 19) /* XXX */ 8346 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 8347 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 8348 #define AFE_LATCHOUT (1 << 17) 8349 #define LP_OUTPUT_HOLD (1 << 16) 8350 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 8351 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 8352 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 8353 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 8354 #define CSB_SHIFT 9 8355 #define CSB_MASK (3 << 9) 8356 #define CSB_20MHZ (0 << 9) 8357 #define CSB_10MHZ (1 << 9) 8358 #define CSB_40MHZ (2 << 9) 8359 #define BANDGAP_MASK (1 << 8) 8360 #define BANDGAP_PNW_CIRCUIT (0 << 8) 8361 #define BANDGAP_LNC_CIRCUIT (1 << 8) 8362 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 8363 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 8364 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 8365 #define TEARING_EFFECT_SHIFT 2 /* A + C */ 8366 #define TEARING_EFFECT_MASK (3 << 2) 8367 #define TEARING_EFFECT_OFF (0 << 2) 8368 #define TEARING_EFFECT_DSI (1 << 2) 8369 #define TEARING_EFFECT_GPIO (2 << 2) 8370 #define LANE_CONFIGURATION_SHIFT 0 8371 #define LANE_CONFIGURATION_MASK (3 << 0) 8372 #define LANE_CONFIGURATION_4LANE (0 << 0) 8373 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 8374 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 8375 8376 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 8377 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 8378 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 8379 #define TEARING_EFFECT_DELAY_SHIFT 0 8380 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 8381 8382 /* XXX: all bits reserved */ 8383 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 8384 8385 /* MIPI DSI Controller and D-PHY registers */ 8386 8387 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 8388 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 8389 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) 8390 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 8391 #define ULPS_STATE_MASK (3 << 1) 8392 #define ULPS_STATE_ENTER (2 << 1) 8393 #define ULPS_STATE_EXIT (1 << 1) 8394 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 8395 #define DEVICE_READY (1 << 0) 8396 8397 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 8398 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 8399 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) 8400 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 8401 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 8402 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) 8403 #define TEARING_EFFECT (1 << 31) 8404 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 8405 #define GEN_READ_DATA_AVAIL (1 << 29) 8406 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 8407 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 8408 #define RX_PROT_VIOLATION (1 << 26) 8409 #define RX_INVALID_TX_LENGTH (1 << 25) 8410 #define ACK_WITH_NO_ERROR (1 << 24) 8411 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 8412 #define LP_RX_TIMEOUT (1 << 22) 8413 #define HS_TX_TIMEOUT (1 << 21) 8414 #define DPI_FIFO_UNDERRUN (1 << 20) 8415 #define LOW_CONTENTION (1 << 19) 8416 #define HIGH_CONTENTION (1 << 18) 8417 #define TXDSI_VC_ID_INVALID (1 << 17) 8418 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 8419 #define TXCHECKSUM_ERROR (1 << 15) 8420 #define TXECC_MULTIBIT_ERROR (1 << 14) 8421 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 8422 #define TXFALSE_CONTROL_ERROR (1 << 12) 8423 #define RXDSI_VC_ID_INVALID (1 << 11) 8424 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 8425 #define RXCHECKSUM_ERROR (1 << 9) 8426 #define RXECC_MULTIBIT_ERROR (1 << 8) 8427 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 8428 #define RXFALSE_CONTROL_ERROR (1 << 6) 8429 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 8430 #define RX_LP_TX_SYNC_ERROR (1 << 4) 8431 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 8432 #define RXEOT_SYNC_ERROR (1 << 2) 8433 #define RXSOT_SYNC_ERROR (1 << 1) 8434 #define RXSOT_ERROR (1 << 0) 8435 8436 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 8437 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 8438 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) 8439 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 8440 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 8441 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 8442 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 8443 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 8444 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 8445 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 8446 #define VID_MODE_FORMAT_MASK (0xf << 7) 8447 #define VID_MODE_NOT_SUPPORTED (0 << 7) 8448 #define VID_MODE_FORMAT_RGB565 (1 << 7) 8449 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) 8450 #define VID_MODE_FORMAT_RGB666 (3 << 7) 8451 #define VID_MODE_FORMAT_RGB888 (4 << 7) 8452 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 8453 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 8454 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 8455 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 8456 #define DATA_LANES_PRG_REG_SHIFT 0 8457 #define DATA_LANES_PRG_REG_MASK (7 << 0) 8458 8459 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 8460 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 8461 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) 8462 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 8463 8464 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 8465 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 8466 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) 8467 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 8468 8469 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 8470 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 8471 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 8472 #define TURN_AROUND_TIMEOUT_MASK 0x3f 8473 8474 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 8475 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 8476 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 8477 #define DEVICE_RESET_TIMER_MASK 0xffff 8478 8479 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 8480 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 8481 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) 8482 #define VERTICAL_ADDRESS_SHIFT 16 8483 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 8484 #define HORIZONTAL_ADDRESS_SHIFT 0 8485 #define HORIZONTAL_ADDRESS_MASK 0xffff 8486 8487 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 8488 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 8489 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 8490 #define DBI_FIFO_EMPTY_HALF (0 << 0) 8491 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 8492 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 8493 8494 /* regs below are bits 15:0 */ 8495 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 8496 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 8497 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 8498 8499 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 8500 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 8501 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) 8502 8503 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 8504 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 8505 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) 8506 8507 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 8508 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 8509 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 8510 8511 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 8512 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 8513 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 8514 8515 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 8516 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 8517 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) 8518 8519 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 8520 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 8521 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) 8522 8523 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 8524 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 8525 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 8526 8527 /* regs above are bits 15:0 */ 8528 8529 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 8530 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 8531 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) 8532 #define DPI_LP_MODE (1 << 6) 8533 #define BACKLIGHT_OFF (1 << 5) 8534 #define BACKLIGHT_ON (1 << 4) 8535 #define COLOR_MODE_OFF (1 << 3) 8536 #define COLOR_MODE_ON (1 << 2) 8537 #define TURN_ON (1 << 1) 8538 #define SHUTDOWN (1 << 0) 8539 8540 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 8541 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 8542 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) 8543 #define COMMAND_BYTE_SHIFT 0 8544 #define COMMAND_BYTE_MASK (0x3f << 0) 8545 8546 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 8547 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 8548 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) 8549 #define MASTER_INIT_TIMER_SHIFT 0 8550 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 8551 8552 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 8553 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 8554 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ 8555 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 8556 #define MAX_RETURN_PKT_SIZE_SHIFT 0 8557 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 8558 8559 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 8560 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 8561 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 8562 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 8563 #define DISABLE_VIDEO_BTA (1 << 3) 8564 #define IP_TG_CONFIG (1 << 2) 8565 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 8566 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 8567 #define VIDEO_MODE_BURST (3 << 0) 8568 8569 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 8570 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 8571 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) 8572 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) 8573 #define BXT_DPHY_DEFEATURE_EN (1 << 8) 8574 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 8575 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 8576 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 8577 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 8578 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 8579 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 8580 #define CLOCKSTOP (1 << 1) 8581 #define EOT_DISABLE (1 << 0) 8582 8583 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 8584 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 8585 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) 8586 #define LP_BYTECLK_SHIFT 0 8587 #define LP_BYTECLK_MASK (0xffff << 0) 8588 8589 /* bits 31:0 */ 8590 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 8591 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 8592 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) 8593 8594 /* bits 31:0 */ 8595 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 8596 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 8597 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) 8598 8599 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 8600 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 8601 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) 8602 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 8603 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 8604 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) 8605 #define LONG_PACKET_WORD_COUNT_SHIFT 8 8606 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 8607 #define SHORT_PACKET_PARAM_SHIFT 8 8608 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 8609 #define VIRTUAL_CHANNEL_SHIFT 6 8610 #define VIRTUAL_CHANNEL_MASK (3 << 6) 8611 #define DATA_TYPE_SHIFT 0 8612 #define DATA_TYPE_MASK (0x3f << 0) 8613 /* data type values, see include/video/mipi_display.h */ 8614 8615 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 8616 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 8617 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) 8618 #define DPI_FIFO_EMPTY (1 << 28) 8619 #define DBI_FIFO_EMPTY (1 << 27) 8620 #define LP_CTRL_FIFO_EMPTY (1 << 26) 8621 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 8622 #define LP_CTRL_FIFO_FULL (1 << 24) 8623 #define HS_CTRL_FIFO_EMPTY (1 << 18) 8624 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 8625 #define HS_CTRL_FIFO_FULL (1 << 16) 8626 #define LP_DATA_FIFO_EMPTY (1 << 10) 8627 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 8628 #define LP_DATA_FIFO_FULL (1 << 8) 8629 #define HS_DATA_FIFO_EMPTY (1 << 2) 8630 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 8631 #define HS_DATA_FIFO_FULL (1 << 0) 8632 8633 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 8634 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 8635 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 8636 #define DBI_HS_LP_MODE_MASK (1 << 0) 8637 #define DBI_LP_MODE (1 << 0) 8638 #define DBI_HS_MODE (0 << 0) 8639 8640 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 8641 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 8642 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) 8643 #define EXIT_ZERO_COUNT_SHIFT 24 8644 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 8645 #define TRAIL_COUNT_SHIFT 16 8646 #define TRAIL_COUNT_MASK (0x1f << 16) 8647 #define CLK_ZERO_COUNT_SHIFT 8 8648 #define CLK_ZERO_COUNT_MASK (0xff << 8) 8649 #define PREPARE_COUNT_SHIFT 0 8650 #define PREPARE_COUNT_MASK (0x3f << 0) 8651 8652 /* bits 31:0 */ 8653 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 8654 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 8655 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) 8656 8657 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) 8658 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) 8659 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 8660 #define LP_HS_SSW_CNT_SHIFT 16 8661 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 8662 #define HS_LP_PWR_SW_CNT_SHIFT 0 8663 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 8664 8665 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 8666 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 8667 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 8668 #define STOP_STATE_STALL_COUNTER_SHIFT 0 8669 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 8670 8671 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 8672 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 8673 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 8674 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 8675 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 8676 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) 8677 #define RX_CONTENTION_DETECTED (1 << 0) 8678 8679 /* XXX: only pipe A ?!? */ 8680 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 8681 #define DBI_TYPEC_ENABLE (1 << 31) 8682 #define DBI_TYPEC_WIP (1 << 30) 8683 #define DBI_TYPEC_OPTION_SHIFT 28 8684 #define DBI_TYPEC_OPTION_MASK (3 << 28) 8685 #define DBI_TYPEC_FREQ_SHIFT 24 8686 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 8687 #define DBI_TYPEC_OVERRIDE (1 << 8) 8688 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 8689 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 8690 8691 8692 /* MIPI adapter registers */ 8693 8694 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 8695 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 8696 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) 8697 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 8698 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 8699 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 8700 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 8701 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 8702 #define READ_REQUEST_PRIORITY_SHIFT 3 8703 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 8704 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 8705 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 8706 #define RGB_FLIP_TO_BGR (1 << 2) 8707 8708 #define BXT_PIPE_SELECT_SHIFT 7 8709 #define BXT_PIPE_SELECT_MASK (7 << 7) 8710 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) 8711 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ 8712 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ 8713 #define GLK_MIPIIO_RESET_RELEASED (1 << 28) 8714 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ 8715 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ 8716 #define GLK_LP_WAKE (1 << 22) 8717 #define GLK_LP11_LOW_PWR_MODE (1 << 21) 8718 #define GLK_LP00_LOW_PWR_MODE (1 << 20) 8719 #define GLK_FIREWALL_ENABLE (1 << 16) 8720 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) 8721 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 8722 #define BXT_DSC_ENABLE (1 << 3) 8723 #define BXT_RGB_FLIP (1 << 2) 8724 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ 8725 #define GLK_MIPIIO_ENABLE (1 << 0) 8726 8727 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 8728 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 8729 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) 8730 #define DATA_MEM_ADDRESS_SHIFT 5 8731 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 8732 #define DATA_VALID (1 << 0) 8733 8734 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 8735 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 8736 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) 8737 #define DATA_LENGTH_SHIFT 0 8738 #define DATA_LENGTH_MASK (0xfffff << 0) 8739 8740 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 8741 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 8742 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 8743 #define COMMAND_MEM_ADDRESS_SHIFT 5 8744 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 8745 #define AUTO_PWG_ENABLE (1 << 2) 8746 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 8747 #define COMMAND_VALID (1 << 0) 8748 8749 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 8750 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 8751 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) 8752 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 8753 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 8754 8755 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 8756 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 8757 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ 8758 8759 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 8760 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 8761 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 8762 #define READ_DATA_VALID(n) (1 << (n)) 8763 8764 /* For UMS only (deprecated): */ 8765 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 8766 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 8767 8768 /* MOCS (Memory Object Control State) registers */ 8769 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 8770 8771 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ 8772 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ 8773 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ 8774 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ 8775 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ 8776 8777 /* gamt regs */ 8778 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 8779 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 8780 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 8781 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 8782 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 8783 8784 #endif /* _I915_REG_H_ */ 8785