1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 #include <linux/bitfield.h> 29 #include <linux/bits.h> 30 31 /** 32 * DOC: The i915 register macro definition style guide 33 * 34 * Follow the style described here for new macros, and while changing existing 35 * macros. Do **not** mass change existing definitions just to update the style. 36 * 37 * File Layout 38 * ~~~~~~~~~~~ 39 * 40 * Keep helper macros near the top. For example, _PIPE() and friends. 41 * 42 * Prefix macros that generally should not be used outside of this file with 43 * underscore '_'. For example, _PIPE() and friends, single instances of 44 * registers that are defined solely for the use by function-like macros. 45 * 46 * Avoid using the underscore prefixed macros outside of this file. There are 47 * exceptions, but keep them to a minimum. 48 * 49 * There are two basic types of register definitions: Single registers and 50 * register groups. Register groups are registers which have two or more 51 * instances, for example one per pipe, port, transcoder, etc. Register groups 52 * should be defined using function-like macros. 53 * 54 * For single registers, define the register offset first, followed by register 55 * contents. 56 * 57 * For register groups, define the register instance offsets first, prefixed 58 * with underscore, followed by a function-like macro choosing the right 59 * instance based on the parameter, followed by register contents. 60 * 61 * Define the register contents (i.e. bit and bit field macros) from most 62 * significant to least significant bit. Indent the register content macros 63 * using two extra spaces between ``#define`` and the macro name. 64 * 65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents 66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already 67 * shifted in place, so they can be directly OR'd together. For convenience, 68 * function-like macros may be used to define bit fields, but do note that the 69 * macros may be needed to read as well as write the register contents. 70 * 71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name. 72 * 73 * Group the register and its contents together without blank lines, separate 74 * from other registers and their contents with one blank line. 75 * 76 * Indent macro values from macro names using TABs. Align values vertically. Use 77 * braces in macro values as needed to avoid unintended precedence after macro 78 * substitution. Use spaces in macro values according to kernel coding 79 * style. Use lower case in hexadecimal values. 80 * 81 * Naming 82 * ~~~~~~ 83 * 84 * Try to name registers according to the specs. If the register name changes in 85 * the specs from platform to another, stick to the original name. 86 * 87 * Try to re-use existing register macro definitions. Only add new macros for 88 * new register offsets, or when the register contents have changed enough to 89 * warrant a full redefinition. 90 * 91 * When a register macro changes for a new platform, prefix the new macro using 92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The 93 * prefix signifies the start platform/generation using the register. 94 * 95 * When a bit (field) macro changes or gets added for a new platform, while 96 * retaining the existing register macro, add a platform acronym or generation 97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``. 98 * 99 * Examples 100 * ~~~~~~~~ 101 * 102 * (Note that the values in the example are indented using spaces instead of 103 * TABs to avoid misalignment in generated documentation. Use TABs in the 104 * definitions.):: 105 * 106 * #define _FOO_A 0xf000 107 * #define _FOO_B 0xf001 108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B) 109 * #define FOO_ENABLE REG_BIT(31) 110 * #define FOO_MODE_MASK REG_GENMASK(19, 16) 111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0) 112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1) 113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2) 114 * 115 * #define BAR _MMIO(0xb000) 116 * #define GEN8_BAR _MMIO(0xb888) 117 */ 118 119 /** 120 * REG_BIT() - Prepare a u32 bit value 121 * @__n: 0-based bit number 122 * 123 * Local wrapper for BIT() to force u32, with compile time checks. 124 * 125 * @return: Value with bit @__n set. 126 */ 127 #define REG_BIT(__n) \ 128 ((u32)(BIT(__n) + \ 129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \ 130 ((__n) < 0 || (__n) > 31)))) 131 132 /** 133 * REG_GENMASK() - Prepare a continuous u32 bitmask 134 * @__high: 0-based high bit 135 * @__low: 0-based low bit 136 * 137 * Local wrapper for GENMASK() to force u32, with compile time checks. 138 * 139 * @return: Continuous bitmask from @__high to @__low, inclusive. 140 */ 141 #define REG_GENMASK(__high, __low) \ 142 ((u32)(GENMASK(__high, __low) + \ 143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \ 144 __is_constexpr(__low) && \ 145 ((__low) < 0 || (__high) > 31 || (__low) > (__high))))) 146 147 /* 148 * Local integer constant expression version of is_power_of_2(). 149 */ 150 #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0)) 151 152 /** 153 * REG_FIELD_PREP() - Prepare a u32 bitfield value 154 * @__mask: shifted mask defining the field's length and position 155 * @__val: value to put in the field 156 * 157 * Local copy of FIELD_PREP() to generate an integer constant expression, force 158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK(). 159 * 160 * @return: @__val masked and shifted into the field defined by @__mask. 161 */ 162 #define REG_FIELD_PREP(__mask, __val) \ 163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \ 164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \ 165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \ 166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \ 167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0)))) 168 169 /** 170 * REG_FIELD_GET() - Extract a u32 bitfield value 171 * @__mask: shifted mask defining the field's length and position 172 * @__val: value to extract the bitfield value from 173 * 174 * Local wrapper for FIELD_GET() to force u32 and for consistency with 175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK(). 176 * 177 * @return: Masked and shifted value of the field defined by @__mask in @__val. 178 */ 179 #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val)) 180 181 typedef struct { 182 u32 reg; 183 } i915_reg_t; 184 185 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) 186 187 #define INVALID_MMIO_REG _MMIO(0) 188 189 static __always_inline u32 i915_mmio_reg_offset(i915_reg_t reg) 190 { 191 return reg.reg; 192 } 193 194 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) 195 { 196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); 197 } 198 199 static inline bool i915_mmio_reg_valid(i915_reg_t reg) 200 { 201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); 202 } 203 204 #define VLV_DISPLAY_BASE 0x180000 205 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 206 #define BXT_MIPI_BASE 0x60000 207 208 #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset) 209 210 /* 211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced 212 * numbers, pick the 0-based __index'th value. 213 * 214 * Always prefer this over _PICK() if the numbers are evenly spaced. 215 */ 216 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a))) 217 218 /* 219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number. 220 * 221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced. 222 */ 223 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) 224 225 /* 226 * Named helper wrappers around _PICK_EVEN() and _PICK(). 227 */ 228 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b) 229 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b) 230 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b) 231 #define _PORT(port, a, b) _PICK_EVEN(port, a, b) 232 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b) 233 #define _PHY(phy, a, b) _PICK_EVEN(phy, a, b) 234 235 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) 236 #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b)) 237 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) 238 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) 239 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b)) 240 #define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b)) 241 242 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) 243 244 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 245 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 246 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) 247 #define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__)) 248 249 250 /* 251 * Device info offset array based helpers for groups of registers with unevenly 252 * spaced base offsets. 253 */ 254 #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \ 255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \ 256 DISPLAY_MMIO_BASE(dev_priv)) 257 #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \ 258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \ 259 DISPLAY_MMIO_BASE(dev_priv)) 260 #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg)) 261 #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \ 262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \ 263 DISPLAY_MMIO_BASE(dev_priv)) 264 265 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value)) 266 #define _MASKED_FIELD(mask, value) ({ \ 267 if (__builtin_constant_p(mask)) \ 268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 269 if (__builtin_constant_p(value)) \ 270 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 271 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 272 BUILD_BUG_ON_MSG((value) & ~(mask), \ 273 "Incorrect value for mask"); \ 274 __MASKED_FIELD(mask, value); }) 275 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 276 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 277 278 /* PCI config space */ 279 280 #define MCHBAR_I915 0x44 281 #define MCHBAR_I965 0x48 282 #define MCHBAR_SIZE (4 * 4096) 283 284 #define DEVEN 0x54 285 #define DEVEN_MCHBAR_EN (1 << 28) 286 287 /* BSM in include/drm/i915_drm.h */ 288 289 #define HPLLCC 0xc0 /* 85x only */ 290 #define GC_CLOCK_CONTROL_MASK (0x7 << 0) 291 #define GC_CLOCK_133_200 (0 << 0) 292 #define GC_CLOCK_100_200 (1 << 0) 293 #define GC_CLOCK_100_133 (2 << 0) 294 #define GC_CLOCK_133_266 (3 << 0) 295 #define GC_CLOCK_133_200_2 (4 << 0) 296 #define GC_CLOCK_133_266_2 (5 << 0) 297 #define GC_CLOCK_166_266 (6 << 0) 298 #define GC_CLOCK_166_250 (7 << 0) 299 300 #define I915_GDRST 0xc0 /* PCI config register */ 301 #define GRDOM_FULL (0 << 2) 302 #define GRDOM_RENDER (1 << 2) 303 #define GRDOM_MEDIA (3 << 2) 304 #define GRDOM_MASK (3 << 2) 305 #define GRDOM_RESET_STATUS (1 << 1) 306 #define GRDOM_RESET_ENABLE (1 << 0) 307 308 /* BSpec only has register offset, PCI device and bit found empirically */ 309 #define I830_CLOCK_GATE 0xc8 /* device 0 */ 310 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) 311 312 #define GCDGMBUS 0xcc 313 314 #define GCFGC2 0xda 315 #define GCFGC 0xf0 /* 915+ only */ 316 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 317 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 318 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) 319 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 320 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 321 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 322 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 323 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 324 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 325 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 326 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 327 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 328 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 329 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 330 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 331 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 332 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 333 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 334 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 335 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 336 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 337 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 338 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 339 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 340 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 341 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 342 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 343 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 344 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 345 346 #define ASLE 0xe4 347 #define ASLS 0xfc 348 349 #define SWSCI 0xe8 350 #define SWSCI_SCISEL (1 << 15) 351 #define SWSCI_GSSCIE (1 << 0) 352 353 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 354 355 356 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) 357 #define ILK_GRDOM_FULL (0 << 1) 358 #define ILK_GRDOM_RENDER (1 << 1) 359 #define ILK_GRDOM_MEDIA (3 << 1) 360 #define ILK_GRDOM_MASK (3 << 1) 361 #define ILK_GRDOM_RESET_ENABLE (1 << 0) 362 363 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 364 #define GEN6_MBC_SNPCR_SHIFT 21 365 #define GEN6_MBC_SNPCR_MASK (3 << 21) 366 #define GEN6_MBC_SNPCR_MAX (0 << 21) 367 #define GEN6_MBC_SNPCR_MED (1 << 21) 368 #define GEN6_MBC_SNPCR_LOW (2 << 21) 369 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */ 370 371 #define VLV_G3DCTL _MMIO(0x9024) 372 #define VLV_GSCKGCTL _MMIO(0x9028) 373 374 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 375 #define FBC_LLC_FULLY_OPEN REG_BIT(30) 376 377 #define GEN6_MBCTL _MMIO(0x0907c) 378 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 379 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 380 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 381 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 382 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 383 384 #define GEN6_GDRST _MMIO(0x941c) 385 #define GEN6_GRDOM_FULL (1 << 0) 386 #define GEN6_GRDOM_RENDER (1 << 1) 387 #define GEN6_GRDOM_MEDIA (1 << 2) 388 #define GEN6_GRDOM_BLT (1 << 3) 389 #define GEN6_GRDOM_VECS (1 << 4) 390 #define GEN9_GRDOM_GUC (1 << 5) 391 #define GEN8_GRDOM_MEDIA2 (1 << 7) 392 /* GEN11 changed all bit defs except for FULL & RENDER */ 393 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL 394 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER 395 #define GEN11_GRDOM_BLT (1 << 2) 396 #define GEN11_GRDOM_GUC (1 << 3) 397 #define GEN11_GRDOM_MEDIA (1 << 5) 398 #define GEN11_GRDOM_MEDIA2 (1 << 6) 399 #define GEN11_GRDOM_MEDIA3 (1 << 7) 400 #define GEN11_GRDOM_MEDIA4 (1 << 8) 401 #define GEN11_GRDOM_MEDIA5 (1 << 9) 402 #define GEN11_GRDOM_MEDIA6 (1 << 10) 403 #define GEN11_GRDOM_MEDIA7 (1 << 11) 404 #define GEN11_GRDOM_MEDIA8 (1 << 12) 405 #define GEN11_GRDOM_VECS (1 << 13) 406 #define GEN11_GRDOM_VECS2 (1 << 14) 407 #define GEN11_GRDOM_VECS3 (1 << 15) 408 #define GEN11_GRDOM_VECS4 (1 << 16) 409 #define GEN11_GRDOM_SFC0 (1 << 17) 410 #define GEN11_GRDOM_SFC1 (1 << 18) 411 #define GEN11_GRDOM_SFC2 (1 << 19) 412 #define GEN11_GRDOM_SFC3 (1 << 20) 413 414 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1)) 415 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance)) 416 417 #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C) 418 #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0) 419 #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890) 420 #define GEN11_VCS_SFC_USAGE_BIT (1 << 0) 421 #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1) 422 423 #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C) 424 #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0) 425 #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018) 426 #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0) 427 #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014) 428 #define GEN11_VECS_SFC_USAGE_BIT (1 << 0) 429 430 #define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910) 431 #define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0) 432 #define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914) 433 #define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1) 434 #define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0) 435 436 #define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000) 437 #define GEN12_SFC_DONE_MAX 4 438 439 #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228) 440 #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518) 441 #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220) 442 #define PP_DIR_DCLV_2G 0xffffffff 443 444 #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4) 445 #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8) 446 447 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) 448 #define GEN8_RPCS_ENABLE (1 << 31) 449 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 450 #define GEN8_RPCS_S_CNT_SHIFT 15 451 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 452 #define GEN11_RPCS_S_CNT_SHIFT 12 453 #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT) 454 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 455 #define GEN8_RPCS_SS_CNT_SHIFT 8 456 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 457 #define GEN8_RPCS_EU_MAX_SHIFT 4 458 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 459 #define GEN8_RPCS_EU_MIN_SHIFT 0 460 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 461 462 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC) 463 /* HSW only */ 464 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 465 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 466 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 467 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 468 /* HSW+ */ 469 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 470 #define HSW_RCS_CONTEXT_ENABLE (1 << 7) 471 #define HSW_RCS_INHIBIT (1 << 8) 472 /* Gen8 */ 473 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 474 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 475 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 476 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 477 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 478 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 479 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 480 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 481 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 482 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 483 484 #define GAM_ECOCHK _MMIO(0x4090) 485 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25) 486 #define ECOCHK_SNB_BIT (1 << 10) 487 #define ECOCHK_DIS_TLB (1 << 8) 488 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6) 489 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3) 490 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3) 491 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4) 492 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3) 493 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3) 494 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3) 495 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3) 496 497 #define GEN8_RC6_CTX_INFO _MMIO(0x8504) 498 499 #define GAC_ECO_BITS _MMIO(0x14090) 500 #define ECOBITS_SNB_BIT (1 << 13) 501 #define ECOBITS_PPGTT_CACHE64B (3 << 8) 502 #define ECOBITS_PPGTT_CACHE4B (0 << 8) 503 504 #define GEN12_GAMCNTRL_CTRL _MMIO(0xcf54) 505 #define INVALIDATION_BROADCAST_MODE_DIS REG_BIT(12) 506 #define GLOBAL_INVALIDATION_MODE REG_BIT(2) 507 508 #define GEN12_GAMSTLB_CTRL _MMIO(0xcf4c) 509 #define CONTROL_BLOCK_CLKGATE_DIS REG_BIT(12) 510 #define EGRESS_BLOCK_CLKGATE_DIS REG_BIT(11) 511 #define TAG_BLOCK_CLKGATE_DIS REG_BIT(7) 512 513 #define GEN12_MERT_MOD_CTRL _MMIO(0xcf28) 514 #define FORCE_MISS_FTLB REG_BIT(3) 515 516 #define GAB_CTL _MMIO(0x24000) 517 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8) 518 519 #define GU_CNTL _MMIO(0x101010) 520 #define LMEM_INIT REG_BIT(7) 521 522 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) 523 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 524 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 525 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 526 #define GEN6_STOLEN_RESERVED_1M (0 << 4) 527 #define GEN6_STOLEN_RESERVED_512K (1 << 4) 528 #define GEN6_STOLEN_RESERVED_256K (2 << 4) 529 #define GEN6_STOLEN_RESERVED_128K (3 << 4) 530 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 531 #define GEN7_STOLEN_RESERVED_1M (0 << 5) 532 #define GEN7_STOLEN_RESERVED_256K (1 << 5) 533 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 534 #define GEN8_STOLEN_RESERVED_1M (0 << 7) 535 #define GEN8_STOLEN_RESERVED_2M (1 << 7) 536 #define GEN8_STOLEN_RESERVED_4M (2 << 7) 537 #define GEN8_STOLEN_RESERVED_8M (3 << 7) 538 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0) 539 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20) 540 541 /* VGA stuff */ 542 543 #define VGA_ST01_MDA 0x3ba 544 #define VGA_ST01_CGA 0x3da 545 546 #define _VGA_MSR_WRITE _MMIO(0x3c2) 547 #define VGA_MSR_WRITE 0x3c2 548 #define VGA_MSR_READ 0x3cc 549 #define VGA_MSR_MEM_EN (1 << 1) 550 #define VGA_MSR_CGA_MODE (1 << 0) 551 552 #define VGA_SR_INDEX 0x3c4 553 #define SR01 1 554 #define VGA_SR_DATA 0x3c5 555 556 #define VGA_AR_INDEX 0x3c0 557 #define VGA_AR_VID_EN (1 << 5) 558 #define VGA_AR_DATA_WRITE 0x3c0 559 #define VGA_AR_DATA_READ 0x3c1 560 561 #define VGA_GR_INDEX 0x3ce 562 #define VGA_GR_DATA 0x3cf 563 /* GR05 */ 564 #define VGA_GR_MEM_READ_MODE_SHIFT 3 565 #define VGA_GR_MEM_READ_MODE_PLANE 1 566 /* GR06 */ 567 #define VGA_GR_MEM_MODE_MASK 0xc 568 #define VGA_GR_MEM_MODE_SHIFT 2 569 #define VGA_GR_MEM_A0000_AFFFF 0 570 #define VGA_GR_MEM_A0000_BFFFF 1 571 #define VGA_GR_MEM_B0000_B7FFF 2 572 #define VGA_GR_MEM_B0000_BFFFF 3 573 574 #define VGA_DACMASK 0x3c6 575 #define VGA_DACRX 0x3c7 576 #define VGA_DACWX 0x3c8 577 #define VGA_DACDATA 0x3c9 578 579 #define VGA_CR_INDEX_MDA 0x3b4 580 #define VGA_CR_DATA_MDA 0x3b5 581 #define VGA_CR_INDEX_CGA 0x3d4 582 #define VGA_CR_DATA_CGA 0x3d5 583 584 #define MI_PREDICATE_SRC0 _MMIO(0x2400) 585 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) 586 #define MI_PREDICATE_SRC1 _MMIO(0x2408) 587 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) 588 #define MI_PREDICATE_DATA _MMIO(0x2410) 589 #define MI_PREDICATE_RESULT _MMIO(0x2418) 590 #define MI_PREDICATE_RESULT_1 _MMIO(0x241c) 591 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) 592 #define LOWER_SLICE_ENABLED (1 << 0) 593 #define LOWER_SLICE_DISABLED (0 << 0) 594 595 /* 596 * Registers used only by the command parser 597 */ 598 #define BCS_SWCTRL _MMIO(0x22200) 599 #define BCS_SRC_Y REG_BIT(0) 600 #define BCS_DST_Y REG_BIT(1) 601 602 /* There are 16 GPR registers */ 603 #define BCS_GPR(n) _MMIO(0x22600 + (n) * 8) 604 #define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4) 605 606 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 607 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 608 #define HS_INVOCATION_COUNT _MMIO(0x2300) 609 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 610 #define DS_INVOCATION_COUNT _MMIO(0x2308) 611 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 612 #define IA_VERTICES_COUNT _MMIO(0x2310) 613 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 614 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 615 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 616 #define VS_INVOCATION_COUNT _MMIO(0x2320) 617 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 618 #define GS_INVOCATION_COUNT _MMIO(0x2328) 619 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 620 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 621 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 622 #define CL_INVOCATION_COUNT _MMIO(0x2338) 623 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 624 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 625 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 626 #define PS_INVOCATION_COUNT _MMIO(0x2348) 627 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 628 #define PS_DEPTH_COUNT _MMIO(0x2350) 629 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 630 631 /* There are the 4 64-bit counter registers, one for each stream output */ 632 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 633 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 634 635 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 636 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 637 638 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 639 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 640 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 641 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 642 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) 643 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 644 645 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 646 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 647 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 648 649 /* There are the 16 64-bit CS General Purpose Registers */ 650 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) 651 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) 652 653 #define GEN7_OACONTROL _MMIO(0x2360) 654 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 655 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F 656 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 657 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5) 658 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2) 659 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2) 660 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2) 661 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2) 662 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2) 663 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2) 664 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2) 665 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2) 666 #define GEN7_OACONTROL_FORMAT_SHIFT 2 667 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1) 668 #define GEN7_OACONTROL_ENABLE (1 << 0) 669 670 #define GEN8_OACTXID _MMIO(0x2364) 671 672 #define GEN8_OA_DEBUG _MMIO(0x2B04) 673 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5) 674 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6) 675 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2) 676 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1) 677 678 #define GEN8_OACONTROL _MMIO(0x2B00) 679 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2) 680 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2) 681 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2) 682 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2) 683 #define GEN8_OA_REPORT_FORMAT_SHIFT 2 684 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1) 685 #define GEN8_OA_COUNTER_ENABLE (1 << 0) 686 687 #define GEN8_OACTXCONTROL _MMIO(0x2360) 688 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F 689 #define GEN8_OA_TIMER_PERIOD_SHIFT 2 690 #define GEN8_OA_TIMER_ENABLE (1 << 1) 691 #define GEN8_OA_COUNTER_RESUME (1 << 0) 692 693 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ 694 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3) 695 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2) 696 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1) 697 #define GEN7_OABUFFER_RESUME (1 << 0) 698 699 #define GEN8_OABUFFER_UDW _MMIO(0x23b4) 700 #define GEN8_OABUFFER _MMIO(0x2b14) 701 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 702 703 #define GEN7_OASTATUS1 _MMIO(0x2364) 704 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 705 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2) 706 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1) 707 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0) 708 709 #define GEN7_OASTATUS2 _MMIO(0x2368) 710 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 711 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 712 713 #define GEN8_OASTATUS _MMIO(0x2b08) 714 #define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17) 715 #define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16) 716 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3) 717 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2) 718 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1) 719 #define GEN8_OASTATUS_REPORT_LOST (1 << 0) 720 721 #define GEN8_OAHEADPTR _MMIO(0x2B0C) 722 #define GEN8_OAHEADPTR_MASK 0xffffffc0 723 #define GEN8_OATAILPTR _MMIO(0x2B10) 724 #define GEN8_OATAILPTR_MASK 0xffffffc0 725 726 #define OABUFFER_SIZE_128K (0 << 3) 727 #define OABUFFER_SIZE_256K (1 << 3) 728 #define OABUFFER_SIZE_512K (2 << 3) 729 #define OABUFFER_SIZE_1M (3 << 3) 730 #define OABUFFER_SIZE_2M (4 << 3) 731 #define OABUFFER_SIZE_4M (5 << 3) 732 #define OABUFFER_SIZE_8M (6 << 3) 733 #define OABUFFER_SIZE_16M (7 << 3) 734 735 #define GEN12_OA_TLB_INV_CR _MMIO(0xceec) 736 737 #define GEN12_SQCM _MMIO(0x8724) 738 #define EN_32B_ACCESS REG_BIT(30) 739 740 /* Gen12 OAR unit */ 741 #define GEN12_OAR_OACONTROL _MMIO(0x2960) 742 #define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1 743 #define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0) 744 745 #define GEN12_OACTXCONTROL _MMIO(0x2360) 746 #define GEN12_OAR_OASTATUS _MMIO(0x2968) 747 748 /* Gen12 OAG unit */ 749 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00) 750 #define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0 751 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04) 752 #define GEN12_OAG_OATAILPTR_MASK 0xffffffc0 753 754 #define GEN12_OAG_OABUFFER _MMIO(0xdb08) 755 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7) 756 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3) 757 #define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */ 758 759 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28) 760 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2 761 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1) 762 #define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0) 763 764 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4) 765 #define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2 766 #define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0) 767 768 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8) 769 #define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6) 770 #define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5) 771 #define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2) 772 #define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1) 773 774 #define GEN12_OAG_OASTATUS _MMIO(0xdafc) 775 #define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2) 776 #define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1) 777 #define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0) 778 779 /* 780 * Flexible, Aggregate EU Counter Registers. 781 * Note: these aren't contiguous 782 */ 783 #define EU_PERF_CNTL0 _MMIO(0xe458) 784 #define EU_PERF_CNTL1 _MMIO(0xe558) 785 #define EU_PERF_CNTL2 _MMIO(0xe658) 786 #define EU_PERF_CNTL3 _MMIO(0xe758) 787 #define EU_PERF_CNTL4 _MMIO(0xe45c) 788 #define EU_PERF_CNTL5 _MMIO(0xe55c) 789 #define EU_PERF_CNTL6 _MMIO(0xe65c) 790 791 #define RT_CTRL _MMIO(0xe530) 792 #define DIS_NULL_QUERY REG_BIT(10) 793 794 /* 795 * OA Boolean state 796 */ 797 798 #define OASTARTTRIG1 _MMIO(0x2710) 799 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 800 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff 801 802 #define OASTARTTRIG2 _MMIO(0x2714) 803 #define OASTARTTRIG2_INVERT_A_0 (1 << 0) 804 #define OASTARTTRIG2_INVERT_A_1 (1 << 1) 805 #define OASTARTTRIG2_INVERT_A_2 (1 << 2) 806 #define OASTARTTRIG2_INVERT_A_3 (1 << 3) 807 #define OASTARTTRIG2_INVERT_A_4 (1 << 4) 808 #define OASTARTTRIG2_INVERT_A_5 (1 << 5) 809 #define OASTARTTRIG2_INVERT_A_6 (1 << 6) 810 #define OASTARTTRIG2_INVERT_A_7 (1 << 7) 811 #define OASTARTTRIG2_INVERT_A_8 (1 << 8) 812 #define OASTARTTRIG2_INVERT_A_9 (1 << 9) 813 #define OASTARTTRIG2_INVERT_A_10 (1 << 10) 814 #define OASTARTTRIG2_INVERT_A_11 (1 << 11) 815 #define OASTARTTRIG2_INVERT_A_12 (1 << 12) 816 #define OASTARTTRIG2_INVERT_A_13 (1 << 13) 817 #define OASTARTTRIG2_INVERT_A_14 (1 << 14) 818 #define OASTARTTRIG2_INVERT_A_15 (1 << 15) 819 #define OASTARTTRIG2_INVERT_B_0 (1 << 16) 820 #define OASTARTTRIG2_INVERT_B_1 (1 << 17) 821 #define OASTARTTRIG2_INVERT_B_2 (1 << 18) 822 #define OASTARTTRIG2_INVERT_B_3 (1 << 19) 823 #define OASTARTTRIG2_INVERT_C_0 (1 << 20) 824 #define OASTARTTRIG2_INVERT_C_1 (1 << 21) 825 #define OASTARTTRIG2_INVERT_D_0 (1 << 22) 826 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23) 827 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24) 828 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28) 829 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29) 830 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30) 831 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31) 832 833 #define OASTARTTRIG3 _MMIO(0x2718) 834 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf 835 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 836 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 837 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 838 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 839 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 840 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 841 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 842 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 843 844 #define OASTARTTRIG4 _MMIO(0x271c) 845 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf 846 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 847 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 848 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 849 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 850 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 851 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 852 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 853 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 854 855 #define OASTARTTRIG5 _MMIO(0x2720) 856 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 857 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff 858 859 #define OASTARTTRIG6 _MMIO(0x2724) 860 #define OASTARTTRIG6_INVERT_A_0 (1 << 0) 861 #define OASTARTTRIG6_INVERT_A_1 (1 << 1) 862 #define OASTARTTRIG6_INVERT_A_2 (1 << 2) 863 #define OASTARTTRIG6_INVERT_A_3 (1 << 3) 864 #define OASTARTTRIG6_INVERT_A_4 (1 << 4) 865 #define OASTARTTRIG6_INVERT_A_5 (1 << 5) 866 #define OASTARTTRIG6_INVERT_A_6 (1 << 6) 867 #define OASTARTTRIG6_INVERT_A_7 (1 << 7) 868 #define OASTARTTRIG6_INVERT_A_8 (1 << 8) 869 #define OASTARTTRIG6_INVERT_A_9 (1 << 9) 870 #define OASTARTTRIG6_INVERT_A_10 (1 << 10) 871 #define OASTARTTRIG6_INVERT_A_11 (1 << 11) 872 #define OASTARTTRIG6_INVERT_A_12 (1 << 12) 873 #define OASTARTTRIG6_INVERT_A_13 (1 << 13) 874 #define OASTARTTRIG6_INVERT_A_14 (1 << 14) 875 #define OASTARTTRIG6_INVERT_A_15 (1 << 15) 876 #define OASTARTTRIG6_INVERT_B_0 (1 << 16) 877 #define OASTARTTRIG6_INVERT_B_1 (1 << 17) 878 #define OASTARTTRIG6_INVERT_B_2 (1 << 18) 879 #define OASTARTTRIG6_INVERT_B_3 (1 << 19) 880 #define OASTARTTRIG6_INVERT_C_0 (1 << 20) 881 #define OASTARTTRIG6_INVERT_C_1 (1 << 21) 882 #define OASTARTTRIG6_INVERT_D_0 (1 << 22) 883 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23) 884 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24) 885 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28) 886 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29) 887 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30) 888 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31) 889 890 #define OASTARTTRIG7 _MMIO(0x2728) 891 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf 892 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 893 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 894 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 895 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 896 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 897 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 898 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 899 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 900 901 #define OASTARTTRIG8 _MMIO(0x272c) 902 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf 903 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 904 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 905 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 906 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 907 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 908 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 909 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 910 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 911 912 #define OAREPORTTRIG1 _MMIO(0x2740) 913 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff 914 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */ 915 916 #define OAREPORTTRIG2 _MMIO(0x2744) 917 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0) 918 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1) 919 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2) 920 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3) 921 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4) 922 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5) 923 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6) 924 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7) 925 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8) 926 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9) 927 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10) 928 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11) 929 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12) 930 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13) 931 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14) 932 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15) 933 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16) 934 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17) 935 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18) 936 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19) 937 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20) 938 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21) 939 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22) 940 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23) 941 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31) 942 943 #define OAREPORTTRIG3 _MMIO(0x2748) 944 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf 945 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 946 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 947 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 948 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 949 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 950 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 951 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 952 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 953 954 #define OAREPORTTRIG4 _MMIO(0x274c) 955 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf 956 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 957 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 958 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 959 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 960 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 961 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 962 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 963 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 964 965 #define OAREPORTTRIG5 _MMIO(0x2750) 966 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff 967 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */ 968 969 #define OAREPORTTRIG6 _MMIO(0x2754) 970 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0) 971 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1) 972 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2) 973 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3) 974 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4) 975 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5) 976 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6) 977 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7) 978 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8) 979 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9) 980 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10) 981 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11) 982 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12) 983 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13) 984 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14) 985 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15) 986 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16) 987 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17) 988 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18) 989 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19) 990 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20) 991 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21) 992 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22) 993 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23) 994 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31) 995 996 #define OAREPORTTRIG7 _MMIO(0x2758) 997 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf 998 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 999 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 1000 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 1001 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 1002 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 1003 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 1004 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 1005 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 1006 1007 #define OAREPORTTRIG8 _MMIO(0x275c) 1008 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf 1009 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 1010 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 1011 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 1012 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 1013 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 1014 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 1015 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 1016 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 1017 1018 /* Same layout as OASTARTTRIGX */ 1019 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900) 1020 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904) 1021 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908) 1022 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c) 1023 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910) 1024 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914) 1025 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918) 1026 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c) 1027 1028 /* Same layout as OAREPORTTRIGX */ 1029 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920) 1030 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924) 1031 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928) 1032 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c) 1033 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930) 1034 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934) 1035 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938) 1036 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c) 1037 1038 /* CECX_0 */ 1039 #define OACEC_COMPARE_LESS_OR_EQUAL 6 1040 #define OACEC_COMPARE_NOT_EQUAL 5 1041 #define OACEC_COMPARE_LESS_THAN 4 1042 #define OACEC_COMPARE_GREATER_OR_EQUAL 3 1043 #define OACEC_COMPARE_EQUAL 2 1044 #define OACEC_COMPARE_GREATER_THAN 1 1045 #define OACEC_COMPARE_ANY_EQUAL 0 1046 1047 #define OACEC_COMPARE_VALUE_MASK 0xffff 1048 #define OACEC_COMPARE_VALUE_SHIFT 3 1049 1050 #define OACEC_SELECT_NOA (0 << 19) 1051 #define OACEC_SELECT_PREV (1 << 19) 1052 #define OACEC_SELECT_BOOLEAN (2 << 19) 1053 1054 /* 11-bit array 0: pass-through, 1: negated */ 1055 #define GEN12_OASCEC_NEGATE_MASK 0x7ff 1056 #define GEN12_OASCEC_NEGATE_SHIFT 21 1057 1058 /* CECX_1 */ 1059 #define OACEC_MASK_MASK 0xffff 1060 #define OACEC_CONSIDERATIONS_MASK 0xffff 1061 #define OACEC_CONSIDERATIONS_SHIFT 16 1062 1063 #define OACEC0_0 _MMIO(0x2770) 1064 #define OACEC0_1 _MMIO(0x2774) 1065 #define OACEC1_0 _MMIO(0x2778) 1066 #define OACEC1_1 _MMIO(0x277c) 1067 #define OACEC2_0 _MMIO(0x2780) 1068 #define OACEC2_1 _MMIO(0x2784) 1069 #define OACEC3_0 _MMIO(0x2788) 1070 #define OACEC3_1 _MMIO(0x278c) 1071 #define OACEC4_0 _MMIO(0x2790) 1072 #define OACEC4_1 _MMIO(0x2794) 1073 #define OACEC5_0 _MMIO(0x2798) 1074 #define OACEC5_1 _MMIO(0x279c) 1075 #define OACEC6_0 _MMIO(0x27a0) 1076 #define OACEC6_1 _MMIO(0x27a4) 1077 #define OACEC7_0 _MMIO(0x27a8) 1078 #define OACEC7_1 _MMIO(0x27ac) 1079 1080 /* Same layout as CECX_Y */ 1081 #define GEN12_OAG_CEC0_0 _MMIO(0xd940) 1082 #define GEN12_OAG_CEC0_1 _MMIO(0xd944) 1083 #define GEN12_OAG_CEC1_0 _MMIO(0xd948) 1084 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c) 1085 #define GEN12_OAG_CEC2_0 _MMIO(0xd950) 1086 #define GEN12_OAG_CEC2_1 _MMIO(0xd954) 1087 #define GEN12_OAG_CEC3_0 _MMIO(0xd958) 1088 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c) 1089 #define GEN12_OAG_CEC4_0 _MMIO(0xd960) 1090 #define GEN12_OAG_CEC4_1 _MMIO(0xd964) 1091 #define GEN12_OAG_CEC5_0 _MMIO(0xd968) 1092 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c) 1093 #define GEN12_OAG_CEC6_0 _MMIO(0xd970) 1094 #define GEN12_OAG_CEC6_1 _MMIO(0xd974) 1095 #define GEN12_OAG_CEC7_0 _MMIO(0xd978) 1096 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c) 1097 1098 /* Same layout as CECX_Y + negate 11-bit array */ 1099 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00) 1100 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04) 1101 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08) 1102 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c) 1103 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10) 1104 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14) 1105 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18) 1106 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c) 1107 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20) 1108 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24) 1109 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28) 1110 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c) 1111 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30) 1112 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34) 1113 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38) 1114 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c) 1115 1116 /* OA perf counters */ 1117 #define OA_PERFCNT1_LO _MMIO(0x91B8) 1118 #define OA_PERFCNT1_HI _MMIO(0x91BC) 1119 #define OA_PERFCNT2_LO _MMIO(0x91C0) 1120 #define OA_PERFCNT2_HI _MMIO(0x91C4) 1121 #define OA_PERFCNT3_LO _MMIO(0x91C8) 1122 #define OA_PERFCNT3_HI _MMIO(0x91CC) 1123 #define OA_PERFCNT4_LO _MMIO(0x91D8) 1124 #define OA_PERFCNT4_HI _MMIO(0x91DC) 1125 1126 #define OA_PERFMATRIX_LO _MMIO(0x91C8) 1127 #define OA_PERFMATRIX_HI _MMIO(0x91CC) 1128 1129 /* RPM unit config (Gen8+) */ 1130 #define RPM_CONFIG0 _MMIO(0x0D00) 1131 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 1132 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 1133 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 1134 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 1135 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 1136 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 1137 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 1138 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 1139 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 1140 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 1141 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 1142 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 1143 1144 #define RPM_CONFIG1 _MMIO(0x0D04) 1145 #define GEN10_GT_NOA_ENABLE (1 << 9) 1146 1147 /* GPM unit config (Gen9+) */ 1148 #define CTC_MODE _MMIO(0xA26C) 1149 #define CTC_SOURCE_PARAMETER_MASK 1 1150 #define CTC_SOURCE_CRYSTAL_CLOCK 0 1151 #define CTC_SOURCE_DIVIDE_LOGIC 1 1152 #define CTC_SHIFT_PARAMETER_SHIFT 1 1153 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 1154 1155 /* RCP unit config (Gen8+) */ 1156 #define RCP_CONFIG _MMIO(0x0D08) 1157 1158 /* NOA (HSW) */ 1159 #define HSW_MBVID2_NOA0 _MMIO(0x9E80) 1160 #define HSW_MBVID2_NOA1 _MMIO(0x9E84) 1161 #define HSW_MBVID2_NOA2 _MMIO(0x9E88) 1162 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C) 1163 #define HSW_MBVID2_NOA4 _MMIO(0x9E90) 1164 #define HSW_MBVID2_NOA5 _MMIO(0x9E94) 1165 #define HSW_MBVID2_NOA6 _MMIO(0x9E98) 1166 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C) 1167 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0) 1168 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4) 1169 1170 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0) 1171 1172 /* NOA (Gen8+) */ 1173 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4) 1174 1175 #define MICRO_BP0_0 _MMIO(0x9800) 1176 #define MICRO_BP0_2 _MMIO(0x9804) 1177 #define MICRO_BP0_1 _MMIO(0x9808) 1178 1179 #define MICRO_BP1_0 _MMIO(0x980C) 1180 #define MICRO_BP1_2 _MMIO(0x9810) 1181 #define MICRO_BP1_1 _MMIO(0x9814) 1182 1183 #define MICRO_BP2_0 _MMIO(0x9818) 1184 #define MICRO_BP2_2 _MMIO(0x981C) 1185 #define MICRO_BP2_1 _MMIO(0x9820) 1186 1187 #define MICRO_BP3_0 _MMIO(0x9824) 1188 #define MICRO_BP3_2 _MMIO(0x9828) 1189 #define MICRO_BP3_1 _MMIO(0x982C) 1190 1191 #define MICRO_BP_TRIGGER _MMIO(0x9830) 1192 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 1193 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 1194 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C) 1195 1196 #define GEN12_OAA_DBG_REG _MMIO(0xdc44) 1197 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c) 1198 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40) 1199 1200 #define GDT_CHICKEN_BITS _MMIO(0x9840) 1201 #define GT_NOA_ENABLE 0x00000080 1202 1203 #define NOA_DATA _MMIO(0x986C) 1204 #define NOA_WRITE _MMIO(0x9888) 1205 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884) 1206 1207 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 1208 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 1209 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) 1210 1211 /* 1212 * Reset registers 1213 */ 1214 #define DEBUG_RESET_I830 _MMIO(0x6070) 1215 #define DEBUG_RESET_FULL (1 << 7) 1216 #define DEBUG_RESET_RENDER (1 << 8) 1217 #define DEBUG_RESET_DISPLAY (1 << 9) 1218 1219 /* 1220 * IOSF sideband 1221 */ 1222 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) 1223 #define IOSF_DEVFN_SHIFT 24 1224 #define IOSF_OPCODE_SHIFT 16 1225 #define IOSF_PORT_SHIFT 8 1226 #define IOSF_BYTE_ENABLES_SHIFT 4 1227 #define IOSF_BAR_SHIFT 1 1228 #define IOSF_SB_BUSY (1 << 0) 1229 #define IOSF_PORT_BUNIT 0x03 1230 #define IOSF_PORT_PUNIT 0x04 1231 #define IOSF_PORT_NC 0x11 1232 #define IOSF_PORT_DPIO 0x12 1233 #define IOSF_PORT_GPIO_NC 0x13 1234 #define IOSF_PORT_CCK 0x14 1235 #define IOSF_PORT_DPIO_2 0x1a 1236 #define IOSF_PORT_FLISDSI 0x1b 1237 #define IOSF_PORT_GPIO_SC 0x48 1238 #define IOSF_PORT_GPIO_SUS 0xa8 1239 #define IOSF_PORT_CCU 0xa9 1240 #define CHV_IOSF_PORT_GPIO_N 0x13 1241 #define CHV_IOSF_PORT_GPIO_SE 0x48 1242 #define CHV_IOSF_PORT_GPIO_E 0xa8 1243 #define CHV_IOSF_PORT_GPIO_SW 0xb2 1244 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) 1245 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) 1246 1247 /* See configdb bunit SB addr map */ 1248 #define BUNIT_REG_BISOC 0x11 1249 1250 /* PUNIT_REG_*SSPM0 */ 1251 #define _SSPM0_SSC(val) ((val) << 0) 1252 #define SSPM0_SSC_MASK _SSPM0_SSC(0x3) 1253 #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0) 1254 #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1) 1255 #define SSPM0_SSC_RESET _SSPM0_SSC(0x2) 1256 #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3) 1257 #define _SSPM0_SSS(val) ((val) << 24) 1258 #define SSPM0_SSS_MASK _SSPM0_SSS(0x3) 1259 #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0) 1260 #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1) 1261 #define SSPM0_SSS_RESET _SSPM0_SSS(0x2) 1262 #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3) 1263 1264 /* PUNIT_REG_*SSPM1 */ 1265 #define SSPM1_FREQSTAT_SHIFT 24 1266 #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT) 1267 #define SSPM1_FREQGUAR_SHIFT 8 1268 #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT) 1269 #define SSPM1_FREQ_SHIFT 0 1270 #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT) 1271 1272 #define PUNIT_REG_VEDSSPM0 0x32 1273 #define PUNIT_REG_VEDSSPM1 0x33 1274 1275 #define PUNIT_REG_DSPSSPM 0x36 1276 #define DSPFREQSTAT_SHIFT_CHV 24 1277 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 1278 #define DSPFREQGUAR_SHIFT_CHV 8 1279 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 1280 #define DSPFREQSTAT_SHIFT 30 1281 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 1282 #define DSPFREQGUAR_SHIFT 14 1283 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 1284 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 1285 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 1286 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 1287 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 1288 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 1289 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 1290 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 1291 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 1292 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 1293 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 1294 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 1295 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 1296 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 1297 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 1298 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 1299 1300 #define PUNIT_REG_ISPSSPM0 0x39 1301 #define PUNIT_REG_ISPSSPM1 0x3a 1302 1303 #define PUNIT_REG_PWRGT_CTRL 0x60 1304 #define PUNIT_REG_PWRGT_STATUS 0x61 1305 #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2)) 1306 #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2)) 1307 #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2)) 1308 #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2)) 1309 #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2)) 1310 1311 #define PUNIT_PWGT_IDX_RENDER 0 1312 #define PUNIT_PWGT_IDX_MEDIA 1 1313 #define PUNIT_PWGT_IDX_DISP2D 3 1314 #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5 1315 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6 1316 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7 1317 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8 1318 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9 1319 #define PUNIT_PWGT_IDX_DPIO_RX0 10 1320 #define PUNIT_PWGT_IDX_DPIO_RX1 11 1321 #define PUNIT_PWGT_IDX_DPIO_CMN_D 12 1322 1323 #define PUNIT_REG_GPU_LFM 0xd3 1324 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 1325 #define PUNIT_REG_GPU_FREQ_STS 0xd8 1326 #define GPLLENABLE (1 << 4) 1327 #define GENFREQSTATUS (1 << 0) 1328 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 1329 #define PUNIT_REG_CZ_TIMESTAMP 0xce 1330 1331 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 1332 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 1333 1334 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 1335 #define FB_GFX_FREQ_FUSE_MASK 0xff 1336 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 1337 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 1338 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 1339 1340 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 1341 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 1342 1343 #define PUNIT_REG_DDR_SETUP2 0x139 1344 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 1345 #define FORCE_DDR_LOW_FREQ (1 << 1) 1346 #define FORCE_DDR_HIGH_FREQ (1 << 0) 1347 1348 #define PUNIT_GPU_STATUS_REG 0xdb 1349 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 1350 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 1351 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 1352 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 1353 1354 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 1355 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 1356 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 1357 1358 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 1359 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 1360 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 1361 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 1362 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 1363 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 1364 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 1365 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 1366 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 1367 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 1368 1369 #define VLV_TURBO_SOC_OVERRIDE 0x04 1370 #define VLV_OVERRIDE_EN 1 1371 #define VLV_SOC_TDP_EN (1 << 1) 1372 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 1373 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 1374 1375 /* vlv2 north clock has */ 1376 #define CCK_FUSE_REG 0x8 1377 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 1378 #define CCK_REG_DSI_PLL_FUSE 0x44 1379 #define CCK_REG_DSI_PLL_CONTROL 0x48 1380 #define DSI_PLL_VCO_EN (1 << 31) 1381 #define DSI_PLL_LDO_GATE (1 << 30) 1382 #define DSI_PLL_P1_POST_DIV_SHIFT 17 1383 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 1384 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 1385 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 1386 #define DSI_PLL_MUX_MASK (3 << 9) 1387 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 1388 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 1389 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 1390 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 1391 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 1392 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 1393 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 1394 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 1395 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 1396 #define DSI_PLL_LOCK (1 << 0) 1397 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 1398 #define DSI_PLL_LFSR (1 << 31) 1399 #define DSI_PLL_FRACTION_EN (1 << 30) 1400 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 1401 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 1402 #define DSI_PLL_USYNC_CNT_SHIFT 18 1403 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 1404 #define DSI_PLL_N1_DIV_SHIFT 16 1405 #define DSI_PLL_N1_DIV_MASK (3 << 16) 1406 #define DSI_PLL_M1_DIV_SHIFT 0 1407 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 1408 #define CCK_CZ_CLOCK_CONTROL 0x62 1409 #define CCK_GPLL_CLOCK_CONTROL 0x67 1410 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 1411 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c 1412 #define CCK_TRUNK_FORCE_ON (1 << 17) 1413 #define CCK_TRUNK_FORCE_OFF (1 << 16) 1414 #define CCK_FREQUENCY_STATUS (0x1f << 8) 1415 #define CCK_FREQUENCY_STATUS_SHIFT 8 1416 #define CCK_FREQUENCY_VALUES (0x1f << 0) 1417 1418 /* DPIO registers */ 1419 #define DPIO_DEVFN 0 1420 1421 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) 1422 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */ 1423 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */ 1424 #define DPIO_SFR_BYPASS (1 << 1) 1425 #define DPIO_CMNRST (1 << 0) 1426 1427 #define DPIO_PHY(pipe) ((pipe) >> 1) 1428 1429 /* 1430 * Per pipe/PLL DPIO regs 1431 */ 1432 #define _VLV_PLL_DW3_CH0 0x800c 1433 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 1434 #define DPIO_POST_DIV_DAC 0 1435 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 1436 #define DPIO_POST_DIV_LVDS1 2 1437 #define DPIO_POST_DIV_LVDS2 3 1438 #define DPIO_K_SHIFT (24) /* 4 bits */ 1439 #define DPIO_P1_SHIFT (21) /* 3 bits */ 1440 #define DPIO_P2_SHIFT (16) /* 5 bits */ 1441 #define DPIO_N_SHIFT (12) /* 4 bits */ 1442 #define DPIO_ENABLE_CALIBRATION (1 << 11) 1443 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 1444 #define DPIO_M2DIV_MASK 0xff 1445 #define _VLV_PLL_DW3_CH1 0x802c 1446 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 1447 1448 #define _VLV_PLL_DW5_CH0 0x8014 1449 #define DPIO_REFSEL_OVERRIDE 27 1450 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 1451 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 1452 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 1453 #define DPIO_PLL_REFCLK_SEL_MASK 3 1454 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 1455 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 1456 #define _VLV_PLL_DW5_CH1 0x8034 1457 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 1458 1459 #define _VLV_PLL_DW7_CH0 0x801c 1460 #define _VLV_PLL_DW7_CH1 0x803c 1461 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 1462 1463 #define _VLV_PLL_DW8_CH0 0x8040 1464 #define _VLV_PLL_DW8_CH1 0x8060 1465 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 1466 1467 #define VLV_PLL_DW9_BCAST 0xc044 1468 #define _VLV_PLL_DW9_CH0 0x8044 1469 #define _VLV_PLL_DW9_CH1 0x8064 1470 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 1471 1472 #define _VLV_PLL_DW10_CH0 0x8048 1473 #define _VLV_PLL_DW10_CH1 0x8068 1474 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 1475 1476 #define _VLV_PLL_DW11_CH0 0x804c 1477 #define _VLV_PLL_DW11_CH1 0x806c 1478 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 1479 1480 /* Spec for ref block start counts at DW10 */ 1481 #define VLV_REF_DW13 0x80ac 1482 1483 #define VLV_CMN_DW0 0x8100 1484 1485 /* 1486 * Per DDI channel DPIO regs 1487 */ 1488 1489 #define _VLV_PCS_DW0_CH0 0x8200 1490 #define _VLV_PCS_DW0_CH1 0x8400 1491 #define DPIO_PCS_TX_LANE2_RESET (1 << 16) 1492 #define DPIO_PCS_TX_LANE1_RESET (1 << 7) 1493 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4) 1494 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3) 1495 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 1496 1497 #define _VLV_PCS01_DW0_CH0 0x200 1498 #define _VLV_PCS23_DW0_CH0 0x400 1499 #define _VLV_PCS01_DW0_CH1 0x2600 1500 #define _VLV_PCS23_DW0_CH1 0x2800 1501 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 1502 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 1503 1504 #define _VLV_PCS_DW1_CH0 0x8204 1505 #define _VLV_PCS_DW1_CH1 0x8404 1506 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23) 1507 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22) 1508 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21) 1509 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 1510 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5) 1511 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 1512 1513 #define _VLV_PCS01_DW1_CH0 0x204 1514 #define _VLV_PCS23_DW1_CH0 0x404 1515 #define _VLV_PCS01_DW1_CH1 0x2604 1516 #define _VLV_PCS23_DW1_CH1 0x2804 1517 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 1518 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 1519 1520 #define _VLV_PCS_DW8_CH0 0x8220 1521 #define _VLV_PCS_DW8_CH1 0x8420 1522 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 1523 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 1524 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 1525 1526 #define _VLV_PCS01_DW8_CH0 0x0220 1527 #define _VLV_PCS23_DW8_CH0 0x0420 1528 #define _VLV_PCS01_DW8_CH1 0x2620 1529 #define _VLV_PCS23_DW8_CH1 0x2820 1530 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 1531 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 1532 1533 #define _VLV_PCS_DW9_CH0 0x8224 1534 #define _VLV_PCS_DW9_CH1 0x8424 1535 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13) 1536 #define DPIO_PCS_TX2MARGIN_000 (0 << 13) 1537 #define DPIO_PCS_TX2MARGIN_101 (1 << 13) 1538 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10) 1539 #define DPIO_PCS_TX1MARGIN_000 (0 << 10) 1540 #define DPIO_PCS_TX1MARGIN_101 (1 << 10) 1541 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 1542 1543 #define _VLV_PCS01_DW9_CH0 0x224 1544 #define _VLV_PCS23_DW9_CH0 0x424 1545 #define _VLV_PCS01_DW9_CH1 0x2624 1546 #define _VLV_PCS23_DW9_CH1 0x2824 1547 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 1548 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 1549 1550 #define _CHV_PCS_DW10_CH0 0x8228 1551 #define _CHV_PCS_DW10_CH1 0x8428 1552 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30) 1553 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31) 1554 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24) 1555 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24) 1556 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24) 1557 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16) 1558 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16) 1559 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16) 1560 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 1561 1562 #define _VLV_PCS01_DW10_CH0 0x0228 1563 #define _VLV_PCS23_DW10_CH0 0x0428 1564 #define _VLV_PCS01_DW10_CH1 0x2628 1565 #define _VLV_PCS23_DW10_CH1 0x2828 1566 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 1567 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 1568 1569 #define _VLV_PCS_DW11_CH0 0x822c 1570 #define _VLV_PCS_DW11_CH1 0x842c 1571 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24) 1572 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3) 1573 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1) 1574 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0) 1575 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 1576 1577 #define _VLV_PCS01_DW11_CH0 0x022c 1578 #define _VLV_PCS23_DW11_CH0 0x042c 1579 #define _VLV_PCS01_DW11_CH1 0x262c 1580 #define _VLV_PCS23_DW11_CH1 0x282c 1581 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 1582 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 1583 1584 #define _VLV_PCS01_DW12_CH0 0x0230 1585 #define _VLV_PCS23_DW12_CH0 0x0430 1586 #define _VLV_PCS01_DW12_CH1 0x2630 1587 #define _VLV_PCS23_DW12_CH1 0x2830 1588 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 1589 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1590 1591 #define _VLV_PCS_DW12_CH0 0x8230 1592 #define _VLV_PCS_DW12_CH1 0x8430 1593 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20) 1594 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16) 1595 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8) 1596 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6) 1597 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0) 1598 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1599 1600 #define _VLV_PCS_DW14_CH0 0x8238 1601 #define _VLV_PCS_DW14_CH1 0x8438 1602 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1603 1604 #define _VLV_PCS_DW23_CH0 0x825c 1605 #define _VLV_PCS_DW23_CH1 0x845c 1606 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1607 1608 #define _VLV_TX_DW2_CH0 0x8288 1609 #define _VLV_TX_DW2_CH1 0x8488 1610 #define DPIO_SWING_MARGIN000_SHIFT 16 1611 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1612 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1613 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1614 1615 #define _VLV_TX_DW3_CH0 0x828c 1616 #define _VLV_TX_DW3_CH1 0x848c 1617 /* The following bit for CHV phy */ 1618 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27) 1619 #define DPIO_SWING_MARGIN101_SHIFT 16 1620 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1621 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1622 1623 #define _VLV_TX_DW4_CH0 0x8290 1624 #define _VLV_TX_DW4_CH1 0x8490 1625 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 1626 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1627 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 1628 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1629 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1630 1631 #define _VLV_TX3_DW4_CH0 0x690 1632 #define _VLV_TX3_DW4_CH1 0x2a90 1633 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1634 1635 #define _VLV_TX_DW5_CH0 0x8294 1636 #define _VLV_TX_DW5_CH1 0x8494 1637 #define DPIO_TX_OCALINIT_EN (1 << 31) 1638 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1639 1640 #define _VLV_TX_DW11_CH0 0x82ac 1641 #define _VLV_TX_DW11_CH1 0x84ac 1642 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1643 1644 #define _VLV_TX_DW14_CH0 0x82b8 1645 #define _VLV_TX_DW14_CH1 0x84b8 1646 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1647 1648 /* CHV dpPhy registers */ 1649 #define _CHV_PLL_DW0_CH0 0x8000 1650 #define _CHV_PLL_DW0_CH1 0x8180 1651 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1652 1653 #define _CHV_PLL_DW1_CH0 0x8004 1654 #define _CHV_PLL_DW1_CH1 0x8184 1655 #define DPIO_CHV_N_DIV_SHIFT 8 1656 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1657 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1658 1659 #define _CHV_PLL_DW2_CH0 0x8008 1660 #define _CHV_PLL_DW2_CH1 0x8188 1661 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1662 1663 #define _CHV_PLL_DW3_CH0 0x800c 1664 #define _CHV_PLL_DW3_CH1 0x818c 1665 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1666 #define DPIO_CHV_FIRST_MOD (0 << 8) 1667 #define DPIO_CHV_SECOND_MOD (1 << 8) 1668 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1669 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1670 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1671 1672 #define _CHV_PLL_DW6_CH0 0x8018 1673 #define _CHV_PLL_DW6_CH1 0x8198 1674 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 1675 #define DPIO_CHV_INT_COEFF_SHIFT 8 1676 #define DPIO_CHV_PROP_COEFF_SHIFT 0 1677 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1678 1679 #define _CHV_PLL_DW8_CH0 0x8020 1680 #define _CHV_PLL_DW8_CH1 0x81A0 1681 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1682 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1683 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1684 1685 #define _CHV_PLL_DW9_CH0 0x8024 1686 #define _CHV_PLL_DW9_CH1 0x81A4 1687 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1688 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1689 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1690 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1691 1692 #define _CHV_CMN_DW0_CH0 0x8100 1693 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 1694 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 1695 #define DPIO_ALLDL_POWERDOWN (1 << 1) 1696 #define DPIO_ANYDL_POWERDOWN (1 << 0) 1697 1698 #define _CHV_CMN_DW5_CH0 0x8114 1699 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1700 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1701 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1702 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 1703 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1704 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1705 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 1706 #define CHV_BUFLEFTENA1_MASK (3 << 22) 1707 1708 #define _CHV_CMN_DW13_CH0 0x8134 1709 #define _CHV_CMN_DW0_CH1 0x8080 1710 #define DPIO_CHV_S1_DIV_SHIFT 21 1711 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1712 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1713 #define DPIO_CHV_K_DIV_SHIFT 4 1714 #define DPIO_PLL_FREQLOCK (1 << 1) 1715 #define DPIO_PLL_LOCK (1 << 0) 1716 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1717 1718 #define _CHV_CMN_DW14_CH0 0x8138 1719 #define _CHV_CMN_DW1_CH1 0x8084 1720 #define DPIO_AFC_RECAL (1 << 14) 1721 #define DPIO_DCLKP_EN (1 << 13) 1722 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1723 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1724 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1725 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1726 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1727 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1728 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1729 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1730 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1731 1732 #define _CHV_CMN_DW19_CH0 0x814c 1733 #define _CHV_CMN_DW6_CH1 0x8098 1734 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ 1735 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ 1736 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ 1737 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1738 1739 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1740 1741 #define CHV_CMN_DW28 0x8170 1742 #define DPIO_CL1POWERDOWNEN (1 << 23) 1743 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) 1744 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) 1745 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) 1746 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) 1747 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) 1748 1749 #define CHV_CMN_DW30 0x8178 1750 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) 1751 #define DPIO_LRC_BYPASS (1 << 3) 1752 1753 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1754 (lane) * 0x200 + (offset)) 1755 1756 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1757 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1758 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1759 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1760 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1761 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1762 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1763 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1764 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1765 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1766 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1767 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1768 #define DPIO_FRC_LATENCY_SHFIT 8 1769 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1770 #define DPIO_UPAR_SHIFT 30 1771 1772 /* BXT PHY registers */ 1773 #define _BXT_PHY0_BASE 0x6C000 1774 #define _BXT_PHY1_BASE 0x162000 1775 #define _BXT_PHY2_BASE 0x163000 1776 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ 1777 _BXT_PHY1_BASE, \ 1778 _BXT_PHY2_BASE) 1779 1780 #define _BXT_PHY(phy, reg) \ 1781 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) 1782 1783 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1784 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ 1785 (reg_ch1) - _BXT_PHY0_BASE)) 1786 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1787 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) 1788 1789 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) 1790 #define MIPIO_RST_CTRL (1 << 2) 1791 1792 #define _BXT_PHY_CTL_DDI_A 0x64C00 1793 #define _BXT_PHY_CTL_DDI_B 0x64C10 1794 #define _BXT_PHY_CTL_DDI_C 0x64C20 1795 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) 1796 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) 1797 #define BXT_PHY_LANE_ENABLED (1 << 8) 1798 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ 1799 _BXT_PHY_CTL_DDI_B) 1800 1801 #define _PHY_CTL_FAMILY_EDP 0x64C80 1802 #define _PHY_CTL_FAMILY_DDI 0x64C90 1803 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 1804 #define COMMON_RESET_DIS (1 << 31) 1805 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ 1806 _PHY_CTL_FAMILY_EDP, \ 1807 _PHY_CTL_FAMILY_DDI_C) 1808 1809 /* BXT PHY PLL registers */ 1810 #define _PORT_PLL_A 0x46074 1811 #define _PORT_PLL_B 0x46078 1812 #define _PORT_PLL_C 0x4607c 1813 #define PORT_PLL_ENABLE (1 << 31) 1814 #define PORT_PLL_LOCK (1 << 30) 1815 #define PORT_PLL_REF_SEL (1 << 27) 1816 #define PORT_PLL_POWER_ENABLE (1 << 26) 1817 #define PORT_PLL_POWER_STATE (1 << 25) 1818 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1819 1820 #define _PORT_PLL_EBB_0_A 0x162034 1821 #define _PORT_PLL_EBB_0_B 0x6C034 1822 #define _PORT_PLL_EBB_0_C 0x6C340 1823 #define PORT_PLL_P1_SHIFT 13 1824 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1825 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1826 #define PORT_PLL_P2_SHIFT 8 1827 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1828 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1829 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1830 _PORT_PLL_EBB_0_B, \ 1831 _PORT_PLL_EBB_0_C) 1832 1833 #define _PORT_PLL_EBB_4_A 0x162038 1834 #define _PORT_PLL_EBB_4_B 0x6C038 1835 #define _PORT_PLL_EBB_4_C 0x6C344 1836 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1837 #define PORT_PLL_RECALIBRATE (1 << 14) 1838 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1839 _PORT_PLL_EBB_4_B, \ 1840 _PORT_PLL_EBB_4_C) 1841 1842 #define _PORT_PLL_0_A 0x162100 1843 #define _PORT_PLL_0_B 0x6C100 1844 #define _PORT_PLL_0_C 0x6C380 1845 /* PORT_PLL_0_A */ 1846 #define PORT_PLL_M2_MASK 0xFF 1847 /* PORT_PLL_1_A */ 1848 #define PORT_PLL_N_SHIFT 8 1849 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1850 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1851 /* PORT_PLL_2_A */ 1852 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1853 /* PORT_PLL_3_A */ 1854 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1855 /* PORT_PLL_6_A */ 1856 #define PORT_PLL_PROP_COEFF_MASK 0xF 1857 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1858 #define PORT_PLL_INT_COEFF(x) ((x) << 8) 1859 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1860 #define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1861 /* PORT_PLL_8_A */ 1862 #define PORT_PLL_TARGET_CNT_MASK 0x3FF 1863 /* PORT_PLL_9_A */ 1864 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1865 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1866 /* PORT_PLL_10_A */ 1867 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27) 1868 #define PORT_PLL_DCO_AMP_DEFAULT 15 1869 #define PORT_PLL_DCO_AMP_MASK 0x3c00 1870 #define PORT_PLL_DCO_AMP(x) ((x) << 10) 1871 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ 1872 _PORT_PLL_0_B, \ 1873 _PORT_PLL_0_C) 1874 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ 1875 (idx) * 4) 1876 1877 /* BXT PHY common lane registers */ 1878 #define _PORT_CL1CM_DW0_A 0x162000 1879 #define _PORT_CL1CM_DW0_BC 0x6C000 1880 #define PHY_POWER_GOOD (1 << 16) 1881 #define PHY_RESERVED (1 << 7) 1882 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) 1883 1884 #define _PORT_CL1CM_DW9_A 0x162024 1885 #define _PORT_CL1CM_DW9_BC 0x6C024 1886 #define IREF0RC_OFFSET_SHIFT 8 1887 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1888 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) 1889 1890 #define _PORT_CL1CM_DW10_A 0x162028 1891 #define _PORT_CL1CM_DW10_BC 0x6C028 1892 #define IREF1RC_OFFSET_SHIFT 8 1893 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1894 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) 1895 1896 #define _PORT_CL1CM_DW28_A 0x162070 1897 #define _PORT_CL1CM_DW28_BC 0x6C070 1898 #define OCL1_POWER_DOWN_EN (1 << 23) 1899 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1900 #define SUS_CLK_CONFIG 0x3 1901 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) 1902 1903 #define _PORT_CL1CM_DW30_A 0x162078 1904 #define _PORT_CL1CM_DW30_BC 0x6C078 1905 #define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1906 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) 1907 1908 /* 1909 * ICL Port/COMBO-PHY Registers 1910 */ 1911 #define _ICL_COMBOPHY_A 0x162000 1912 #define _ICL_COMBOPHY_B 0x6C000 1913 #define _EHL_COMBOPHY_C 0x160000 1914 #define _RKL_COMBOPHY_D 0x161000 1915 #define _ADL_COMBOPHY_E 0x16B000 1916 1917 #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \ 1918 _ICL_COMBOPHY_B, \ 1919 _EHL_COMBOPHY_C, \ 1920 _RKL_COMBOPHY_D, \ 1921 _ADL_COMBOPHY_E) 1922 1923 /* ICL Port CL_DW registers */ 1924 #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \ 1925 4 * (dw)) 1926 1927 #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy)) 1928 #define CL_POWER_DOWN_ENABLE (1 << 4) 1929 #define SUS_CLOCK_CONFIG (3 << 0) 1930 1931 #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy)) 1932 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25) 1933 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25 1934 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24) 1935 #define PWR_UP_ALL_LANES (0x0 << 4) 1936 #define PWR_DOWN_LN_3_2_1 (0xe << 4) 1937 #define PWR_DOWN_LN_3_2 (0xc << 4) 1938 #define PWR_DOWN_LN_3 (0x8 << 4) 1939 #define PWR_DOWN_LN_2_1_0 (0x7 << 4) 1940 #define PWR_DOWN_LN_1_0 (0x3 << 4) 1941 #define PWR_DOWN_LN_3_1 (0xa << 4) 1942 #define PWR_DOWN_LN_3_1_0 (0xb << 4) 1943 #define PWR_DOWN_LN_MASK (0xf << 4) 1944 #define PWR_DOWN_LN_SHIFT 4 1945 #define EDP4K2K_MODE_OVRD_EN (1 << 3) 1946 #define EDP4K2K_MODE_OVRD_OPTIMIZED (1 << 2) 1947 1948 #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy)) 1949 #define ICL_LANE_ENABLE_AUX (1 << 0) 1950 1951 /* ICL Port COMP_DW registers */ 1952 #define _ICL_PORT_COMP 0x100 1953 #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \ 1954 _ICL_PORT_COMP + 4 * (dw)) 1955 1956 #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy)) 1957 #define COMP_INIT (1 << 31) 1958 1959 #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy)) 1960 1961 #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy)) 1962 #define PROCESS_INFO_DOT_0 (0 << 26) 1963 #define PROCESS_INFO_DOT_1 (1 << 26) 1964 #define PROCESS_INFO_DOT_4 (2 << 26) 1965 #define PROCESS_INFO_MASK (7 << 26) 1966 #define PROCESS_INFO_SHIFT 26 1967 #define VOLTAGE_INFO_0_85V (0 << 24) 1968 #define VOLTAGE_INFO_0_95V (1 << 24) 1969 #define VOLTAGE_INFO_1_05V (2 << 24) 1970 #define VOLTAGE_INFO_MASK (3 << 24) 1971 #define VOLTAGE_INFO_SHIFT 24 1972 1973 #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy)) 1974 #define IREFGEN (1 << 24) 1975 1976 #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy)) 1977 1978 #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy)) 1979 1980 /* ICL Port PCS registers */ 1981 #define _ICL_PORT_PCS_AUX 0x300 1982 #define _ICL_PORT_PCS_GRP 0x600 1983 #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100) 1984 #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \ 1985 _ICL_PORT_PCS_AUX + 4 * (dw)) 1986 #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \ 1987 _ICL_PORT_PCS_GRP + 4 * (dw)) 1988 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \ 1989 _ICL_PORT_PCS_LN(ln) + 4 * (dw)) 1990 #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy)) 1991 #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy)) 1992 #define ICL_PORT_PCS_DW1_LN(ln, phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, ln, phy)) 1993 #define DCC_MODE_SELECT_MASK (0x3 << 20) 1994 #define DCC_MODE_SELECT_CONTINUOSLY (0x3 << 20) 1995 #define COMMON_KEEPER_EN (1 << 26) 1996 #define LATENCY_OPTIM_MASK (0x3 << 2) 1997 #define LATENCY_OPTIM_VAL(x) ((x) << 2) 1998 1999 /* ICL Port TX registers */ 2000 #define _ICL_PORT_TX_AUX 0x380 2001 #define _ICL_PORT_TX_GRP 0x680 2002 #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100) 2003 2004 #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \ 2005 _ICL_PORT_TX_AUX + 4 * (dw)) 2006 #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \ 2007 _ICL_PORT_TX_GRP + 4 * (dw)) 2008 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \ 2009 _ICL_PORT_TX_LN(ln) + 4 * (dw)) 2010 2011 #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy)) 2012 #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy)) 2013 #define ICL_PORT_TX_DW2_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(2, ln, phy)) 2014 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15) 2015 #define SWING_SEL_UPPER_MASK (1 << 15) 2016 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11) 2017 #define SWING_SEL_LOWER_MASK (0x7 << 11) 2018 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8) 2019 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8) 2020 #define RCOMP_SCALAR(x) ((x) << 0) 2021 #define RCOMP_SCALAR_MASK (0xFF << 0) 2022 2023 #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy)) 2024 #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy)) 2025 #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy)) 2026 #define LOADGEN_SELECT (1 << 31) 2027 #define POST_CURSOR_1(x) ((x) << 12) 2028 #define POST_CURSOR_1_MASK (0x3F << 12) 2029 #define POST_CURSOR_2(x) ((x) << 6) 2030 #define POST_CURSOR_2_MASK (0x3F << 6) 2031 #define CURSOR_COEFF(x) ((x) << 0) 2032 #define CURSOR_COEFF_MASK (0x3F << 0) 2033 2034 #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy)) 2035 #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy)) 2036 #define ICL_PORT_TX_DW5_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(5, ln, phy)) 2037 #define TX_TRAINING_EN (1 << 31) 2038 #define TAP2_DISABLE (1 << 30) 2039 #define TAP3_DISABLE (1 << 29) 2040 #define SCALING_MODE_SEL(x) ((x) << 18) 2041 #define SCALING_MODE_SEL_MASK (0x7 << 18) 2042 #define RTERM_SELECT(x) ((x) << 3) 2043 #define RTERM_SELECT_MASK (0x7 << 3) 2044 2045 #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy)) 2046 #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy)) 2047 #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy)) 2048 #define N_SCALAR(x) ((x) << 24) 2049 #define N_SCALAR_MASK (0x7F << 24) 2050 2051 #define ICL_PORT_TX_DW8_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(8, phy)) 2052 #define ICL_PORT_TX_DW8_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(8, phy)) 2053 #define ICL_PORT_TX_DW8_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(8, ln, phy)) 2054 #define ICL_PORT_TX_DW8_ODCC_CLK_SEL REG_BIT(31) 2055 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK REG_GENMASK(30, 29) 2056 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_DIV2 REG_FIELD_PREP(ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK, 0x1) 2057 2058 #define _ICL_DPHY_CHKN_REG 0x194 2059 #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG) 2060 #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7) 2061 2062 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \ 2063 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1))) 2064 2065 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C 2066 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C 2067 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C 2068 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C 2069 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C 2070 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C 2071 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C 2072 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C 2073 #define MG_TX1_LINK_PARAMS(ln, tc_port) \ 2074 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \ 2075 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \ 2076 MG_TX_LINK_PARAMS_TX1LN1_PORT1) 2077 2078 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC 2079 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC 2080 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC 2081 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC 2082 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC 2083 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC 2084 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC 2085 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC 2086 #define MG_TX2_LINK_PARAMS(ln, tc_port) \ 2087 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \ 2088 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \ 2089 MG_TX_LINK_PARAMS_TX2LN1_PORT1) 2090 #define CRI_USE_FS32 (1 << 5) 2091 2092 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C 2093 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C 2094 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C 2095 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C 2096 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C 2097 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C 2098 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C 2099 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C 2100 #define MG_TX1_PISO_READLOAD(ln, tc_port) \ 2101 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \ 2102 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \ 2103 MG_TX_PISO_READLOAD_TX1LN1_PORT1) 2104 2105 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC 2106 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC 2107 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC 2108 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC 2109 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC 2110 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC 2111 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC 2112 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC 2113 #define MG_TX2_PISO_READLOAD(ln, tc_port) \ 2114 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \ 2115 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \ 2116 MG_TX_PISO_READLOAD_TX2LN1_PORT1) 2117 #define CRI_CALCINIT (1 << 1) 2118 2119 #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148 2120 #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548 2121 #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148 2122 #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548 2123 #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148 2124 #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548 2125 #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148 2126 #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548 2127 #define MG_TX1_SWINGCTRL(ln, tc_port) \ 2128 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \ 2129 MG_TX_SWINGCTRL_TX1LN0_PORT2, \ 2130 MG_TX_SWINGCTRL_TX1LN1_PORT1) 2131 2132 #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8 2133 #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8 2134 #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8 2135 #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8 2136 #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8 2137 #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8 2138 #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8 2139 #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8 2140 #define MG_TX2_SWINGCTRL(ln, tc_port) \ 2141 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \ 2142 MG_TX_SWINGCTRL_TX2LN0_PORT2, \ 2143 MG_TX_SWINGCTRL_TX2LN1_PORT1) 2144 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0) 2145 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0) 2146 2147 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144 2148 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544 2149 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144 2150 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544 2151 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144 2152 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544 2153 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144 2154 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544 2155 #define MG_TX1_DRVCTRL(ln, tc_port) \ 2156 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \ 2157 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \ 2158 MG_TX_DRVCTRL_TX1LN1_TXPORT1) 2159 2160 #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4 2161 #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4 2162 #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4 2163 #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4 2164 #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4 2165 #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4 2166 #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4 2167 #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4 2168 #define MG_TX2_DRVCTRL(ln, tc_port) \ 2169 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \ 2170 MG_TX_DRVCTRL_TX2LN0_PORT2, \ 2171 MG_TX_DRVCTRL_TX2LN1_PORT1) 2172 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24) 2173 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24) 2174 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22) 2175 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16) 2176 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16) 2177 #define CRI_LOADGEN_SEL(x) ((x) << 12) 2178 #define CRI_LOADGEN_SEL_MASK (0x3 << 12) 2179 2180 #define MG_CLKHUB_LN0_PORT1 0x16839C 2181 #define MG_CLKHUB_LN1_PORT1 0x16879C 2182 #define MG_CLKHUB_LN0_PORT2 0x16939C 2183 #define MG_CLKHUB_LN1_PORT2 0x16979C 2184 #define MG_CLKHUB_LN0_PORT3 0x16A39C 2185 #define MG_CLKHUB_LN1_PORT3 0x16A79C 2186 #define MG_CLKHUB_LN0_PORT4 0x16B39C 2187 #define MG_CLKHUB_LN1_PORT4 0x16B79C 2188 #define MG_CLKHUB(ln, tc_port) \ 2189 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \ 2190 MG_CLKHUB_LN0_PORT2, \ 2191 MG_CLKHUB_LN1_PORT1) 2192 #define CFG_LOW_RATE_LKREN_EN (1 << 11) 2193 2194 #define MG_TX_DCC_TX1LN0_PORT1 0x168110 2195 #define MG_TX_DCC_TX1LN1_PORT1 0x168510 2196 #define MG_TX_DCC_TX1LN0_PORT2 0x169110 2197 #define MG_TX_DCC_TX1LN1_PORT2 0x169510 2198 #define MG_TX_DCC_TX1LN0_PORT3 0x16A110 2199 #define MG_TX_DCC_TX1LN1_PORT3 0x16A510 2200 #define MG_TX_DCC_TX1LN0_PORT4 0x16B110 2201 #define MG_TX_DCC_TX1LN1_PORT4 0x16B510 2202 #define MG_TX1_DCC(ln, tc_port) \ 2203 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \ 2204 MG_TX_DCC_TX1LN0_PORT2, \ 2205 MG_TX_DCC_TX1LN1_PORT1) 2206 #define MG_TX_DCC_TX2LN0_PORT1 0x168090 2207 #define MG_TX_DCC_TX2LN1_PORT1 0x168490 2208 #define MG_TX_DCC_TX2LN0_PORT2 0x169090 2209 #define MG_TX_DCC_TX2LN1_PORT2 0x169490 2210 #define MG_TX_DCC_TX2LN0_PORT3 0x16A090 2211 #define MG_TX_DCC_TX2LN1_PORT3 0x16A490 2212 #define MG_TX_DCC_TX2LN0_PORT4 0x16B090 2213 #define MG_TX_DCC_TX2LN1_PORT4 0x16B490 2214 #define MG_TX2_DCC(ln, tc_port) \ 2215 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \ 2216 MG_TX_DCC_TX2LN0_PORT2, \ 2217 MG_TX_DCC_TX2LN1_PORT1) 2218 #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25) 2219 #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25) 2220 #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24) 2221 2222 #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0 2223 #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0 2224 #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0 2225 #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0 2226 #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0 2227 #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0 2228 #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0 2229 #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0 2230 #define MG_DP_MODE(ln, tc_port) \ 2231 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \ 2232 MG_DP_MODE_LN0_ACU_PORT2, \ 2233 MG_DP_MODE_LN1_ACU_PORT1) 2234 #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7) 2235 #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6) 2236 2237 /* 2238 * DG2 SNPS PHY registers (TC1 = PHY_E) 2239 */ 2240 #define _SNPS_PHY_A_BASE 0x168000 2241 #define _SNPS_PHY_B_BASE 0x169000 2242 #define _SNPS_PHY(phy) _PHY(phy, \ 2243 _SNPS_PHY_A_BASE, \ 2244 _SNPS_PHY_B_BASE) 2245 #define _SNPS2(phy, reg) (_SNPS_PHY(phy) - \ 2246 _SNPS_PHY_A_BASE + (reg)) 2247 #define _MMIO_SNPS(phy, reg) _MMIO(_SNPS2(phy, reg)) 2248 #define _MMIO_SNPS_LN(ln, phy, reg) _MMIO(_SNPS2(phy, \ 2249 (reg) + (ln) * 0x10)) 2250 2251 #define SNPS_PHY_MPLLB_CP(phy) _MMIO_SNPS(phy, 0x168000) 2252 #define SNPS_PHY_MPLLB_CP_INT REG_GENMASK(31, 25) 2253 #define SNPS_PHY_MPLLB_CP_INT_GS REG_GENMASK(23, 17) 2254 #define SNPS_PHY_MPLLB_CP_PROP REG_GENMASK(15, 9) 2255 #define SNPS_PHY_MPLLB_CP_PROP_GS REG_GENMASK(7, 1) 2256 2257 #define SNPS_PHY_MPLLB_DIV(phy) _MMIO_SNPS(phy, 0x168004) 2258 #define SNPS_PHY_MPLLB_FORCE_EN REG_BIT(31) 2259 #define SNPS_PHY_MPLLB_DIV_CLK_EN REG_BIT(30) 2260 #define SNPS_PHY_MPLLB_DIV5_CLK_EN REG_BIT(29) 2261 #define SNPS_PHY_MPLLB_V2I REG_GENMASK(27, 26) 2262 #define SNPS_PHY_MPLLB_FREQ_VCO REG_GENMASK(25, 24) 2263 #define SNPS_PHY_MPLLB_DIV_MULTIPLIER REG_GENMASK(23, 16) 2264 #define SNPS_PHY_MPLLB_PMIX_EN REG_BIT(10) 2265 #define SNPS_PHY_MPLLB_DP2_MODE REG_BIT(9) 2266 #define SNPS_PHY_MPLLB_WORD_DIV2_EN REG_BIT(8) 2267 #define SNPS_PHY_MPLLB_TX_CLK_DIV REG_GENMASK(7, 5) 2268 #define SNPS_PHY_MPLLB_SHIM_DIV32_CLK_SEL REG_BIT(0) 2269 2270 #define SNPS_PHY_MPLLB_FRACN1(phy) _MMIO_SNPS(phy, 0x168008) 2271 #define SNPS_PHY_MPLLB_FRACN_EN REG_BIT(31) 2272 #define SNPS_PHY_MPLLB_FRACN_CGG_UPDATE_EN REG_BIT(30) 2273 #define SNPS_PHY_MPLLB_FRACN_DEN REG_GENMASK(15, 0) 2274 2275 #define SNPS_PHY_MPLLB_FRACN2(phy) _MMIO_SNPS(phy, 0x16800C) 2276 #define SNPS_PHY_MPLLB_FRACN_REM REG_GENMASK(31, 16) 2277 #define SNPS_PHY_MPLLB_FRACN_QUOT REG_GENMASK(15, 0) 2278 2279 #define SNPS_PHY_MPLLB_SSCEN(phy) _MMIO_SNPS(phy, 0x168014) 2280 #define SNPS_PHY_MPLLB_SSC_EN REG_BIT(31) 2281 #define SNPS_PHY_MPLLB_SSC_UP_SPREAD REG_BIT(30) 2282 #define SNPS_PHY_MPLLB_SSC_PEAK REG_GENMASK(29, 10) 2283 2284 #define SNPS_PHY_MPLLB_SSCSTEP(phy) _MMIO_SNPS(phy, 0x168018) 2285 #define SNPS_PHY_MPLLB_SSC_STEPSIZE REG_GENMASK(31, 11) 2286 2287 #define SNPS_PHY_MPLLB_DIV2(phy) _MMIO_SNPS(phy, 0x16801C) 2288 #define SNPS_PHY_MPLLB_HDMI_PIXEL_CLK_DIV REG_GENMASK(19, 18) 2289 #define SNPS_PHY_MPLLB_HDMI_DIV REG_GENMASK(17, 15) 2290 #define SNPS_PHY_MPLLB_REF_CLK_DIV REG_GENMASK(14, 12) 2291 #define SNPS_PHY_MPLLB_MULTIPLIER REG_GENMASK(11, 0) 2292 2293 #define SNPS_PHY_REF_CONTROL(phy) _MMIO_SNPS(phy, 0x168188) 2294 #define SNPS_PHY_REF_CONTROL_REF_RANGE REG_GENMASK(31, 27) 2295 2296 #define SNPS_PHY_TX_REQ(phy) _MMIO_SNPS(phy, 0x168200) 2297 #define SNPS_PHY_TX_REQ_LN_DIS_PWR_STATE_PSR REG_GENMASK(31, 30) 2298 2299 #define SNPS_PHY_TX_EQ(ln, phy) _MMIO_SNPS_LN(ln, phy, 0x168300) 2300 #define SNPS_PHY_TX_EQ_MAIN REG_GENMASK(23, 18) 2301 #define SNPS_PHY_TX_EQ_POST REG_GENMASK(15, 10) 2302 #define SNPS_PHY_TX_EQ_PRE REG_GENMASK(7, 2) 2303 2304 /* The spec defines this only for BXT PHY0, but lets assume that this 2305 * would exist for PHY1 too if it had a second channel. 2306 */ 2307 #define _PORT_CL2CM_DW6_A 0x162358 2308 #define _PORT_CL2CM_DW6_BC 0x6C358 2309 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) 2310 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 2311 2312 #define FIA1_BASE 0x163000 2313 #define FIA2_BASE 0x16E000 2314 #define FIA3_BASE 0x16F000 2315 #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE) 2316 #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off)) 2317 2318 /* ICL PHY DFLEX registers */ 2319 #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0) 2320 #define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx))) 2321 #define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx))) 2322 #define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx))) 2323 #define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx))) 2324 #define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx))) 2325 #define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx))) 2326 2327 /* BXT PHY Ref registers */ 2328 #define _PORT_REF_DW3_A 0x16218C 2329 #define _PORT_REF_DW3_BC 0x6C18C 2330 #define GRC_DONE (1 << 22) 2331 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) 2332 2333 #define _PORT_REF_DW6_A 0x162198 2334 #define _PORT_REF_DW6_BC 0x6C198 2335 #define GRC_CODE_SHIFT 24 2336 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) 2337 #define GRC_CODE_FAST_SHIFT 16 2338 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) 2339 #define GRC_CODE_SLOW_SHIFT 8 2340 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 2341 #define GRC_CODE_NOM_MASK 0xFF 2342 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) 2343 2344 #define _PORT_REF_DW8_A 0x1621A0 2345 #define _PORT_REF_DW8_BC 0x6C1A0 2346 #define GRC_DIS (1 << 15) 2347 #define GRC_RDY_OVRD (1 << 1) 2348 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) 2349 2350 /* BXT PHY PCS registers */ 2351 #define _PORT_PCS_DW10_LN01_A 0x162428 2352 #define _PORT_PCS_DW10_LN01_B 0x6C428 2353 #define _PORT_PCS_DW10_LN01_C 0x6C828 2354 #define _PORT_PCS_DW10_GRP_A 0x162C28 2355 #define _PORT_PCS_DW10_GRP_B 0x6CC28 2356 #define _PORT_PCS_DW10_GRP_C 0x6CE28 2357 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2358 _PORT_PCS_DW10_LN01_B, \ 2359 _PORT_PCS_DW10_LN01_C) 2360 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2361 _PORT_PCS_DW10_GRP_B, \ 2362 _PORT_PCS_DW10_GRP_C) 2363 2364 #define TX2_SWING_CALC_INIT (1 << 31) 2365 #define TX1_SWING_CALC_INIT (1 << 30) 2366 2367 #define _PORT_PCS_DW12_LN01_A 0x162430 2368 #define _PORT_PCS_DW12_LN01_B 0x6C430 2369 #define _PORT_PCS_DW12_LN01_C 0x6C830 2370 #define _PORT_PCS_DW12_LN23_A 0x162630 2371 #define _PORT_PCS_DW12_LN23_B 0x6C630 2372 #define _PORT_PCS_DW12_LN23_C 0x6CA30 2373 #define _PORT_PCS_DW12_GRP_A 0x162c30 2374 #define _PORT_PCS_DW12_GRP_B 0x6CC30 2375 #define _PORT_PCS_DW12_GRP_C 0x6CE30 2376 #define LANESTAGGER_STRAP_OVRD (1 << 6) 2377 #define LANE_STAGGER_MASK 0x1F 2378 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2379 _PORT_PCS_DW12_LN01_B, \ 2380 _PORT_PCS_DW12_LN01_C) 2381 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2382 _PORT_PCS_DW12_LN23_B, \ 2383 _PORT_PCS_DW12_LN23_C) 2384 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2385 _PORT_PCS_DW12_GRP_B, \ 2386 _PORT_PCS_DW12_GRP_C) 2387 2388 /* BXT PHY TX registers */ 2389 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 2390 ((lane) & 1) * 0x80) 2391 2392 #define _PORT_TX_DW2_LN0_A 0x162508 2393 #define _PORT_TX_DW2_LN0_B 0x6C508 2394 #define _PORT_TX_DW2_LN0_C 0x6C908 2395 #define _PORT_TX_DW2_GRP_A 0x162D08 2396 #define _PORT_TX_DW2_GRP_B 0x6CD08 2397 #define _PORT_TX_DW2_GRP_C 0x6CF08 2398 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2399 _PORT_TX_DW2_LN0_B, \ 2400 _PORT_TX_DW2_LN0_C) 2401 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2402 _PORT_TX_DW2_GRP_B, \ 2403 _PORT_TX_DW2_GRP_C) 2404 #define MARGIN_000_SHIFT 16 2405 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 2406 #define UNIQ_TRANS_SCALE_SHIFT 8 2407 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 2408 2409 #define _PORT_TX_DW3_LN0_A 0x16250C 2410 #define _PORT_TX_DW3_LN0_B 0x6C50C 2411 #define _PORT_TX_DW3_LN0_C 0x6C90C 2412 #define _PORT_TX_DW3_GRP_A 0x162D0C 2413 #define _PORT_TX_DW3_GRP_B 0x6CD0C 2414 #define _PORT_TX_DW3_GRP_C 0x6CF0C 2415 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2416 _PORT_TX_DW3_LN0_B, \ 2417 _PORT_TX_DW3_LN0_C) 2418 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2419 _PORT_TX_DW3_GRP_B, \ 2420 _PORT_TX_DW3_GRP_C) 2421 #define SCALE_DCOMP_METHOD (1 << 26) 2422 #define UNIQUE_TRANGE_EN_METHOD (1 << 27) 2423 2424 #define _PORT_TX_DW4_LN0_A 0x162510 2425 #define _PORT_TX_DW4_LN0_B 0x6C510 2426 #define _PORT_TX_DW4_LN0_C 0x6C910 2427 #define _PORT_TX_DW4_GRP_A 0x162D10 2428 #define _PORT_TX_DW4_GRP_B 0x6CD10 2429 #define _PORT_TX_DW4_GRP_C 0x6CF10 2430 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2431 _PORT_TX_DW4_LN0_B, \ 2432 _PORT_TX_DW4_LN0_C) 2433 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2434 _PORT_TX_DW4_GRP_B, \ 2435 _PORT_TX_DW4_GRP_C) 2436 #define DEEMPH_SHIFT 24 2437 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 2438 2439 #define _PORT_TX_DW5_LN0_A 0x162514 2440 #define _PORT_TX_DW5_LN0_B 0x6C514 2441 #define _PORT_TX_DW5_LN0_C 0x6C914 2442 #define _PORT_TX_DW5_GRP_A 0x162D14 2443 #define _PORT_TX_DW5_GRP_B 0x6CD14 2444 #define _PORT_TX_DW5_GRP_C 0x6CF14 2445 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2446 _PORT_TX_DW5_LN0_B, \ 2447 _PORT_TX_DW5_LN0_C) 2448 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2449 _PORT_TX_DW5_GRP_B, \ 2450 _PORT_TX_DW5_GRP_C) 2451 #define DCC_DELAY_RANGE_1 (1 << 9) 2452 #define DCC_DELAY_RANGE_2 (1 << 8) 2453 2454 #define _PORT_TX_DW14_LN0_A 0x162538 2455 #define _PORT_TX_DW14_LN0_B 0x6C538 2456 #define _PORT_TX_DW14_LN0_C 0x6C938 2457 #define LATENCY_OPTIM_SHIFT 30 2458 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 2459 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ 2460 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ 2461 _PORT_TX_DW14_LN0_C) + \ 2462 _BXT_LANE_OFFSET(lane)) 2463 2464 /* UAIMI scratch pad register 1 */ 2465 #define UAIMI_SPR1 _MMIO(0x4F074) 2466 /* SKL VccIO mask */ 2467 #define SKL_VCCIO_MASK 0x1 2468 /* SKL balance leg register */ 2469 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) 2470 /* I_boost values */ 2471 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port)) 2472 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port))) 2473 /* Balance leg disable bits */ 2474 #define BALANCE_LEG_DISABLE_SHIFT 23 2475 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) 2476 2477 /* 2478 * Fence registers 2479 * [0-7] @ 0x2000 gen2,gen3 2480 * [8-15] @ 0x3000 945,g33,pnv 2481 * 2482 * [0-15] @ 0x3000 gen4,gen5 2483 * 2484 * [0-15] @ 0x100000 gen6,vlv,chv 2485 * [0-31] @ 0x100000 gen7+ 2486 */ 2487 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) 2488 #define I830_FENCE_START_MASK 0x07f80000 2489 #define I830_FENCE_TILING_Y_SHIFT 12 2490 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 2491 #define I830_FENCE_PITCH_SHIFT 4 2492 #define I830_FENCE_REG_VALID (1 << 0) 2493 #define I915_FENCE_MAX_PITCH_VAL 4 2494 #define I830_FENCE_MAX_PITCH_VAL 6 2495 #define I830_FENCE_MAX_SIZE_VAL (1 << 8) 2496 2497 #define I915_FENCE_START_MASK 0x0ff00000 2498 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 2499 2500 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) 2501 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) 2502 #define I965_FENCE_PITCH_SHIFT 2 2503 #define I965_FENCE_TILING_Y_SHIFT 1 2504 #define I965_FENCE_REG_VALID (1 << 0) 2505 #define I965_FENCE_MAX_PITCH_VAL 0x0400 2506 2507 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) 2508 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) 2509 #define GEN6_FENCE_PITCH_SHIFT 32 2510 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 2511 2512 2513 /* control register for cpu gtt access */ 2514 #define TILECTL _MMIO(0x101000) 2515 #define TILECTL_SWZCTL (1 << 0) 2516 #define TILECTL_TLBPF (1 << 1) 2517 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 2518 #define TILECTL_BACKSNOOP_DIS (1 << 3) 2519 2520 /* 2521 * Instruction and interrupt control regs 2522 */ 2523 #define PGTBL_CTL _MMIO(0x02020) 2524 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 2525 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 2526 #define PGTBL_ER _MMIO(0x02024) 2527 #define PRB0_BASE (0x2030 - 0x30) 2528 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */ 2529 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */ 2530 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */ 2531 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */ 2532 #define SRB2_BASE (0x2120 - 0x30) /* 830 */ 2533 #define SRB3_BASE (0x2130 - 0x30) /* 830 */ 2534 #define RENDER_RING_BASE 0x02000 2535 #define BSD_RING_BASE 0x04000 2536 #define GEN6_BSD_RING_BASE 0x12000 2537 #define GEN8_BSD2_RING_BASE 0x1c000 2538 #define GEN11_BSD_RING_BASE 0x1c0000 2539 #define GEN11_BSD2_RING_BASE 0x1c4000 2540 #define GEN11_BSD3_RING_BASE 0x1d0000 2541 #define GEN11_BSD4_RING_BASE 0x1d4000 2542 #define XEHP_BSD5_RING_BASE 0x1e0000 2543 #define XEHP_BSD6_RING_BASE 0x1e4000 2544 #define XEHP_BSD7_RING_BASE 0x1f0000 2545 #define XEHP_BSD8_RING_BASE 0x1f4000 2546 #define VEBOX_RING_BASE 0x1a000 2547 #define GEN11_VEBOX_RING_BASE 0x1c8000 2548 #define GEN11_VEBOX2_RING_BASE 0x1d8000 2549 #define XEHP_VEBOX3_RING_BASE 0x1e8000 2550 #define XEHP_VEBOX4_RING_BASE 0x1f8000 2551 #define BLT_RING_BASE 0x22000 2552 #define RING_TAIL(base) _MMIO((base) + 0x30) 2553 #define RING_HEAD(base) _MMIO((base) + 0x34) 2554 #define RING_START(base) _MMIO((base) + 0x38) 2555 #define RING_CTL(base) _MMIO((base) + 0x3c) 2556 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ 2557 #define RING_SYNC_0(base) _MMIO((base) + 0x40) 2558 #define RING_SYNC_1(base) _MMIO((base) + 0x44) 2559 #define RING_SYNC_2(base) _MMIO((base) + 0x48) 2560 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 2561 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 2562 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 2563 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 2564 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 2565 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 2566 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 2567 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 2568 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 2569 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 2570 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 2571 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 2572 #define GEN6_NOSYNC INVALID_MMIO_REG 2573 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50) 2574 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54) 2575 #define RING_HWS_PGA(base) _MMIO((base) + 0x80) 2576 #define RING_ID(base) _MMIO((base) + 0x8c) 2577 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080) 2578 2579 #define RING_CMD_CCTL(base) _MMIO((base) + 0xc4) 2580 /* 2581 * CMD_CCTL read/write fields take a MOCS value and _not_ a table index. 2582 * The lsb of each can be considered a separate enabling bit for encryption. 2583 * 6:0 == default MOCS value for reads => 6:1 == table index for reads. 2584 * 13:7 == default MOCS value for writes => 13:8 == table index for writes. 2585 * 15:14 == Reserved => 31:30 are set to 0. 2586 */ 2587 #define CMD_CCTL_WRITE_OVERRIDE_MASK REG_GENMASK(13, 7) 2588 #define CMD_CCTL_READ_OVERRIDE_MASK REG_GENMASK(6, 0) 2589 #define CMD_CCTL_MOCS_MASK (CMD_CCTL_WRITE_OVERRIDE_MASK | \ 2590 CMD_CCTL_READ_OVERRIDE_MASK) 2591 #define CMD_CCTL_MOCS_OVERRIDE(write, read) \ 2592 (REG_FIELD_PREP(CMD_CCTL_WRITE_OVERRIDE_MASK, (write) << 1) | \ 2593 REG_FIELD_PREP(CMD_CCTL_READ_OVERRIDE_MASK, (read) << 1)) 2594 2595 #define BLIT_CCTL(base) _MMIO((base) + 0x204) 2596 #define BLIT_CCTL_DST_MOCS_MASK REG_GENMASK(14, 8) 2597 #define BLIT_CCTL_SRC_MOCS_MASK REG_GENMASK(6, 0) 2598 #define BLIT_CCTL_MASK (BLIT_CCTL_DST_MOCS_MASK | \ 2599 BLIT_CCTL_SRC_MOCS_MASK) 2600 #define BLIT_CCTL_MOCS(dst, src) \ 2601 (REG_FIELD_PREP(BLIT_CCTL_DST_MOCS_MASK, (dst) << 1) | \ 2602 REG_FIELD_PREP(BLIT_CCTL_SRC_MOCS_MASK, (src) << 1)) 2603 2604 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0) 2605 #define RESET_CTL_CAT_ERROR REG_BIT(2) 2606 #define RESET_CTL_READY_TO_RESET REG_BIT(1) 2607 #define RESET_CTL_REQUEST_RESET REG_BIT(0) 2608 2609 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c) 2610 2611 #define HSW_GTT_CACHE_EN _MMIO(0x4024) 2612 #define GTT_CACHE_EN_ALL 0xF0007FFF 2613 #define GEN7_WR_WATERMARK _MMIO(0x4028) 2614 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) 2615 #define ARB_MODE _MMIO(0x4030) 2616 #define ARB_MODE_SWIZZLE_SNB (1 << 4) 2617 #define ARB_MODE_SWIZZLE_IVB (1 << 5) 2618 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) 2619 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) 2620 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 2621 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) 2622 #define GEN7_LRA_LIMITS_REG_NUM 13 2623 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) 2624 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) 2625 2626 #define GAMTARBMODE _MMIO(0x04a08) 2627 #define ARB_MODE_BWGTLB_DISABLE (1 << 9) 2628 #define ARB_MODE_SWIZZLE_BDW (1 << 1) 2629 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) 2630 2631 #define _RING_FAULT_REG_RCS 0x4094 2632 #define _RING_FAULT_REG_VCS 0x4194 2633 #define _RING_FAULT_REG_BCS 0x4294 2634 #define _RING_FAULT_REG_VECS 0x4394 2635 #define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \ 2636 _RING_FAULT_REG_RCS, \ 2637 _RING_FAULT_REG_VCS, \ 2638 _RING_FAULT_REG_VECS, \ 2639 _RING_FAULT_REG_BCS)) 2640 #define GEN8_RING_FAULT_REG _MMIO(0x4094) 2641 #define GEN12_RING_FAULT_REG _MMIO(0xcec4) 2642 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 2643 #define RING_FAULT_GTTSEL_MASK (1 << 11) 2644 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 2645 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 2646 #define RING_FAULT_VALID (1 << 0) 2647 #define DONE_REG _MMIO(0x40b0) 2648 #define GEN12_GAM_DONE _MMIO(0xcf68) 2649 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 2650 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 2651 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4) 2652 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4) 2653 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) 2654 #define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208) 2655 #define GEN12_VD0_AUX_NV _MMIO(0x4218) 2656 #define GEN12_VD1_AUX_NV _MMIO(0x4228) 2657 #define GEN12_VD2_AUX_NV _MMIO(0x4298) 2658 #define GEN12_VD3_AUX_NV _MMIO(0x42A8) 2659 #define GEN12_VE0_AUX_NV _MMIO(0x4238) 2660 #define GEN12_VE1_AUX_NV _MMIO(0x42B8) 2661 #define AUX_INV REG_BIT(0) 2662 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) 2663 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) 2664 #define RING_ACTHD(base) _MMIO((base) + 0x74) 2665 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c) 2666 #define RING_NOPID(base) _MMIO((base) + 0x94) 2667 #define RING_IMR(base) _MMIO((base) + 0xa8) 2668 #define RING_HWSTAM(base) _MMIO((base) + 0x98) 2669 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358) 2670 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4) 2671 #define TAIL_ADDR 0x001FFFF8 2672 #define HEAD_WRAP_COUNT 0xFFE00000 2673 #define HEAD_WRAP_ONE 0x00200000 2674 #define HEAD_ADDR 0x001FFFFC 2675 #define RING_NR_PAGES 0x001FF000 2676 #define RING_REPORT_MASK 0x00000006 2677 #define RING_REPORT_64K 0x00000002 2678 #define RING_REPORT_128K 0x00000004 2679 #define RING_NO_REPORT 0x00000000 2680 #define RING_VALID_MASK 0x00000001 2681 #define RING_VALID 0x00000001 2682 #define RING_INVALID 0x00000000 2683 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */ 2684 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */ 2685 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */ 2686 2687 #define GUCPMTIMESTAMP _MMIO(0xC3E8) 2688 2689 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */ 2690 #define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8) 2691 #define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4) 2692 2693 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4) 2694 #define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2) 2695 #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */ 2696 #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28) 2697 #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28) 2698 #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28) 2699 #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28) 2700 #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */ 2701 #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0) 2702 #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0) 2703 #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0) 2704 #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0) 2705 #define RING_FORCE_TO_NONPRIV_MASK_VALID \ 2706 (RING_FORCE_TO_NONPRIV_RANGE_MASK \ 2707 | RING_FORCE_TO_NONPRIV_ACCESS_MASK) 2708 #define RING_MAX_NONPRIV_SLOTS 12 2709 2710 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 2711 2712 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 2713 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18) 2714 2715 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 2716 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 2717 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) 2718 2719 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 2720 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31) 2721 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28) 2722 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24) 2723 2724 #if 0 2725 #define PRB0_TAIL _MMIO(0x2030) 2726 #define PRB0_HEAD _MMIO(0x2034) 2727 #define PRB0_START _MMIO(0x2038) 2728 #define PRB0_CTL _MMIO(0x203c) 2729 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ 2730 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ 2731 #define PRB1_START _MMIO(0x2048) /* 915+ only */ 2732 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ 2733 #endif 2734 #define IPEIR_I965 _MMIO(0x2064) 2735 #define IPEHR_I965 _MMIO(0x2068) 2736 #define GEN7_SC_INSTDONE _MMIO(0x7100) 2737 #define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104) 2738 #define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108) 2739 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 2740 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 2741 #define XEHPG_INSTDONE_GEOM_SVG _MMIO(0x666c) 2742 #define MCFG_MCR_SELECTOR _MMIO(0xfd0) 2743 #define SF_MCR_SELECTOR _MMIO(0xfd8) 2744 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 2745 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 2746 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 2747 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 2748 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 2749 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) 2750 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) 2751 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) 2752 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) 2753 #define RING_IPEIR(base) _MMIO((base) + 0x64) 2754 #define RING_IPEHR(base) _MMIO((base) + 0x68) 2755 #define RING_EIR(base) _MMIO((base) + 0xb0) 2756 #define RING_EMR(base) _MMIO((base) + 0xb4) 2757 #define RING_ESR(base) _MMIO((base) + 0xb8) 2758 /* 2759 * On GEN4, only the render ring INSTDONE exists and has a different 2760 * layout than the GEN7+ version. 2761 * The GEN2 counterpart of this register is GEN2_INSTDONE. 2762 */ 2763 #define RING_INSTDONE(base) _MMIO((base) + 0x6c) 2764 #define RING_INSTPS(base) _MMIO((base) + 0x70) 2765 #define RING_DMA_FADD(base) _MMIO((base) + 0x78) 2766 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */ 2767 #define RING_INSTPM(base) _MMIO((base) + 0xc0) 2768 #define RING_MI_MODE(base) _MMIO((base) + 0x9c) 2769 #define RING_CMD_BUF_CCTL(base) _MMIO((base) + 0x84) 2770 #define INSTPS _MMIO(0x2070) /* 965+ only */ 2771 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 2772 #define ACTHD_I965 _MMIO(0x2074) 2773 #define HWS_PGA _MMIO(0x2080) 2774 #define HWS_ADDRESS_MASK 0xfffff000 2775 #define HWS_START_ADDRESS_SHIFT 4 2776 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 2777 #define PWRCTX_EN (1 << 0) 2778 #define IPEIR(base) _MMIO((base) + 0x88) 2779 #define IPEHR(base) _MMIO((base) + 0x8c) 2780 #define GEN2_INSTDONE _MMIO(0x2090) 2781 #define NOPID _MMIO(0x2094) 2782 #define HWSTAM _MMIO(0x2098) 2783 #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0) 2784 #define RING_BBSTATE(base) _MMIO((base) + 0x110) 2785 #define RING_BB_PPGTT (1 << 5) 2786 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */ 2787 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */ 2788 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */ 2789 #define RING_BBADDR(base) _MMIO((base) + 0x140) 2790 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */ 2791 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */ 2792 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */ 2793 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */ 2794 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */ 2795 2796 #define VDBOX_CGCTL3F10(base) _MMIO((base) + 0x3f10) 2797 #define IECPUNIT_CLKGATE_DIS REG_BIT(22) 2798 2799 #define VDBOX_CGCTL3F18(base) _MMIO((base) + 0x3f18) 2800 #define ALNUNIT_CLKGATE_DIS REG_BIT(13) 2801 2802 #define ERROR_GEN6 _MMIO(0x40a0) 2803 #define GEN7_ERR_INT _MMIO(0x44040) 2804 #define ERR_INT_POISON (1 << 31) 2805 #define ERR_INT_MMIO_UNCLAIMED (1 << 13) 2806 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8) 2807 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6) 2808 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5) 2809 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3) 2810 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2) 2811 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3)) 2812 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0) 2813 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) 2814 2815 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 2816 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 2817 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8) 2818 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc) 2819 #define FAULT_VA_HIGH_BITS (0xf << 0) 2820 #define FAULT_GTT_SEL (1 << 4) 2821 2822 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4) 2823 2824 #define FPGA_DBG _MMIO(0x42300) 2825 #define FPGA_DBG_RM_NOCLAIM REG_BIT(31) 2826 2827 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) 2828 #define CLAIM_ER_CLR REG_BIT(31) 2829 #define CLAIM_ER_OVERFLOW REG_BIT(16) 2830 #define CLAIM_ER_CTR_MASK REG_GENMASK(15, 0) 2831 2832 #define DERRMR _MMIO(0x44050) 2833 /* Note that HBLANK events are reserved on bdw+ */ 2834 #define DERRMR_PIPEA_SCANLINE (1 << 0) 2835 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1) 2836 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2) 2837 #define DERRMR_PIPEA_VBLANK (1 << 3) 2838 #define DERRMR_PIPEA_HBLANK (1 << 5) 2839 #define DERRMR_PIPEB_SCANLINE (1 << 8) 2840 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9) 2841 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10) 2842 #define DERRMR_PIPEB_VBLANK (1 << 11) 2843 #define DERRMR_PIPEB_HBLANK (1 << 13) 2844 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 2845 #define DERRMR_PIPEC_SCANLINE (1 << 14) 2846 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15) 2847 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20) 2848 #define DERRMR_PIPEC_VBLANK (1 << 21) 2849 #define DERRMR_PIPEC_HBLANK (1 << 22) 2850 2851 2852 /* GM45+ chicken bits -- debug workaround bits that may be required 2853 * for various sorts of correct behavior. The top 16 bits of each are 2854 * the enables for writing to the corresponding low bit. 2855 */ 2856 #define _3D_CHICKEN _MMIO(0x2084) 2857 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 2858 #define _3D_CHICKEN2 _MMIO(0x208c) 2859 2860 #define FF_SLICE_CHICKEN _MMIO(0x2088) 2861 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) 2862 2863 /* Disables pipelining of read flushes past the SF-WIZ interface. 2864 * Required on all Ironlake steppings according to the B-Spec, but the 2865 * particular danger of not doing so is not specified. 2866 */ 2867 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 2868 #define _3D_CHICKEN3 _MMIO(0x2090) 2869 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) 2870 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 2871 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 2872 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 2873 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */ 2874 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 2875 2876 #define MI_MODE _MMIO(0x209c) 2877 # define VS_TIMER_DISPATCH (1 << 6) 2878 # define MI_FLUSH_ENABLE (1 << 12) 2879 # define TGL_NESTED_BB_EN (1 << 12) 2880 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 2881 # define MODE_IDLE (1 << 9) 2882 # define STOP_RING (1 << 8) 2883 2884 #define GEN6_GT_MODE _MMIO(0x20d0) 2885 #define GEN7_GT_MODE _MMIO(0x7008) 2886 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 2887 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 2888 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 2889 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 2890 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 2891 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 2892 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 2893 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 2894 2895 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 2896 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) 2897 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 2898 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7) 2899 2900 #define SCCGCTL94DC _MMIO(0x94dc) 2901 #define CG3DDISURB REG_BIT(14) 2902 2903 #define MLTICTXCTL _MMIO(0xb170) 2904 #define TDONRENDER REG_BIT(2) 2905 2906 #define L3SQCREG1_CCS0 _MMIO(0xb200) 2907 #define FLUSHALLNONCOH REG_BIT(5) 2908 2909 /* WaClearTdlStateAckDirtyBits */ 2910 #define GEN8_STATE_ACK _MMIO(0x20F0) 2911 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) 2912 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 2913 #define GEN9_STATE_ACK_TDL0 (1 << 12) 2914 #define GEN9_STATE_ACK_TDL1 (1 << 13) 2915 #define GEN9_STATE_ACK_TDL2 (1 << 14) 2916 #define GEN9_STATE_ACK_TDL3 (1 << 15) 2917 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 2918 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 2919 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 2920 2921 #define GFX_MODE _MMIO(0x2520) 2922 #define GFX_MODE_GEN7 _MMIO(0x229c) 2923 #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c) 2924 #define GFX_RUN_LIST_ENABLE (1 << 15) 2925 #define GFX_INTERRUPT_STEERING (1 << 14) 2926 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13) 2927 #define GFX_SURFACE_FAULT_ENABLE (1 << 12) 2928 #define GFX_REPLAY_MODE (1 << 11) 2929 #define GFX_PSMI_GRANULARITY (1 << 10) 2930 #define GFX_PPGTT_ENABLE (1 << 9) 2931 #define GEN8_GFX_PPGTT_48B (1 << 7) 2932 2933 #define GFX_FORWARD_VBLANK_MASK (3 << 5) 2934 #define GFX_FORWARD_VBLANK_NEVER (0 << 5) 2935 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5) 2936 #define GFX_FORWARD_VBLANK_COND (2 << 5) 2937 2938 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3) 2939 2940 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) 2941 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) 2942 #define SCPD0 _MMIO(0x209c) /* 915+ only */ 2943 #define SCPD_FBC_IGNORE_3D (1 << 6) 2944 #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5) 2945 #define GEN2_IER _MMIO(0x20a0) 2946 #define GEN2_IIR _MMIO(0x20a4) 2947 #define GEN2_IMR _MMIO(0x20a8) 2948 #define GEN2_ISR _MMIO(0x20ac) 2949 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) 2950 #define GINT_DIS (1 << 22) 2951 #define GCFG_DIS (1 << 8) 2952 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) 2953 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) 2954 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) 2955 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) 2956 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) 2957 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) 2958 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) 2959 #define VLV_PCBR_ADDR_SHIFT 12 2960 2961 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */ 2962 #define EIR _MMIO(0x20b0) 2963 #define EMR _MMIO(0x20b4) 2964 #define ESR _MMIO(0x20b8) 2965 #define GM45_ERROR_PAGE_TABLE (1 << 5) 2966 #define GM45_ERROR_MEM_PRIV (1 << 4) 2967 #define I915_ERROR_PAGE_TABLE (1 << 4) 2968 #define GM45_ERROR_CP_PRIV (1 << 3) 2969 #define I915_ERROR_MEMORY_REFRESH (1 << 1) 2970 #define I915_ERROR_INSTRUCTION (1 << 0) 2971 #define INSTPM _MMIO(0x20c0) 2972 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */ 2973 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts 2974 will not assert AGPBUSY# and will only 2975 be delivered when out of C3. */ 2976 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */ 2977 #define INSTPM_TLB_INVALIDATE (1 << 9) 2978 #define INSTPM_SYNC_FLUSH (1 << 5) 2979 #define ACTHD(base) _MMIO((base) + 0xc8) 2980 #define MEM_MODE _MMIO(0x20cc) 2981 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */ 2982 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */ 2983 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */ 2984 #define FW_BLC _MMIO(0x20d8) 2985 #define FW_BLC2 _MMIO(0x20dc) 2986 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ 2987 #define FW_BLC_SELF_EN_MASK (1 << 31) 2988 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */ 2989 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */ 2990 #define MM_BURST_LENGTH 0x00700000 2991 #define MM_FIFO_WATERMARK 0x0001F000 2992 #define LM_BURST_LENGTH 0x00000700 2993 #define LM_FIFO_WATERMARK 0x0000001F 2994 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ 2995 2996 #define _MBUS_ABOX0_CTL 0x45038 2997 #define _MBUS_ABOX1_CTL 0x45048 2998 #define _MBUS_ABOX2_CTL 0x4504C 2999 #define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \ 3000 _MBUS_ABOX1_CTL, \ 3001 _MBUS_ABOX2_CTL)) 3002 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20) 3003 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20) 3004 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16) 3005 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16) 3006 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8) 3007 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8) 3008 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0) 3009 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0) 3010 3011 #define _PIPEA_MBUS_DBOX_CTL 0x7003C 3012 #define _PIPEB_MBUS_DBOX_CTL 0x7103C 3013 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \ 3014 _PIPEB_MBUS_DBOX_CTL) 3015 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14) 3016 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14) 3017 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8) 3018 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8) 3019 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0) 3020 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0) 3021 3022 #define MBUS_UBOX_CTL _MMIO(0x4503C) 3023 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040) 3024 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044) 3025 3026 #define MBUS_CTL _MMIO(0x4438C) 3027 #define MBUS_JOIN REG_BIT(31) 3028 #define MBUS_HASHING_MODE_MASK REG_BIT(30) 3029 #define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0) 3030 #define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1) 3031 #define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26) 3032 #define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe) 3033 #define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7) 3034 3035 #define HDPORT_STATE _MMIO(0x45050) 3036 #define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12) 3037 #define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1) 3038 #define HDPORT_ENABLED REG_BIT(0) 3039 3040 /* Make render/texture TLB fetches lower priorty than associated data 3041 * fetches. This is not turned on by default 3042 */ 3043 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 3044 3045 /* Isoch request wait on GTT enable (Display A/B/C streams). 3046 * Make isoch requests stall on the TLB update. May cause 3047 * display underruns (test mode only) 3048 */ 3049 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 3050 3051 /* Block grant count for isoch requests when block count is 3052 * set to a finite value. 3053 */ 3054 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 3055 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 3056 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 3057 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 3058 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 3059 3060 /* Enable render writes to complete in C2/C3/C4 power states. 3061 * If this isn't enabled, render writes are prevented in low 3062 * power states. That seems bad to me. 3063 */ 3064 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 3065 3066 /* This acknowledges an async flip immediately instead 3067 * of waiting for 2TLB fetches. 3068 */ 3069 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 3070 3071 /* Enables non-sequential data reads through arbiter 3072 */ 3073 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 3074 3075 /* Disable FSB snooping of cacheable write cycles from binner/render 3076 * command stream 3077 */ 3078 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 3079 3080 /* Arbiter time slice for non-isoch streams */ 3081 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 3082 #define MI_ARB_TIME_SLICE_1 (0 << 5) 3083 #define MI_ARB_TIME_SLICE_2 (1 << 5) 3084 #define MI_ARB_TIME_SLICE_4 (2 << 5) 3085 #define MI_ARB_TIME_SLICE_6 (3 << 5) 3086 #define MI_ARB_TIME_SLICE_8 (4 << 5) 3087 #define MI_ARB_TIME_SLICE_10 (5 << 5) 3088 #define MI_ARB_TIME_SLICE_14 (6 << 5) 3089 #define MI_ARB_TIME_SLICE_16 (7 << 5) 3090 3091 /* Low priority grace period page size */ 3092 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 3093 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 3094 3095 /* Disable display A/B trickle feed */ 3096 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 3097 3098 /* Set display plane priority */ 3099 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 3100 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 3101 3102 #define MI_STATE _MMIO(0x20e4) /* gen2 only */ 3103 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 3104 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 3105 3106 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 3107 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8) 3108 #define CM0_IZ_OPT_DISABLE (1 << 6) 3109 #define CM0_ZR_OPT_DISABLE (1 << 5) 3110 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5) 3111 #define CM0_DEPTH_EVICT_DISABLE (1 << 4) 3112 #define CM0_COLOR_EVICT_DISABLE (1 << 3) 3113 #define CM0_DEPTH_WRITE_DISABLE (1 << 1) 3114 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0) 3115 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 3116 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 3117 #define GFX_FLSH_CNTL_EN (1 << 0) 3118 #define ECOSKPD _MMIO(0x21d0) 3119 #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4) 3120 #define ECO_GATING_CX_ONLY (1 << 3) 3121 #define ECO_FLIP_DONE (1 << 0) 3122 3123 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 3124 #define RC_OP_FLUSH_ENABLE (1 << 0) 3125 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2) 3126 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 3127 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6) 3128 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6) 3129 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1) 3130 3131 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) 3132 #define GEN6_BLITTER_LOCK_SHIFT 16 3133 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3) 3134 3135 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) 3136 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 3137 #define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7) 3138 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 3139 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10) 3140 3141 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 3142 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 3143 3144 #define GEN10_CACHE_MODE_SS _MMIO(0xe420) 3145 #define ENABLE_PREFETCH_INTO_IC REG_BIT(3) 3146 #define FLOAT_BLEND_OPTIMIZATION_ENABLE REG_BIT(4) 3147 3148 /* Fuse readout registers for GT */ 3149 #define HSW_PAVP_FUSE1 _MMIO(0x911C) 3150 #define XEHP_SFC_ENABLE_MASK REG_GENMASK(27, 24) 3151 #define HSW_F1_EU_DIS_MASK REG_GENMASK(17, 16) 3152 #define HSW_F1_EU_DIS_10EUS 0 3153 #define HSW_F1_EU_DIS_8EUS 1 3154 #define HSW_F1_EU_DIS_6EUS 2 3155 3156 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 3157 #define CHV_FGT_DISABLE_SS0 (1 << 10) 3158 #define CHV_FGT_DISABLE_SS1 (1 << 11) 3159 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 3160 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 3161 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 3162 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 3163 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 3164 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 3165 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 3166 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 3167 3168 #define GEN8_FUSE2 _MMIO(0x9120) 3169 #define GEN8_F2_SS_DIS_SHIFT 21 3170 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 3171 #define GEN8_F2_S_ENA_SHIFT 25 3172 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 3173 3174 #define GEN9_F2_SS_DIS_SHIFT 20 3175 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 3176 3177 #define GEN10_F2_S_ENA_SHIFT 22 3178 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 3179 #define GEN10_F2_SS_DIS_SHIFT 18 3180 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 3181 3182 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118) 3183 #define GEN10_L3BANK_PAIR_COUNT 4 3184 #define GEN10_L3BANK_MASK 0x0F 3185 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */ 3186 #define GEN12_MAX_MSLICES 4 3187 #define GEN12_MEML3_EN_MASK 0x0F 3188 3189 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 3190 #define GEN8_EU_DIS0_S0_MASK 0xffffff 3191 #define GEN8_EU_DIS0_S1_SHIFT 24 3192 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 3193 3194 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 3195 #define GEN8_EU_DIS1_S1_MASK 0xffff 3196 #define GEN8_EU_DIS1_S2_SHIFT 16 3197 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 3198 3199 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 3200 #define GEN8_EU_DIS2_S2_MASK 0xff 3201 3202 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4) 3203 3204 #define GEN10_EU_DISABLE3 _MMIO(0x9140) 3205 #define GEN10_EU_DIS_SS_MASK 0xff 3206 3207 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) 3208 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff 3209 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16 3210 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT) 3211 3212 #define GEN11_EU_DISABLE _MMIO(0x9134) 3213 #define GEN11_EU_DIS_MASK 0xFF 3214 3215 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) 3216 #define GEN11_GT_S_ENA_MASK 0xFF 3217 3218 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C) 3219 3220 #define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913C) 3221 #define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144) 3222 3223 #define XEHP_EU_ENABLE _MMIO(0x9134) 3224 #define XEHP_EU_ENA_MASK 0xFF 3225 3226 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) 3227 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 3228 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 3229 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 3230 #define GEN6_BSD_GO_INDICATOR (1 << 4) 3231 3232 /* On modern GEN architectures interrupt control consists of two sets 3233 * of registers. The first set pertains to the ring generating the 3234 * interrupt. The second control is for the functional block generating the 3235 * interrupt. These are PM, GT, DE, etc. 3236 * 3237 * Luckily *knocks on wood* all the ring interrupt bits match up with the 3238 * GT interrupt bits, so we don't need to duplicate the defines. 3239 * 3240 * These defines should cover us well from SNB->HSW with minor exceptions 3241 * it can also work on ILK. 3242 */ 3243 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 3244 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 3245 #define GT_BLT_USER_INTERRUPT (1 << 22) 3246 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 3247 #define GT_BSD_USER_INTERRUPT (1 << 12) 3248 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 3249 #define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */ 3250 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 3251 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 3252 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 3253 #define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3) 3254 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 3255 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 3256 #define GT_RENDER_USER_INTERRUPT (1 << 0) 3257 3258 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 3259 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 3260 3261 #define GT_PARITY_ERROR(dev_priv) \ 3262 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 3263 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 3264 3265 /* These are all the "old" interrupts */ 3266 #define ILK_BSD_USER_INTERRUPT (1 << 5) 3267 3268 #define I915_PM_INTERRUPT (1 << 31) 3269 #define I915_ISP_INTERRUPT (1 << 22) 3270 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21) 3271 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20) 3272 #define I915_MIPIC_INTERRUPT (1 << 19) 3273 #define I915_MIPIA_INTERRUPT (1 << 18) 3274 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18) 3275 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17) 3276 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16) 3277 #define I915_MASTER_ERROR_INTERRUPT (1 << 15) 3278 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14) 3279 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */ 3280 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13) 3281 #define I915_HWB_OOM_INTERRUPT (1 << 13) 3282 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12) 3283 #define I915_SYNC_STATUS_INTERRUPT (1 << 12) 3284 #define I915_MISC_INTERRUPT (1 << 11) 3285 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11) 3286 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10) 3287 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10) 3288 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9) 3289 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9) 3290 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8) 3291 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8) 3292 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7) 3293 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6) 3294 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5) 3295 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4) 3296 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3) 3297 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2) 3298 #define I915_DEBUG_INTERRUPT (1 << 2) 3299 #define I915_WINVALID_INTERRUPT (1 << 1) 3300 #define I915_USER_INTERRUPT (1 << 1) 3301 #define I915_ASLE_INTERRUPT (1 << 0) 3302 #define I915_BSD_USER_INTERRUPT (1 << 25) 3303 3304 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) 3305 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 3306 3307 /* DisplayPort Audio w/ LPE */ 3308 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) 3309 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) 3310 3311 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) 3312 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) 3313 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) 3314 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ 3315 _VLV_AUD_PORT_EN_B_DBG, \ 3316 _VLV_AUD_PORT_EN_C_DBG, \ 3317 _VLV_AUD_PORT_EN_D_DBG) 3318 #define VLV_AMP_MUTE (1 << 1) 3319 3320 #define GEN6_BSD_RNCID _MMIO(0x12198) 3321 3322 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) 3323 #define GEN7_FF_SCHED_MASK 0x0077070 3324 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 3325 #define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19) 3326 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16) 3327 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16) 3328 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16) 3329 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */ 3330 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 3331 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12) 3332 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12) 3333 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */ 3334 #define GEN7_FF_VS_SCHED_HW (0x0 << 12) 3335 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4) 3336 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4) 3337 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */ 3338 #define GEN7_FF_DS_SCHED_HW (0x0 << 4) 3339 3340 /* 3341 * Framebuffer compression (915+ only) 3342 */ 3343 3344 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ 3345 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ 3346 #define FBC_CONTROL _MMIO(0x3208) 3347 #define FBC_CTL_EN REG_BIT(31) 3348 #define FBC_CTL_PERIODIC REG_BIT(30) 3349 #define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16) 3350 #define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x)) 3351 #define FBC_CTL_STOP_ON_MOD REG_BIT(15) 3352 #define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */ 3353 #define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm only */ 3354 #define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5) 3355 #define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x)) 3356 #define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0) 3357 #define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x)) 3358 #define FBC_COMMAND _MMIO(0x320c) 3359 #define FBC_CMD_COMPRESS REG_BIT(0) 3360 #define FBC_STATUS _MMIO(0x3210) 3361 #define FBC_STAT_COMPRESSING REG_BIT(31) 3362 #define FBC_STAT_COMPRESSED REG_BIT(30) 3363 #define FBC_STAT_MODIFIED REG_BIT(29) 3364 #define FBC_STAT_CURRENT_LINE_MASK REG_GENMASK(10, 0) 3365 #define FBC_CONTROL2 _MMIO(0x3214) /* i965gm only */ 3366 #define FBC_CTL_FENCE_DBL REG_BIT(4) 3367 #define FBC_CTL_IDLE_MASK REG_GENMASK(3, 2) 3368 #define FBC_CTL_IDLE_IMM REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 0) 3369 #define FBC_CTL_IDLE_FULL REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 1) 3370 #define FBC_CTL_IDLE_LINE REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 2) 3371 #define FBC_CTL_IDLE_DEBUG REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 3) 3372 #define FBC_CTL_CPU_FENCE_EN REG_BIT(1) 3373 #define FBC_CTL_PLANE_MASK REG_GENMASK(1, 0) 3374 #define FBC_CTL_PLANE(i9xx_plane) REG_FIELD_PREP(FBC_CTL_PLANE_MASK, (i9xx_plane)) 3375 #define FBC_FENCE_OFF _MMIO(0x3218) /* i965gm only, BSpec typo has 321Bh */ 3376 #define FBC_MOD_NUM _MMIO(0x3220) /* i965gm only */ 3377 #define FBC_MOD_NUM_MASK REG_GENMASK(31, 1) 3378 #define FBC_MOD_NUM_VALID REG_BIT(0) 3379 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) /* 49 reisters */ 3380 #define FBC_TAG_MASK REG_GENMASK(1, 0) /* 16 tags per register */ 3381 #define FBC_TAG_MODIFIED REG_FIELD_PREP(FBC_TAG_MASK, 0) 3382 #define FBC_TAG_UNCOMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 1) 3383 #define FBC_TAG_UNCOMPRESSIBLE REG_FIELD_PREP(FBC_TAG_MASK, 2) 3384 #define FBC_TAG_COMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 3) 3385 3386 #define FBC_LL_SIZE (1536) 3387 3388 /* Framebuffer compression for GM45+ */ 3389 #define DPFC_CB_BASE _MMIO(0x3200) 3390 #define ILK_DPFC_CB_BASE _MMIO(0x43200) 3391 #define DPFC_CONTROL _MMIO(0x3208) 3392 #define ILK_DPFC_CONTROL _MMIO(0x43208) 3393 #define DPFC_CTL_EN REG_BIT(31) 3394 #define DPFC_CTL_PLANE_MASK_G4X REG_BIT(30) /* g4x-snb */ 3395 #define DPFC_CTL_PLANE_G4X(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_G4X, (i9xx_plane)) 3396 #define DPFC_CTL_FENCE_EN_G4X REG_BIT(29) /* g4x-snb */ 3397 #define DPFC_CTL_PLANE_MASK_IVB REG_GENMASK(30, 29) /* ivb only */ 3398 #define DPFC_CTL_PLANE_IVB(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_IVB, (i9xx_plane)) 3399 #define DPFC_CTL_FENCE_EN_IVB REG_BIT(28) /* ivb+ */ 3400 #define DPFC_CTL_PERSISTENT_MODE REG_BIT(25) /* g4x-snb */ 3401 #define DPFC_CTL_FALSE_COLOR REG_BIT(10) /* ivb+ */ 3402 #define DPFC_CTL_SR_EN REG_BIT(10) /* g4x only */ 3403 #define DPFC_CTL_SR_EXIT_DIS REG_BIT(9) /* g4x only */ 3404 #define DPFC_CTL_LIMIT_MASK REG_GENMASK(7, 6) 3405 #define DPFC_CTL_LIMIT_1X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 0) 3406 #define DPFC_CTL_LIMIT_2X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 1) 3407 #define DPFC_CTL_LIMIT_4X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 2) 3408 #define DPFC_CTL_FENCENO_MASK REG_GENMASK(3, 0) 3409 #define DPFC_CTL_FENCENO(fence) REG_FIELD_PREP(DPFC_CTL_FENCENO_MASK, (fence)) 3410 #define DPFC_RECOMP_CTL _MMIO(0x320c) 3411 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) 3412 #define DPFC_RECOMP_STALL_EN REG_BIT(27) 3413 #define DPFC_RECOMP_STALL_WM_MASK REG_GENMASK(26, 16) 3414 #define DPFC_RECOMP_TIMER_COUNT_MASK REG_GENMASK(5, 0) 3415 #define DPFC_STATUS _MMIO(0x3210) 3416 #define ILK_DPFC_STATUS _MMIO(0x43210) 3417 #define DPFC_INVAL_SEG_MASK REG_GENMASK(26, 16) 3418 #define DPFC_COMP_SEG_MASK REG_GENMASK(10, 0) 3419 #define DPFC_STATUS2 _MMIO(0x3214) 3420 #define ILK_DPFC_STATUS2 _MMIO(0x43214) 3421 #define DPFC_COMP_SEG_MASK_IVB REG_GENMASK(11, 0) 3422 #define DPFC_FENCE_YOFF _MMIO(0x3218) 3423 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) 3424 #define DPFC_CHICKEN _MMIO(0x3224) 3425 #define ILK_DPFC_CHICKEN _MMIO(0x43224) 3426 #define DPFC_HT_MODIFY REG_BIT(31) /* pre-ivb */ 3427 #define DPFC_NUKE_ON_ANY_MODIFICATION REG_BIT(23) /* bdw+ */ 3428 #define DPFC_CHICKEN_COMP_DUMMY_PIXEL REG_BIT(14) /* glk+ */ 3429 #define DPFC_DISABLE_DUMMY0 REG_BIT(8) /* ivb+ */ 3430 3431 #define GLK_FBC_STRIDE _MMIO(0x43228) 3432 #define FBC_STRIDE_OVERRIDE REG_BIT(15) 3433 #define FBC_STRIDE_MASK REG_GENMASK(14, 0) 3434 #define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x)) 3435 3436 #define ILK_FBC_RT_BASE _MMIO(0x2128) 3437 #define ILK_FBC_RT_VALID REG_BIT(0) 3438 #define SNB_FBC_FRONT_BUFFER REG_BIT(1) 3439 3440 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) 3441 #define ILK_FBCQ_DIS (1 << 22) 3442 #define ILK_PABSTRETCH_DIS REG_BIT(21) 3443 #define ILK_SABSTRETCH_DIS REG_BIT(20) 3444 #define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20) 3445 #define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0) 3446 #define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1) 3447 #define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2) 3448 #define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3) 3449 #define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18) 3450 #define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0) 3451 #define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1) 3452 #define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2) 3453 #define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3) 3454 3455 3456 /* 3457 * Framebuffer compression for Sandybridge 3458 * 3459 * The following two registers are of type GTTMMADR 3460 */ 3461 #define SNB_DPFC_CTL_SA _MMIO(0x100100) 3462 #define SNB_DPFC_FENCE_EN REG_BIT(29) 3463 #define SNB_DPFC_FENCENO_MASK REG_GENMASK(4, 0) 3464 #define SNB_DPFC_FENCENO(fence) REG_FIELD_PREP(SNB_DPFC_FENCENO_MASK, (fence)) 3465 #define SNB_DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) 3466 3467 /* Framebuffer compression for Ivybridge */ 3468 #define IVB_FBC_RT_BASE _MMIO(0x7020) 3469 #define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024) 3470 3471 #define IPS_CTL _MMIO(0x43408) 3472 #define IPS_ENABLE (1 << 31) 3473 3474 #define MSG_FBC_REND_STATE _MMIO(0x50380) 3475 #define FBC_REND_NUKE REG_BIT(2) 3476 #define FBC_REND_CACHE_CLEAN REG_BIT(1) 3477 3478 /* 3479 * GPIO regs 3480 */ 3481 #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \ 3482 4 * (gpio)) 3483 3484 # define GPIO_CLOCK_DIR_MASK (1 << 0) 3485 # define GPIO_CLOCK_DIR_IN (0 << 1) 3486 # define GPIO_CLOCK_DIR_OUT (1 << 1) 3487 # define GPIO_CLOCK_VAL_MASK (1 << 2) 3488 # define GPIO_CLOCK_VAL_OUT (1 << 3) 3489 # define GPIO_CLOCK_VAL_IN (1 << 4) 3490 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 3491 # define GPIO_DATA_DIR_MASK (1 << 8) 3492 # define GPIO_DATA_DIR_IN (0 << 9) 3493 # define GPIO_DATA_DIR_OUT (1 << 9) 3494 # define GPIO_DATA_VAL_MASK (1 << 10) 3495 # define GPIO_DATA_VAL_OUT (1 << 11) 3496 # define GPIO_DATA_VAL_IN (1 << 12) 3497 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 3498 3499 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ 3500 #define GMBUS_AKSV_SELECT (1 << 11) 3501 #define GMBUS_RATE_100KHZ (0 << 8) 3502 #define GMBUS_RATE_50KHZ (1 << 8) 3503 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */ 3504 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */ 3505 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */ 3506 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6) 3507 3508 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ 3509 #define GMBUS_SW_CLR_INT (1 << 31) 3510 #define GMBUS_SW_RDY (1 << 30) 3511 #define GMBUS_ENT (1 << 29) /* enable timeout */ 3512 #define GMBUS_CYCLE_NONE (0 << 25) 3513 #define GMBUS_CYCLE_WAIT (1 << 25) 3514 #define GMBUS_CYCLE_INDEX (2 << 25) 3515 #define GMBUS_CYCLE_STOP (4 << 25) 3516 #define GMBUS_BYTE_COUNT_SHIFT 16 3517 #define GMBUS_BYTE_COUNT_MAX 256U 3518 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U 3519 #define GMBUS_SLAVE_INDEX_SHIFT 8 3520 #define GMBUS_SLAVE_ADDR_SHIFT 1 3521 #define GMBUS_SLAVE_READ (1 << 0) 3522 #define GMBUS_SLAVE_WRITE (0 << 0) 3523 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ 3524 #define GMBUS_INUSE (1 << 15) 3525 #define GMBUS_HW_WAIT_PHASE (1 << 14) 3526 #define GMBUS_STALL_TIMEOUT (1 << 13) 3527 #define GMBUS_INT (1 << 12) 3528 #define GMBUS_HW_RDY (1 << 11) 3529 #define GMBUS_SATOER (1 << 10) 3530 #define GMBUS_ACTIVE (1 << 9) 3531 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ 3532 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ 3533 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4) 3534 #define GMBUS_NAK_EN (1 << 3) 3535 #define GMBUS_IDLE_EN (1 << 2) 3536 #define GMBUS_HW_WAIT_EN (1 << 1) 3537 #define GMBUS_HW_RDY_EN (1 << 0) 3538 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ 3539 #define GMBUS_2BYTE_INDEX_EN (1 << 31) 3540 3541 /* 3542 * Clock control & power management 3543 */ 3544 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014) 3545 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018) 3546 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030) 3547 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 3548 3549 #define VGA0 _MMIO(0x6000) 3550 #define VGA1 _MMIO(0x6004) 3551 #define VGA_PD _MMIO(0x6010) 3552 #define VGA0_PD_P2_DIV_4 (1 << 7) 3553 #define VGA0_PD_P1_DIV_2 (1 << 5) 3554 #define VGA0_PD_P1_SHIFT 0 3555 #define VGA0_PD_P1_MASK (0x1f << 0) 3556 #define VGA1_PD_P2_DIV_4 (1 << 15) 3557 #define VGA1_PD_P1_DIV_2 (1 << 13) 3558 #define VGA1_PD_P1_SHIFT 8 3559 #define VGA1_PD_P1_MASK (0x1f << 8) 3560 #define DPLL_VCO_ENABLE (1 << 31) 3561 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 3562 #define DPLL_DVO_2X_MODE (1 << 30) 3563 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 3564 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 3565 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 3566 #define DPLL_VGA_MODE_DIS (1 << 28) 3567 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 3568 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 3569 #define DPLL_MODE_MASK (3 << 26) 3570 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 3571 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 3572 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 3573 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 3574 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 3575 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 3576 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 3577 #define DPLL_LOCK_VLV (1 << 15) 3578 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14) 3579 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13) 3580 #define DPLL_SSC_REF_CLK_CHV (1 << 13) 3581 #define DPLL_PORTC_READY_MASK (0xf << 4) 3582 #define DPLL_PORTB_READY_MASK (0xf) 3583 3584 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 3585 3586 /* Additional CHV pll/phy registers */ 3587 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) 3588 #define DPLL_PORTD_READY_MASK (0xf) 3589 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) 3590 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27)) 3591 #define PHY_LDO_DELAY_0NS 0x0 3592 #define PHY_LDO_DELAY_200NS 0x1 3593 #define PHY_LDO_DELAY_600NS 0x2 3594 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23)) 3595 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11)) 3596 #define PHY_CH_SU_PSR 0x1 3597 #define PHY_CH_DEEP_PSR 0x7 3598 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2)) 3599 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 3600 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) 3601 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30)) 3602 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch)))) 3603 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline)))) 3604 3605 /* 3606 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 3607 * this field (only one bit may be set). 3608 */ 3609 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 3610 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 3611 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 3612 /* i830, required in DVO non-gang */ 3613 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 3614 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 3615 #define PLL_REF_INPUT_DREFCLK (0 << 13) 3616 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 3617 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 3618 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 3619 #define PLL_REF_INPUT_MASK (3 << 13) 3620 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 3621 /* Ironlake */ 3622 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 3623 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 3624 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9) 3625 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 3626 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 3627 3628 /* 3629 * Parallel to Serial Load Pulse phase selection. 3630 * Selects the phase for the 10X DPLL clock for the PCIe 3631 * digital display port. The range is 4 to 13; 10 or more 3632 * is just a flip delay. The default is 6 3633 */ 3634 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 3635 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 3636 /* 3637 * SDVO multiplier for 945G/GM. Not used on 965. 3638 */ 3639 #define SDVO_MULTIPLIER_MASK 0x000000ff 3640 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 3641 #define SDVO_MULTIPLIER_SHIFT_VGA 0 3642 3643 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c) 3644 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020) 3645 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c) 3646 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 3647 3648 /* 3649 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 3650 * 3651 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 3652 */ 3653 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 3654 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 3655 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 3656 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 3657 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 3658 /* 3659 * SDVO/UDI pixel multiplier. 3660 * 3661 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 3662 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 3663 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 3664 * dummy bytes in the datastream at an increased clock rate, with both sides of 3665 * the link knowing how many bytes are fill. 3666 * 3667 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 3668 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 3669 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 3670 * through an SDVO command. 3671 * 3672 * This register field has values of multiplication factor minus 1, with 3673 * a maximum multiplier of 5 for SDVO. 3674 */ 3675 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 3676 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 3677 /* 3678 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 3679 * This best be set to the default value (3) or the CRT won't work. No, 3680 * I don't entirely understand what this does... 3681 */ 3682 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 3683 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 3684 3685 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) 3686 3687 #define _FPA0 0x6040 3688 #define _FPA1 0x6044 3689 #define _FPB0 0x6048 3690 #define _FPB1 0x604c 3691 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) 3692 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) 3693 #define FP_N_DIV_MASK 0x003f0000 3694 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 3695 #define FP_N_DIV_SHIFT 16 3696 #define FP_M1_DIV_MASK 0x00003f00 3697 #define FP_M1_DIV_SHIFT 8 3698 #define FP_M2_DIV_MASK 0x0000003f 3699 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 3700 #define FP_M2_DIV_SHIFT 0 3701 #define DPLL_TEST _MMIO(0x606c) 3702 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 3703 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 3704 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 3705 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 3706 #define DPLLB_TEST_N_BYPASS (1 << 19) 3707 #define DPLLB_TEST_M_BYPASS (1 << 18) 3708 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 3709 #define DPLLA_TEST_N_BYPASS (1 << 3) 3710 #define DPLLA_TEST_M_BYPASS (1 << 2) 3711 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 3712 #define D_STATE _MMIO(0x6104) 3713 #define DSTATE_GFX_RESET_I830 (1 << 6) 3714 #define DSTATE_PLL_D3_OFF (1 << 3) 3715 #define DSTATE_GFX_CLOCK_GATING (1 << 1) 3716 #define DSTATE_DOT_CLOCK_GATING (1 << 0) 3717 #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200) 3718 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 3719 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 3720 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 3721 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 3722 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 3723 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 3724 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 3725 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ 3726 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 3727 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 3728 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 3729 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 3730 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 3731 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 3732 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 3733 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 3734 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 3735 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 3736 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 3737 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 3738 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 3739 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 3740 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 3741 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 3742 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 3743 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 3744 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 3745 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 3746 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 3747 /* 3748 * This bit must be set on the 830 to prevent hangs when turning off the 3749 * overlay scaler. 3750 */ 3751 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 3752 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 3753 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 3754 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 3755 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 3756 3757 #define RENCLK_GATE_D1 _MMIO(0x6204) 3758 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 3759 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 3760 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 3761 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 3762 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 3763 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 3764 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 3765 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 3766 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 3767 /* This bit must be unset on 855,865 */ 3768 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 3769 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 3770 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 3771 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 3772 /* This bit must be set on 855,865. */ 3773 # define SV_CLOCK_GATE_DISABLE (1 << 0) 3774 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 3775 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 3776 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 3777 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 3778 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 3779 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 3780 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 3781 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 3782 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 3783 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 3784 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 3785 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 3786 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 3787 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 3788 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 3789 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 3790 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 3791 3792 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 3793 /* This bit must always be set on 965G/965GM */ 3794 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 3795 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 3796 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 3797 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 3798 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 3799 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 3800 /* This bit must always be set on 965G */ 3801 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 3802 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 3803 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 3804 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 3805 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 3806 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 3807 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 3808 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 3809 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 3810 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 3811 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 3812 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 3813 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 3814 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 3815 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 3816 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 3817 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 3818 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 3819 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 3820 3821 #define RENCLK_GATE_D2 _MMIO(0x6208) 3822 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 3823 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 3824 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 3825 3826 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ 3827 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 3828 3829 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ 3830 #define DEUC _MMIO(0x6214) /* CRL only */ 3831 3832 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) 3833 #define FW_CSPWRDWNEN (1 << 15) 3834 3835 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) 3836 3837 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) 3838 #define CDCLK_FREQ_SHIFT 4 3839 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 3840 #define CZCLK_FREQ_MASK 0xf 3841 3842 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) 3843 #define PFI_CREDIT_63 (9 << 28) /* chv only */ 3844 #define PFI_CREDIT_31 (8 << 28) /* chv only */ 3845 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 3846 #define PFI_CREDIT_RESEND (1 << 27) 3847 #define VGA_FAST_MODE_DISABLE (1 << 14) 3848 3849 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) 3850 3851 /* 3852 * Palette regs 3853 */ 3854 #define _PALETTE_A 0xa000 3855 #define _PALETTE_B 0xa800 3856 #define _CHV_PALETTE_C 0xc000 3857 #define PALETTE_RED_MASK REG_GENMASK(23, 16) 3858 #define PALETTE_GREEN_MASK REG_GENMASK(15, 8) 3859 #define PALETTE_BLUE_MASK REG_GENMASK(7, 0) 3860 #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \ 3861 _PICK((pipe), _PALETTE_A, \ 3862 _PALETTE_B, _CHV_PALETTE_C) + \ 3863 (i) * 4) 3864 3865 /* MCH MMIO space */ 3866 3867 /* 3868 * MCHBAR mirror. 3869 * 3870 * This mirrors the MCHBAR MMIO space whose location is determined by 3871 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 3872 * every way. It is not accessible from the CP register read instructions. 3873 * 3874 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 3875 * just read. 3876 */ 3877 #define MCHBAR_MIRROR_BASE 0x10000 3878 3879 #define MCHBAR_MIRROR_BASE_SNB 0x140000 3880 3881 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) 3882 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) 3883 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) 3884 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) 3885 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0) 3886 3887 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 3888 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) 3889 3890 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 3891 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) 3892 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 3893 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 3894 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 3895 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 3896 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 3897 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 3898 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) 3899 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 3900 3901 /* Pineview MCH register contains DDR3 setting */ 3902 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) 3903 #define CSHRDDR3CTL_DDR3 (1 << 2) 3904 3905 /* 965 MCH register controlling DRAM channel configuration */ 3906 #define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206) 3907 #define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606) 3908 3909 /* snb MCH registers for reading the DRAM channel configuration */ 3910 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) 3911 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) 3912 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 3913 #define MAD_DIMM_ECC_MASK (0x3 << 24) 3914 #define MAD_DIMM_ECC_OFF (0x0 << 24) 3915 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 3916 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 3917 #define MAD_DIMM_ECC_ON (0x3 << 24) 3918 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 3919 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 3920 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 3921 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 3922 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 3923 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 3924 #define MAD_DIMM_A_SELECT (0x1 << 16) 3925 /* DIMM sizes are in multiples of 256mb. */ 3926 #define MAD_DIMM_B_SIZE_SHIFT 8 3927 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 3928 #define MAD_DIMM_A_SIZE_SHIFT 0 3929 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 3930 3931 /* snb MCH registers for priority tuning */ 3932 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) 3933 #define MCH_SSKPD_WM0_MASK 0x3f 3934 #define MCH_SSKPD_WM0_VAL 0xc 3935 3936 /* Clocking configuration register */ 3937 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) 3938 #define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */ 3939 #define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */ 3940 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 3941 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 3942 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 3943 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 3944 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ 3945 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 3946 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ 3947 #define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */ 3948 #define CLKCFG_FSB_MASK (7 << 0) 3949 #define CLKCFG_MEM_533 (1 << 4) 3950 #define CLKCFG_MEM_667 (2 << 4) 3951 #define CLKCFG_MEM_800 (3 << 4) 3952 #define CLKCFG_MEM_MASK (7 << 4) 3953 3954 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) 3955 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) 3956 3957 #define TSC1 _MMIO(0x11001) 3958 #define TSE (1 << 0) 3959 #define TR1 _MMIO(0x11006) 3960 #define TSFS _MMIO(0x11020) 3961 #define TSFS_SLOPE_MASK 0x0000ff00 3962 #define TSFS_SLOPE_SHIFT 8 3963 #define TSFS_INTR_MASK 0x000000ff 3964 3965 #define CRSTANDVID _MMIO(0x11100) 3966 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 3967 #define PXVFREQ_PX_MASK 0x7f000000 3968 #define PXVFREQ_PX_SHIFT 24 3969 #define VIDFREQ_BASE _MMIO(0x11110) 3970 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 3971 #define VIDFREQ2 _MMIO(0x11114) 3972 #define VIDFREQ3 _MMIO(0x11118) 3973 #define VIDFREQ4 _MMIO(0x1111c) 3974 #define VIDFREQ_P0_MASK 0x1f000000 3975 #define VIDFREQ_P0_SHIFT 24 3976 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 3977 #define VIDFREQ_P0_CSCLK_SHIFT 20 3978 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 3979 #define VIDFREQ_P0_CRCLK_SHIFT 16 3980 #define VIDFREQ_P1_MASK 0x00001f00 3981 #define VIDFREQ_P1_SHIFT 8 3982 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 3983 #define VIDFREQ_P1_CSCLK_SHIFT 4 3984 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 3985 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 3986 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 3987 #define INTTOEXT_MAP3_SHIFT 24 3988 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 3989 #define INTTOEXT_MAP2_SHIFT 16 3990 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 3991 #define INTTOEXT_MAP1_SHIFT 8 3992 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 3993 #define INTTOEXT_MAP0_SHIFT 0 3994 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 3995 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 3996 #define MEMCTL_CMD_MASK 0xe000 3997 #define MEMCTL_CMD_SHIFT 13 3998 #define MEMCTL_CMD_RCLK_OFF 0 3999 #define MEMCTL_CMD_RCLK_ON 1 4000 #define MEMCTL_CMD_CHFREQ 2 4001 #define MEMCTL_CMD_CHVID 3 4002 #define MEMCTL_CMD_VMMOFF 4 4003 #define MEMCTL_CMD_VMMON 5 4004 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears 4005 when command complete */ 4006 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 4007 #define MEMCTL_FREQ_SHIFT 8 4008 #define MEMCTL_SFCAVM (1 << 7) 4009 #define MEMCTL_TGT_VID_MASK 0x007f 4010 #define MEMIHYST _MMIO(0x1117c) 4011 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 4012 #define MEMINT_RSEXIT_EN (1 << 8) 4013 #define MEMINT_CX_SUPR_EN (1 << 7) 4014 #define MEMINT_CONT_BUSY_EN (1 << 6) 4015 #define MEMINT_AVG_BUSY_EN (1 << 5) 4016 #define MEMINT_EVAL_CHG_EN (1 << 4) 4017 #define MEMINT_MON_IDLE_EN (1 << 3) 4018 #define MEMINT_UP_EVAL_EN (1 << 2) 4019 #define MEMINT_DOWN_EVAL_EN (1 << 1) 4020 #define MEMINT_SW_CMD_EN (1 << 0) 4021 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 4022 #define MEM_RSEXIT_MASK 0xc000 4023 #define MEM_RSEXIT_SHIFT 14 4024 #define MEM_CONT_BUSY_MASK 0x3000 4025 #define MEM_CONT_BUSY_SHIFT 12 4026 #define MEM_AVG_BUSY_MASK 0x0c00 4027 #define MEM_AVG_BUSY_SHIFT 10 4028 #define MEM_EVAL_CHG_MASK 0x0300 4029 #define MEM_EVAL_BUSY_SHIFT 8 4030 #define MEM_MON_IDLE_MASK 0x00c0 4031 #define MEM_MON_IDLE_SHIFT 6 4032 #define MEM_UP_EVAL_MASK 0x0030 4033 #define MEM_UP_EVAL_SHIFT 4 4034 #define MEM_DOWN_EVAL_MASK 0x000c 4035 #define MEM_DOWN_EVAL_SHIFT 2 4036 #define MEM_SW_CMD_MASK 0x0003 4037 #define MEM_INT_STEER_GFX 0 4038 #define MEM_INT_STEER_CMR 1 4039 #define MEM_INT_STEER_SMI 2 4040 #define MEM_INT_STEER_SCI 3 4041 #define MEMINTRSTS _MMIO(0x11184) 4042 #define MEMINT_RSEXIT (1 << 7) 4043 #define MEMINT_CONT_BUSY (1 << 6) 4044 #define MEMINT_AVG_BUSY (1 << 5) 4045 #define MEMINT_EVAL_CHG (1 << 4) 4046 #define MEMINT_MON_IDLE (1 << 3) 4047 #define MEMINT_UP_EVAL (1 << 2) 4048 #define MEMINT_DOWN_EVAL (1 << 1) 4049 #define MEMINT_SW_CMD (1 << 0) 4050 #define MEMMODECTL _MMIO(0x11190) 4051 #define MEMMODE_BOOST_EN (1 << 31) 4052 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 4053 #define MEMMODE_BOOST_FREQ_SHIFT 24 4054 #define MEMMODE_IDLE_MODE_MASK 0x00030000 4055 #define MEMMODE_IDLE_MODE_SHIFT 16 4056 #define MEMMODE_IDLE_MODE_EVAL 0 4057 #define MEMMODE_IDLE_MODE_CONT 1 4058 #define MEMMODE_HWIDLE_EN (1 << 15) 4059 #define MEMMODE_SWMODE_EN (1 << 14) 4060 #define MEMMODE_RCLK_GATE (1 << 13) 4061 #define MEMMODE_HW_UPDATE (1 << 12) 4062 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 4063 #define MEMMODE_FSTART_SHIFT 8 4064 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 4065 #define MEMMODE_FMAX_SHIFT 4 4066 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 4067 #define RCBMAXAVG _MMIO(0x1119c) 4068 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 4069 #define SWMEMCMD_RENDER_OFF (0 << 13) 4070 #define SWMEMCMD_RENDER_ON (1 << 13) 4071 #define SWMEMCMD_SWFREQ (2 << 13) 4072 #define SWMEMCMD_TARVID (3 << 13) 4073 #define SWMEMCMD_VRM_OFF (4 << 13) 4074 #define SWMEMCMD_VRM_ON (5 << 13) 4075 #define CMDSTS (1 << 12) 4076 #define SFCAVM (1 << 11) 4077 #define SWFREQ_MASK 0x0380 /* P0-7 */ 4078 #define SWFREQ_SHIFT 7 4079 #define TARVID_MASK 0x001f 4080 #define MEMSTAT_CTG _MMIO(0x111a0) 4081 #define RCBMINAVG _MMIO(0x111a0) 4082 #define RCUPEI _MMIO(0x111b0) 4083 #define RCDNEI _MMIO(0x111b4) 4084 #define RSTDBYCTL _MMIO(0x111b8) 4085 #define RS1EN (1 << 31) 4086 #define RS2EN (1 << 30) 4087 #define RS3EN (1 << 29) 4088 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */ 4089 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */ 4090 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */ 4091 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */ 4092 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */ 4093 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */ 4094 #define RSX_STATUS_MASK (7 << 20) 4095 #define RSX_STATUS_ON (0 << 20) 4096 #define RSX_STATUS_RC1 (1 << 20) 4097 #define RSX_STATUS_RC1E (2 << 20) 4098 #define RSX_STATUS_RS1 (3 << 20) 4099 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */ 4100 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */ 4101 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */ 4102 #define RSX_STATUS_RSVD2 (7 << 20) 4103 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */ 4104 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */ 4105 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */ 4106 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */ 4107 #define RS1CONTSAV_MASK (3 << 14) 4108 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */ 4109 #define RS1CONTSAV_RSVD (1 << 14) 4110 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */ 4111 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */ 4112 #define NORMSLEXLAT_MASK (3 << 12) 4113 #define SLOW_RS123 (0 << 12) 4114 #define SLOW_RS23 (1 << 12) 4115 #define SLOW_RS3 (2 << 12) 4116 #define NORMAL_RS123 (3 << 12) 4117 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */ 4118 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 4119 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */ 4120 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */ 4121 #define RS_CSTATE_MASK (3 << 4) 4122 #define RS_CSTATE_C367_RS1 (0 << 4) 4123 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4) 4124 #define RS_CSTATE_RSVD (2 << 4) 4125 #define RS_CSTATE_C367_RS2 (3 << 4) 4126 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */ 4127 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */ 4128 #define VIDCTL _MMIO(0x111c0) 4129 #define VIDSTS _MMIO(0x111c8) 4130 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 4131 #define MEMSTAT_ILK _MMIO(0x111f8) 4132 #define MEMSTAT_VID_MASK 0x7f00 4133 #define MEMSTAT_VID_SHIFT 8 4134 #define MEMSTAT_PSTATE_MASK 0x00f8 4135 #define MEMSTAT_PSTATE_SHIFT 3 4136 #define MEMSTAT_MON_ACTV (1 << 2) 4137 #define MEMSTAT_SRC_CTL_MASK 0x0003 4138 #define MEMSTAT_SRC_CTL_CORE 0 4139 #define MEMSTAT_SRC_CTL_TRB 1 4140 #define MEMSTAT_SRC_CTL_THM 2 4141 #define MEMSTAT_SRC_CTL_STDBY 3 4142 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 4143 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 4144 #define PMMISC _MMIO(0x11214) 4145 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */ 4146 #define SDEW _MMIO(0x1124c) 4147 #define CSIEW0 _MMIO(0x11250) 4148 #define CSIEW1 _MMIO(0x11254) 4149 #define CSIEW2 _MMIO(0x11258) 4150 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 4151 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 4152 #define MCHAFE _MMIO(0x112c0) 4153 #define CSIEC _MMIO(0x112e0) 4154 #define DMIEC _MMIO(0x112e4) 4155 #define DDREC _MMIO(0x112e8) 4156 #define PEG0EC _MMIO(0x112ec) 4157 #define PEG1EC _MMIO(0x112f0) 4158 #define GFXEC _MMIO(0x112f4) 4159 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 4160 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 4161 #define ECR _MMIO(0x11600) 4162 #define ECR_GPFE (1 << 31) 4163 #define ECR_IMONE (1 << 30) 4164 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 4165 #define OGW0 _MMIO(0x11608) 4166 #define OGW1 _MMIO(0x1160c) 4167 #define EG0 _MMIO(0x11610) 4168 #define EG1 _MMIO(0x11614) 4169 #define EG2 _MMIO(0x11618) 4170 #define EG3 _MMIO(0x1161c) 4171 #define EG4 _MMIO(0x11620) 4172 #define EG5 _MMIO(0x11624) 4173 #define EG6 _MMIO(0x11628) 4174 #define EG7 _MMIO(0x1162c) 4175 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 4176 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 4177 #define LCFUSE02 _MMIO(0x116c0) 4178 #define LCFUSE_HIV_MASK 0x000000ff 4179 #define CSIPLL0 _MMIO(0x12c10) 4180 #define DDRMPLL1 _MMIO(0X12c20) 4181 #define PEG_BAND_GAP_DATA _MMIO(0x14d68) 4182 4183 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 4184 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 4185 4186 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) 4187 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) 4188 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) 4189 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) 4190 #define RP0_CAP_MASK REG_GENMASK(7, 0) 4191 #define RP1_CAP_MASK REG_GENMASK(15, 8) 4192 #define RPN_CAP_MASK REG_GENMASK(23, 16) 4193 #define BXT_RP_STATE_CAP _MMIO(0x138170) 4194 #define GEN9_RP_STATE_LIMITS _MMIO(0x138148) 4195 #define XEHPSDV_RP_STATE_CAP _MMIO(0x250014) 4196 4197 /* 4198 * Logical Context regs 4199 */ 4200 #define CCID(base) _MMIO((base) + 0x180) 4201 #define CCID_EN BIT(0) 4202 #define CCID_EXTENDED_STATE_RESTORE BIT(2) 4203 #define CCID_EXTENDED_STATE_SAVE BIT(3) 4204 /* 4205 * Notes on SNB/IVB/VLV context size: 4206 * - Power context is saved elsewhere (LLC or stolen) 4207 * - Ring/execlist context is saved on SNB, not on IVB 4208 * - Extended context size already includes render context size 4209 * - We always need to follow the extended context size. 4210 * SNB BSpec has comments indicating that we should use the 4211 * render context size instead if execlists are disabled, but 4212 * based on empirical testing that's just nonsense. 4213 * - Pipelined/VF state is saved on SNB/IVB respectively 4214 * - GT1 size just indicates how much of render context 4215 * doesn't need saving on GT1 4216 */ 4217 #define CXT_SIZE _MMIO(0x21a0) 4218 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 4219 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 4220 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 4221 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 4222 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 4223 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 4224 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 4225 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 4226 #define GEN7_CXT_SIZE _MMIO(0x21a8) 4227 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 4228 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 4229 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 4230 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 4231 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 4232 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 4233 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 4234 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 4235 4236 enum { 4237 INTEL_ADVANCED_CONTEXT = 0, 4238 INTEL_LEGACY_32B_CONTEXT, 4239 INTEL_ADVANCED_AD_CONTEXT, 4240 INTEL_LEGACY_64B_CONTEXT 4241 }; 4242 4243 enum { 4244 FAULT_AND_HANG = 0, 4245 FAULT_AND_HALT, /* Debug only */ 4246 FAULT_AND_STREAM, 4247 FAULT_AND_CONTINUE /* Unsupported */ 4248 }; 4249 4250 #define CTX_GTT_ADDRESS_MASK GENMASK(31, 12) 4251 #define GEN8_CTX_VALID (1 << 0) 4252 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1) 4253 #define GEN8_CTX_FORCE_RESTORE (1 << 2) 4254 #define GEN8_CTX_L3LLC_COHERENT (1 << 5) 4255 #define GEN8_CTX_PRIVILEGE (1 << 8) 4256 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 4257 4258 #define GEN8_CTX_ID_SHIFT 32 4259 #define GEN8_CTX_ID_WIDTH 21 4260 #define GEN11_SW_CTX_ID_SHIFT 37 4261 #define GEN11_SW_CTX_ID_WIDTH 11 4262 #define GEN11_ENGINE_CLASS_SHIFT 61 4263 #define GEN11_ENGINE_CLASS_WIDTH 3 4264 #define GEN11_ENGINE_INSTANCE_SHIFT 48 4265 #define GEN11_ENGINE_INSTANCE_WIDTH 6 4266 4267 #define XEHP_SW_CTX_ID_SHIFT 39 4268 #define XEHP_SW_CTX_ID_WIDTH 16 4269 #define XEHP_SW_COUNTER_SHIFT 58 4270 #define XEHP_SW_COUNTER_WIDTH 6 4271 4272 #define CHV_CLK_CTL1 _MMIO(0x101100) 4273 #define VLV_CLK_CTL2 _MMIO(0x101104) 4274 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 4275 4276 /* 4277 * Overlay regs 4278 */ 4279 4280 #define OVADD _MMIO(0x30000) 4281 #define DOVSTA _MMIO(0x30008) 4282 #define OC_BUF (0x3 << 20) 4283 #define OGAMC5 _MMIO(0x30010) 4284 #define OGAMC4 _MMIO(0x30014) 4285 #define OGAMC3 _MMIO(0x30018) 4286 #define OGAMC2 _MMIO(0x3001c) 4287 #define OGAMC1 _MMIO(0x30020) 4288 #define OGAMC0 _MMIO(0x30024) 4289 4290 /* 4291 * GEN9 clock gating regs 4292 */ 4293 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) 4294 #define DARBF_GATING_DIS (1 << 27) 4295 #define PWM2_GATING_DIS (1 << 14) 4296 #define PWM1_GATING_DIS (1 << 13) 4297 4298 #define GEN9_CLKGATE_DIS_3 _MMIO(0x46538) 4299 #define TGL_VRH_GATING_DIS REG_BIT(31) 4300 #define DPT_GATING_DIS REG_BIT(22) 4301 4302 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C) 4303 #define BXT_GMBUS_GATING_DIS (1 << 14) 4304 4305 #define GEN9_CLKGATE_DIS_5 _MMIO(0x46540) 4306 #define DPCE_GATING_DIS REG_BIT(17) 4307 4308 #define _CLKGATE_DIS_PSL_A 0x46520 4309 #define _CLKGATE_DIS_PSL_B 0x46524 4310 #define _CLKGATE_DIS_PSL_C 0x46528 4311 #define DUPS1_GATING_DIS (1 << 15) 4312 #define DUPS2_GATING_DIS (1 << 19) 4313 #define DUPS3_GATING_DIS (1 << 23) 4314 #define CURSOR_GATING_DIS REG_BIT(28) 4315 #define DPF_GATING_DIS (1 << 10) 4316 #define DPF_RAM_GATING_DIS (1 << 9) 4317 #define DPFR_GATING_DIS (1 << 8) 4318 4319 #define CLKGATE_DIS_PSL(pipe) \ 4320 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B) 4321 4322 /* 4323 * GEN10 clock gating regs 4324 */ 4325 4326 #define UNSLCGCTL9440 _MMIO(0x9440) 4327 #define GAMTLBOACS_CLKGATE_DIS REG_BIT(28) 4328 #define GAMTLBVDBOX5_CLKGATE_DIS REG_BIT(27) 4329 #define GAMTLBVDBOX6_CLKGATE_DIS REG_BIT(26) 4330 #define GAMTLBVDBOX3_CLKGATE_DIS REG_BIT(24) 4331 #define GAMTLBVDBOX4_CLKGATE_DIS REG_BIT(23) 4332 #define GAMTLBVDBOX7_CLKGATE_DIS REG_BIT(22) 4333 #define GAMTLBVDBOX2_CLKGATE_DIS REG_BIT(21) 4334 #define GAMTLBVDBOX0_CLKGATE_DIS REG_BIT(17) 4335 #define GAMTLBKCR_CLKGATE_DIS REG_BIT(16) 4336 #define GAMTLBGUC_CLKGATE_DIS REG_BIT(15) 4337 #define GAMTLBBLT_CLKGATE_DIS REG_BIT(14) 4338 #define GAMTLBVDBOX1_CLKGATE_DIS REG_BIT(6) 4339 4340 #define UNSLCGCTL9444 _MMIO(0x9444) 4341 #define GAMTLBGFXA0_CLKGATE_DIS REG_BIT(30) 4342 #define GAMTLBGFXA1_CLKGATE_DIS REG_BIT(29) 4343 #define GAMTLBCOMPA0_CLKGATE_DIS REG_BIT(28) 4344 #define GAMTLBCOMPA1_CLKGATE_DIS REG_BIT(27) 4345 #define GAMTLBCOMPB0_CLKGATE_DIS REG_BIT(26) 4346 #define GAMTLBCOMPB1_CLKGATE_DIS REG_BIT(25) 4347 #define GAMTLBCOMPC0_CLKGATE_DIS REG_BIT(24) 4348 #define GAMTLBCOMPC1_CLKGATE_DIS REG_BIT(23) 4349 #define GAMTLBCOMPD0_CLKGATE_DIS REG_BIT(22) 4350 #define GAMTLBCOMPD1_CLKGATE_DIS REG_BIT(21) 4351 #define GAMTLBMERT_CLKGATE_DIS REG_BIT(20) 4352 #define GAMTLBVEBOX3_CLKGATE_DIS REG_BIT(19) 4353 #define GAMTLBVEBOX2_CLKGATE_DIS REG_BIT(18) 4354 #define GAMTLBVEBOX1_CLKGATE_DIS REG_BIT(17) 4355 #define GAMTLBVEBOX0_CLKGATE_DIS REG_BIT(16) 4356 #define LTCDD_CLKGATE_DIS REG_BIT(10) 4357 4358 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 4359 #define SARBUNIT_CLKGATE_DIS (1 << 5) 4360 #define RCCUNIT_CLKGATE_DIS (1 << 7) 4361 #define MSCUNIT_CLKGATE_DIS (1 << 10) 4362 #define NODEDSS_CLKGATE_DIS REG_BIT(12) 4363 #define L3_CLKGATE_DIS REG_BIT(16) 4364 #define L3_CR2X_CLKGATE_DIS REG_BIT(17) 4365 4366 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524) 4367 #define DSS_ROUTER_CLKGATE_DIS REG_BIT(28) 4368 #define GWUNIT_CLKGATE_DIS REG_BIT(16) 4369 4370 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528) 4371 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9) 4372 4373 #define SSMCGCTL9530 _MMIO(0x9530) 4374 #define RTFUNIT_CLKGATE_DIS REG_BIT(18) 4375 4376 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) 4377 #define VFUNIT_CLKGATE_DIS REG_BIT(20) 4378 #define TSGUNIT_CLKGATE_DIS REG_BIT(17) /* XEHPSDV */ 4379 #define CG3DDISCFEG_CLKGATE_DIS REG_BIT(17) /* DG2 */ 4380 #define GAMEDIA_CLKGATE_DIS REG_BIT(11) 4381 #define HSUNIT_CLKGATE_DIS REG_BIT(8) 4382 #define VSUNIT_CLKGATE_DIS REG_BIT(3) 4383 4384 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4) 4385 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19) 4386 #define PSDUNIT_CLKGATE_DIS REG_BIT(5) 4387 4388 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560) 4389 #define CGPSF_CLKGATE_DIS (1 << 3) 4390 4391 /* 4392 * Display engine regs 4393 */ 4394 4395 /* Pipe A CRC regs */ 4396 #define _PIPE_CRC_CTL_A 0x60050 4397 #define PIPE_CRC_ENABLE REG_BIT(31) 4398 /* skl+ source selection */ 4399 #define PIPE_CRC_SOURCE_MASK_SKL REG_GENMASK(30, 28) 4400 #define PIPE_CRC_SOURCE_PLANE_1_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 0) 4401 #define PIPE_CRC_SOURCE_PLANE_2_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 2) 4402 #define PIPE_CRC_SOURCE_DMUX_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 4) 4403 #define PIPE_CRC_SOURCE_PLANE_3_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 6) 4404 #define PIPE_CRC_SOURCE_PLANE_4_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 7) 4405 #define PIPE_CRC_SOURCE_PLANE_5_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 5) 4406 #define PIPE_CRC_SOURCE_PLANE_6_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 3) 4407 #define PIPE_CRC_SOURCE_PLANE_7_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 1) 4408 /* ivb+ source selection */ 4409 #define PIPE_CRC_SOURCE_MASK_IVB REG_GENMASK(30, 29) 4410 #define PIPE_CRC_SOURCE_PRIMARY_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 0) 4411 #define PIPE_CRC_SOURCE_SPRITE_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 1) 4412 #define PIPE_CRC_SOURCE_PF_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 2) 4413 /* ilk+ source selection */ 4414 #define PIPE_CRC_SOURCE_MASK_ILK REG_GENMASK(30, 28) 4415 #define PIPE_CRC_SOURCE_PRIMARY_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 0) 4416 #define PIPE_CRC_SOURCE_SPRITE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 1) 4417 #define PIPE_CRC_SOURCE_PIPE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 2) 4418 /* embedded DP port on the north display block */ 4419 #define PIPE_CRC_SOURCE_PORT_A_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 4) 4420 #define PIPE_CRC_SOURCE_FDI_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 5) 4421 /* vlv source selection */ 4422 #define PIPE_CRC_SOURCE_MASK_VLV REG_GENMASK(30, 27) 4423 #define PIPE_CRC_SOURCE_PIPE_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 0) 4424 #define PIPE_CRC_SOURCE_HDMIB_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 1) 4425 #define PIPE_CRC_SOURCE_HDMIC_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 2) 4426 /* with DP port the pipe source is invalid */ 4427 #define PIPE_CRC_SOURCE_DP_D_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 3) 4428 #define PIPE_CRC_SOURCE_DP_B_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 6) 4429 #define PIPE_CRC_SOURCE_DP_C_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 7) 4430 /* gen3+ source selection */ 4431 #define PIPE_CRC_SOURCE_MASK_I9XX REG_GENMASK(30, 28) 4432 #define PIPE_CRC_SOURCE_PIPE_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 0) 4433 #define PIPE_CRC_SOURCE_SDVOB_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 1) 4434 #define PIPE_CRC_SOURCE_SDVOC_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 2) 4435 /* with DP/TV port the pipe source is invalid */ 4436 #define PIPE_CRC_SOURCE_DP_D_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 3) 4437 #define PIPE_CRC_SOURCE_TV_PRE REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 4) 4438 #define PIPE_CRC_SOURCE_TV_POST REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 5) 4439 #define PIPE_CRC_SOURCE_DP_B_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 6) 4440 #define PIPE_CRC_SOURCE_DP_C_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 7) 4441 /* gen2 doesn't have source selection bits */ 4442 #define PIPE_CRC_INCLUDE_BORDER_I8XX REG_BIT(30) 4443 4444 #define _PIPE_CRC_RES_1_A_IVB 0x60064 4445 #define _PIPE_CRC_RES_2_A_IVB 0x60068 4446 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 4447 #define _PIPE_CRC_RES_4_A_IVB 0x60070 4448 #define _PIPE_CRC_RES_5_A_IVB 0x60074 4449 4450 #define _PIPE_CRC_RES_RED_A 0x60060 4451 #define _PIPE_CRC_RES_GREEN_A 0x60064 4452 #define _PIPE_CRC_RES_BLUE_A 0x60068 4453 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 4454 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 4455 4456 /* Pipe B CRC regs */ 4457 #define _PIPE_CRC_RES_1_B_IVB 0x61064 4458 #define _PIPE_CRC_RES_2_B_IVB 0x61068 4459 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 4460 #define _PIPE_CRC_RES_4_B_IVB 0x61070 4461 #define _PIPE_CRC_RES_5_B_IVB 0x61074 4462 4463 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) 4464 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) 4465 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) 4466 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) 4467 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) 4468 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) 4469 4470 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) 4471 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) 4472 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) 4473 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) 4474 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 4475 4476 /* Pipe A timing regs */ 4477 #define _HTOTAL_A 0x60000 4478 #define _HBLANK_A 0x60004 4479 #define _HSYNC_A 0x60008 4480 #define _VTOTAL_A 0x6000c 4481 #define _VBLANK_A 0x60010 4482 #define _VSYNC_A 0x60014 4483 #define _EXITLINE_A 0x60018 4484 #define _PIPEASRC 0x6001c 4485 #define _BCLRPAT_A 0x60020 4486 #define _VSYNCSHIFT_A 0x60028 4487 #define _PIPE_MULT_A 0x6002c 4488 4489 /* Pipe B timing regs */ 4490 #define _HTOTAL_B 0x61000 4491 #define _HBLANK_B 0x61004 4492 #define _HSYNC_B 0x61008 4493 #define _VTOTAL_B 0x6100c 4494 #define _VBLANK_B 0x61010 4495 #define _VSYNC_B 0x61014 4496 #define _PIPEBSRC 0x6101c 4497 #define _BCLRPAT_B 0x61020 4498 #define _VSYNCSHIFT_B 0x61028 4499 #define _PIPE_MULT_B 0x6102c 4500 4501 /* DSI 0 timing regs */ 4502 #define _HTOTAL_DSI0 0x6b000 4503 #define _HSYNC_DSI0 0x6b008 4504 #define _VTOTAL_DSI0 0x6b00c 4505 #define _VSYNC_DSI0 0x6b014 4506 #define _VSYNCSHIFT_DSI0 0x6b028 4507 4508 /* DSI 1 timing regs */ 4509 #define _HTOTAL_DSI1 0x6b800 4510 #define _HSYNC_DSI1 0x6b808 4511 #define _VTOTAL_DSI1 0x6b80c 4512 #define _VSYNC_DSI1 0x6b814 4513 #define _VSYNCSHIFT_DSI1 0x6b828 4514 4515 #define TRANSCODER_A_OFFSET 0x60000 4516 #define TRANSCODER_B_OFFSET 0x61000 4517 #define TRANSCODER_C_OFFSET 0x62000 4518 #define CHV_TRANSCODER_C_OFFSET 0x63000 4519 #define TRANSCODER_D_OFFSET 0x63000 4520 #define TRANSCODER_EDP_OFFSET 0x6f000 4521 #define TRANSCODER_DSI0_OFFSET 0x6b000 4522 #define TRANSCODER_DSI1_OFFSET 0x6b800 4523 4524 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) 4525 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) 4526 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) 4527 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) 4528 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) 4529 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) 4530 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) 4531 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) 4532 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) 4533 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) 4534 4535 #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A) 4536 #define EXITLINE_ENABLE REG_BIT(31) 4537 #define EXITLINE_MASK REG_GENMASK(12, 0) 4538 #define EXITLINE_SHIFT 0 4539 4540 /* VRR registers */ 4541 #define _TRANS_VRR_CTL_A 0x60420 4542 #define _TRANS_VRR_CTL_B 0x61420 4543 #define _TRANS_VRR_CTL_C 0x62420 4544 #define _TRANS_VRR_CTL_D 0x63420 4545 #define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A) 4546 #define VRR_CTL_VRR_ENABLE REG_BIT(31) 4547 #define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30) 4548 #define VRR_CTL_FLIP_LINE_EN REG_BIT(29) 4549 #define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3) 4550 #define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x)) 4551 #define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0) 4552 #define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0) 4553 #define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x)) 4554 4555 #define _TRANS_VRR_VMAX_A 0x60424 4556 #define _TRANS_VRR_VMAX_B 0x61424 4557 #define _TRANS_VRR_VMAX_C 0x62424 4558 #define _TRANS_VRR_VMAX_D 0x63424 4559 #define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A) 4560 #define VRR_VMAX_MASK REG_GENMASK(19, 0) 4561 4562 #define _TRANS_VRR_VMIN_A 0x60434 4563 #define _TRANS_VRR_VMIN_B 0x61434 4564 #define _TRANS_VRR_VMIN_C 0x62434 4565 #define _TRANS_VRR_VMIN_D 0x63434 4566 #define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A) 4567 #define VRR_VMIN_MASK REG_GENMASK(15, 0) 4568 4569 #define _TRANS_VRR_VMAXSHIFT_A 0x60428 4570 #define _TRANS_VRR_VMAXSHIFT_B 0x61428 4571 #define _TRANS_VRR_VMAXSHIFT_C 0x62428 4572 #define _TRANS_VRR_VMAXSHIFT_D 0x63428 4573 #define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \ 4574 _TRANS_VRR_VMAXSHIFT_A) 4575 #define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16) 4576 #define VRR_VMAXSHIFT_DEC REG_BIT(16) 4577 #define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0) 4578 4579 #define _TRANS_VRR_STATUS_A 0x6042C 4580 #define _TRANS_VRR_STATUS_B 0x6142C 4581 #define _TRANS_VRR_STATUS_C 0x6242C 4582 #define _TRANS_VRR_STATUS_D 0x6342C 4583 #define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A) 4584 #define VRR_STATUS_VMAX_REACHED REG_BIT(31) 4585 #define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30) 4586 #define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29) 4587 #define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28) 4588 #define VRR_STATUS_VRR_EN_LIVE REG_BIT(27) 4589 #define VRR_STATUS_FLIPS_SERVICED REG_BIT(26) 4590 #define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20) 4591 #define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0) 4592 #define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1) 4593 #define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2) 4594 #define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3) 4595 #define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4) 4596 #define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5) 4597 #define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6) 4598 4599 #define _TRANS_VRR_VTOTAL_PREV_A 0x60480 4600 #define _TRANS_VRR_VTOTAL_PREV_B 0x61480 4601 #define _TRANS_VRR_VTOTAL_PREV_C 0x62480 4602 #define _TRANS_VRR_VTOTAL_PREV_D 0x63480 4603 #define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \ 4604 _TRANS_VRR_VTOTAL_PREV_A) 4605 #define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31) 4606 #define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30) 4607 #define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29) 4608 #define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0) 4609 4610 #define _TRANS_VRR_FLIPLINE_A 0x60438 4611 #define _TRANS_VRR_FLIPLINE_B 0x61438 4612 #define _TRANS_VRR_FLIPLINE_C 0x62438 4613 #define _TRANS_VRR_FLIPLINE_D 0x63438 4614 #define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \ 4615 _TRANS_VRR_FLIPLINE_A) 4616 #define VRR_FLIPLINE_MASK REG_GENMASK(19, 0) 4617 4618 #define _TRANS_VRR_STATUS2_A 0x6043C 4619 #define _TRANS_VRR_STATUS2_B 0x6143C 4620 #define _TRANS_VRR_STATUS2_C 0x6243C 4621 #define _TRANS_VRR_STATUS2_D 0x6343C 4622 #define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A) 4623 #define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0) 4624 4625 #define _TRANS_PUSH_A 0x60A70 4626 #define _TRANS_PUSH_B 0x61A70 4627 #define _TRANS_PUSH_C 0x62A70 4628 #define _TRANS_PUSH_D 0x63A70 4629 #define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A) 4630 #define TRANS_PUSH_EN REG_BIT(31) 4631 #define TRANS_PUSH_SEND REG_BIT(30) 4632 4633 /* 4634 * HSW+ eDP PSR registers 4635 * 4636 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one 4637 * instance of it 4638 */ 4639 #define _SRD_CTL_A 0x60800 4640 #define _SRD_CTL_EDP 0x6f800 4641 #define EDP_PSR_CTL(tran) _MMIO(_TRANS2(tran, _SRD_CTL_A)) 4642 #define EDP_PSR_ENABLE (1 << 31) 4643 #define BDW_PSR_SINGLE_FRAME (1 << 30) 4644 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */ 4645 #define EDP_PSR_LINK_STANDBY (1 << 27) 4646 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25) 4647 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25) 4648 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25) 4649 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25) 4650 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25) 4651 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 4652 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12) 4653 #define EDP_PSR_TP1_TP2_SEL (0 << 11) 4654 #define EDP_PSR_TP1_TP3_SEL (1 << 11) 4655 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */ 4656 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8) 4657 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8) 4658 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8) 4659 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8) 4660 #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */ 4661 #define EDP_PSR_TP1_TIME_500us (0 << 4) 4662 #define EDP_PSR_TP1_TIME_100us (1 << 4) 4663 #define EDP_PSR_TP1_TIME_2500us (2 << 4) 4664 #define EDP_PSR_TP1_TIME_0us (3 << 4) 4665 #define EDP_PSR_IDLE_FRAME_SHIFT 0 4666 4667 /* 4668 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative 4669 * to transcoder and bits defined for each one as if using no shift (i.e. as if 4670 * it was for TRANSCODER_EDP) 4671 */ 4672 #define EDP_PSR_IMR _MMIO(0x64834) 4673 #define EDP_PSR_IIR _MMIO(0x64838) 4674 #define _PSR_IMR_A 0x60814 4675 #define _PSR_IIR_A 0x60818 4676 #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A) 4677 #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A) 4678 #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \ 4679 0 : ((trans) - TRANSCODER_A + 1) * 8) 4680 #define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans)) 4681 #define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans)) 4682 #define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans)) 4683 #define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans)) 4684 4685 #define _SRD_AUX_DATA_A 0x60814 4686 #define _SRD_AUX_DATA_EDP 0x6f814 4687 #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_TRANS2(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */ 4688 4689 #define _SRD_STATUS_A 0x60840 4690 #define _SRD_STATUS_EDP 0x6f840 4691 #define EDP_PSR_STATUS(tran) _MMIO(_TRANS2(tran, _SRD_STATUS_A)) 4692 #define EDP_PSR_STATUS_STATE_MASK (7 << 29) 4693 #define EDP_PSR_STATUS_STATE_SHIFT 29 4694 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29) 4695 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29) 4696 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29) 4697 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29) 4698 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29) 4699 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29) 4700 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29) 4701 #define EDP_PSR_STATUS_LINK_MASK (3 << 26) 4702 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26) 4703 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26) 4704 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26) 4705 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 4706 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 4707 #define EDP_PSR_STATUS_COUNT_SHIFT 16 4708 #define EDP_PSR_STATUS_COUNT_MASK 0xf 4709 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15) 4710 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12) 4711 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9) 4712 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8) 4713 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4) 4714 #define EDP_PSR_STATUS_IDLE_MASK 0xf 4715 4716 #define _SRD_PERF_CNT_A 0x60844 4717 #define _SRD_PERF_CNT_EDP 0x6f844 4718 #define EDP_PSR_PERF_CNT(tran) _MMIO(_TRANS2(tran, _SRD_PERF_CNT_A)) 4719 #define EDP_PSR_PERF_CNT_MASK 0xffffff 4720 4721 /* PSR_MASK on SKL+ */ 4722 #define _SRD_DEBUG_A 0x60860 4723 #define _SRD_DEBUG_EDP 0x6f860 4724 #define EDP_PSR_DEBUG(tran) _MMIO(_TRANS2(tran, _SRD_DEBUG_A)) 4725 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28) 4726 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27) 4727 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26) 4728 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25) 4729 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */ 4730 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */ 4731 4732 #define _PSR2_CTL_A 0x60900 4733 #define _PSR2_CTL_EDP 0x6f900 4734 #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A) 4735 #define EDP_PSR2_ENABLE (1 << 31) 4736 #define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */ 4737 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28) 4738 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28) 4739 #define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */ 4740 #define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */ 4741 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20) 4742 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20) 4743 #define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8 4744 #define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13) 4745 #define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13) 4746 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5 4747 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13 4748 #define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT) 4749 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13) 4750 #define EDP_PSR2_FAST_WAKE_MAX_LINES 8 4751 #define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11) 4752 #define EDP_PSR2_FAST_WAKE_MASK (3 << 11) 4753 #define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5 4754 #define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10 4755 #define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT) 4756 #define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10) 4757 #define EDP_PSR2_TP2_TIME_500us (0 << 8) 4758 #define EDP_PSR2_TP2_TIME_100us (1 << 8) 4759 #define EDP_PSR2_TP2_TIME_2500us (2 << 8) 4760 #define EDP_PSR2_TP2_TIME_50us (3 << 8) 4761 #define EDP_PSR2_TP2_TIME_MASK (3 << 8) 4762 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 4763 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4) 4764 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4) 4765 #define EDP_PSR2_IDLE_FRAME_MASK 0xf 4766 #define EDP_PSR2_IDLE_FRAME_SHIFT 0 4767 4768 #define _PSR_EVENT_TRANS_A 0x60848 4769 #define _PSR_EVENT_TRANS_B 0x61848 4770 #define _PSR_EVENT_TRANS_C 0x62848 4771 #define _PSR_EVENT_TRANS_D 0x63848 4772 #define _PSR_EVENT_TRANS_EDP 0x6f848 4773 #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A) 4774 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17) 4775 #define PSR_EVENT_PSR2_DISABLED (1 << 16) 4776 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15) 4777 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14) 4778 #define PSR_EVENT_GRAPHICS_RESET (1 << 12) 4779 #define PSR_EVENT_PCH_INTERRUPT (1 << 11) 4780 #define PSR_EVENT_MEMORY_UP (1 << 10) 4781 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9) 4782 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8) 4783 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6) 4784 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */ 4785 #define PSR_EVENT_HDCP_ENABLE (1 << 4) 4786 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3) 4787 #define PSR_EVENT_VBI_ENABLE (1 << 2) 4788 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1) 4789 #define PSR_EVENT_PSR_DISABLE (1 << 0) 4790 4791 #define _PSR2_STATUS_A 0x60940 4792 #define _PSR2_STATUS_EDP 0x6f940 4793 #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A) 4794 #define EDP_PSR2_STATUS_STATE_MASK REG_GENMASK(31, 28) 4795 #define EDP_PSR2_STATUS_STATE_DEEP_SLEEP REG_FIELD_PREP(EDP_PSR2_STATUS_STATE_MASK, 0x8) 4796 4797 #define _PSR2_SU_STATUS_A 0x60914 4798 #define _PSR2_SU_STATUS_EDP 0x6f914 4799 #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4) 4800 #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3)) 4801 #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10) 4802 #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame)) 4803 #define PSR2_SU_STATUS_FRAMES 8 4804 4805 #define _PSR2_MAN_TRK_CTL_A 0x60910 4806 #define _PSR2_MAN_TRK_CTL_EDP 0x6f910 4807 #define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A) 4808 #define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31) 4809 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21) 4810 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val) 4811 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11) 4812 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val) 4813 #define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3) 4814 #define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2) 4815 #define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1) 4816 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16) 4817 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val) 4818 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0) 4819 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val) 4820 #define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14) 4821 #define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13) 4822 4823 /* Icelake DSC Rate Control Range Parameter Registers */ 4824 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240) 4825 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4) 4826 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40) 4827 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4) 4828 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208) 4829 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4) 4830 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308) 4831 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4) 4832 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408) 4833 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4) 4834 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508) 4835 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4) 4836 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4837 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \ 4838 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC) 4839 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4840 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \ 4841 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC) 4842 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4843 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \ 4844 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC) 4845 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4846 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \ 4847 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC) 4848 #define RC_BPG_OFFSET_SHIFT 10 4849 #define RC_MAX_QP_SHIFT 5 4850 #define RC_MIN_QP_SHIFT 0 4851 4852 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248) 4853 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4) 4854 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48) 4855 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4) 4856 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210) 4857 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4) 4858 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310) 4859 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4) 4860 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410) 4861 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4) 4862 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510) 4863 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4) 4864 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4865 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \ 4866 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC) 4867 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4868 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \ 4869 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC) 4870 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4871 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \ 4872 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC) 4873 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4874 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \ 4875 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC) 4876 4877 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250) 4878 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4) 4879 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50) 4880 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4) 4881 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218) 4882 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4) 4883 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318) 4884 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4) 4885 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418) 4886 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4) 4887 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518) 4888 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4) 4889 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4890 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \ 4891 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC) 4892 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4893 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \ 4894 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC) 4895 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4896 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \ 4897 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC) 4898 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4899 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \ 4900 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC) 4901 4902 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258) 4903 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4) 4904 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58) 4905 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4) 4906 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220) 4907 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4) 4908 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320) 4909 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4) 4910 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420) 4911 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4) 4912 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520) 4913 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4) 4914 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4915 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \ 4916 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC) 4917 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4918 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \ 4919 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC) 4920 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4921 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \ 4922 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC) 4923 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 4924 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \ 4925 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC) 4926 4927 /* VGA port control */ 4928 #define ADPA _MMIO(0x61100) 4929 #define PCH_ADPA _MMIO(0xe1100) 4930 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) 4931 4932 #define ADPA_DAC_ENABLE (1 << 31) 4933 #define ADPA_DAC_DISABLE 0 4934 #define ADPA_PIPE_SEL_SHIFT 30 4935 #define ADPA_PIPE_SEL_MASK (1 << 30) 4936 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30) 4937 #define ADPA_PIPE_SEL_SHIFT_CPT 29 4938 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29) 4939 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4940 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 4941 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24) 4942 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24) 4943 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24) 4944 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24) 4945 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23) 4946 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22) 4947 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22) 4948 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21) 4949 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21) 4950 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20) 4951 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20) 4952 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18) 4953 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18) 4954 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18) 4955 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18) 4956 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17) 4957 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17) 4958 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16) 4959 #define ADPA_USE_VGA_HVPOLARITY (1 << 15) 4960 #define ADPA_SETS_HVPOLARITY 0 4961 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10) 4962 #define ADPA_VSYNC_CNTL_ENABLE 0 4963 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11) 4964 #define ADPA_HSYNC_CNTL_ENABLE 0 4965 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4) 4966 #define ADPA_VSYNC_ACTIVE_LOW 0 4967 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3) 4968 #define ADPA_HSYNC_ACTIVE_LOW 0 4969 #define ADPA_DPMS_MASK (~(3 << 10)) 4970 #define ADPA_DPMS_ON (0 << 10) 4971 #define ADPA_DPMS_SUSPEND (1 << 10) 4972 #define ADPA_DPMS_STANDBY (2 << 10) 4973 #define ADPA_DPMS_OFF (3 << 10) 4974 4975 4976 /* Hotplug control (945+ only) */ 4977 #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110) 4978 #define PORTB_HOTPLUG_INT_EN (1 << 29) 4979 #define PORTC_HOTPLUG_INT_EN (1 << 28) 4980 #define PORTD_HOTPLUG_INT_EN (1 << 27) 4981 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 4982 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 4983 #define TV_HOTPLUG_INT_EN (1 << 18) 4984 #define CRT_HOTPLUG_INT_EN (1 << 9) 4985 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 4986 PORTC_HOTPLUG_INT_EN | \ 4987 PORTD_HOTPLUG_INT_EN | \ 4988 SDVOC_HOTPLUG_INT_EN | \ 4989 SDVOB_HOTPLUG_INT_EN | \ 4990 CRT_HOTPLUG_INT_EN) 4991 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 4992 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 4993 /* must use period 64 on GM45 according to docs */ 4994 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 4995 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 4996 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 4997 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 4998 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 4999 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 5000 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 5001 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 5002 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 5003 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 5004 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 5005 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 5006 5007 #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114) 5008 /* 5009 * HDMI/DP bits are g4x+ 5010 * 5011 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 5012 * Please check the detailed lore in the commit message for for experimental 5013 * evidence. 5014 */ 5015 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ 5016 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) 5017 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) 5018 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) 5019 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ 5020 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 5021 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 5022 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 5023 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 5024 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 5025 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 5026 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 5027 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 5028 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 5029 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 5030 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 5031 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 5032 /* CRT/TV common between gen3+ */ 5033 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 5034 #define TV_HOTPLUG_INT_STATUS (1 << 10) 5035 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 5036 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 5037 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 5038 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 5039 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 5040 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 5041 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 5042 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 5043 5044 /* SDVO is different across gen3/4 */ 5045 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 5046 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 5047 /* 5048 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 5049 * since reality corrobates that they're the same as on gen3. But keep these 5050 * bits here (and the comment!) to help any other lost wanderers back onto the 5051 * right tracks. 5052 */ 5053 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 5054 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 5055 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 5056 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 5057 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 5058 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 5059 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 5060 PORTB_HOTPLUG_INT_STATUS | \ 5061 PORTC_HOTPLUG_INT_STATUS | \ 5062 PORTD_HOTPLUG_INT_STATUS) 5063 5064 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 5065 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 5066 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 5067 PORTB_HOTPLUG_INT_STATUS | \ 5068 PORTC_HOTPLUG_INT_STATUS | \ 5069 PORTD_HOTPLUG_INT_STATUS) 5070 5071 /* SDVO and HDMI port control. 5072 * The same register may be used for SDVO or HDMI */ 5073 #define _GEN3_SDVOB 0x61140 5074 #define _GEN3_SDVOC 0x61160 5075 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) 5076 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) 5077 #define GEN4_HDMIB GEN3_SDVOB 5078 #define GEN4_HDMIC GEN3_SDVOC 5079 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) 5080 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) 5081 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) 5082 #define PCH_SDVOB _MMIO(0xe1140) 5083 #define PCH_HDMIB PCH_SDVOB 5084 #define PCH_HDMIC _MMIO(0xe1150) 5085 #define PCH_HDMID _MMIO(0xe1160) 5086 5087 #define PORT_DFT_I9XX _MMIO(0x61150) 5088 #define DC_BALANCE_RESET (1 << 25) 5089 #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154) 5090 #define DC_BALANCE_RESET_VLV (1 << 31) 5091 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 5092 #define PIPE_C_SCRAMBLE_RESET REG_BIT(14) /* chv */ 5093 #define PIPE_B_SCRAMBLE_RESET REG_BIT(1) 5094 #define PIPE_A_SCRAMBLE_RESET REG_BIT(0) 5095 5096 /* Gen 3 SDVO bits: */ 5097 #define SDVO_ENABLE (1 << 31) 5098 #define SDVO_PIPE_SEL_SHIFT 30 5099 #define SDVO_PIPE_SEL_MASK (1 << 30) 5100 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 5101 #define SDVO_STALL_SELECT (1 << 29) 5102 #define SDVO_INTERRUPT_ENABLE (1 << 26) 5103 /* 5104 * 915G/GM SDVO pixel multiplier. 5105 * Programmed value is multiplier - 1, up to 5x. 5106 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 5107 */ 5108 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 5109 #define SDVO_PORT_MULTIPLY_SHIFT 23 5110 #define SDVO_PHASE_SELECT_MASK (15 << 19) 5111 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 5112 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 5113 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 5114 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 5115 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 5116 #define SDVO_DETECTED (1 << 2) 5117 /* Bits to be preserved when writing */ 5118 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 5119 SDVO_INTERRUPT_ENABLE) 5120 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 5121 5122 /* Gen 4 SDVO/HDMI bits: */ 5123 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 5124 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 5125 #define SDVO_ENCODING_SDVO (0 << 10) 5126 #define SDVO_ENCODING_HDMI (2 << 10) 5127 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 5128 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 5129 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 5130 #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */ 5131 /* VSYNC/HSYNC bits new with 965, default is to be set */ 5132 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 5133 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 5134 5135 /* Gen 5 (IBX) SDVO/HDMI bits: */ 5136 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 5137 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 5138 5139 /* Gen 6 (CPT) SDVO/HDMI bits: */ 5140 #define SDVO_PIPE_SEL_SHIFT_CPT 29 5141 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 5142 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 5143 5144 /* CHV SDVO/HDMI bits: */ 5145 #define SDVO_PIPE_SEL_SHIFT_CHV 24 5146 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 5147 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 5148 5149 5150 /* DVO port control */ 5151 #define _DVOA 0x61120 5152 #define DVOA _MMIO(_DVOA) 5153 #define _DVOB 0x61140 5154 #define DVOB _MMIO(_DVOB) 5155 #define _DVOC 0x61160 5156 #define DVOC _MMIO(_DVOC) 5157 #define DVO_ENABLE (1 << 31) 5158 #define DVO_PIPE_SEL_SHIFT 30 5159 #define DVO_PIPE_SEL_MASK (1 << 30) 5160 #define DVO_PIPE_SEL(pipe) ((pipe) << 30) 5161 #define DVO_PIPE_STALL_UNUSED (0 << 28) 5162 #define DVO_PIPE_STALL (1 << 28) 5163 #define DVO_PIPE_STALL_TV (2 << 28) 5164 #define DVO_PIPE_STALL_MASK (3 << 28) 5165 #define DVO_USE_VGA_SYNC (1 << 15) 5166 #define DVO_DATA_ORDER_I740 (0 << 14) 5167 #define DVO_DATA_ORDER_FP (1 << 14) 5168 #define DVO_VSYNC_DISABLE (1 << 11) 5169 #define DVO_HSYNC_DISABLE (1 << 10) 5170 #define DVO_VSYNC_TRISTATE (1 << 9) 5171 #define DVO_HSYNC_TRISTATE (1 << 8) 5172 #define DVO_BORDER_ENABLE (1 << 7) 5173 #define DVO_DATA_ORDER_GBRG (1 << 6) 5174 #define DVO_DATA_ORDER_RGGB (0 << 6) 5175 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 5176 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 5177 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 5178 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 5179 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 5180 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 5181 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 5182 #define DVO_PRESERVE_MASK (0x7 << 24) 5183 #define DVOA_SRCDIM _MMIO(0x61124) 5184 #define DVOB_SRCDIM _MMIO(0x61144) 5185 #define DVOC_SRCDIM _MMIO(0x61164) 5186 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 5187 #define DVO_SRCDIM_VERTICAL_SHIFT 0 5188 5189 /* LVDS port control */ 5190 #define LVDS _MMIO(0x61180) 5191 /* 5192 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 5193 * the DPLL semantics change when the LVDS is assigned to that pipe. 5194 */ 5195 #define LVDS_PORT_EN (1 << 31) 5196 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 5197 #define LVDS_PIPE_SEL_SHIFT 30 5198 #define LVDS_PIPE_SEL_MASK (1 << 30) 5199 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30) 5200 #define LVDS_PIPE_SEL_SHIFT_CPT 29 5201 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29) 5202 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29) 5203 /* LVDS dithering flag on 965/g4x platform */ 5204 #define LVDS_ENABLE_DITHER (1 << 25) 5205 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 5206 #define LVDS_VSYNC_POLARITY (1 << 21) 5207 #define LVDS_HSYNC_POLARITY (1 << 20) 5208 5209 /* Enable border for unscaled (or aspect-scaled) display */ 5210 #define LVDS_BORDER_ENABLE (1 << 15) 5211 /* 5212 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 5213 * pixel. 5214 */ 5215 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 5216 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 5217 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 5218 /* 5219 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 5220 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 5221 * on. 5222 */ 5223 #define LVDS_A3_POWER_MASK (3 << 6) 5224 #define LVDS_A3_POWER_DOWN (0 << 6) 5225 #define LVDS_A3_POWER_UP (3 << 6) 5226 /* 5227 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 5228 * is set. 5229 */ 5230 #define LVDS_CLKB_POWER_MASK (3 << 4) 5231 #define LVDS_CLKB_POWER_DOWN (0 << 4) 5232 #define LVDS_CLKB_POWER_UP (3 << 4) 5233 /* 5234 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 5235 * setting for whether we are in dual-channel mode. The B3 pair will 5236 * additionally only be powered up when LVDS_A3_POWER_UP is set. 5237 */ 5238 #define LVDS_B0B3_POWER_MASK (3 << 2) 5239 #define LVDS_B0B3_POWER_DOWN (0 << 2) 5240 #define LVDS_B0B3_POWER_UP (3 << 2) 5241 5242 /* Video Data Island Packet control */ 5243 #define VIDEO_DIP_DATA _MMIO(0x61178) 5244 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 5245 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 5246 * of the infoframe structure specified by CEA-861. */ 5247 #define VIDEO_DIP_DATA_SIZE 32 5248 #define VIDEO_DIP_GMP_DATA_SIZE 36 5249 #define VIDEO_DIP_VSC_DATA_SIZE 36 5250 #define VIDEO_DIP_PPS_DATA_SIZE 132 5251 #define VIDEO_DIP_CTL _MMIO(0x61170) 5252 /* Pre HSW: */ 5253 #define VIDEO_DIP_ENABLE (1 << 31) 5254 #define VIDEO_DIP_PORT(port) ((port) << 29) 5255 #define VIDEO_DIP_PORT_MASK (3 << 29) 5256 #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */ 5257 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 5258 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 5259 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */ 5260 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 5261 #define VIDEO_DIP_SELECT_AVI (0 << 19) 5262 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 5263 #define VIDEO_DIP_SELECT_GAMUT (2 << 19) 5264 #define VIDEO_DIP_SELECT_SPD (3 << 19) 5265 #define VIDEO_DIP_SELECT_MASK (3 << 19) 5266 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 5267 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 5268 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 5269 #define VIDEO_DIP_FREQ_MASK (3 << 16) 5270 /* HSW and later: */ 5271 #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28) 5272 #define PSR_VSC_BIT_7_SET (1 << 27) 5273 #define VSC_SELECT_MASK (0x3 << 25) 5274 #define VSC_SELECT_SHIFT 25 5275 #define VSC_DIP_HW_HEA_DATA (0 << 25) 5276 #define VSC_DIP_HW_HEA_SW_DATA (1 << 25) 5277 #define VSC_DIP_HW_DATA_SW_HEA (2 << 25) 5278 #define VSC_DIP_SW_HEA_DATA (3 << 25) 5279 #define VDIP_ENABLE_PPS (1 << 24) 5280 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 5281 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 5282 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 5283 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 5284 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 5285 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 5286 5287 /* Panel power sequencing */ 5288 #define PPS_BASE 0x61200 5289 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 5290 #define PCH_PPS_BASE 0xC7200 5291 5292 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ 5293 PPS_BASE + (reg) + \ 5294 (pps_idx) * 0x100) 5295 5296 #define _PP_STATUS 0x61200 5297 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 5298 #define PP_ON REG_BIT(31) 5299 /* 5300 * Indicates that all dependencies of the panel are on: 5301 * 5302 * - PLL enabled 5303 * - pipe enabled 5304 * - LVDS/DVOB/DVOC on 5305 */ 5306 #define PP_READY REG_BIT(30) 5307 #define PP_SEQUENCE_MASK REG_GENMASK(29, 28) 5308 #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0) 5309 #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1) 5310 #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2) 5311 #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27) 5312 #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0) 5313 #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0) 5314 #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1) 5315 #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2) 5316 #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3) 5317 #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8) 5318 #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9) 5319 #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa) 5320 #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb) 5321 #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf) 5322 5323 #define _PP_CONTROL 0x61204 5324 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 5325 #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16) 5326 #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd) 5327 #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4) 5328 #define EDP_FORCE_VDD REG_BIT(3) 5329 #define EDP_BLC_ENABLE REG_BIT(2) 5330 #define PANEL_POWER_RESET REG_BIT(1) 5331 #define PANEL_POWER_ON REG_BIT(0) 5332 5333 #define _PP_ON_DELAYS 0x61208 5334 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 5335 #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30) 5336 #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0) 5337 #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1) 5338 #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2) 5339 #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3) 5340 #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port) 5341 #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16) 5342 #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0) 5343 5344 #define _PP_OFF_DELAYS 0x6120C 5345 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 5346 #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16) 5347 #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0) 5348 5349 #define _PP_DIVISOR 0x61210 5350 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 5351 #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8) 5352 #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0) 5353 5354 /* Panel fitting */ 5355 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230) 5356 #define PFIT_ENABLE (1 << 31) 5357 #define PFIT_PIPE_MASK (3 << 29) 5358 #define PFIT_PIPE_SHIFT 29 5359 #define PFIT_PIPE(pipe) ((pipe) << 29) 5360 #define VERT_INTERP_DISABLE (0 << 10) 5361 #define VERT_INTERP_BILINEAR (1 << 10) 5362 #define VERT_INTERP_MASK (3 << 10) 5363 #define VERT_AUTO_SCALE (1 << 9) 5364 #define HORIZ_INTERP_DISABLE (0 << 6) 5365 #define HORIZ_INTERP_BILINEAR (1 << 6) 5366 #define HORIZ_INTERP_MASK (3 << 6) 5367 #define HORIZ_AUTO_SCALE (1 << 5) 5368 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 5369 #define PFIT_FILTER_FUZZY (0 << 24) 5370 #define PFIT_SCALING_AUTO (0 << 26) 5371 #define PFIT_SCALING_PROGRAMMED (1 << 26) 5372 #define PFIT_SCALING_PILLAR (2 << 26) 5373 #define PFIT_SCALING_LETTER (3 << 26) 5374 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234) 5375 /* Pre-965 */ 5376 #define PFIT_VERT_SCALE_SHIFT 20 5377 #define PFIT_VERT_SCALE_MASK 0xfff00000 5378 #define PFIT_HORIZ_SCALE_SHIFT 4 5379 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 5380 /* 965+ */ 5381 #define PFIT_VERT_SCALE_SHIFT_965 16 5382 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 5383 #define PFIT_HORIZ_SCALE_SHIFT_965 0 5384 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 5385 5386 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238) 5387 5388 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250) 5389 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350) 5390 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 5391 _VLV_BLC_PWM_CTL2_B) 5392 5393 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254) 5394 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354) 5395 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 5396 _VLV_BLC_PWM_CTL_B) 5397 5398 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260) 5399 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360) 5400 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 5401 _VLV_BLC_HIST_CTL_B) 5402 5403 /* Backlight control */ 5404 #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */ 5405 #define BLM_PWM_ENABLE (1 << 31) 5406 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 5407 #define BLM_PIPE_SELECT (1 << 29) 5408 #define BLM_PIPE_SELECT_IVB (3 << 29) 5409 #define BLM_PIPE_A (0 << 29) 5410 #define BLM_PIPE_B (1 << 29) 5411 #define BLM_PIPE_C (2 << 29) /* ivb + */ 5412 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 5413 #define BLM_TRANSCODER_B BLM_PIPE_B 5414 #define BLM_TRANSCODER_C BLM_PIPE_C 5415 #define BLM_TRANSCODER_EDP (3 << 29) 5416 #define BLM_PIPE(pipe) ((pipe) << 29) 5417 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 5418 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 5419 #define BLM_PHASE_IN_ENABLE (1 << 25) 5420 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 5421 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 5422 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 5423 #define BLM_PHASE_IN_COUNT_SHIFT (8) 5424 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 5425 #define BLM_PHASE_IN_INCR_SHIFT (0) 5426 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 5427 #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254) 5428 /* 5429 * This is the most significant 15 bits of the number of backlight cycles in a 5430 * complete cycle of the modulated backlight control. 5431 * 5432 * The actual value is this field multiplied by two. 5433 */ 5434 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 5435 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 5436 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 5437 /* 5438 * This is the number of cycles out of the backlight modulation cycle for which 5439 * the backlight is on. 5440 * 5441 * This field must be no greater than the number of cycles in the complete 5442 * backlight modulation cycle. 5443 */ 5444 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 5445 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 5446 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 5447 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 5448 5449 #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260) 5450 #define BLM_HISTOGRAM_ENABLE (1 << 31) 5451 5452 /* New registers for PCH-split platforms. Safe where new bits show up, the 5453 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 5454 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) 5455 #define BLC_PWM_CPU_CTL _MMIO(0x48254) 5456 5457 #define HSW_BLC_PWM2_CTL _MMIO(0x48350) 5458 5459 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 5460 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 5461 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) 5462 #define BLM_PCH_PWM_ENABLE (1 << 31) 5463 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 5464 #define BLM_PCH_POLARITY (1 << 29) 5465 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) 5466 5467 #define UTIL_PIN_CTL _MMIO(0x48400) 5468 #define UTIL_PIN_ENABLE (1 << 31) 5469 #define UTIL_PIN_PIPE_MASK (3 << 29) 5470 #define UTIL_PIN_PIPE(x) ((x) << 29) 5471 #define UTIL_PIN_MODE_MASK (0xf << 24) 5472 #define UTIL_PIN_MODE_DATA (0 << 24) 5473 #define UTIL_PIN_MODE_PWM (1 << 24) 5474 #define UTIL_PIN_MODE_VBLANK (4 << 24) 5475 #define UTIL_PIN_MODE_VSYNC (5 << 24) 5476 #define UTIL_PIN_MODE_EYE_LEVEL (8 << 24) 5477 #define UTIL_PIN_OUTPUT_DATA (1 << 23) 5478 #define UTIL_PIN_POLARITY (1 << 22) 5479 #define UTIL_PIN_DIRECTION_INPUT (1 << 19) 5480 #define UTIL_PIN_INPUT_DATA (1 << 16) 5481 5482 /* BXT backlight register definition. */ 5483 #define _BXT_BLC_PWM_CTL1 0xC8250 5484 #define BXT_BLC_PWM_ENABLE (1 << 31) 5485 #define BXT_BLC_PWM_POLARITY (1 << 29) 5486 #define _BXT_BLC_PWM_FREQ1 0xC8254 5487 #define _BXT_BLC_PWM_DUTY1 0xC8258 5488 5489 #define _BXT_BLC_PWM_CTL2 0xC8350 5490 #define _BXT_BLC_PWM_FREQ2 0xC8354 5491 #define _BXT_BLC_PWM_DUTY2 0xC8358 5492 5493 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ 5494 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) 5495 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ 5496 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) 5497 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ 5498 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) 5499 5500 #define PCH_GTC_CTL _MMIO(0xe7000) 5501 #define PCH_GTC_ENABLE (1 << 31) 5502 5503 /* TV port control */ 5504 #define TV_CTL _MMIO(0x68000) 5505 /* Enables the TV encoder */ 5506 # define TV_ENC_ENABLE (1 << 31) 5507 /* Sources the TV encoder input from pipe B instead of A. */ 5508 # define TV_ENC_PIPE_SEL_SHIFT 30 5509 # define TV_ENC_PIPE_SEL_MASK (1 << 30) 5510 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30) 5511 /* Outputs composite video (DAC A only) */ 5512 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 5513 /* Outputs SVideo video (DAC B/C) */ 5514 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 5515 /* Outputs Component video (DAC A/B/C) */ 5516 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 5517 /* Outputs Composite and SVideo (DAC A/B/C) */ 5518 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 5519 # define TV_TRILEVEL_SYNC (1 << 21) 5520 /* Enables slow sync generation (945GM only) */ 5521 # define TV_SLOW_SYNC (1 << 20) 5522 /* Selects 4x oversampling for 480i and 576p */ 5523 # define TV_OVERSAMPLE_4X (0 << 18) 5524 /* Selects 2x oversampling for 720p and 1080i */ 5525 # define TV_OVERSAMPLE_2X (1 << 18) 5526 /* Selects no oversampling for 1080p */ 5527 # define TV_OVERSAMPLE_NONE (2 << 18) 5528 /* Selects 8x oversampling */ 5529 # define TV_OVERSAMPLE_8X (3 << 18) 5530 # define TV_OVERSAMPLE_MASK (3 << 18) 5531 /* Selects progressive mode rather than interlaced */ 5532 # define TV_PROGRESSIVE (1 << 17) 5533 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 5534 # define TV_PAL_BURST (1 << 16) 5535 /* Field for setting delay of Y compared to C */ 5536 # define TV_YC_SKEW_MASK (7 << 12) 5537 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 5538 # define TV_ENC_SDP_FIX (1 << 11) 5539 /* 5540 * Enables a fix for the 915GM only. 5541 * 5542 * Not sure what it does. 5543 */ 5544 # define TV_ENC_C0_FIX (1 << 10) 5545 /* Bits that must be preserved by software */ 5546 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 5547 # define TV_FUSE_STATE_MASK (3 << 4) 5548 /* Read-only state that reports all features enabled */ 5549 # define TV_FUSE_STATE_ENABLED (0 << 4) 5550 /* Read-only state that reports that Macrovision is disabled in hardware*/ 5551 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 5552 /* Read-only state that reports that TV-out is disabled in hardware. */ 5553 # define TV_FUSE_STATE_DISABLED (2 << 4) 5554 /* Normal operation */ 5555 # define TV_TEST_MODE_NORMAL (0 << 0) 5556 /* Encoder test pattern 1 - combo pattern */ 5557 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 5558 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 5559 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 5560 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 5561 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 5562 /* Encoder test pattern 4 - random noise */ 5563 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 5564 /* Encoder test pattern 5 - linear color ramps */ 5565 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 5566 /* 5567 * This test mode forces the DACs to 50% of full output. 5568 * 5569 * This is used for load detection in combination with TVDAC_SENSE_MASK 5570 */ 5571 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 5572 # define TV_TEST_MODE_MASK (7 << 0) 5573 5574 #define TV_DAC _MMIO(0x68004) 5575 # define TV_DAC_SAVE 0x00ffff00 5576 /* 5577 * Reports that DAC state change logic has reported change (RO). 5578 * 5579 * This gets cleared when TV_DAC_STATE_EN is cleared 5580 */ 5581 # define TVDAC_STATE_CHG (1 << 31) 5582 # define TVDAC_SENSE_MASK (7 << 28) 5583 /* Reports that DAC A voltage is above the detect threshold */ 5584 # define TVDAC_A_SENSE (1 << 30) 5585 /* Reports that DAC B voltage is above the detect threshold */ 5586 # define TVDAC_B_SENSE (1 << 29) 5587 /* Reports that DAC C voltage is above the detect threshold */ 5588 # define TVDAC_C_SENSE (1 << 28) 5589 /* 5590 * Enables DAC state detection logic, for load-based TV detection. 5591 * 5592 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 5593 * to off, for load detection to work. 5594 */ 5595 # define TVDAC_STATE_CHG_EN (1 << 27) 5596 /* Sets the DAC A sense value to high */ 5597 # define TVDAC_A_SENSE_CTL (1 << 26) 5598 /* Sets the DAC B sense value to high */ 5599 # define TVDAC_B_SENSE_CTL (1 << 25) 5600 /* Sets the DAC C sense value to high */ 5601 # define TVDAC_C_SENSE_CTL (1 << 24) 5602 /* Overrides the ENC_ENABLE and DAC voltage levels */ 5603 # define DAC_CTL_OVERRIDE (1 << 7) 5604 /* Sets the slew rate. Must be preserved in software */ 5605 # define ENC_TVDAC_SLEW_FAST (1 << 6) 5606 # define DAC_A_1_3_V (0 << 4) 5607 # define DAC_A_1_1_V (1 << 4) 5608 # define DAC_A_0_7_V (2 << 4) 5609 # define DAC_A_MASK (3 << 4) 5610 # define DAC_B_1_3_V (0 << 2) 5611 # define DAC_B_1_1_V (1 << 2) 5612 # define DAC_B_0_7_V (2 << 2) 5613 # define DAC_B_MASK (3 << 2) 5614 # define DAC_C_1_3_V (0 << 0) 5615 # define DAC_C_1_1_V (1 << 0) 5616 # define DAC_C_0_7_V (2 << 0) 5617 # define DAC_C_MASK (3 << 0) 5618 5619 /* 5620 * CSC coefficients are stored in a floating point format with 9 bits of 5621 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 5622 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 5623 * -1 (0x3) being the only legal negative value. 5624 */ 5625 #define TV_CSC_Y _MMIO(0x68010) 5626 # define TV_RY_MASK 0x07ff0000 5627 # define TV_RY_SHIFT 16 5628 # define TV_GY_MASK 0x00000fff 5629 # define TV_GY_SHIFT 0 5630 5631 #define TV_CSC_Y2 _MMIO(0x68014) 5632 # define TV_BY_MASK 0x07ff0000 5633 # define TV_BY_SHIFT 16 5634 /* 5635 * Y attenuation for component video. 5636 * 5637 * Stored in 1.9 fixed point. 5638 */ 5639 # define TV_AY_MASK 0x000003ff 5640 # define TV_AY_SHIFT 0 5641 5642 #define TV_CSC_U _MMIO(0x68018) 5643 # define TV_RU_MASK 0x07ff0000 5644 # define TV_RU_SHIFT 16 5645 # define TV_GU_MASK 0x000007ff 5646 # define TV_GU_SHIFT 0 5647 5648 #define TV_CSC_U2 _MMIO(0x6801c) 5649 # define TV_BU_MASK 0x07ff0000 5650 # define TV_BU_SHIFT 16 5651 /* 5652 * U attenuation for component video. 5653 * 5654 * Stored in 1.9 fixed point. 5655 */ 5656 # define TV_AU_MASK 0x000003ff 5657 # define TV_AU_SHIFT 0 5658 5659 #define TV_CSC_V _MMIO(0x68020) 5660 # define TV_RV_MASK 0x0fff0000 5661 # define TV_RV_SHIFT 16 5662 # define TV_GV_MASK 0x000007ff 5663 # define TV_GV_SHIFT 0 5664 5665 #define TV_CSC_V2 _MMIO(0x68024) 5666 # define TV_BV_MASK 0x07ff0000 5667 # define TV_BV_SHIFT 16 5668 /* 5669 * V attenuation for component video. 5670 * 5671 * Stored in 1.9 fixed point. 5672 */ 5673 # define TV_AV_MASK 0x000007ff 5674 # define TV_AV_SHIFT 0 5675 5676 #define TV_CLR_KNOBS _MMIO(0x68028) 5677 /* 2s-complement brightness adjustment */ 5678 # define TV_BRIGHTNESS_MASK 0xff000000 5679 # define TV_BRIGHTNESS_SHIFT 24 5680 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 5681 # define TV_CONTRAST_MASK 0x00ff0000 5682 # define TV_CONTRAST_SHIFT 16 5683 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 5684 # define TV_SATURATION_MASK 0x0000ff00 5685 # define TV_SATURATION_SHIFT 8 5686 /* Hue adjustment, as an integer phase angle in degrees */ 5687 # define TV_HUE_MASK 0x000000ff 5688 # define TV_HUE_SHIFT 0 5689 5690 #define TV_CLR_LEVEL _MMIO(0x6802c) 5691 /* Controls the DAC level for black */ 5692 # define TV_BLACK_LEVEL_MASK 0x01ff0000 5693 # define TV_BLACK_LEVEL_SHIFT 16 5694 /* Controls the DAC level for blanking */ 5695 # define TV_BLANK_LEVEL_MASK 0x000001ff 5696 # define TV_BLANK_LEVEL_SHIFT 0 5697 5698 #define TV_H_CTL_1 _MMIO(0x68030) 5699 /* Number of pixels in the hsync. */ 5700 # define TV_HSYNC_END_MASK 0x1fff0000 5701 # define TV_HSYNC_END_SHIFT 16 5702 /* Total number of pixels minus one in the line (display and blanking). */ 5703 # define TV_HTOTAL_MASK 0x00001fff 5704 # define TV_HTOTAL_SHIFT 0 5705 5706 #define TV_H_CTL_2 _MMIO(0x68034) 5707 /* Enables the colorburst (needed for non-component color) */ 5708 # define TV_BURST_ENA (1 << 31) 5709 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 5710 # define TV_HBURST_START_SHIFT 16 5711 # define TV_HBURST_START_MASK 0x1fff0000 5712 /* Length of the colorburst */ 5713 # define TV_HBURST_LEN_SHIFT 0 5714 # define TV_HBURST_LEN_MASK 0x0001fff 5715 5716 #define TV_H_CTL_3 _MMIO(0x68038) 5717 /* End of hblank, measured in pixels minus one from start of hsync */ 5718 # define TV_HBLANK_END_SHIFT 16 5719 # define TV_HBLANK_END_MASK 0x1fff0000 5720 /* Start of hblank, measured in pixels minus one from start of hsync */ 5721 # define TV_HBLANK_START_SHIFT 0 5722 # define TV_HBLANK_START_MASK 0x0001fff 5723 5724 #define TV_V_CTL_1 _MMIO(0x6803c) 5725 /* XXX */ 5726 # define TV_NBR_END_SHIFT 16 5727 # define TV_NBR_END_MASK 0x07ff0000 5728 /* XXX */ 5729 # define TV_VI_END_F1_SHIFT 8 5730 # define TV_VI_END_F1_MASK 0x00003f00 5731 /* XXX */ 5732 # define TV_VI_END_F2_SHIFT 0 5733 # define TV_VI_END_F2_MASK 0x0000003f 5734 5735 #define TV_V_CTL_2 _MMIO(0x68040) 5736 /* Length of vsync, in half lines */ 5737 # define TV_VSYNC_LEN_MASK 0x07ff0000 5738 # define TV_VSYNC_LEN_SHIFT 16 5739 /* Offset of the start of vsync in field 1, measured in one less than the 5740 * number of half lines. 5741 */ 5742 # define TV_VSYNC_START_F1_MASK 0x00007f00 5743 # define TV_VSYNC_START_F1_SHIFT 8 5744 /* 5745 * Offset of the start of vsync in field 2, measured in one less than the 5746 * number of half lines. 5747 */ 5748 # define TV_VSYNC_START_F2_MASK 0x0000007f 5749 # define TV_VSYNC_START_F2_SHIFT 0 5750 5751 #define TV_V_CTL_3 _MMIO(0x68044) 5752 /* Enables generation of the equalization signal */ 5753 # define TV_EQUAL_ENA (1 << 31) 5754 /* Length of vsync, in half lines */ 5755 # define TV_VEQ_LEN_MASK 0x007f0000 5756 # define TV_VEQ_LEN_SHIFT 16 5757 /* Offset of the start of equalization in field 1, measured in one less than 5758 * the number of half lines. 5759 */ 5760 # define TV_VEQ_START_F1_MASK 0x0007f00 5761 # define TV_VEQ_START_F1_SHIFT 8 5762 /* 5763 * Offset of the start of equalization in field 2, measured in one less than 5764 * the number of half lines. 5765 */ 5766 # define TV_VEQ_START_F2_MASK 0x000007f 5767 # define TV_VEQ_START_F2_SHIFT 0 5768 5769 #define TV_V_CTL_4 _MMIO(0x68048) 5770 /* 5771 * Offset to start of vertical colorburst, measured in one less than the 5772 * number of lines from vertical start. 5773 */ 5774 # define TV_VBURST_START_F1_MASK 0x003f0000 5775 # define TV_VBURST_START_F1_SHIFT 16 5776 /* 5777 * Offset to the end of vertical colorburst, measured in one less than the 5778 * number of lines from the start of NBR. 5779 */ 5780 # define TV_VBURST_END_F1_MASK 0x000000ff 5781 # define TV_VBURST_END_F1_SHIFT 0 5782 5783 #define TV_V_CTL_5 _MMIO(0x6804c) 5784 /* 5785 * Offset to start of vertical colorburst, measured in one less than the 5786 * number of lines from vertical start. 5787 */ 5788 # define TV_VBURST_START_F2_MASK 0x003f0000 5789 # define TV_VBURST_START_F2_SHIFT 16 5790 /* 5791 * Offset to the end of vertical colorburst, measured in one less than the 5792 * number of lines from the start of NBR. 5793 */ 5794 # define TV_VBURST_END_F2_MASK 0x000000ff 5795 # define TV_VBURST_END_F2_SHIFT 0 5796 5797 #define TV_V_CTL_6 _MMIO(0x68050) 5798 /* 5799 * Offset to start of vertical colorburst, measured in one less than the 5800 * number of lines from vertical start. 5801 */ 5802 # define TV_VBURST_START_F3_MASK 0x003f0000 5803 # define TV_VBURST_START_F3_SHIFT 16 5804 /* 5805 * Offset to the end of vertical colorburst, measured in one less than the 5806 * number of lines from the start of NBR. 5807 */ 5808 # define TV_VBURST_END_F3_MASK 0x000000ff 5809 # define TV_VBURST_END_F3_SHIFT 0 5810 5811 #define TV_V_CTL_7 _MMIO(0x68054) 5812 /* 5813 * Offset to start of vertical colorburst, measured in one less than the 5814 * number of lines from vertical start. 5815 */ 5816 # define TV_VBURST_START_F4_MASK 0x003f0000 5817 # define TV_VBURST_START_F4_SHIFT 16 5818 /* 5819 * Offset to the end of vertical colorburst, measured in one less than the 5820 * number of lines from the start of NBR. 5821 */ 5822 # define TV_VBURST_END_F4_MASK 0x000000ff 5823 # define TV_VBURST_END_F4_SHIFT 0 5824 5825 #define TV_SC_CTL_1 _MMIO(0x68060) 5826 /* Turns on the first subcarrier phase generation DDA */ 5827 # define TV_SC_DDA1_EN (1 << 31) 5828 /* Turns on the first subcarrier phase generation DDA */ 5829 # define TV_SC_DDA2_EN (1 << 30) 5830 /* Turns on the first subcarrier phase generation DDA */ 5831 # define TV_SC_DDA3_EN (1 << 29) 5832 /* Sets the subcarrier DDA to reset frequency every other field */ 5833 # define TV_SC_RESET_EVERY_2 (0 << 24) 5834 /* Sets the subcarrier DDA to reset frequency every fourth field */ 5835 # define TV_SC_RESET_EVERY_4 (1 << 24) 5836 /* Sets the subcarrier DDA to reset frequency every eighth field */ 5837 # define TV_SC_RESET_EVERY_8 (2 << 24) 5838 /* Sets the subcarrier DDA to never reset the frequency */ 5839 # define TV_SC_RESET_NEVER (3 << 24) 5840 /* Sets the peak amplitude of the colorburst.*/ 5841 # define TV_BURST_LEVEL_MASK 0x00ff0000 5842 # define TV_BURST_LEVEL_SHIFT 16 5843 /* Sets the increment of the first subcarrier phase generation DDA */ 5844 # define TV_SCDDA1_INC_MASK 0x00000fff 5845 # define TV_SCDDA1_INC_SHIFT 0 5846 5847 #define TV_SC_CTL_2 _MMIO(0x68064) 5848 /* Sets the rollover for the second subcarrier phase generation DDA */ 5849 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 5850 # define TV_SCDDA2_SIZE_SHIFT 16 5851 /* Sets the increent of the second subcarrier phase generation DDA */ 5852 # define TV_SCDDA2_INC_MASK 0x00007fff 5853 # define TV_SCDDA2_INC_SHIFT 0 5854 5855 #define TV_SC_CTL_3 _MMIO(0x68068) 5856 /* Sets the rollover for the third subcarrier phase generation DDA */ 5857 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 5858 # define TV_SCDDA3_SIZE_SHIFT 16 5859 /* Sets the increent of the third subcarrier phase generation DDA */ 5860 # define TV_SCDDA3_INC_MASK 0x00007fff 5861 # define TV_SCDDA3_INC_SHIFT 0 5862 5863 #define TV_WIN_POS _MMIO(0x68070) 5864 /* X coordinate of the display from the start of horizontal active */ 5865 # define TV_XPOS_MASK 0x1fff0000 5866 # define TV_XPOS_SHIFT 16 5867 /* Y coordinate of the display from the start of vertical active (NBR) */ 5868 # define TV_YPOS_MASK 0x00000fff 5869 # define TV_YPOS_SHIFT 0 5870 5871 #define TV_WIN_SIZE _MMIO(0x68074) 5872 /* Horizontal size of the display window, measured in pixels*/ 5873 # define TV_XSIZE_MASK 0x1fff0000 5874 # define TV_XSIZE_SHIFT 16 5875 /* 5876 * Vertical size of the display window, measured in pixels. 5877 * 5878 * Must be even for interlaced modes. 5879 */ 5880 # define TV_YSIZE_MASK 0x00000fff 5881 # define TV_YSIZE_SHIFT 0 5882 5883 #define TV_FILTER_CTL_1 _MMIO(0x68080) 5884 /* 5885 * Enables automatic scaling calculation. 5886 * 5887 * If set, the rest of the registers are ignored, and the calculated values can 5888 * be read back from the register. 5889 */ 5890 # define TV_AUTO_SCALE (1 << 31) 5891 /* 5892 * Disables the vertical filter. 5893 * 5894 * This is required on modes more than 1024 pixels wide */ 5895 # define TV_V_FILTER_BYPASS (1 << 29) 5896 /* Enables adaptive vertical filtering */ 5897 # define TV_VADAPT (1 << 28) 5898 # define TV_VADAPT_MODE_MASK (3 << 26) 5899 /* Selects the least adaptive vertical filtering mode */ 5900 # define TV_VADAPT_MODE_LEAST (0 << 26) 5901 /* Selects the moderately adaptive vertical filtering mode */ 5902 # define TV_VADAPT_MODE_MODERATE (1 << 26) 5903 /* Selects the most adaptive vertical filtering mode */ 5904 # define TV_VADAPT_MODE_MOST (3 << 26) 5905 /* 5906 * Sets the horizontal scaling factor. 5907 * 5908 * This should be the fractional part of the horizontal scaling factor divided 5909 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 5910 * 5911 * (src width - 1) / ((oversample * dest width) - 1) 5912 */ 5913 # define TV_HSCALE_FRAC_MASK 0x00003fff 5914 # define TV_HSCALE_FRAC_SHIFT 0 5915 5916 #define TV_FILTER_CTL_2 _MMIO(0x68084) 5917 /* 5918 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5919 * 5920 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 5921 */ 5922 # define TV_VSCALE_INT_MASK 0x00038000 5923 # define TV_VSCALE_INT_SHIFT 15 5924 /* 5925 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5926 * 5927 * \sa TV_VSCALE_INT_MASK 5928 */ 5929 # define TV_VSCALE_FRAC_MASK 0x00007fff 5930 # define TV_VSCALE_FRAC_SHIFT 0 5931 5932 #define TV_FILTER_CTL_3 _MMIO(0x68088) 5933 /* 5934 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5935 * 5936 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 5937 * 5938 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5939 */ 5940 # define TV_VSCALE_IP_INT_MASK 0x00038000 5941 # define TV_VSCALE_IP_INT_SHIFT 15 5942 /* 5943 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5944 * 5945 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5946 * 5947 * \sa TV_VSCALE_IP_INT_MASK 5948 */ 5949 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 5950 # define TV_VSCALE_IP_FRAC_SHIFT 0 5951 5952 #define TV_CC_CONTROL _MMIO(0x68090) 5953 # define TV_CC_ENABLE (1 << 31) 5954 /* 5955 * Specifies which field to send the CC data in. 5956 * 5957 * CC data is usually sent in field 0. 5958 */ 5959 # define TV_CC_FID_MASK (1 << 27) 5960 # define TV_CC_FID_SHIFT 27 5961 /* Sets the horizontal position of the CC data. Usually 135. */ 5962 # define TV_CC_HOFF_MASK 0x03ff0000 5963 # define TV_CC_HOFF_SHIFT 16 5964 /* Sets the vertical position of the CC data. Usually 21 */ 5965 # define TV_CC_LINE_MASK 0x0000003f 5966 # define TV_CC_LINE_SHIFT 0 5967 5968 #define TV_CC_DATA _MMIO(0x68094) 5969 # define TV_CC_RDY (1 << 31) 5970 /* Second word of CC data to be transmitted. */ 5971 # define TV_CC_DATA_2_MASK 0x007f0000 5972 # define TV_CC_DATA_2_SHIFT 16 5973 /* First word of CC data to be transmitted. */ 5974 # define TV_CC_DATA_1_MASK 0x0000007f 5975 # define TV_CC_DATA_1_SHIFT 0 5976 5977 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ 5978 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ 5979 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ 5980 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ 5981 5982 /* Display Port */ 5983 #define DP_A _MMIO(0x64000) /* eDP */ 5984 #define DP_B _MMIO(0x64100) 5985 #define DP_C _MMIO(0x64200) 5986 #define DP_D _MMIO(0x64300) 5987 5988 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) 5989 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) 5990 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) 5991 5992 #define DP_PORT_EN (1 << 31) 5993 #define DP_PIPE_SEL_SHIFT 30 5994 #define DP_PIPE_SEL_MASK (1 << 30) 5995 #define DP_PIPE_SEL(pipe) ((pipe) << 30) 5996 #define DP_PIPE_SEL_SHIFT_IVB 29 5997 #define DP_PIPE_SEL_MASK_IVB (3 << 29) 5998 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29) 5999 #define DP_PIPE_SEL_SHIFT_CHV 16 6000 #define DP_PIPE_SEL_MASK_CHV (3 << 16) 6001 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16) 6002 6003 /* Link training mode - select a suitable mode for each stage */ 6004 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 6005 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 6006 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 6007 #define DP_LINK_TRAIN_OFF (3 << 28) 6008 #define DP_LINK_TRAIN_MASK (3 << 28) 6009 #define DP_LINK_TRAIN_SHIFT 28 6010 6011 /* CPT Link training mode */ 6012 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 6013 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 6014 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 6015 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 6016 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 6017 #define DP_LINK_TRAIN_SHIFT_CPT 8 6018 6019 /* Signal voltages. These are mostly controlled by the other end */ 6020 #define DP_VOLTAGE_0_4 (0 << 25) 6021 #define DP_VOLTAGE_0_6 (1 << 25) 6022 #define DP_VOLTAGE_0_8 (2 << 25) 6023 #define DP_VOLTAGE_1_2 (3 << 25) 6024 #define DP_VOLTAGE_MASK (7 << 25) 6025 #define DP_VOLTAGE_SHIFT 25 6026 6027 /* Signal pre-emphasis levels, like voltages, the other end tells us what 6028 * they want 6029 */ 6030 #define DP_PRE_EMPHASIS_0 (0 << 22) 6031 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 6032 #define DP_PRE_EMPHASIS_6 (2 << 22) 6033 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 6034 #define DP_PRE_EMPHASIS_MASK (7 << 22) 6035 #define DP_PRE_EMPHASIS_SHIFT 22 6036 6037 /* How many wires to use. I guess 3 was too hard */ 6038 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 6039 #define DP_PORT_WIDTH_MASK (7 << 19) 6040 #define DP_PORT_WIDTH_SHIFT 19 6041 6042 /* Mystic DPCD version 1.1 special mode */ 6043 #define DP_ENHANCED_FRAMING (1 << 18) 6044 6045 /* eDP */ 6046 #define DP_PLL_FREQ_270MHZ (0 << 16) 6047 #define DP_PLL_FREQ_162MHZ (1 << 16) 6048 #define DP_PLL_FREQ_MASK (3 << 16) 6049 6050 /* locked once port is enabled */ 6051 #define DP_PORT_REVERSAL (1 << 15) 6052 6053 /* eDP */ 6054 #define DP_PLL_ENABLE (1 << 14) 6055 6056 /* sends the clock on lane 15 of the PEG for debug */ 6057 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 6058 6059 #define DP_SCRAMBLING_DISABLE (1 << 12) 6060 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 6061 6062 /* limit RGB values to avoid confusing TVs */ 6063 #define DP_COLOR_RANGE_16_235 (1 << 8) 6064 6065 /* Turn on the audio link */ 6066 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 6067 6068 /* vs and hs sync polarity */ 6069 #define DP_SYNC_VS_HIGH (1 << 4) 6070 #define DP_SYNC_HS_HIGH (1 << 3) 6071 6072 /* A fantasy */ 6073 #define DP_DETECTED (1 << 2) 6074 6075 /* The aux channel provides a way to talk to the 6076 * signal sink for DDC etc. Max packet size supported 6077 * is 20 bytes in each direction, hence the 5 fixed 6078 * data registers 6079 */ 6080 #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010) 6081 #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014) 6082 6083 #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110) 6084 #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114) 6085 6086 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) 6087 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 6088 6089 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 6090 #define DP_AUX_CH_CTL_DONE (1 << 30) 6091 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 6092 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 6093 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 6094 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 6095 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 6096 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */ 6097 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 6098 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 6099 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 6100 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 6101 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 6102 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 6103 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 6104 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 6105 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 6106 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 6107 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 6108 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 6109 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 6110 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 6111 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 6112 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 6113 #define DP_AUX_CH_CTL_TBT_IO (1 << 11) 6114 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) 6115 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 6116 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 6117 6118 /* 6119 * Computing GMCH M and N values for the Display Port link 6120 * 6121 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 6122 * 6123 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 6124 * 6125 * The GMCH value is used internally 6126 * 6127 * bytes_per_pixel is the number of bytes coming out of the plane, 6128 * which is after the LUTs, so we want the bytes for our color format. 6129 * For our current usage, this is always 3, one byte for R, G and B. 6130 */ 6131 #define _PIPEA_DATA_M_G4X 0x70050 6132 #define _PIPEB_DATA_M_G4X 0x71050 6133 6134 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 6135 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */ 6136 #define TU_SIZE_SHIFT 25 6137 #define TU_SIZE_MASK (0x3f << 25) 6138 6139 #define DATA_LINK_M_N_MASK (0xffffff) 6140 #define DATA_LINK_N_MAX (0x800000) 6141 6142 #define _PIPEA_DATA_N_G4X 0x70054 6143 #define _PIPEB_DATA_N_G4X 0x71054 6144 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 6145 6146 /* 6147 * Computing Link M and N values for the Display Port link 6148 * 6149 * Link M / N = pixel_clock / ls_clk 6150 * 6151 * (the DP spec calls pixel_clock the 'strm_clk') 6152 * 6153 * The Link value is transmitted in the Main Stream 6154 * Attributes and VB-ID. 6155 */ 6156 6157 #define _PIPEA_LINK_M_G4X 0x70060 6158 #define _PIPEB_LINK_M_G4X 0x71060 6159 #define PIPEA_DP_LINK_M_MASK (0xffffff) 6160 6161 #define _PIPEA_LINK_N_G4X 0x70064 6162 #define _PIPEB_LINK_N_G4X 0x71064 6163 #define PIPEA_DP_LINK_N_MASK (0xffffff) 6164 6165 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 6166 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 6167 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 6168 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 6169 6170 /* Display & cursor control */ 6171 6172 /* Pipe A */ 6173 #define _PIPEADSL 0x70000 6174 #define DSL_LINEMASK_GEN2 0x00000fff 6175 #define DSL_LINEMASK_GEN3 0x00001fff 6176 #define _PIPEACONF 0x70008 6177 #define PIPECONF_ENABLE (1 << 31) 6178 #define PIPECONF_DISABLE 0 6179 #define PIPECONF_DOUBLE_WIDE (1 << 30) 6180 #define I965_PIPECONF_ACTIVE (1 << 30) 6181 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */ 6182 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */ 6183 #define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */ 6184 #define PIPECONF_SINGLE_WIDE 0 6185 #define PIPECONF_PIPE_UNLOCKED 0 6186 #define PIPECONF_PIPE_LOCKED (1 << 25) 6187 #define PIPECONF_FORCE_BORDER (1 << 25) 6188 #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */ 6189 #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */ 6190 #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */ 6191 #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */ 6192 #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */ 6193 #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */ 6194 #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */ 6195 #define PIPECONF_GAMMA_MODE_SHIFT 24 6196 #define PIPECONF_INTERLACE_MASK (7 << 21) 6197 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 6198 /* Note that pre-gen3 does not support interlaced display directly. Panel 6199 * fitting must be disabled on pre-ilk for interlaced. */ 6200 #define PIPECONF_PROGRESSIVE (0 << 21) 6201 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 6202 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 6203 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 6204 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 6205 /* Ironlake and later have a complete new set of values for interlaced. PFIT 6206 * means panel fitter required, PF means progressive fetch, DBL means power 6207 * saving pixel doubling. */ 6208 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 6209 #define PIPECONF_INTERLACED_ILK (3 << 21) 6210 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 6211 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 6212 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 6213 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 6214 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16) 6215 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 6216 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 6217 #define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */ 6218 #define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */ 6219 #define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */ 6220 #define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */ 6221 #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */ 6222 #define PIPECONF_BPC_MASK (0x7 << 5) 6223 #define PIPECONF_8BPC (0 << 5) 6224 #define PIPECONF_10BPC (1 << 5) 6225 #define PIPECONF_6BPC (2 << 5) 6226 #define PIPECONF_12BPC (3 << 5) 6227 #define PIPECONF_DITHER_EN (1 << 4) 6228 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 6229 #define PIPECONF_DITHER_TYPE_SP (0 << 2) 6230 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2) 6231 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2) 6232 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2) 6233 #define _PIPEASTAT 0x70024 6234 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31) 6235 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30) 6236 #define PIPE_CRC_ERROR_ENABLE (1UL << 29) 6237 #define PIPE_CRC_DONE_ENABLE (1UL << 28) 6238 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27) 6239 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27) 6240 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26) 6241 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26) 6242 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25) 6243 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24) 6244 #define PIPE_DPST_EVENT_ENABLE (1UL << 23) 6245 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22) 6246 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22) 6247 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21) 6248 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20) 6249 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19) 6250 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19) 6251 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */ 6252 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */ 6253 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17) 6254 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17) 6255 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16) 6256 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16) 6257 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15) 6258 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14) 6259 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13) 6260 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12) 6261 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11) 6262 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11) 6263 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10) 6264 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10) 6265 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9) 6266 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8) 6267 #define PIPE_DPST_EVENT_STATUS (1UL << 7) 6268 #define PIPE_A_PSR_STATUS_VLV (1UL << 6) 6269 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6) 6270 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5) 6271 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4) 6272 #define PIPE_B_PSR_STATUS_VLV (1UL << 3) 6273 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3) 6274 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */ 6275 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */ 6276 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1) 6277 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1) 6278 #define PIPE_HBLANK_INT_STATUS (1UL << 0) 6279 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0) 6280 6281 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 6282 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 6283 6284 #define PIPE_A_OFFSET 0x70000 6285 #define PIPE_B_OFFSET 0x71000 6286 #define PIPE_C_OFFSET 0x72000 6287 #define PIPE_D_OFFSET 0x73000 6288 #define CHV_PIPE_C_OFFSET 0x74000 6289 /* 6290 * There's actually no pipe EDP. Some pipe registers have 6291 * simply shifted from the pipe to the transcoder, while 6292 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 6293 * to access such registers in transcoder EDP. 6294 */ 6295 #define PIPE_EDP_OFFSET 0x7f000 6296 6297 /* ICL DSI 0 and 1 */ 6298 #define PIPE_DSI0_OFFSET 0x7b000 6299 #define PIPE_DSI1_OFFSET 0x7b800 6300 6301 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) 6302 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) 6303 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) 6304 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) 6305 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) 6306 6307 #define _PIPEAGCMAX 0x70010 6308 #define _PIPEBGCMAX 0x71010 6309 #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4) 6310 6311 #define _PIPE_ARB_CTL_A 0x70028 /* icl+ */ 6312 #define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A) 6313 #define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13) 6314 6315 #define _PIPE_MISC_A 0x70030 6316 #define _PIPE_MISC_B 0x71030 6317 #define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */ 6318 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */ 6319 #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */ 6320 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11) 6321 #define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */ 6322 /* 6323 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with 6324 * valid values of: 6, 8, 10 BPC. 6325 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of: 6326 * 6, 8, 10, 12 BPC. 6327 */ 6328 #define PIPEMISC_BPC_MASK (7 << 5) 6329 #define PIPEMISC_8_BPC (0 << 5) 6330 #define PIPEMISC_10_BPC (1 << 5) 6331 #define PIPEMISC_6_BPC (2 << 5) 6332 #define PIPEMISC_12_BPC_ADLP (4 << 5) /* adlp+ */ 6333 #define PIPEMISC_DITHER_ENABLE (1 << 4) 6334 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2) 6335 #define PIPEMISC_DITHER_TYPE_SP (0 << 2) 6336 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) 6337 6338 #define _PIPE_MISC2_A 0x7002C 6339 #define _PIPE_MISC2_B 0x7102C 6340 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24) 6341 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24) 6342 #define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24) 6343 #define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A) 6344 6345 /* Skylake+ pipe bottom (background) color */ 6346 #define _SKL_BOTTOM_COLOR_A 0x70034 6347 #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31) 6348 #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30) 6349 #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A) 6350 6351 #define _ICL_PIPE_A_STATUS 0x70058 6352 #define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS) 6353 #define PIPE_STATUS_UNDERRUN REG_BIT(31) 6354 #define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28) 6355 #define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27) 6356 #define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26) 6357 6358 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) 6359 #define PIPEB_LINE_COMPARE_INT_EN REG_BIT(29) 6360 #define PIPEB_HLINE_INT_EN REG_BIT(28) 6361 #define PIPEB_VBLANK_INT_EN REG_BIT(27) 6362 #define SPRITED_FLIP_DONE_INT_EN REG_BIT(26) 6363 #define SPRITEC_FLIP_DONE_INT_EN REG_BIT(25) 6364 #define PLANEB_FLIP_DONE_INT_EN REG_BIT(24) 6365 #define PIPE_PSR_INT_EN REG_BIT(22) 6366 #define PIPEA_LINE_COMPARE_INT_EN REG_BIT(21) 6367 #define PIPEA_HLINE_INT_EN REG_BIT(20) 6368 #define PIPEA_VBLANK_INT_EN REG_BIT(19) 6369 #define SPRITEB_FLIP_DONE_INT_EN REG_BIT(18) 6370 #define SPRITEA_FLIP_DONE_INT_EN REG_BIT(17) 6371 #define PLANEA_FLIPDONE_INT_EN REG_BIT(16) 6372 #define PIPEC_LINE_COMPARE_INT_EN REG_BIT(13) 6373 #define PIPEC_HLINE_INT_EN REG_BIT(12) 6374 #define PIPEC_VBLANK_INT_EN REG_BIT(11) 6375 #define SPRITEF_FLIPDONE_INT_EN REG_BIT(10) 6376 #define SPRITEE_FLIPDONE_INT_EN REG_BIT(9) 6377 #define PLANEC_FLIPDONE_INT_EN REG_BIT(8) 6378 6379 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 6380 #define DPINVGTT_EN_MASK_CHV REG_GENMASK(27, 16) 6381 #define DPINVGTT_EN_MASK_VLV REG_GENMASK(23, 16) 6382 #define SPRITEF_INVALID_GTT_INT_EN REG_BIT(27) 6383 #define SPRITEE_INVALID_GTT_INT_EN REG_BIT(26) 6384 #define PLANEC_INVALID_GTT_INT_EN REG_BIT(25) 6385 #define CURSORC_INVALID_GTT_INT_EN REG_BIT(24) 6386 #define CURSORB_INVALID_GTT_INT_EN REG_BIT(23) 6387 #define CURSORA_INVALID_GTT_INT_EN REG_BIT(22) 6388 #define SPRITED_INVALID_GTT_INT_EN REG_BIT(21) 6389 #define SPRITEC_INVALID_GTT_INT_EN REG_BIT(20) 6390 #define PLANEB_INVALID_GTT_INT_EN REG_BIT(19) 6391 #define SPRITEB_INVALID_GTT_INT_EN REG_BIT(18) 6392 #define SPRITEA_INVALID_GTT_INT_EN REG_BIT(17) 6393 #define PLANEA_INVALID_GTT_INT_EN REG_BIT(16) 6394 #define DPINVGTT_STATUS_MASK_CHV REG_GENMASK(11, 0) 6395 #define DPINVGTT_STATUS_MASK_VLV REG_GENMASK(7, 0) 6396 #define SPRITEF_INVALID_GTT_STATUS REG_BIT(11) 6397 #define SPRITEE_INVALID_GTT_STATUS REG_BIT(10) 6398 #define PLANEC_INVALID_GTT_STATUS REG_BIT(9) 6399 #define CURSORC_INVALID_GTT_STATUS REG_BIT(8) 6400 #define CURSORB_INVALID_GTT_STATUS REG_BIT(7) 6401 #define CURSORA_INVALID_GTT_STATUS REG_BIT(6) 6402 #define SPRITED_INVALID_GTT_STATUS REG_BIT(5) 6403 #define SPRITEC_INVALID_GTT_STATUS REG_BIT(4) 6404 #define PLANEB_INVALID_GTT_STATUS REG_BIT(3) 6405 #define SPRITEB_INVALID_GTT_STATUS REG_BIT(2) 6406 #define SPRITEA_INVALID_GTT_STATUS REG_BIT(1) 6407 #define PLANEA_INVALID_GTT_STATUS REG_BIT(0) 6408 6409 #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030) 6410 #define DSPARB_CSTART_MASK (0x7f << 7) 6411 #define DSPARB_CSTART_SHIFT 7 6412 #define DSPARB_BSTART_MASK (0x7f) 6413 #define DSPARB_BSTART_SHIFT 0 6414 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 6415 #define DSPARB_AEND_SHIFT 0 6416 #define DSPARB_SPRITEA_SHIFT_VLV 0 6417 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 6418 #define DSPARB_SPRITEB_SHIFT_VLV 8 6419 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 6420 #define DSPARB_SPRITEC_SHIFT_VLV 16 6421 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 6422 #define DSPARB_SPRITED_SHIFT_VLV 24 6423 #define DSPARB_SPRITED_MASK_VLV (0xff << 24) 6424 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 6425 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 6426 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 6427 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 6428 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 6429 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 6430 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 6431 #define DSPARB_SPRITED_HI_SHIFT_VLV 12 6432 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 6433 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 6434 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 6435 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 6436 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 6437 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ 6438 #define DSPARB_SPRITEE_SHIFT_VLV 0 6439 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 6440 #define DSPARB_SPRITEF_SHIFT_VLV 8 6441 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 6442 6443 /* pnv/gen4/g4x/vlv/chv */ 6444 #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034) 6445 #define DSPFW_SR_SHIFT 23 6446 #define DSPFW_SR_MASK (0x1ff << 23) 6447 #define DSPFW_CURSORB_SHIFT 16 6448 #define DSPFW_CURSORB_MASK (0x3f << 16) 6449 #define DSPFW_PLANEB_SHIFT 8 6450 #define DSPFW_PLANEB_MASK (0x7f << 8) 6451 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */ 6452 #define DSPFW_PLANEA_SHIFT 0 6453 #define DSPFW_PLANEA_MASK (0x7f << 0) 6454 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */ 6455 #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038) 6456 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */ 6457 #define DSPFW_FBC_SR_SHIFT 28 6458 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */ 6459 #define DSPFW_FBC_HPLL_SR_SHIFT 24 6460 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */ 6461 #define DSPFW_SPRITEB_SHIFT (16) 6462 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */ 6463 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */ 6464 #define DSPFW_CURSORA_SHIFT 8 6465 #define DSPFW_CURSORA_MASK (0x3f << 8) 6466 #define DSPFW_PLANEC_OLD_SHIFT 0 6467 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */ 6468 #define DSPFW_SPRITEA_SHIFT 0 6469 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */ 6470 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */ 6471 #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c) 6472 #define DSPFW_HPLL_SR_EN (1 << 31) 6473 #define PINEVIEW_SELF_REFRESH_EN (1 << 30) 6474 #define DSPFW_CURSOR_SR_SHIFT 24 6475 #define DSPFW_CURSOR_SR_MASK (0x3f << 24) 6476 #define DSPFW_HPLL_CURSOR_SHIFT 16 6477 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16) 6478 #define DSPFW_HPLL_SR_SHIFT 0 6479 #define DSPFW_HPLL_SR_MASK (0x1ff << 0) 6480 6481 /* vlv/chv */ 6482 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) 6483 #define DSPFW_SPRITEB_WM1_SHIFT 16 6484 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16) 6485 #define DSPFW_CURSORA_WM1_SHIFT 8 6486 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8) 6487 #define DSPFW_SPRITEA_WM1_SHIFT 0 6488 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0) 6489 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) 6490 #define DSPFW_PLANEB_WM1_SHIFT 24 6491 #define DSPFW_PLANEB_WM1_MASK (0xff << 24) 6492 #define DSPFW_PLANEA_WM1_SHIFT 16 6493 #define DSPFW_PLANEA_WM1_MASK (0xff << 16) 6494 #define DSPFW_CURSORB_WM1_SHIFT 8 6495 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8) 6496 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 6497 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0) 6498 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) 6499 #define DSPFW_SR_WM1_SHIFT 0 6500 #define DSPFW_SR_WM1_MASK (0x1ff << 0) 6501 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) 6502 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 6503 #define DSPFW_SPRITED_WM1_SHIFT 24 6504 #define DSPFW_SPRITED_WM1_MASK (0xff << 24) 6505 #define DSPFW_SPRITED_SHIFT 16 6506 #define DSPFW_SPRITED_MASK_VLV (0xff << 16) 6507 #define DSPFW_SPRITEC_WM1_SHIFT 8 6508 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8) 6509 #define DSPFW_SPRITEC_SHIFT 0 6510 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0) 6511 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) 6512 #define DSPFW_SPRITEF_WM1_SHIFT 24 6513 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24) 6514 #define DSPFW_SPRITEF_SHIFT 16 6515 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16) 6516 #define DSPFW_SPRITEE_WM1_SHIFT 8 6517 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8) 6518 #define DSPFW_SPRITEE_SHIFT 0 6519 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0) 6520 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 6521 #define DSPFW_PLANEC_WM1_SHIFT 24 6522 #define DSPFW_PLANEC_WM1_MASK (0xff << 24) 6523 #define DSPFW_PLANEC_SHIFT 16 6524 #define DSPFW_PLANEC_MASK_VLV (0xff << 16) 6525 #define DSPFW_CURSORC_WM1_SHIFT 8 6526 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16) 6527 #define DSPFW_CURSORC_SHIFT 0 6528 #define DSPFW_CURSORC_MASK (0x3f << 0) 6529 6530 /* vlv/chv high order bits */ 6531 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) 6532 #define DSPFW_SR_HI_SHIFT 24 6533 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ 6534 #define DSPFW_SPRITEF_HI_SHIFT 23 6535 #define DSPFW_SPRITEF_HI_MASK (1 << 23) 6536 #define DSPFW_SPRITEE_HI_SHIFT 22 6537 #define DSPFW_SPRITEE_HI_MASK (1 << 22) 6538 #define DSPFW_PLANEC_HI_SHIFT 21 6539 #define DSPFW_PLANEC_HI_MASK (1 << 21) 6540 #define DSPFW_SPRITED_HI_SHIFT 20 6541 #define DSPFW_SPRITED_HI_MASK (1 << 20) 6542 #define DSPFW_SPRITEC_HI_SHIFT 16 6543 #define DSPFW_SPRITEC_HI_MASK (1 << 16) 6544 #define DSPFW_PLANEB_HI_SHIFT 12 6545 #define DSPFW_PLANEB_HI_MASK (1 << 12) 6546 #define DSPFW_SPRITEB_HI_SHIFT 8 6547 #define DSPFW_SPRITEB_HI_MASK (1 << 8) 6548 #define DSPFW_SPRITEA_HI_SHIFT 4 6549 #define DSPFW_SPRITEA_HI_MASK (1 << 4) 6550 #define DSPFW_PLANEA_HI_SHIFT 0 6551 #define DSPFW_PLANEA_HI_MASK (1 << 0) 6552 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) 6553 #define DSPFW_SR_WM1_HI_SHIFT 24 6554 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ 6555 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 6556 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23) 6557 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 6558 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22) 6559 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 6560 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21) 6561 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 6562 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20) 6563 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 6564 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16) 6565 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 6566 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12) 6567 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 6568 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8) 6569 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 6570 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4) 6571 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 6572 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0) 6573 6574 /* drain latency register values*/ 6575 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 6576 #define DDL_CURSOR_SHIFT 24 6577 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite)) 6578 #define DDL_PLANE_SHIFT 0 6579 #define DDL_PRECISION_HIGH (1 << 7) 6580 #define DDL_PRECISION_LOW (0 << 7) 6581 #define DRAIN_LATENCY_MASK 0x7f 6582 6583 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) 6584 #define CBR_PND_DEADLINE_DISABLE (1 << 31) 6585 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30) 6586 6587 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) 6588 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */ 6589 6590 /* FIFO watermark sizes etc */ 6591 #define G4X_FIFO_LINE_SIZE 64 6592 #define I915_FIFO_LINE_SIZE 64 6593 #define I830_FIFO_LINE_SIZE 32 6594 6595 #define VALLEYVIEW_FIFO_SIZE 255 6596 #define G4X_FIFO_SIZE 127 6597 #define I965_FIFO_SIZE 512 6598 #define I945_FIFO_SIZE 127 6599 #define I915_FIFO_SIZE 95 6600 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 6601 #define I830_FIFO_SIZE 95 6602 6603 #define VALLEYVIEW_MAX_WM 0xff 6604 #define G4X_MAX_WM 0x3f 6605 #define I915_MAX_WM 0x3f 6606 6607 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 6608 #define PINEVIEW_FIFO_LINE_SIZE 64 6609 #define PINEVIEW_MAX_WM 0x1ff 6610 #define PINEVIEW_DFT_WM 0x3f 6611 #define PINEVIEW_DFT_HPLLOFF_WM 0 6612 #define PINEVIEW_GUARD_WM 10 6613 #define PINEVIEW_CURSOR_FIFO 64 6614 #define PINEVIEW_CURSOR_MAX_WM 0x3f 6615 #define PINEVIEW_CURSOR_DFT_WM 0 6616 #define PINEVIEW_CURSOR_GUARD_WM 5 6617 6618 #define VALLEYVIEW_CURSOR_MAX_WM 64 6619 #define I965_CURSOR_FIFO 64 6620 #define I965_CURSOR_MAX_WM 32 6621 #define I965_CURSOR_DFT_WM 8 6622 6623 /* Watermark register definitions for SKL */ 6624 #define _CUR_WM_A_0 0x70140 6625 #define _CUR_WM_B_0 0x71140 6626 #define _CUR_WM_SAGV_A 0x70158 6627 #define _CUR_WM_SAGV_B 0x71158 6628 #define _CUR_WM_SAGV_TRANS_A 0x7015C 6629 #define _CUR_WM_SAGV_TRANS_B 0x7115C 6630 #define _CUR_WM_TRANS_A 0x70168 6631 #define _CUR_WM_TRANS_B 0x71168 6632 #define _PLANE_WM_1_A_0 0x70240 6633 #define _PLANE_WM_1_B_0 0x71240 6634 #define _PLANE_WM_2_A_0 0x70340 6635 #define _PLANE_WM_2_B_0 0x71340 6636 #define _PLANE_WM_SAGV_1_A 0x70258 6637 #define _PLANE_WM_SAGV_1_B 0x71258 6638 #define _PLANE_WM_SAGV_2_A 0x70358 6639 #define _PLANE_WM_SAGV_2_B 0x71358 6640 #define _PLANE_WM_SAGV_TRANS_1_A 0x7025C 6641 #define _PLANE_WM_SAGV_TRANS_1_B 0x7125C 6642 #define _PLANE_WM_SAGV_TRANS_2_A 0x7035C 6643 #define _PLANE_WM_SAGV_TRANS_2_B 0x7135C 6644 #define _PLANE_WM_TRANS_1_A 0x70268 6645 #define _PLANE_WM_TRANS_1_B 0x71268 6646 #define _PLANE_WM_TRANS_2_A 0x70368 6647 #define _PLANE_WM_TRANS_2_B 0x71368 6648 #define PLANE_WM_EN (1 << 31) 6649 #define PLANE_WM_IGNORE_LINES (1 << 30) 6650 #define PLANE_WM_LINES_MASK REG_GENMASK(26, 14) 6651 #define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0) 6652 6653 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) 6654 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) 6655 #define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B) 6656 #define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B) 6657 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B) 6658 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) 6659 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) 6660 #define _PLANE_WM_BASE(pipe, plane) \ 6661 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 6662 #define PLANE_WM(pipe, plane, level) \ 6663 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 6664 #define _PLANE_WM_SAGV_1(pipe) \ 6665 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B) 6666 #define _PLANE_WM_SAGV_2(pipe) \ 6667 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B) 6668 #define PLANE_WM_SAGV(pipe, plane) \ 6669 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe))) 6670 #define _PLANE_WM_SAGV_TRANS_1(pipe) \ 6671 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B) 6672 #define _PLANE_WM_SAGV_TRANS_2(pipe) \ 6673 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B) 6674 #define PLANE_WM_SAGV_TRANS(pipe, plane) \ 6675 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe))) 6676 #define _PLANE_WM_TRANS_1(pipe) \ 6677 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B) 6678 #define _PLANE_WM_TRANS_2(pipe) \ 6679 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B) 6680 #define PLANE_WM_TRANS(pipe, plane) \ 6681 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) 6682 6683 /* define the Watermark register on Ironlake */ 6684 #define _WM0_PIPEA_ILK 0x45100 6685 #define _WM0_PIPEB_ILK 0x45104 6686 #define _WM0_PIPEC_IVB 0x45200 6687 #define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \ 6688 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB) 6689 #define WM0_PIPE_PLANE_MASK (0xffff << 16) 6690 #define WM0_PIPE_PLANE_SHIFT 16 6691 #define WM0_PIPE_SPRITE_MASK (0xff << 8) 6692 #define WM0_PIPE_SPRITE_SHIFT 8 6693 #define WM0_PIPE_CURSOR_MASK (0xff) 6694 #define WM1_LP_ILK _MMIO(0x45108) 6695 #define WM1_LP_SR_EN (1 << 31) 6696 #define WM1_LP_LATENCY_SHIFT 24 6697 #define WM1_LP_LATENCY_MASK (0x7f << 24) 6698 #define WM1_LP_FBC_MASK (0xf << 20) 6699 #define WM1_LP_FBC_SHIFT 20 6700 #define WM1_LP_FBC_SHIFT_BDW 19 6701 #define WM1_LP_SR_MASK (0x7ff << 8) 6702 #define WM1_LP_SR_SHIFT 8 6703 #define WM1_LP_CURSOR_MASK (0xff) 6704 #define WM2_LP_ILK _MMIO(0x4510c) 6705 #define WM2_LP_EN (1 << 31) 6706 #define WM3_LP_ILK _MMIO(0x45110) 6707 #define WM3_LP_EN (1 << 31) 6708 #define WM1S_LP_ILK _MMIO(0x45120) 6709 #define WM2S_LP_IVB _MMIO(0x45124) 6710 #define WM3S_LP_IVB _MMIO(0x45128) 6711 #define WM1S_LP_EN (1 << 31) 6712 6713 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 6714 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 6715 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 6716 6717 /* Memory latency timer register */ 6718 #define MLTR_ILK _MMIO(0x11222) 6719 #define MLTR_WM1_SHIFT 0 6720 #define MLTR_WM2_SHIFT 8 6721 /* the unit of memory self-refresh latency time is 0.5us */ 6722 #define ILK_SRLT_MASK 0x3f 6723 6724 6725 /* the address where we get all kinds of latency value */ 6726 #define SSKPD _MMIO(0x5d10) 6727 #define SSKPD_WM_MASK 0x3f 6728 #define SSKPD_WM0_SHIFT 0 6729 #define SSKPD_WM1_SHIFT 8 6730 #define SSKPD_WM2_SHIFT 16 6731 #define SSKPD_WM3_SHIFT 24 6732 6733 /* 6734 * The two pipe frame counter registers are not synchronized, so 6735 * reading a stable value is somewhat tricky. The following code 6736 * should work: 6737 * 6738 * do { 6739 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 6740 * PIPE_FRAME_HIGH_SHIFT; 6741 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 6742 * PIPE_FRAME_LOW_SHIFT); 6743 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 6744 * PIPE_FRAME_HIGH_SHIFT); 6745 * } while (high1 != high2); 6746 * frame = (high1 << 8) | low1; 6747 */ 6748 #define _PIPEAFRAMEHIGH 0x70040 6749 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 6750 #define PIPE_FRAME_HIGH_SHIFT 0 6751 #define _PIPEAFRAMEPIXEL 0x70044 6752 #define PIPE_FRAME_LOW_MASK 0xff000000 6753 #define PIPE_FRAME_LOW_SHIFT 24 6754 #define PIPE_PIXEL_MASK 0x00ffffff 6755 #define PIPE_PIXEL_SHIFT 0 6756 /* GM45+ just has to be different */ 6757 #define _PIPEA_FRMCOUNT_G4X 0x70040 6758 #define _PIPEA_FLIPCOUNT_G4X 0x70044 6759 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) 6760 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) 6761 6762 /* Cursor A & B regs */ 6763 #define _CURACNTR 0x70080 6764 /* Old style CUR*CNTR flags (desktop 8xx) */ 6765 #define CURSOR_ENABLE 0x80000000 6766 #define CURSOR_GAMMA_ENABLE 0x40000000 6767 #define CURSOR_STRIDE_SHIFT 28 6768 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 6769 #define CURSOR_FORMAT_SHIFT 24 6770 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 6771 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 6772 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 6773 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 6774 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 6775 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 6776 /* New style CUR*CNTR flags */ 6777 #define MCURSOR_MODE 0x27 6778 #define MCURSOR_MODE_DISABLE 0x00 6779 #define MCURSOR_MODE_128_32B_AX 0x02 6780 #define MCURSOR_MODE_256_32B_AX 0x03 6781 #define MCURSOR_MODE_64_32B_AX 0x07 6782 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX) 6783 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX) 6784 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX) 6785 #define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */ 6786 #define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */ 6787 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28) 6788 #define MCURSOR_PIPE_SELECT_SHIFT 28 6789 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) 6790 #define MCURSOR_GAMMA_ENABLE (1 << 26) 6791 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */ 6792 #define MCURSOR_ROTATE_180 (1 << 15) 6793 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14) 6794 #define _CURABASE 0x70084 6795 #define _CURAPOS 0x70088 6796 #define CURSOR_POS_MASK 0x007FF 6797 #define CURSOR_POS_SIGN 0x8000 6798 #define CURSOR_X_SHIFT 0 6799 #define CURSOR_Y_SHIFT 16 6800 #define CURSIZE _MMIO(0x700a0) /* 845/865 */ 6801 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ 6802 #define CUR_FBC_CTL_EN (1 << 31) 6803 #define _CURASURFLIVE 0x700ac /* g4x+ */ 6804 #define _CURBCNTR 0x700c0 6805 #define _CURBBASE 0x700c4 6806 #define _CURBPOS 0x700c8 6807 6808 #define _CURBCNTR_IVB 0x71080 6809 #define _CURBBASE_IVB 0x71084 6810 #define _CURBPOS_IVB 0x71088 6811 6812 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 6813 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 6814 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 6815 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) 6816 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE) 6817 6818 #define CURSOR_A_OFFSET 0x70080 6819 #define CURSOR_B_OFFSET 0x700c0 6820 #define CHV_CURSOR_C_OFFSET 0x700e0 6821 #define IVB_CURSOR_B_OFFSET 0x71080 6822 #define IVB_CURSOR_C_OFFSET 0x72080 6823 #define TGL_CURSOR_D_OFFSET 0x73080 6824 6825 /* Display A control */ 6826 #define _DSPAADDR_VLV 0x7017C /* vlv/chv */ 6827 #define _DSPACNTR 0x70180 6828 #define DISPLAY_PLANE_ENABLE (1 << 31) 6829 #define DISPLAY_PLANE_DISABLE 0 6830 #define DISPPLANE_GAMMA_ENABLE (1 << 30) 6831 #define DISPPLANE_GAMMA_DISABLE 0 6832 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26) 6833 #define DISPPLANE_YUV422 (0x0 << 26) 6834 #define DISPPLANE_8BPP (0x2 << 26) 6835 #define DISPPLANE_BGRA555 (0x3 << 26) 6836 #define DISPPLANE_BGRX555 (0x4 << 26) 6837 #define DISPPLANE_BGRX565 (0x5 << 26) 6838 #define DISPPLANE_BGRX888 (0x6 << 26) 6839 #define DISPPLANE_BGRA888 (0x7 << 26) 6840 #define DISPPLANE_RGBX101010 (0x8 << 26) 6841 #define DISPPLANE_RGBA101010 (0x9 << 26) 6842 #define DISPPLANE_BGRX101010 (0xa << 26) 6843 #define DISPPLANE_BGRA101010 (0xb << 26) 6844 #define DISPPLANE_RGBX161616 (0xc << 26) 6845 #define DISPPLANE_RGBX888 (0xe << 26) 6846 #define DISPPLANE_RGBA888 (0xf << 26) 6847 #define DISPPLANE_STEREO_ENABLE (1 << 25) 6848 #define DISPPLANE_STEREO_DISABLE 0 6849 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */ 6850 #define DISPPLANE_SEL_PIPE_SHIFT 24 6851 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT) 6852 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT) 6853 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22) 6854 #define DISPPLANE_SRC_KEY_DISABLE 0 6855 #define DISPPLANE_LINE_DOUBLE (1 << 20) 6856 #define DISPPLANE_NO_LINE_DOUBLE 0 6857 #define DISPPLANE_STEREO_POLARITY_FIRST 0 6858 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18) 6859 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */ 6860 #define DISPPLANE_ROTATE_180 (1 << 15) 6861 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */ 6862 #define DISPPLANE_TILED (1 << 10) 6863 #define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */ 6864 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */ 6865 #define _DSPAADDR 0x70184 6866 #define _DSPASTRIDE 0x70188 6867 #define _DSPAPOS 0x7018C /* reserved */ 6868 #define _DSPASIZE 0x70190 6869 #define _DSPASURF 0x7019C /* 965+ only */ 6870 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 6871 #define _DSPAOFFSET 0x701A4 /* HSW */ 6872 #define _DSPASURFLIVE 0x701AC 6873 #define _DSPAGAMC 0x701E0 6874 6875 #define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV) 6876 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) 6877 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) 6878 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) 6879 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) 6880 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) 6881 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) 6882 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) 6883 #define DSPLINOFF(plane) DSPADDR(plane) 6884 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) 6885 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) 6886 #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */ 6887 6888 /* CHV pipe B blender and primary plane */ 6889 #define _CHV_BLEND_A 0x60a00 6890 #define CHV_BLEND_LEGACY (0 << 30) 6891 #define CHV_BLEND_ANDROID (1 << 30) 6892 #define CHV_BLEND_MPO (2 << 30) 6893 #define CHV_BLEND_MASK (3 << 30) 6894 #define _CHV_CANVAS_A 0x60a04 6895 #define _PRIMPOS_A 0x60a08 6896 #define _PRIMSIZE_A 0x60a0c 6897 #define _PRIMCNSTALPHA_A 0x60a10 6898 #define PRIM_CONST_ALPHA_ENABLE (1 << 31) 6899 6900 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) 6901 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) 6902 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) 6903 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) 6904 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) 6905 6906 /* Display/Sprite base address macros */ 6907 #define DISP_BASEADDR_MASK (0xfffff000) 6908 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK) 6909 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK) 6910 6911 /* 6912 * VBIOS flags 6913 * gen2: 6914 * [00:06] alm,mgm 6915 * [10:16] all 6916 * [30:32] alm,mgm 6917 * gen3+: 6918 * [00:0f] all 6919 * [10:1f] all 6920 * [30:32] all 6921 */ 6922 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4) 6923 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4) 6924 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4) 6925 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) 6926 6927 /* Pipe B */ 6928 #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000) 6929 #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008) 6930 #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024) 6931 #define _PIPEBFRAMEHIGH 0x71040 6932 #define _PIPEBFRAMEPIXEL 0x71044 6933 #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040) 6934 #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044) 6935 6936 6937 /* Display B control */ 6938 #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180) 6939 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15) 6940 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 6941 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 6942 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 6943 #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184) 6944 #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188) 6945 #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C) 6946 #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190) 6947 #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C) 6948 #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4) 6949 #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4) 6950 #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC) 6951 6952 /* ICL DSI 0 and 1 */ 6953 #define _PIPEDSI0CONF 0x7b008 6954 #define _PIPEDSI1CONF 0x7b808 6955 6956 /* Sprite A control */ 6957 #define _DVSACNTR 0x72180 6958 #define DVS_ENABLE (1 << 31) 6959 #define DVS_GAMMA_ENABLE (1 << 30) 6960 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27) 6961 #define DVS_PIXFORMAT_MASK (3 << 25) 6962 #define DVS_FORMAT_YUV422 (0 << 25) 6963 #define DVS_FORMAT_RGBX101010 (1 << 25) 6964 #define DVS_FORMAT_RGBX888 (2 << 25) 6965 #define DVS_FORMAT_RGBX161616 (3 << 25) 6966 #define DVS_PIPE_CSC_ENABLE (1 << 24) 6967 #define DVS_SOURCE_KEY (1 << 22) 6968 #define DVS_RGB_ORDER_XBGR (1 << 20) 6969 #define DVS_YUV_FORMAT_BT709 (1 << 18) 6970 #define DVS_YUV_ORDER_MASK (3 << 16) 6971 #define DVS_YUV_ORDER_YUYV (0 << 16) 6972 #define DVS_YUV_ORDER_UYVY (1 << 16) 6973 #define DVS_YUV_ORDER_YVYU (2 << 16) 6974 #define DVS_YUV_ORDER_VYUY (3 << 16) 6975 #define DVS_ROTATE_180 (1 << 15) 6976 #define DVS_DEST_KEY (1 << 2) 6977 #define DVS_TRICKLE_FEED_DISABLE (1 << 14) 6978 #define DVS_TILED (1 << 10) 6979 #define _DVSALINOFF 0x72184 6980 #define _DVSASTRIDE 0x72188 6981 #define _DVSAPOS 0x7218c 6982 #define _DVSASIZE 0x72190 6983 #define _DVSAKEYVAL 0x72194 6984 #define _DVSAKEYMSK 0x72198 6985 #define _DVSASURF 0x7219c 6986 #define _DVSAKEYMAXVAL 0x721a0 6987 #define _DVSATILEOFF 0x721a4 6988 #define _DVSASURFLIVE 0x721ac 6989 #define _DVSAGAMC_G4X 0x721e0 /* g4x */ 6990 #define _DVSASCALE 0x72204 6991 #define DVS_SCALE_ENABLE (1 << 31) 6992 #define DVS_FILTER_MASK (3 << 29) 6993 #define DVS_FILTER_MEDIUM (0 << 29) 6994 #define DVS_FILTER_ENHANCING (1 << 29) 6995 #define DVS_FILTER_SOFTENING (2 << 29) 6996 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ 6997 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27) 6998 #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */ 6999 #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */ 7000 7001 #define _DVSBCNTR 0x73180 7002 #define _DVSBLINOFF 0x73184 7003 #define _DVSBSTRIDE 0x73188 7004 #define _DVSBPOS 0x7318c 7005 #define _DVSBSIZE 0x73190 7006 #define _DVSBKEYVAL 0x73194 7007 #define _DVSBKEYMSK 0x73198 7008 #define _DVSBSURF 0x7319c 7009 #define _DVSBKEYMAXVAL 0x731a0 7010 #define _DVSBTILEOFF 0x731a4 7011 #define _DVSBSURFLIVE 0x731ac 7012 #define _DVSBGAMC_G4X 0x731e0 /* g4x */ 7013 #define _DVSBSCALE 0x73204 7014 #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */ 7015 #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */ 7016 7017 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) 7018 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 7019 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 7020 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) 7021 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) 7022 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 7023 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) 7024 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) 7025 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 7026 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 7027 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 7028 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 7029 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */ 7030 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */ 7031 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */ 7032 7033 #define _SPRA_CTL 0x70280 7034 #define SPRITE_ENABLE (1 << 31) 7035 #define SPRITE_GAMMA_ENABLE (1 << 30) 7036 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 7037 #define SPRITE_PIXFORMAT_MASK (7 << 25) 7038 #define SPRITE_FORMAT_YUV422 (0 << 25) 7039 #define SPRITE_FORMAT_RGBX101010 (1 << 25) 7040 #define SPRITE_FORMAT_RGBX888 (2 << 25) 7041 #define SPRITE_FORMAT_RGBX161616 (3 << 25) 7042 #define SPRITE_FORMAT_YUV444 (4 << 25) 7043 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */ 7044 #define SPRITE_PIPE_CSC_ENABLE (1 << 24) 7045 #define SPRITE_SOURCE_KEY (1 << 22) 7046 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */ 7047 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19) 7048 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */ 7049 #define SPRITE_YUV_ORDER_MASK (3 << 16) 7050 #define SPRITE_YUV_ORDER_YUYV (0 << 16) 7051 #define SPRITE_YUV_ORDER_UYVY (1 << 16) 7052 #define SPRITE_YUV_ORDER_YVYU (2 << 16) 7053 #define SPRITE_YUV_ORDER_VYUY (3 << 16) 7054 #define SPRITE_ROTATE_180 (1 << 15) 7055 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14) 7056 #define SPRITE_INT_GAMMA_DISABLE (1 << 13) 7057 #define SPRITE_TILED (1 << 10) 7058 #define SPRITE_DEST_KEY (1 << 2) 7059 #define _SPRA_LINOFF 0x70284 7060 #define _SPRA_STRIDE 0x70288 7061 #define _SPRA_POS 0x7028c 7062 #define _SPRA_SIZE 0x70290 7063 #define _SPRA_KEYVAL 0x70294 7064 #define _SPRA_KEYMSK 0x70298 7065 #define _SPRA_SURF 0x7029c 7066 #define _SPRA_KEYMAX 0x702a0 7067 #define _SPRA_TILEOFF 0x702a4 7068 #define _SPRA_OFFSET 0x702a4 7069 #define _SPRA_SURFLIVE 0x702ac 7070 #define _SPRA_SCALE 0x70304 7071 #define SPRITE_SCALE_ENABLE (1 << 31) 7072 #define SPRITE_FILTER_MASK (3 << 29) 7073 #define SPRITE_FILTER_MEDIUM (0 << 29) 7074 #define SPRITE_FILTER_ENHANCING (1 << 29) 7075 #define SPRITE_FILTER_SOFTENING (2 << 29) 7076 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ 7077 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27) 7078 #define _SPRA_GAMC 0x70400 7079 #define _SPRA_GAMC16 0x70440 7080 #define _SPRA_GAMC17 0x7044c 7081 7082 #define _SPRB_CTL 0x71280 7083 #define _SPRB_LINOFF 0x71284 7084 #define _SPRB_STRIDE 0x71288 7085 #define _SPRB_POS 0x7128c 7086 #define _SPRB_SIZE 0x71290 7087 #define _SPRB_KEYVAL 0x71294 7088 #define _SPRB_KEYMSK 0x71298 7089 #define _SPRB_SURF 0x7129c 7090 #define _SPRB_KEYMAX 0x712a0 7091 #define _SPRB_TILEOFF 0x712a4 7092 #define _SPRB_OFFSET 0x712a4 7093 #define _SPRB_SURFLIVE 0x712ac 7094 #define _SPRB_SCALE 0x71304 7095 #define _SPRB_GAMC 0x71400 7096 #define _SPRB_GAMC16 0x71440 7097 #define _SPRB_GAMC17 0x7144c 7098 7099 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 7100 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 7101 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 7102 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) 7103 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 7104 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 7105 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 7106 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 7107 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 7108 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 7109 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 7110 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 7111 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */ 7112 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */ 7113 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */ 7114 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 7115 7116 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 7117 #define SP_ENABLE (1 << 31) 7118 #define SP_GAMMA_ENABLE (1 << 30) 7119 #define SP_PIXFORMAT_MASK (0xf << 26) 7120 #define SP_FORMAT_YUV422 (0x0 << 26) 7121 #define SP_FORMAT_8BPP (0x2 << 26) 7122 #define SP_FORMAT_BGR565 (0x5 << 26) 7123 #define SP_FORMAT_BGRX8888 (0x6 << 26) 7124 #define SP_FORMAT_BGRA8888 (0x7 << 26) 7125 #define SP_FORMAT_RGBX1010102 (0x8 << 26) 7126 #define SP_FORMAT_RGBA1010102 (0x9 << 26) 7127 #define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */ 7128 #define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */ 7129 #define SP_FORMAT_RGBX8888 (0xe << 26) 7130 #define SP_FORMAT_RGBA8888 (0xf << 26) 7131 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */ 7132 #define SP_SOURCE_KEY (1 << 22) 7133 #define SP_YUV_FORMAT_BT709 (1 << 18) 7134 #define SP_YUV_ORDER_MASK (3 << 16) 7135 #define SP_YUV_ORDER_YUYV (0 << 16) 7136 #define SP_YUV_ORDER_UYVY (1 << 16) 7137 #define SP_YUV_ORDER_YVYU (2 << 16) 7138 #define SP_YUV_ORDER_VYUY (3 << 16) 7139 #define SP_ROTATE_180 (1 << 15) 7140 #define SP_TILED (1 << 10) 7141 #define SP_MIRROR (1 << 8) /* CHV pipe B */ 7142 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 7143 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 7144 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 7145 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 7146 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 7147 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 7148 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 7149 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 7150 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 7151 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 7152 #define SP_CONST_ALPHA_ENABLE (1 << 31) 7153 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0) 7154 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */ 7155 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */ 7156 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4) 7157 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */ 7158 #define SP_SH_COS(x) (x) /* u3.7 */ 7159 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0) 7160 7161 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 7162 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 7163 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 7164 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 7165 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 7166 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 7167 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 7168 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 7169 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 7170 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 7171 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 7172 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0) 7173 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4) 7174 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0) 7175 7176 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 7177 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) 7178 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 7179 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b))) 7180 7181 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) 7182 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) 7183 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) 7184 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) 7185 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) 7186 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) 7187 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) 7188 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) 7189 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) 7190 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) 7191 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) 7192 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0) 7193 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1) 7194 #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */ 7195 7196 /* 7197 * CHV pipe B sprite CSC 7198 * 7199 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 7200 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 7201 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 7202 */ 7203 #define _MMIO_CHV_SPCSC(plane_id, reg) \ 7204 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) 7205 7206 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) 7207 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) 7208 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) 7209 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 7210 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 7211 7212 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) 7213 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) 7214 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) 7215 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) 7216 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) 7217 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 7218 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 7219 7220 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) 7221 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) 7222 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) 7223 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 7224 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 7225 7226 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) 7227 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) 7228 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) 7229 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 7230 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 7231 7232 /* Skylake plane registers */ 7233 7234 #define _PLANE_CTL_1_A 0x70180 7235 #define _PLANE_CTL_2_A 0x70280 7236 #define _PLANE_CTL_3_A 0x70380 7237 #define PLANE_CTL_ENABLE (1 << 31) 7238 #define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */ 7239 #define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */ 7240 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */ 7241 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 7242 /* 7243 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition 7244 * expanded to include bit 23 as well. However, the shift-24 based values 7245 * correctly map to the same formats in ICL, as long as bit 23 is set to 0 7246 */ 7247 #define PLANE_CTL_FORMAT_MASK (0xf << 24) 7248 #define PLANE_CTL_FORMAT_YUV422 (0 << 24) 7249 #define PLANE_CTL_FORMAT_NV12 (1 << 24) 7250 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24) 7251 #define PLANE_CTL_FORMAT_P010 (3 << 24) 7252 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24) 7253 #define PLANE_CTL_FORMAT_P012 (5 << 24) 7254 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24) 7255 #define PLANE_CTL_FORMAT_P016 (7 << 24) 7256 #define PLANE_CTL_FORMAT_XYUV (8 << 24) 7257 #define PLANE_CTL_FORMAT_INDEXED (12 << 24) 7258 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24) 7259 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23) 7260 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */ 7261 #define PLANE_CTL_FORMAT_Y210 (1 << 23) 7262 #define PLANE_CTL_FORMAT_Y212 (3 << 23) 7263 #define PLANE_CTL_FORMAT_Y216 (5 << 23) 7264 #define PLANE_CTL_FORMAT_Y410 (7 << 23) 7265 #define PLANE_CTL_FORMAT_Y412 (9 << 23) 7266 #define PLANE_CTL_FORMAT_Y416 (0xb << 23) 7267 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 7268 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21) 7269 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21) 7270 #define PLANE_CTL_ORDER_BGRX (0 << 20) 7271 #define PLANE_CTL_ORDER_RGBX (1 << 20) 7272 #define PLANE_CTL_YUV420_Y_PLANE (1 << 19) 7273 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) 7274 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 7275 #define PLANE_CTL_YUV422_ORDER_YUYV (0 << 16) 7276 #define PLANE_CTL_YUV422_ORDER_UYVY (1 << 16) 7277 #define PLANE_CTL_YUV422_ORDER_YVYU (2 << 16) 7278 #define PLANE_CTL_YUV422_ORDER_VYUY (3 << 16) 7279 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15) 7280 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 7281 #define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */ 7282 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */ 7283 #define PLANE_CTL_TILED_MASK (0x7 << 10) 7284 #define PLANE_CTL_TILED_LINEAR (0 << 10) 7285 #define PLANE_CTL_TILED_X (1 << 10) 7286 #define PLANE_CTL_TILED_Y (4 << 10) 7287 #define PLANE_CTL_TILED_YF (5 << 10) 7288 #define PLANE_CTL_ASYNC_FLIP (1 << 9) 7289 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8) 7290 #define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */ 7291 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */ 7292 #define PLANE_CTL_ALPHA_DISABLE (0 << 4) 7293 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4) 7294 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4) 7295 #define PLANE_CTL_ROTATE_MASK 0x3 7296 #define PLANE_CTL_ROTATE_0 0x0 7297 #define PLANE_CTL_ROTATE_90 0x1 7298 #define PLANE_CTL_ROTATE_180 0x2 7299 #define PLANE_CTL_ROTATE_270 0x3 7300 #define _PLANE_STRIDE_1_A 0x70188 7301 #define _PLANE_STRIDE_2_A 0x70288 7302 #define _PLANE_STRIDE_3_A 0x70388 7303 #define _PLANE_POS_1_A 0x7018c 7304 #define _PLANE_POS_2_A 0x7028c 7305 #define _PLANE_POS_3_A 0x7038c 7306 #define _PLANE_SIZE_1_A 0x70190 7307 #define _PLANE_SIZE_2_A 0x70290 7308 #define _PLANE_SIZE_3_A 0x70390 7309 #define _PLANE_SURF_1_A 0x7019c 7310 #define _PLANE_SURF_2_A 0x7029c 7311 #define _PLANE_SURF_3_A 0x7039c 7312 #define _PLANE_OFFSET_1_A 0x701a4 7313 #define _PLANE_OFFSET_2_A 0x702a4 7314 #define _PLANE_OFFSET_3_A 0x703a4 7315 #define _PLANE_KEYVAL_1_A 0x70194 7316 #define _PLANE_KEYVAL_2_A 0x70294 7317 #define _PLANE_KEYMSK_1_A 0x70198 7318 #define _PLANE_KEYMSK_2_A 0x70298 7319 #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31) 7320 #define _PLANE_KEYMAX_1_A 0x701a0 7321 #define _PLANE_KEYMAX_2_A 0x702a0 7322 #define PLANE_KEYMAX_ALPHA(a) ((a) << 24) 7323 #define _PLANE_CC_VAL_1_A 0x701b4 7324 #define _PLANE_CC_VAL_2_A 0x702b4 7325 #define _PLANE_AUX_DIST_1_A 0x701c0 7326 #define _PLANE_AUX_DIST_2_A 0x702c0 7327 #define _PLANE_AUX_OFFSET_1_A 0x701c4 7328 #define _PLANE_AUX_OFFSET_2_A 0x702c4 7329 #define _PLANE_CUS_CTL_1_A 0x701c8 7330 #define _PLANE_CUS_CTL_2_A 0x702c8 7331 #define PLANE_CUS_ENABLE (1 << 31) 7332 #define PLANE_CUS_Y_PLANE_4_RKL (0 << 30) 7333 #define PLANE_CUS_Y_PLANE_5_RKL (1 << 30) 7334 #define PLANE_CUS_Y_PLANE_6_ICL (0 << 30) 7335 #define PLANE_CUS_Y_PLANE_7_ICL (1 << 30) 7336 #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19) 7337 #define PLANE_CUS_HPHASE_0 (0 << 16) 7338 #define PLANE_CUS_HPHASE_0_25 (1 << 16) 7339 #define PLANE_CUS_HPHASE_0_5 (2 << 16) 7340 #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15) 7341 #define PLANE_CUS_VPHASE_0 (0 << 12) 7342 #define PLANE_CUS_VPHASE_0_25 (1 << 12) 7343 #define PLANE_CUS_VPHASE_0_5 (2 << 12) 7344 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ 7345 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ 7346 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ 7347 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */ 7348 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 7349 #define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */ 7350 #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */ 7351 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */ 7352 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17) 7353 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 (1 << 17) 7354 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17) 7355 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17) 7356 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17) 7357 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) 7358 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4) 7359 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4) 7360 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4) 7361 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4) 7362 #define _PLANE_BUF_CFG_1_A 0x7027c 7363 #define _PLANE_BUF_CFG_2_A 0x7037c 7364 #define _PLANE_NV12_BUF_CFG_1_A 0x70278 7365 #define _PLANE_NV12_BUF_CFG_2_A 0x70378 7366 7367 #define _PLANE_CC_VAL_1_B 0x711b4 7368 #define _PLANE_CC_VAL_2_B 0x712b4 7369 #define _PLANE_CC_VAL_1(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B) + (dw) * 4) 7370 #define _PLANE_CC_VAL_2(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B) + (dw) * 4) 7371 #define PLANE_CC_VAL(pipe, plane, dw) \ 7372 _MMIO_PLANE((plane), _PLANE_CC_VAL_1((pipe), (dw)), _PLANE_CC_VAL_2((pipe), (dw))) 7373 7374 /* Input CSC Register Definitions */ 7375 #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0 7376 #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0 7377 7378 #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0 7379 #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0 7380 7381 #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \ 7382 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \ 7383 _PLANE_INPUT_CSC_RY_GY_1_B) 7384 #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \ 7385 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \ 7386 _PLANE_INPUT_CSC_RY_GY_2_B) 7387 7388 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \ 7389 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \ 7390 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4) 7391 7392 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8 7393 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8 7394 7395 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8 7396 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8 7397 7398 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \ 7399 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \ 7400 _PLANE_INPUT_CSC_PREOFF_HI_1_B) 7401 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \ 7402 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \ 7403 _PLANE_INPUT_CSC_PREOFF_HI_2_B) 7404 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \ 7405 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \ 7406 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4) 7407 7408 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204 7409 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304 7410 7411 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204 7412 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304 7413 7414 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \ 7415 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \ 7416 _PLANE_INPUT_CSC_POSTOFF_HI_1_B) 7417 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \ 7418 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \ 7419 _PLANE_INPUT_CSC_POSTOFF_HI_2_B) 7420 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \ 7421 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \ 7422 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4) 7423 7424 #define _PLANE_CTL_1_B 0x71180 7425 #define _PLANE_CTL_2_B 0x71280 7426 #define _PLANE_CTL_3_B 0x71380 7427 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 7428 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 7429 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 7430 #define PLANE_CTL(pipe, plane) \ 7431 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 7432 7433 #define _PLANE_STRIDE_1_B 0x71188 7434 #define _PLANE_STRIDE_2_B 0x71288 7435 #define _PLANE_STRIDE_3_B 0x71388 7436 #define _PLANE_STRIDE_1(pipe) \ 7437 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 7438 #define _PLANE_STRIDE_2(pipe) \ 7439 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 7440 #define _PLANE_STRIDE_3(pipe) \ 7441 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 7442 #define PLANE_STRIDE(pipe, plane) \ 7443 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 7444 #define PLANE_STRIDE_MASK REG_GENMASK(10, 0) 7445 #define PLANE_STRIDE_MASK_XELPD REG_GENMASK(11, 0) 7446 7447 #define _PLANE_POS_1_B 0x7118c 7448 #define _PLANE_POS_2_B 0x7128c 7449 #define _PLANE_POS_3_B 0x7138c 7450 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 7451 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 7452 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 7453 #define PLANE_POS(pipe, plane) \ 7454 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 7455 7456 #define _PLANE_SIZE_1_B 0x71190 7457 #define _PLANE_SIZE_2_B 0x71290 7458 #define _PLANE_SIZE_3_B 0x71390 7459 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 7460 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 7461 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 7462 #define PLANE_SIZE(pipe, plane) \ 7463 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 7464 7465 #define _PLANE_SURF_1_B 0x7119c 7466 #define _PLANE_SURF_2_B 0x7129c 7467 #define _PLANE_SURF_3_B 0x7139c 7468 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 7469 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 7470 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 7471 #define PLANE_SURF(pipe, plane) \ 7472 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 7473 #define PLANE_SURF_DECRYPT REG_BIT(2) 7474 7475 #define _PLANE_OFFSET_1_B 0x711a4 7476 #define _PLANE_OFFSET_2_B 0x712a4 7477 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 7478 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 7479 #define PLANE_OFFSET(pipe, plane) \ 7480 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 7481 7482 #define _PLANE_KEYVAL_1_B 0x71194 7483 #define _PLANE_KEYVAL_2_B 0x71294 7484 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 7485 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 7486 #define PLANE_KEYVAL(pipe, plane) \ 7487 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 7488 7489 #define _PLANE_KEYMSK_1_B 0x71198 7490 #define _PLANE_KEYMSK_2_B 0x71298 7491 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 7492 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 7493 #define PLANE_KEYMSK(pipe, plane) \ 7494 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 7495 7496 #define _PLANE_KEYMAX_1_B 0x711a0 7497 #define _PLANE_KEYMAX_2_B 0x712a0 7498 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 7499 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 7500 #define PLANE_KEYMAX(pipe, plane) \ 7501 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 7502 7503 #define _PLANE_BUF_CFG_1_B 0x7127c 7504 #define _PLANE_BUF_CFG_2_B 0x7137c 7505 #define DDB_ENTRY_MASK 0xFFF /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */ 7506 #define DDB_ENTRY_END_SHIFT 16 7507 #define _PLANE_BUF_CFG_1(pipe) \ 7508 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 7509 #define _PLANE_BUF_CFG_2(pipe) \ 7510 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 7511 #define PLANE_BUF_CFG(pipe, plane) \ 7512 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 7513 7514 #define _PLANE_NV12_BUF_CFG_1_B 0x71278 7515 #define _PLANE_NV12_BUF_CFG_2_B 0x71378 7516 #define _PLANE_NV12_BUF_CFG_1(pipe) \ 7517 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 7518 #define _PLANE_NV12_BUF_CFG_2(pipe) \ 7519 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 7520 #define PLANE_NV12_BUF_CFG(pipe, plane) \ 7521 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 7522 7523 #define _PLANE_AUX_DIST_1_B 0x711c0 7524 #define _PLANE_AUX_DIST_2_B 0x712c0 7525 #define _PLANE_AUX_DIST_1(pipe) \ 7526 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B) 7527 #define _PLANE_AUX_DIST_2(pipe) \ 7528 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B) 7529 #define PLANE_AUX_DIST(pipe, plane) \ 7530 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe)) 7531 7532 #define _PLANE_AUX_OFFSET_1_B 0x711c4 7533 #define _PLANE_AUX_OFFSET_2_B 0x712c4 7534 #define _PLANE_AUX_OFFSET_1(pipe) \ 7535 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B) 7536 #define _PLANE_AUX_OFFSET_2(pipe) \ 7537 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B) 7538 #define PLANE_AUX_OFFSET(pipe, plane) \ 7539 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe)) 7540 7541 #define _PLANE_CUS_CTL_1_B 0x711c8 7542 #define _PLANE_CUS_CTL_2_B 0x712c8 7543 #define _PLANE_CUS_CTL_1(pipe) \ 7544 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B) 7545 #define _PLANE_CUS_CTL_2(pipe) \ 7546 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B) 7547 #define PLANE_CUS_CTL(pipe, plane) \ 7548 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe)) 7549 7550 #define _PLANE_COLOR_CTL_1_B 0x711CC 7551 #define _PLANE_COLOR_CTL_2_B 0x712CC 7552 #define _PLANE_COLOR_CTL_3_B 0x713CC 7553 #define _PLANE_COLOR_CTL_1(pipe) \ 7554 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) 7555 #define _PLANE_COLOR_CTL_2(pipe) \ 7556 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) 7557 #define PLANE_COLOR_CTL(pipe, plane) \ 7558 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) 7559 7560 #define _SEL_FETCH_PLANE_BASE_1_A 0x70890 7561 #define _SEL_FETCH_PLANE_BASE_2_A 0x708B0 7562 #define _SEL_FETCH_PLANE_BASE_3_A 0x708D0 7563 #define _SEL_FETCH_PLANE_BASE_4_A 0x708F0 7564 #define _SEL_FETCH_PLANE_BASE_5_A 0x70920 7565 #define _SEL_FETCH_PLANE_BASE_6_A 0x70940 7566 #define _SEL_FETCH_PLANE_BASE_7_A 0x70960 7567 #define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880 7568 #define _SEL_FETCH_PLANE_BASE_1_B 0x70990 7569 7570 #define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \ 7571 _SEL_FETCH_PLANE_BASE_1_A, \ 7572 _SEL_FETCH_PLANE_BASE_2_A, \ 7573 _SEL_FETCH_PLANE_BASE_3_A, \ 7574 _SEL_FETCH_PLANE_BASE_4_A, \ 7575 _SEL_FETCH_PLANE_BASE_5_A, \ 7576 _SEL_FETCH_PLANE_BASE_6_A, \ 7577 _SEL_FETCH_PLANE_BASE_7_A, \ 7578 _SEL_FETCH_PLANE_BASE_CUR_A) 7579 #define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B) 7580 #define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \ 7581 _SEL_FETCH_PLANE_BASE_1_A + \ 7582 _SEL_FETCH_PLANE_BASE_A(plane)) 7583 7584 #define _SEL_FETCH_PLANE_CTL_1_A 0x70890 7585 #define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \ 7586 _SEL_FETCH_PLANE_CTL_1_A - \ 7587 _SEL_FETCH_PLANE_BASE_1_A) 7588 #define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31) 7589 7590 #define _SEL_FETCH_PLANE_POS_1_A 0x70894 7591 #define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \ 7592 _SEL_FETCH_PLANE_POS_1_A - \ 7593 _SEL_FETCH_PLANE_BASE_1_A) 7594 7595 #define _SEL_FETCH_PLANE_SIZE_1_A 0x70898 7596 #define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \ 7597 _SEL_FETCH_PLANE_SIZE_1_A - \ 7598 _SEL_FETCH_PLANE_BASE_1_A) 7599 7600 #define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C 7601 #define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \ 7602 _SEL_FETCH_PLANE_OFFSET_1_A - \ 7603 _SEL_FETCH_PLANE_BASE_1_A) 7604 7605 /* SKL new cursor registers */ 7606 #define _CUR_BUF_CFG_A 0x7017c 7607 #define _CUR_BUF_CFG_B 0x7117c 7608 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 7609 7610 /* VBIOS regs */ 7611 #define VGACNTRL _MMIO(0x71400) 7612 # define VGA_DISP_DISABLE (1 << 31) 7613 # define VGA_2X_MODE (1 << 30) 7614 # define VGA_PIPE_B_SELECT (1 << 29) 7615 7616 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) 7617 7618 /* Ironlake */ 7619 7620 #define CPU_VGACNTRL _MMIO(0x41000) 7621 7622 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) 7623 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 7624 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ 7625 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ 7626 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ 7627 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ 7628 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ 7629 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) 7630 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) 7631 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) 7632 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) 7633 7634 /* refresh rate hardware control */ 7635 #define RR_HW_CTL _MMIO(0x45300) 7636 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 7637 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 7638 7639 #define FDI_PLL_BIOS_0 _MMIO(0x46000) 7640 #define FDI_PLL_FB_CLOCK_MASK 0xff 7641 #define FDI_PLL_BIOS_1 _MMIO(0x46004) 7642 #define FDI_PLL_BIOS_2 _MMIO(0x46008) 7643 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 7644 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 7645 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 7646 7647 #define PCH_3DCGDIS0 _MMIO(0x46020) 7648 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 7649 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 7650 7651 #define PCH_3DCGDIS1 _MMIO(0x46024) 7652 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 7653 7654 #define FDI_PLL_FREQ_CTL _MMIO(0x46030) 7655 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24) 7656 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 7657 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 7658 7659 7660 #define _PIPEA_DATA_M1 0x60030 7661 #define PIPE_DATA_M1_OFFSET 0 7662 #define _PIPEA_DATA_N1 0x60034 7663 #define PIPE_DATA_N1_OFFSET 0 7664 7665 #define _PIPEA_DATA_M2 0x60038 7666 #define PIPE_DATA_M2_OFFSET 0 7667 #define _PIPEA_DATA_N2 0x6003c 7668 #define PIPE_DATA_N2_OFFSET 0 7669 7670 #define _PIPEA_LINK_M1 0x60040 7671 #define PIPE_LINK_M1_OFFSET 0 7672 #define _PIPEA_LINK_N1 0x60044 7673 #define PIPE_LINK_N1_OFFSET 0 7674 7675 #define _PIPEA_LINK_M2 0x60048 7676 #define PIPE_LINK_M2_OFFSET 0 7677 #define _PIPEA_LINK_N2 0x6004c 7678 #define PIPE_LINK_N2_OFFSET 0 7679 7680 /* PIPEB timing regs are same start from 0x61000 */ 7681 7682 #define _PIPEB_DATA_M1 0x61030 7683 #define _PIPEB_DATA_N1 0x61034 7684 #define _PIPEB_DATA_M2 0x61038 7685 #define _PIPEB_DATA_N2 0x6103c 7686 #define _PIPEB_LINK_M1 0x61040 7687 #define _PIPEB_LINK_N1 0x61044 7688 #define _PIPEB_LINK_M2 0x61048 7689 #define _PIPEB_LINK_N2 0x6104c 7690 7691 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) 7692 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) 7693 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) 7694 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) 7695 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) 7696 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) 7697 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) 7698 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) 7699 7700 /* CPU panel fitter */ 7701 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 7702 #define _PFA_CTL_1 0x68080 7703 #define _PFB_CTL_1 0x68880 7704 #define PF_ENABLE (1 << 31) 7705 #define PF_PIPE_SEL_MASK_IVB (3 << 29) 7706 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29) 7707 #define PF_FILTER_MASK (3 << 23) 7708 #define PF_FILTER_PROGRAMMED (0 << 23) 7709 #define PF_FILTER_MED_3x3 (1 << 23) 7710 #define PF_FILTER_EDGE_ENHANCE (2 << 23) 7711 #define PF_FILTER_EDGE_SOFTEN (3 << 23) 7712 #define _PFA_WIN_SZ 0x68074 7713 #define _PFB_WIN_SZ 0x68874 7714 #define _PFA_WIN_POS 0x68070 7715 #define _PFB_WIN_POS 0x68870 7716 #define _PFA_VSCALE 0x68084 7717 #define _PFB_VSCALE 0x68884 7718 #define _PFA_HSCALE 0x68090 7719 #define _PFB_HSCALE 0x68890 7720 7721 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 7722 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 7723 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 7724 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 7725 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 7726 7727 #define _PSA_CTL 0x68180 7728 #define _PSB_CTL 0x68980 7729 #define PS_ENABLE (1 << 31) 7730 #define _PSA_WIN_SZ 0x68174 7731 #define _PSB_WIN_SZ 0x68974 7732 #define _PSA_WIN_POS 0x68170 7733 #define _PSB_WIN_POS 0x68970 7734 7735 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) 7736 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 7737 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 7738 7739 /* 7740 * Skylake scalers 7741 */ 7742 #define _PS_1A_CTRL 0x68180 7743 #define _PS_2A_CTRL 0x68280 7744 #define _PS_1B_CTRL 0x68980 7745 #define _PS_2B_CTRL 0x68A80 7746 #define _PS_1C_CTRL 0x69180 7747 #define PS_SCALER_EN (1 << 31) 7748 #define SKL_PS_SCALER_MODE_MASK (3 << 28) 7749 #define SKL_PS_SCALER_MODE_DYN (0 << 28) 7750 #define SKL_PS_SCALER_MODE_HQ (1 << 28) 7751 #define SKL_PS_SCALER_MODE_NV12 (2 << 28) 7752 #define PS_SCALER_MODE_PLANAR (1 << 29) 7753 #define PS_SCALER_MODE_NORMAL (0 << 29) 7754 #define PS_PLANE_SEL_MASK (7 << 25) 7755 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) 7756 #define PS_FILTER_MASK (3 << 23) 7757 #define PS_FILTER_MEDIUM (0 << 23) 7758 #define PS_FILTER_PROGRAMMED (1 << 23) 7759 #define PS_FILTER_EDGE_ENHANCE (2 << 23) 7760 #define PS_FILTER_BILINEAR (3 << 23) 7761 #define PS_VERT3TAP (1 << 21) 7762 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 7763 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 7764 #define PS_PWRUP_PROGRESS (1 << 17) 7765 #define PS_V_FILTER_BYPASS (1 << 8) 7766 #define PS_VADAPT_EN (1 << 7) 7767 #define PS_VADAPT_MODE_MASK (3 << 5) 7768 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 7769 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 7770 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 7771 #define PS_PLANE_Y_SEL_MASK (7 << 5) 7772 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5) 7773 #define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4) 7774 #define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3) 7775 #define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2) 7776 #define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1) 7777 7778 #define _PS_PWR_GATE_1A 0x68160 7779 #define _PS_PWR_GATE_2A 0x68260 7780 #define _PS_PWR_GATE_1B 0x68960 7781 #define _PS_PWR_GATE_2B 0x68A60 7782 #define _PS_PWR_GATE_1C 0x69160 7783 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 7784 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 7785 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 7786 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 7787 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 7788 #define PS_PWR_GATE_SLPEN_8 0 7789 #define PS_PWR_GATE_SLPEN_16 1 7790 #define PS_PWR_GATE_SLPEN_24 2 7791 #define PS_PWR_GATE_SLPEN_32 3 7792 7793 #define _PS_WIN_POS_1A 0x68170 7794 #define _PS_WIN_POS_2A 0x68270 7795 #define _PS_WIN_POS_1B 0x68970 7796 #define _PS_WIN_POS_2B 0x68A70 7797 #define _PS_WIN_POS_1C 0x69170 7798 7799 #define _PS_WIN_SZ_1A 0x68174 7800 #define _PS_WIN_SZ_2A 0x68274 7801 #define _PS_WIN_SZ_1B 0x68974 7802 #define _PS_WIN_SZ_2B 0x68A74 7803 #define _PS_WIN_SZ_1C 0x69174 7804 7805 #define _PS_VSCALE_1A 0x68184 7806 #define _PS_VSCALE_2A 0x68284 7807 #define _PS_VSCALE_1B 0x68984 7808 #define _PS_VSCALE_2B 0x68A84 7809 #define _PS_VSCALE_1C 0x69184 7810 7811 #define _PS_HSCALE_1A 0x68190 7812 #define _PS_HSCALE_2A 0x68290 7813 #define _PS_HSCALE_1B 0x68990 7814 #define _PS_HSCALE_2B 0x68A90 7815 #define _PS_HSCALE_1C 0x69190 7816 7817 #define _PS_VPHASE_1A 0x68188 7818 #define _PS_VPHASE_2A 0x68288 7819 #define _PS_VPHASE_1B 0x68988 7820 #define _PS_VPHASE_2B 0x68A88 7821 #define _PS_VPHASE_1C 0x69188 7822 #define PS_Y_PHASE(x) ((x) << 16) 7823 #define PS_UV_RGB_PHASE(x) ((x) << 0) 7824 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */ 7825 #define PS_PHASE_TRIP (1 << 0) 7826 7827 #define _PS_HPHASE_1A 0x68194 7828 #define _PS_HPHASE_2A 0x68294 7829 #define _PS_HPHASE_1B 0x68994 7830 #define _PS_HPHASE_2B 0x68A94 7831 #define _PS_HPHASE_1C 0x69194 7832 7833 #define _PS_ECC_STAT_1A 0x681D0 7834 #define _PS_ECC_STAT_2A 0x682D0 7835 #define _PS_ECC_STAT_1B 0x689D0 7836 #define _PS_ECC_STAT_2B 0x68AD0 7837 #define _PS_ECC_STAT_1C 0x691D0 7838 7839 #define _PS_COEF_SET0_INDEX_1A 0x68198 7840 #define _PS_COEF_SET0_INDEX_2A 0x68298 7841 #define _PS_COEF_SET0_INDEX_1B 0x68998 7842 #define _PS_COEF_SET0_INDEX_2B 0x68A98 7843 #define PS_COEE_INDEX_AUTO_INC (1 << 10) 7844 7845 #define _PS_COEF_SET0_DATA_1A 0x6819C 7846 #define _PS_COEF_SET0_DATA_2A 0x6829C 7847 #define _PS_COEF_SET0_DATA_1B 0x6899C 7848 #define _PS_COEF_SET0_DATA_2B 0x68A9C 7849 7850 #define _ID(id, a, b) _PICK_EVEN(id, a, b) 7851 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ 7852 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 7853 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 7854 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ 7855 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 7856 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 7857 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ 7858 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 7859 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 7860 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ 7861 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 7862 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 7863 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ 7864 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 7865 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 7866 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ 7867 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 7868 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 7869 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ 7870 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 7871 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 7872 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ 7873 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 7874 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 7875 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ 7876 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 7877 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) 7878 #define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \ 7879 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \ 7880 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8) 7881 7882 #define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \ 7883 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \ 7884 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8) 7885 /* legacy palette */ 7886 #define _LGC_PALETTE_A 0x4a000 7887 #define _LGC_PALETTE_B 0x4a800 7888 #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16) 7889 #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8) 7890 #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0) 7891 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) 7892 7893 /* ilk/snb precision palette */ 7894 #define _PREC_PALETTE_A 0x4b000 7895 #define _PREC_PALETTE_B 0x4c000 7896 #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20) 7897 #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10) 7898 #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0) 7899 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4) 7900 7901 #define _PREC_PIPEAGCMAX 0x4d000 7902 #define _PREC_PIPEBGCMAX 0x4d010 7903 #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4) 7904 7905 #define _GAMMA_MODE_A 0x4a480 7906 #define _GAMMA_MODE_B 0x4ac80 7907 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 7908 #define PRE_CSC_GAMMA_ENABLE (1 << 31) 7909 #define POST_CSC_GAMMA_ENABLE (1 << 30) 7910 #define GAMMA_MODE_MODE_MASK (3 << 0) 7911 #define GAMMA_MODE_MODE_8BIT (0 << 0) 7912 #define GAMMA_MODE_MODE_10BIT (1 << 0) 7913 #define GAMMA_MODE_MODE_12BIT (2 << 0) 7914 #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */ 7915 #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */ 7916 7917 /* DMC */ 7918 #define DMC_PROGRAM(addr, i) _MMIO((addr) + (i) * 4) 7919 #define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0 7920 #define DMC_HTP_ADDR_SKL 0x00500034 7921 #define DMC_SSP_BASE _MMIO(0x8F074) 7922 #define DMC_HTP_SKL _MMIO(0x8F004) 7923 #define DMC_LAST_WRITE _MMIO(0x8F034) 7924 #define DMC_LAST_WRITE_VALUE 0xc003b400 7925 /* MMIO address range for DMC program (0x80000 - 0x82FFF) */ 7926 #define DMC_MMIO_START_RANGE 0x80000 7927 #define DMC_MMIO_END_RANGE 0x8FFFF 7928 #define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030) 7929 #define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C) 7930 #define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038) 7931 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084) 7932 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088) 7933 #define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154) 7934 7935 #define DMC_DEBUG3 _MMIO(0x101090) 7936 7937 /* Display Internal Timeout Register */ 7938 #define RM_TIMEOUT _MMIO(0x42060) 7939 #define MMIO_TIMEOUT_US(us) ((us) << 0) 7940 7941 /* interrupts */ 7942 #define DE_MASTER_IRQ_CONTROL (1 << 31) 7943 #define DE_SPRITEB_FLIP_DONE (1 << 29) 7944 #define DE_SPRITEA_FLIP_DONE (1 << 28) 7945 #define DE_PLANEB_FLIP_DONE (1 << 27) 7946 #define DE_PLANEA_FLIP_DONE (1 << 26) 7947 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 7948 #define DE_PCU_EVENT (1 << 25) 7949 #define DE_GTT_FAULT (1 << 24) 7950 #define DE_POISON (1 << 23) 7951 #define DE_PERFORM_COUNTER (1 << 22) 7952 #define DE_PCH_EVENT (1 << 21) 7953 #define DE_AUX_CHANNEL_A (1 << 20) 7954 #define DE_DP_A_HOTPLUG (1 << 19) 7955 #define DE_GSE (1 << 18) 7956 #define DE_PIPEB_VBLANK (1 << 15) 7957 #define DE_PIPEB_EVEN_FIELD (1 << 14) 7958 #define DE_PIPEB_ODD_FIELD (1 << 13) 7959 #define DE_PIPEB_LINE_COMPARE (1 << 12) 7960 #define DE_PIPEB_VSYNC (1 << 11) 7961 #define DE_PIPEB_CRC_DONE (1 << 10) 7962 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 7963 #define DE_PIPEA_VBLANK (1 << 7) 7964 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe))) 7965 #define DE_PIPEA_EVEN_FIELD (1 << 6) 7966 #define DE_PIPEA_ODD_FIELD (1 << 5) 7967 #define DE_PIPEA_LINE_COMPARE (1 << 4) 7968 #define DE_PIPEA_VSYNC (1 << 3) 7969 #define DE_PIPEA_CRC_DONE (1 << 2) 7970 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe))) 7971 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 7972 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe))) 7973 7974 /* More Ivybridge lolz */ 7975 #define DE_ERR_INT_IVB (1 << 30) 7976 #define DE_GSE_IVB (1 << 29) 7977 #define DE_PCH_EVENT_IVB (1 << 28) 7978 #define DE_DP_A_HOTPLUG_IVB (1 << 27) 7979 #define DE_AUX_CHANNEL_A_IVB (1 << 26) 7980 #define DE_EDP_PSR_INT_HSW (1 << 19) 7981 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14) 7982 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13) 7983 #define DE_PIPEC_VBLANK_IVB (1 << 10) 7984 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9) 7985 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8) 7986 #define DE_PIPEB_VBLANK_IVB (1 << 5) 7987 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4) 7988 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3) 7989 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane))) 7990 #define DE_PIPEA_VBLANK_IVB (1 << 0) 7991 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) 7992 7993 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ 7994 #define MASTER_INTERRUPT_ENABLE (1 << 31) 7995 7996 #define DEISR _MMIO(0x44000) 7997 #define DEIMR _MMIO(0x44004) 7998 #define DEIIR _MMIO(0x44008) 7999 #define DEIER _MMIO(0x4400c) 8000 8001 #define GTISR _MMIO(0x44010) 8002 #define GTIMR _MMIO(0x44014) 8003 #define GTIIR _MMIO(0x44018) 8004 #define GTIER _MMIO(0x4401c) 8005 8006 #define GEN8_MASTER_IRQ _MMIO(0x44200) 8007 #define GEN8_MASTER_IRQ_CONTROL (1 << 31) 8008 #define GEN8_PCU_IRQ (1 << 30) 8009 #define GEN8_DE_PCH_IRQ (1 << 23) 8010 #define GEN8_DE_MISC_IRQ (1 << 22) 8011 #define GEN8_DE_PORT_IRQ (1 << 20) 8012 #define GEN8_DE_PIPE_C_IRQ (1 << 18) 8013 #define GEN8_DE_PIPE_B_IRQ (1 << 17) 8014 #define GEN8_DE_PIPE_A_IRQ (1 << 16) 8015 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe))) 8016 #define GEN8_GT_VECS_IRQ (1 << 6) 8017 #define GEN8_GT_GUC_IRQ (1 << 5) 8018 #define GEN8_GT_PM_IRQ (1 << 4) 8019 #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */ 8020 #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */ 8021 #define GEN8_GT_BCS_IRQ (1 << 1) 8022 #define GEN8_GT_RCS_IRQ (1 << 0) 8023 8024 #define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c) 8025 8026 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) 8027 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) 8028 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) 8029 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) 8030 8031 #define GEN8_RCS_IRQ_SHIFT 0 8032 #define GEN8_BCS_IRQ_SHIFT 16 8033 #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */ 8034 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */ 8035 #define GEN8_VECS_IRQ_SHIFT 0 8036 #define GEN8_WD_IRQ_SHIFT 16 8037 8038 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) 8039 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) 8040 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) 8041 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) 8042 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 8043 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 8044 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 8045 #define XELPD_PIPE_SOFT_UNDERRUN (1 << 22) 8046 #define XELPD_PIPE_HARD_UNDERRUN (1 << 21) 8047 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 8048 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 8049 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 8050 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 8051 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 8052 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 8053 #define GEN8_PIPE_VSYNC (1 << 1) 8054 #define GEN8_PIPE_VBLANK (1 << 0) 8055 #define GEN9_PIPE_CURSOR_FAULT (1 << 11) 8056 #define GEN11_PIPE_PLANE7_FAULT (1 << 22) 8057 #define GEN11_PIPE_PLANE6_FAULT (1 << 21) 8058 #define GEN11_PIPE_PLANE5_FAULT (1 << 20) 8059 #define GEN9_PIPE_PLANE4_FAULT (1 << 10) 8060 #define GEN9_PIPE_PLANE3_FAULT (1 << 9) 8061 #define GEN9_PIPE_PLANE2_FAULT (1 << 8) 8062 #define GEN9_PIPE_PLANE1_FAULT (1 << 7) 8063 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 8064 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 8065 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 8066 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 8067 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) 8068 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 8069 (GEN8_PIPE_CURSOR_FAULT | \ 8070 GEN8_PIPE_SPRITE_FAULT | \ 8071 GEN8_PIPE_PRIMARY_FAULT) 8072 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 8073 (GEN9_PIPE_CURSOR_FAULT | \ 8074 GEN9_PIPE_PLANE4_FAULT | \ 8075 GEN9_PIPE_PLANE3_FAULT | \ 8076 GEN9_PIPE_PLANE2_FAULT | \ 8077 GEN9_PIPE_PLANE1_FAULT) 8078 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \ 8079 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \ 8080 GEN11_PIPE_PLANE7_FAULT | \ 8081 GEN11_PIPE_PLANE6_FAULT | \ 8082 GEN11_PIPE_PLANE5_FAULT) 8083 #define RKL_DE_PIPE_IRQ_FAULT_ERRORS \ 8084 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \ 8085 GEN11_PIPE_PLANE5_FAULT) 8086 8087 #define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A) 8088 #define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1) 8089 8090 #define GEN8_DE_PORT_ISR _MMIO(0x44440) 8091 #define GEN8_DE_PORT_IMR _MMIO(0x44444) 8092 #define GEN8_DE_PORT_IIR _MMIO(0x44448) 8093 #define GEN8_DE_PORT_IER _MMIO(0x4444c) 8094 #define DSI1_NON_TE (1 << 31) 8095 #define DSI0_NON_TE (1 << 30) 8096 #define ICL_AUX_CHANNEL_E (1 << 29) 8097 #define ICL_AUX_CHANNEL_F (1 << 28) 8098 #define GEN9_AUX_CHANNEL_D (1 << 27) 8099 #define GEN9_AUX_CHANNEL_C (1 << 26) 8100 #define GEN9_AUX_CHANNEL_B (1 << 25) 8101 #define DSI1_TE (1 << 24) 8102 #define DSI0_TE (1 << 23) 8103 #define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin)) 8104 #define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \ 8105 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \ 8106 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C)) 8107 #define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) 8108 #define BXT_DE_PORT_GMBUS (1 << 1) 8109 #define GEN8_AUX_CHANNEL_A (1 << 0) 8110 #define TGL_DE_PORT_AUX_USBC6 REG_BIT(13) 8111 #define XELPD_DE_PORT_AUX_DDIE REG_BIT(13) 8112 #define TGL_DE_PORT_AUX_USBC5 REG_BIT(12) 8113 #define XELPD_DE_PORT_AUX_DDID REG_BIT(12) 8114 #define TGL_DE_PORT_AUX_USBC4 REG_BIT(11) 8115 #define TGL_DE_PORT_AUX_USBC3 REG_BIT(10) 8116 #define TGL_DE_PORT_AUX_USBC2 REG_BIT(9) 8117 #define TGL_DE_PORT_AUX_USBC1 REG_BIT(8) 8118 #define TGL_DE_PORT_AUX_DDIC REG_BIT(2) 8119 #define TGL_DE_PORT_AUX_DDIB REG_BIT(1) 8120 #define TGL_DE_PORT_AUX_DDIA REG_BIT(0) 8121 8122 #define GEN8_DE_MISC_ISR _MMIO(0x44460) 8123 #define GEN8_DE_MISC_IMR _MMIO(0x44464) 8124 #define GEN8_DE_MISC_IIR _MMIO(0x44468) 8125 #define GEN8_DE_MISC_IER _MMIO(0x4446c) 8126 #define GEN8_DE_MISC_GSE (1 << 27) 8127 #define GEN8_DE_EDP_PSR (1 << 19) 8128 8129 #define GEN8_PCU_ISR _MMIO(0x444e0) 8130 #define GEN8_PCU_IMR _MMIO(0x444e4) 8131 #define GEN8_PCU_IIR _MMIO(0x444e8) 8132 #define GEN8_PCU_IER _MMIO(0x444ec) 8133 8134 #define GEN11_GU_MISC_ISR _MMIO(0x444f0) 8135 #define GEN11_GU_MISC_IMR _MMIO(0x444f4) 8136 #define GEN11_GU_MISC_IIR _MMIO(0x444f8) 8137 #define GEN11_GU_MISC_IER _MMIO(0x444fc) 8138 #define GEN11_GU_MISC_GSE (1 << 27) 8139 8140 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010) 8141 #define GEN11_MASTER_IRQ (1 << 31) 8142 #define GEN11_PCU_IRQ (1 << 30) 8143 #define GEN11_GU_MISC_IRQ (1 << 29) 8144 #define GEN11_DISPLAY_IRQ (1 << 16) 8145 #define GEN11_GT_DW_IRQ(x) (1 << (x)) 8146 #define GEN11_GT_DW1_IRQ (1 << 1) 8147 #define GEN11_GT_DW0_IRQ (1 << 0) 8148 8149 #define DG1_MSTR_TILE_INTR _MMIO(0x190008) 8150 #define DG1_MSTR_IRQ REG_BIT(31) 8151 #define DG1_MSTR_TILE(t) REG_BIT(t) 8152 8153 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200) 8154 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31) 8155 #define GEN11_AUDIO_CODEC_IRQ (1 << 24) 8156 #define GEN11_DE_PCH_IRQ (1 << 23) 8157 #define GEN11_DE_MISC_IRQ (1 << 22) 8158 #define GEN11_DE_HPD_IRQ (1 << 21) 8159 #define GEN11_DE_PORT_IRQ (1 << 20) 8160 #define GEN11_DE_PIPE_C (1 << 18) 8161 #define GEN11_DE_PIPE_B (1 << 17) 8162 #define GEN11_DE_PIPE_A (1 << 16) 8163 8164 #define GEN11_DE_HPD_ISR _MMIO(0x44470) 8165 #define GEN11_DE_HPD_IMR _MMIO(0x44474) 8166 #define GEN11_DE_HPD_IIR _MMIO(0x44478) 8167 #define GEN11_DE_HPD_IER _MMIO(0x4447c) 8168 #define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin)) 8169 #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \ 8170 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \ 8171 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \ 8172 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \ 8173 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \ 8174 GEN11_TC_HOTPLUG(HPD_PORT_TC1)) 8175 #define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin)) 8176 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \ 8177 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \ 8178 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \ 8179 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \ 8180 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \ 8181 GEN11_TBT_HOTPLUG(HPD_PORT_TC1)) 8182 8183 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030) 8184 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038) 8185 #define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4)) 8186 #define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4)) 8187 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4)) 8188 #define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4)) 8189 8190 #define GEN11_GT_INTR_DW0 _MMIO(0x190018) 8191 #define GEN11_CSME (31) 8192 #define GEN11_GUNIT (28) 8193 #define GEN11_GUC (25) 8194 #define GEN11_WDPERF (20) 8195 #define GEN11_KCR (19) 8196 #define GEN11_GTPM (16) 8197 #define GEN11_BCS (15) 8198 #define GEN11_RCS0 (0) 8199 8200 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c) 8201 #define GEN11_VECS(x) (31 - (x)) 8202 #define GEN11_VCS(x) (x) 8203 8204 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4)) 8205 8206 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060) 8207 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064) 8208 #define GEN11_INTR_DATA_VALID (1 << 31) 8209 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) 8210 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) 8211 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) 8212 /* irq instances for OTHER_CLASS */ 8213 #define OTHER_GUC_INSTANCE 0 8214 #define OTHER_GTPM_INSTANCE 1 8215 #define OTHER_KCR_INSTANCE 4 8216 8217 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4)) 8218 8219 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070) 8220 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074) 8221 8222 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4)) 8223 8224 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) 8225 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) 8226 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) 8227 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) 8228 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) 8229 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) 8230 8231 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) 8232 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) 8233 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) 8234 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) 8235 #define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0) 8236 #define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4) 8237 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) 8238 #define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4) 8239 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) 8240 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) 8241 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) 8242 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) 8243 8244 #define ENGINE1_MASK REG_GENMASK(31, 16) 8245 #define ENGINE0_MASK REG_GENMASK(15, 0) 8246 8247 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) 8248 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 8249 #define ILK_ELPIN_409_SELECT (1 << 25) 8250 #define ILK_DPARB_GATE (1 << 22) 8251 #define ILK_VSDPFD_FULL (1 << 21) 8252 #define FUSE_STRAP _MMIO(0x42014) 8253 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 8254 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 8255 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 8256 #define IVB_PIPE_C_DISABLE (1 << 28) 8257 #define ILK_HDCP_DISABLE (1 << 25) 8258 #define ILK_eDP_A_DISABLE (1 << 24) 8259 #define HSW_CDCLK_LIMIT (1 << 24) 8260 #define ILK_DESKTOP (1 << 23) 8261 #define HSW_CPU_SSC_ENABLE (1 << 21) 8262 8263 #define FUSE_STRAP3 _MMIO(0x42020) 8264 #define HSW_REF_CLK_SELECT (1 << 1) 8265 8266 #define ILK_DSPCLK_GATE_D _MMIO(0x42020) 8267 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 8268 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 8269 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 8270 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 8271 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 8272 8273 #define IVB_CHICKEN3 _MMIO(0x4200c) 8274 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 8275 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 8276 8277 #define CHICKEN_PAR1_1 _MMIO(0x42080) 8278 #define IGNORE_KVMR_PIPE_A REG_BIT(23) 8279 #define KBL_ARB_FILL_SPARE_22 REG_BIT(22) 8280 #define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16) 8281 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15) 8282 #define DPA_MASK_VBLANK_SRD (1 << 15) 8283 #define FORCE_ARB_IDLE_PLANES (1 << 14) 8284 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) 8285 #define IGNORE_PSR2_HW_TRACKING (1 << 1) 8286 8287 #define CHICKEN_PAR2_1 _MMIO(0x42090) 8288 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) 8289 8290 #define CHICKEN_MISC_2 _MMIO(0x42084) 8291 #define KBL_ARB_FILL_SPARE_14 REG_BIT(14) 8292 #define KBL_ARB_FILL_SPARE_13 REG_BIT(13) 8293 #define GLK_CL2_PWR_DOWN (1 << 12) 8294 #define GLK_CL1_PWR_DOWN (1 << 11) 8295 #define GLK_CL0_PWR_DOWN (1 << 10) 8296 8297 #define CHICKEN_MISC_4 _MMIO(0x4208c) 8298 #define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13) 8299 #define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0) 8300 #define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x)) 8301 8302 #define _CHICKEN_PIPESL_1_A 0x420b0 8303 #define _CHICKEN_PIPESL_1_B 0x420b4 8304 #define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27) 8305 #define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0) 8306 #define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1) 8307 #define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2) 8308 #define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3) 8309 #define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25) 8310 #define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0) 8311 #define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1) 8312 #define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2) 8313 #define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3) 8314 #define HSW_FBCQ_DIS (1 << 22) 8315 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 8316 #define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0) 8317 #define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0) 8318 #define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1) 8319 #define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2) 8320 #define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3) 8321 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 8322 8323 #define _CHICKEN_TRANS_A 0x420c0 8324 #define _CHICKEN_TRANS_B 0x420c4 8325 #define _CHICKEN_TRANS_C 0x420c8 8326 #define _CHICKEN_TRANS_EDP 0x420cc 8327 #define _CHICKEN_TRANS_D 0x420d8 8328 #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \ 8329 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \ 8330 [TRANSCODER_A] = _CHICKEN_TRANS_A, \ 8331 [TRANSCODER_B] = _CHICKEN_TRANS_B, \ 8332 [TRANSCODER_C] = _CHICKEN_TRANS_C, \ 8333 [TRANSCODER_D] = _CHICKEN_TRANS_D)) 8334 #define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) 8335 #define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x) 8336 #define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */ 8337 #define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23) 8338 #define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19) 8339 #define ADLP_1_BASED_X_GRANULARITY REG_BIT(18) 8340 #define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18) 8341 #define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */ 8342 #define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */ 8343 #define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15) 8344 #define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12) 8345 8346 #define DISP_ARB_CTL _MMIO(0x45000) 8347 #define DISP_FBC_MEMORY_WAKE (1 << 31) 8348 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13) 8349 #define DISP_FBC_WM_DIS (1 << 15) 8350 #define DISP_ARB_CTL2 _MMIO(0x45004) 8351 #define DISP_DATA_PARTITION_5_6 (1 << 6) 8352 #define DISP_IPC_ENABLE (1 << 3) 8353 8354 /* 8355 * The below are numbered starting from "S1" on gen11/gen12, but starting 8356 * with display 13, the bspec switches to a 0-based numbering scheme 8357 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2). 8358 * We'll just use the 0-based numbering here for all platforms since it's the 8359 * way things will be named by the hardware team going forward, plus it's more 8360 * consistent with how most of the rest of our registers are named. 8361 */ 8362 #define _DBUF_CTL_S0 0x45008 8363 #define _DBUF_CTL_S1 0x44FE8 8364 #define _DBUF_CTL_S2 0x44300 8365 #define _DBUF_CTL_S3 0x44304 8366 #define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \ 8367 _DBUF_CTL_S0, \ 8368 _DBUF_CTL_S1, \ 8369 _DBUF_CTL_S2, \ 8370 _DBUF_CTL_S3)) 8371 #define DBUF_POWER_REQUEST REG_BIT(31) 8372 #define DBUF_POWER_STATE REG_BIT(30) 8373 #define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19) 8374 #define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x) 8375 #define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */ 8376 #define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */ 8377 8378 #define GEN7_MSG_CTL _MMIO(0x45010) 8379 #define WAIT_FOR_PCH_RESET_ACK (1 << 1) 8380 #define WAIT_FOR_PCH_FLR_ACK (1 << 0) 8381 8382 #define _BW_BUDDY0_CTL 0x45130 8383 #define _BW_BUDDY1_CTL 0x45140 8384 #define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \ 8385 _BW_BUDDY0_CTL, \ 8386 _BW_BUDDY1_CTL)) 8387 #define BW_BUDDY_DISABLE REG_BIT(31) 8388 #define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16) 8389 #define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x) 8390 8391 #define _BW_BUDDY0_PAGE_MASK 0x45134 8392 #define _BW_BUDDY1_PAGE_MASK 0x45144 8393 #define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \ 8394 _BW_BUDDY0_PAGE_MASK, \ 8395 _BW_BUDDY1_PAGE_MASK)) 8396 8397 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) 8398 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4) 8399 8400 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) 8401 #define SKL_SELECT_ALTERNATE_DC_EXIT REG_BIT(30) 8402 #define ICL_DELAY_PMRSP REG_BIT(22) 8403 #define DISABLE_FLR_SRC REG_BIT(15) 8404 #define MASK_WAKEMEM REG_BIT(13) 8405 8406 #define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434) 8407 #define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27) 8408 #define DCPR_MASK_LPMODE REG_BIT(26) 8409 #define DCPR_SEND_RESP_IMM REG_BIT(25) 8410 #define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24) 8411 8412 #define SKL_DFSM _MMIO(0x51000) 8413 #define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27) 8414 #define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25) 8415 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 8416 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 8417 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 8418 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 8419 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 8420 #define ICL_DFSM_DMC_DISABLE (1 << 23) 8421 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) 8422 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) 8423 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) 8424 #define TGL_DFSM_PIPE_D_DISABLE (1 << 22) 8425 #define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7) 8426 8427 #define SKL_DSSM _MMIO(0x51004) 8428 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29) 8429 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29) 8430 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29) 8431 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29) 8432 8433 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 8434 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14) 8435 8436 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 8437 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8) 8438 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10) 8439 8440 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 8441 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1) 8442 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 8443 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11) 8444 8445 #define GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON _MMIO(0x20EC) 8446 #define GEN12_REPLAY_MODE_GRANULARITY REG_BIT(0) 8447 8448 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 8449 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0) 8450 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 8451 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 8452 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 8453 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 8454 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 8455 8456 /* GEN7 chicken */ 8457 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 8458 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10) 8459 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14) 8460 8461 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 8462 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13) 8463 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12) 8464 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8) 8465 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0) 8466 8467 #define GEN8_L3CNTLREG _MMIO(0x7034) 8468 #define GEN8_ERRDETBCTRL (1 << 9) 8469 8470 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304) 8471 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12) 8472 #define XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE REG_BIT(12) 8473 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11) 8474 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9) 8475 8476 #define HIZ_CHICKEN _MMIO(0x7018) 8477 # define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15) 8478 # define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14) 8479 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3) 8480 8481 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 8482 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14) 8483 8484 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 8485 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11) 8486 8487 #define GEN7_SARCHKMD _MMIO(0xB000) 8488 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31) 8489 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30) 8490 8491 #define GEN7_L3SQCREG1 _MMIO(0xB010) 8492 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 8493 8494 #define GEN8_L3SQCREG1 _MMIO(0xB100) 8495 /* 8496 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 8497 * Using the formula in BSpec leads to a hang, while the formula here works 8498 * fine and matches the formulas for all other platforms. A BSpec change 8499 * request has been filed to clarify this. 8500 */ 8501 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 8502 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 8503 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 8504 8505 #define GEN7_L3CNTLREG1 _MMIO(0xB01C) 8506 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 8507 #define GEN7_L3AGDIS (1 << 19) 8508 #define GEN7_L3CNTLREG2 _MMIO(0xB020) 8509 #define GEN7_L3CNTLREG3 _MMIO(0xB024) 8510 8511 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) 8512 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 8513 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114) 8514 #define GEN11_I2M_WRITE_DISABLE (1 << 28) 8515 8516 #define GEN7_L3SQCREG4 _MMIO(0xb034) 8517 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27) 8518 8519 #define GEN11_SCRATCH2 _MMIO(0xb140) 8520 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19) 8521 8522 #define GEN8_L3SQCREG4 _MMIO(0xb118) 8523 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) 8524 #define GEN8_LQSC_RO_PERF_DIS (1 << 27) 8525 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) 8526 #define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22) 8527 8528 #define GEN11_L3SQCREG5 _MMIO(0xb158) 8529 #define L3_PWM_TIMER_INIT_VAL_MASK REG_GENMASK(9, 0) 8530 8531 #define XEHP_L3SCQREG7 _MMIO(0xb188) 8532 #define BLEND_FILL_CACHING_OPT_DIS REG_BIT(3) 8533 8534 /* GEN8 chicken */ 8535 #define HDC_CHICKEN0 _MMIO(0x7300) 8536 #define ICL_HDC_MODE _MMIO(0xE5F4) 8537 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15) 8538 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14) 8539 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11) 8540 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5) 8541 #define HDC_FORCE_NON_COHERENT (1 << 4) 8542 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10) 8543 8544 #define GEN12_HDC_CHICKEN0 _MMIO(0xE5F0) 8545 #define LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK REG_GENMASK(13, 11) 8546 8547 #define SARB_CHICKEN1 _MMIO(0xe90c) 8548 #define COMP_CKN_IN REG_GENMASK(30, 29) 8549 8550 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 8551 8552 /* GEN9 chicken */ 8553 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 8554 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 8555 8556 #define GEN9_WM_CHICKEN3 _MMIO(0x5588) 8557 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) 8558 8559 /* WaCatErrorRejectionIssue */ 8560 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 8561 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11) 8562 8563 #define HSW_SCRATCH1 _MMIO(0xb038) 8564 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27) 8565 8566 #define BDW_SCRATCH1 _MMIO(0xb11c) 8567 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2) 8568 8569 /*GEN11 chicken */ 8570 #define _PIPEA_CHICKEN 0x70038 8571 #define _PIPEB_CHICKEN 0x71038 8572 #define _PIPEC_CHICKEN 0x72038 8573 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\ 8574 _PIPEB_CHICKEN) 8575 #define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30) 8576 #define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30) 8577 #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU REG_BIT(15) 8578 #define DG2_RENDER_CCSTAG_4_3_EN REG_BIT(12) 8579 #define PER_PIXEL_ALPHA_BYPASS_EN REG_BIT(7) 8580 8581 #define VFLSKPD _MMIO(0x62a8) 8582 #define DIS_OVER_FETCH_CACHE REG_BIT(1) 8583 #define DIS_MULT_MISS_RD_SQUASH REG_BIT(0) 8584 8585 #define FF_MODE2 _MMIO(0x6604) 8586 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24) 8587 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224) 8588 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16) 8589 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4) 8590 8591 /* PCH */ 8592 8593 #define PCH_DISPLAY_BASE 0xc0000u 8594 8595 /* south display engine interrupt: IBX */ 8596 #define SDE_AUDIO_POWER_D (1 << 27) 8597 #define SDE_AUDIO_POWER_C (1 << 26) 8598 #define SDE_AUDIO_POWER_B (1 << 25) 8599 #define SDE_AUDIO_POWER_SHIFT (25) 8600 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 8601 #define SDE_GMBUS (1 << 24) 8602 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 8603 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 8604 #define SDE_AUDIO_HDCP_MASK (3 << 22) 8605 #define SDE_AUDIO_TRANSB (1 << 21) 8606 #define SDE_AUDIO_TRANSA (1 << 20) 8607 #define SDE_AUDIO_TRANS_MASK (3 << 20) 8608 #define SDE_POISON (1 << 19) 8609 /* 18 reserved */ 8610 #define SDE_FDI_RXB (1 << 17) 8611 #define SDE_FDI_RXA (1 << 16) 8612 #define SDE_FDI_MASK (3 << 16) 8613 #define SDE_AUXD (1 << 15) 8614 #define SDE_AUXC (1 << 14) 8615 #define SDE_AUXB (1 << 13) 8616 #define SDE_AUX_MASK (7 << 13) 8617 /* 12 reserved */ 8618 #define SDE_CRT_HOTPLUG (1 << 11) 8619 #define SDE_PORTD_HOTPLUG (1 << 10) 8620 #define SDE_PORTC_HOTPLUG (1 << 9) 8621 #define SDE_PORTB_HOTPLUG (1 << 8) 8622 #define SDE_SDVOB_HOTPLUG (1 << 6) 8623 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 8624 SDE_SDVOB_HOTPLUG | \ 8625 SDE_PORTB_HOTPLUG | \ 8626 SDE_PORTC_HOTPLUG | \ 8627 SDE_PORTD_HOTPLUG) 8628 #define SDE_TRANSB_CRC_DONE (1 << 5) 8629 #define SDE_TRANSB_CRC_ERR (1 << 4) 8630 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 8631 #define SDE_TRANSA_CRC_DONE (1 << 2) 8632 #define SDE_TRANSA_CRC_ERR (1 << 1) 8633 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 8634 #define SDE_TRANS_MASK (0x3f) 8635 8636 /* south display engine interrupt: CPT - CNP */ 8637 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 8638 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 8639 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 8640 #define SDE_AUDIO_POWER_SHIFT_CPT 29 8641 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 8642 #define SDE_AUXD_CPT (1 << 27) 8643 #define SDE_AUXC_CPT (1 << 26) 8644 #define SDE_AUXB_CPT (1 << 25) 8645 #define SDE_AUX_MASK_CPT (7 << 25) 8646 #define SDE_PORTE_HOTPLUG_SPT (1 << 25) 8647 #define SDE_PORTA_HOTPLUG_SPT (1 << 24) 8648 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 8649 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 8650 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 8651 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 8652 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 8653 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 8654 SDE_SDVOB_HOTPLUG_CPT | \ 8655 SDE_PORTD_HOTPLUG_CPT | \ 8656 SDE_PORTC_HOTPLUG_CPT | \ 8657 SDE_PORTB_HOTPLUG_CPT) 8658 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 8659 SDE_PORTD_HOTPLUG_CPT | \ 8660 SDE_PORTC_HOTPLUG_CPT | \ 8661 SDE_PORTB_HOTPLUG_CPT | \ 8662 SDE_PORTA_HOTPLUG_SPT) 8663 #define SDE_GMBUS_CPT (1 << 17) 8664 #define SDE_ERROR_CPT (1 << 16) 8665 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 8666 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 8667 #define SDE_FDI_RXC_CPT (1 << 8) 8668 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 8669 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 8670 #define SDE_FDI_RXB_CPT (1 << 4) 8671 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 8672 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 8673 #define SDE_FDI_RXA_CPT (1 << 0) 8674 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 8675 SDE_AUDIO_CP_REQ_B_CPT | \ 8676 SDE_AUDIO_CP_REQ_A_CPT) 8677 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 8678 SDE_AUDIO_CP_CHG_B_CPT | \ 8679 SDE_AUDIO_CP_CHG_A_CPT) 8680 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 8681 SDE_FDI_RXB_CPT | \ 8682 SDE_FDI_RXA_CPT) 8683 8684 /* south display engine interrupt: ICP/TGP */ 8685 #define SDE_GMBUS_ICP (1 << 23) 8686 #define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin)) 8687 #define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin)) 8688 #define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \ 8689 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \ 8690 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \ 8691 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A)) 8692 #define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \ 8693 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \ 8694 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \ 8695 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \ 8696 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \ 8697 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1)) 8698 8699 #define SDEISR _MMIO(0xc4000) 8700 #define SDEIMR _MMIO(0xc4004) 8701 #define SDEIIR _MMIO(0xc4008) 8702 #define SDEIER _MMIO(0xc400c) 8703 8704 #define SERR_INT _MMIO(0xc4040) 8705 #define SERR_INT_POISON (1 << 31) 8706 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) 8707 8708 /* digital port hotplug */ 8709 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ 8710 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ 8711 #define BXT_DDIA_HPD_INVERT (1 << 27) 8712 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ 8713 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ 8714 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ 8715 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ 8716 #define PORTD_HOTPLUG_ENABLE (1 << 20) 8717 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ 8718 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ 8719 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ 8720 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ 8721 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ 8722 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) 8723 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 8724 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 8725 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 8726 #define PORTC_HOTPLUG_ENABLE (1 << 12) 8727 #define BXT_DDIC_HPD_INVERT (1 << 11) 8728 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ 8729 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ 8730 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ 8731 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ 8732 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ 8733 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) 8734 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 8735 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 8736 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 8737 #define PORTB_HOTPLUG_ENABLE (1 << 4) 8738 #define BXT_DDIB_HPD_INVERT (1 << 3) 8739 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ 8740 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ 8741 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ 8742 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ 8743 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ 8744 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) 8745 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 8746 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 8747 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 8748 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ 8749 BXT_DDIB_HPD_INVERT | \ 8750 BXT_DDIC_HPD_INVERT) 8751 8752 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ 8753 #define PORTE_HOTPLUG_ENABLE (1 << 4) 8754 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) 8755 #define PORTE_HOTPLUG_NO_DETECT (0 << 0) 8756 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 8757 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 8758 8759 /* This register is a reuse of PCH_PORT_HOTPLUG register. The 8760 * functionality covered in PCH_PORT_HOTPLUG is split into 8761 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC. 8762 */ 8763 8764 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030) 8765 #define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8766 #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8767 #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8768 #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8769 #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8770 #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4)) 8771 8772 #define SHOTPLUG_CTL_TC _MMIO(0xc4034) 8773 #define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4)) 8774 #define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4)) 8775 #define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4)) 8776 8777 #define SHPD_FILTER_CNT _MMIO(0xc4038) 8778 #define SHPD_FILTER_CNT_500_ADJ 0x001D9 8779 8780 #define _PCH_DPLL_A 0xc6014 8781 #define _PCH_DPLL_B 0xc6018 8782 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 8783 8784 #define _PCH_FPA0 0xc6040 8785 #define FP_CB_TUNE (0x3 << 22) 8786 #define _PCH_FPA1 0xc6044 8787 #define _PCH_FPB0 0xc6048 8788 #define _PCH_FPB1 0xc604c 8789 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0) 8790 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1) 8791 8792 #define PCH_DPLL_TEST _MMIO(0xc606c) 8793 8794 #define PCH_DREF_CONTROL _MMIO(0xC6200) 8795 #define DREF_CONTROL_MASK 0x7fc3 8796 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13) 8797 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13) 8798 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13) 8799 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13) 8800 #define DREF_SSC_SOURCE_DISABLE (0 << 11) 8801 #define DREF_SSC_SOURCE_ENABLE (2 << 11) 8802 #define DREF_SSC_SOURCE_MASK (3 << 11) 8803 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9) 8804 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9) 8805 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9) 8806 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9) 8807 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7) 8808 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7) 8809 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7) 8810 #define DREF_SSC4_DOWNSPREAD (0 << 6) 8811 #define DREF_SSC4_CENTERSPREAD (1 << 6) 8812 #define DREF_SSC1_DISABLE (0 << 1) 8813 #define DREF_SSC1_ENABLE (1 << 1) 8814 #define DREF_SSC4_DISABLE (0) 8815 #define DREF_SSC4_ENABLE (1) 8816 8817 #define PCH_RAWCLK_FREQ _MMIO(0xc6204) 8818 #define FDL_TP1_TIMER_SHIFT 12 8819 #define FDL_TP1_TIMER_MASK (3 << 12) 8820 #define FDL_TP2_TIMER_SHIFT 10 8821 #define FDL_TP2_TIMER_MASK (3 << 10) 8822 #define RAWCLK_FREQ_MASK 0x3ff 8823 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16) 8824 #define CNP_RAWCLK_DIV(div) ((div) << 16) 8825 #define CNP_RAWCLK_FRAC_MASK (0xf << 26) 8826 #define CNP_RAWCLK_DEN(den) ((den) << 26) 8827 #define ICP_RAWCLK_NUM(num) ((num) << 11) 8828 8829 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) 8830 8831 #define PCH_SSC4_PARMS _MMIO(0xc6210) 8832 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) 8833 8834 #define PCH_DPLL_SEL _MMIO(0xc7000) 8835 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) 8836 #define TRANS_DPLLA_SEL(pipe) 0 8837 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) 8838 8839 /* transcoder */ 8840 8841 #define _PCH_TRANS_HTOTAL_A 0xe0000 8842 #define TRANS_HTOTAL_SHIFT 16 8843 #define TRANS_HACTIVE_SHIFT 0 8844 #define _PCH_TRANS_HBLANK_A 0xe0004 8845 #define TRANS_HBLANK_END_SHIFT 16 8846 #define TRANS_HBLANK_START_SHIFT 0 8847 #define _PCH_TRANS_HSYNC_A 0xe0008 8848 #define TRANS_HSYNC_END_SHIFT 16 8849 #define TRANS_HSYNC_START_SHIFT 0 8850 #define _PCH_TRANS_VTOTAL_A 0xe000c 8851 #define TRANS_VTOTAL_SHIFT 16 8852 #define TRANS_VACTIVE_SHIFT 0 8853 #define _PCH_TRANS_VBLANK_A 0xe0010 8854 #define TRANS_VBLANK_END_SHIFT 16 8855 #define TRANS_VBLANK_START_SHIFT 0 8856 #define _PCH_TRANS_VSYNC_A 0xe0014 8857 #define TRANS_VSYNC_END_SHIFT 16 8858 #define TRANS_VSYNC_START_SHIFT 0 8859 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 8860 8861 #define _PCH_TRANSA_DATA_M1 0xe0030 8862 #define _PCH_TRANSA_DATA_N1 0xe0034 8863 #define _PCH_TRANSA_DATA_M2 0xe0038 8864 #define _PCH_TRANSA_DATA_N2 0xe003c 8865 #define _PCH_TRANSA_LINK_M1 0xe0040 8866 #define _PCH_TRANSA_LINK_N1 0xe0044 8867 #define _PCH_TRANSA_LINK_M2 0xe0048 8868 #define _PCH_TRANSA_LINK_N2 0xe004c 8869 8870 /* Per-transcoder DIP controls (PCH) */ 8871 #define _VIDEO_DIP_CTL_A 0xe0200 8872 #define _VIDEO_DIP_DATA_A 0xe0208 8873 #define _VIDEO_DIP_GCP_A 0xe0210 8874 #define GCP_COLOR_INDICATION (1 << 2) 8875 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 8876 #define GCP_AV_MUTE (1 << 0) 8877 8878 #define _VIDEO_DIP_CTL_B 0xe1200 8879 #define _VIDEO_DIP_DATA_B 0xe1208 8880 #define _VIDEO_DIP_GCP_B 0xe1210 8881 8882 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 8883 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 8884 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 8885 8886 /* Per-transcoder DIP controls (VLV) */ 8887 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 8888 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 8889 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 8890 8891 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 8892 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 8893 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 8894 8895 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 8896 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 8897 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 8898 8899 #define VLV_TVIDEO_DIP_CTL(pipe) \ 8900 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ 8901 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) 8902 #define VLV_TVIDEO_DIP_DATA(pipe) \ 8903 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ 8904 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) 8905 #define VLV_TVIDEO_DIP_GCP(pipe) \ 8906 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 8907 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 8908 8909 /* Haswell DIP controls */ 8910 8911 #define _HSW_VIDEO_DIP_CTL_A 0x60200 8912 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 8913 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 8914 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 8915 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 8916 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 8917 #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440 8918 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 8919 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 8920 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 8921 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 8922 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 8923 #define _HSW_VIDEO_DIP_GCP_A 0x60210 8924 8925 #define _HSW_VIDEO_DIP_CTL_B 0x61200 8926 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 8927 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 8928 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 8929 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 8930 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 8931 #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440 8932 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 8933 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 8934 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 8935 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 8936 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 8937 #define _HSW_VIDEO_DIP_GCP_B 0x61210 8938 8939 /* Icelake PPS_DATA and _ECC DIP Registers. 8940 * These are available for transcoders B,C and eDP. 8941 * Adding the _A so as to reuse the _MMIO_TRANS2 8942 * definition, with which it offsets to the right location. 8943 */ 8944 8945 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350 8946 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350 8947 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4 8948 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4 8949 8950 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) 8951 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) 8952 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) 8953 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) 8954 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) 8955 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4) 8956 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) 8957 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4) 8958 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4) 8959 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4) 8960 8961 #define _HSW_STEREO_3D_CTL_A 0x70020 8962 #define S3D_ENABLE (1 << 31) 8963 #define _HSW_STEREO_3D_CTL_B 0x71020 8964 8965 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) 8966 8967 #define _PCH_TRANS_HTOTAL_B 0xe1000 8968 #define _PCH_TRANS_HBLANK_B 0xe1004 8969 #define _PCH_TRANS_HSYNC_B 0xe1008 8970 #define _PCH_TRANS_VTOTAL_B 0xe100c 8971 #define _PCH_TRANS_VBLANK_B 0xe1010 8972 #define _PCH_TRANS_VSYNC_B 0xe1014 8973 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 8974 8975 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 8976 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 8977 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 8978 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 8979 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 8980 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 8981 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) 8982 8983 #define _PCH_TRANSB_DATA_M1 0xe1030 8984 #define _PCH_TRANSB_DATA_N1 0xe1034 8985 #define _PCH_TRANSB_DATA_M2 0xe1038 8986 #define _PCH_TRANSB_DATA_N2 0xe103c 8987 #define _PCH_TRANSB_LINK_M1 0xe1040 8988 #define _PCH_TRANSB_LINK_N1 0xe1044 8989 #define _PCH_TRANSB_LINK_M2 0xe1048 8990 #define _PCH_TRANSB_LINK_N2 0xe104c 8991 8992 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 8993 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 8994 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 8995 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 8996 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 8997 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 8998 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 8999 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 9000 9001 #define _PCH_TRANSACONF 0xf0008 9002 #define _PCH_TRANSBCONF 0xf1008 9003 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 9004 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ 9005 #define TRANS_DISABLE (0 << 31) 9006 #define TRANS_ENABLE (1 << 31) 9007 #define TRANS_STATE_MASK (1 << 30) 9008 #define TRANS_STATE_DISABLE (0 << 30) 9009 #define TRANS_STATE_ENABLE (1 << 30) 9010 #define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */ 9011 #define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */ 9012 #define TRANS_INTERLACE_MASK (7 << 21) 9013 #define TRANS_PROGRESSIVE (0 << 21) 9014 #define TRANS_INTERLACED (3 << 21) 9015 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21) 9016 #define TRANS_8BPC (0 << 5) 9017 #define TRANS_10BPC (1 << 5) 9018 #define TRANS_6BPC (2 << 5) 9019 #define TRANS_12BPC (3 << 5) 9020 9021 #define _TRANSA_CHICKEN1 0xf0060 9022 #define _TRANSB_CHICKEN1 0xf1060 9023 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 9024 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10) 9025 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4) 9026 #define _TRANSA_CHICKEN2 0xf0064 9027 #define _TRANSB_CHICKEN2 0xf1064 9028 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 9029 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31) 9030 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29) 9031 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27) 9032 #define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */ 9033 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26) 9034 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25) 9035 9036 #define SOUTH_CHICKEN1 _MMIO(0xc2000) 9037 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 9038 #define FDIA_PHASE_SYNC_SHIFT_EN 18 9039 #define INVERT_DDID_HPD (1 << 18) 9040 #define INVERT_DDIC_HPD (1 << 17) 9041 #define INVERT_DDIB_HPD (1 << 16) 9042 #define INVERT_DDIA_HPD (1 << 15) 9043 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 9044 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 9045 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 9046 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8) 9047 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8) 9048 #define SBCLK_RUN_REFCLK_DIS (1 << 7) 9049 #define SPT_PWM_GRANULARITY (1 << 0) 9050 #define SOUTH_CHICKEN2 _MMIO(0xc2004) 9051 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13) 9052 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12) 9053 #define LPT_PWM_GRANULARITY (1 << 5) 9054 #define DPLS_EDP_PPS_FIX_DIS (1 << 0) 9055 9056 #define _FDI_RXA_CHICKEN 0xc200c 9057 #define _FDI_RXB_CHICKEN 0xc2010 9058 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1) 9059 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0) 9060 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 9061 9062 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) 9063 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31) 9064 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30) 9065 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29) 9066 #define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15) 9067 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14) 9068 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13) 9069 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12) 9070 9071 /* CPU: FDI_TX */ 9072 #define _FDI_TXA_CTL 0x60100 9073 #define _FDI_TXB_CTL 0x61100 9074 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 9075 #define FDI_TX_DISABLE (0 << 31) 9076 #define FDI_TX_ENABLE (1 << 31) 9077 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28) 9078 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28) 9079 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28) 9080 #define FDI_LINK_TRAIN_NONE (3 << 28) 9081 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25) 9082 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25) 9083 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25) 9084 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25) 9085 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22) 9086 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22) 9087 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22) 9088 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22) 9089 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 9090 SNB has different settings. */ 9091 /* SNB A-stepping */ 9092 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) 9093 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) 9094 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) 9095 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) 9096 /* SNB B-stepping */ 9097 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22) 9098 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22) 9099 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22) 9100 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22) 9101 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22) 9102 #define FDI_DP_PORT_WIDTH_SHIFT 19 9103 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 9104 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 9105 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18) 9106 /* Ironlake: hardwired to 1 */ 9107 #define FDI_TX_PLL_ENABLE (1 << 14) 9108 9109 /* Ivybridge has different bits for lolz */ 9110 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8) 9111 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8) 9112 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8) 9113 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8) 9114 9115 /* both Tx and Rx */ 9116 #define FDI_COMPOSITE_SYNC (1 << 11) 9117 #define FDI_LINK_TRAIN_AUTO (1 << 10) 9118 #define FDI_SCRAMBLING_ENABLE (0 << 7) 9119 #define FDI_SCRAMBLING_DISABLE (1 << 7) 9120 9121 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 9122 #define _FDI_RXA_CTL 0xf000c 9123 #define _FDI_RXB_CTL 0xf100c 9124 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 9125 #define FDI_RX_ENABLE (1 << 31) 9126 /* train, dp width same as FDI_TX */ 9127 #define FDI_FS_ERRC_ENABLE (1 << 27) 9128 #define FDI_FE_ERRC_ENABLE (1 << 26) 9129 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16) 9130 #define FDI_8BPC (0 << 16) 9131 #define FDI_10BPC (1 << 16) 9132 #define FDI_6BPC (2 << 16) 9133 #define FDI_12BPC (3 << 16) 9134 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15) 9135 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14) 9136 #define FDI_RX_PLL_ENABLE (1 << 13) 9137 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11) 9138 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10) 9139 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9) 9140 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8) 9141 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6) 9142 #define FDI_PCDCLK (1 << 4) 9143 /* CPT */ 9144 #define FDI_AUTO_TRAINING (1 << 10) 9145 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8) 9146 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8) 9147 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8) 9148 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8) 9149 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8) 9150 9151 #define _FDI_RXA_MISC 0xf0010 9152 #define _FDI_RXB_MISC 0xf1010 9153 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26) 9154 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26) 9155 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24) 9156 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24) 9157 #define FDI_RX_TP1_TO_TP2_48 (2 << 20) 9158 #define FDI_RX_TP1_TO_TP2_64 (3 << 20) 9159 #define FDI_RX_FDI_DELAY_90 (0x90 << 0) 9160 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 9161 9162 #define _FDI_RXA_TUSIZE1 0xf0030 9163 #define _FDI_RXA_TUSIZE2 0xf0038 9164 #define _FDI_RXB_TUSIZE1 0xf1030 9165 #define _FDI_RXB_TUSIZE2 0xf1038 9166 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 9167 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 9168 9169 /* FDI_RX interrupt register format */ 9170 #define FDI_RX_INTER_LANE_ALIGN (1 << 10) 9171 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */ 9172 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */ 9173 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7) 9174 #define FDI_RX_FS_CODE_ERR (1 << 6) 9175 #define FDI_RX_FE_CODE_ERR (1 << 5) 9176 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4) 9177 #define FDI_RX_HDCP_LINK_FAIL (1 << 3) 9178 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2) 9179 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1) 9180 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0) 9181 9182 #define _FDI_RXA_IIR 0xf0014 9183 #define _FDI_RXA_IMR 0xf0018 9184 #define _FDI_RXB_IIR 0xf1014 9185 #define _FDI_RXB_IMR 0xf1018 9186 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 9187 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 9188 9189 #define FDI_PLL_CTL_1 _MMIO(0xfe000) 9190 #define FDI_PLL_CTL_2 _MMIO(0xfe004) 9191 9192 #define PCH_LVDS _MMIO(0xe1180) 9193 #define LVDS_DETECTED (1 << 1) 9194 9195 #define _PCH_DP_B 0xe4100 9196 #define PCH_DP_B _MMIO(_PCH_DP_B) 9197 #define _PCH_DPB_AUX_CH_CTL 0xe4110 9198 #define _PCH_DPB_AUX_CH_DATA1 0xe4114 9199 #define _PCH_DPB_AUX_CH_DATA2 0xe4118 9200 #define _PCH_DPB_AUX_CH_DATA3 0xe411c 9201 #define _PCH_DPB_AUX_CH_DATA4 0xe4120 9202 #define _PCH_DPB_AUX_CH_DATA5 0xe4124 9203 9204 #define _PCH_DP_C 0xe4200 9205 #define PCH_DP_C _MMIO(_PCH_DP_C) 9206 #define _PCH_DPC_AUX_CH_CTL 0xe4210 9207 #define _PCH_DPC_AUX_CH_DATA1 0xe4214 9208 #define _PCH_DPC_AUX_CH_DATA2 0xe4218 9209 #define _PCH_DPC_AUX_CH_DATA3 0xe421c 9210 #define _PCH_DPC_AUX_CH_DATA4 0xe4220 9211 #define _PCH_DPC_AUX_CH_DATA5 0xe4224 9212 9213 #define _PCH_DP_D 0xe4300 9214 #define PCH_DP_D _MMIO(_PCH_DP_D) 9215 #define _PCH_DPD_AUX_CH_CTL 0xe4310 9216 #define _PCH_DPD_AUX_CH_DATA1 0xe4314 9217 #define _PCH_DPD_AUX_CH_DATA2 0xe4318 9218 #define _PCH_DPD_AUX_CH_DATA3 0xe431c 9219 #define _PCH_DPD_AUX_CH_DATA4 0xe4320 9220 #define _PCH_DPD_AUX_CH_DATA5 0xe4324 9221 9222 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) 9223 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 9224 9225 /* CPT */ 9226 #define _TRANS_DP_CTL_A 0xe0300 9227 #define _TRANS_DP_CTL_B 0xe1300 9228 #define _TRANS_DP_CTL_C 0xe2300 9229 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) 9230 #define TRANS_DP_OUTPUT_ENABLE (1 << 31) 9231 #define TRANS_DP_PORT_SEL_MASK (3 << 29) 9232 #define TRANS_DP_PORT_SEL_NONE (3 << 29) 9233 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29) 9234 #define TRANS_DP_AUDIO_ONLY (1 << 26) 9235 #define TRANS_DP_ENH_FRAMING (1 << 18) 9236 #define TRANS_DP_8BPC (0 << 9) 9237 #define TRANS_DP_10BPC (1 << 9) 9238 #define TRANS_DP_6BPC (2 << 9) 9239 #define TRANS_DP_12BPC (3 << 9) 9240 #define TRANS_DP_BPC_MASK (3 << 9) 9241 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4) 9242 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 9243 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3) 9244 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 9245 #define TRANS_DP_SYNC_MASK (3 << 3) 9246 9247 #define _TRANS_DP2_CTL_A 0x600a0 9248 #define _TRANS_DP2_CTL_B 0x610a0 9249 #define _TRANS_DP2_CTL_C 0x620a0 9250 #define _TRANS_DP2_CTL_D 0x630a0 9251 #define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B) 9252 #define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31) 9253 #define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30) 9254 #define TRANS_DP2_DEBUG_ENABLE REG_BIT(23) 9255 9256 #define _TRANS_DP2_VFREQHIGH_A 0x600a4 9257 #define _TRANS_DP2_VFREQHIGH_B 0x610a4 9258 #define _TRANS_DP2_VFREQHIGH_C 0x620a4 9259 #define _TRANS_DP2_VFREQHIGH_D 0x630a4 9260 #define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B) 9261 #define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8) 9262 #define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz)) 9263 9264 #define _TRANS_DP2_VFREQLOW_A 0x600a8 9265 #define _TRANS_DP2_VFREQLOW_B 0x610a8 9266 #define _TRANS_DP2_VFREQLOW_C 0x620a8 9267 #define _TRANS_DP2_VFREQLOW_D 0x630a8 9268 #define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B) 9269 9270 /* SNB eDP training params */ 9271 /* SNB A-stepping */ 9272 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) 9273 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) 9274 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) 9275 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) 9276 /* SNB B-stepping */ 9277 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22) 9278 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22) 9279 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22) 9280 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22) 9281 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22) 9282 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22) 9283 9284 /* IVB */ 9285 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22) 9286 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22) 9287 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22) 9288 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22) 9289 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22) 9290 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22) 9291 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22) 9292 9293 /* legacy values */ 9294 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22) 9295 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22) 9296 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22) 9297 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22) 9298 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22) 9299 9300 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22) 9301 9302 #define VLV_PMWGICZ _MMIO(0x1300a4) 9303 9304 #define RC6_LOCATION _MMIO(0xD40) 9305 #define RC6_CTX_IN_DRAM (1 << 0) 9306 #define RC6_CTX_BASE _MMIO(0xD48) 9307 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 9308 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) 9309 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) 9310 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) 9311 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) 9312 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) 9313 #define IDLE_TIME_MASK 0xFFFFF 9314 #define FORCEWAKE _MMIO(0xA18C) 9315 #define FORCEWAKE_VLV _MMIO(0x1300b0) 9316 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 9317 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 9318 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 9319 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 9320 #define FORCEWAKE_ACK _MMIO(0x130090) 9321 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 9322 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 9323 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 9324 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 9325 9326 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 9327 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 9328 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 9329 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 9330 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 9331 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 9332 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 9333 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) 9334 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) 9335 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 9336 #define FORCEWAKE_GT_GEN9 _MMIO(0xa188) 9337 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) 9338 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4) 9339 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4) 9340 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) 9341 #define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044) 9342 #define FORCEWAKE_KERNEL BIT(0) 9343 #define FORCEWAKE_USER BIT(1) 9344 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 9345 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 9346 #define ECOBUS _MMIO(0xa180) 9347 #define FORCEWAKE_MT_ENABLE (1 << 5) 9348 #define VLV_SPAREG2H _MMIO(0xA194) 9349 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) 9350 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 9351 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 9352 9353 #define GTFIFODBG _MMIO(0x120000) 9354 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 9355 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 9356 #define GT_FIFO_SBDROPERR (1 << 6) 9357 #define GT_FIFO_BLOBDROPERR (1 << 5) 9358 #define GT_FIFO_SB_READ_ABORTERR (1 << 4) 9359 #define GT_FIFO_DROPERR (1 << 3) 9360 #define GT_FIFO_OVFERR (1 << 2) 9361 #define GT_FIFO_IAWRERR (1 << 1) 9362 #define GT_FIFO_IARDERR (1 << 0) 9363 9364 #define GTFIFOCTL _MMIO(0x120008) 9365 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 9366 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 9367 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 9368 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 9369 9370 #define HSW_IDICR _MMIO(0x9008) 9371 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 9372 #define HSW_EDRAM_CAP _MMIO(0x120010) 9373 #define EDRAM_ENABLED 0x1 9374 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) 9375 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) 9376 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) 9377 9378 #define GEN6_UCGCTL1 _MMIO(0x9400) 9379 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 9380 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 9381 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 9382 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 9383 9384 #define GEN6_UCGCTL2 _MMIO(0x9404) 9385 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 9386 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 9387 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 9388 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 9389 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 9390 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 9391 9392 #define GEN6_UCGCTL3 _MMIO(0x9408) 9393 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 9394 9395 #define GEN7_UCGCTL4 _MMIO(0x940c) 9396 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25) 9397 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14) 9398 9399 #define GEN6_RCGCTL1 _MMIO(0x9410) 9400 #define GEN6_RCGCTL2 _MMIO(0x9414) 9401 #define GEN6_RSTCTL _MMIO(0x9420) 9402 9403 #define GEN8_UCGCTL6 _MMIO(0x9430) 9404 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24) 9405 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14) 9406 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28) 9407 9408 #define UNSLCGCTL9430 _MMIO(0x9430) 9409 #define MSQDUNIT_CLKGATE_DIS REG_BIT(3) 9410 9411 #define GEN6_GFXPAUSE _MMIO(0xA000) 9412 #define GEN6_RPNSWREQ _MMIO(0xA008) 9413 #define GEN6_TURBO_DISABLE (1 << 31) 9414 #define GEN6_FREQUENCY(x) ((x) << 25) 9415 #define HSW_FREQUENCY(x) ((x) << 24) 9416 #define GEN9_FREQUENCY(x) ((x) << 23) 9417 #define GEN6_OFFSET(x) ((x) << 19) 9418 #define GEN6_AGGRESSIVE_TURBO (0 << 15) 9419 #define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23 9420 #define GEN9_IGNORE_SLICE_RATIO (0 << 0) 9421 9422 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) 9423 #define GEN6_RC_CONTROL _MMIO(0xA090) 9424 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16) 9425 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17) 9426 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18) 9427 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20) 9428 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22) 9429 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24) 9430 #define GEN7_RC_CTL_TO_MODE (1 << 28) 9431 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27) 9432 #define GEN6_RC_CTL_HW_ENABLE (1 << 31) 9433 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) 9434 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) 9435 #define GEN6_RPSTAT1 _MMIO(0xA01C) 9436 #define GEN6_CAGF_SHIFT 8 9437 #define HSW_CAGF_SHIFT 7 9438 #define GEN9_CAGF_SHIFT 23 9439 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 9440 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 9441 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 9442 #define GEN6_RP_CONTROL _MMIO(0xA024) 9443 #define GEN6_RP_MEDIA_TURBO (1 << 11) 9444 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9) 9445 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9) 9446 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9) 9447 #define GEN6_RP_MEDIA_HW_MODE (1 << 9) 9448 #define GEN6_RP_MEDIA_SW_MODE (0 << 9) 9449 #define GEN6_RP_MEDIA_IS_GFX (1 << 8) 9450 #define GEN6_RP_ENABLE (1 << 7) 9451 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3) 9452 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3) 9453 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3) 9454 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0) 9455 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0) 9456 #define GEN6_RPSWCTL_SHIFT 9 9457 #define GEN9_RPSWCTL_ENABLE (0x2 << GEN6_RPSWCTL_SHIFT) 9458 #define GEN9_RPSWCTL_DISABLE (0x0 << GEN6_RPSWCTL_SHIFT) 9459 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) 9460 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) 9461 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) 9462 #define GEN6_RP_EI_MASK 0xffffff 9463 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 9464 #define GEN6_RP_CUR_UP _MMIO(0xA054) 9465 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 9466 #define GEN6_RP_PREV_UP _MMIO(0xA058) 9467 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) 9468 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 9469 #define GEN6_RP_CUR_DOWN _MMIO(0xA060) 9470 #define GEN6_RP_PREV_DOWN _MMIO(0xA064) 9471 #define GEN6_RP_UP_EI _MMIO(0xA068) 9472 #define GEN6_RP_DOWN_EI _MMIO(0xA06C) 9473 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) 9474 #define GEN6_RPDEUHWTC _MMIO(0xA080) 9475 #define GEN6_RPDEUC _MMIO(0xA084) 9476 #define GEN6_RPDEUCSW _MMIO(0xA088) 9477 #define GEN6_RC_STATE _MMIO(0xA094) 9478 #define RC_SW_TARGET_STATE_SHIFT 16 9479 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 9480 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) 9481 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) 9482 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) 9483 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0) 9484 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) 9485 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) 9486 #define GEN6_RC_SLEEP _MMIO(0xA0B0) 9487 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) 9488 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) 9489 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) 9490 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) 9491 #define VLV_RCEDATA _MMIO(0xA0BC) 9492 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) 9493 #define GEN6_PMINTRMSK _MMIO(0xA168) 9494 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31) 9495 #define ARAT_EXPIRED_INTRMSK (1 << 9) 9496 #define GEN8_MISC_CTRL0 _MMIO(0xA180) 9497 #define VLV_PWRDWNUPCTL _MMIO(0xA294) 9498 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) 9499 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) 9500 #define GEN9_PG_ENABLE _MMIO(0xA210) 9501 #define GEN9_RENDER_PG_ENABLE REG_BIT(0) 9502 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1) 9503 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2) 9504 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n)) 9505 #define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n)) 9506 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) 9507 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) 9508 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) 9509 9510 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) 9511 #define PIXEL_OVERLAP_CNT_MASK (3 << 30) 9512 #define PIXEL_OVERLAP_CNT_SHIFT 30 9513 9514 #define GEN6_PMISR _MMIO(0x44020) 9515 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 9516 #define GEN6_PMIIR _MMIO(0x44028) 9517 #define GEN6_PMIER _MMIO(0x4402C) 9518 #define GEN6_PM_MBOX_EVENT (1 << 25) 9519 #define GEN6_PM_THERMAL_EVENT (1 << 24) 9520 9521 /* 9522 * For Gen11 these are in the upper word of the GPM_WGBOXPERF 9523 * registers. Shifting is handled on accessing the imr and ier. 9524 */ 9525 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6) 9526 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5) 9527 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4) 9528 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2) 9529 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1) 9530 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \ 9531 GEN6_PM_RP_UP_THRESHOLD | \ 9532 GEN6_PM_RP_DOWN_EI_EXPIRED | \ 9533 GEN6_PM_RP_DOWN_THRESHOLD | \ 9534 GEN6_PM_RP_DOWN_TIMEOUT) 9535 9536 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) 9537 #define GEN7_GT_SCRATCH_REG_NUM 8 9538 9539 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 9540 #define VLV_GFX_CLK_STATUS_BIT (1 << 3) 9541 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2) 9542 9543 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 9544 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 9545 #define VLV_COUNT_RANGE_HIGH (1 << 15) 9546 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5) 9547 #define VLV_RENDER_RC0_COUNT_EN (1 << 4) 9548 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1) 9549 #define VLV_RENDER_RC6_COUNT_EN (1 << 0) 9550 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 9551 #define VLV_GT_RENDER_RC6 _MMIO(0x138108) 9552 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) 9553 9554 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) 9555 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 9556 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 9557 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) 9558 9559 #define GEN6_PCODE_MAILBOX _MMIO(0x138124) 9560 #define GEN6_PCODE_READY (1 << 31) 9561 #define GEN6_PCODE_ERROR_MASK 0xFF 9562 #define GEN6_PCODE_SUCCESS 0x0 9563 #define GEN6_PCODE_ILLEGAL_CMD 0x1 9564 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 9565 #define GEN6_PCODE_TIMEOUT 0x3 9566 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF 9567 #define GEN7_PCODE_TIMEOUT 0x2 9568 #define GEN7_PCODE_ILLEGAL_DATA 0x3 9569 #define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4 9570 #define GEN11_PCODE_LOCKED 0x6 9571 #define GEN11_PCODE_REJECTED 0x11 9572 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 9573 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 9574 #define GEN6_PCODE_READ_RC6VIDS 0x5 9575 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 9576 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 9577 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 9578 #define GEN9_PCODE_READ_MEM_LATENCY 0x6 9579 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 9580 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 9581 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 9582 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 9583 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5 9584 #define SKL_PCODE_CDCLK_CONTROL 0x7 9585 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 9586 #define SKL_CDCLK_READY_FOR_CHANGE 0x1 9587 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 9588 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 9589 #define GEN6_READ_OC_PARAMS 0xc 9590 #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd 9591 #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8) 9592 #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8)) 9593 #define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8)) 9594 #define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe 9595 #define ICL_PCODE_POINTS_RESTRICTED 0x0 9596 #define ICL_PCODE_POINTS_RESTRICTED_MASK 0xf 9597 #define ADLS_PSF_PT_SHIFT 8 9598 #define ADLS_QGV_PT_MASK REG_GENMASK(7, 0) 9599 #define ADLS_PSF_PT_MASK REG_GENMASK(10, 8) 9600 #define GEN6_PCODE_READ_D_COMP 0x10 9601 #define GEN6_PCODE_WRITE_D_COMP 0x11 9602 #define ICL_PCODE_EXIT_TCCOLD 0x12 9603 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 9604 #define DISPLAY_IPS_CONTROL 0x19 9605 #define TGL_PCODE_TCCOLD 0x26 9606 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0) 9607 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0 9608 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0) 9609 /* See also IPS_CTL */ 9610 #define IPS_PCODE_CONTROL (1 << 30) 9611 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 9612 #define GEN9_PCODE_SAGV_CONTROL 0x21 9613 #define GEN9_SAGV_DISABLE 0x0 9614 #define GEN9_SAGV_IS_DISABLED 0x1 9615 #define GEN9_SAGV_ENABLE 0x3 9616 #define DG1_PCODE_STATUS 0x7E 9617 #define DG1_UNCORE_GET_INIT_STATUS 0x0 9618 #define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1 9619 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23 9620 #define GEN6_PCODE_DATA _MMIO(0x138128) 9621 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 9622 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 9623 #define GEN6_PCODE_DATA1 _MMIO(0x13812C) 9624 9625 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 9626 #define GEN6_CORE_CPD_STATE_MASK (7 << 4) 9627 #define GEN6_RCn_MASK 7 9628 #define GEN6_RC0 0 9629 #define GEN6_RC3 2 9630 #define GEN6_RC6 3 9631 #define GEN6_RC7 4 9632 9633 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 9634 #define GEN8_LSLICESTAT_MASK 0x7 9635 9636 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 9637 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 9638 #define CHV_SS_PG_ENABLE (1 << 1) 9639 #define CHV_EU08_PG_ENABLE (1 << 9) 9640 #define CHV_EU19_PG_ENABLE (1 << 17) 9641 #define CHV_EU210_PG_ENABLE (1 << 25) 9642 9643 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 9644 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 9645 #define CHV_EU311_PG_ENABLE (1 << 1) 9646 9647 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4) 9648 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 9649 ((slice) % 3) * 0x4) 9650 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 9651 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2)) 9652 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 9653 9654 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8) 9655 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 9656 ((slice) % 3) * 0x8) 9657 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8) 9658 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 9659 ((slice) % 3) * 0x8) 9660 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 9661 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 9662 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 9663 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 9664 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 9665 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 9666 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 9667 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 9668 9669 #define GEN7_MISCCPCTL _MMIO(0x9424) 9670 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0) 9671 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2) 9672 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4) 9673 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6) 9674 9675 #define GEN8_GARBCNTL _MMIO(0xB004) 9676 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) 9677 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) 9678 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) 9679 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) 9680 9681 #define GEN11_GLBLINVL _MMIO(0xB404) 9682 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) 9683 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) 9684 9685 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550) 9686 #define DFR_DISABLE (1 << 9) 9687 9688 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80) 9689 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) 9690 #define GEN11_HASH_CTRL_BIT0 (1 << 0) 9691 #define GEN11_HASH_CTRL_BIT4 (1 << 12) 9692 9693 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C) 9694 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) 9695 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) 9696 9697 #define GEN10_SAMPLER_MODE _MMIO(0xE18C) 9698 #define ENABLE_SMALLPL REG_BIT(15) 9699 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) 9700 9701 /* IVYBRIDGE DPF */ 9702 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ 9703 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14) 9704 #define GEN7_PARITY_ERROR_VALID (1 << 13) 9705 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11) 9706 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8) 9707 #define GEN7_PARITY_ERROR_ROW(reg) \ 9708 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14) 9709 #define GEN7_PARITY_ERROR_BANK(reg) \ 9710 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11) 9711 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 9712 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 9713 #define GEN7_L3CDERRST1_ENABLE (1 << 7) 9714 9715 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) 9716 #define GEN7_L3LOG_SIZE 0x80 9717 9718 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 9719 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 9720 #define GEN7_MAX_PS_THREAD_DEP (8 << 12) 9721 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10) 9722 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4) 9723 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3) 9724 9725 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 9726 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5) 9727 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3) 9728 9729 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 9730 #define FLOW_CONTROL_ENABLE REG_BIT(15) 9731 #define UGM_BACKUP_MODE REG_BIT(13) 9732 #define MDQ_ARBITRATION_MODE REG_BIT(12) 9733 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE REG_BIT(8) 9734 #define STALL_DOP_GATING_DISABLE REG_BIT(5) 9735 #define THROTTLE_12_5 REG_GENMASK(4, 2) 9736 #define DISABLE_EARLY_EOT REG_BIT(1) 9737 9738 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 9739 #define GEN12_DISABLE_READ_SUPPRESSION REG_BIT(15) 9740 #define GEN12_DISABLE_EARLY_READ REG_BIT(14) 9741 #define GEN12_ENABLE_LARGE_GRF_MODE REG_BIT(12) 9742 #define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8) 9743 9744 #define LSC_CHICKEN_BIT_0 _MMIO(0xe7c8) 9745 #define FORCE_1_SUB_MESSAGE_PER_FRAGMENT REG_BIT(15) 9746 #define LSC_CHICKEN_BIT_0_UDW _MMIO(0xe7c8 + 4) 9747 #define DIS_CHAIN_2XSIMD8 REG_BIT(55 - 32) 9748 #define FORCE_SLM_FENCE_SCOPE_TO_TILE REG_BIT(42 - 32) 9749 #define FORCE_UGM_FENCE_SCOPE_TO_TILE REG_BIT(41 - 32) 9750 #define MAXREQS_PER_BANK REG_GENMASK(39 - 32, 37 - 32) 9751 #define DISABLE_128B_EVICTION_COMMAND_UDW REG_BIT(36 - 32) 9752 9753 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 9754 #define DOP_CLOCK_GATING_DISABLE (1 << 0) 9755 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8) 9756 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1) 9757 9758 #define GEN9_ROW_CHICKEN4 _MMIO(0xe48c) 9759 #define GEN12_DISABLE_GRF_CLEAR REG_BIT(13) 9760 #define GEN12_DISABLE_TDL_PUSH REG_BIT(9) 9761 #define GEN11_DIS_PICK_2ND_EU REG_BIT(7) 9762 #define GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX REG_BIT(4) 9763 9764 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 9765 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 9766 9767 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 9768 #define GEN8_ST_PO_DISABLE (1 << 13) 9769 9770 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 9771 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9) 9772 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8) 9773 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5) 9774 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1) 9775 9776 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 9777 #define DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA REG_BIT(15) 9778 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR REG_BIT(8) 9779 #define GEN9_ENABLE_YV12_BUGFIX REG_BIT(4) 9780 #define GEN9_ENABLE_GPGPU_PREEMPTION REG_BIT(2) 9781 9782 /* Audio */ 9783 #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020) 9784 #define INTEL_AUDIO_DEVCL 0x808629FB 9785 #define INTEL_AUDIO_DEVBLC 0x80862801 9786 #define INTEL_AUDIO_DEVCTG 0x80862802 9787 9788 #define G4X_AUD_CNTL_ST _MMIO(0x620B4) 9789 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 9790 #define G4X_ELDV_DEVCTG (1 << 14) 9791 #define G4X_ELD_ADDR_MASK (0xf << 5) 9792 #define G4X_ELD_ACK (1 << 4) 9793 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) 9794 9795 #define _IBX_HDMIW_HDMIEDID_A 0xE2050 9796 #define _IBX_HDMIW_HDMIEDID_B 0xE2150 9797 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ 9798 _IBX_HDMIW_HDMIEDID_B) 9799 #define _IBX_AUD_CNTL_ST_A 0xE20B4 9800 #define _IBX_AUD_CNTL_ST_B 0xE21B4 9801 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ 9802 _IBX_AUD_CNTL_ST_B) 9803 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 9804 #define IBX_ELD_ADDRESS_MASK (0x1f << 5) 9805 #define IBX_ELD_ACK (1 << 4) 9806 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) 9807 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 9808 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 9809 9810 #define _CPT_HDMIW_HDMIEDID_A 0xE5050 9811 #define _CPT_HDMIW_HDMIEDID_B 0xE5150 9812 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) 9813 #define _CPT_AUD_CNTL_ST_A 0xE50B4 9814 #define _CPT_AUD_CNTL_ST_B 0xE51B4 9815 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) 9816 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) 9817 9818 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 9819 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 9820 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) 9821 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 9822 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 9823 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) 9824 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) 9825 9826 /* These are the 4 32-bit write offset registers for each stream 9827 * output buffer. It determines the offset from the 9828 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 9829 */ 9830 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) 9831 9832 #define _IBX_AUD_CONFIG_A 0xe2000 9833 #define _IBX_AUD_CONFIG_B 0xe2100 9834 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) 9835 #define _CPT_AUD_CONFIG_A 0xe5000 9836 #define _CPT_AUD_CONFIG_B 0xe5100 9837 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) 9838 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 9839 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 9840 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) 9841 9842 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 9843 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 9844 #define AUD_CONFIG_UPPER_N_SHIFT 20 9845 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 9846 #define AUD_CONFIG_LOWER_N_SHIFT 4 9847 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 9848 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) 9849 #define AUD_CONFIG_N(n) \ 9850 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ 9851 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) 9852 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 9853 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 9854 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 9855 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 9856 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 9857 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 9858 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 9859 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 9860 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 9861 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 9862 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 9863 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 9864 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16) 9865 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16) 9866 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16) 9867 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16) 9868 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 9869 9870 /* HSW Audio */ 9871 #define _HSW_AUD_CONFIG_A 0x65000 9872 #define _HSW_AUD_CONFIG_B 0x65100 9873 #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) 9874 9875 #define _HSW_AUD_MISC_CTRL_A 0x65010 9876 #define _HSW_AUD_MISC_CTRL_B 0x65110 9877 #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) 9878 9879 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 9880 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 9881 #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) 9882 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) 9883 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) 9884 #define AUD_CONFIG_M_MASK 0xfffff 9885 9886 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 9887 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 9888 #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) 9889 9890 /* Audio Digital Converter */ 9891 #define _HSW_AUD_DIG_CNVT_1 0x65080 9892 #define _HSW_AUD_DIG_CNVT_2 0x65180 9893 #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) 9894 #define DIP_PORT_SEL_MASK 0x3 9895 9896 #define _HSW_AUD_EDID_DATA_A 0x65050 9897 #define _HSW_AUD_EDID_DATA_B 0x65150 9898 #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) 9899 9900 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) 9901 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) 9902 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 9903 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 9904 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 9905 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 9906 9907 #define _AUD_TCA_DP_2DOT0_CTRL 0x650bc 9908 #define _AUD_TCB_DP_2DOT0_CTRL 0x651bc 9909 #define AUD_DP_2DOT0_CTRL(trans) _MMIO_TRANS(trans, _AUD_TCA_DP_2DOT0_CTRL, _AUD_TCB_DP_2DOT0_CTRL) 9910 #define AUD_ENABLE_SDP_SPLIT REG_BIT(31) 9911 9912 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) 9913 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 9914 9915 #define AUD_FREQ_CNTRL _MMIO(0x65900) 9916 #define AUD_PIN_BUF_CTL _MMIO(0x48414) 9917 #define AUD_PIN_BUF_ENABLE REG_BIT(31) 9918 9919 #define AUD_TS_CDCLK_M _MMIO(0x65ea0) 9920 #define AUD_TS_CDCLK_M_EN REG_BIT(31) 9921 #define AUD_TS_CDCLK_N _MMIO(0x65ea4) 9922 9923 /* Display Audio Config Reg */ 9924 #define AUD_CONFIG_BE _MMIO(0x65ef0) 9925 #define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe))) 9926 #define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe))) 9927 #define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6))) 9928 #define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6)) 9929 #define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6)) 9930 #define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6)) 9931 9932 #define HBLANK_START_COUNT_8 0 9933 #define HBLANK_START_COUNT_16 1 9934 #define HBLANK_START_COUNT_32 2 9935 #define HBLANK_START_COUNT_64 3 9936 #define HBLANK_START_COUNT_96 4 9937 #define HBLANK_START_COUNT_128 5 9938 9939 /* 9940 * HSW - ICL power wells 9941 * 9942 * Platforms have up to 3 power well control register sets, each set 9943 * controlling up to 16 power wells via a request/status HW flag tuple: 9944 * - main (HSW_PWR_WELL_CTL[1-4]) 9945 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4]) 9946 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4]) 9947 * Each control register set consists of up to 4 registers used by different 9948 * sources that can request a power well to be enabled: 9949 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1) 9950 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2) 9951 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set) 9952 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4) 9953 */ 9954 #define HSW_PWR_WELL_CTL1 _MMIO(0x45400) 9955 #define HSW_PWR_WELL_CTL2 _MMIO(0x45404) 9956 #define HSW_PWR_WELL_CTL3 _MMIO(0x45408) 9957 #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C) 9958 #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2)) 9959 #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2)) 9960 9961 /* HSW/BDW power well */ 9962 #define HSW_PW_CTL_IDX_GLOBAL 15 9963 9964 /* SKL/BXT/GLK power wells */ 9965 #define SKL_PW_CTL_IDX_PW_2 15 9966 #define SKL_PW_CTL_IDX_PW_1 14 9967 #define GLK_PW_CTL_IDX_AUX_C 10 9968 #define GLK_PW_CTL_IDX_AUX_B 9 9969 #define GLK_PW_CTL_IDX_AUX_A 8 9970 #define SKL_PW_CTL_IDX_DDI_D 4 9971 #define SKL_PW_CTL_IDX_DDI_C 3 9972 #define SKL_PW_CTL_IDX_DDI_B 2 9973 #define SKL_PW_CTL_IDX_DDI_A_E 1 9974 #define GLK_PW_CTL_IDX_DDI_A 1 9975 #define SKL_PW_CTL_IDX_MISC_IO 0 9976 9977 /* ICL/TGL - power wells */ 9978 #define TGL_PW_CTL_IDX_PW_5 4 9979 #define ICL_PW_CTL_IDX_PW_4 3 9980 #define ICL_PW_CTL_IDX_PW_3 2 9981 #define ICL_PW_CTL_IDX_PW_2 1 9982 #define ICL_PW_CTL_IDX_PW_1 0 9983 9984 /* XE_LPD - power wells */ 9985 #define XELPD_PW_CTL_IDX_PW_D 8 9986 #define XELPD_PW_CTL_IDX_PW_C 7 9987 #define XELPD_PW_CTL_IDX_PW_B 6 9988 #define XELPD_PW_CTL_IDX_PW_A 5 9989 9990 #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440) 9991 #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444) 9992 #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C) 9993 #define TGL_PW_CTL_IDX_AUX_TBT6 14 9994 #define TGL_PW_CTL_IDX_AUX_TBT5 13 9995 #define TGL_PW_CTL_IDX_AUX_TBT4 12 9996 #define ICL_PW_CTL_IDX_AUX_TBT4 11 9997 #define TGL_PW_CTL_IDX_AUX_TBT3 11 9998 #define ICL_PW_CTL_IDX_AUX_TBT3 10 9999 #define TGL_PW_CTL_IDX_AUX_TBT2 10 10000 #define ICL_PW_CTL_IDX_AUX_TBT2 9 10001 #define TGL_PW_CTL_IDX_AUX_TBT1 9 10002 #define ICL_PW_CTL_IDX_AUX_TBT1 8 10003 #define TGL_PW_CTL_IDX_AUX_TC6 8 10004 #define XELPD_PW_CTL_IDX_AUX_E 8 10005 #define TGL_PW_CTL_IDX_AUX_TC5 7 10006 #define XELPD_PW_CTL_IDX_AUX_D 7 10007 #define TGL_PW_CTL_IDX_AUX_TC4 6 10008 #define ICL_PW_CTL_IDX_AUX_F 5 10009 #define TGL_PW_CTL_IDX_AUX_TC3 5 10010 #define ICL_PW_CTL_IDX_AUX_E 4 10011 #define TGL_PW_CTL_IDX_AUX_TC2 4 10012 #define ICL_PW_CTL_IDX_AUX_D 3 10013 #define TGL_PW_CTL_IDX_AUX_TC1 3 10014 #define ICL_PW_CTL_IDX_AUX_C 2 10015 #define ICL_PW_CTL_IDX_AUX_B 1 10016 #define ICL_PW_CTL_IDX_AUX_A 0 10017 10018 #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450) 10019 #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454) 10020 #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C) 10021 #define XELPD_PW_CTL_IDX_DDI_E 8 10022 #define TGL_PW_CTL_IDX_DDI_TC6 8 10023 #define XELPD_PW_CTL_IDX_DDI_D 7 10024 #define TGL_PW_CTL_IDX_DDI_TC5 7 10025 #define TGL_PW_CTL_IDX_DDI_TC4 6 10026 #define ICL_PW_CTL_IDX_DDI_F 5 10027 #define TGL_PW_CTL_IDX_DDI_TC3 5 10028 #define ICL_PW_CTL_IDX_DDI_E 4 10029 #define TGL_PW_CTL_IDX_DDI_TC2 4 10030 #define ICL_PW_CTL_IDX_DDI_D 3 10031 #define TGL_PW_CTL_IDX_DDI_TC1 3 10032 #define ICL_PW_CTL_IDX_DDI_C 2 10033 #define ICL_PW_CTL_IDX_DDI_B 1 10034 #define ICL_PW_CTL_IDX_DDI_A 0 10035 10036 /* HSW - power well misc debug registers */ 10037 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) 10038 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31) 10039 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20) 10040 #define HSW_PWR_WELL_FORCE_ON (1 << 19) 10041 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) 10042 10043 /* SKL Fuse Status */ 10044 enum skl_power_gate { 10045 SKL_PG0, 10046 SKL_PG1, 10047 SKL_PG2, 10048 ICL_PG3, 10049 ICL_PG4, 10050 }; 10051 10052 #define SKL_FUSE_STATUS _MMIO(0x42000) 10053 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31) 10054 /* 10055 * PG0 is HW controlled, so doesn't have a corresponding power well control knob 10056 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2 10057 */ 10058 #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \ 10059 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1) 10060 /* 10061 * PG0 is HW controlled, so doesn't have a corresponding power well control knob 10062 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4 10063 */ 10064 #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \ 10065 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1) 10066 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg))) 10067 10068 #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A) 10069 #define _ICL_AUX_ANAOVRD1_A 0x162398 10070 #define _ICL_AUX_ANAOVRD1_B 0x6C398 10071 #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \ 10072 _ICL_AUX_ANAOVRD1_A, \ 10073 _ICL_AUX_ANAOVRD1_B)) 10074 #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7) 10075 #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0) 10076 10077 /* HDCP Key Registers */ 10078 #define HDCP_KEY_CONF _MMIO(0x66c00) 10079 #define HDCP_AKSV_SEND_TRIGGER BIT(31) 10080 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30) 10081 #define HDCP_KEY_LOAD_TRIGGER BIT(8) 10082 #define HDCP_KEY_STATUS _MMIO(0x66c04) 10083 #define HDCP_FUSE_IN_PROGRESS BIT(7) 10084 #define HDCP_FUSE_ERROR BIT(6) 10085 #define HDCP_FUSE_DONE BIT(5) 10086 #define HDCP_KEY_LOAD_STATUS BIT(1) 10087 #define HDCP_KEY_LOAD_DONE BIT(0) 10088 #define HDCP_AKSV_LO _MMIO(0x66c10) 10089 #define HDCP_AKSV_HI _MMIO(0x66c14) 10090 10091 /* HDCP Repeater Registers */ 10092 #define HDCP_REP_CTL _MMIO(0x66d00) 10093 #define HDCP_TRANSA_REP_PRESENT BIT(31) 10094 #define HDCP_TRANSB_REP_PRESENT BIT(30) 10095 #define HDCP_TRANSC_REP_PRESENT BIT(29) 10096 #define HDCP_TRANSD_REP_PRESENT BIT(28) 10097 #define HDCP_DDIB_REP_PRESENT BIT(30) 10098 #define HDCP_DDIA_REP_PRESENT BIT(29) 10099 #define HDCP_DDIC_REP_PRESENT BIT(28) 10100 #define HDCP_DDID_REP_PRESENT BIT(27) 10101 #define HDCP_DDIF_REP_PRESENT BIT(26) 10102 #define HDCP_DDIE_REP_PRESENT BIT(25) 10103 #define HDCP_TRANSA_SHA1_M0 (1 << 20) 10104 #define HDCP_TRANSB_SHA1_M0 (2 << 20) 10105 #define HDCP_TRANSC_SHA1_M0 (3 << 20) 10106 #define HDCP_TRANSD_SHA1_M0 (4 << 20) 10107 #define HDCP_DDIB_SHA1_M0 (1 << 20) 10108 #define HDCP_DDIA_SHA1_M0 (2 << 20) 10109 #define HDCP_DDIC_SHA1_M0 (3 << 20) 10110 #define HDCP_DDID_SHA1_M0 (4 << 20) 10111 #define HDCP_DDIF_SHA1_M0 (5 << 20) 10112 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */ 10113 #define HDCP_SHA1_BUSY BIT(16) 10114 #define HDCP_SHA1_READY BIT(17) 10115 #define HDCP_SHA1_COMPLETE BIT(18) 10116 #define HDCP_SHA1_V_MATCH BIT(19) 10117 #define HDCP_SHA1_TEXT_32 (1 << 1) 10118 #define HDCP_SHA1_COMPLETE_HASH (2 << 1) 10119 #define HDCP_SHA1_TEXT_24 (4 << 1) 10120 #define HDCP_SHA1_TEXT_16 (5 << 1) 10121 #define HDCP_SHA1_TEXT_8 (6 << 1) 10122 #define HDCP_SHA1_TEXT_0 (7 << 1) 10123 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04) 10124 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08) 10125 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C) 10126 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10) 10127 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14) 10128 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4)) 10129 #define HDCP_SHA_TEXT _MMIO(0x66d18) 10130 10131 /* HDCP Auth Registers */ 10132 #define _PORTA_HDCP_AUTHENC 0x66800 10133 #define _PORTB_HDCP_AUTHENC 0x66500 10134 #define _PORTC_HDCP_AUTHENC 0x66600 10135 #define _PORTD_HDCP_AUTHENC 0x66700 10136 #define _PORTE_HDCP_AUTHENC 0x66A00 10137 #define _PORTF_HDCP_AUTHENC 0x66900 10138 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \ 10139 _PORTA_HDCP_AUTHENC, \ 10140 _PORTB_HDCP_AUTHENC, \ 10141 _PORTC_HDCP_AUTHENC, \ 10142 _PORTD_HDCP_AUTHENC, \ 10143 _PORTE_HDCP_AUTHENC, \ 10144 _PORTF_HDCP_AUTHENC) + (x)) 10145 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0) 10146 #define _TRANSA_HDCP_CONF 0x66400 10147 #define _TRANSB_HDCP_CONF 0x66500 10148 #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \ 10149 _TRANSB_HDCP_CONF) 10150 #define HDCP_CONF(dev_priv, trans, port) \ 10151 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10152 TRANS_HDCP_CONF(trans) : \ 10153 PORT_HDCP_CONF(port)) 10154 10155 #define HDCP_CONF_CAPTURE_AN BIT(0) 10156 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0)) 10157 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4) 10158 #define _TRANSA_HDCP_ANINIT 0x66404 10159 #define _TRANSB_HDCP_ANINIT 0x66504 10160 #define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \ 10161 _TRANSA_HDCP_ANINIT, \ 10162 _TRANSB_HDCP_ANINIT) 10163 #define HDCP_ANINIT(dev_priv, trans, port) \ 10164 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10165 TRANS_HDCP_ANINIT(trans) : \ 10166 PORT_HDCP_ANINIT(port)) 10167 10168 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8) 10169 #define _TRANSA_HDCP_ANLO 0x66408 10170 #define _TRANSB_HDCP_ANLO 0x66508 10171 #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \ 10172 _TRANSB_HDCP_ANLO) 10173 #define HDCP_ANLO(dev_priv, trans, port) \ 10174 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10175 TRANS_HDCP_ANLO(trans) : \ 10176 PORT_HDCP_ANLO(port)) 10177 10178 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC) 10179 #define _TRANSA_HDCP_ANHI 0x6640C 10180 #define _TRANSB_HDCP_ANHI 0x6650C 10181 #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \ 10182 _TRANSB_HDCP_ANHI) 10183 #define HDCP_ANHI(dev_priv, trans, port) \ 10184 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10185 TRANS_HDCP_ANHI(trans) : \ 10186 PORT_HDCP_ANHI(port)) 10187 10188 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10) 10189 #define _TRANSA_HDCP_BKSVLO 0x66410 10190 #define _TRANSB_HDCP_BKSVLO 0x66510 10191 #define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \ 10192 _TRANSA_HDCP_BKSVLO, \ 10193 _TRANSB_HDCP_BKSVLO) 10194 #define HDCP_BKSVLO(dev_priv, trans, port) \ 10195 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10196 TRANS_HDCP_BKSVLO(trans) : \ 10197 PORT_HDCP_BKSVLO(port)) 10198 10199 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14) 10200 #define _TRANSA_HDCP_BKSVHI 0x66414 10201 #define _TRANSB_HDCP_BKSVHI 0x66514 10202 #define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \ 10203 _TRANSA_HDCP_BKSVHI, \ 10204 _TRANSB_HDCP_BKSVHI) 10205 #define HDCP_BKSVHI(dev_priv, trans, port) \ 10206 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10207 TRANS_HDCP_BKSVHI(trans) : \ 10208 PORT_HDCP_BKSVHI(port)) 10209 10210 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18) 10211 #define _TRANSA_HDCP_RPRIME 0x66418 10212 #define _TRANSB_HDCP_RPRIME 0x66518 10213 #define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \ 10214 _TRANSA_HDCP_RPRIME, \ 10215 _TRANSB_HDCP_RPRIME) 10216 #define HDCP_RPRIME(dev_priv, trans, port) \ 10217 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10218 TRANS_HDCP_RPRIME(trans) : \ 10219 PORT_HDCP_RPRIME(port)) 10220 10221 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C) 10222 #define _TRANSA_HDCP_STATUS 0x6641C 10223 #define _TRANSB_HDCP_STATUS 0x6651C 10224 #define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \ 10225 _TRANSA_HDCP_STATUS, \ 10226 _TRANSB_HDCP_STATUS) 10227 #define HDCP_STATUS(dev_priv, trans, port) \ 10228 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10229 TRANS_HDCP_STATUS(trans) : \ 10230 PORT_HDCP_STATUS(port)) 10231 10232 #define HDCP_STATUS_STREAM_A_ENC BIT(31) 10233 #define HDCP_STATUS_STREAM_B_ENC BIT(30) 10234 #define HDCP_STATUS_STREAM_C_ENC BIT(29) 10235 #define HDCP_STATUS_STREAM_D_ENC BIT(28) 10236 #define HDCP_STATUS_AUTH BIT(21) 10237 #define HDCP_STATUS_ENC BIT(20) 10238 #define HDCP_STATUS_RI_MATCH BIT(19) 10239 #define HDCP_STATUS_R0_READY BIT(18) 10240 #define HDCP_STATUS_AN_READY BIT(17) 10241 #define HDCP_STATUS_CIPHER BIT(16) 10242 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff) 10243 10244 /* HDCP2.2 Registers */ 10245 #define _PORTA_HDCP2_BASE 0x66800 10246 #define _PORTB_HDCP2_BASE 0x66500 10247 #define _PORTC_HDCP2_BASE 0x66600 10248 #define _PORTD_HDCP2_BASE 0x66700 10249 #define _PORTE_HDCP2_BASE 0x66A00 10250 #define _PORTF_HDCP2_BASE 0x66900 10251 #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \ 10252 _PORTA_HDCP2_BASE, \ 10253 _PORTB_HDCP2_BASE, \ 10254 _PORTC_HDCP2_BASE, \ 10255 _PORTD_HDCP2_BASE, \ 10256 _PORTE_HDCP2_BASE, \ 10257 _PORTF_HDCP2_BASE) + (x)) 10258 10259 #define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98) 10260 #define _TRANSA_HDCP2_AUTH 0x66498 10261 #define _TRANSB_HDCP2_AUTH 0x66598 10262 #define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \ 10263 _TRANSB_HDCP2_AUTH) 10264 #define AUTH_LINK_AUTHENTICATED BIT(31) 10265 #define AUTH_LINK_TYPE BIT(30) 10266 #define AUTH_FORCE_CLR_INPUTCTR BIT(19) 10267 #define AUTH_CLR_KEYS BIT(18) 10268 #define HDCP2_AUTH(dev_priv, trans, port) \ 10269 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10270 TRANS_HDCP2_AUTH(trans) : \ 10271 PORT_HDCP2_AUTH(port)) 10272 10273 #define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0) 10274 #define _TRANSA_HDCP2_CTL 0x664B0 10275 #define _TRANSB_HDCP2_CTL 0x665B0 10276 #define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \ 10277 _TRANSB_HDCP2_CTL) 10278 #define CTL_LINK_ENCRYPTION_REQ BIT(31) 10279 #define HDCP2_CTL(dev_priv, trans, port) \ 10280 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10281 TRANS_HDCP2_CTL(trans) : \ 10282 PORT_HDCP2_CTL(port)) 10283 10284 #define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4) 10285 #define _TRANSA_HDCP2_STATUS 0x664B4 10286 #define _TRANSB_HDCP2_STATUS 0x665B4 10287 #define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \ 10288 _TRANSA_HDCP2_STATUS, \ 10289 _TRANSB_HDCP2_STATUS) 10290 #define LINK_TYPE_STATUS BIT(22) 10291 #define LINK_AUTH_STATUS BIT(21) 10292 #define LINK_ENCRYPTION_STATUS BIT(20) 10293 #define HDCP2_STATUS(dev_priv, trans, port) \ 10294 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10295 TRANS_HDCP2_STATUS(trans) : \ 10296 PORT_HDCP2_STATUS(port)) 10297 10298 #define _PIPEA_HDCP2_STREAM_STATUS 0x668C0 10299 #define _PIPEB_HDCP2_STREAM_STATUS 0x665C0 10300 #define _PIPEC_HDCP2_STREAM_STATUS 0x666C0 10301 #define _PIPED_HDCP2_STREAM_STATUS 0x667C0 10302 #define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \ 10303 _PIPEA_HDCP2_STREAM_STATUS, \ 10304 _PIPEB_HDCP2_STREAM_STATUS, \ 10305 _PIPEC_HDCP2_STREAM_STATUS, \ 10306 _PIPED_HDCP2_STREAM_STATUS)) 10307 10308 #define _TRANSA_HDCP2_STREAM_STATUS 0x664C0 10309 #define _TRANSB_HDCP2_STREAM_STATUS 0x665C0 10310 #define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \ 10311 _TRANSA_HDCP2_STREAM_STATUS, \ 10312 _TRANSB_HDCP2_STREAM_STATUS) 10313 #define STREAM_ENCRYPTION_STATUS BIT(31) 10314 #define STREAM_TYPE_STATUS BIT(30) 10315 #define HDCP2_STREAM_STATUS(dev_priv, trans, port) \ 10316 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10317 TRANS_HDCP2_STREAM_STATUS(trans) : \ 10318 PIPE_HDCP2_STREAM_STATUS(pipe)) 10319 10320 #define _PORTA_HDCP2_AUTH_STREAM 0x66F00 10321 #define _PORTB_HDCP2_AUTH_STREAM 0x66F04 10322 #define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \ 10323 _PORTA_HDCP2_AUTH_STREAM, \ 10324 _PORTB_HDCP2_AUTH_STREAM) 10325 #define _TRANSA_HDCP2_AUTH_STREAM 0x66F00 10326 #define _TRANSB_HDCP2_AUTH_STREAM 0x66F04 10327 #define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \ 10328 _TRANSA_HDCP2_AUTH_STREAM, \ 10329 _TRANSB_HDCP2_AUTH_STREAM) 10330 #define AUTH_STREAM_TYPE BIT(31) 10331 #define HDCP2_AUTH_STREAM(dev_priv, trans, port) \ 10332 (GRAPHICS_VER(dev_priv) >= 12 ? \ 10333 TRANS_HDCP2_AUTH_STREAM(trans) : \ 10334 PORT_HDCP2_AUTH_STREAM(port)) 10335 10336 /* Per-pipe DDI Function Control */ 10337 #define _TRANS_DDI_FUNC_CTL_A 0x60400 10338 #define _TRANS_DDI_FUNC_CTL_B 0x61400 10339 #define _TRANS_DDI_FUNC_CTL_C 0x62400 10340 #define _TRANS_DDI_FUNC_CTL_D 0x63400 10341 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 10342 #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400 10343 #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00 10344 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) 10345 10346 #define TRANS_DDI_FUNC_ENABLE (1 << 31) 10347 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 10348 #define TRANS_DDI_PORT_SHIFT 28 10349 #define TGL_TRANS_DDI_PORT_SHIFT 27 10350 #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT) 10351 #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT) 10352 #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT) 10353 #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT) 10354 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24) 10355 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24) 10356 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24) 10357 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24) 10358 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24) 10359 #define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24) 10360 #define TRANS_DDI_BPC_MASK (7 << 20) 10361 #define TRANS_DDI_BPC_8 (0 << 20) 10362 #define TRANS_DDI_BPC_10 (1 << 20) 10363 #define TRANS_DDI_BPC_6 (2 << 20) 10364 #define TRANS_DDI_BPC_12 (3 << 20) 10365 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18) 10366 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x)) 10367 #define TRANS_DDI_PVSYNC (1 << 17) 10368 #define TRANS_DDI_PHSYNC (1 << 16) 10369 #define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15) 10370 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12) 10371 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12) 10372 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12) 10373 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12) 10374 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12) 10375 #define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12) 10376 #define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10) 10377 #define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \ 10378 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans) 10379 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9) 10380 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8) 10381 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7) 10382 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6) 10383 #define TRANS_DDI_HDCP_SELECT REG_BIT(5) 10384 #define TRANS_DDI_BFI_ENABLE (1 << 4) 10385 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4) 10386 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0) 10387 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ 10388 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ 10389 | TRANS_DDI_HDMI_SCRAMBLING) 10390 10391 #define _TRANS_DDI_FUNC_CTL2_A 0x60404 10392 #define _TRANS_DDI_FUNC_CTL2_B 0x61404 10393 #define _TRANS_DDI_FUNC_CTL2_C 0x62404 10394 #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404 10395 #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404 10396 #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04 10397 #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A) 10398 #define PORT_SYNC_MODE_ENABLE REG_BIT(4) 10399 #define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0) 10400 #define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x)) 10401 10402 #define TRANS_CMTG_CHICKEN _MMIO(0x6fa90) 10403 #define DISABLE_DPT_CLK_GATING REG_BIT(1) 10404 10405 /* DisplayPort Transport Control */ 10406 #define _DP_TP_CTL_A 0x64040 10407 #define _DP_TP_CTL_B 0x64140 10408 #define _TGL_DP_TP_CTL_A 0x60540 10409 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) 10410 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A) 10411 #define DP_TP_CTL_ENABLE (1 << 31) 10412 #define DP_TP_CTL_FEC_ENABLE (1 << 30) 10413 #define DP_TP_CTL_MODE_SST (0 << 27) 10414 #define DP_TP_CTL_MODE_MST (1 << 27) 10415 #define DP_TP_CTL_FORCE_ACT (1 << 25) 10416 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18) 10417 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15) 10418 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8) 10419 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8) 10420 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8) 10421 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8) 10422 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8) 10423 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8) 10424 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8) 10425 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7) 10426 10427 /* DisplayPort Transport Status */ 10428 #define _DP_TP_STATUS_A 0x64044 10429 #define _DP_TP_STATUS_B 0x64144 10430 #define _TGL_DP_TP_STATUS_A 0x60544 10431 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) 10432 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A) 10433 #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28) 10434 #define DP_TP_STATUS_IDLE_DONE (1 << 25) 10435 #define DP_TP_STATUS_ACT_SENT (1 << 24) 10436 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23) 10437 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12) 10438 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 10439 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 10440 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 10441 10442 /* DDI Buffer Control */ 10443 #define _DDI_BUF_CTL_A 0x64000 10444 #define _DDI_BUF_CTL_B 0x64100 10445 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) 10446 #define DDI_BUF_CTL_ENABLE (1 << 31) 10447 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 10448 #define DDI_BUF_EMP_MASK (0xf << 24) 10449 #define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20) 10450 #define DDI_BUF_PORT_REVERSAL (1 << 16) 10451 #define DDI_BUF_IS_IDLE (1 << 7) 10452 #define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6) 10453 #define DDI_A_4_LANES (1 << 4) 10454 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 10455 #define DDI_PORT_WIDTH_MASK (7 << 1) 10456 #define DDI_PORT_WIDTH_SHIFT 1 10457 #define DDI_INIT_DISPLAY_DETECTED (1 << 0) 10458 10459 /* DDI Buffer Translations */ 10460 #define _DDI_BUF_TRANS_A 0x64E00 10461 #define _DDI_BUF_TRANS_B 0x64E60 10462 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) 10463 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) 10464 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) 10465 10466 /* DDI DP Compliance Control */ 10467 #define _DDI_DP_COMP_CTL_A 0x605F0 10468 #define _DDI_DP_COMP_CTL_B 0x615F0 10469 #define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B) 10470 #define DDI_DP_COMP_CTL_ENABLE (1 << 31) 10471 #define DDI_DP_COMP_CTL_D10_2 (0 << 28) 10472 #define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28) 10473 #define DDI_DP_COMP_CTL_PRBS7 (2 << 28) 10474 #define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28) 10475 #define DDI_DP_COMP_CTL_HBR2 (4 << 28) 10476 #define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28) 10477 #define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0) 10478 10479 /* DDI DP Compliance Pattern */ 10480 #define _DDI_DP_COMP_PAT_A 0x605F4 10481 #define _DDI_DP_COMP_PAT_B 0x615F4 10482 #define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4) 10483 10484 /* Sideband Interface (SBI) is programmed indirectly, via 10485 * SBI_ADDR, which contains the register offset; and SBI_DATA, 10486 * which contains the payload */ 10487 #define SBI_ADDR _MMIO(0xC6000) 10488 #define SBI_DATA _MMIO(0xC6004) 10489 #define SBI_CTL_STAT _MMIO(0xC6008) 10490 #define SBI_CTL_DEST_ICLK (0x0 << 16) 10491 #define SBI_CTL_DEST_MPHY (0x1 << 16) 10492 #define SBI_CTL_OP_IORD (0x2 << 8) 10493 #define SBI_CTL_OP_IOWR (0x3 << 8) 10494 #define SBI_CTL_OP_CRRD (0x6 << 8) 10495 #define SBI_CTL_OP_CRWR (0x7 << 8) 10496 #define SBI_RESPONSE_FAIL (0x1 << 1) 10497 #define SBI_RESPONSE_SUCCESS (0x0 << 1) 10498 #define SBI_BUSY (0x1 << 0) 10499 #define SBI_READY (0x0 << 0) 10500 10501 /* SBI offsets */ 10502 #define SBI_SSCDIVINTPHASE 0x0200 10503 #define SBI_SSCDIVINTPHASE6 0x0600 10504 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 10505 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1) 10506 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1) 10507 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 10508 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8) 10509 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8) 10510 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15) 10511 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0) 10512 #define SBI_SSCDITHPHASE 0x0204 10513 #define SBI_SSCCTL 0x020c 10514 #define SBI_SSCCTL6 0x060C 10515 #define SBI_SSCCTL_PATHALT (1 << 3) 10516 #define SBI_SSCCTL_DISABLE (1 << 0) 10517 #define SBI_SSCAUXDIV6 0x0610 10518 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 10519 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4) 10520 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4) 10521 #define SBI_DBUFF0 0x2a00 10522 #define SBI_GEN0 0x1f00 10523 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0) 10524 10525 /* LPT PIXCLK_GATE */ 10526 #define PIXCLK_GATE _MMIO(0xC6020) 10527 #define PIXCLK_GATE_UNGATE (1 << 0) 10528 #define PIXCLK_GATE_GATE (0 << 0) 10529 10530 /* SPLL */ 10531 #define SPLL_CTL _MMIO(0x46020) 10532 #define SPLL_PLL_ENABLE (1 << 31) 10533 #define SPLL_REF_BCLK (0 << 28) 10534 #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */ 10535 #define SPLL_REF_NON_SSC_HSW (2 << 28) 10536 #define SPLL_REF_PCH_SSC_BDW (2 << 28) 10537 #define SPLL_REF_LCPLL (3 << 28) 10538 #define SPLL_REF_MASK (3 << 28) 10539 #define SPLL_FREQ_810MHz (0 << 26) 10540 #define SPLL_FREQ_1350MHz (1 << 26) 10541 #define SPLL_FREQ_2700MHz (2 << 26) 10542 #define SPLL_FREQ_MASK (3 << 26) 10543 10544 /* WRPLL */ 10545 #define _WRPLL_CTL1 0x46040 10546 #define _WRPLL_CTL2 0x46060 10547 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) 10548 #define WRPLL_PLL_ENABLE (1 << 31) 10549 #define WRPLL_REF_BCLK (0 << 28) 10550 #define WRPLL_REF_PCH_SSC (1 << 28) 10551 #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */ 10552 #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */ 10553 #define WRPLL_REF_LCPLL (3 << 28) 10554 #define WRPLL_REF_MASK (3 << 28) 10555 /* WRPLL divider programming */ 10556 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0) 10557 #define WRPLL_DIVIDER_REF_MASK (0xff) 10558 #define WRPLL_DIVIDER_POST(x) ((x) << 8) 10559 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8) 10560 #define WRPLL_DIVIDER_POST_SHIFT 8 10561 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16) 10562 #define WRPLL_DIVIDER_FB_SHIFT 16 10563 #define WRPLL_DIVIDER_FB_MASK (0xff << 16) 10564 10565 /* Port clock selection */ 10566 #define _PORT_CLK_SEL_A 0x46100 10567 #define _PORT_CLK_SEL_B 0x46104 10568 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) 10569 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29) 10570 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29) 10571 #define PORT_CLK_SEL_LCPLL_810 (2 << 29) 10572 #define PORT_CLK_SEL_SPLL (3 << 29) 10573 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29) 10574 #define PORT_CLK_SEL_WRPLL1 (4 << 29) 10575 #define PORT_CLK_SEL_WRPLL2 (5 << 29) 10576 #define PORT_CLK_SEL_NONE (7 << 29) 10577 #define PORT_CLK_SEL_MASK (7 << 29) 10578 10579 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */ 10580 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port) 10581 #define DDI_CLK_SEL_NONE (0x0 << 28) 10582 #define DDI_CLK_SEL_MG (0x8 << 28) 10583 #define DDI_CLK_SEL_TBT_162 (0xC << 28) 10584 #define DDI_CLK_SEL_TBT_270 (0xD << 28) 10585 #define DDI_CLK_SEL_TBT_540 (0xE << 28) 10586 #define DDI_CLK_SEL_TBT_810 (0xF << 28) 10587 #define DDI_CLK_SEL_MASK (0xF << 28) 10588 10589 /* Transcoder clock selection */ 10590 #define _TRANS_CLK_SEL_A 0x46140 10591 #define _TRANS_CLK_SEL_B 0x46144 10592 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) 10593 /* For each transcoder, we need to select the corresponding port clock */ 10594 #define TRANS_CLK_SEL_DISABLED (0x0 << 29) 10595 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29) 10596 #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28) 10597 #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28) 10598 10599 10600 #define CDCLK_FREQ _MMIO(0x46200) 10601 10602 #define _TRANSA_MSA_MISC 0x60410 10603 #define _TRANSB_MSA_MISC 0x61410 10604 #define _TRANSC_MSA_MISC 0x62410 10605 #define _TRANS_EDP_MSA_MISC 0x6f410 10606 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) 10607 /* See DP_MSA_MISC_* for the bit definitions */ 10608 10609 #define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C 10610 #define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C 10611 #define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C 10612 #define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C 10613 #define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY) 10614 #define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0) 10615 #define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x)) 10616 10617 /* LCPLL Control */ 10618 #define LCPLL_CTL _MMIO(0x130040) 10619 #define LCPLL_PLL_DISABLE (1 << 31) 10620 #define LCPLL_PLL_LOCK (1 << 30) 10621 #define LCPLL_REF_NON_SSC (0 << 28) 10622 #define LCPLL_REF_BCLK (2 << 28) 10623 #define LCPLL_REF_PCH_SSC (3 << 28) 10624 #define LCPLL_REF_MASK (3 << 28) 10625 #define LCPLL_CLK_FREQ_MASK (3 << 26) 10626 #define LCPLL_CLK_FREQ_450 (0 << 26) 10627 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26) 10628 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26) 10629 #define LCPLL_CLK_FREQ_675_BDW (3 << 26) 10630 #define LCPLL_CD_CLOCK_DISABLE (1 << 25) 10631 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24) 10632 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23) 10633 #define LCPLL_POWER_DOWN_ALLOW (1 << 22) 10634 #define LCPLL_CD_SOURCE_FCLK (1 << 21) 10635 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19) 10636 10637 /* 10638 * SKL Clocks 10639 */ 10640 10641 /* CDCLK_CTL */ 10642 #define CDCLK_CTL _MMIO(0x46000) 10643 #define CDCLK_FREQ_SEL_MASK (3 << 26) 10644 #define CDCLK_FREQ_450_432 (0 << 26) 10645 #define CDCLK_FREQ_540 (1 << 26) 10646 #define CDCLK_FREQ_337_308 (2 << 26) 10647 #define CDCLK_FREQ_675_617 (3 << 26) 10648 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22) 10649 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22) 10650 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22) 10651 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22) 10652 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22) 10653 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20) 10654 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19) 10655 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) 10656 #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19) 10657 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19) 10658 #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe) 10659 #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE 10660 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16) 10661 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 10662 10663 /* CDCLK_SQUASH_CTL */ 10664 #define CDCLK_SQUASH_CTL _MMIO(0x46008) 10665 #define CDCLK_SQUASH_ENABLE REG_BIT(31) 10666 #define CDCLK_SQUASH_WINDOW_SIZE_MASK REG_GENMASK(27, 24) 10667 #define CDCLK_SQUASH_WINDOW_SIZE(x) REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x)) 10668 #define CDCLK_SQUASH_WAVEFORM_MASK REG_GENMASK(15, 0) 10669 #define CDCLK_SQUASH_WAVEFORM(x) REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x)) 10670 10671 /* LCPLL_CTL */ 10672 #define LCPLL1_CTL _MMIO(0x46010) 10673 #define LCPLL2_CTL _MMIO(0x46014) 10674 #define LCPLL_PLL_ENABLE (1 << 31) 10675 10676 /* DPLL control1 */ 10677 #define DPLL_CTRL1 _MMIO(0x6C058) 10678 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5)) 10679 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4)) 10680 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1)) 10681 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1) 10682 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1)) 10683 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6)) 10684 #define DPLL_CTRL1_LINK_RATE_2700 0 10685 #define DPLL_CTRL1_LINK_RATE_1350 1 10686 #define DPLL_CTRL1_LINK_RATE_810 2 10687 #define DPLL_CTRL1_LINK_RATE_1620 3 10688 #define DPLL_CTRL1_LINK_RATE_1080 4 10689 #define DPLL_CTRL1_LINK_RATE_2160 5 10690 10691 /* DPLL control2 */ 10692 #define DPLL_CTRL2 _MMIO(0x6C05C) 10693 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15)) 10694 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1)) 10695 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1) 10696 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1)) 10697 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3)) 10698 10699 /* DPLL Status */ 10700 #define DPLL_STATUS _MMIO(0x6C060) 10701 #define DPLL_LOCK(id) (1 << ((id) * 8)) 10702 10703 /* DPLL cfg */ 10704 #define _DPLL1_CFGCR1 0x6C040 10705 #define _DPLL2_CFGCR1 0x6C048 10706 #define _DPLL3_CFGCR1 0x6C050 10707 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31) 10708 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9) 10709 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9) 10710 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 10711 10712 #define _DPLL1_CFGCR2 0x6C044 10713 #define _DPLL2_CFGCR2 0x6C04C 10714 #define _DPLL3_CFGCR2 0x6C054 10715 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8) 10716 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8) 10717 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7) 10718 #define DPLL_CFGCR2_KDIV_MASK (3 << 5) 10719 #define DPLL_CFGCR2_KDIV(x) ((x) << 5) 10720 #define DPLL_CFGCR2_KDIV_5 (0 << 5) 10721 #define DPLL_CFGCR2_KDIV_2 (1 << 5) 10722 #define DPLL_CFGCR2_KDIV_3 (2 << 5) 10723 #define DPLL_CFGCR2_KDIV_1 (3 << 5) 10724 #define DPLL_CFGCR2_PDIV_MASK (7 << 2) 10725 #define DPLL_CFGCR2_PDIV(x) ((x) << 2) 10726 #define DPLL_CFGCR2_PDIV_1 (0 << 2) 10727 #define DPLL_CFGCR2_PDIV_2 (1 << 2) 10728 #define DPLL_CFGCR2_PDIV_3 (2 << 2) 10729 #define DPLL_CFGCR2_PDIV_7 (4 << 2) 10730 #define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2) 10731 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 10732 10733 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) 10734 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) 10735 10736 /* ICL Clocks */ 10737 #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280) 10738 #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5)) 10739 #define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10) 10740 #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \ 10741 (tc_port) + 12 : \ 10742 (tc_port) - TC_PORT_4 + 21)) 10743 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2) 10744 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10745 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10746 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27) 10747 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \ 10748 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10749 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \ 10750 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10751 10752 /* 10753 * DG1 Clocks 10754 * First registers controls the first A and B, while the second register 10755 * controls the phy C and D. The bits on these registers are the 10756 * same, but refer to different phys 10757 */ 10758 #define _DG1_DPCLKA_CFGCR0 0x164280 10759 #define _DG1_DPCLKA1_CFGCR0 0x16C280 10760 #define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2) 10761 #define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2) 10762 #define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \ 10763 _DG1_DPCLKA_CFGCR0, \ 10764 _DG1_DPCLKA1_CFGCR0) 10765 #define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10) 10766 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2) 10767 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10768 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) 10769 10770 /* ADLS Clocks */ 10771 #define _ADLS_DPCLKA_CFGCR0 0x164280 10772 #define _ADLS_DPCLKA_CFGCR1 0x1642BC 10773 #define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \ 10774 _ADLS_DPCLKA_CFGCR0, \ 10775 _ADLS_DPCLKA_CFGCR1) 10776 #define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2) 10777 /* ADLS DPCLKA_CFGCR0 DDI mask */ 10778 #define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4) 10779 #define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2) 10780 #define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0) 10781 /* ADLS DPCLKA_CFGCR1 DDI mask */ 10782 #define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2) 10783 #define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0) 10784 #define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \ 10785 ADLS_DPCLKA_DDIA_SEL_MASK, \ 10786 ADLS_DPCLKA_DDIB_SEL_MASK, \ 10787 ADLS_DPCLKA_DDII_SEL_MASK, \ 10788 ADLS_DPCLKA_DDIJ_SEL_MASK, \ 10789 ADLS_DPCLKA_DDIK_SEL_MASK) 10790 10791 /* ICL PLL */ 10792 #define DPLL0_ENABLE 0x46010 10793 #define DPLL1_ENABLE 0x46014 10794 #define _ADLS_DPLL2_ENABLE 0x46018 10795 #define _ADLS_DPLL3_ENABLE 0x46030 10796 #define PLL_ENABLE (1 << 31) 10797 #define PLL_LOCK (1 << 30) 10798 #define PLL_POWER_ENABLE (1 << 27) 10799 #define PLL_POWER_STATE (1 << 26) 10800 #define ICL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \ 10801 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE) 10802 10803 #define _DG2_PLL3_ENABLE 0x4601C 10804 10805 #define DG2_PLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \ 10806 _ADLS_DPLL2_ENABLE, _DG2_PLL3_ENABLE) 10807 10808 #define TBT_PLL_ENABLE _MMIO(0x46020) 10809 10810 #define _MG_PLL1_ENABLE 0x46030 10811 #define _MG_PLL2_ENABLE 0x46034 10812 #define _MG_PLL3_ENABLE 0x46038 10813 #define _MG_PLL4_ENABLE 0x4603C 10814 /* Bits are the same as DPLL0_ENABLE */ 10815 #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \ 10816 _MG_PLL2_ENABLE) 10817 10818 /* DG1 PLL */ 10819 #define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \ 10820 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE) 10821 10822 /* ADL-P Type C PLL */ 10823 #define PORTTC1_PLL_ENABLE 0x46038 10824 #define PORTTC2_PLL_ENABLE 0x46040 10825 10826 #define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \ 10827 PORTTC1_PLL_ENABLE, \ 10828 PORTTC2_PLL_ENABLE) 10829 10830 #define _MG_REFCLKIN_CTL_PORT1 0x16892C 10831 #define _MG_REFCLKIN_CTL_PORT2 0x16992C 10832 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C 10833 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C 10834 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8) 10835 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8) 10836 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \ 10837 _MG_REFCLKIN_CTL_PORT1, \ 10838 _MG_REFCLKIN_CTL_PORT2) 10839 10840 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8 10841 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8 10842 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8 10843 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8 10844 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16) 10845 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16) 10846 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8) 10847 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8) 10848 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \ 10849 _MG_CLKTOP2_CORECLKCTL1_PORT1, \ 10850 _MG_CLKTOP2_CORECLKCTL1_PORT2) 10851 10852 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4 10853 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4 10854 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4 10855 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4 10856 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16) 10857 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16) 10858 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14) 10859 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14) 10860 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12) 10861 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12) 10862 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12) 10863 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12) 10864 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12) 10865 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8) 10866 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8 10867 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8) 10868 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \ 10869 _MG_CLKTOP2_HSCLKCTL_PORT1, \ 10870 _MG_CLKTOP2_HSCLKCTL_PORT2) 10871 10872 #define _MG_PLL_DIV0_PORT1 0x168A00 10873 #define _MG_PLL_DIV0_PORT2 0x169A00 10874 #define _MG_PLL_DIV0_PORT3 0x16AA00 10875 #define _MG_PLL_DIV0_PORT4 0x16BA00 10876 #define MG_PLL_DIV0_FRACNEN_H (1 << 30) 10877 #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8) 10878 #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8 10879 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8) 10880 #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0) 10881 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0) 10882 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \ 10883 _MG_PLL_DIV0_PORT2) 10884 10885 #define _MG_PLL_DIV1_PORT1 0x168A04 10886 #define _MG_PLL_DIV1_PORT2 0x169A04 10887 #define _MG_PLL_DIV1_PORT3 0x16AA04 10888 #define _MG_PLL_DIV1_PORT4 0x16BA04 10889 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16) 10890 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12) 10891 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12) 10892 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12) 10893 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12) 10894 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4) 10895 #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0) 10896 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0) 10897 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \ 10898 _MG_PLL_DIV1_PORT2) 10899 10900 #define _MG_PLL_LF_PORT1 0x168A08 10901 #define _MG_PLL_LF_PORT2 0x169A08 10902 #define _MG_PLL_LF_PORT3 0x16AA08 10903 #define _MG_PLL_LF_PORT4 0x16BA08 10904 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24) 10905 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20) 10906 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20) 10907 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16) 10908 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8) 10909 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0) 10910 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \ 10911 _MG_PLL_LF_PORT2) 10912 10913 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C 10914 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C 10915 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C 10916 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C 10917 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18) 10918 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16) 10919 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11) 10920 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10) 10921 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8) 10922 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0) 10923 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \ 10924 _MG_PLL_FRAC_LOCK_PORT1, \ 10925 _MG_PLL_FRAC_LOCK_PORT2) 10926 10927 #define _MG_PLL_SSC_PORT1 0x168A10 10928 #define _MG_PLL_SSC_PORT2 0x169A10 10929 #define _MG_PLL_SSC_PORT3 0x16AA10 10930 #define _MG_PLL_SSC_PORT4 0x16BA10 10931 #define MG_PLL_SSC_EN (1 << 28) 10932 #define MG_PLL_SSC_TYPE(x) ((x) << 26) 10933 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16) 10934 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10) 10935 #define MG_PLL_SSC_FLLEN (1 << 9) 10936 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0) 10937 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \ 10938 _MG_PLL_SSC_PORT2) 10939 10940 #define _MG_PLL_BIAS_PORT1 0x168A14 10941 #define _MG_PLL_BIAS_PORT2 0x169A14 10942 #define _MG_PLL_BIAS_PORT3 0x16AA14 10943 #define _MG_PLL_BIAS_PORT4 0x16BA14 10944 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30) 10945 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30) 10946 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24) 10947 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24) 10948 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16) 10949 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16) 10950 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15) 10951 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8) 10952 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8) 10953 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5) 10954 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5) 10955 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0) 10956 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0) 10957 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \ 10958 _MG_PLL_BIAS_PORT2) 10959 10960 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18 10961 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18 10962 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18 10963 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18 10964 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27) 10965 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17) 10966 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16) 10967 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2) 10968 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0) 10969 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \ 10970 _MG_PLL_TDC_COLDST_BIAS_PORT1, \ 10971 _MG_PLL_TDC_COLDST_BIAS_PORT2) 10972 10973 #define _ICL_DPLL0_CFGCR0 0x164000 10974 #define _ICL_DPLL1_CFGCR0 0x164080 10975 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \ 10976 _ICL_DPLL1_CFGCR0) 10977 #define DPLL_CFGCR0_HDMI_MODE (1 << 30) 10978 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29) 10979 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25) 10980 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25) 10981 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25) 10982 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25) 10983 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25) 10984 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25) 10985 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25) 10986 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25) 10987 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25) 10988 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25) 10989 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10) 10990 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10) 10991 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10) 10992 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff) 10993 10994 #define _ICL_DPLL0_CFGCR1 0x164004 10995 #define _ICL_DPLL1_CFGCR1 0x164084 10996 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \ 10997 _ICL_DPLL1_CFGCR1) 10998 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10) 10999 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10) 11000 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10) 11001 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9) 11002 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9) 11003 #define DPLL_CFGCR1_KDIV_MASK (7 << 6) 11004 #define DPLL_CFGCR1_KDIV_SHIFT (6) 11005 #define DPLL_CFGCR1_KDIV(x) ((x) << 6) 11006 #define DPLL_CFGCR1_KDIV_1 (1 << 6) 11007 #define DPLL_CFGCR1_KDIV_2 (2 << 6) 11008 #define DPLL_CFGCR1_KDIV_3 (4 << 6) 11009 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2) 11010 #define DPLL_CFGCR1_PDIV_SHIFT (2) 11011 #define DPLL_CFGCR1_PDIV(x) ((x) << 2) 11012 #define DPLL_CFGCR1_PDIV_2 (1 << 2) 11013 #define DPLL_CFGCR1_PDIV_3 (2 << 2) 11014 #define DPLL_CFGCR1_PDIV_5 (4 << 2) 11015 #define DPLL_CFGCR1_PDIV_7 (8 << 2) 11016 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0) 11017 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0) 11018 #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0) 11019 11020 #define _TGL_DPLL0_CFGCR0 0x164284 11021 #define _TGL_DPLL1_CFGCR0 0x16428C 11022 #define _TGL_TBTPLL_CFGCR0 0x16429C 11023 #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \ 11024 _TGL_DPLL1_CFGCR0, \ 11025 _TGL_TBTPLL_CFGCR0) 11026 #define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \ 11027 _TGL_DPLL1_CFGCR0) 11028 11029 #define _TGL_DPLL0_CFGCR1 0x164288 11030 #define _TGL_DPLL1_CFGCR1 0x164290 11031 #define _TGL_TBTPLL_CFGCR1 0x1642A0 11032 #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \ 11033 _TGL_DPLL1_CFGCR1, \ 11034 _TGL_TBTPLL_CFGCR1) 11035 #define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \ 11036 _TGL_DPLL1_CFGCR1) 11037 11038 #define _DG1_DPLL2_CFGCR0 0x16C284 11039 #define _DG1_DPLL3_CFGCR0 0x16C28C 11040 #define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \ 11041 _TGL_DPLL1_CFGCR0, \ 11042 _DG1_DPLL2_CFGCR0, \ 11043 _DG1_DPLL3_CFGCR0) 11044 11045 #define _DG1_DPLL2_CFGCR1 0x16C288 11046 #define _DG1_DPLL3_CFGCR1 0x16C290 11047 #define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \ 11048 _TGL_DPLL1_CFGCR1, \ 11049 _DG1_DPLL2_CFGCR1, \ 11050 _DG1_DPLL3_CFGCR1) 11051 11052 /* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */ 11053 #define _ADLS_DPLL3_CFGCR0 0x1642C0 11054 #define _ADLS_DPLL4_CFGCR0 0x164294 11055 #define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \ 11056 _TGL_DPLL1_CFGCR0, \ 11057 _ADLS_DPLL4_CFGCR0, \ 11058 _ADLS_DPLL3_CFGCR0) 11059 11060 #define _ADLS_DPLL3_CFGCR1 0x1642C4 11061 #define _ADLS_DPLL4_CFGCR1 0x164298 11062 #define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \ 11063 _TGL_DPLL1_CFGCR1, \ 11064 _ADLS_DPLL4_CFGCR1, \ 11065 _ADLS_DPLL3_CFGCR1) 11066 11067 #define _DKL_PHY1_BASE 0x168000 11068 #define _DKL_PHY2_BASE 0x169000 11069 #define _DKL_PHY3_BASE 0x16A000 11070 #define _DKL_PHY4_BASE 0x16B000 11071 #define _DKL_PHY5_BASE 0x16C000 11072 #define _DKL_PHY6_BASE 0x16D000 11073 11074 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */ 11075 #define _DKL_PLL_DIV0 0x200 11076 #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16) 11077 #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16) 11078 #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12) 11079 #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12) 11080 #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8) 11081 #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT) 11082 #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT) 11083 #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0) 11084 #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0) 11085 #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \ 11086 _DKL_PHY2_BASE) + \ 11087 _DKL_PLL_DIV0) 11088 11089 #define _DKL_PLL_DIV1 0x204 11090 #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16) 11091 #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16) 11092 #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0) 11093 #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0) 11094 #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \ 11095 _DKL_PHY2_BASE) + \ 11096 _DKL_PLL_DIV1) 11097 11098 #define _DKL_PLL_SSC 0x210 11099 #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29) 11100 #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29) 11101 #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16) 11102 #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16) 11103 #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11) 11104 #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11) 11105 #define DKL_PLL_SSC_EN (1 << 9) 11106 #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \ 11107 _DKL_PHY2_BASE) + \ 11108 _DKL_PLL_SSC) 11109 11110 #define _DKL_PLL_BIAS 0x214 11111 #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30) 11112 #define DKL_PLL_BIAS_FBDIV_SHIFT (8) 11113 #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT) 11114 #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT) 11115 #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \ 11116 _DKL_PHY2_BASE) + \ 11117 _DKL_PLL_BIAS) 11118 11119 #define _DKL_PLL_TDC_COLDST_BIAS 0x218 11120 #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8) 11121 #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8) 11122 #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0) 11123 #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0) 11124 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \ 11125 _DKL_PHY1_BASE, \ 11126 _DKL_PHY2_BASE) + \ 11127 _DKL_PLL_TDC_COLDST_BIAS) 11128 11129 #define _DKL_REFCLKIN_CTL 0x12C 11130 /* Bits are the same as MG_REFCLKIN_CTL */ 11131 #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \ 11132 _DKL_PHY1_BASE, \ 11133 _DKL_PHY2_BASE) + \ 11134 _DKL_REFCLKIN_CTL) 11135 11136 #define _DKL_CLKTOP2_HSCLKCTL 0xD4 11137 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */ 11138 #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \ 11139 _DKL_PHY1_BASE, \ 11140 _DKL_PHY2_BASE) + \ 11141 _DKL_CLKTOP2_HSCLKCTL) 11142 11143 #define _DKL_CLKTOP2_CORECLKCTL1 0xD8 11144 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */ 11145 #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \ 11146 _DKL_PHY1_BASE, \ 11147 _DKL_PHY2_BASE) + \ 11148 _DKL_CLKTOP2_CORECLKCTL1) 11149 11150 #define _DKL_TX_DPCNTL0 0x2C0 11151 #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13) 11152 #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13) 11153 #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8) 11154 #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8) 11155 #define DKL_TX_VSWING_CONTROL(x) ((x) << 0) 11156 #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0) 11157 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \ 11158 _DKL_PHY1_BASE, \ 11159 _DKL_PHY2_BASE) + \ 11160 _DKL_TX_DPCNTL0) 11161 11162 #define _DKL_TX_DPCNTL1 0x2C4 11163 /* Bits are the same as DKL_TX_DPCNTRL0 */ 11164 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \ 11165 _DKL_PHY1_BASE, \ 11166 _DKL_PHY2_BASE) + \ 11167 _DKL_TX_DPCNTL1) 11168 11169 #define _DKL_TX_DPCNTL2 0x2C8 11170 #define DKL_TX_DP20BITMODE REG_BIT(2) 11171 #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK REG_GENMASK(4, 3) 11172 #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK, (val)) 11173 #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK REG_GENMASK(6, 5) 11174 #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK, (val)) 11175 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \ 11176 _DKL_PHY1_BASE, \ 11177 _DKL_PHY2_BASE) + \ 11178 _DKL_TX_DPCNTL2) 11179 11180 #define _DKL_TX_FW_CALIB 0x2F8 11181 #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7) 11182 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \ 11183 _DKL_PHY1_BASE, \ 11184 _DKL_PHY2_BASE) + \ 11185 _DKL_TX_FW_CALIB) 11186 11187 #define _DKL_TX_PMD_LANE_SUS 0xD00 11188 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \ 11189 _DKL_PHY1_BASE, \ 11190 _DKL_PHY2_BASE) + \ 11191 _DKL_TX_PMD_LANE_SUS) 11192 11193 #define _DKL_TX_DW17 0xDC4 11194 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \ 11195 _DKL_PHY1_BASE, \ 11196 _DKL_PHY2_BASE) + \ 11197 _DKL_TX_DW17) 11198 11199 #define _DKL_TX_DW18 0xDC8 11200 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \ 11201 _DKL_PHY1_BASE, \ 11202 _DKL_PHY2_BASE) + \ 11203 _DKL_TX_DW18) 11204 11205 #define _DKL_DP_MODE 0xA0 11206 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \ 11207 _DKL_PHY1_BASE, \ 11208 _DKL_PHY2_BASE) + \ 11209 _DKL_DP_MODE) 11210 11211 #define _DKL_CMN_UC_DW27 0x36C 11212 #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15) 11213 #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \ 11214 _DKL_PHY1_BASE, \ 11215 _DKL_PHY2_BASE) + \ 11216 _DKL_CMN_UC_DW27) 11217 11218 /* 11219 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than 11220 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0 11221 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address 11222 * bits that point the 4KB window into the full PHY register space. 11223 */ 11224 #define _HIP_INDEX_REG0 0x1010A0 11225 #define _HIP_INDEX_REG1 0x1010A4 11226 #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \ 11227 : _HIP_INDEX_REG1) 11228 #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4)) 11229 #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port)) 11230 11231 /* BXT display engine PLL */ 11232 #define BXT_DE_PLL_CTL _MMIO(0x6d000) 11233 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 11234 #define BXT_DE_PLL_RATIO_MASK 0xff 11235 11236 #define BXT_DE_PLL_ENABLE _MMIO(0x46070) 11237 #define BXT_DE_PLL_PLL_ENABLE (1 << 31) 11238 #define BXT_DE_PLL_LOCK (1 << 30) 11239 #define BXT_DE_PLL_FREQ_REQ (1 << 23) 11240 #define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22) 11241 #define ICL_CDCLK_PLL_RATIO(x) (x) 11242 #define ICL_CDCLK_PLL_RATIO_MASK 0xff 11243 11244 /* GEN9 DC */ 11245 #define DC_STATE_EN _MMIO(0x45504) 11246 #define DC_STATE_DISABLE 0 11247 #define DC_STATE_EN_DC3CO REG_BIT(30) 11248 #define DC_STATE_DC3CO_STATUS REG_BIT(29) 11249 #define DC_STATE_EN_UPTO_DC5 (1 << 0) 11250 #define DC_STATE_EN_DC9 (1 << 3) 11251 #define DC_STATE_EN_UPTO_DC6 (2 << 0) 11252 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 11253 11254 #define DC_STATE_DEBUG _MMIO(0x45520) 11255 #define DC_STATE_DEBUG_MASK_CORES (1 << 0) 11256 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1) 11257 11258 #define BXT_D_CR_DRP0_DUNIT8 0x1000 11259 #define BXT_D_CR_DRP0_DUNIT9 0x1200 11260 #define BXT_D_CR_DRP0_DUNIT_START 8 11261 #define BXT_D_CR_DRP0_DUNIT_END 11 11262 #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \ 11263 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\ 11264 BXT_D_CR_DRP0_DUNIT9)) 11265 #define BXT_DRAM_RANK_MASK 0x3 11266 #define BXT_DRAM_RANK_SINGLE 0x1 11267 #define BXT_DRAM_RANK_DUAL 0x3 11268 #define BXT_DRAM_WIDTH_MASK (0x3 << 4) 11269 #define BXT_DRAM_WIDTH_SHIFT 4 11270 #define BXT_DRAM_WIDTH_X8 (0x0 << 4) 11271 #define BXT_DRAM_WIDTH_X16 (0x1 << 4) 11272 #define BXT_DRAM_WIDTH_X32 (0x2 << 4) 11273 #define BXT_DRAM_WIDTH_X64 (0x3 << 4) 11274 #define BXT_DRAM_SIZE_MASK (0x7 << 6) 11275 #define BXT_DRAM_SIZE_SHIFT 6 11276 #define BXT_DRAM_SIZE_4GBIT (0x0 << 6) 11277 #define BXT_DRAM_SIZE_6GBIT (0x1 << 6) 11278 #define BXT_DRAM_SIZE_8GBIT (0x2 << 6) 11279 #define BXT_DRAM_SIZE_12GBIT (0x3 << 6) 11280 #define BXT_DRAM_SIZE_16GBIT (0x4 << 6) 11281 #define BXT_DRAM_TYPE_MASK (0x7 << 22) 11282 #define BXT_DRAM_TYPE_SHIFT 22 11283 #define BXT_DRAM_TYPE_DDR3 (0x0 << 22) 11284 #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22) 11285 #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22) 11286 #define BXT_DRAM_TYPE_DDR4 (0x4 << 22) 11287 11288 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04) 11289 #define DG1_GEAR_TYPE REG_BIT(16) 11290 11291 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000) 11292 #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0) 11293 #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0) 11294 #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0) 11295 #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0) 11296 #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0) 11297 11298 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 11299 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010) 11300 #define SKL_DRAM_S_SHIFT 16 11301 #define SKL_DRAM_SIZE_MASK 0x3F 11302 #define SKL_DRAM_WIDTH_MASK (0x3 << 8) 11303 #define SKL_DRAM_WIDTH_SHIFT 8 11304 #define SKL_DRAM_WIDTH_X8 (0x0 << 8) 11305 #define SKL_DRAM_WIDTH_X16 (0x1 << 8) 11306 #define SKL_DRAM_WIDTH_X32 (0x2 << 8) 11307 #define SKL_DRAM_RANK_MASK (0x1 << 10) 11308 #define SKL_DRAM_RANK_SHIFT 10 11309 #define SKL_DRAM_RANK_1 (0x0 << 10) 11310 #define SKL_DRAM_RANK_2 (0x1 << 10) 11311 #define SKL_DRAM_RANK_MASK (0x1 << 10) 11312 #define ICL_DRAM_SIZE_MASK 0x7F 11313 #define ICL_DRAM_WIDTH_MASK (0x3 << 7) 11314 #define ICL_DRAM_WIDTH_SHIFT 7 11315 #define ICL_DRAM_WIDTH_X8 (0x0 << 7) 11316 #define ICL_DRAM_WIDTH_X16 (0x1 << 7) 11317 #define ICL_DRAM_WIDTH_X32 (0x2 << 7) 11318 #define ICL_DRAM_RANK_MASK (0x3 << 9) 11319 #define ICL_DRAM_RANK_SHIFT 9 11320 #define ICL_DRAM_RANK_1 (0x0 << 9) 11321 #define ICL_DRAM_RANK_2 (0x1 << 9) 11322 #define ICL_DRAM_RANK_3 (0x2 << 9) 11323 #define ICL_DRAM_RANK_4 (0x3 << 9) 11324 11325 #define SA_PERF_STATUS_0_0_0_MCHBAR_PC _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5918) 11326 #define DG1_QCLK_RATIO_MASK REG_GENMASK(9, 2) 11327 #define DG1_QCLK_REFERENCE REG_BIT(10) 11328 11329 #define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4000) 11330 #define DG1_DRAM_T_RDPRE_MASK REG_GENMASK(16, 11) 11331 #define DG1_DRAM_T_RP_MASK REG_GENMASK(6, 0) 11332 #define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR_HIGH _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4004) 11333 #define DG1_DRAM_T_RCD_MASK REG_GENMASK(15, 9) 11334 #define DG1_DRAM_T_RAS_MASK REG_GENMASK(8, 1) 11335 11336 /* 11337 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 11338 * since on HSW we can't write to it using intel_uncore_write. 11339 */ 11340 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 11341 #define D_COMP_BDW _MMIO(0x138144) 11342 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9) 11343 #define D_COMP_COMP_FORCE (1 << 8) 11344 #define D_COMP_COMP_DISABLE (1 << 0) 11345 11346 /* Pipe WM_LINETIME - watermark line time */ 11347 #define _WM_LINETIME_A 0x45270 11348 #define _WM_LINETIME_B 0x45274 11349 #define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B) 11350 #define HSW_LINETIME_MASK REG_GENMASK(8, 0) 11351 #define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x)) 11352 #define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16) 11353 #define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x)) 11354 11355 /* SFUSE_STRAP */ 11356 #define SFUSE_STRAP _MMIO(0xc2014) 11357 #define SFUSE_STRAP_FUSE_LOCK (1 << 13) 11358 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8) 11359 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7) 11360 #define SFUSE_STRAP_CRT_DISABLED (1 << 6) 11361 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3) 11362 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2) 11363 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1) 11364 #define SFUSE_STRAP_DDID_DETECTED (1 << 0) 11365 11366 #define WM_MISC _MMIO(0x45260) 11367 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 11368 11369 #define WM_DBG _MMIO(0x45280) 11370 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0) 11371 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1) 11372 #define WM_DBG_DISALLOW_SPRITE (1 << 2) 11373 11374 /* pipe CSC */ 11375 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 11376 #define _PIPE_A_CSC_COEFF_BY 0x49014 11377 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 11378 #define _PIPE_A_CSC_COEFF_BU 0x4901c 11379 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 11380 #define _PIPE_A_CSC_COEFF_BV 0x49024 11381 11382 #define _PIPE_A_CSC_MODE 0x49028 11383 #define ICL_CSC_ENABLE (1 << 31) /* icl+ */ 11384 #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */ 11385 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */ 11386 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */ 11387 #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */ 11388 11389 #define _PIPE_A_CSC_PREOFF_HI 0x49030 11390 #define _PIPE_A_CSC_PREOFF_ME 0x49034 11391 #define _PIPE_A_CSC_PREOFF_LO 0x49038 11392 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 11393 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 11394 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 11395 11396 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 11397 #define _PIPE_B_CSC_COEFF_BY 0x49114 11398 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 11399 #define _PIPE_B_CSC_COEFF_BU 0x4911c 11400 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 11401 #define _PIPE_B_CSC_COEFF_BV 0x49124 11402 #define _PIPE_B_CSC_MODE 0x49128 11403 #define _PIPE_B_CSC_PREOFF_HI 0x49130 11404 #define _PIPE_B_CSC_PREOFF_ME 0x49134 11405 #define _PIPE_B_CSC_PREOFF_LO 0x49138 11406 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 11407 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 11408 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 11409 11410 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 11411 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 11412 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 11413 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 11414 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 11415 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 11416 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 11417 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 11418 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 11419 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 11420 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 11421 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 11422 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 11423 11424 /* Pipe Output CSC */ 11425 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050 11426 #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054 11427 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058 11428 #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c 11429 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060 11430 #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064 11431 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068 11432 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c 11433 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070 11434 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074 11435 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078 11436 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c 11437 11438 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150 11439 #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154 11440 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158 11441 #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c 11442 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160 11443 #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164 11444 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168 11445 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c 11446 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170 11447 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174 11448 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178 11449 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c 11450 11451 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\ 11452 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\ 11453 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY) 11454 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \ 11455 _PIPE_A_OUTPUT_CSC_COEFF_BY, \ 11456 _PIPE_B_OUTPUT_CSC_COEFF_BY) 11457 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \ 11458 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \ 11459 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU) 11460 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \ 11461 _PIPE_A_OUTPUT_CSC_COEFF_BU, \ 11462 _PIPE_B_OUTPUT_CSC_COEFF_BU) 11463 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \ 11464 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \ 11465 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV) 11466 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \ 11467 _PIPE_A_OUTPUT_CSC_COEFF_BV, \ 11468 _PIPE_B_OUTPUT_CSC_COEFF_BV) 11469 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \ 11470 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \ 11471 _PIPE_B_OUTPUT_CSC_PREOFF_HI) 11472 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \ 11473 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \ 11474 _PIPE_B_OUTPUT_CSC_PREOFF_ME) 11475 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \ 11476 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \ 11477 _PIPE_B_OUTPUT_CSC_PREOFF_LO) 11478 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \ 11479 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \ 11480 _PIPE_B_OUTPUT_CSC_POSTOFF_HI) 11481 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \ 11482 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \ 11483 _PIPE_B_OUTPUT_CSC_POSTOFF_ME) 11484 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \ 11485 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \ 11486 _PIPE_B_OUTPUT_CSC_POSTOFF_LO) 11487 11488 /* pipe degamma/gamma LUTs on IVB+ */ 11489 #define _PAL_PREC_INDEX_A 0x4A400 11490 #define _PAL_PREC_INDEX_B 0x4AC00 11491 #define _PAL_PREC_INDEX_C 0x4B400 11492 #define PAL_PREC_10_12_BIT (0 << 31) 11493 #define PAL_PREC_SPLIT_MODE (1 << 31) 11494 #define PAL_PREC_AUTO_INCREMENT (1 << 15) 11495 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) 11496 #define PAL_PREC_INDEX_VALUE(x) ((x) << 0) 11497 #define _PAL_PREC_DATA_A 0x4A404 11498 #define _PAL_PREC_DATA_B 0x4AC04 11499 #define _PAL_PREC_DATA_C 0x4B404 11500 #define _PAL_PREC_GC_MAX_A 0x4A410 11501 #define _PAL_PREC_GC_MAX_B 0x4AC10 11502 #define _PAL_PREC_GC_MAX_C 0x4B410 11503 #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20) 11504 #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10) 11505 #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0) 11506 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 11507 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 11508 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 11509 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 11510 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 11511 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 11512 11513 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) 11514 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) 11515 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) 11516 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) 11517 #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4) 11518 11519 #define _PRE_CSC_GAMC_INDEX_A 0x4A484 11520 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84 11521 #define _PRE_CSC_GAMC_INDEX_C 0x4B484 11522 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) 11523 #define _PRE_CSC_GAMC_DATA_A 0x4A488 11524 #define _PRE_CSC_GAMC_DATA_B 0x4AC88 11525 #define _PRE_CSC_GAMC_DATA_C 0x4B488 11526 11527 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) 11528 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) 11529 11530 /* ICL Multi segmented gamma */ 11531 #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408 11532 #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08 11533 #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15) 11534 #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0) 11535 11536 #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C 11537 #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C 11538 #define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24) 11539 #define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20) 11540 #define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14) 11541 #define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10) 11542 #define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4) 11543 #define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0) 11544 11545 #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \ 11546 _PAL_PREC_MULTI_SEG_INDEX_A, \ 11547 _PAL_PREC_MULTI_SEG_INDEX_B) 11548 #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \ 11549 _PAL_PREC_MULTI_SEG_DATA_A, \ 11550 _PAL_PREC_MULTI_SEG_DATA_B) 11551 11552 #define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4) 11553 11554 /* Plane CSC Registers */ 11555 #define _PLANE_CSC_RY_GY_1_A 0x70210 11556 #define _PLANE_CSC_RY_GY_2_A 0x70310 11557 11558 #define _PLANE_CSC_RY_GY_1_B 0x71210 11559 #define _PLANE_CSC_RY_GY_2_B 0x71310 11560 11561 #define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \ 11562 _PLANE_CSC_RY_GY_1_B) 11563 #define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \ 11564 _PLANE_INPUT_CSC_RY_GY_2_B) 11565 #define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \ 11566 _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \ 11567 _PLANE_CSC_RY_GY_2(pipe) + (index) * 4) 11568 11569 #define _PLANE_CSC_PREOFF_HI_1_A 0x70228 11570 #define _PLANE_CSC_PREOFF_HI_2_A 0x70328 11571 11572 #define _PLANE_CSC_PREOFF_HI_1_B 0x71228 11573 #define _PLANE_CSC_PREOFF_HI_2_B 0x71328 11574 11575 #define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \ 11576 _PLANE_CSC_PREOFF_HI_1_B) 11577 #define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \ 11578 _PLANE_CSC_PREOFF_HI_2_B) 11579 #define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \ 11580 (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \ 11581 (index) * 4) 11582 11583 #define _PLANE_CSC_POSTOFF_HI_1_A 0x70234 11584 #define _PLANE_CSC_POSTOFF_HI_2_A 0x70334 11585 11586 #define _PLANE_CSC_POSTOFF_HI_1_B 0x71234 11587 #define _PLANE_CSC_POSTOFF_HI_2_B 0x71334 11588 11589 #define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \ 11590 _PLANE_CSC_POSTOFF_HI_1_B) 11591 #define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \ 11592 _PLANE_CSC_POSTOFF_HI_2_B) 11593 #define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \ 11594 (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \ 11595 (index) * 4) 11596 11597 /* pipe CSC & degamma/gamma LUTs on CHV */ 11598 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) 11599 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) 11600 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) 11601 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) 11602 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) 11603 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) 11604 #define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0) 11605 #define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16) 11606 #define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0) 11607 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) 11608 #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0) 11609 #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16) 11610 #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0) 11611 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) 11612 #define CGM_PIPE_MODE_GAMMA (1 << 2) 11613 #define CGM_PIPE_MODE_CSC (1 << 1) 11614 #define CGM_PIPE_MODE_DEGAMMA (1 << 0) 11615 11616 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) 11617 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) 11618 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) 11619 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) 11620 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) 11621 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) 11622 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) 11623 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) 11624 11625 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) 11626 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) 11627 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) 11628 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) 11629 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) 11630 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) 11631 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) 11632 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) 11633 11634 /* MIPI DSI registers */ 11635 11636 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ 11637 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) 11638 11639 /* Gen11 DSI */ 11640 #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \ 11641 dsi0, dsi1) 11642 11643 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) 11644 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF 11645 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) 11646 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF 11647 11648 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090 11649 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890 11650 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \ 11651 _ICL_DSI_ESC_CLK_DIV0, \ 11652 _ICL_DSI_ESC_CLK_DIV1) 11653 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190 11654 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190 11655 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \ 11656 _ICL_DPHY_ESC_CLK_DIV0, \ 11657 _ICL_DPHY_ESC_CLK_DIV1) 11658 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16) 11659 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16 11660 #define ICL_ESC_CLK_DIV_MASK 0x1ff 11661 #define ICL_ESC_CLK_DIV_SHIFT 0 11662 #define DSI_MAX_ESC_CLK 20000 /* in KHz */ 11663 11664 #define _ADL_MIPIO_REG 0x180 11665 #define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw)) 11666 #define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16) 11667 #define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16) 11668 #define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f) 11669 11670 #define _DSI_CMD_FRMCTL_0 0x6b034 11671 #define _DSI_CMD_FRMCTL_1 0x6b834 11672 #define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \ 11673 _DSI_CMD_FRMCTL_0,\ 11674 _DSI_CMD_FRMCTL_1) 11675 #define DSI_FRAME_UPDATE_REQUEST (1 << 31) 11676 #define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29) 11677 #define DSI_NULL_PACKET_ENABLE (1 << 28) 11678 #define DSI_FRAME_IN_PROGRESS (1 << 0) 11679 11680 #define _DSI_INTR_MASK_REG_0 0x6b070 11681 #define _DSI_INTR_MASK_REG_1 0x6b870 11682 #define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \ 11683 _DSI_INTR_MASK_REG_0,\ 11684 _DSI_INTR_MASK_REG_1) 11685 11686 #define _DSI_INTR_IDENT_REG_0 0x6b074 11687 #define _DSI_INTR_IDENT_REG_1 0x6b874 11688 #define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \ 11689 _DSI_INTR_IDENT_REG_0,\ 11690 _DSI_INTR_IDENT_REG_1) 11691 #define DSI_TE_EVENT (1 << 31) 11692 #define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30) 11693 #define DSI_TX_DATA (1 << 29) 11694 #define DSI_ULPS_ENTRY_DONE (1 << 28) 11695 #define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27) 11696 #define DSI_HOST_CHKSUM_ERROR (1 << 26) 11697 #define DSI_HOST_MULTI_ECC_ERROR (1 << 25) 11698 #define DSI_HOST_SINGL_ECC_ERROR (1 << 24) 11699 #define DSI_HOST_CONTENTION_DETECTED (1 << 23) 11700 #define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22) 11701 #define DSI_HOST_TIMEOUT_ERROR (1 << 21) 11702 #define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20) 11703 #define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19) 11704 #define DSI_FRAME_UPDATE_DONE (1 << 16) 11705 #define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15) 11706 #define DSI_INVALID_TX_LENGTH (1 << 13) 11707 #define DSI_INVALID_VC (1 << 12) 11708 #define DSI_INVALID_DATA_TYPE (1 << 11) 11709 #define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10) 11710 #define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9) 11711 #define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8) 11712 #define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7) 11713 #define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6) 11714 #define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5) 11715 #define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4) 11716 #define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3) 11717 #define DSI_EOT_SYNC_ERROR (1 << 2) 11718 #define DSI_SOT_SYNC_ERROR (1 << 1) 11719 #define DSI_SOT_ERROR (1 << 0) 11720 11721 /* Gen4+ Timestamp and Pipe Frame time stamp registers */ 11722 #define GEN4_TIMESTAMP _MMIO(0x2358) 11723 #define ILK_TIMESTAMP_HI _MMIO(0x70070) 11724 #define IVB_TIMESTAMP_CTR _MMIO(0x44070) 11725 11726 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074) 11727 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0 11728 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff 11729 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12 11730 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12) 11731 11732 #define _PIPE_FRMTMSTMP_A 0x70048 11733 #define PIPE_FRMTMSTMP(pipe) \ 11734 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A) 11735 11736 /* BXT MIPI clock controls */ 11737 #define BXT_MAX_VAR_OUTPUT_KHZ 39500 11738 11739 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) 11740 #define BXT_MIPI1_DIV_SHIFT 26 11741 #define BXT_MIPI2_DIV_SHIFT 10 11742 #define BXT_MIPI_DIV_SHIFT(port) \ 11743 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ 11744 BXT_MIPI2_DIV_SHIFT) 11745 11746 /* TX control divider to select actual TX clock output from (8x/var) */ 11747 #define BXT_MIPI1_TX_ESCLK_SHIFT 26 11748 #define BXT_MIPI2_TX_ESCLK_SHIFT 10 11749 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ 11750 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ 11751 BXT_MIPI2_TX_ESCLK_SHIFT) 11752 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) 11753 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) 11754 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ 11755 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ 11756 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) 11757 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ 11758 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) 11759 /* RX upper control divider to select actual RX clock output from 8x */ 11760 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 11761 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 11762 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ 11763 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ 11764 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) 11765 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) 11766 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) 11767 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ 11768 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ 11769 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) 11770 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ 11771 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) 11772 /* 8/3X divider to select the actual 8/3X clock output from 8x */ 11773 #define BXT_MIPI1_8X_BY3_SHIFT 19 11774 #define BXT_MIPI2_8X_BY3_SHIFT 3 11775 #define BXT_MIPI_8X_BY3_SHIFT(port) \ 11776 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ 11777 BXT_MIPI2_8X_BY3_SHIFT) 11778 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) 11779 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) 11780 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ 11781 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ 11782 BXT_MIPI2_8X_BY3_DIVIDER_MASK) 11783 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ 11784 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) 11785 /* RX lower control divider to select actual RX clock output from 8x */ 11786 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 11787 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 11788 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ 11789 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ 11790 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) 11791 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) 11792 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) 11793 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ 11794 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ 11795 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) 11796 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ 11797 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) 11798 11799 #define RX_DIVIDER_BIT_1_2 0x3 11800 #define RX_DIVIDER_BIT_3_4 0xC 11801 11802 /* BXT MIPI mode configure */ 11803 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 11804 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 11805 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ 11806 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) 11807 11808 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC 11809 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC 11810 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ 11811 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) 11812 11813 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 11814 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 11815 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ 11816 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) 11817 11818 #define BXT_DSI_PLL_CTL _MMIO(0x161000) 11819 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 11820 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 11821 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 11822 #define BXT_DSIC_16X_BY1 (0 << 10) 11823 #define BXT_DSIC_16X_BY2 (1 << 10) 11824 #define BXT_DSIC_16X_BY3 (2 << 10) 11825 #define BXT_DSIC_16X_BY4 (3 << 10) 11826 #define BXT_DSIC_16X_MASK (3 << 10) 11827 #define BXT_DSIA_16X_BY1 (0 << 8) 11828 #define BXT_DSIA_16X_BY2 (1 << 8) 11829 #define BXT_DSIA_16X_BY3 (2 << 8) 11830 #define BXT_DSIA_16X_BY4 (3 << 8) 11831 #define BXT_DSIA_16X_MASK (3 << 8) 11832 #define BXT_DSI_FREQ_SEL_SHIFT 8 11833 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) 11834 11835 #define BXT_DSI_PLL_RATIO_MAX 0x7D 11836 #define BXT_DSI_PLL_RATIO_MIN 0x22 11837 #define GLK_DSI_PLL_RATIO_MAX 0x6F 11838 #define GLK_DSI_PLL_RATIO_MIN 0x22 11839 #define BXT_DSI_PLL_RATIO_MASK 0xFF 11840 #define BXT_REF_CLOCK_KHZ 19200 11841 11842 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) 11843 #define BXT_DSI_PLL_DO_ENABLE (1 << 31) 11844 #define BXT_DSI_PLL_LOCKED (1 << 30) 11845 11846 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 11847 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 11848 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 11849 11850 /* BXT port control */ 11851 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 11852 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 11853 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) 11854 11855 /* ICL DSI MODE control */ 11856 #define _ICL_DSI_IO_MODECTL_0 0x6B094 11857 #define _ICL_DSI_IO_MODECTL_1 0x6B894 11858 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \ 11859 _ICL_DSI_IO_MODECTL_0, \ 11860 _ICL_DSI_IO_MODECTL_1) 11861 #define COMBO_PHY_MODE_DSI (1 << 0) 11862 11863 /* TGL DSI Chicken register */ 11864 #define _TGL_DSI_CHKN_REG_0 0x6B0C0 11865 #define _TGL_DSI_CHKN_REG_1 0x6B8C0 11866 #define TGL_DSI_CHKN_REG(port) _MMIO_PORT(port, \ 11867 _TGL_DSI_CHKN_REG_0, \ 11868 _TGL_DSI_CHKN_REG_1) 11869 #define TGL_DSI_CHKN_LSHS_GB_MASK REG_GENMASK(15, 12) 11870 #define TGL_DSI_CHKN_LSHS_GB(byte_clocks) REG_FIELD_PREP(TGL_DSI_CHKN_LSHS_GB_MASK, \ 11871 (byte_clocks)) 11872 11873 /* Display Stream Splitter Control */ 11874 #define DSS_CTL1 _MMIO(0x67400) 11875 #define SPLITTER_ENABLE (1 << 31) 11876 #define JOINER_ENABLE (1 << 30) 11877 #define DUAL_LINK_MODE_INTERLEAVE (1 << 24) 11878 #define DUAL_LINK_MODE_FRONTBACK (0 << 24) 11879 #define OVERLAP_PIXELS_MASK (0xf << 16) 11880 #define OVERLAP_PIXELS(pixels) ((pixels) << 16) 11881 #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0) 11882 #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0) 11883 #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0 11884 11885 #define DSS_CTL2 _MMIO(0x67404) 11886 #define LEFT_BRANCH_VDSC_ENABLE (1 << 31) 11887 #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15) 11888 #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0) 11889 #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0) 11890 11891 #define _ICL_PIPE_DSS_CTL1_PB 0x78200 11892 #define _ICL_PIPE_DSS_CTL1_PC 0x78400 11893 #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 11894 _ICL_PIPE_DSS_CTL1_PB, \ 11895 _ICL_PIPE_DSS_CTL1_PC) 11896 #define BIG_JOINER_ENABLE (1 << 29) 11897 #define MASTER_BIG_JOINER_ENABLE (1 << 28) 11898 #define VGA_CENTERING_ENABLE (1 << 27) 11899 #define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25) 11900 #define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0) 11901 #define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1) 11902 #define UNCOMPRESSED_JOINER_MASTER (1 << 21) 11903 #define UNCOMPRESSED_JOINER_SLAVE (1 << 20) 11904 11905 #define _ICL_PIPE_DSS_CTL2_PB 0x78204 11906 #define _ICL_PIPE_DSS_CTL2_PC 0x78404 11907 #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 11908 _ICL_PIPE_DSS_CTL2_PB, \ 11909 _ICL_PIPE_DSS_CTL2_PC) 11910 11911 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) 11912 #define STAP_SELECT (1 << 0) 11913 11914 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) 11915 #define HS_IO_CTRL_SELECT (1 << 0) 11916 11917 #define DPI_ENABLE (1 << 31) /* A + C */ 11918 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 11919 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 11920 #define DUAL_LINK_MODE_SHIFT 26 11921 #define DUAL_LINK_MODE_MASK (1 << 26) 11922 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 11923 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 11924 #define DITHERING_ENABLE (1 << 25) /* A + C */ 11925 #define FLOPPED_HSTX (1 << 23) 11926 #define DE_INVERT (1 << 19) /* XXX */ 11927 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 11928 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 11929 #define AFE_LATCHOUT (1 << 17) 11930 #define LP_OUTPUT_HOLD (1 << 16) 11931 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 11932 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 11933 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 11934 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 11935 #define CSB_SHIFT 9 11936 #define CSB_MASK (3 << 9) 11937 #define CSB_20MHZ (0 << 9) 11938 #define CSB_10MHZ (1 << 9) 11939 #define CSB_40MHZ (2 << 9) 11940 #define BANDGAP_MASK (1 << 8) 11941 #define BANDGAP_PNW_CIRCUIT (0 << 8) 11942 #define BANDGAP_LNC_CIRCUIT (1 << 8) 11943 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 11944 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 11945 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 11946 #define TEARING_EFFECT_SHIFT 2 /* A + C */ 11947 #define TEARING_EFFECT_MASK (3 << 2) 11948 #define TEARING_EFFECT_OFF (0 << 2) 11949 #define TEARING_EFFECT_DSI (1 << 2) 11950 #define TEARING_EFFECT_GPIO (2 << 2) 11951 #define LANE_CONFIGURATION_SHIFT 0 11952 #define LANE_CONFIGURATION_MASK (3 << 0) 11953 #define LANE_CONFIGURATION_4LANE (0 << 0) 11954 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 11955 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 11956 11957 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 11958 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 11959 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 11960 #define TEARING_EFFECT_DELAY_SHIFT 0 11961 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 11962 11963 /* XXX: all bits reserved */ 11964 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 11965 11966 /* MIPI DSI Controller and D-PHY registers */ 11967 11968 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 11969 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 11970 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) 11971 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 11972 #define ULPS_STATE_MASK (3 << 1) 11973 #define ULPS_STATE_ENTER (2 << 1) 11974 #define ULPS_STATE_EXIT (1 << 1) 11975 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 11976 #define DEVICE_READY (1 << 0) 11977 11978 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 11979 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 11980 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) 11981 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 11982 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 11983 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) 11984 #define TEARING_EFFECT (1 << 31) 11985 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 11986 #define GEN_READ_DATA_AVAIL (1 << 29) 11987 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 11988 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 11989 #define RX_PROT_VIOLATION (1 << 26) 11990 #define RX_INVALID_TX_LENGTH (1 << 25) 11991 #define ACK_WITH_NO_ERROR (1 << 24) 11992 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 11993 #define LP_RX_TIMEOUT (1 << 22) 11994 #define HS_TX_TIMEOUT (1 << 21) 11995 #define DPI_FIFO_UNDERRUN (1 << 20) 11996 #define LOW_CONTENTION (1 << 19) 11997 #define HIGH_CONTENTION (1 << 18) 11998 #define TXDSI_VC_ID_INVALID (1 << 17) 11999 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 12000 #define TXCHECKSUM_ERROR (1 << 15) 12001 #define TXECC_MULTIBIT_ERROR (1 << 14) 12002 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 12003 #define TXFALSE_CONTROL_ERROR (1 << 12) 12004 #define RXDSI_VC_ID_INVALID (1 << 11) 12005 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 12006 #define RXCHECKSUM_ERROR (1 << 9) 12007 #define RXECC_MULTIBIT_ERROR (1 << 8) 12008 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 12009 #define RXFALSE_CONTROL_ERROR (1 << 6) 12010 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 12011 #define RX_LP_TX_SYNC_ERROR (1 << 4) 12012 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 12013 #define RXEOT_SYNC_ERROR (1 << 2) 12014 #define RXSOT_SYNC_ERROR (1 << 1) 12015 #define RXSOT_ERROR (1 << 0) 12016 12017 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 12018 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 12019 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) 12020 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 12021 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 12022 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 12023 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 12024 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 12025 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 12026 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 12027 #define VID_MODE_FORMAT_MASK (0xf << 7) 12028 #define VID_MODE_NOT_SUPPORTED (0 << 7) 12029 #define VID_MODE_FORMAT_RGB565 (1 << 7) 12030 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) 12031 #define VID_MODE_FORMAT_RGB666 (3 << 7) 12032 #define VID_MODE_FORMAT_RGB888 (4 << 7) 12033 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 12034 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 12035 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 12036 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 12037 #define DATA_LANES_PRG_REG_SHIFT 0 12038 #define DATA_LANES_PRG_REG_MASK (7 << 0) 12039 12040 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 12041 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 12042 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) 12043 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 12044 12045 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 12046 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 12047 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) 12048 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 12049 12050 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 12051 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 12052 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 12053 #define TURN_AROUND_TIMEOUT_MASK 0x3f 12054 12055 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 12056 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 12057 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 12058 #define DEVICE_RESET_TIMER_MASK 0xffff 12059 12060 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 12061 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 12062 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) 12063 #define VERTICAL_ADDRESS_SHIFT 16 12064 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 12065 #define HORIZONTAL_ADDRESS_SHIFT 0 12066 #define HORIZONTAL_ADDRESS_MASK 0xffff 12067 12068 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 12069 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 12070 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 12071 #define DBI_FIFO_EMPTY_HALF (0 << 0) 12072 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 12073 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 12074 12075 /* regs below are bits 15:0 */ 12076 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 12077 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 12078 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 12079 12080 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 12081 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 12082 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) 12083 12084 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 12085 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 12086 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) 12087 12088 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 12089 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 12090 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 12091 12092 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 12093 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 12094 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 12095 12096 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 12097 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 12098 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) 12099 12100 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 12101 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 12102 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) 12103 12104 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 12105 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 12106 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 12107 12108 /* regs above are bits 15:0 */ 12109 12110 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 12111 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 12112 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) 12113 #define DPI_LP_MODE (1 << 6) 12114 #define BACKLIGHT_OFF (1 << 5) 12115 #define BACKLIGHT_ON (1 << 4) 12116 #define COLOR_MODE_OFF (1 << 3) 12117 #define COLOR_MODE_ON (1 << 2) 12118 #define TURN_ON (1 << 1) 12119 #define SHUTDOWN (1 << 0) 12120 12121 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 12122 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 12123 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) 12124 #define COMMAND_BYTE_SHIFT 0 12125 #define COMMAND_BYTE_MASK (0x3f << 0) 12126 12127 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 12128 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 12129 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) 12130 #define MASTER_INIT_TIMER_SHIFT 0 12131 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 12132 12133 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 12134 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 12135 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ 12136 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 12137 #define MAX_RETURN_PKT_SIZE_SHIFT 0 12138 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 12139 12140 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 12141 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 12142 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 12143 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 12144 #define DISABLE_VIDEO_BTA (1 << 3) 12145 #define IP_TG_CONFIG (1 << 2) 12146 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 12147 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 12148 #define VIDEO_MODE_BURST (3 << 0) 12149 12150 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 12151 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 12152 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) 12153 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) 12154 #define BXT_DPHY_DEFEATURE_EN (1 << 8) 12155 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 12156 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 12157 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 12158 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 12159 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 12160 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 12161 #define CLOCKSTOP (1 << 1) 12162 #define EOT_DISABLE (1 << 0) 12163 12164 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 12165 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 12166 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) 12167 #define LP_BYTECLK_SHIFT 0 12168 #define LP_BYTECLK_MASK (0xffff << 0) 12169 12170 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) 12171 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) 12172 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) 12173 12174 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) 12175 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) 12176 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) 12177 12178 /* bits 31:0 */ 12179 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 12180 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 12181 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) 12182 12183 /* bits 31:0 */ 12184 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 12185 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 12186 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) 12187 12188 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 12189 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 12190 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) 12191 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 12192 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 12193 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) 12194 #define LONG_PACKET_WORD_COUNT_SHIFT 8 12195 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 12196 #define SHORT_PACKET_PARAM_SHIFT 8 12197 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 12198 #define VIRTUAL_CHANNEL_SHIFT 6 12199 #define VIRTUAL_CHANNEL_MASK (3 << 6) 12200 #define DATA_TYPE_SHIFT 0 12201 #define DATA_TYPE_MASK (0x3f << 0) 12202 /* data type values, see include/video/mipi_display.h */ 12203 12204 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 12205 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 12206 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) 12207 #define DPI_FIFO_EMPTY (1 << 28) 12208 #define DBI_FIFO_EMPTY (1 << 27) 12209 #define LP_CTRL_FIFO_EMPTY (1 << 26) 12210 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 12211 #define LP_CTRL_FIFO_FULL (1 << 24) 12212 #define HS_CTRL_FIFO_EMPTY (1 << 18) 12213 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 12214 #define HS_CTRL_FIFO_FULL (1 << 16) 12215 #define LP_DATA_FIFO_EMPTY (1 << 10) 12216 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 12217 #define LP_DATA_FIFO_FULL (1 << 8) 12218 #define HS_DATA_FIFO_EMPTY (1 << 2) 12219 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 12220 #define HS_DATA_FIFO_FULL (1 << 0) 12221 12222 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 12223 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 12224 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 12225 #define DBI_HS_LP_MODE_MASK (1 << 0) 12226 #define DBI_LP_MODE (1 << 0) 12227 #define DBI_HS_MODE (0 << 0) 12228 12229 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 12230 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 12231 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) 12232 #define EXIT_ZERO_COUNT_SHIFT 24 12233 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 12234 #define TRAIL_COUNT_SHIFT 16 12235 #define TRAIL_COUNT_MASK (0x1f << 16) 12236 #define CLK_ZERO_COUNT_SHIFT 8 12237 #define CLK_ZERO_COUNT_MASK (0xff << 8) 12238 #define PREPARE_COUNT_SHIFT 0 12239 #define PREPARE_COUNT_MASK (0x3f << 0) 12240 12241 #define _ICL_DSI_T_INIT_MASTER_0 0x6b088 12242 #define _ICL_DSI_T_INIT_MASTER_1 0x6b888 12243 #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \ 12244 _ICL_DSI_T_INIT_MASTER_0,\ 12245 _ICL_DSI_T_INIT_MASTER_1) 12246 12247 #define _DPHY_CLK_TIMING_PARAM_0 0x162180 12248 #define _DPHY_CLK_TIMING_PARAM_1 0x6c180 12249 #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \ 12250 _DPHY_CLK_TIMING_PARAM_0,\ 12251 _DPHY_CLK_TIMING_PARAM_1) 12252 #define _DSI_CLK_TIMING_PARAM_0 0x6b080 12253 #define _DSI_CLK_TIMING_PARAM_1 0x6b880 12254 #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \ 12255 _DSI_CLK_TIMING_PARAM_0,\ 12256 _DSI_CLK_TIMING_PARAM_1) 12257 #define CLK_PREPARE_OVERRIDE (1 << 31) 12258 #define CLK_PREPARE(x) ((x) << 28) 12259 #define CLK_PREPARE_MASK (0x7 << 28) 12260 #define CLK_PREPARE_SHIFT 28 12261 #define CLK_ZERO_OVERRIDE (1 << 27) 12262 #define CLK_ZERO(x) ((x) << 20) 12263 #define CLK_ZERO_MASK (0xf << 20) 12264 #define CLK_ZERO_SHIFT 20 12265 #define CLK_PRE_OVERRIDE (1 << 19) 12266 #define CLK_PRE(x) ((x) << 16) 12267 #define CLK_PRE_MASK (0x3 << 16) 12268 #define CLK_PRE_SHIFT 16 12269 #define CLK_POST_OVERRIDE (1 << 15) 12270 #define CLK_POST(x) ((x) << 8) 12271 #define CLK_POST_MASK (0x7 << 8) 12272 #define CLK_POST_SHIFT 8 12273 #define CLK_TRAIL_OVERRIDE (1 << 7) 12274 #define CLK_TRAIL(x) ((x) << 0) 12275 #define CLK_TRAIL_MASK (0xf << 0) 12276 #define CLK_TRAIL_SHIFT 0 12277 12278 #define _DPHY_DATA_TIMING_PARAM_0 0x162184 12279 #define _DPHY_DATA_TIMING_PARAM_1 0x6c184 12280 #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \ 12281 _DPHY_DATA_TIMING_PARAM_0,\ 12282 _DPHY_DATA_TIMING_PARAM_1) 12283 #define _DSI_DATA_TIMING_PARAM_0 0x6B084 12284 #define _DSI_DATA_TIMING_PARAM_1 0x6B884 12285 #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \ 12286 _DSI_DATA_TIMING_PARAM_0,\ 12287 _DSI_DATA_TIMING_PARAM_1) 12288 #define HS_PREPARE_OVERRIDE (1 << 31) 12289 #define HS_PREPARE(x) ((x) << 24) 12290 #define HS_PREPARE_MASK (0x7 << 24) 12291 #define HS_PREPARE_SHIFT 24 12292 #define HS_ZERO_OVERRIDE (1 << 23) 12293 #define HS_ZERO(x) ((x) << 16) 12294 #define HS_ZERO_MASK (0xf << 16) 12295 #define HS_ZERO_SHIFT 16 12296 #define HS_TRAIL_OVERRIDE (1 << 15) 12297 #define HS_TRAIL(x) ((x) << 8) 12298 #define HS_TRAIL_MASK (0x7 << 8) 12299 #define HS_TRAIL_SHIFT 8 12300 #define HS_EXIT_OVERRIDE (1 << 7) 12301 #define HS_EXIT(x) ((x) << 0) 12302 #define HS_EXIT_MASK (0x7 << 0) 12303 #define HS_EXIT_SHIFT 0 12304 12305 #define _DPHY_TA_TIMING_PARAM_0 0x162188 12306 #define _DPHY_TA_TIMING_PARAM_1 0x6c188 12307 #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \ 12308 _DPHY_TA_TIMING_PARAM_0,\ 12309 _DPHY_TA_TIMING_PARAM_1) 12310 #define _DSI_TA_TIMING_PARAM_0 0x6b098 12311 #define _DSI_TA_TIMING_PARAM_1 0x6b898 12312 #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \ 12313 _DSI_TA_TIMING_PARAM_0,\ 12314 _DSI_TA_TIMING_PARAM_1) 12315 #define TA_SURE_OVERRIDE (1 << 31) 12316 #define TA_SURE(x) ((x) << 16) 12317 #define TA_SURE_MASK (0x1f << 16) 12318 #define TA_SURE_SHIFT 16 12319 #define TA_GO_OVERRIDE (1 << 15) 12320 #define TA_GO(x) ((x) << 8) 12321 #define TA_GO_MASK (0xf << 8) 12322 #define TA_GO_SHIFT 8 12323 #define TA_GET_OVERRIDE (1 << 7) 12324 #define TA_GET(x) ((x) << 0) 12325 #define TA_GET_MASK (0xf << 0) 12326 #define TA_GET_SHIFT 0 12327 12328 /* DSI transcoder configuration */ 12329 #define _DSI_TRANS_FUNC_CONF_0 0x6b030 12330 #define _DSI_TRANS_FUNC_CONF_1 0x6b830 12331 #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \ 12332 _DSI_TRANS_FUNC_CONF_0,\ 12333 _DSI_TRANS_FUNC_CONF_1) 12334 #define OP_MODE_MASK (0x3 << 28) 12335 #define OP_MODE_SHIFT 28 12336 #define CMD_MODE_NO_GATE (0x0 << 28) 12337 #define CMD_MODE_TE_GATE (0x1 << 28) 12338 #define VIDEO_MODE_SYNC_EVENT (0x2 << 28) 12339 #define VIDEO_MODE_SYNC_PULSE (0x3 << 28) 12340 #define TE_SOURCE_GPIO (1 << 27) 12341 #define LINK_READY (1 << 20) 12342 #define PIX_FMT_MASK (0x3 << 16) 12343 #define PIX_FMT_SHIFT 16 12344 #define PIX_FMT_RGB565 (0x0 << 16) 12345 #define PIX_FMT_RGB666_PACKED (0x1 << 16) 12346 #define PIX_FMT_RGB666_LOOSE (0x2 << 16) 12347 #define PIX_FMT_RGB888 (0x3 << 16) 12348 #define PIX_FMT_RGB101010 (0x4 << 16) 12349 #define PIX_FMT_RGB121212 (0x5 << 16) 12350 #define PIX_FMT_COMPRESSED (0x6 << 16) 12351 #define BGR_TRANSMISSION (1 << 15) 12352 #define PIX_VIRT_CHAN(x) ((x) << 12) 12353 #define PIX_VIRT_CHAN_MASK (0x3 << 12) 12354 #define PIX_VIRT_CHAN_SHIFT 12 12355 #define PIX_BUF_THRESHOLD_MASK (0x3 << 10) 12356 #define PIX_BUF_THRESHOLD_SHIFT 10 12357 #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10) 12358 #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10) 12359 #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10) 12360 #define PIX_BUF_THRESHOLD_FULL (0x3 << 10) 12361 #define CONTINUOUS_CLK_MASK (0x3 << 8) 12362 #define CONTINUOUS_CLK_SHIFT 8 12363 #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8) 12364 #define CLK_HS_OR_LP (0x2 << 8) 12365 #define CLK_HS_CONTINUOUS (0x3 << 8) 12366 #define LINK_CALIBRATION_MASK (0x3 << 4) 12367 #define LINK_CALIBRATION_SHIFT 4 12368 #define CALIBRATION_DISABLED (0x0 << 4) 12369 #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4) 12370 #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4) 12371 #define BLANKING_PACKET_ENABLE (1 << 2) 12372 #define S3D_ORIENTATION_LANDSCAPE (1 << 1) 12373 #define EOTP_DISABLED (1 << 0) 12374 12375 #define _DSI_CMD_RXCTL_0 0x6b0d4 12376 #define _DSI_CMD_RXCTL_1 0x6b8d4 12377 #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \ 12378 _DSI_CMD_RXCTL_0,\ 12379 _DSI_CMD_RXCTL_1) 12380 #define READ_UNLOADS_DW (1 << 16) 12381 #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15) 12382 #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14) 12383 #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13) 12384 #define RECEIVED_RESET_TRIGGER (1 << 12) 12385 #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11) 12386 #define RECEIVED_CRC_WAS_LOST (1 << 10) 12387 #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0) 12388 #define NUMBER_RX_PLOAD_DW_SHIFT 0 12389 12390 #define _DSI_CMD_TXCTL_0 0x6b0d0 12391 #define _DSI_CMD_TXCTL_1 0x6b8d0 12392 #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \ 12393 _DSI_CMD_TXCTL_0,\ 12394 _DSI_CMD_TXCTL_1) 12395 #define KEEP_LINK_IN_HS (1 << 24) 12396 #define FREE_HEADER_CREDIT_MASK (0x1f << 8) 12397 #define FREE_HEADER_CREDIT_SHIFT 0x8 12398 #define FREE_PLOAD_CREDIT_MASK (0xff << 0) 12399 #define FREE_PLOAD_CREDIT_SHIFT 0 12400 #define MAX_HEADER_CREDIT 0x10 12401 #define MAX_PLOAD_CREDIT 0x40 12402 12403 #define _DSI_CMD_TXHDR_0 0x6b100 12404 #define _DSI_CMD_TXHDR_1 0x6b900 12405 #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \ 12406 _DSI_CMD_TXHDR_0,\ 12407 _DSI_CMD_TXHDR_1) 12408 #define PAYLOAD_PRESENT (1 << 31) 12409 #define LP_DATA_TRANSFER (1 << 30) 12410 #define VBLANK_FENCE (1 << 29) 12411 #define PARAM_WC_MASK (0xffff << 8) 12412 #define PARAM_WC_LOWER_SHIFT 8 12413 #define PARAM_WC_UPPER_SHIFT 16 12414 #define VC_MASK (0x3 << 6) 12415 #define VC_SHIFT 6 12416 #define DT_MASK (0x3f << 0) 12417 #define DT_SHIFT 0 12418 12419 #define _DSI_CMD_TXPYLD_0 0x6b104 12420 #define _DSI_CMD_TXPYLD_1 0x6b904 12421 #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \ 12422 _DSI_CMD_TXPYLD_0,\ 12423 _DSI_CMD_TXPYLD_1) 12424 12425 #define _DSI_LP_MSG_0 0x6b0d8 12426 #define _DSI_LP_MSG_1 0x6b8d8 12427 #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \ 12428 _DSI_LP_MSG_0,\ 12429 _DSI_LP_MSG_1) 12430 #define LPTX_IN_PROGRESS (1 << 17) 12431 #define LINK_IN_ULPS (1 << 16) 12432 #define LINK_ULPS_TYPE_LP11 (1 << 8) 12433 #define LINK_ENTER_ULPS (1 << 0) 12434 12435 /* DSI timeout registers */ 12436 #define _DSI_HSTX_TO_0 0x6b044 12437 #define _DSI_HSTX_TO_1 0x6b844 12438 #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \ 12439 _DSI_HSTX_TO_0,\ 12440 _DSI_HSTX_TO_1) 12441 #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16) 12442 #define HSTX_TIMEOUT_VALUE_SHIFT 16 12443 #define HSTX_TIMEOUT_VALUE(x) ((x) << 16) 12444 #define HSTX_TIMED_OUT (1 << 0) 12445 12446 #define _DSI_LPRX_HOST_TO_0 0x6b048 12447 #define _DSI_LPRX_HOST_TO_1 0x6b848 12448 #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \ 12449 _DSI_LPRX_HOST_TO_0,\ 12450 _DSI_LPRX_HOST_TO_1) 12451 #define LPRX_TIMED_OUT (1 << 16) 12452 #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0) 12453 #define LPRX_TIMEOUT_VALUE_SHIFT 0 12454 #define LPRX_TIMEOUT_VALUE(x) ((x) << 0) 12455 12456 #define _DSI_PWAIT_TO_0 0x6b040 12457 #define _DSI_PWAIT_TO_1 0x6b840 12458 #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \ 12459 _DSI_PWAIT_TO_0,\ 12460 _DSI_PWAIT_TO_1) 12461 #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16) 12462 #define PRESET_TIMEOUT_VALUE_SHIFT 16 12463 #define PRESET_TIMEOUT_VALUE(x) ((x) << 16) 12464 #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0) 12465 #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0 12466 #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0) 12467 12468 #define _DSI_TA_TO_0 0x6b04c 12469 #define _DSI_TA_TO_1 0x6b84c 12470 #define DSI_TA_TO(tc) _MMIO_DSI(tc, \ 12471 _DSI_TA_TO_0,\ 12472 _DSI_TA_TO_1) 12473 #define TA_TIMED_OUT (1 << 16) 12474 #define TA_TIMEOUT_VALUE_MASK (0xffff << 0) 12475 #define TA_TIMEOUT_VALUE_SHIFT 0 12476 #define TA_TIMEOUT_VALUE(x) ((x) << 0) 12477 12478 /* bits 31:0 */ 12479 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 12480 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 12481 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) 12482 12483 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) 12484 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) 12485 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 12486 #define LP_HS_SSW_CNT_SHIFT 16 12487 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 12488 #define HS_LP_PWR_SW_CNT_SHIFT 0 12489 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 12490 12491 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 12492 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 12493 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 12494 #define STOP_STATE_STALL_COUNTER_SHIFT 0 12495 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 12496 12497 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 12498 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 12499 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 12500 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 12501 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 12502 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) 12503 #define RX_CONTENTION_DETECTED (1 << 0) 12504 12505 /* XXX: only pipe A ?!? */ 12506 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 12507 #define DBI_TYPEC_ENABLE (1 << 31) 12508 #define DBI_TYPEC_WIP (1 << 30) 12509 #define DBI_TYPEC_OPTION_SHIFT 28 12510 #define DBI_TYPEC_OPTION_MASK (3 << 28) 12511 #define DBI_TYPEC_FREQ_SHIFT 24 12512 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 12513 #define DBI_TYPEC_OVERRIDE (1 << 8) 12514 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 12515 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 12516 12517 12518 /* MIPI adapter registers */ 12519 12520 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 12521 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 12522 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) 12523 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 12524 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 12525 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 12526 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 12527 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 12528 #define READ_REQUEST_PRIORITY_SHIFT 3 12529 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 12530 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 12531 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 12532 #define RGB_FLIP_TO_BGR (1 << 2) 12533 12534 #define BXT_PIPE_SELECT_SHIFT 7 12535 #define BXT_PIPE_SELECT_MASK (7 << 7) 12536 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) 12537 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ 12538 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ 12539 #define GLK_MIPIIO_RESET_RELEASED (1 << 28) 12540 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ 12541 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ 12542 #define GLK_LP_WAKE (1 << 22) 12543 #define GLK_LP11_LOW_PWR_MODE (1 << 21) 12544 #define GLK_LP00_LOW_PWR_MODE (1 << 20) 12545 #define GLK_FIREWALL_ENABLE (1 << 16) 12546 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) 12547 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 12548 #define BXT_DSC_ENABLE (1 << 3) 12549 #define BXT_RGB_FLIP (1 << 2) 12550 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ 12551 #define GLK_MIPIIO_ENABLE (1 << 0) 12552 12553 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 12554 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 12555 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) 12556 #define DATA_MEM_ADDRESS_SHIFT 5 12557 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 12558 #define DATA_VALID (1 << 0) 12559 12560 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 12561 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 12562 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) 12563 #define DATA_LENGTH_SHIFT 0 12564 #define DATA_LENGTH_MASK (0xfffff << 0) 12565 12566 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 12567 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 12568 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 12569 #define COMMAND_MEM_ADDRESS_SHIFT 5 12570 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 12571 #define AUTO_PWG_ENABLE (1 << 2) 12572 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 12573 #define COMMAND_VALID (1 << 0) 12574 12575 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 12576 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 12577 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) 12578 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 12579 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 12580 12581 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 12582 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 12583 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ 12584 12585 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 12586 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 12587 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 12588 #define READ_DATA_VALID(n) (1 << (n)) 12589 12590 /* MOCS (Memory Object Control State) registers */ 12591 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 12592 #define GEN9_LNCFCMOCS_REG_COUNT 32 12593 12594 #define __GEN9_RCS0_MOCS0 0xc800 12595 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4) 12596 #define __GEN9_VCS0_MOCS0 0xc900 12597 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4) 12598 #define __GEN9_VCS1_MOCS0 0xca00 12599 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4) 12600 #define __GEN9_VECS0_MOCS0 0xcb00 12601 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4) 12602 #define __GEN9_BCS0_MOCS0 0xcc00 12603 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4) 12604 #define __GEN11_VCS2_MOCS0 0x10000 12605 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4) 12606 12607 #define GEN9_SCRATCH_LNCF1 _MMIO(0xb008) 12608 #define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0) 12609 12610 #define GEN9_SCRATCH1 _MMIO(0xb11c) 12611 #define EVICTION_PERF_FIX_ENABLE REG_BIT(8) 12612 12613 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0) 12614 #define PMFLUSHDONE_LNICRSDROP (1 << 20) 12615 #define PMFLUSH_GAPL3UNBLOCK (1 << 21) 12616 #define PMFLUSHDONE_LNEBLK (1 << 22) 12617 12618 #define XEHP_L3NODEARBCFG _MMIO(0xb0b4) 12619 #define XEHP_LNESPARE REG_BIT(19) 12620 12621 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */ 12622 12623 #define GEN12_GSMBASE _MMIO(0x108100) 12624 #define GEN12_DSMBASE _MMIO(0x1080C0) 12625 12626 #define XEHP_CLOCK_GATE_DIS _MMIO(0x101014) 12627 #define SGSI_SIDECLK_DIS REG_BIT(17) 12628 #define SGGI_DIS REG_BIT(15) 12629 #define SGR_DIS REG_BIT(13) 12630 12631 /* gamt regs */ 12632 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 12633 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 12634 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 12635 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 12636 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 12637 12638 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 12639 #define MMCD_PCLA (1 << 31) 12640 #define MMCD_HOTSPOT_EN (1 << 27) 12641 12642 #define _ICL_PHY_MISC_A 0x64C00 12643 #define _ICL_PHY_MISC_B 0x64C04 12644 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \ 12645 _ICL_PHY_MISC_B) 12646 #define ICL_PHY_MISC_MUX_DDID (1 << 28) 12647 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23) 12648 #define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20) 12649 12650 /* Icelake Display Stream Compression Registers */ 12651 #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200) 12652 #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00) 12653 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270 12654 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370 12655 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470 12656 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570 12657 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12658 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \ 12659 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC) 12660 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12661 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \ 12662 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC) 12663 #define DSC_VBR_ENABLE (1 << 19) 12664 #define DSC_422_ENABLE (1 << 18) 12665 #define DSC_COLOR_SPACE_CONVERSION (1 << 17) 12666 #define DSC_BLOCK_PREDICTION (1 << 16) 12667 #define DSC_LINE_BUF_DEPTH_SHIFT 12 12668 #define DSC_BPC_SHIFT 8 12669 #define DSC_VER_MIN_SHIFT 4 12670 #define DSC_VER_MAJ (0x1 << 0) 12671 12672 #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204) 12673 #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04) 12674 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274 12675 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374 12676 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474 12677 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574 12678 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12679 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \ 12680 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC) 12681 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12682 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \ 12683 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC) 12684 #define DSC_BPP(bpp) ((bpp) << 0) 12685 12686 #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208) 12687 #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08) 12688 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278 12689 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378 12690 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478 12691 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578 12692 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12693 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \ 12694 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC) 12695 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12696 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \ 12697 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC) 12698 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16) 12699 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0) 12700 12701 #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C) 12702 #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C) 12703 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C 12704 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C 12705 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C 12706 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C 12707 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12708 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \ 12709 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC) 12710 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12711 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \ 12712 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC) 12713 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16) 12714 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0) 12715 12716 #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210) 12717 #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10) 12718 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280 12719 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380 12720 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480 12721 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580 12722 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12723 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \ 12724 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC) 12725 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12726 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \ 12727 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC) 12728 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16) 12729 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0) 12730 12731 #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214) 12732 #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14) 12733 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284 12734 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384 12735 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484 12736 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584 12737 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12738 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \ 12739 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC) 12740 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12741 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \ 12742 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC) 12743 #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16) 12744 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0) 12745 12746 #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218) 12747 #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18) 12748 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288 12749 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388 12750 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488 12751 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588 12752 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12753 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \ 12754 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC) 12755 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12756 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \ 12757 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC) 12758 #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24) 12759 #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16) 12760 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8) 12761 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0) 12762 12763 #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C) 12764 #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C) 12765 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C 12766 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C 12767 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C 12768 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C 12769 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12770 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \ 12771 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC) 12772 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12773 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \ 12774 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC) 12775 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16) 12776 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0) 12777 12778 #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220) 12779 #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20) 12780 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290 12781 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390 12782 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490 12783 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590 12784 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12785 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \ 12786 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC) 12787 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12788 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \ 12789 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC) 12790 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16) 12791 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0) 12792 12793 #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224) 12794 #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24) 12795 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294 12796 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394 12797 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494 12798 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594 12799 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12800 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \ 12801 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC) 12802 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12803 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \ 12804 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC) 12805 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16) 12806 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0) 12807 12808 #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228) 12809 #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28) 12810 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298 12811 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398 12812 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498 12813 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598 12814 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12815 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \ 12816 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC) 12817 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12818 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \ 12819 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC) 12820 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20) 12821 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16) 12822 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8) 12823 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0) 12824 12825 #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C) 12826 #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C) 12827 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C 12828 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C 12829 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C 12830 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C 12831 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12832 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \ 12833 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC) 12834 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12835 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \ 12836 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC) 12837 12838 #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260) 12839 #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60) 12840 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0 12841 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0 12842 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0 12843 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0 12844 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12845 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \ 12846 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC) 12847 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12848 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \ 12849 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC) 12850 12851 #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264) 12852 #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64) 12853 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4 12854 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4 12855 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4 12856 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4 12857 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12858 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \ 12859 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC) 12860 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12861 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \ 12862 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC) 12863 12864 #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268) 12865 #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68) 12866 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8 12867 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8 12868 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8 12869 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8 12870 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12871 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \ 12872 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC) 12873 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12874 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \ 12875 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC) 12876 12877 #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C) 12878 #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C) 12879 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC 12880 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC 12881 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC 12882 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC 12883 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12884 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \ 12885 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC) 12886 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12887 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \ 12888 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC) 12889 12890 #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270) 12891 #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70) 12892 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0 12893 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0 12894 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0 12895 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0 12896 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12897 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \ 12898 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC) 12899 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12900 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \ 12901 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC) 12902 #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20) 12903 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16) 12904 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0) 12905 12906 /* Icelake Rate Control Buffer Threshold Registers */ 12907 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230) 12908 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4) 12909 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30) 12910 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4) 12911 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254) 12912 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4) 12913 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354) 12914 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4) 12915 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454) 12916 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4) 12917 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554) 12918 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4) 12919 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12920 _ICL_DSC0_RC_BUF_THRESH_0_PB, \ 12921 _ICL_DSC0_RC_BUF_THRESH_0_PC) 12922 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12923 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \ 12924 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC) 12925 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12926 _ICL_DSC1_RC_BUF_THRESH_0_PB, \ 12927 _ICL_DSC1_RC_BUF_THRESH_0_PC) 12928 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12929 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \ 12930 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC) 12931 12932 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238) 12933 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4) 12934 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38) 12935 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4) 12936 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C) 12937 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4) 12938 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C) 12939 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4) 12940 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C) 12941 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4) 12942 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C) 12943 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4) 12944 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12945 _ICL_DSC0_RC_BUF_THRESH_1_PB, \ 12946 _ICL_DSC0_RC_BUF_THRESH_1_PC) 12947 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12948 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \ 12949 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC) 12950 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12951 _ICL_DSC1_RC_BUF_THRESH_1_PB, \ 12952 _ICL_DSC1_RC_BUF_THRESH_1_PC) 12953 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ 12954 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \ 12955 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC) 12956 12957 #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0) 12958 #define MODULAR_FIA_MASK (1 << 4) 12959 #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6)) 12960 #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5)) 12961 #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8) 12962 #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8)) 12963 #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8)) 12964 12965 #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890) 12966 #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx)) 12967 12968 #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894) 12969 #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx)) 12970 12971 #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880) 12972 #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4) 12973 #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4)) 12974 #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4)) 12975 12976 #define _TCSS_DDI_STATUS_1 0x161500 12977 #define _TCSS_DDI_STATUS_2 0x161504 12978 #define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \ 12979 _TCSS_DDI_STATUS_1, \ 12980 _TCSS_DDI_STATUS_2)) 12981 #define TCSS_DDI_STATUS_READY REG_BIT(2) 12982 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1) 12983 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0) 12984 12985 /* This register controls the Display State Buffer (DSB) engines. */ 12986 #define _DSBSL_INSTANCE_BASE 0x70B00 12987 #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \ 12988 (pipe) * 0x1000 + (id) * 0x100) 12989 #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0) 12990 #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4) 12991 #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8) 12992 #define DSB_ENABLE (1 << 31) 12993 #define DSB_STATUS (1 << 0) 12994 12995 #define TGL_ROOT_DEVICE_ID 0x9A00 12996 #define TGL_ROOT_DEVICE_MASK 0xFF00 12997 #define TGL_ROOT_DEVICE_SKU_MASK 0xF 12998 #define TGL_ROOT_DEVICE_SKU_ULX 0x2 12999 #define TGL_ROOT_DEVICE_SKU_ULT 0x4 13000 13001 #define CLKREQ_POLICY _MMIO(0x101038) 13002 #define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1) 13003 13004 #define CLKGATE_DIS_MISC _MMIO(0x46534) 13005 #define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21) 13006 13007 #define SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731C) 13008 #define MSC_MSAA_REODER_BUF_BYPASS_DISABLE REG_BIT(14) 13009 13010 #endif /* _I915_REG_H_ */ 13011