1 /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2 */ 3 /* 4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5 * All Rights Reserved. 6 * 7 * Permission is hereby granted, free of charge, to any person obtaining a 8 * copy of this software and associated documentation files (the 9 * "Software"), to deal in the Software without restriction, including 10 * without limitation the rights to use, copy, modify, merge, publish, 11 * distribute, sub license, and/or sell copies of the Software, and to 12 * permit persons to whom the Software is furnished to do so, subject to 13 * the following conditions: 14 * 15 * The above copyright notice and this permission notice (including the 16 * next paragraph) shall be included in all copies or substantial portions 17 * of the Software. 18 * 19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26 * 27 */ 28 29 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30 31 #include <linux/circ_buf.h> 32 #include <linux/slab.h> 33 #include <linux/sysrq.h> 34 35 #include <drm/drm_drv.h> 36 37 #include "display/intel_de.h" 38 #include "display/intel_display_types.h" 39 #include "display/intel_fifo_underrun.h" 40 #include "display/intel_hotplug.h" 41 #include "display/intel_lpe_audio.h" 42 #include "display/intel_psr.h" 43 44 #include "gt/intel_breadcrumbs.h" 45 #include "gt/intel_gt.h" 46 #include "gt/intel_gt_irq.h" 47 #include "gt/intel_gt_pm_irq.h" 48 #include "gt/intel_rps.h" 49 50 #include "i915_drv.h" 51 #include "i915_irq.h" 52 #include "i915_trace.h" 53 #include "intel_pm.h" 54 55 /** 56 * DOC: interrupt handling 57 * 58 * These functions provide the basic support for enabling and disabling the 59 * interrupt handling support. There's a lot more functionality in i915_irq.c 60 * and related files, but that will be described in separate chapters. 61 */ 62 63 /* 64 * Interrupt statistic for PMU. Increments the counter only if the 65 * interrupt originated from the the GPU so interrupts from a device which 66 * shares the interrupt line are not accounted. 67 */ 68 static inline void pmu_irq_stats(struct drm_i915_private *i915, 69 irqreturn_t res) 70 { 71 if (unlikely(res != IRQ_HANDLED)) 72 return; 73 74 /* 75 * A clever compiler translates that into INC. A not so clever one 76 * should at least prevent store tearing. 77 */ 78 WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1); 79 } 80 81 typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 82 typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 83 enum hpd_pin pin); 84 85 static const u32 hpd_ilk[HPD_NUM_PINS] = { 86 [HPD_PORT_A] = DE_DP_A_HOTPLUG, 87 }; 88 89 static const u32 hpd_ivb[HPD_NUM_PINS] = { 90 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 91 }; 92 93 static const u32 hpd_bdw[HPD_NUM_PINS] = { 94 [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 95 }; 96 97 static const u32 hpd_ibx[HPD_NUM_PINS] = { 98 [HPD_CRT] = SDE_CRT_HOTPLUG, 99 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 100 [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 101 [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 102 [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 103 }; 104 105 static const u32 hpd_cpt[HPD_NUM_PINS] = { 106 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 107 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 108 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 109 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 110 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 111 }; 112 113 static const u32 hpd_spt[HPD_NUM_PINS] = { 114 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 115 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 116 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 117 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 118 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 119 }; 120 121 static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 122 [HPD_CRT] = CRT_HOTPLUG_INT_EN, 123 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 124 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 125 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 126 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 127 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 128 }; 129 130 static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 131 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 132 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 133 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 134 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 135 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 136 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 137 }; 138 139 static const u32 hpd_status_i915[HPD_NUM_PINS] = { 140 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 141 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 142 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 143 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 144 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 145 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 146 }; 147 148 static const u32 hpd_bxt[HPD_NUM_PINS] = { 149 [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 150 [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 151 [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 152 }; 153 154 static const u32 hpd_gen11[HPD_NUM_PINS] = { 155 [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 156 [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 157 [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 158 [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 159 [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 160 [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 161 }; 162 163 static const u32 hpd_icp[HPD_NUM_PINS] = { 164 [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 165 [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 166 [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 167 [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 168 [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 169 [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 170 [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 171 [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 172 [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 173 }; 174 175 static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 176 [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 177 [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 178 [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 179 [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 180 }; 181 182 static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 183 { 184 struct i915_hotplug *hpd = &dev_priv->hotplug; 185 186 if (HAS_GMCH(dev_priv)) { 187 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 188 IS_CHERRYVIEW(dev_priv)) 189 hpd->hpd = hpd_status_g4x; 190 else 191 hpd->hpd = hpd_status_i915; 192 return; 193 } 194 195 if (DISPLAY_VER(dev_priv) >= 11) 196 hpd->hpd = hpd_gen11; 197 else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 198 hpd->hpd = hpd_bxt; 199 else if (DISPLAY_VER(dev_priv) >= 8) 200 hpd->hpd = hpd_bdw; 201 else if (DISPLAY_VER(dev_priv) >= 7) 202 hpd->hpd = hpd_ivb; 203 else 204 hpd->hpd = hpd_ilk; 205 206 if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 207 (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 208 return; 209 210 if (HAS_PCH_DG1(dev_priv)) 211 hpd->pch_hpd = hpd_sde_dg1; 212 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 213 hpd->pch_hpd = hpd_icp; 214 else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 215 hpd->pch_hpd = hpd_spt; 216 else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 217 hpd->pch_hpd = hpd_cpt; 218 else if (HAS_PCH_IBX(dev_priv)) 219 hpd->pch_hpd = hpd_ibx; 220 else 221 MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 222 } 223 224 static void 225 intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 226 { 227 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 228 229 drm_crtc_handle_vblank(&crtc->base); 230 } 231 232 void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 233 i915_reg_t iir, i915_reg_t ier) 234 { 235 intel_uncore_write(uncore, imr, 0xffffffff); 236 intel_uncore_posting_read(uncore, imr); 237 238 intel_uncore_write(uncore, ier, 0); 239 240 /* IIR can theoretically queue up two events. Be paranoid. */ 241 intel_uncore_write(uncore, iir, 0xffffffff); 242 intel_uncore_posting_read(uncore, iir); 243 intel_uncore_write(uncore, iir, 0xffffffff); 244 intel_uncore_posting_read(uncore, iir); 245 } 246 247 void gen2_irq_reset(struct intel_uncore *uncore) 248 { 249 intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 250 intel_uncore_posting_read16(uncore, GEN2_IMR); 251 252 intel_uncore_write16(uncore, GEN2_IER, 0); 253 254 /* IIR can theoretically queue up two events. Be paranoid. */ 255 intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 256 intel_uncore_posting_read16(uncore, GEN2_IIR); 257 intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 258 intel_uncore_posting_read16(uncore, GEN2_IIR); 259 } 260 261 /* 262 * We should clear IMR at preinstall/uninstall, and just check at postinstall. 263 */ 264 static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 265 { 266 u32 val = intel_uncore_read(uncore, reg); 267 268 if (val == 0) 269 return; 270 271 drm_WARN(&uncore->i915->drm, 1, 272 "Interrupt register 0x%x is not zero: 0x%08x\n", 273 i915_mmio_reg_offset(reg), val); 274 intel_uncore_write(uncore, reg, 0xffffffff); 275 intel_uncore_posting_read(uncore, reg); 276 intel_uncore_write(uncore, reg, 0xffffffff); 277 intel_uncore_posting_read(uncore, reg); 278 } 279 280 static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 281 { 282 u16 val = intel_uncore_read16(uncore, GEN2_IIR); 283 284 if (val == 0) 285 return; 286 287 drm_WARN(&uncore->i915->drm, 1, 288 "Interrupt register 0x%x is not zero: 0x%08x\n", 289 i915_mmio_reg_offset(GEN2_IIR), val); 290 intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 291 intel_uncore_posting_read16(uncore, GEN2_IIR); 292 intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 293 intel_uncore_posting_read16(uncore, GEN2_IIR); 294 } 295 296 void gen3_irq_init(struct intel_uncore *uncore, 297 i915_reg_t imr, u32 imr_val, 298 i915_reg_t ier, u32 ier_val, 299 i915_reg_t iir) 300 { 301 gen3_assert_iir_is_zero(uncore, iir); 302 303 intel_uncore_write(uncore, ier, ier_val); 304 intel_uncore_write(uncore, imr, imr_val); 305 intel_uncore_posting_read(uncore, imr); 306 } 307 308 void gen2_irq_init(struct intel_uncore *uncore, 309 u32 imr_val, u32 ier_val) 310 { 311 gen2_assert_iir_is_zero(uncore); 312 313 intel_uncore_write16(uncore, GEN2_IER, ier_val); 314 intel_uncore_write16(uncore, GEN2_IMR, imr_val); 315 intel_uncore_posting_read16(uncore, GEN2_IMR); 316 } 317 318 /* For display hotplug interrupt */ 319 static inline void 320 i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 321 u32 mask, 322 u32 bits) 323 { 324 u32 val; 325 326 lockdep_assert_held(&dev_priv->irq_lock); 327 drm_WARN_ON(&dev_priv->drm, bits & ~mask); 328 329 val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN); 330 val &= ~mask; 331 val |= bits; 332 intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val); 333 } 334 335 /** 336 * i915_hotplug_interrupt_update - update hotplug interrupt enable 337 * @dev_priv: driver private 338 * @mask: bits to update 339 * @bits: bits to enable 340 * NOTE: the HPD enable bits are modified both inside and outside 341 * of an interrupt context. To avoid that read-modify-write cycles 342 * interfer, these bits are protected by a spinlock. Since this 343 * function is usually not called from a context where the lock is 344 * held already, this function acquires the lock itself. A non-locking 345 * version is also available. 346 */ 347 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 348 u32 mask, 349 u32 bits) 350 { 351 spin_lock_irq(&dev_priv->irq_lock); 352 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 353 spin_unlock_irq(&dev_priv->irq_lock); 354 } 355 356 /** 357 * ilk_update_display_irq - update DEIMR 358 * @dev_priv: driver private 359 * @interrupt_mask: mask of interrupt bits to update 360 * @enabled_irq_mask: mask of interrupt bits to enable 361 */ 362 void ilk_update_display_irq(struct drm_i915_private *dev_priv, 363 u32 interrupt_mask, 364 u32 enabled_irq_mask) 365 { 366 u32 new_val; 367 368 lockdep_assert_held(&dev_priv->irq_lock); 369 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 370 371 new_val = dev_priv->irq_mask; 372 new_val &= ~interrupt_mask; 373 new_val |= (~enabled_irq_mask & interrupt_mask); 374 375 if (new_val != dev_priv->irq_mask && 376 !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 377 dev_priv->irq_mask = new_val; 378 intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 379 intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 380 } 381 } 382 383 /** 384 * bdw_update_port_irq - update DE port interrupt 385 * @dev_priv: driver private 386 * @interrupt_mask: mask of interrupt bits to update 387 * @enabled_irq_mask: mask of interrupt bits to enable 388 */ 389 static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 390 u32 interrupt_mask, 391 u32 enabled_irq_mask) 392 { 393 u32 new_val; 394 u32 old_val; 395 396 lockdep_assert_held(&dev_priv->irq_lock); 397 398 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 399 400 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 401 return; 402 403 old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 404 405 new_val = old_val; 406 new_val &= ~interrupt_mask; 407 new_val |= (~enabled_irq_mask & interrupt_mask); 408 409 if (new_val != old_val) { 410 intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 411 intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 412 } 413 } 414 415 /** 416 * bdw_update_pipe_irq - update DE pipe interrupt 417 * @dev_priv: driver private 418 * @pipe: pipe whose interrupt to update 419 * @interrupt_mask: mask of interrupt bits to update 420 * @enabled_irq_mask: mask of interrupt bits to enable 421 */ 422 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 423 enum pipe pipe, 424 u32 interrupt_mask, 425 u32 enabled_irq_mask) 426 { 427 u32 new_val; 428 429 lockdep_assert_held(&dev_priv->irq_lock); 430 431 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 432 433 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 434 return; 435 436 new_val = dev_priv->de_irq_mask[pipe]; 437 new_val &= ~interrupt_mask; 438 new_val |= (~enabled_irq_mask & interrupt_mask); 439 440 if (new_val != dev_priv->de_irq_mask[pipe]) { 441 dev_priv->de_irq_mask[pipe] = new_val; 442 intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 443 intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 444 } 445 } 446 447 /** 448 * ibx_display_interrupt_update - update SDEIMR 449 * @dev_priv: driver private 450 * @interrupt_mask: mask of interrupt bits to update 451 * @enabled_irq_mask: mask of interrupt bits to enable 452 */ 453 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 454 u32 interrupt_mask, 455 u32 enabled_irq_mask) 456 { 457 u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 458 sdeimr &= ~interrupt_mask; 459 sdeimr |= (~enabled_irq_mask & interrupt_mask); 460 461 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 462 463 lockdep_assert_held(&dev_priv->irq_lock); 464 465 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 466 return; 467 468 intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 469 intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 470 } 471 472 u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 473 enum pipe pipe) 474 { 475 u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 476 u32 enable_mask = status_mask << 16; 477 478 lockdep_assert_held(&dev_priv->irq_lock); 479 480 if (DISPLAY_VER(dev_priv) < 5) 481 goto out; 482 483 /* 484 * On pipe A we don't support the PSR interrupt yet, 485 * on pipe B and C the same bit MBZ. 486 */ 487 if (drm_WARN_ON_ONCE(&dev_priv->drm, 488 status_mask & PIPE_A_PSR_STATUS_VLV)) 489 return 0; 490 /* 491 * On pipe B and C we don't support the PSR interrupt yet, on pipe 492 * A the same bit is for perf counters which we don't use either. 493 */ 494 if (drm_WARN_ON_ONCE(&dev_priv->drm, 495 status_mask & PIPE_B_PSR_STATUS_VLV)) 496 return 0; 497 498 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 499 SPRITE0_FLIP_DONE_INT_EN_VLV | 500 SPRITE1_FLIP_DONE_INT_EN_VLV); 501 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 502 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 503 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 504 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 505 506 out: 507 drm_WARN_ONCE(&dev_priv->drm, 508 enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 509 status_mask & ~PIPESTAT_INT_STATUS_MASK, 510 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 511 pipe_name(pipe), enable_mask, status_mask); 512 513 return enable_mask; 514 } 515 516 void i915_enable_pipestat(struct drm_i915_private *dev_priv, 517 enum pipe pipe, u32 status_mask) 518 { 519 i915_reg_t reg = PIPESTAT(pipe); 520 u32 enable_mask; 521 522 drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 523 "pipe %c: status_mask=0x%x\n", 524 pipe_name(pipe), status_mask); 525 526 lockdep_assert_held(&dev_priv->irq_lock); 527 drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 528 529 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 530 return; 531 532 dev_priv->pipestat_irq_mask[pipe] |= status_mask; 533 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 534 535 intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 536 intel_uncore_posting_read(&dev_priv->uncore, reg); 537 } 538 539 void i915_disable_pipestat(struct drm_i915_private *dev_priv, 540 enum pipe pipe, u32 status_mask) 541 { 542 i915_reg_t reg = PIPESTAT(pipe); 543 u32 enable_mask; 544 545 drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 546 "pipe %c: status_mask=0x%x\n", 547 pipe_name(pipe), status_mask); 548 549 lockdep_assert_held(&dev_priv->irq_lock); 550 drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 551 552 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 553 return; 554 555 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 556 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 557 558 intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 559 intel_uncore_posting_read(&dev_priv->uncore, reg); 560 } 561 562 static bool i915_has_asle(struct drm_i915_private *dev_priv) 563 { 564 if (!dev_priv->opregion.asle) 565 return false; 566 567 return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 568 } 569 570 /** 571 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 572 * @dev_priv: i915 device private 573 */ 574 static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 575 { 576 if (!i915_has_asle(dev_priv)) 577 return; 578 579 spin_lock_irq(&dev_priv->irq_lock); 580 581 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 582 if (DISPLAY_VER(dev_priv) >= 4) 583 i915_enable_pipestat(dev_priv, PIPE_A, 584 PIPE_LEGACY_BLC_EVENT_STATUS); 585 586 spin_unlock_irq(&dev_priv->irq_lock); 587 } 588 589 /* 590 * This timing diagram depicts the video signal in and 591 * around the vertical blanking period. 592 * 593 * Assumptions about the fictitious mode used in this example: 594 * vblank_start >= 3 595 * vsync_start = vblank_start + 1 596 * vsync_end = vblank_start + 2 597 * vtotal = vblank_start + 3 598 * 599 * start of vblank: 600 * latch double buffered registers 601 * increment frame counter (ctg+) 602 * generate start of vblank interrupt (gen4+) 603 * | 604 * | frame start: 605 * | generate frame start interrupt (aka. vblank interrupt) (gmch) 606 * | may be shifted forward 1-3 extra lines via PIPECONF 607 * | | 608 * | | start of vsync: 609 * | | generate vsync interrupt 610 * | | | 611 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 612 * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 613 * ----va---> <-----------------vb--------------------> <--------va------------- 614 * | | <----vs-----> | 615 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 616 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 617 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 618 * | | | 619 * last visible pixel first visible pixel 620 * | increment frame counter (gen3/4) 621 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 622 * 623 * x = horizontal active 624 * _ = horizontal blanking 625 * hs = horizontal sync 626 * va = vertical active 627 * vb = vertical blanking 628 * vs = vertical sync 629 * vbs = vblank_start (number) 630 * 631 * Summary: 632 * - most events happen at the start of horizontal sync 633 * - frame start happens at the start of horizontal blank, 1-4 lines 634 * (depending on PIPECONF settings) after the start of vblank 635 * - gen3/4 pixel and frame counter are synchronized with the start 636 * of horizontal active on the first line of vertical active 637 */ 638 639 /* Called from drm generic code, passed a 'crtc', which 640 * we use as a pipe index 641 */ 642 u32 i915_get_vblank_counter(struct drm_crtc *crtc) 643 { 644 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 645 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 646 const struct drm_display_mode *mode = &vblank->hwmode; 647 enum pipe pipe = to_intel_crtc(crtc)->pipe; 648 i915_reg_t high_frame, low_frame; 649 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 650 unsigned long irqflags; 651 652 /* 653 * On i965gm TV output the frame counter only works up to 654 * the point when we enable the TV encoder. After that the 655 * frame counter ceases to work and reads zero. We need a 656 * vblank wait before enabling the TV encoder and so we 657 * have to enable vblank interrupts while the frame counter 658 * is still in a working state. However the core vblank code 659 * does not like us returning non-zero frame counter values 660 * when we've told it that we don't have a working frame 661 * counter. Thus we must stop non-zero values leaking out. 662 */ 663 if (!vblank->max_vblank_count) 664 return 0; 665 666 htotal = mode->crtc_htotal; 667 hsync_start = mode->crtc_hsync_start; 668 vbl_start = mode->crtc_vblank_start; 669 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 670 vbl_start = DIV_ROUND_UP(vbl_start, 2); 671 672 /* Convert to pixel count */ 673 vbl_start *= htotal; 674 675 /* Start of vblank event occurs at start of hsync */ 676 vbl_start -= htotal - hsync_start; 677 678 high_frame = PIPEFRAME(pipe); 679 low_frame = PIPEFRAMEPIXEL(pipe); 680 681 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 682 683 /* 684 * High & low register fields aren't synchronized, so make sure 685 * we get a low value that's stable across two reads of the high 686 * register. 687 */ 688 do { 689 high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 690 low = intel_de_read_fw(dev_priv, low_frame); 691 high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 692 } while (high1 != high2); 693 694 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 695 696 high1 >>= PIPE_FRAME_HIGH_SHIFT; 697 pixel = low & PIPE_PIXEL_MASK; 698 low >>= PIPE_FRAME_LOW_SHIFT; 699 700 /* 701 * The frame counter increments at beginning of active. 702 * Cook up a vblank counter by also checking the pixel 703 * counter against vblank start. 704 */ 705 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 706 } 707 708 u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 709 { 710 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 711 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 712 enum pipe pipe = to_intel_crtc(crtc)->pipe; 713 714 if (!vblank->max_vblank_count) 715 return 0; 716 717 return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 718 } 719 720 static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc) 721 { 722 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 723 struct drm_vblank_crtc *vblank = 724 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 725 const struct drm_display_mode *mode = &vblank->hwmode; 726 u32 htotal = mode->crtc_htotal; 727 u32 clock = mode->crtc_clock; 728 u32 scan_prev_time, scan_curr_time, scan_post_time; 729 730 /* 731 * To avoid the race condition where we might cross into the 732 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 733 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 734 * during the same frame. 735 */ 736 do { 737 /* 738 * This field provides read back of the display 739 * pipe frame time stamp. The time stamp value 740 * is sampled at every start of vertical blank. 741 */ 742 scan_prev_time = intel_de_read_fw(dev_priv, 743 PIPE_FRMTMSTMP(crtc->pipe)); 744 745 /* 746 * The TIMESTAMP_CTR register has the current 747 * time stamp value. 748 */ 749 scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 750 751 scan_post_time = intel_de_read_fw(dev_priv, 752 PIPE_FRMTMSTMP(crtc->pipe)); 753 } while (scan_post_time != scan_prev_time); 754 755 return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 756 clock), 1000 * htotal); 757 } 758 759 /* 760 * On certain encoders on certain platforms, pipe 761 * scanline register will not work to get the scanline, 762 * since the timings are driven from the PORT or issues 763 * with scanline register updates. 764 * This function will use Framestamp and current 765 * timestamp registers to calculate the scanline. 766 */ 767 static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 768 { 769 struct drm_vblank_crtc *vblank = 770 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 771 const struct drm_display_mode *mode = &vblank->hwmode; 772 u32 vblank_start = mode->crtc_vblank_start; 773 u32 vtotal = mode->crtc_vtotal; 774 u32 scanline; 775 776 scanline = intel_crtc_scanlines_since_frame_timestamp(crtc); 777 scanline = min(scanline, vtotal - 1); 778 scanline = (scanline + vblank_start) % vtotal; 779 780 return scanline; 781 } 782 783 /* 784 * intel_de_read_fw(), only for fast reads of display block, no need for 785 * forcewake etc. 786 */ 787 static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 788 { 789 struct drm_device *dev = crtc->base.dev; 790 struct drm_i915_private *dev_priv = to_i915(dev); 791 const struct drm_display_mode *mode; 792 struct drm_vblank_crtc *vblank; 793 enum pipe pipe = crtc->pipe; 794 int position, vtotal; 795 796 if (!crtc->active) 797 return 0; 798 799 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 800 mode = &vblank->hwmode; 801 802 if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 803 return __intel_get_crtc_scanline_from_timestamp(crtc); 804 805 vtotal = mode->crtc_vtotal; 806 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 807 vtotal /= 2; 808 809 if (DISPLAY_VER(dev_priv) == 2) 810 position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 811 else 812 position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 813 814 /* 815 * On HSW, the DSL reg (0x70000) appears to return 0 if we 816 * read it just before the start of vblank. So try it again 817 * so we don't accidentally end up spanning a vblank frame 818 * increment, causing the pipe_update_end() code to squak at us. 819 * 820 * The nature of this problem means we can't simply check the ISR 821 * bit and return the vblank start value; nor can we use the scanline 822 * debug register in the transcoder as it appears to have the same 823 * problem. We may need to extend this to include other platforms, 824 * but so far testing only shows the problem on HSW. 825 */ 826 if (HAS_DDI(dev_priv) && !position) { 827 int i, temp; 828 829 for (i = 0; i < 100; i++) { 830 udelay(1); 831 temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 832 if (temp != position) { 833 position = temp; 834 break; 835 } 836 } 837 } 838 839 /* 840 * See update_scanline_offset() for the details on the 841 * scanline_offset adjustment. 842 */ 843 return (position + crtc->scanline_offset) % vtotal; 844 } 845 846 static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 847 bool in_vblank_irq, 848 int *vpos, int *hpos, 849 ktime_t *stime, ktime_t *etime, 850 const struct drm_display_mode *mode) 851 { 852 struct drm_device *dev = _crtc->dev; 853 struct drm_i915_private *dev_priv = to_i915(dev); 854 struct intel_crtc *crtc = to_intel_crtc(_crtc); 855 enum pipe pipe = crtc->pipe; 856 int position; 857 int vbl_start, vbl_end, hsync_start, htotal, vtotal; 858 unsigned long irqflags; 859 bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 || 860 IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 || 861 crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 862 863 if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 864 drm_dbg(&dev_priv->drm, 865 "trying to get scanoutpos for disabled " 866 "pipe %c\n", pipe_name(pipe)); 867 return false; 868 } 869 870 htotal = mode->crtc_htotal; 871 hsync_start = mode->crtc_hsync_start; 872 vtotal = mode->crtc_vtotal; 873 vbl_start = mode->crtc_vblank_start; 874 vbl_end = mode->crtc_vblank_end; 875 876 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 877 vbl_start = DIV_ROUND_UP(vbl_start, 2); 878 vbl_end /= 2; 879 vtotal /= 2; 880 } 881 882 /* 883 * Lock uncore.lock, as we will do multiple timing critical raw 884 * register reads, potentially with preemption disabled, so the 885 * following code must not block on uncore.lock. 886 */ 887 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 888 889 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 890 891 /* Get optional system timestamp before query. */ 892 if (stime) 893 *stime = ktime_get(); 894 895 if (crtc->mode_flags & I915_MODE_FLAG_VRR) { 896 int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc); 897 898 position = __intel_get_crtc_scanline(crtc); 899 900 /* 901 * Already exiting vblank? If so, shift our position 902 * so it looks like we're already apporaching the full 903 * vblank end. This should make the generated timestamp 904 * more or less match when the active portion will start. 905 */ 906 if (position >= vbl_start && scanlines < position) 907 position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1); 908 } else if (use_scanline_counter) { 909 /* No obvious pixelcount register. Only query vertical 910 * scanout position from Display scan line register. 911 */ 912 position = __intel_get_crtc_scanline(crtc); 913 } else { 914 /* Have access to pixelcount since start of frame. 915 * We can split this into vertical and horizontal 916 * scanout position. 917 */ 918 position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 919 920 /* convert to pixel counts */ 921 vbl_start *= htotal; 922 vbl_end *= htotal; 923 vtotal *= htotal; 924 925 /* 926 * In interlaced modes, the pixel counter counts all pixels, 927 * so one field will have htotal more pixels. In order to avoid 928 * the reported position from jumping backwards when the pixel 929 * counter is beyond the length of the shorter field, just 930 * clamp the position the length of the shorter field. This 931 * matches how the scanline counter based position works since 932 * the scanline counter doesn't count the two half lines. 933 */ 934 if (position >= vtotal) 935 position = vtotal - 1; 936 937 /* 938 * Start of vblank interrupt is triggered at start of hsync, 939 * just prior to the first active line of vblank. However we 940 * consider lines to start at the leading edge of horizontal 941 * active. So, should we get here before we've crossed into 942 * the horizontal active of the first line in vblank, we would 943 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 944 * always add htotal-hsync_start to the current pixel position. 945 */ 946 position = (position + htotal - hsync_start) % vtotal; 947 } 948 949 /* Get optional system timestamp after query. */ 950 if (etime) 951 *etime = ktime_get(); 952 953 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 954 955 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 956 957 /* 958 * While in vblank, position will be negative 959 * counting up towards 0 at vbl_end. And outside 960 * vblank, position will be positive counting 961 * up since vbl_end. 962 */ 963 if (position >= vbl_start) 964 position -= vbl_end; 965 else 966 position += vtotal - vbl_end; 967 968 if (use_scanline_counter) { 969 *vpos = position; 970 *hpos = 0; 971 } else { 972 *vpos = position / htotal; 973 *hpos = position - (*vpos * htotal); 974 } 975 976 return true; 977 } 978 979 bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 980 ktime_t *vblank_time, bool in_vblank_irq) 981 { 982 return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 983 crtc, max_error, vblank_time, in_vblank_irq, 984 i915_get_crtc_scanoutpos); 985 } 986 987 int intel_get_crtc_scanline(struct intel_crtc *crtc) 988 { 989 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 990 unsigned long irqflags; 991 int position; 992 993 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 994 position = __intel_get_crtc_scanline(crtc); 995 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 996 997 return position; 998 } 999 1000 /** 1001 * ivb_parity_work - Workqueue called when a parity error interrupt 1002 * occurred. 1003 * @work: workqueue struct 1004 * 1005 * Doesn't actually do anything except notify userspace. As a consequence of 1006 * this event, userspace should try to remap the bad rows since statistically 1007 * it is likely the same row is more likely to go bad again. 1008 */ 1009 static void ivb_parity_work(struct work_struct *work) 1010 { 1011 struct drm_i915_private *dev_priv = 1012 container_of(work, typeof(*dev_priv), l3_parity.error_work); 1013 struct intel_gt *gt = &dev_priv->gt; 1014 u32 error_status, row, bank, subbank; 1015 char *parity_event[6]; 1016 u32 misccpctl; 1017 u8 slice = 0; 1018 1019 /* We must turn off DOP level clock gating to access the L3 registers. 1020 * In order to prevent a get/put style interface, acquire struct mutex 1021 * any time we access those registers. 1022 */ 1023 mutex_lock(&dev_priv->drm.struct_mutex); 1024 1025 /* If we've screwed up tracking, just let the interrupt fire again */ 1026 if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 1027 goto out; 1028 1029 misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1030 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1031 intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1032 1033 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1034 i915_reg_t reg; 1035 1036 slice--; 1037 if (drm_WARN_ON_ONCE(&dev_priv->drm, 1038 slice >= NUM_L3_SLICES(dev_priv))) 1039 break; 1040 1041 dev_priv->l3_parity.which_slice &= ~(1<<slice); 1042 1043 reg = GEN7_L3CDERRST1(slice); 1044 1045 error_status = intel_uncore_read(&dev_priv->uncore, reg); 1046 row = GEN7_PARITY_ERROR_ROW(error_status); 1047 bank = GEN7_PARITY_ERROR_BANK(error_status); 1048 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1049 1050 intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 1051 intel_uncore_posting_read(&dev_priv->uncore, reg); 1052 1053 parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1054 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1055 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1056 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 1057 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 1058 parity_event[5] = NULL; 1059 1060 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1061 KOBJ_CHANGE, parity_event); 1062 1063 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 1064 slice, row, bank, subbank); 1065 1066 kfree(parity_event[4]); 1067 kfree(parity_event[3]); 1068 kfree(parity_event[2]); 1069 kfree(parity_event[1]); 1070 } 1071 1072 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 1073 1074 out: 1075 drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1076 spin_lock_irq(>->irq_lock); 1077 gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1078 spin_unlock_irq(>->irq_lock); 1079 1080 mutex_unlock(&dev_priv->drm.struct_mutex); 1081 } 1082 1083 static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1084 { 1085 switch (pin) { 1086 case HPD_PORT_TC1: 1087 case HPD_PORT_TC2: 1088 case HPD_PORT_TC3: 1089 case HPD_PORT_TC4: 1090 case HPD_PORT_TC5: 1091 case HPD_PORT_TC6: 1092 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 1093 default: 1094 return false; 1095 } 1096 } 1097 1098 static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1099 { 1100 switch (pin) { 1101 case HPD_PORT_A: 1102 return val & PORTA_HOTPLUG_LONG_DETECT; 1103 case HPD_PORT_B: 1104 return val & PORTB_HOTPLUG_LONG_DETECT; 1105 case HPD_PORT_C: 1106 return val & PORTC_HOTPLUG_LONG_DETECT; 1107 default: 1108 return false; 1109 } 1110 } 1111 1112 static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1113 { 1114 switch (pin) { 1115 case HPD_PORT_A: 1116 case HPD_PORT_B: 1117 case HPD_PORT_C: 1118 case HPD_PORT_D: 1119 return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 1120 default: 1121 return false; 1122 } 1123 } 1124 1125 static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1126 { 1127 switch (pin) { 1128 case HPD_PORT_TC1: 1129 case HPD_PORT_TC2: 1130 case HPD_PORT_TC3: 1131 case HPD_PORT_TC4: 1132 case HPD_PORT_TC5: 1133 case HPD_PORT_TC6: 1134 return val & ICP_TC_HPD_LONG_DETECT(pin); 1135 default: 1136 return false; 1137 } 1138 } 1139 1140 static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 1141 { 1142 switch (pin) { 1143 case HPD_PORT_E: 1144 return val & PORTE_HOTPLUG_LONG_DETECT; 1145 default: 1146 return false; 1147 } 1148 } 1149 1150 static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1151 { 1152 switch (pin) { 1153 case HPD_PORT_A: 1154 return val & PORTA_HOTPLUG_LONG_DETECT; 1155 case HPD_PORT_B: 1156 return val & PORTB_HOTPLUG_LONG_DETECT; 1157 case HPD_PORT_C: 1158 return val & PORTC_HOTPLUG_LONG_DETECT; 1159 case HPD_PORT_D: 1160 return val & PORTD_HOTPLUG_LONG_DETECT; 1161 default: 1162 return false; 1163 } 1164 } 1165 1166 static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1167 { 1168 switch (pin) { 1169 case HPD_PORT_A: 1170 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1171 default: 1172 return false; 1173 } 1174 } 1175 1176 static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1177 { 1178 switch (pin) { 1179 case HPD_PORT_B: 1180 return val & PORTB_HOTPLUG_LONG_DETECT; 1181 case HPD_PORT_C: 1182 return val & PORTC_HOTPLUG_LONG_DETECT; 1183 case HPD_PORT_D: 1184 return val & PORTD_HOTPLUG_LONG_DETECT; 1185 default: 1186 return false; 1187 } 1188 } 1189 1190 static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1191 { 1192 switch (pin) { 1193 case HPD_PORT_B: 1194 return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1195 case HPD_PORT_C: 1196 return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1197 case HPD_PORT_D: 1198 return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1199 default: 1200 return false; 1201 } 1202 } 1203 1204 /* 1205 * Get a bit mask of pins that have triggered, and which ones may be long. 1206 * This can be called multiple times with the same masks to accumulate 1207 * hotplug detection results from several registers. 1208 * 1209 * Note that the caller is expected to zero out the masks initially. 1210 */ 1211 static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1212 u32 *pin_mask, u32 *long_mask, 1213 u32 hotplug_trigger, u32 dig_hotplug_reg, 1214 const u32 hpd[HPD_NUM_PINS], 1215 bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1216 { 1217 enum hpd_pin pin; 1218 1219 BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 1220 1221 for_each_hpd_pin(pin) { 1222 if ((hpd[pin] & hotplug_trigger) == 0) 1223 continue; 1224 1225 *pin_mask |= BIT(pin); 1226 1227 if (long_pulse_detect(pin, dig_hotplug_reg)) 1228 *long_mask |= BIT(pin); 1229 } 1230 1231 drm_dbg(&dev_priv->drm, 1232 "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1233 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1234 1235 } 1236 1237 static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1238 const u32 hpd[HPD_NUM_PINS]) 1239 { 1240 struct intel_encoder *encoder; 1241 u32 enabled_irqs = 0; 1242 1243 for_each_intel_encoder(&dev_priv->drm, encoder) 1244 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1245 enabled_irqs |= hpd[encoder->hpd_pin]; 1246 1247 return enabled_irqs; 1248 } 1249 1250 static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1251 const u32 hpd[HPD_NUM_PINS]) 1252 { 1253 struct intel_encoder *encoder; 1254 u32 hotplug_irqs = 0; 1255 1256 for_each_intel_encoder(&dev_priv->drm, encoder) 1257 hotplug_irqs |= hpd[encoder->hpd_pin]; 1258 1259 return hotplug_irqs; 1260 } 1261 1262 static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 1263 hotplug_enables_func hotplug_enables) 1264 { 1265 struct intel_encoder *encoder; 1266 u32 hotplug = 0; 1267 1268 for_each_intel_encoder(&i915->drm, encoder) 1269 hotplug |= hotplug_enables(i915, encoder->hpd_pin); 1270 1271 return hotplug; 1272 } 1273 1274 static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1275 { 1276 wake_up_all(&dev_priv->gmbus_wait_queue); 1277 } 1278 1279 static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1280 { 1281 wake_up_all(&dev_priv->gmbus_wait_queue); 1282 } 1283 1284 #if defined(CONFIG_DEBUG_FS) 1285 static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 1286 enum pipe pipe, 1287 u32 crc0, u32 crc1, 1288 u32 crc2, u32 crc3, 1289 u32 crc4) 1290 { 1291 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 1292 struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 1293 u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 1294 1295 trace_intel_pipe_crc(crtc, crcs); 1296 1297 spin_lock(&pipe_crc->lock); 1298 /* 1299 * For some not yet identified reason, the first CRC is 1300 * bonkers. So let's just wait for the next vblank and read 1301 * out the buggy result. 1302 * 1303 * On GEN8+ sometimes the second CRC is bonkers as well, so 1304 * don't trust that one either. 1305 */ 1306 if (pipe_crc->skipped <= 0 || 1307 (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 1308 pipe_crc->skipped++; 1309 spin_unlock(&pipe_crc->lock); 1310 return; 1311 } 1312 spin_unlock(&pipe_crc->lock); 1313 1314 drm_crtc_add_crc_entry(&crtc->base, true, 1315 drm_crtc_accurate_vblank_count(&crtc->base), 1316 crcs); 1317 } 1318 #else 1319 static inline void 1320 display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 1321 enum pipe pipe, 1322 u32 crc0, u32 crc1, 1323 u32 crc2, u32 crc3, 1324 u32 crc4) {} 1325 #endif 1326 1327 static void flip_done_handler(struct drm_i915_private *i915, 1328 enum pipe pipe) 1329 { 1330 struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 1331 struct drm_crtc_state *crtc_state = crtc->base.state; 1332 struct drm_pending_vblank_event *e = crtc_state->event; 1333 struct drm_device *dev = &i915->drm; 1334 unsigned long irqflags; 1335 1336 spin_lock_irqsave(&dev->event_lock, irqflags); 1337 1338 crtc_state->event = NULL; 1339 1340 drm_crtc_send_vblank_event(&crtc->base, e); 1341 1342 spin_unlock_irqrestore(&dev->event_lock, irqflags); 1343 } 1344 1345 static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 1346 enum pipe pipe) 1347 { 1348 display_pipe_crc_irq_handler(dev_priv, pipe, 1349 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 1350 0, 0, 0, 0); 1351 } 1352 1353 static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 1354 enum pipe pipe) 1355 { 1356 display_pipe_crc_irq_handler(dev_priv, pipe, 1357 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 1358 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 1359 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 1360 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 1361 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1362 } 1363 1364 static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 1365 enum pipe pipe) 1366 { 1367 u32 res1, res2; 1368 1369 if (DISPLAY_VER(dev_priv) >= 3) 1370 res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 1371 else 1372 res1 = 0; 1373 1374 if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv)) 1375 res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 1376 else 1377 res2 = 0; 1378 1379 display_pipe_crc_irq_handler(dev_priv, pipe, 1380 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 1381 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 1382 intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 1383 res1, res2); 1384 } 1385 1386 static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 1387 { 1388 enum pipe pipe; 1389 1390 for_each_pipe(dev_priv, pipe) { 1391 intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 1392 PIPESTAT_INT_STATUS_MASK | 1393 PIPE_FIFO_UNDERRUN_STATUS); 1394 1395 dev_priv->pipestat_irq_mask[pipe] = 0; 1396 } 1397 } 1398 1399 static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 1400 u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1401 { 1402 enum pipe pipe; 1403 1404 spin_lock(&dev_priv->irq_lock); 1405 1406 if (!dev_priv->display_irqs_enabled) { 1407 spin_unlock(&dev_priv->irq_lock); 1408 return; 1409 } 1410 1411 for_each_pipe(dev_priv, pipe) { 1412 i915_reg_t reg; 1413 u32 status_mask, enable_mask, iir_bit = 0; 1414 1415 /* 1416 * PIPESTAT bits get signalled even when the interrupt is 1417 * disabled with the mask bits, and some of the status bits do 1418 * not generate interrupts at all (like the underrun bit). Hence 1419 * we need to be careful that we only handle what we want to 1420 * handle. 1421 */ 1422 1423 /* fifo underruns are filterered in the underrun handler. */ 1424 status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1425 1426 switch (pipe) { 1427 default: 1428 case PIPE_A: 1429 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1430 break; 1431 case PIPE_B: 1432 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1433 break; 1434 case PIPE_C: 1435 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 1436 break; 1437 } 1438 if (iir & iir_bit) 1439 status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1440 1441 if (!status_mask) 1442 continue; 1443 1444 reg = PIPESTAT(pipe); 1445 pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 1446 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 1447 1448 /* 1449 * Clear the PIPE*STAT regs before the IIR 1450 * 1451 * Toggle the enable bits to make sure we get an 1452 * edge in the ISR pipe event bit if we don't clear 1453 * all the enabled status bits. Otherwise the edge 1454 * triggered IIR on i965/g4x wouldn't notice that 1455 * an interrupt is still pending. 1456 */ 1457 if (pipe_stats[pipe]) { 1458 intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 1459 intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1460 } 1461 } 1462 spin_unlock(&dev_priv->irq_lock); 1463 } 1464 1465 static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1466 u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1467 { 1468 enum pipe pipe; 1469 1470 for_each_pipe(dev_priv, pipe) { 1471 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1472 intel_handle_vblank(dev_priv, pipe); 1473 1474 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1475 i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1476 1477 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1478 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1479 } 1480 } 1481 1482 static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1483 u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1484 { 1485 bool blc_event = false; 1486 enum pipe pipe; 1487 1488 for_each_pipe(dev_priv, pipe) { 1489 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1490 intel_handle_vblank(dev_priv, pipe); 1491 1492 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1493 blc_event = true; 1494 1495 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1496 i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1497 1498 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1499 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1500 } 1501 1502 if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1503 intel_opregion_asle_intr(dev_priv); 1504 } 1505 1506 static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1507 u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1508 { 1509 bool blc_event = false; 1510 enum pipe pipe; 1511 1512 for_each_pipe(dev_priv, pipe) { 1513 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1514 intel_handle_vblank(dev_priv, pipe); 1515 1516 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1517 blc_event = true; 1518 1519 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1520 i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1521 1522 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1523 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1524 } 1525 1526 if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1527 intel_opregion_asle_intr(dev_priv); 1528 1529 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1530 gmbus_irq_handler(dev_priv); 1531 } 1532 1533 static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1534 u32 pipe_stats[I915_MAX_PIPES]) 1535 { 1536 enum pipe pipe; 1537 1538 for_each_pipe(dev_priv, pipe) { 1539 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1540 intel_handle_vblank(dev_priv, pipe); 1541 1542 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 1543 flip_done_handler(dev_priv, pipe); 1544 1545 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1546 i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1547 1548 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1549 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1550 } 1551 1552 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1553 gmbus_irq_handler(dev_priv); 1554 } 1555 1556 static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 1557 { 1558 u32 hotplug_status = 0, hotplug_status_mask; 1559 int i; 1560 1561 if (IS_G4X(dev_priv) || 1562 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 1563 hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 1564 DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 1565 else 1566 hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 1567 1568 /* 1569 * We absolutely have to clear all the pending interrupt 1570 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 1571 * interrupt bit won't have an edge, and the i965/g4x 1572 * edge triggered IIR will not notice that an interrupt 1573 * is still pending. We can't use PORT_HOTPLUG_EN to 1574 * guarantee the edge as the act of toggling the enable 1575 * bits can itself generate a new hotplug interrupt :( 1576 */ 1577 for (i = 0; i < 10; i++) { 1578 u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 1579 1580 if (tmp == 0) 1581 return hotplug_status; 1582 1583 hotplug_status |= tmp; 1584 intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 1585 } 1586 1587 drm_WARN_ONCE(&dev_priv->drm, 1, 1588 "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 1589 intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 1590 1591 return hotplug_status; 1592 } 1593 1594 static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 1595 u32 hotplug_status) 1596 { 1597 u32 pin_mask = 0, long_mask = 0; 1598 u32 hotplug_trigger; 1599 1600 if (IS_G4X(dev_priv) || 1601 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 1602 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 1603 else 1604 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 1605 1606 if (hotplug_trigger) { 1607 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1608 hotplug_trigger, hotplug_trigger, 1609 dev_priv->hotplug.hpd, 1610 i9xx_port_hotplug_long_detect); 1611 1612 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1613 } 1614 1615 if ((IS_G4X(dev_priv) || 1616 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 1617 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1618 dp_aux_irq_handler(dev_priv); 1619 } 1620 1621 static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1622 { 1623 struct drm_i915_private *dev_priv = arg; 1624 irqreturn_t ret = IRQ_NONE; 1625 1626 if (!intel_irqs_enabled(dev_priv)) 1627 return IRQ_NONE; 1628 1629 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 1630 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1631 1632 do { 1633 u32 iir, gt_iir, pm_iir; 1634 u32 pipe_stats[I915_MAX_PIPES] = {}; 1635 u32 hotplug_status = 0; 1636 u32 ier = 0; 1637 1638 gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 1639 pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 1640 iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1641 1642 if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1643 break; 1644 1645 ret = IRQ_HANDLED; 1646 1647 /* 1648 * Theory on interrupt generation, based on empirical evidence: 1649 * 1650 * x = ((VLV_IIR & VLV_IER) || 1651 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1652 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1653 * 1654 * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1655 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1656 * guarantee the CPU interrupt will be raised again even if we 1657 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1658 * bits this time around. 1659 */ 1660 intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 1661 ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 1662 intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 1663 1664 if (gt_iir) 1665 intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 1666 if (pm_iir) 1667 intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 1668 1669 if (iir & I915_DISPLAY_PORT_INTERRUPT) 1670 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 1671 1672 /* Call regardless, as some status bits might not be 1673 * signalled in iir */ 1674 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 1675 1676 if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1677 I915_LPE_PIPE_B_INTERRUPT)) 1678 intel_lpe_audio_irq_handler(dev_priv); 1679 1680 /* 1681 * VLV_IIR is single buffered, and reflects the level 1682 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 1683 */ 1684 if (iir) 1685 intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 1686 1687 intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 1688 intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 1689 1690 if (gt_iir) 1691 gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 1692 if (pm_iir) 1693 gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 1694 1695 if (hotplug_status) 1696 i9xx_hpd_irq_handler(dev_priv, hotplug_status); 1697 1698 valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1699 } while (0); 1700 1701 pmu_irq_stats(dev_priv, ret); 1702 1703 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1704 1705 return ret; 1706 } 1707 1708 static irqreturn_t cherryview_irq_handler(int irq, void *arg) 1709 { 1710 struct drm_i915_private *dev_priv = arg; 1711 irqreturn_t ret = IRQ_NONE; 1712 1713 if (!intel_irqs_enabled(dev_priv)) 1714 return IRQ_NONE; 1715 1716 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 1717 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1718 1719 do { 1720 u32 master_ctl, iir; 1721 u32 pipe_stats[I915_MAX_PIPES] = {}; 1722 u32 hotplug_status = 0; 1723 u32 ier = 0; 1724 1725 master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 1726 iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1727 1728 if (master_ctl == 0 && iir == 0) 1729 break; 1730 1731 ret = IRQ_HANDLED; 1732 1733 /* 1734 * Theory on interrupt generation, based on empirical evidence: 1735 * 1736 * x = ((VLV_IIR & VLV_IER) || 1737 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1738 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1739 * 1740 * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1741 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1742 * guarantee the CPU interrupt will be raised again even if we 1743 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1744 * bits this time around. 1745 */ 1746 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 1747 ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 1748 intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 1749 1750 gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 1751 1752 if (iir & I915_DISPLAY_PORT_INTERRUPT) 1753 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 1754 1755 /* Call regardless, as some status bits might not be 1756 * signalled in iir */ 1757 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 1758 1759 if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1760 I915_LPE_PIPE_B_INTERRUPT | 1761 I915_LPE_PIPE_C_INTERRUPT)) 1762 intel_lpe_audio_irq_handler(dev_priv); 1763 1764 /* 1765 * VLV_IIR is single buffered, and reflects the level 1766 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 1767 */ 1768 if (iir) 1769 intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 1770 1771 intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 1772 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 1773 1774 if (hotplug_status) 1775 i9xx_hpd_irq_handler(dev_priv, hotplug_status); 1776 1777 valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1778 } while (0); 1779 1780 pmu_irq_stats(dev_priv, ret); 1781 1782 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1783 1784 return ret; 1785 } 1786 1787 static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 1788 u32 hotplug_trigger) 1789 { 1790 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1791 1792 /* 1793 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 1794 * unless we touch the hotplug register, even if hotplug_trigger is 1795 * zero. Not acking leads to "The master control interrupt lied (SDE)!" 1796 * errors. 1797 */ 1798 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 1799 if (!hotplug_trigger) { 1800 u32 mask = PORTA_HOTPLUG_STATUS_MASK | 1801 PORTD_HOTPLUG_STATUS_MASK | 1802 PORTC_HOTPLUG_STATUS_MASK | 1803 PORTB_HOTPLUG_STATUS_MASK; 1804 dig_hotplug_reg &= ~mask; 1805 } 1806 1807 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 1808 if (!hotplug_trigger) 1809 return; 1810 1811 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1812 hotplug_trigger, dig_hotplug_reg, 1813 dev_priv->hotplug.pch_hpd, 1814 pch_port_hotplug_long_detect); 1815 1816 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1817 } 1818 1819 static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 1820 { 1821 enum pipe pipe; 1822 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1823 1824 ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 1825 1826 if (pch_iir & SDE_AUDIO_POWER_MASK) { 1827 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1828 SDE_AUDIO_POWER_SHIFT); 1829 drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1830 port_name(port)); 1831 } 1832 1833 if (pch_iir & SDE_AUX_MASK) 1834 dp_aux_irq_handler(dev_priv); 1835 1836 if (pch_iir & SDE_GMBUS) 1837 gmbus_irq_handler(dev_priv); 1838 1839 if (pch_iir & SDE_AUDIO_HDCP_MASK) 1840 drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1841 1842 if (pch_iir & SDE_AUDIO_TRANS_MASK) 1843 drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1844 1845 if (pch_iir & SDE_POISON) 1846 drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1847 1848 if (pch_iir & SDE_FDI_MASK) { 1849 for_each_pipe(dev_priv, pipe) 1850 drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 1851 pipe_name(pipe), 1852 intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1853 } 1854 1855 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1856 drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1857 1858 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1859 drm_dbg(&dev_priv->drm, 1860 "PCH transcoder CRC error interrupt\n"); 1861 1862 if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1863 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 1864 1865 if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1866 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 1867 } 1868 1869 static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 1870 { 1871 u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 1872 enum pipe pipe; 1873 1874 if (err_int & ERR_INT_POISON) 1875 drm_err(&dev_priv->drm, "Poison interrupt\n"); 1876 1877 for_each_pipe(dev_priv, pipe) { 1878 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 1879 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1880 1881 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 1882 if (IS_IVYBRIDGE(dev_priv)) 1883 ivb_pipe_crc_irq_handler(dev_priv, pipe); 1884 else 1885 hsw_pipe_crc_irq_handler(dev_priv, pipe); 1886 } 1887 } 1888 1889 intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 1890 } 1891 1892 static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 1893 { 1894 u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 1895 enum pipe pipe; 1896 1897 if (serr_int & SERR_INT_POISON) 1898 drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1899 1900 for_each_pipe(dev_priv, pipe) 1901 if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 1902 intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 1903 1904 intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1905 } 1906 1907 static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 1908 { 1909 enum pipe pipe; 1910 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1911 1912 ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 1913 1914 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1915 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 1916 SDE_AUDIO_POWER_SHIFT_CPT); 1917 drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1918 port_name(port)); 1919 } 1920 1921 if (pch_iir & SDE_AUX_MASK_CPT) 1922 dp_aux_irq_handler(dev_priv); 1923 1924 if (pch_iir & SDE_GMBUS_CPT) 1925 gmbus_irq_handler(dev_priv); 1926 1927 if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 1928 drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 1929 1930 if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 1931 drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 1932 1933 if (pch_iir & SDE_FDI_MASK_CPT) { 1934 for_each_pipe(dev_priv, pipe) 1935 drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 1936 pipe_name(pipe), 1937 intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1938 } 1939 1940 if (pch_iir & SDE_ERROR_CPT) 1941 cpt_serr_int_handler(dev_priv); 1942 } 1943 1944 static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 1945 { 1946 u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1947 u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 1948 u32 pin_mask = 0, long_mask = 0; 1949 1950 if (ddi_hotplug_trigger) { 1951 u32 dig_hotplug_reg; 1952 1953 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 1954 intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg); 1955 1956 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1957 ddi_hotplug_trigger, dig_hotplug_reg, 1958 dev_priv->hotplug.pch_hpd, 1959 icp_ddi_port_hotplug_long_detect); 1960 } 1961 1962 if (tc_hotplug_trigger) { 1963 u32 dig_hotplug_reg; 1964 1965 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 1966 intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg); 1967 1968 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1969 tc_hotplug_trigger, dig_hotplug_reg, 1970 dev_priv->hotplug.pch_hpd, 1971 icp_tc_port_hotplug_long_detect); 1972 } 1973 1974 if (pin_mask) 1975 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1976 1977 if (pch_iir & SDE_GMBUS_ICP) 1978 gmbus_irq_handler(dev_priv); 1979 } 1980 1981 static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 1982 { 1983 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 1984 ~SDE_PORTE_HOTPLUG_SPT; 1985 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 1986 u32 pin_mask = 0, long_mask = 0; 1987 1988 if (hotplug_trigger) { 1989 u32 dig_hotplug_reg; 1990 1991 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 1992 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 1993 1994 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1995 hotplug_trigger, dig_hotplug_reg, 1996 dev_priv->hotplug.pch_hpd, 1997 spt_port_hotplug_long_detect); 1998 } 1999 2000 if (hotplug2_trigger) { 2001 u32 dig_hotplug_reg; 2002 2003 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 2004 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg); 2005 2006 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2007 hotplug2_trigger, dig_hotplug_reg, 2008 dev_priv->hotplug.pch_hpd, 2009 spt_port_hotplug2_long_detect); 2010 } 2011 2012 if (pin_mask) 2013 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2014 2015 if (pch_iir & SDE_GMBUS_CPT) 2016 gmbus_irq_handler(dev_priv); 2017 } 2018 2019 static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 2020 u32 hotplug_trigger) 2021 { 2022 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2023 2024 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 2025 intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2026 2027 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2028 hotplug_trigger, dig_hotplug_reg, 2029 dev_priv->hotplug.hpd, 2030 ilk_port_hotplug_long_detect); 2031 2032 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2033 } 2034 2035 static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 2036 u32 de_iir) 2037 { 2038 enum pipe pipe; 2039 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 2040 2041 if (hotplug_trigger) 2042 ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2043 2044 if (de_iir & DE_AUX_CHANNEL_A) 2045 dp_aux_irq_handler(dev_priv); 2046 2047 if (de_iir & DE_GSE) 2048 intel_opregion_asle_intr(dev_priv); 2049 2050 if (de_iir & DE_POISON) 2051 drm_err(&dev_priv->drm, "Poison interrupt\n"); 2052 2053 for_each_pipe(dev_priv, pipe) { 2054 if (de_iir & DE_PIPE_VBLANK(pipe)) 2055 intel_handle_vblank(dev_priv, pipe); 2056 2057 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 2058 flip_done_handler(dev_priv, pipe); 2059 2060 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 2061 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2062 2063 if (de_iir & DE_PIPE_CRC_DONE(pipe)) 2064 i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2065 } 2066 2067 /* check event from PCH */ 2068 if (de_iir & DE_PCH_EVENT) { 2069 u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2070 2071 if (HAS_PCH_CPT(dev_priv)) 2072 cpt_irq_handler(dev_priv, pch_iir); 2073 else 2074 ibx_irq_handler(dev_priv, pch_iir); 2075 2076 /* should clear PCH hotplug event before clear CPU irq */ 2077 intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2078 } 2079 2080 if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT) 2081 gen5_rps_irq_handler(&dev_priv->gt.rps); 2082 } 2083 2084 static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 2085 u32 de_iir) 2086 { 2087 enum pipe pipe; 2088 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 2089 2090 if (hotplug_trigger) 2091 ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2092 2093 if (de_iir & DE_ERR_INT_IVB) 2094 ivb_err_int_handler(dev_priv); 2095 2096 if (de_iir & DE_EDP_PSR_INT_HSW) { 2097 struct intel_encoder *encoder; 2098 2099 for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2100 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2101 2102 u32 psr_iir = intel_uncore_read(&dev_priv->uncore, 2103 EDP_PSR_IIR); 2104 2105 intel_psr_irq_handler(intel_dp, psr_iir); 2106 intel_uncore_write(&dev_priv->uncore, 2107 EDP_PSR_IIR, psr_iir); 2108 break; 2109 } 2110 } 2111 2112 if (de_iir & DE_AUX_CHANNEL_A_IVB) 2113 dp_aux_irq_handler(dev_priv); 2114 2115 if (de_iir & DE_GSE_IVB) 2116 intel_opregion_asle_intr(dev_priv); 2117 2118 for_each_pipe(dev_priv, pipe) { 2119 if (de_iir & DE_PIPE_VBLANK_IVB(pipe)) 2120 intel_handle_vblank(dev_priv, pipe); 2121 2122 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 2123 flip_done_handler(dev_priv, pipe); 2124 } 2125 2126 /* check event from PCH */ 2127 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 2128 u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2129 2130 cpt_irq_handler(dev_priv, pch_iir); 2131 2132 /* clear PCH hotplug event before clear CPU irq */ 2133 intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2134 } 2135 } 2136 2137 /* 2138 * To handle irqs with the minimum potential races with fresh interrupts, we: 2139 * 1 - Disable Master Interrupt Control. 2140 * 2 - Find the source(s) of the interrupt. 2141 * 3 - Clear the Interrupt Identity bits (IIR). 2142 * 4 - Process the interrupt(s) that had bits set in the IIRs. 2143 * 5 - Re-enable Master Interrupt Control. 2144 */ 2145 static irqreturn_t ilk_irq_handler(int irq, void *arg) 2146 { 2147 struct drm_i915_private *i915 = arg; 2148 void __iomem * const regs = i915->uncore.regs; 2149 u32 de_iir, gt_iir, de_ier, sde_ier = 0; 2150 irqreturn_t ret = IRQ_NONE; 2151 2152 if (unlikely(!intel_irqs_enabled(i915))) 2153 return IRQ_NONE; 2154 2155 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2156 disable_rpm_wakeref_asserts(&i915->runtime_pm); 2157 2158 /* disable master interrupt before clearing iir */ 2159 de_ier = raw_reg_read(regs, DEIER); 2160 raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 2161 2162 /* Disable south interrupts. We'll only write to SDEIIR once, so further 2163 * interrupts will will be stored on its back queue, and then we'll be 2164 * able to process them after we restore SDEIER (as soon as we restore 2165 * it, we'll get an interrupt if SDEIIR still has something to process 2166 * due to its back queue). */ 2167 if (!HAS_PCH_NOP(i915)) { 2168 sde_ier = raw_reg_read(regs, SDEIER); 2169 raw_reg_write(regs, SDEIER, 0); 2170 } 2171 2172 /* Find, clear, then process each source of interrupt */ 2173 2174 gt_iir = raw_reg_read(regs, GTIIR); 2175 if (gt_iir) { 2176 raw_reg_write(regs, GTIIR, gt_iir); 2177 if (GRAPHICS_VER(i915) >= 6) 2178 gen6_gt_irq_handler(&i915->gt, gt_iir); 2179 else 2180 gen5_gt_irq_handler(&i915->gt, gt_iir); 2181 ret = IRQ_HANDLED; 2182 } 2183 2184 de_iir = raw_reg_read(regs, DEIIR); 2185 if (de_iir) { 2186 raw_reg_write(regs, DEIIR, de_iir); 2187 if (DISPLAY_VER(i915) >= 7) 2188 ivb_display_irq_handler(i915, de_iir); 2189 else 2190 ilk_display_irq_handler(i915, de_iir); 2191 ret = IRQ_HANDLED; 2192 } 2193 2194 if (GRAPHICS_VER(i915) >= 6) { 2195 u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2196 if (pm_iir) { 2197 raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2198 gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2199 ret = IRQ_HANDLED; 2200 } 2201 } 2202 2203 raw_reg_write(regs, DEIER, de_ier); 2204 if (sde_ier) 2205 raw_reg_write(regs, SDEIER, sde_ier); 2206 2207 pmu_irq_stats(i915, ret); 2208 2209 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2210 enable_rpm_wakeref_asserts(&i915->runtime_pm); 2211 2212 return ret; 2213 } 2214 2215 static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 2216 u32 hotplug_trigger) 2217 { 2218 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2219 2220 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 2221 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 2222 2223 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2224 hotplug_trigger, dig_hotplug_reg, 2225 dev_priv->hotplug.hpd, 2226 bxt_port_hotplug_long_detect); 2227 2228 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2229 } 2230 2231 static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2232 { 2233 u32 pin_mask = 0, long_mask = 0; 2234 u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2235 u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2236 2237 if (trigger_tc) { 2238 u32 dig_hotplug_reg; 2239 2240 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 2241 intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2242 2243 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2244 trigger_tc, dig_hotplug_reg, 2245 dev_priv->hotplug.hpd, 2246 gen11_port_hotplug_long_detect); 2247 } 2248 2249 if (trigger_tbt) { 2250 u32 dig_hotplug_reg; 2251 2252 dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 2253 intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2254 2255 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2256 trigger_tbt, dig_hotplug_reg, 2257 dev_priv->hotplug.hpd, 2258 gen11_port_hotplug_long_detect); 2259 } 2260 2261 if (pin_mask) 2262 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2263 else 2264 drm_err(&dev_priv->drm, 2265 "Unexpected DE HPD interrupt 0x%08x\n", iir); 2266 } 2267 2268 static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 2269 { 2270 u32 mask; 2271 2272 if (DISPLAY_VER(dev_priv) >= 13) 2273 return TGL_DE_PORT_AUX_DDIA | 2274 TGL_DE_PORT_AUX_DDIB | 2275 TGL_DE_PORT_AUX_DDIC | 2276 XELPD_DE_PORT_AUX_DDID | 2277 XELPD_DE_PORT_AUX_DDIE | 2278 TGL_DE_PORT_AUX_USBC1 | 2279 TGL_DE_PORT_AUX_USBC2 | 2280 TGL_DE_PORT_AUX_USBC3 | 2281 TGL_DE_PORT_AUX_USBC4; 2282 else if (DISPLAY_VER(dev_priv) >= 12) 2283 return TGL_DE_PORT_AUX_DDIA | 2284 TGL_DE_PORT_AUX_DDIB | 2285 TGL_DE_PORT_AUX_DDIC | 2286 TGL_DE_PORT_AUX_USBC1 | 2287 TGL_DE_PORT_AUX_USBC2 | 2288 TGL_DE_PORT_AUX_USBC3 | 2289 TGL_DE_PORT_AUX_USBC4 | 2290 TGL_DE_PORT_AUX_USBC5 | 2291 TGL_DE_PORT_AUX_USBC6; 2292 2293 2294 mask = GEN8_AUX_CHANNEL_A; 2295 if (DISPLAY_VER(dev_priv) >= 9) 2296 mask |= GEN9_AUX_CHANNEL_B | 2297 GEN9_AUX_CHANNEL_C | 2298 GEN9_AUX_CHANNEL_D; 2299 2300 if (IS_CNL_WITH_PORT_F(dev_priv) || DISPLAY_VER(dev_priv) == 11) 2301 mask |= CNL_AUX_CHANNEL_F; 2302 2303 if (DISPLAY_VER(dev_priv) == 11) 2304 mask |= ICL_AUX_CHANNEL_E; 2305 2306 return mask; 2307 } 2308 2309 static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 2310 { 2311 if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv)) 2312 return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 2313 else if (DISPLAY_VER(dev_priv) >= 11) 2314 return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2315 else if (DISPLAY_VER(dev_priv) >= 9) 2316 return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2317 else 2318 return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2319 } 2320 2321 static void 2322 gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2323 { 2324 bool found = false; 2325 2326 if (iir & GEN8_DE_MISC_GSE) { 2327 intel_opregion_asle_intr(dev_priv); 2328 found = true; 2329 } 2330 2331 if (iir & GEN8_DE_EDP_PSR) { 2332 struct intel_encoder *encoder; 2333 u32 psr_iir; 2334 i915_reg_t iir_reg; 2335 2336 for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2337 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2338 2339 if (DISPLAY_VER(dev_priv) >= 12) 2340 iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder); 2341 else 2342 iir_reg = EDP_PSR_IIR; 2343 2344 psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg); 2345 intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir); 2346 2347 if (psr_iir) 2348 found = true; 2349 2350 intel_psr_irq_handler(intel_dp, psr_iir); 2351 2352 /* prior GEN12 only have one EDP PSR */ 2353 if (DISPLAY_VER(dev_priv) < 12) 2354 break; 2355 } 2356 } 2357 2358 if (!found) 2359 drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2360 } 2361 2362 static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 2363 u32 te_trigger) 2364 { 2365 enum pipe pipe = INVALID_PIPE; 2366 enum transcoder dsi_trans; 2367 enum port port; 2368 u32 val, tmp; 2369 2370 /* 2371 * Incase of dual link, TE comes from DSI_1 2372 * this is to check if dual link is enabled 2373 */ 2374 val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 2375 val &= PORT_SYNC_MODE_ENABLE; 2376 2377 /* 2378 * if dual link is enabled, then read DSI_0 2379 * transcoder registers 2380 */ 2381 port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 2382 PORT_A : PORT_B; 2383 dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 2384 2385 /* Check if DSI configured in command mode */ 2386 val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 2387 val = val & OP_MODE_MASK; 2388 2389 if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 2390 drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 2391 return; 2392 } 2393 2394 /* Get PIPE for handling VBLANK event */ 2395 val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 2396 switch (val & TRANS_DDI_EDP_INPUT_MASK) { 2397 case TRANS_DDI_EDP_INPUT_A_ON: 2398 pipe = PIPE_A; 2399 break; 2400 case TRANS_DDI_EDP_INPUT_B_ONOFF: 2401 pipe = PIPE_B; 2402 break; 2403 case TRANS_DDI_EDP_INPUT_C_ONOFF: 2404 pipe = PIPE_C; 2405 break; 2406 default: 2407 drm_err(&dev_priv->drm, "Invalid PIPE\n"); 2408 return; 2409 } 2410 2411 intel_handle_vblank(dev_priv, pipe); 2412 2413 /* clear TE in dsi IIR */ 2414 port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 2415 tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 2416 intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 2417 } 2418 2419 static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915) 2420 { 2421 if (DISPLAY_VER(i915) >= 9) 2422 return GEN9_PIPE_PLANE1_FLIP_DONE; 2423 else 2424 return GEN8_PIPE_PRIMARY_FLIP_DONE; 2425 } 2426 2427 u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv) 2428 { 2429 u32 mask = GEN8_PIPE_FIFO_UNDERRUN; 2430 2431 if (DISPLAY_VER(dev_priv) >= 13) 2432 mask |= XELPD_PIPE_SOFT_UNDERRUN | 2433 XELPD_PIPE_HARD_UNDERRUN; 2434 2435 return mask; 2436 } 2437 2438 static irqreturn_t 2439 gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2440 { 2441 irqreturn_t ret = IRQ_NONE; 2442 u32 iir; 2443 enum pipe pipe; 2444 2445 drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv)); 2446 2447 if (master_ctl & GEN8_DE_MISC_IRQ) { 2448 iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 2449 if (iir) { 2450 intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 2451 ret = IRQ_HANDLED; 2452 gen8_de_misc_irq_handler(dev_priv, iir); 2453 } else { 2454 drm_err(&dev_priv->drm, 2455 "The master control interrupt lied (DE MISC)!\n"); 2456 } 2457 } 2458 2459 if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2460 iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2461 if (iir) { 2462 intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2463 ret = IRQ_HANDLED; 2464 gen11_hpd_irq_handler(dev_priv, iir); 2465 } else { 2466 drm_err(&dev_priv->drm, 2467 "The master control interrupt lied, (DE HPD)!\n"); 2468 } 2469 } 2470 2471 if (master_ctl & GEN8_DE_PORT_IRQ) { 2472 iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2473 if (iir) { 2474 bool found = false; 2475 2476 intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 2477 ret = IRQ_HANDLED; 2478 2479 if (iir & gen8_de_port_aux_mask(dev_priv)) { 2480 dp_aux_irq_handler(dev_priv); 2481 found = true; 2482 } 2483 2484 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 2485 u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 2486 2487 if (hotplug_trigger) { 2488 bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2489 found = true; 2490 } 2491 } else if (IS_BROADWELL(dev_priv)) { 2492 u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 2493 2494 if (hotplug_trigger) { 2495 ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2496 found = true; 2497 } 2498 } 2499 2500 if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 2501 (iir & BXT_DE_PORT_GMBUS)) { 2502 gmbus_irq_handler(dev_priv); 2503 found = true; 2504 } 2505 2506 if (DISPLAY_VER(dev_priv) >= 11) { 2507 u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 2508 2509 if (te_trigger) { 2510 gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 2511 found = true; 2512 } 2513 } 2514 2515 if (!found) 2516 drm_err(&dev_priv->drm, 2517 "Unexpected DE Port interrupt\n"); 2518 } 2519 else 2520 drm_err(&dev_priv->drm, 2521 "The master control interrupt lied (DE PORT)!\n"); 2522 } 2523 2524 for_each_pipe(dev_priv, pipe) { 2525 u32 fault_errors; 2526 2527 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2528 continue; 2529 2530 iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2531 if (!iir) { 2532 drm_err(&dev_priv->drm, 2533 "The master control interrupt lied (DE PIPE)!\n"); 2534 continue; 2535 } 2536 2537 ret = IRQ_HANDLED; 2538 intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2539 2540 if (iir & GEN8_PIPE_VBLANK) 2541 intel_handle_vblank(dev_priv, pipe); 2542 2543 if (iir & gen8_de_pipe_flip_done_mask(dev_priv)) 2544 flip_done_handler(dev_priv, pipe); 2545 2546 if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 2547 hsw_pipe_crc_irq_handler(dev_priv, pipe); 2548 2549 if (iir & gen8_de_pipe_underrun_mask(dev_priv)) 2550 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2551 2552 fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2553 if (fault_errors) 2554 drm_err(&dev_priv->drm, 2555 "Fault errors on pipe %c: 0x%08x\n", 2556 pipe_name(pipe), 2557 fault_errors); 2558 } 2559 2560 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2561 master_ctl & GEN8_DE_PCH_IRQ) { 2562 /* 2563 * FIXME(BDW): Assume for now that the new interrupt handling 2564 * scheme also closed the SDE interrupt handling race we've seen 2565 * on older pch-split platforms. But this needs testing. 2566 */ 2567 iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2568 if (iir) { 2569 intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 2570 ret = IRQ_HANDLED; 2571 2572 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2573 icp_irq_handler(dev_priv, iir); 2574 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 2575 spt_irq_handler(dev_priv, iir); 2576 else 2577 cpt_irq_handler(dev_priv, iir); 2578 } else { 2579 /* 2580 * Like on previous PCH there seems to be something 2581 * fishy going on with forwarding PCH interrupts. 2582 */ 2583 drm_dbg(&dev_priv->drm, 2584 "The master control interrupt lied (SDE)!\n"); 2585 } 2586 } 2587 2588 return ret; 2589 } 2590 2591 static inline u32 gen8_master_intr_disable(void __iomem * const regs) 2592 { 2593 raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 2594 2595 /* 2596 * Now with master disabled, get a sample of level indications 2597 * for this interrupt. Indications will be cleared on related acks. 2598 * New indications can and will light up during processing, 2599 * and will generate new interrupt after enabling master. 2600 */ 2601 return raw_reg_read(regs, GEN8_MASTER_IRQ); 2602 } 2603 2604 static inline void gen8_master_intr_enable(void __iomem * const regs) 2605 { 2606 raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2607 } 2608 2609 static irqreturn_t gen8_irq_handler(int irq, void *arg) 2610 { 2611 struct drm_i915_private *dev_priv = arg; 2612 void __iomem * const regs = dev_priv->uncore.regs; 2613 u32 master_ctl; 2614 2615 if (!intel_irqs_enabled(dev_priv)) 2616 return IRQ_NONE; 2617 2618 master_ctl = gen8_master_intr_disable(regs); 2619 if (!master_ctl) { 2620 gen8_master_intr_enable(regs); 2621 return IRQ_NONE; 2622 } 2623 2624 /* Find, queue (onto bottom-halves), then clear each source */ 2625 gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2626 2627 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2628 if (master_ctl & ~GEN8_GT_IRQS) { 2629 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2630 gen8_de_irq_handler(dev_priv, master_ctl); 2631 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2632 } 2633 2634 gen8_master_intr_enable(regs); 2635 2636 pmu_irq_stats(dev_priv, IRQ_HANDLED); 2637 2638 return IRQ_HANDLED; 2639 } 2640 2641 static u32 2642 gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2643 { 2644 void __iomem * const regs = gt->uncore->regs; 2645 u32 iir; 2646 2647 if (!(master_ctl & GEN11_GU_MISC_IRQ)) 2648 return 0; 2649 2650 iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 2651 if (likely(iir)) 2652 raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 2653 2654 return iir; 2655 } 2656 2657 static void 2658 gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2659 { 2660 if (iir & GEN11_GU_MISC_GSE) 2661 intel_opregion_asle_intr(gt->i915); 2662 } 2663 2664 static inline u32 gen11_master_intr_disable(void __iomem * const regs) 2665 { 2666 raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 2667 2668 /* 2669 * Now with master disabled, get a sample of level indications 2670 * for this interrupt. Indications will be cleared on related acks. 2671 * New indications can and will light up during processing, 2672 * and will generate new interrupt after enabling master. 2673 */ 2674 return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 2675 } 2676 2677 static inline void gen11_master_intr_enable(void __iomem * const regs) 2678 { 2679 raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 2680 } 2681 2682 static void 2683 gen11_display_irq_handler(struct drm_i915_private *i915) 2684 { 2685 void __iomem * const regs = i915->uncore.regs; 2686 const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2687 2688 disable_rpm_wakeref_asserts(&i915->runtime_pm); 2689 /* 2690 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2691 * for the display related bits. 2692 */ 2693 raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2694 gen8_de_irq_handler(i915, disp_ctl); 2695 raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2696 GEN11_DISPLAY_IRQ_ENABLE); 2697 2698 enable_rpm_wakeref_asserts(&i915->runtime_pm); 2699 } 2700 2701 static __always_inline irqreturn_t 2702 __gen11_irq_handler(struct drm_i915_private * const i915, 2703 u32 (*intr_disable)(void __iomem * const regs), 2704 void (*intr_enable)(void __iomem * const regs)) 2705 { 2706 void __iomem * const regs = i915->uncore.regs; 2707 struct intel_gt *gt = &i915->gt; 2708 u32 master_ctl; 2709 u32 gu_misc_iir; 2710 2711 if (!intel_irqs_enabled(i915)) 2712 return IRQ_NONE; 2713 2714 master_ctl = intr_disable(regs); 2715 if (!master_ctl) { 2716 intr_enable(regs); 2717 return IRQ_NONE; 2718 } 2719 2720 /* Find, queue (onto bottom-halves), then clear each source */ 2721 gen11_gt_irq_handler(gt, master_ctl); 2722 2723 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2724 if (master_ctl & GEN11_DISPLAY_IRQ) 2725 gen11_display_irq_handler(i915); 2726 2727 gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2728 2729 intr_enable(regs); 2730 2731 gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2732 2733 pmu_irq_stats(i915, IRQ_HANDLED); 2734 2735 return IRQ_HANDLED; 2736 } 2737 2738 static irqreturn_t gen11_irq_handler(int irq, void *arg) 2739 { 2740 return __gen11_irq_handler(arg, 2741 gen11_master_intr_disable, 2742 gen11_master_intr_enable); 2743 } 2744 2745 static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 2746 { 2747 u32 val; 2748 2749 /* First disable interrupts */ 2750 raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 2751 2752 /* Get the indication levels and ack the master unit */ 2753 val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 2754 if (unlikely(!val)) 2755 return 0; 2756 2757 raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 2758 2759 /* 2760 * Now with master disabled, get a sample of level indications 2761 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 2762 * out as this bit doesn't exist anymore for DG1 2763 */ 2764 val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 2765 if (unlikely(!val)) 2766 return 0; 2767 2768 raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 2769 2770 return val; 2771 } 2772 2773 static inline void dg1_master_intr_enable(void __iomem * const regs) 2774 { 2775 raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 2776 } 2777 2778 static irqreturn_t dg1_irq_handler(int irq, void *arg) 2779 { 2780 return __gen11_irq_handler(arg, 2781 dg1_master_intr_disable_and_ack, 2782 dg1_master_intr_enable); 2783 } 2784 2785 /* Called from drm generic code, passed 'crtc' which 2786 * we use as a pipe index 2787 */ 2788 int i8xx_enable_vblank(struct drm_crtc *crtc) 2789 { 2790 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2791 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2792 unsigned long irqflags; 2793 2794 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2795 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 2796 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2797 2798 return 0; 2799 } 2800 2801 int i915gm_enable_vblank(struct drm_crtc *crtc) 2802 { 2803 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2804 2805 /* 2806 * Vblank interrupts fail to wake the device up from C2+. 2807 * Disabling render clock gating during C-states avoids 2808 * the problem. There is a small power cost so we do this 2809 * only when vblank interrupts are actually enabled. 2810 */ 2811 if (dev_priv->vblank_enabled++ == 0) 2812 intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2813 2814 return i8xx_enable_vblank(crtc); 2815 } 2816 2817 int i965_enable_vblank(struct drm_crtc *crtc) 2818 { 2819 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2820 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2821 unsigned long irqflags; 2822 2823 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2824 i915_enable_pipestat(dev_priv, pipe, 2825 PIPE_START_VBLANK_INTERRUPT_STATUS); 2826 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2827 2828 return 0; 2829 } 2830 2831 int ilk_enable_vblank(struct drm_crtc *crtc) 2832 { 2833 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2834 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2835 unsigned long irqflags; 2836 u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 2837 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2838 2839 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2840 ilk_enable_display_irq(dev_priv, bit); 2841 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2842 2843 /* Even though there is no DMC, frame counter can get stuck when 2844 * PSR is active as no frames are generated. 2845 */ 2846 if (HAS_PSR(dev_priv)) 2847 drm_crtc_vblank_restore(crtc); 2848 2849 return 0; 2850 } 2851 2852 static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 2853 bool enable) 2854 { 2855 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 2856 enum port port; 2857 u32 tmp; 2858 2859 if (!(intel_crtc->mode_flags & 2860 (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 2861 return false; 2862 2863 /* for dual link cases we consider TE from slave */ 2864 if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 2865 port = PORT_B; 2866 else 2867 port = PORT_A; 2868 2869 tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port)); 2870 if (enable) 2871 tmp &= ~DSI_TE_EVENT; 2872 else 2873 tmp |= DSI_TE_EVENT; 2874 2875 intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp); 2876 2877 tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 2878 intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 2879 2880 return true; 2881 } 2882 2883 int bdw_enable_vblank(struct drm_crtc *crtc) 2884 { 2885 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2887 enum pipe pipe = intel_crtc->pipe; 2888 unsigned long irqflags; 2889 2890 if (gen11_dsi_configure_te(intel_crtc, true)) 2891 return 0; 2892 2893 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2894 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2895 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2896 2897 /* Even if there is no DMC, frame counter can get stuck when 2898 * PSR is active as no frames are generated, so check only for PSR. 2899 */ 2900 if (HAS_PSR(dev_priv)) 2901 drm_crtc_vblank_restore(crtc); 2902 2903 return 0; 2904 } 2905 2906 /* Called from drm generic code, passed 'crtc' which 2907 * we use as a pipe index 2908 */ 2909 void i8xx_disable_vblank(struct drm_crtc *crtc) 2910 { 2911 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2912 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2913 unsigned long irqflags; 2914 2915 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2916 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 2917 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2918 } 2919 2920 void i915gm_disable_vblank(struct drm_crtc *crtc) 2921 { 2922 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2923 2924 i8xx_disable_vblank(crtc); 2925 2926 if (--dev_priv->vblank_enabled == 0) 2927 intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2928 } 2929 2930 void i965_disable_vblank(struct drm_crtc *crtc) 2931 { 2932 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2933 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2934 unsigned long irqflags; 2935 2936 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2937 i915_disable_pipestat(dev_priv, pipe, 2938 PIPE_START_VBLANK_INTERRUPT_STATUS); 2939 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2940 } 2941 2942 void ilk_disable_vblank(struct drm_crtc *crtc) 2943 { 2944 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2945 enum pipe pipe = to_intel_crtc(crtc)->pipe; 2946 unsigned long irqflags; 2947 u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 2948 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2949 2950 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2951 ilk_disable_display_irq(dev_priv, bit); 2952 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2953 } 2954 2955 void bdw_disable_vblank(struct drm_crtc *crtc) 2956 { 2957 struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2959 enum pipe pipe = intel_crtc->pipe; 2960 unsigned long irqflags; 2961 2962 if (gen11_dsi_configure_te(intel_crtc, false)) 2963 return; 2964 2965 spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2966 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2967 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2968 } 2969 2970 static void ibx_irq_reset(struct drm_i915_private *dev_priv) 2971 { 2972 struct intel_uncore *uncore = &dev_priv->uncore; 2973 2974 if (HAS_PCH_NOP(dev_priv)) 2975 return; 2976 2977 GEN3_IRQ_RESET(uncore, SDE); 2978 2979 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2980 intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 2981 } 2982 2983 static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 2984 { 2985 struct intel_uncore *uncore = &dev_priv->uncore; 2986 2987 if (IS_CHERRYVIEW(dev_priv)) 2988 intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 2989 else 2990 intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 2991 2992 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2993 intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 2994 2995 i9xx_pipestat_irq_reset(dev_priv); 2996 2997 GEN3_IRQ_RESET(uncore, VLV_); 2998 dev_priv->irq_mask = ~0u; 2999 } 3000 3001 static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 3002 { 3003 struct intel_uncore *uncore = &dev_priv->uncore; 3004 3005 u32 pipestat_mask; 3006 u32 enable_mask; 3007 enum pipe pipe; 3008 3009 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 3010 3011 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3012 for_each_pipe(dev_priv, pipe) 3013 i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3014 3015 enable_mask = I915_DISPLAY_PORT_INTERRUPT | 3016 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3017 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3018 I915_LPE_PIPE_A_INTERRUPT | 3019 I915_LPE_PIPE_B_INTERRUPT; 3020 3021 if (IS_CHERRYVIEW(dev_priv)) 3022 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3023 I915_LPE_PIPE_C_INTERRUPT; 3024 3025 drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 3026 3027 dev_priv->irq_mask = ~enable_mask; 3028 3029 GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 3030 } 3031 3032 /* drm_dma.h hooks 3033 */ 3034 static void ilk_irq_reset(struct drm_i915_private *dev_priv) 3035 { 3036 struct intel_uncore *uncore = &dev_priv->uncore; 3037 3038 GEN3_IRQ_RESET(uncore, DE); 3039 dev_priv->irq_mask = ~0u; 3040 3041 if (GRAPHICS_VER(dev_priv) == 7) 3042 intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 3043 3044 if (IS_HASWELL(dev_priv)) { 3045 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3046 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3047 } 3048 3049 gen5_gt_irq_reset(&dev_priv->gt); 3050 3051 ibx_irq_reset(dev_priv); 3052 } 3053 3054 static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 3055 { 3056 intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 3057 intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 3058 3059 gen5_gt_irq_reset(&dev_priv->gt); 3060 3061 spin_lock_irq(&dev_priv->irq_lock); 3062 if (dev_priv->display_irqs_enabled) 3063 vlv_display_irq_reset(dev_priv); 3064 spin_unlock_irq(&dev_priv->irq_lock); 3065 } 3066 3067 static void cnp_display_clock_wa(struct drm_i915_private *dev_priv) 3068 { 3069 struct intel_uncore *uncore = &dev_priv->uncore; 3070 3071 /* 3072 * Wa_14010685332:cnp/cmp,tgp,adp 3073 * TODO: Clarify which platforms this applies to 3074 * TODO: Figure out if this workaround can be applied in the s0ix suspend/resume handlers as 3075 * on earlier platforms and whether the workaround is also needed for runtime suspend/resume 3076 */ 3077 if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || 3078 (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) { 3079 intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 3080 SBCLK_RUN_REFCLK_DIS); 3081 intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0); 3082 } 3083 } 3084 3085 static void gen8_display_irq_reset(struct drm_i915_private *dev_priv) 3086 { 3087 struct intel_uncore *uncore = &dev_priv->uncore; 3088 enum pipe pipe; 3089 3090 if (!HAS_DISPLAY(dev_priv)) 3091 return; 3092 3093 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3094 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3095 3096 for_each_pipe(dev_priv, pipe) 3097 if (intel_display_power_is_enabled(dev_priv, 3098 POWER_DOMAIN_PIPE(pipe))) 3099 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3100 3101 GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3102 GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3103 } 3104 3105 static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3106 { 3107 struct intel_uncore *uncore = &dev_priv->uncore; 3108 3109 gen8_master_intr_disable(dev_priv->uncore.regs); 3110 3111 gen8_gt_irq_reset(&dev_priv->gt); 3112 gen8_display_irq_reset(dev_priv); 3113 GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3114 3115 if (HAS_PCH_SPLIT(dev_priv)) 3116 ibx_irq_reset(dev_priv); 3117 3118 cnp_display_clock_wa(dev_priv); 3119 } 3120 3121 static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 3122 { 3123 struct intel_uncore *uncore = &dev_priv->uncore; 3124 enum pipe pipe; 3125 u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3126 BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 3127 3128 if (!HAS_DISPLAY(dev_priv)) 3129 return; 3130 3131 intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 3132 3133 if (DISPLAY_VER(dev_priv) >= 12) { 3134 enum transcoder trans; 3135 3136 for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 3137 enum intel_display_power_domain domain; 3138 3139 domain = POWER_DOMAIN_TRANSCODER(trans); 3140 if (!intel_display_power_is_enabled(dev_priv, domain)) 3141 continue; 3142 3143 intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 3144 intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 3145 } 3146 } else { 3147 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3148 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3149 } 3150 3151 for_each_pipe(dev_priv, pipe) 3152 if (intel_display_power_is_enabled(dev_priv, 3153 POWER_DOMAIN_PIPE(pipe))) 3154 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3155 3156 GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3157 GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3158 GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3159 3160 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3161 GEN3_IRQ_RESET(uncore, SDE); 3162 3163 cnp_display_clock_wa(dev_priv); 3164 } 3165 3166 static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3167 { 3168 struct intel_uncore *uncore = &dev_priv->uncore; 3169 3170 if (HAS_MASTER_UNIT_IRQ(dev_priv)) 3171 dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 3172 else 3173 gen11_master_intr_disable(dev_priv->uncore.regs); 3174 3175 gen11_gt_irq_reset(&dev_priv->gt); 3176 gen11_display_irq_reset(dev_priv); 3177 3178 GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3179 GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3180 } 3181 3182 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3183 u8 pipe_mask) 3184 { 3185 struct intel_uncore *uncore = &dev_priv->uncore; 3186 u32 extra_ier = GEN8_PIPE_VBLANK | 3187 gen8_de_pipe_underrun_mask(dev_priv) | 3188 gen8_de_pipe_flip_done_mask(dev_priv); 3189 enum pipe pipe; 3190 3191 spin_lock_irq(&dev_priv->irq_lock); 3192 3193 if (!intel_irqs_enabled(dev_priv)) { 3194 spin_unlock_irq(&dev_priv->irq_lock); 3195 return; 3196 } 3197 3198 for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3199 GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3200 dev_priv->de_irq_mask[pipe], 3201 ~dev_priv->de_irq_mask[pipe] | extra_ier); 3202 3203 spin_unlock_irq(&dev_priv->irq_lock); 3204 } 3205 3206 void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3207 u8 pipe_mask) 3208 { 3209 struct intel_uncore *uncore = &dev_priv->uncore; 3210 enum pipe pipe; 3211 3212 spin_lock_irq(&dev_priv->irq_lock); 3213 3214 if (!intel_irqs_enabled(dev_priv)) { 3215 spin_unlock_irq(&dev_priv->irq_lock); 3216 return; 3217 } 3218 3219 for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3220 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3221 3222 spin_unlock_irq(&dev_priv->irq_lock); 3223 3224 /* make sure we're done processing display irqs */ 3225 intel_synchronize_irq(dev_priv); 3226 } 3227 3228 static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 3229 { 3230 struct intel_uncore *uncore = &dev_priv->uncore; 3231 3232 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 3233 intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 3234 3235 gen8_gt_irq_reset(&dev_priv->gt); 3236 3237 GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3238 3239 spin_lock_irq(&dev_priv->irq_lock); 3240 if (dev_priv->display_irqs_enabled) 3241 vlv_display_irq_reset(dev_priv); 3242 spin_unlock_irq(&dev_priv->irq_lock); 3243 } 3244 3245 static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 3246 enum hpd_pin pin) 3247 { 3248 switch (pin) { 3249 case HPD_PORT_A: 3250 /* 3251 * When CPU and PCH are on the same package, port A 3252 * HPD must be enabled in both north and south. 3253 */ 3254 return HAS_PCH_LPT_LP(i915) ? 3255 PORTA_HOTPLUG_ENABLE : 0; 3256 case HPD_PORT_B: 3257 return PORTB_HOTPLUG_ENABLE | 3258 PORTB_PULSE_DURATION_2ms; 3259 case HPD_PORT_C: 3260 return PORTC_HOTPLUG_ENABLE | 3261 PORTC_PULSE_DURATION_2ms; 3262 case HPD_PORT_D: 3263 return PORTD_HOTPLUG_ENABLE | 3264 PORTD_PULSE_DURATION_2ms; 3265 default: 3266 return 0; 3267 } 3268 } 3269 3270 static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 3271 { 3272 u32 hotplug; 3273 3274 /* 3275 * Enable digital hotplug on the PCH, and configure the DP short pulse 3276 * duration to 2ms (which is the minimum in the Display Port spec). 3277 * The pulse duration bits are reserved on LPT+. 3278 */ 3279 hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 3280 hotplug &= ~(PORTA_HOTPLUG_ENABLE | 3281 PORTB_HOTPLUG_ENABLE | 3282 PORTC_HOTPLUG_ENABLE | 3283 PORTD_HOTPLUG_ENABLE | 3284 PORTB_PULSE_DURATION_MASK | 3285 PORTC_PULSE_DURATION_MASK | 3286 PORTD_PULSE_DURATION_MASK); 3287 hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 3288 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3289 } 3290 3291 static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 3292 { 3293 u32 hotplug_irqs, enabled_irqs; 3294 3295 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3296 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3297 3298 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 3299 3300 ibx_hpd_detection_setup(dev_priv); 3301 } 3302 3303 static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 3304 enum hpd_pin pin) 3305 { 3306 switch (pin) { 3307 case HPD_PORT_A: 3308 case HPD_PORT_B: 3309 case HPD_PORT_C: 3310 case HPD_PORT_D: 3311 return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 3312 default: 3313 return 0; 3314 } 3315 } 3316 3317 static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 3318 enum hpd_pin pin) 3319 { 3320 switch (pin) { 3321 case HPD_PORT_TC1: 3322 case HPD_PORT_TC2: 3323 case HPD_PORT_TC3: 3324 case HPD_PORT_TC4: 3325 case HPD_PORT_TC5: 3326 case HPD_PORT_TC6: 3327 return ICP_TC_HPD_ENABLE(pin); 3328 default: 3329 return 0; 3330 } 3331 } 3332 3333 static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 3334 { 3335 u32 hotplug; 3336 3337 hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 3338 hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 3339 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 3340 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 3341 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 3342 hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 3343 intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug); 3344 } 3345 3346 static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3347 { 3348 u32 hotplug; 3349 3350 hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 3351 hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 3352 ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 3353 ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 3354 ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 3355 ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 3356 ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 3357 hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 3358 intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug); 3359 } 3360 3361 static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3362 { 3363 u32 hotplug_irqs, enabled_irqs; 3364 3365 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3366 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3367 3368 if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3369 intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3370 3371 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 3372 3373 icp_ddi_hpd_detection_setup(dev_priv); 3374 icp_tc_hpd_detection_setup(dev_priv); 3375 } 3376 3377 static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 3378 enum hpd_pin pin) 3379 { 3380 switch (pin) { 3381 case HPD_PORT_TC1: 3382 case HPD_PORT_TC2: 3383 case HPD_PORT_TC3: 3384 case HPD_PORT_TC4: 3385 case HPD_PORT_TC5: 3386 case HPD_PORT_TC6: 3387 return GEN11_HOTPLUG_CTL_ENABLE(pin); 3388 default: 3389 return 0; 3390 } 3391 } 3392 3393 static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3394 { 3395 u32 val; 3396 3397 val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3398 val |= (INVERT_DDIA_HPD | 3399 INVERT_DDIB_HPD | 3400 INVERT_DDIC_HPD | 3401 INVERT_DDID_HPD); 3402 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3403 3404 icp_hpd_irq_setup(dev_priv); 3405 } 3406 3407 static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3408 { 3409 u32 hotplug; 3410 3411 hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 3412 hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 3413 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 3414 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 3415 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 3416 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 3417 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 3418 hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 3419 intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug); 3420 } 3421 3422 static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3423 { 3424 u32 hotplug; 3425 3426 hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 3427 hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 3428 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 3429 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 3430 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 3431 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 3432 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 3433 hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 3434 intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug); 3435 } 3436 3437 static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3438 { 3439 u32 hotplug_irqs, enabled_irqs; 3440 u32 val; 3441 3442 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3443 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3444 3445 val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3446 val &= ~hotplug_irqs; 3447 val |= ~enabled_irqs & hotplug_irqs; 3448 intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val); 3449 intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3450 3451 gen11_tc_hpd_detection_setup(dev_priv); 3452 gen11_tbt_hpd_detection_setup(dev_priv); 3453 3454 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3455 icp_hpd_irq_setup(dev_priv); 3456 } 3457 3458 static u32 spt_hotplug_enables(struct drm_i915_private *i915, 3459 enum hpd_pin pin) 3460 { 3461 switch (pin) { 3462 case HPD_PORT_A: 3463 return PORTA_HOTPLUG_ENABLE; 3464 case HPD_PORT_B: 3465 return PORTB_HOTPLUG_ENABLE; 3466 case HPD_PORT_C: 3467 return PORTC_HOTPLUG_ENABLE; 3468 case HPD_PORT_D: 3469 return PORTD_HOTPLUG_ENABLE; 3470 default: 3471 return 0; 3472 } 3473 } 3474 3475 static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 3476 enum hpd_pin pin) 3477 { 3478 switch (pin) { 3479 case HPD_PORT_E: 3480 return PORTE_HOTPLUG_ENABLE; 3481 default: 3482 return 0; 3483 } 3484 } 3485 3486 static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3487 { 3488 u32 val, hotplug; 3489 3490 /* Display WA #1179 WaHardHangonHotPlug: cnp */ 3491 if (HAS_PCH_CNP(dev_priv)) { 3492 val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3493 val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 3494 val |= CHASSIS_CLK_REQ_DURATION(0xf); 3495 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3496 } 3497 3498 /* Enable digital hotplug on the PCH */ 3499 hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 3500 hotplug &= ~(PORTA_HOTPLUG_ENABLE | 3501 PORTB_HOTPLUG_ENABLE | 3502 PORTC_HOTPLUG_ENABLE | 3503 PORTD_HOTPLUG_ENABLE); 3504 hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 3505 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3506 3507 hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 3508 hotplug &= ~PORTE_HOTPLUG_ENABLE; 3509 hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 3510 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug); 3511 } 3512 3513 static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3514 { 3515 u32 hotplug_irqs, enabled_irqs; 3516 3517 if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3518 intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3519 3520 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3521 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3522 3523 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 3524 3525 spt_hpd_detection_setup(dev_priv); 3526 } 3527 3528 static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 3529 enum hpd_pin pin) 3530 { 3531 switch (pin) { 3532 case HPD_PORT_A: 3533 return DIGITAL_PORTA_HOTPLUG_ENABLE | 3534 DIGITAL_PORTA_PULSE_DURATION_2ms; 3535 default: 3536 return 0; 3537 } 3538 } 3539 3540 static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 3541 { 3542 u32 hotplug; 3543 3544 /* 3545 * Enable digital hotplug on the CPU, and configure the DP short pulse 3546 * duration to 2ms (which is the minimum in the Display Port spec) 3547 * The pulse duration bits are reserved on HSW+. 3548 */ 3549 hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 3550 hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 3551 DIGITAL_PORTA_PULSE_DURATION_MASK); 3552 hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 3553 intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3554 } 3555 3556 static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3557 { 3558 u32 hotplug_irqs, enabled_irqs; 3559 3560 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3561 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3562 3563 if (DISPLAY_VER(dev_priv) >= 8) 3564 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3565 else 3566 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3567 3568 ilk_hpd_detection_setup(dev_priv); 3569 3570 ibx_hpd_irq_setup(dev_priv); 3571 } 3572 3573 static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 3574 enum hpd_pin pin) 3575 { 3576 u32 hotplug; 3577 3578 switch (pin) { 3579 case HPD_PORT_A: 3580 hotplug = PORTA_HOTPLUG_ENABLE; 3581 if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 3582 hotplug |= BXT_DDIA_HPD_INVERT; 3583 return hotplug; 3584 case HPD_PORT_B: 3585 hotplug = PORTB_HOTPLUG_ENABLE; 3586 if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 3587 hotplug |= BXT_DDIB_HPD_INVERT; 3588 return hotplug; 3589 case HPD_PORT_C: 3590 hotplug = PORTC_HOTPLUG_ENABLE; 3591 if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 3592 hotplug |= BXT_DDIC_HPD_INVERT; 3593 return hotplug; 3594 default: 3595 return 0; 3596 } 3597 } 3598 3599 static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3600 { 3601 u32 hotplug; 3602 3603 hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 3604 hotplug &= ~(PORTA_HOTPLUG_ENABLE | 3605 PORTB_HOTPLUG_ENABLE | 3606 PORTC_HOTPLUG_ENABLE | 3607 BXT_DDIA_HPD_INVERT | 3608 BXT_DDIB_HPD_INVERT | 3609 BXT_DDIC_HPD_INVERT); 3610 hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 3611 intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3612 } 3613 3614 static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3615 { 3616 u32 hotplug_irqs, enabled_irqs; 3617 3618 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3619 hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3620 3621 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3622 3623 bxt_hpd_detection_setup(dev_priv); 3624 } 3625 3626 /* 3627 * SDEIER is also touched by the interrupt handler to work around missed PCH 3628 * interrupts. Hence we can't update it after the interrupt handler is enabled - 3629 * instead we unconditionally enable all PCH interrupt sources here, but then 3630 * only unmask them as needed with SDEIMR. 3631 * 3632 * Note that we currently do this after installing the interrupt handler, 3633 * but before we enable the master interrupt. That should be sufficient 3634 * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3635 * interrupts could still race. 3636 */ 3637 static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3638 { 3639 struct intel_uncore *uncore = &dev_priv->uncore; 3640 u32 mask; 3641 3642 if (HAS_PCH_NOP(dev_priv)) 3643 return; 3644 3645 if (HAS_PCH_IBX(dev_priv)) 3646 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3647 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3648 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 3649 else 3650 mask = SDE_GMBUS_CPT; 3651 3652 GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3653 } 3654 3655 static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3656 { 3657 struct intel_uncore *uncore = &dev_priv->uncore; 3658 u32 display_mask, extra_mask; 3659 3660 if (GRAPHICS_VER(dev_priv) >= 7) { 3661 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3662 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 3663 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 3664 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 3665 DE_PLANE_FLIP_DONE_IVB(PLANE_C) | 3666 DE_PLANE_FLIP_DONE_IVB(PLANE_B) | 3667 DE_PLANE_FLIP_DONE_IVB(PLANE_A) | 3668 DE_DP_A_HOTPLUG_IVB); 3669 } else { 3670 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3671 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3672 DE_PIPEA_CRC_DONE | DE_POISON); 3673 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3674 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3675 DE_PLANE_FLIP_DONE(PLANE_A) | 3676 DE_PLANE_FLIP_DONE(PLANE_B) | 3677 DE_DP_A_HOTPLUG); 3678 } 3679 3680 if (IS_HASWELL(dev_priv)) { 3681 gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3682 display_mask |= DE_EDP_PSR_INT_HSW; 3683 } 3684 3685 if (IS_IRONLAKE_M(dev_priv)) 3686 extra_mask |= DE_PCU_EVENT; 3687 3688 dev_priv->irq_mask = ~display_mask; 3689 3690 ibx_irq_postinstall(dev_priv); 3691 3692 gen5_gt_irq_postinstall(&dev_priv->gt); 3693 3694 GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3695 display_mask | extra_mask); 3696 } 3697 3698 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3699 { 3700 lockdep_assert_held(&dev_priv->irq_lock); 3701 3702 if (dev_priv->display_irqs_enabled) 3703 return; 3704 3705 dev_priv->display_irqs_enabled = true; 3706 3707 if (intel_irqs_enabled(dev_priv)) { 3708 vlv_display_irq_reset(dev_priv); 3709 vlv_display_irq_postinstall(dev_priv); 3710 } 3711 } 3712 3713 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3714 { 3715 lockdep_assert_held(&dev_priv->irq_lock); 3716 3717 if (!dev_priv->display_irqs_enabled) 3718 return; 3719 3720 dev_priv->display_irqs_enabled = false; 3721 3722 if (intel_irqs_enabled(dev_priv)) 3723 vlv_display_irq_reset(dev_priv); 3724 } 3725 3726 3727 static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 3728 { 3729 gen5_gt_irq_postinstall(&dev_priv->gt); 3730 3731 spin_lock_irq(&dev_priv->irq_lock); 3732 if (dev_priv->display_irqs_enabled) 3733 vlv_display_irq_postinstall(dev_priv); 3734 spin_unlock_irq(&dev_priv->irq_lock); 3735 3736 intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 3737 intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 3738 } 3739 3740 static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3741 { 3742 struct intel_uncore *uncore = &dev_priv->uncore; 3743 3744 u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3745 GEN8_PIPE_CDCLK_CRC_DONE; 3746 u32 de_pipe_enables; 3747 u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 3748 u32 de_port_enables; 3749 u32 de_misc_masked = GEN8_DE_EDP_PSR; 3750 u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3751 BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 3752 enum pipe pipe; 3753 3754 if (!HAS_DISPLAY(dev_priv)) 3755 return; 3756 3757 if (DISPLAY_VER(dev_priv) <= 10) 3758 de_misc_masked |= GEN8_DE_MISC_GSE; 3759 3760 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 3761 de_port_masked |= BXT_DE_PORT_GMBUS; 3762 3763 if (DISPLAY_VER(dev_priv) >= 11) { 3764 enum port port; 3765 3766 if (intel_bios_is_dsi_present(dev_priv, &port)) 3767 de_port_masked |= DSI0_TE | DSI1_TE; 3768 } 3769 3770 de_pipe_enables = de_pipe_masked | 3771 GEN8_PIPE_VBLANK | 3772 gen8_de_pipe_underrun_mask(dev_priv) | 3773 gen8_de_pipe_flip_done_mask(dev_priv); 3774 3775 de_port_enables = de_port_masked; 3776 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 3777 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3778 else if (IS_BROADWELL(dev_priv)) 3779 de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 3780 3781 if (DISPLAY_VER(dev_priv) >= 12) { 3782 enum transcoder trans; 3783 3784 for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 3785 enum intel_display_power_domain domain; 3786 3787 domain = POWER_DOMAIN_TRANSCODER(trans); 3788 if (!intel_display_power_is_enabled(dev_priv, domain)) 3789 continue; 3790 3791 gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 3792 } 3793 } else { 3794 gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3795 } 3796 3797 for_each_pipe(dev_priv, pipe) { 3798 dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3799 3800 if (intel_display_power_is_enabled(dev_priv, 3801 POWER_DOMAIN_PIPE(pipe))) 3802 GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3803 dev_priv->de_irq_mask[pipe], 3804 de_pipe_enables); 3805 } 3806 3807 GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3808 GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3809 3810 if (DISPLAY_VER(dev_priv) >= 11) { 3811 u32 de_hpd_masked = 0; 3812 u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3813 GEN11_DE_TBT_HOTPLUG_MASK; 3814 3815 GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3816 de_hpd_enables); 3817 } 3818 } 3819 3820 static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 3821 { 3822 struct intel_uncore *uncore = &dev_priv->uncore; 3823 u32 mask = SDE_GMBUS_ICP; 3824 3825 GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3826 } 3827 3828 static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3829 { 3830 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3831 icp_irq_postinstall(dev_priv); 3832 else if (HAS_PCH_SPLIT(dev_priv)) 3833 ibx_irq_postinstall(dev_priv); 3834 3835 gen8_gt_irq_postinstall(&dev_priv->gt); 3836 gen8_de_irq_postinstall(dev_priv); 3837 3838 gen8_master_intr_enable(dev_priv->uncore.regs); 3839 } 3840 3841 static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv) 3842 { 3843 if (!HAS_DISPLAY(dev_priv)) 3844 return; 3845 3846 gen8_de_irq_postinstall(dev_priv); 3847 3848 intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 3849 GEN11_DISPLAY_IRQ_ENABLE); 3850 } 3851 3852 static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 3853 { 3854 struct intel_uncore *uncore = &dev_priv->uncore; 3855 u32 gu_misc_masked = GEN11_GU_MISC_GSE; 3856 3857 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3858 icp_irq_postinstall(dev_priv); 3859 3860 gen11_gt_irq_postinstall(&dev_priv->gt); 3861 gen11_de_irq_postinstall(dev_priv); 3862 3863 GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3864 3865 if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 3866 dg1_master_intr_enable(uncore->regs); 3867 intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR); 3868 } else { 3869 gen11_master_intr_enable(uncore->regs); 3870 intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 3871 } 3872 } 3873 3874 static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 3875 { 3876 gen8_gt_irq_postinstall(&dev_priv->gt); 3877 3878 spin_lock_irq(&dev_priv->irq_lock); 3879 if (dev_priv->display_irqs_enabled) 3880 vlv_display_irq_postinstall(dev_priv); 3881 spin_unlock_irq(&dev_priv->irq_lock); 3882 3883 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3884 intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 3885 } 3886 3887 static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3888 { 3889 struct intel_uncore *uncore = &dev_priv->uncore; 3890 3891 i9xx_pipestat_irq_reset(dev_priv); 3892 3893 GEN2_IRQ_RESET(uncore); 3894 dev_priv->irq_mask = ~0u; 3895 } 3896 3897 static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3898 { 3899 struct intel_uncore *uncore = &dev_priv->uncore; 3900 u16 enable_mask; 3901 3902 intel_uncore_write16(uncore, 3903 EMR, 3904 ~(I915_ERROR_PAGE_TABLE | 3905 I915_ERROR_MEMORY_REFRESH)); 3906 3907 /* Unmask the interrupts that we always want on. */ 3908 dev_priv->irq_mask = 3909 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3910 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3911 I915_MASTER_ERROR_INTERRUPT); 3912 3913 enable_mask = 3914 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3915 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3916 I915_MASTER_ERROR_INTERRUPT | 3917 I915_USER_INTERRUPT; 3918 3919 GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3920 3921 /* Interrupt setup is already guaranteed to be single-threaded, this is 3922 * just to make the assert_spin_locked check happy. */ 3923 spin_lock_irq(&dev_priv->irq_lock); 3924 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3925 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3926 spin_unlock_irq(&dev_priv->irq_lock); 3927 } 3928 3929 static void i8xx_error_irq_ack(struct drm_i915_private *i915, 3930 u16 *eir, u16 *eir_stuck) 3931 { 3932 struct intel_uncore *uncore = &i915->uncore; 3933 u16 emr; 3934 3935 *eir = intel_uncore_read16(uncore, EIR); 3936 3937 if (*eir) 3938 intel_uncore_write16(uncore, EIR, *eir); 3939 3940 *eir_stuck = intel_uncore_read16(uncore, EIR); 3941 if (*eir_stuck == 0) 3942 return; 3943 3944 /* 3945 * Toggle all EMR bits to make sure we get an edge 3946 * in the ISR master error bit if we don't clear 3947 * all the EIR bits. Otherwise the edge triggered 3948 * IIR on i965/g4x wouldn't notice that an interrupt 3949 * is still pending. Also some EIR bits can't be 3950 * cleared except by handling the underlying error 3951 * (or by a GPU reset) so we mask any bit that 3952 * remains set. 3953 */ 3954 emr = intel_uncore_read16(uncore, EMR); 3955 intel_uncore_write16(uncore, EMR, 0xffff); 3956 intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 3957 } 3958 3959 static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 3960 u16 eir, u16 eir_stuck) 3961 { 3962 DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 3963 3964 if (eir_stuck) 3965 drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 3966 eir_stuck); 3967 } 3968 3969 static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 3970 u32 *eir, u32 *eir_stuck) 3971 { 3972 u32 emr; 3973 3974 *eir = intel_uncore_read(&dev_priv->uncore, EIR); 3975 3976 intel_uncore_write(&dev_priv->uncore, EIR, *eir); 3977 3978 *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 3979 if (*eir_stuck == 0) 3980 return; 3981 3982 /* 3983 * Toggle all EMR bits to make sure we get an edge 3984 * in the ISR master error bit if we don't clear 3985 * all the EIR bits. Otherwise the edge triggered 3986 * IIR on i965/g4x wouldn't notice that an interrupt 3987 * is still pending. Also some EIR bits can't be 3988 * cleared except by handling the underlying error 3989 * (or by a GPU reset) so we mask any bit that 3990 * remains set. 3991 */ 3992 emr = intel_uncore_read(&dev_priv->uncore, EMR); 3993 intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff); 3994 intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 3995 } 3996 3997 static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 3998 u32 eir, u32 eir_stuck) 3999 { 4000 DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 4001 4002 if (eir_stuck) 4003 drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 4004 eir_stuck); 4005 } 4006 4007 static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4008 { 4009 struct drm_i915_private *dev_priv = arg; 4010 irqreturn_t ret = IRQ_NONE; 4011 4012 if (!intel_irqs_enabled(dev_priv)) 4013 return IRQ_NONE; 4014 4015 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 4016 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4017 4018 do { 4019 u32 pipe_stats[I915_MAX_PIPES] = {}; 4020 u16 eir = 0, eir_stuck = 0; 4021 u16 iir; 4022 4023 iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4024 if (iir == 0) 4025 break; 4026 4027 ret = IRQ_HANDLED; 4028 4029 /* Call regardless, as some status bits might not be 4030 * signalled in iir */ 4031 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4032 4033 if (iir & I915_MASTER_ERROR_INTERRUPT) 4034 i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 4035 4036 intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4037 4038 if (iir & I915_USER_INTERRUPT) 4039 intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir); 4040 4041 if (iir & I915_MASTER_ERROR_INTERRUPT) 4042 i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4043 4044 i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4045 } while (0); 4046 4047 pmu_irq_stats(dev_priv, ret); 4048 4049 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4050 4051 return ret; 4052 } 4053 4054 static void i915_irq_reset(struct drm_i915_private *dev_priv) 4055 { 4056 struct intel_uncore *uncore = &dev_priv->uncore; 4057 4058 if (I915_HAS_HOTPLUG(dev_priv)) { 4059 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4060 intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4061 } 4062 4063 i9xx_pipestat_irq_reset(dev_priv); 4064 4065 GEN3_IRQ_RESET(uncore, GEN2_); 4066 dev_priv->irq_mask = ~0u; 4067 } 4068 4069 static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4070 { 4071 struct intel_uncore *uncore = &dev_priv->uncore; 4072 u32 enable_mask; 4073 4074 intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 4075 I915_ERROR_MEMORY_REFRESH)); 4076 4077 /* Unmask the interrupts that we always want on. */ 4078 dev_priv->irq_mask = 4079 ~(I915_ASLE_INTERRUPT | 4080 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4081 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4082 I915_MASTER_ERROR_INTERRUPT); 4083 4084 enable_mask = 4085 I915_ASLE_INTERRUPT | 4086 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4087 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4088 I915_MASTER_ERROR_INTERRUPT | 4089 I915_USER_INTERRUPT; 4090 4091 if (I915_HAS_HOTPLUG(dev_priv)) { 4092 /* Enable in IER... */ 4093 enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4094 /* and unmask in IMR */ 4095 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4096 } 4097 4098 GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4099 4100 /* Interrupt setup is already guaranteed to be single-threaded, this is 4101 * just to make the assert_spin_locked check happy. */ 4102 spin_lock_irq(&dev_priv->irq_lock); 4103 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4104 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4105 spin_unlock_irq(&dev_priv->irq_lock); 4106 4107 i915_enable_asle_pipestat(dev_priv); 4108 } 4109 4110 static irqreturn_t i915_irq_handler(int irq, void *arg) 4111 { 4112 struct drm_i915_private *dev_priv = arg; 4113 irqreturn_t ret = IRQ_NONE; 4114 4115 if (!intel_irqs_enabled(dev_priv)) 4116 return IRQ_NONE; 4117 4118 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 4119 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4120 4121 do { 4122 u32 pipe_stats[I915_MAX_PIPES] = {}; 4123 u32 eir = 0, eir_stuck = 0; 4124 u32 hotplug_status = 0; 4125 u32 iir; 4126 4127 iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4128 if (iir == 0) 4129 break; 4130 4131 ret = IRQ_HANDLED; 4132 4133 if (I915_HAS_HOTPLUG(dev_priv) && 4134 iir & I915_DISPLAY_PORT_INTERRUPT) 4135 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4136 4137 /* Call regardless, as some status bits might not be 4138 * signalled in iir */ 4139 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4140 4141 if (iir & I915_MASTER_ERROR_INTERRUPT) 4142 i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 4143 4144 intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4145 4146 if (iir & I915_USER_INTERRUPT) 4147 intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir); 4148 4149 if (iir & I915_MASTER_ERROR_INTERRUPT) 4150 i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4151 4152 if (hotplug_status) 4153 i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4154 4155 i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4156 } while (0); 4157 4158 pmu_irq_stats(dev_priv, ret); 4159 4160 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4161 4162 return ret; 4163 } 4164 4165 static void i965_irq_reset(struct drm_i915_private *dev_priv) 4166 { 4167 struct intel_uncore *uncore = &dev_priv->uncore; 4168 4169 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4170 intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4171 4172 i9xx_pipestat_irq_reset(dev_priv); 4173 4174 GEN3_IRQ_RESET(uncore, GEN2_); 4175 dev_priv->irq_mask = ~0u; 4176 } 4177 4178 static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4179 { 4180 struct intel_uncore *uncore = &dev_priv->uncore; 4181 u32 enable_mask; 4182 u32 error_mask; 4183 4184 /* 4185 * Enable some error detection, note the instruction error mask 4186 * bit is reserved, so we leave it masked. 4187 */ 4188 if (IS_G4X(dev_priv)) { 4189 error_mask = ~(GM45_ERROR_PAGE_TABLE | 4190 GM45_ERROR_MEM_PRIV | 4191 GM45_ERROR_CP_PRIV | 4192 I915_ERROR_MEMORY_REFRESH); 4193 } else { 4194 error_mask = ~(I915_ERROR_PAGE_TABLE | 4195 I915_ERROR_MEMORY_REFRESH); 4196 } 4197 intel_uncore_write(&dev_priv->uncore, EMR, error_mask); 4198 4199 /* Unmask the interrupts that we always want on. */ 4200 dev_priv->irq_mask = 4201 ~(I915_ASLE_INTERRUPT | 4202 I915_DISPLAY_PORT_INTERRUPT | 4203 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4204 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4205 I915_MASTER_ERROR_INTERRUPT); 4206 4207 enable_mask = 4208 I915_ASLE_INTERRUPT | 4209 I915_DISPLAY_PORT_INTERRUPT | 4210 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4211 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4212 I915_MASTER_ERROR_INTERRUPT | 4213 I915_USER_INTERRUPT; 4214 4215 if (IS_G4X(dev_priv)) 4216 enable_mask |= I915_BSD_USER_INTERRUPT; 4217 4218 GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4219 4220 /* Interrupt setup is already guaranteed to be single-threaded, this is 4221 * just to make the assert_spin_locked check happy. */ 4222 spin_lock_irq(&dev_priv->irq_lock); 4223 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4224 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4225 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4226 spin_unlock_irq(&dev_priv->irq_lock); 4227 4228 i915_enable_asle_pipestat(dev_priv); 4229 } 4230 4231 static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 4232 { 4233 u32 hotplug_en; 4234 4235 lockdep_assert_held(&dev_priv->irq_lock); 4236 4237 /* Note HDMI and DP share hotplug bits */ 4238 /* enable bits are the same for all generations */ 4239 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4240 /* Programming the CRT detection parameters tends 4241 to generate a spurious hotplug event about three 4242 seconds later. So just do it once. 4243 */ 4244 if (IS_G4X(dev_priv)) 4245 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4246 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4247 4248 /* Ignore TV since it's buggy */ 4249 i915_hotplug_interrupt_update_locked(dev_priv, 4250 HOTPLUG_INT_EN_MASK | 4251 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4252 CRT_HOTPLUG_ACTIVATION_PERIOD_64, 4253 hotplug_en); 4254 } 4255 4256 static irqreturn_t i965_irq_handler(int irq, void *arg) 4257 { 4258 struct drm_i915_private *dev_priv = arg; 4259 irqreturn_t ret = IRQ_NONE; 4260 4261 if (!intel_irqs_enabled(dev_priv)) 4262 return IRQ_NONE; 4263 4264 /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 4265 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4266 4267 do { 4268 u32 pipe_stats[I915_MAX_PIPES] = {}; 4269 u32 eir = 0, eir_stuck = 0; 4270 u32 hotplug_status = 0; 4271 u32 iir; 4272 4273 iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4274 if (iir == 0) 4275 break; 4276 4277 ret = IRQ_HANDLED; 4278 4279 if (iir & I915_DISPLAY_PORT_INTERRUPT) 4280 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4281 4282 /* Call regardless, as some status bits might not be 4283 * signalled in iir */ 4284 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4285 4286 if (iir & I915_MASTER_ERROR_INTERRUPT) 4287 i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 4288 4289 intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4290 4291 if (iir & I915_USER_INTERRUPT) 4292 intel_engine_cs_irq(dev_priv->gt.engine[RCS0], 4293 iir); 4294 4295 if (iir & I915_BSD_USER_INTERRUPT) 4296 intel_engine_cs_irq(dev_priv->gt.engine[VCS0], 4297 iir >> 25); 4298 4299 if (iir & I915_MASTER_ERROR_INTERRUPT) 4300 i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4301 4302 if (hotplug_status) 4303 i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4304 4305 i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4306 } while (0); 4307 4308 pmu_irq_stats(dev_priv, IRQ_HANDLED); 4309 4310 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 4311 4312 return ret; 4313 } 4314 4315 /** 4316 * intel_irq_init - initializes irq support 4317 * @dev_priv: i915 device instance 4318 * 4319 * This function initializes all the irq support including work items, timers 4320 * and all the vtables. It does not setup the interrupt itself though. 4321 */ 4322 void intel_irq_init(struct drm_i915_private *dev_priv) 4323 { 4324 struct drm_device *dev = &dev_priv->drm; 4325 int i; 4326 4327 INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4328 for (i = 0; i < MAX_L3_SLICES; ++i) 4329 dev_priv->l3_parity.remap_info[i] = NULL; 4330 4331 /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4332 if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11) 4333 dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 4334 4335 if (!HAS_DISPLAY(dev_priv)) 4336 return; 4337 4338 intel_hpd_init_pins(dev_priv); 4339 4340 intel_hpd_init_work(dev_priv); 4341 4342 dev->vblank_disable_immediate = true; 4343 4344 /* Most platforms treat the display irq block as an always-on 4345 * power domain. vlv/chv can disable it at runtime and need 4346 * special care to avoid writing any of the display block registers 4347 * outside of the power domain. We defer setting up the display irqs 4348 * in this case to the runtime pm. 4349 */ 4350 dev_priv->display_irqs_enabled = true; 4351 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4352 dev_priv->display_irqs_enabled = false; 4353 4354 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4355 /* If we have MST support, we want to avoid doing short HPD IRQ storm 4356 * detection, as short HPD storms will occur as a natural part of 4357 * sideband messaging with MST. 4358 * On older platforms however, IRQ storms can occur with both long and 4359 * short pulses, as seen on some G4x systems. 4360 */ 4361 dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4362 4363 if (HAS_GMCH(dev_priv)) { 4364 if (I915_HAS_HOTPLUG(dev_priv)) 4365 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4366 } else { 4367 if (HAS_PCH_DG1(dev_priv)) 4368 dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 4369 else if (DISPLAY_VER(dev_priv) >= 11) 4370 dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4371 else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 4372 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4373 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 4374 dev_priv->display.hpd_irq_setup = icp_hpd_irq_setup; 4375 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 4376 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 4377 else 4378 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4379 } 4380 } 4381 4382 /** 4383 * intel_irq_fini - deinitializes IRQ support 4384 * @i915: i915 device instance 4385 * 4386 * This function deinitializes all the IRQ support. 4387 */ 4388 void intel_irq_fini(struct drm_i915_private *i915) 4389 { 4390 int i; 4391 4392 for (i = 0; i < MAX_L3_SLICES; ++i) 4393 kfree(i915->l3_parity.remap_info[i]); 4394 } 4395 4396 static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4397 { 4398 if (HAS_GMCH(dev_priv)) { 4399 if (IS_CHERRYVIEW(dev_priv)) 4400 return cherryview_irq_handler; 4401 else if (IS_VALLEYVIEW(dev_priv)) 4402 return valleyview_irq_handler; 4403 else if (GRAPHICS_VER(dev_priv) == 4) 4404 return i965_irq_handler; 4405 else if (GRAPHICS_VER(dev_priv) == 3) 4406 return i915_irq_handler; 4407 else 4408 return i8xx_irq_handler; 4409 } else { 4410 if (HAS_MASTER_UNIT_IRQ(dev_priv)) 4411 return dg1_irq_handler; 4412 if (GRAPHICS_VER(dev_priv) >= 11) 4413 return gen11_irq_handler; 4414 else if (GRAPHICS_VER(dev_priv) >= 8) 4415 return gen8_irq_handler; 4416 else 4417 return ilk_irq_handler; 4418 } 4419 } 4420 4421 static void intel_irq_reset(struct drm_i915_private *dev_priv) 4422 { 4423 if (HAS_GMCH(dev_priv)) { 4424 if (IS_CHERRYVIEW(dev_priv)) 4425 cherryview_irq_reset(dev_priv); 4426 else if (IS_VALLEYVIEW(dev_priv)) 4427 valleyview_irq_reset(dev_priv); 4428 else if (GRAPHICS_VER(dev_priv) == 4) 4429 i965_irq_reset(dev_priv); 4430 else if (GRAPHICS_VER(dev_priv) == 3) 4431 i915_irq_reset(dev_priv); 4432 else 4433 i8xx_irq_reset(dev_priv); 4434 } else { 4435 if (GRAPHICS_VER(dev_priv) >= 11) 4436 gen11_irq_reset(dev_priv); 4437 else if (GRAPHICS_VER(dev_priv) >= 8) 4438 gen8_irq_reset(dev_priv); 4439 else 4440 ilk_irq_reset(dev_priv); 4441 } 4442 } 4443 4444 static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4445 { 4446 if (HAS_GMCH(dev_priv)) { 4447 if (IS_CHERRYVIEW(dev_priv)) 4448 cherryview_irq_postinstall(dev_priv); 4449 else if (IS_VALLEYVIEW(dev_priv)) 4450 valleyview_irq_postinstall(dev_priv); 4451 else if (GRAPHICS_VER(dev_priv) == 4) 4452 i965_irq_postinstall(dev_priv); 4453 else if (GRAPHICS_VER(dev_priv) == 3) 4454 i915_irq_postinstall(dev_priv); 4455 else 4456 i8xx_irq_postinstall(dev_priv); 4457 } else { 4458 if (GRAPHICS_VER(dev_priv) >= 11) 4459 gen11_irq_postinstall(dev_priv); 4460 else if (GRAPHICS_VER(dev_priv) >= 8) 4461 gen8_irq_postinstall(dev_priv); 4462 else 4463 ilk_irq_postinstall(dev_priv); 4464 } 4465 } 4466 4467 /** 4468 * intel_irq_install - enables the hardware interrupt 4469 * @dev_priv: i915 device instance 4470 * 4471 * This function enables the hardware interrupt handling, but leaves the hotplug 4472 * handling still disabled. It is called after intel_irq_init(). 4473 * 4474 * In the driver load and resume code we need working interrupts in a few places 4475 * but don't want to deal with the hassle of concurrent probe and hotplug 4476 * workers. Hence the split into this two-stage approach. 4477 */ 4478 int intel_irq_install(struct drm_i915_private *dev_priv) 4479 { 4480 int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4481 int ret; 4482 4483 /* 4484 * We enable some interrupt sources in our postinstall hooks, so mark 4485 * interrupts as enabled _before_ actually enabling them to avoid 4486 * special cases in our ordering checks. 4487 */ 4488 dev_priv->runtime_pm.irqs_enabled = true; 4489 4490 dev_priv->drm.irq_enabled = true; 4491 4492 intel_irq_reset(dev_priv); 4493 4494 ret = request_irq(irq, intel_irq_handler(dev_priv), 4495 IRQF_SHARED, DRIVER_NAME, dev_priv); 4496 if (ret < 0) { 4497 dev_priv->drm.irq_enabled = false; 4498 return ret; 4499 } 4500 4501 intel_irq_postinstall(dev_priv); 4502 4503 return ret; 4504 } 4505 4506 /** 4507 * intel_irq_uninstall - finilizes all irq handling 4508 * @dev_priv: i915 device instance 4509 * 4510 * This stops interrupt and hotplug handling and unregisters and frees all 4511 * resources acquired in the init functions. 4512 */ 4513 void intel_irq_uninstall(struct drm_i915_private *dev_priv) 4514 { 4515 int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4516 4517 /* 4518 * FIXME we can get called twice during driver probe 4519 * error handling as well as during driver remove due to 4520 * intel_modeset_driver_remove() calling us out of sequence. 4521 * Would be nice if it didn't do that... 4522 */ 4523 if (!dev_priv->drm.irq_enabled) 4524 return; 4525 4526 dev_priv->drm.irq_enabled = false; 4527 4528 intel_irq_reset(dev_priv); 4529 4530 free_irq(irq, dev_priv); 4531 4532 intel_hpd_cancel_work(dev_priv); 4533 dev_priv->runtime_pm.irqs_enabled = false; 4534 } 4535 4536 /** 4537 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4538 * @dev_priv: i915 device instance 4539 * 4540 * This function is used to disable interrupts at runtime, both in the runtime 4541 * pm and the system suspend/resume code. 4542 */ 4543 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4544 { 4545 intel_irq_reset(dev_priv); 4546 dev_priv->runtime_pm.irqs_enabled = false; 4547 intel_synchronize_irq(dev_priv); 4548 } 4549 4550 /** 4551 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4552 * @dev_priv: i915 device instance 4553 * 4554 * This function is used to enable interrupts at runtime, both in the runtime 4555 * pm and the system suspend/resume code. 4556 */ 4557 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4558 { 4559 dev_priv->runtime_pm.irqs_enabled = true; 4560 intel_irq_reset(dev_priv); 4561 intel_irq_postinstall(dev_priv); 4562 } 4563 4564 bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4565 { 4566 return dev_priv->runtime_pm.irqs_enabled; 4567 } 4568 4569 void intel_synchronize_irq(struct drm_i915_private *i915) 4570 { 4571 synchronize_irq(to_pci_dev(i915->drm.dev)->irq); 4572 } 4573 4574 void intel_synchronize_hardirq(struct drm_i915_private *i915) 4575 { 4576 synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq); 4577 } 4578