10260c420SBen Widawsky /*
20260c420SBen Widawsky  * Copyright © 2014 Intel Corporation
30260c420SBen Widawsky  *
40260c420SBen Widawsky  * Permission is hereby granted, free of charge, to any person obtaining a
50260c420SBen Widawsky  * copy of this software and associated documentation files (the "Software"),
60260c420SBen Widawsky  * to deal in the Software without restriction, including without limitation
70260c420SBen Widawsky  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
80260c420SBen Widawsky  * and/or sell copies of the Software, and to permit persons to whom the
90260c420SBen Widawsky  * Software is furnished to do so, subject to the following conditions:
100260c420SBen Widawsky  *
110260c420SBen Widawsky  * The above copyright notice and this permission notice (including the next
120260c420SBen Widawsky  * paragraph) shall be included in all copies or substantial portions of the
130260c420SBen Widawsky  * Software.
140260c420SBen Widawsky  *
150260c420SBen Widawsky  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
160260c420SBen Widawsky  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
170260c420SBen Widawsky  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
180260c420SBen Widawsky  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
190260c420SBen Widawsky  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
200260c420SBen Widawsky  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
210260c420SBen Widawsky  * IN THE SOFTWARE.
220260c420SBen Widawsky  *
230260c420SBen Widawsky  * Please try to maintain the following order within this file unless it makes
240260c420SBen Widawsky  * sense to do otherwise. From top to bottom:
250260c420SBen Widawsky  * 1. typedefs
260260c420SBen Widawsky  * 2. #defines, and macros
270260c420SBen Widawsky  * 3. structure definitions
280260c420SBen Widawsky  * 4. function prototypes
290260c420SBen Widawsky  *
300260c420SBen Widawsky  * Within each section, please try to order by generation in ascending order,
310260c420SBen Widawsky  * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
320260c420SBen Widawsky  */
330260c420SBen Widawsky 
340260c420SBen Widawsky #ifndef __I915_GEM_GTT_H__
350260c420SBen Widawsky #define __I915_GEM_GTT_H__
360260c420SBen Widawsky 
378ef8561fSChris Wilson #include <linux/io-mapping.h>
38b42fe9caSJoonas Lahtinen #include <linux/mm.h>
398448661dSChris Wilson #include <linux/pagevec.h>
408ef8561fSChris Wilson 
41b42fe9caSJoonas Lahtinen #include "i915_gem_timeline.h"
42b0decaf7SChris Wilson #include "i915_gem_request.h"
438448661dSChris Wilson #include "i915_selftest.h"
44b0decaf7SChris Wilson 
45f51455d4SChris Wilson #define I915_GTT_PAGE_SIZE 4096UL
46f51455d4SChris Wilson #define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
47f51455d4SChris Wilson 
4849ef5294SChris Wilson #define I915_FENCE_REG_NONE -1
4949ef5294SChris Wilson #define I915_MAX_NUM_FENCES 32
5049ef5294SChris Wilson /* 32 fences + sign bit for FENCE_REG_NONE */
5149ef5294SChris Wilson #define I915_MAX_NUM_FENCE_BITS 6
5249ef5294SChris Wilson 
534d884705SDaniel Vetter struct drm_i915_file_private;
5449ef5294SChris Wilson struct drm_i915_fence_reg;
554d884705SDaniel Vetter 
5675c7b0b8SChris Wilson typedef u32 gen6_pte_t;
5775c7b0b8SChris Wilson typedef u64 gen8_pte_t;
5875c7b0b8SChris Wilson typedef u64 gen8_pde_t;
5975c7b0b8SChris Wilson typedef u64 gen8_ppgtt_pdpe_t;
6075c7b0b8SChris Wilson typedef u64 gen8_ppgtt_pml4e_t;
610260c420SBen Widawsky 
6272e96d64SJoonas Lahtinen #define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
630260c420SBen Widawsky 
640260c420SBen Widawsky /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
650260c420SBen Widawsky #define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
660260c420SBen Widawsky #define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
670260c420SBen Widawsky #define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
680260c420SBen Widawsky #define GEN6_PTE_CACHE_LLC		(2 << 1)
690260c420SBen Widawsky #define GEN6_PTE_UNCACHED		(1 << 1)
700260c420SBen Widawsky #define GEN6_PTE_VALID			(1 << 0)
710260c420SBen Widawsky 
72dd19674bSChris Wilson #define I915_PTES(pte_len)		((unsigned int)(PAGE_SIZE / (pte_len)))
7307749ef3SMichel Thierry #define I915_PTE_MASK(pte_len)		(I915_PTES(pte_len) - 1)
7407749ef3SMichel Thierry #define I915_PDES			512
7507749ef3SMichel Thierry #define I915_PDE_MASK			(I915_PDES - 1)
76678d96fbSBen Widawsky #define NUM_PTE(pde_shift)     (1 << (pde_shift - PAGE_SHIFT))
7707749ef3SMichel Thierry 
7807749ef3SMichel Thierry #define GEN6_PTES			I915_PTES(sizeof(gen6_pte_t))
7907749ef3SMichel Thierry #define GEN6_PD_SIZE		        (I915_PDES * PAGE_SIZE)
800260c420SBen Widawsky #define GEN6_PD_ALIGN			(PAGE_SIZE * 16)
81678d96fbSBen Widawsky #define GEN6_PDE_SHIFT			22
820260c420SBen Widawsky #define GEN6_PDE_VALID			(1 << 0)
830260c420SBen Widawsky 
840260c420SBen Widawsky #define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
850260c420SBen Widawsky 
860260c420SBen Widawsky #define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)
870260c420SBen Widawsky #define BYT_PTE_WRITEABLE		(1 << 1)
880260c420SBen Widawsky 
890260c420SBen Widawsky /* Cacheability Control is a 4-bit value. The low three bits are stored in bits
900260c420SBen Widawsky  * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
910260c420SBen Widawsky  */
920260c420SBen Widawsky #define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
930260c420SBen Widawsky 					 (((bits) & 0x8) << (11 - 3)))
940260c420SBen Widawsky #define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
950260c420SBen Widawsky #define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
960260c420SBen Widawsky #define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
970260c420SBen Widawsky #define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
980260c420SBen Widawsky #define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
990260c420SBen Widawsky #define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
1000260c420SBen Widawsky #define HSW_PTE_UNCACHED		(0)
1010260c420SBen Widawsky #define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
1020260c420SBen Widawsky #define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)
1030260c420SBen Widawsky 
1040260c420SBen Widawsky /* GEN8 legacy style address is defined as a 3 level page table:
1050260c420SBen Widawsky  * 31:30 | 29:21 | 20:12 |  11:0
1060260c420SBen Widawsky  * PDPE  |  PDE  |  PTE  | offset
1070260c420SBen Widawsky  * The difference as compared to normal x86 3 level page table is the PDPEs are
1080260c420SBen Widawsky  * programmed via register.
10981ba8aefSMichel Thierry  *
11081ba8aefSMichel Thierry  * GEN8 48b legacy style address is defined as a 4 level page table:
11181ba8aefSMichel Thierry  * 47:39 | 38:30 | 29:21 | 20:12 |  11:0
11281ba8aefSMichel Thierry  * PML4E | PDPE  |  PDE  |  PTE  | offset
1130260c420SBen Widawsky  */
11481ba8aefSMichel Thierry #define GEN8_PML4ES_PER_PML4		512
11581ba8aefSMichel Thierry #define GEN8_PML4E_SHIFT		39
116762d9936SMichel Thierry #define GEN8_PML4E_MASK			(GEN8_PML4ES_PER_PML4 - 1)
1170260c420SBen Widawsky #define GEN8_PDPE_SHIFT			30
11881ba8aefSMichel Thierry /* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
11981ba8aefSMichel Thierry  * tables */
12081ba8aefSMichel Thierry #define GEN8_PDPE_MASK			0x1ff
1210260c420SBen Widawsky #define GEN8_PDE_SHIFT			21
1220260c420SBen Widawsky #define GEN8_PDE_MASK			0x1ff
1230260c420SBen Widawsky #define GEN8_PTE_SHIFT			12
1240260c420SBen Widawsky #define GEN8_PTE_MASK			0x1ff
12576643600SBen Widawsky #define GEN8_LEGACY_PDPES		4
12607749ef3SMichel Thierry #define GEN8_PTES			I915_PTES(sizeof(gen8_pte_t))
1270260c420SBen Widawsky 
128275a991cSTvrtko Ursulin #define I915_PDPES_PER_PDP(dev_priv)	(USES_FULL_48BIT_PPGTT(dev_priv) ?\
12981ba8aefSMichel Thierry 					GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
1306ac18502SMichel Thierry 
1310260c420SBen Widawsky #define PPAT_UNCACHED_INDEX		(_PAGE_PWT | _PAGE_PCD)
1320260c420SBen Widawsky #define PPAT_CACHED_PDE_INDEX		0 /* WB LLC */
1330260c420SBen Widawsky #define PPAT_CACHED_INDEX		_PAGE_PAT /* WB LLCeLLC */
1340260c420SBen Widawsky #define PPAT_DISPLAY_ELLC_INDEX		_PAGE_PCD /* WT eLLC */
1350260c420SBen Widawsky 
136ee0ce478SVille Syrjälä #define CHV_PPAT_SNOOP			(1<<6)
1370260c420SBen Widawsky #define GEN8_PPAT_AGE(x)		(x<<4)
1380260c420SBen Widawsky #define GEN8_PPAT_LLCeLLC		(3<<2)
1390260c420SBen Widawsky #define GEN8_PPAT_LLCELLC		(2<<2)
1400260c420SBen Widawsky #define GEN8_PPAT_LLC			(1<<2)
1410260c420SBen Widawsky #define GEN8_PPAT_WB			(3<<0)
1420260c420SBen Widawsky #define GEN8_PPAT_WT			(2<<0)
1430260c420SBen Widawsky #define GEN8_PPAT_WC			(1<<0)
1440260c420SBen Widawsky #define GEN8_PPAT_UC			(0<<0)
1450260c420SBen Widawsky #define GEN8_PPAT_ELLC_OVERRIDE		(0<<2)
14675c7b0b8SChris Wilson #define GEN8_PPAT(i, x)			((u64)(x) << ((i) * 8))
1470260c420SBen Widawsky 
148b42fe9caSJoonas Lahtinen struct sg_table;
149b42fe9caSJoonas Lahtinen 
15050470bb0STvrtko Ursulin struct intel_rotation_info {
1517ff19c56SChris Wilson 	struct intel_rotation_plane_info {
1521663b9d6SVille Syrjälä 		/* tiles */
1536687c906SVille Syrjälä 		unsigned int width, height, stride, offset;
1541663b9d6SVille Syrjälä 	} plane[2];
1558d9046adSChris Wilson } __packed;
1568d9046adSChris Wilson 
1578d9046adSChris Wilson static inline void assert_intel_rotation_info_is_packed(void)
1588d9046adSChris Wilson {
1598d9046adSChris Wilson 	BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
1608d9046adSChris Wilson }
161fe14d5f4STvrtko Ursulin 
1627ff19c56SChris Wilson struct intel_partial_info {
1637ff19c56SChris Wilson 	u64 offset;
1647ff19c56SChris Wilson 	unsigned int size;
1658d9046adSChris Wilson } __packed;
1668d9046adSChris Wilson 
1678d9046adSChris Wilson static inline void assert_intel_partial_info_is_packed(void)
1688d9046adSChris Wilson {
1698d9046adSChris Wilson 	BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
1708d9046adSChris Wilson }
1717ff19c56SChris Wilson 
172992e418dSChris Wilson enum i915_ggtt_view_type {
173992e418dSChris Wilson 	I915_GGTT_VIEW_NORMAL = 0,
174992e418dSChris Wilson 	I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
175992e418dSChris Wilson 	I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
176992e418dSChris Wilson };
177992e418dSChris Wilson 
178992e418dSChris Wilson static inline void assert_i915_ggtt_view_type_is_unique(void)
179992e418dSChris Wilson {
180992e418dSChris Wilson 	/* As we encode the size of each branch inside the union into its type,
181992e418dSChris Wilson 	 * we have to be careful that each branch has a unique size.
182992e418dSChris Wilson 	 */
183992e418dSChris Wilson 	switch ((enum i915_ggtt_view_type)0) {
184992e418dSChris Wilson 	case I915_GGTT_VIEW_NORMAL:
185992e418dSChris Wilson 	case I915_GGTT_VIEW_PARTIAL:
186992e418dSChris Wilson 	case I915_GGTT_VIEW_ROTATED:
187992e418dSChris Wilson 		/* gcc complains if these are identical cases */
188992e418dSChris Wilson 		break;
189992e418dSChris Wilson 	}
190992e418dSChris Wilson }
191992e418dSChris Wilson 
192fe14d5f4STvrtko Ursulin struct i915_ggtt_view {
193fe14d5f4STvrtko Ursulin 	enum i915_ggtt_view_type type;
1948bd7ef16SJoonas Lahtinen 	union {
195992e418dSChris Wilson 		/* Members need to contain no holes/padding */
1967ff19c56SChris Wilson 		struct intel_partial_info partial;
1977723f47dSVille Syrjälä 		struct intel_rotation_info rotated;
1988bab1193SChris Wilson 	};
199fe14d5f4STvrtko Ursulin };
200fe14d5f4STvrtko Ursulin 
2010260c420SBen Widawsky enum i915_cache_level;
202fe14d5f4STvrtko Ursulin 
203b42fe9caSJoonas Lahtinen struct i915_vma;
204bde13ebdSChris Wilson 
20544159ddbSMika Kuoppala struct i915_page_dma {
206d7b3de91SBen Widawsky 	struct page *page;
20744159ddbSMika Kuoppala 	union {
2087324cc04SBen Widawsky 		dma_addr_t daddr;
209678d96fbSBen Widawsky 
21044159ddbSMika Kuoppala 		/* For gen6/gen7 only. This is the offset in the GGTT
21144159ddbSMika Kuoppala 		 * where the page directory entries for PPGTT begin
21244159ddbSMika Kuoppala 		 */
21375c7b0b8SChris Wilson 		u32 ggtt_offset;
21444159ddbSMika Kuoppala 	};
21544159ddbSMika Kuoppala };
21644159ddbSMika Kuoppala 
217567047beSMika Kuoppala #define px_base(px) (&(px)->base)
218567047beSMika Kuoppala #define px_page(px) (px_base(px)->page)
219567047beSMika Kuoppala #define px_dma(px) (px_base(px)->daddr)
220567047beSMika Kuoppala 
22144159ddbSMika Kuoppala struct i915_page_table {
22244159ddbSMika Kuoppala 	struct i915_page_dma base;
223dd19674bSChris Wilson 	unsigned int used_ptes;
224d7b3de91SBen Widawsky };
225d7b3de91SBen Widawsky 
226ec565b3cSMichel Thierry struct i915_page_directory {
22744159ddbSMika Kuoppala 	struct i915_page_dma base;
2287324cc04SBen Widawsky 
229ec565b3cSMichel Thierry 	struct i915_page_table *page_table[I915_PDES]; /* PDEs */
230fe52e37fSChris Wilson 	unsigned int used_pdes;
231d7b3de91SBen Widawsky };
232d7b3de91SBen Widawsky 
233ec565b3cSMichel Thierry struct i915_page_directory_pointer {
2346ac18502SMichel Thierry 	struct i915_page_dma base;
2356ac18502SMichel Thierry 	struct i915_page_directory **page_directory;
236e2b763caSChris Wilson 	unsigned int used_pdpes;
237d7b3de91SBen Widawsky };
238d7b3de91SBen Widawsky 
23981ba8aefSMichel Thierry struct i915_pml4 {
24081ba8aefSMichel Thierry 	struct i915_page_dma base;
24181ba8aefSMichel Thierry 	struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
24281ba8aefSMichel Thierry };
24381ba8aefSMichel Thierry 
2440260c420SBen Widawsky struct i915_address_space {
2450260c420SBen Widawsky 	struct drm_mm mm;
24680b204bcSChris Wilson 	struct i915_gem_timeline timeline;
24749d73912SChris Wilson 	struct drm_i915_private *i915;
2488448661dSChris Wilson 	struct device *dma;
2492bfa996eSChris Wilson 	/* Every address space belongs to a struct file - except for the global
2502bfa996eSChris Wilson 	 * GTT that is owned by the driver (and so @file is set to NULL). In
2512bfa996eSChris Wilson 	 * principle, no information should leak from one context to another
2522bfa996eSChris Wilson 	 * (or between files/processes etc) unless explicitly shared by the
2532bfa996eSChris Wilson 	 * owner. Tracking the owner is important in order to free up per-file
2542bfa996eSChris Wilson 	 * objects along with the file, to aide resource tracking, and to
2552bfa996eSChris Wilson 	 * assign blame.
2562bfa996eSChris Wilson 	 */
2572bfa996eSChris Wilson 	struct drm_i915_file_private *file;
2580260c420SBen Widawsky 	struct list_head global_link;
259c44ef60eSMika Kuoppala 	u64 total;		/* size addr space maps (ex. 2GB for ggtt) */
2600260c420SBen Widawsky 
26150e046b6SChris Wilson 	bool closed;
26250e046b6SChris Wilson 
2638bcdd0f7SChris Wilson 	struct i915_page_dma scratch_page;
26479ab9370SMika Kuoppala 	struct i915_page_table *scratch_pt;
26579ab9370SMika Kuoppala 	struct i915_page_directory *scratch_pd;
26669ab76fdSMichel Thierry 	struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
2670260c420SBen Widawsky 
2680260c420SBen Widawsky 	/**
2690260c420SBen Widawsky 	 * List of objects currently involved in rendering.
2700260c420SBen Widawsky 	 *
2710260c420SBen Widawsky 	 * Includes buffers having the contents of their GPU caches
27297b2a6a1SJohn Harrison 	 * flushed, not necessarily primitives. last_read_req
2730260c420SBen Widawsky 	 * represents when the rendering involved will be completed.
2740260c420SBen Widawsky 	 *
2750260c420SBen Widawsky 	 * A reference is held on the buffer while on this list.
2760260c420SBen Widawsky 	 */
2770260c420SBen Widawsky 	struct list_head active_list;
2780260c420SBen Widawsky 
2790260c420SBen Widawsky 	/**
2800260c420SBen Widawsky 	 * LRU list of objects which are not in the ringbuffer and
2810260c420SBen Widawsky 	 * are ready to unbind, but are still in the GTT.
2820260c420SBen Widawsky 	 *
28397b2a6a1SJohn Harrison 	 * last_read_req is NULL while an object is in this list.
2840260c420SBen Widawsky 	 *
2850260c420SBen Widawsky 	 * A reference is not held on the buffer while on this list,
2860260c420SBen Widawsky 	 * as merely being GTT-bound shouldn't prevent its being
2870260c420SBen Widawsky 	 * freed, and we'll pull it off the list in the free path.
2880260c420SBen Widawsky 	 */
2890260c420SBen Widawsky 	struct list_head inactive_list;
2900260c420SBen Widawsky 
29150e046b6SChris Wilson 	/**
29250e046b6SChris Wilson 	 * List of vma that have been unbound.
29350e046b6SChris Wilson 	 *
29450e046b6SChris Wilson 	 * A reference is not held on the buffer while on this list.
29550e046b6SChris Wilson 	 */
29650e046b6SChris Wilson 	struct list_head unbound_list;
29750e046b6SChris Wilson 
2988448661dSChris Wilson 	struct pagevec free_pages;
2998448661dSChris Wilson 	bool pt_kmap_wc;
3008448661dSChris Wilson 
3010260c420SBen Widawsky 	/* FIXME: Need a more generic return type */
30207749ef3SMichel Thierry 	gen6_pte_t (*pte_encode)(dma_addr_t addr,
3030260c420SBen Widawsky 				 enum i915_cache_level level,
3044fb84d99SMichał Winiarski 				 u32 flags); /* Create a valid PTE */
305f329f5f6SDaniel Vetter 	/* flags for pte_encode */
306f329f5f6SDaniel Vetter #define PTE_READ_ONLY	(1<<0)
307678d96fbSBen Widawsky 	int (*allocate_va_range)(struct i915_address_space *vm,
30875c7b0b8SChris Wilson 				 u64 start, u64 length);
3090260c420SBen Widawsky 	void (*clear_range)(struct i915_address_space *vm,
31075c7b0b8SChris Wilson 			    u64 start, u64 length);
311d6473f56SChris Wilson 	void (*insert_page)(struct i915_address_space *vm,
312d6473f56SChris Wilson 			    dma_addr_t addr,
31375c7b0b8SChris Wilson 			    u64 offset,
314d6473f56SChris Wilson 			    enum i915_cache_level cache_level,
315d6473f56SChris Wilson 			    u32 flags);
3160260c420SBen Widawsky 	void (*insert_entries)(struct i915_address_space *vm,
3170260c420SBen Widawsky 			       struct sg_table *st,
31875c7b0b8SChris Wilson 			       u64 start,
31975c7b0b8SChris Wilson 			       enum i915_cache_level cache_level,
32075c7b0b8SChris Wilson 			       u32 flags);
3210260c420SBen Widawsky 	void (*cleanup)(struct i915_address_space *vm);
322777dc5bbSDaniel Vetter 	/** Unmap an object from an address space. This usually consists of
323777dc5bbSDaniel Vetter 	 * setting the valid PTE entries to a reserved scratch page. */
324777dc5bbSDaniel Vetter 	void (*unbind_vma)(struct i915_vma *vma);
325777dc5bbSDaniel Vetter 	/* Map an object into an address space with the given cache flags. */
32670b9f6f8SDaniel Vetter 	int (*bind_vma)(struct i915_vma *vma,
327777dc5bbSDaniel Vetter 			enum i915_cache_level cache_level,
328777dc5bbSDaniel Vetter 			u32 flags);
3298448661dSChris Wilson 
3308448661dSChris Wilson 	I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
3310260c420SBen Widawsky };
3320260c420SBen Widawsky 
3332bfa996eSChris Wilson #define i915_is_ggtt(V) (!(V)->file)
334596c5923SChris Wilson 
3350260c420SBen Widawsky /* The Graphics Translation Table is the way in which GEN hardware translates a
3360260c420SBen Widawsky  * Graphics Virtual Address into a Physical Address. In addition to the normal
3370260c420SBen Widawsky  * collateral associated with any va->pa translations GEN hardware also has a
3380260c420SBen Widawsky  * portion of the GTT which can be mapped by the CPU and remain both coherent
3390260c420SBen Widawsky  * and correct (in cases like swizzling). That region is referred to as GMADR in
3400260c420SBen Widawsky  * the spec.
3410260c420SBen Widawsky  */
34262106b4fSJoonas Lahtinen struct i915_ggtt {
3430260c420SBen Widawsky 	struct i915_address_space base;
344f7bbe788SChris Wilson 	struct io_mapping mappable;	/* Mapping to our CPU mappable region */
3450260c420SBen Widawsky 
346edd1f2feSChris Wilson 	phys_addr_t mappable_base;	/* PA of our GMADR */
347edd1f2feSChris Wilson 	u64 mappable_end;		/* End offset that we can CPU map */
348edd1f2feSChris Wilson 
3493c6b29b2SPaulo Zanoni 	/* Stolen memory is segmented in hardware with different portions
3503c6b29b2SPaulo Zanoni 	 * offlimits to certain functions.
3513c6b29b2SPaulo Zanoni 	 *
3523c6b29b2SPaulo Zanoni 	 * The drm_mm is initialised to the total accessible range, as found
3533c6b29b2SPaulo Zanoni 	 * from the PCI config. On Broadwell+, this is further restricted to
3543c6b29b2SPaulo Zanoni 	 * avoid the first page! The upper end of stolen memory is reserved for
3553c6b29b2SPaulo Zanoni 	 * hardware functions and similarly removed from the accessible range.
3563c6b29b2SPaulo Zanoni 	 */
357edd1f2feSChris Wilson 	u32 stolen_size;		/* Total size of stolen memory */
358edd1f2feSChris Wilson 	u32 stolen_usable_size;	/* Total size minus reserved ranges */
359edd1f2feSChris Wilson 	u32 stolen_reserved_base;
360edd1f2feSChris Wilson 	u32 stolen_reserved_size;
3610260c420SBen Widawsky 
3620260c420SBen Widawsky 	/** "Graphics Stolen Memory" holds the global PTEs */
3630260c420SBen Widawsky 	void __iomem *gsm;
3647c3f86b6SChris Wilson 	void (*invalidate)(struct drm_i915_private *dev_priv);
3650260c420SBen Widawsky 
3660260c420SBen Widawsky 	bool do_idle_maps;
3670260c420SBen Widawsky 
3680260c420SBen Widawsky 	int mtrr;
36995374d75SChris Wilson 
37095374d75SChris Wilson 	struct drm_mm_node error_capture;
3710260c420SBen Widawsky };
3720260c420SBen Widawsky 
3730260c420SBen Widawsky struct i915_hw_ppgtt {
3740260c420SBen Widawsky 	struct i915_address_space base;
3750260c420SBen Widawsky 	struct kref ref;
3760260c420SBen Widawsky 	struct drm_mm_node node;
377563222a7SBen Widawsky 	unsigned long pd_dirty_rings;
3780260c420SBen Widawsky 	union {
37981ba8aefSMichel Thierry 		struct i915_pml4 pml4;		/* GEN8+ & 48b PPGTT */
38081ba8aefSMichel Thierry 		struct i915_page_directory_pointer pdp;	/* GEN8+ */
38181ba8aefSMichel Thierry 		struct i915_page_directory pd;		/* GEN6-7 */
382d7b3de91SBen Widawsky 	};
3830260c420SBen Widawsky 
384678d96fbSBen Widawsky 	gen6_pte_t __iomem *pd_addr;
385678d96fbSBen Widawsky 
3860260c420SBen Widawsky 	int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
387e85b26dcSJohn Harrison 			 struct drm_i915_gem_request *req);
3880260c420SBen Widawsky 	void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
3890260c420SBen Widawsky };
3900260c420SBen Widawsky 
391731f74c5SDave Gordon /*
392731f74c5SDave Gordon  * gen6_for_each_pde() iterates over every pde from start until start+length.
393731f74c5SDave Gordon  * If start and start+length are not perfectly divisible, the macro will round
394731f74c5SDave Gordon  * down and up as needed. Start=0 and length=2G effectively iterates over
395731f74c5SDave Gordon  * every PDE in the system. The macro modifies ALL its parameters except 'pd',
396731f74c5SDave Gordon  * so each of the other parameters should preferably be a simple variable, or
397731f74c5SDave Gordon  * at most an lvalue with no side-effects!
398678d96fbSBen Widawsky  */
399731f74c5SDave Gordon #define gen6_for_each_pde(pt, pd, start, length, iter)			\
400fdc454c1SMichel Thierry 	for (iter = gen6_pde_index(start);				\
401731f74c5SDave Gordon 	     length > 0 && iter < I915_PDES &&				\
402731f74c5SDave Gordon 		(pt = (pd)->page_table[iter], true);			\
403731f74c5SDave Gordon 	     ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT);		\
404731f74c5SDave Gordon 		    temp = min(temp - start, length);			\
405731f74c5SDave Gordon 		    start += temp, length -= temp; }), ++iter)
406678d96fbSBen Widawsky 
407731f74c5SDave Gordon #define gen6_for_all_pdes(pt, pd, iter)					\
40809942c65SMichel Thierry 	for (iter = 0;							\
409731f74c5SDave Gordon 	     iter < I915_PDES &&					\
410731f74c5SDave Gordon 		(pt = (pd)->page_table[iter], true);			\
411731f74c5SDave Gordon 	     ++iter)
41209942c65SMichel Thierry 
41375c7b0b8SChris Wilson static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
414678d96fbSBen Widawsky {
41575c7b0b8SChris Wilson 	const u32 mask = NUM_PTE(pde_shift) - 1;
416678d96fbSBen Widawsky 
417678d96fbSBen Widawsky 	return (address >> PAGE_SHIFT) & mask;
418678d96fbSBen Widawsky }
419678d96fbSBen Widawsky 
420678d96fbSBen Widawsky /* Helper to counts the number of PTEs within the given length. This count
421678d96fbSBen Widawsky  * does not cross a page table boundary, so the max value would be
422678d96fbSBen Widawsky  * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
423678d96fbSBen Widawsky */
42475c7b0b8SChris Wilson static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
425678d96fbSBen Widawsky {
42675c7b0b8SChris Wilson 	const u64 mask = ~((1ULL << pde_shift) - 1);
42775c7b0b8SChris Wilson 	u64 end;
428678d96fbSBen Widawsky 
429678d96fbSBen Widawsky 	WARN_ON(length == 0);
430678d96fbSBen Widawsky 	WARN_ON(offset_in_page(addr|length));
431678d96fbSBen Widawsky 
432678d96fbSBen Widawsky 	end = addr + length;
433678d96fbSBen Widawsky 
434678d96fbSBen Widawsky 	if ((addr & mask) != (end & mask))
435678d96fbSBen Widawsky 		return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
436678d96fbSBen Widawsky 
437678d96fbSBen Widawsky 	return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
438678d96fbSBen Widawsky }
439678d96fbSBen Widawsky 
44075c7b0b8SChris Wilson static inline u32 i915_pde_index(u64 addr, u32 shift)
441678d96fbSBen Widawsky {
442678d96fbSBen Widawsky 	return (addr >> shift) & I915_PDE_MASK;
443678d96fbSBen Widawsky }
444678d96fbSBen Widawsky 
44575c7b0b8SChris Wilson static inline u32 gen6_pte_index(u32 addr)
446678d96fbSBen Widawsky {
447678d96fbSBen Widawsky 	return i915_pte_index(addr, GEN6_PDE_SHIFT);
448678d96fbSBen Widawsky }
449678d96fbSBen Widawsky 
45075c7b0b8SChris Wilson static inline u32 gen6_pte_count(u32 addr, u32 length)
451678d96fbSBen Widawsky {
452678d96fbSBen Widawsky 	return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
453678d96fbSBen Widawsky }
454678d96fbSBen Widawsky 
45575c7b0b8SChris Wilson static inline u32 gen6_pde_index(u32 addr)
456678d96fbSBen Widawsky {
457678d96fbSBen Widawsky 	return i915_pde_index(addr, GEN6_PDE_SHIFT);
458678d96fbSBen Widawsky }
459678d96fbSBen Widawsky 
4609271d959SMichel Thierry /* Equivalent to the gen6 version, For each pde iterates over every pde
4619271d959SMichel Thierry  * between from start until start + length. On gen8+ it simply iterates
4629271d959SMichel Thierry  * over every page directory entry in a page directory.
4639271d959SMichel Thierry  */
464e8ebd8e2SDave Gordon #define gen8_for_each_pde(pt, pd, start, length, iter)			\
4659271d959SMichel Thierry 	for (iter = gen8_pde_index(start);				\
466e8ebd8e2SDave Gordon 	     length > 0 && iter < I915_PDES &&				\
467e8ebd8e2SDave Gordon 		(pt = (pd)->page_table[iter], true);			\
468e8ebd8e2SDave Gordon 	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT);		\
469e8ebd8e2SDave Gordon 		    temp = min(temp - start, length);			\
470e8ebd8e2SDave Gordon 		    start += temp, length -= temp; }), ++iter)
4719271d959SMichel Thierry 
472e8ebd8e2SDave Gordon #define gen8_for_each_pdpe(pd, pdp, start, length, iter)		\
4739271d959SMichel Thierry 	for (iter = gen8_pdpe_index(start);				\
474e8ebd8e2SDave Gordon 	     length > 0 && iter < I915_PDPES_PER_PDP(dev) &&		\
475e8ebd8e2SDave Gordon 		(pd = (pdp)->page_directory[iter], true);		\
476e8ebd8e2SDave Gordon 	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT);	\
477e8ebd8e2SDave Gordon 		    temp = min(temp - start, length);			\
478e8ebd8e2SDave Gordon 		    start += temp, length -= temp; }), ++iter)
4799271d959SMichel Thierry 
480e8ebd8e2SDave Gordon #define gen8_for_each_pml4e(pdp, pml4, start, length, iter)		\
481762d9936SMichel Thierry 	for (iter = gen8_pml4e_index(start);				\
482e8ebd8e2SDave Gordon 	     length > 0 && iter < GEN8_PML4ES_PER_PML4 &&		\
483e8ebd8e2SDave Gordon 		(pdp = (pml4)->pdps[iter], true);			\
484e8ebd8e2SDave Gordon 	     ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT);	\
485e8ebd8e2SDave Gordon 		    temp = min(temp - start, length);			\
486e8ebd8e2SDave Gordon 		    start += temp, length -= temp; }), ++iter)
487762d9936SMichel Thierry 
48875c7b0b8SChris Wilson static inline u32 gen8_pte_index(u64 address)
4899271d959SMichel Thierry {
4909271d959SMichel Thierry 	return i915_pte_index(address, GEN8_PDE_SHIFT);
4919271d959SMichel Thierry }
4929271d959SMichel Thierry 
49375c7b0b8SChris Wilson static inline u32 gen8_pde_index(u64 address)
4949271d959SMichel Thierry {
4959271d959SMichel Thierry 	return i915_pde_index(address, GEN8_PDE_SHIFT);
4969271d959SMichel Thierry }
4979271d959SMichel Thierry 
49875c7b0b8SChris Wilson static inline u32 gen8_pdpe_index(u64 address)
4999271d959SMichel Thierry {
5009271d959SMichel Thierry 	return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
5019271d959SMichel Thierry }
5029271d959SMichel Thierry 
50375c7b0b8SChris Wilson static inline u32 gen8_pml4e_index(u64 address)
5049271d959SMichel Thierry {
505762d9936SMichel Thierry 	return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
5069271d959SMichel Thierry }
5079271d959SMichel Thierry 
50875c7b0b8SChris Wilson static inline u64 gen8_pte_count(u64 address, u64 length)
50933c8819fSMichel Thierry {
51033c8819fSMichel Thierry 	return i915_pte_count(address, length, GEN8_PDE_SHIFT);
51133c8819fSMichel Thierry }
51233c8819fSMichel Thierry 
513d852c7bfSMika Kuoppala static inline dma_addr_t
514d852c7bfSMika Kuoppala i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
515d852c7bfSMika Kuoppala {
516fe52e37fSChris Wilson 	return px_dma(ppgtt->pdp.page_directory[n]);
517d852c7bfSMika Kuoppala }
518d852c7bfSMika Kuoppala 
519b42fe9caSJoonas Lahtinen static inline struct i915_ggtt *
520b42fe9caSJoonas Lahtinen i915_vm_to_ggtt(struct i915_address_space *vm)
521b42fe9caSJoonas Lahtinen {
522b42fe9caSJoonas Lahtinen 	GEM_BUG_ON(!i915_is_ggtt(vm));
523b42fe9caSJoonas Lahtinen 	return container_of(vm, struct i915_ggtt, base);
524b42fe9caSJoonas Lahtinen }
525b42fe9caSJoonas Lahtinen 
526949e8ab3SChris Wilson static inline bool
527949e8ab3SChris Wilson i915_vm_is_48bit(const struct i915_address_space *vm)
528949e8ab3SChris Wilson {
529949e8ab3SChris Wilson 	return (vm->total - 1) >> 32;
530949e8ab3SChris Wilson }
531949e8ab3SChris Wilson 
5326cde9a02SChris Wilson int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915);
5336cde9a02SChris Wilson void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915);
5346cde9a02SChris Wilson 
53597d6d7abSChris Wilson int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
53697d6d7abSChris Wilson int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
53797d6d7abSChris Wilson int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
5387c3f86b6SChris Wilson void i915_ggtt_enable_guc(struct drm_i915_private *i915);
5397c3f86b6SChris Wilson void i915_ggtt_disable_guc(struct drm_i915_private *i915);
540f6b9d5caSChris Wilson int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
54197d6d7abSChris Wilson void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
542ee960be7SDaniel Vetter 
543c6be607aSTvrtko Ursulin int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
544ee960be7SDaniel Vetter void i915_ppgtt_release(struct kref *kref);
5452bfa996eSChris Wilson struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
54680b204bcSChris Wilson 					struct drm_i915_file_private *fpriv,
54780b204bcSChris Wilson 					const char *name);
5480c7eeda1SChris Wilson void i915_ppgtt_close(struct i915_address_space *vm);
549ee960be7SDaniel Vetter static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
550ee960be7SDaniel Vetter {
551ee960be7SDaniel Vetter 	if (ppgtt)
552ee960be7SDaniel Vetter 		kref_get(&ppgtt->ref);
553ee960be7SDaniel Vetter }
554ee960be7SDaniel Vetter static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
555ee960be7SDaniel Vetter {
556ee960be7SDaniel Vetter 	if (ppgtt)
557ee960be7SDaniel Vetter 		kref_put(&ppgtt->ref, i915_ppgtt_release);
558ee960be7SDaniel Vetter }
5590260c420SBen Widawsky 
560dc97997aSChris Wilson void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
561275a991cSTvrtko Ursulin void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
562275a991cSTvrtko Ursulin void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
5630260c420SBen Widawsky 
56403ac84f1SChris Wilson int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
56503ac84f1SChris Wilson 					    struct sg_table *pages);
56603ac84f1SChris Wilson void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
56703ac84f1SChris Wilson 			       struct sg_table *pages);
5680260c420SBen Widawsky 
569625d988aSChris Wilson int i915_gem_gtt_reserve(struct i915_address_space *vm,
570625d988aSChris Wilson 			 struct drm_mm_node *node,
571625d988aSChris Wilson 			 u64 size, u64 offset, unsigned long color,
572625d988aSChris Wilson 			 unsigned int flags);
573625d988aSChris Wilson 
574e007b19dSChris Wilson int i915_gem_gtt_insert(struct i915_address_space *vm,
575e007b19dSChris Wilson 			struct drm_mm_node *node,
576e007b19dSChris Wilson 			u64 size, u64 alignment, unsigned long color,
577e007b19dSChris Wilson 			u64 start, u64 end, unsigned int flags);
578e007b19dSChris Wilson 
57959bfa124SChris Wilson /* Flags used by pin/bind&friends. */
580305bc234SChris Wilson #define PIN_NONBLOCK		BIT(0)
581305bc234SChris Wilson #define PIN_MAPPABLE		BIT(1)
582305bc234SChris Wilson #define PIN_ZONE_4G		BIT(2)
58382118877SChris Wilson #define PIN_NONFAULT		BIT(3)
584305bc234SChris Wilson 
585305bc234SChris Wilson #define PIN_MBZ			BIT(5) /* I915_VMA_PIN_OVERFLOW */
586305bc234SChris Wilson #define PIN_GLOBAL		BIT(6) /* I915_VMA_GLOBAL_BIND */
587305bc234SChris Wilson #define PIN_USER		BIT(7) /* I915_VMA_LOCAL_BIND */
588305bc234SChris Wilson #define PIN_UPDATE		BIT(8)
589305bc234SChris Wilson 
590305bc234SChris Wilson #define PIN_HIGH		BIT(9)
591305bc234SChris Wilson #define PIN_OFFSET_BIAS		BIT(10)
592305bc234SChris Wilson #define PIN_OFFSET_FIXED	BIT(11)
593f51455d4SChris Wilson #define PIN_OFFSET_MASK		(-I915_GTT_PAGE_SIZE)
59459bfa124SChris Wilson 
5950260c420SBen Widawsky #endif
596