10260c420SBen Widawsky /* 20260c420SBen Widawsky * Copyright © 2014 Intel Corporation 30260c420SBen Widawsky * 40260c420SBen Widawsky * Permission is hereby granted, free of charge, to any person obtaining a 50260c420SBen Widawsky * copy of this software and associated documentation files (the "Software"), 60260c420SBen Widawsky * to deal in the Software without restriction, including without limitation 70260c420SBen Widawsky * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80260c420SBen Widawsky * and/or sell copies of the Software, and to permit persons to whom the 90260c420SBen Widawsky * Software is furnished to do so, subject to the following conditions: 100260c420SBen Widawsky * 110260c420SBen Widawsky * The above copyright notice and this permission notice (including the next 120260c420SBen Widawsky * paragraph) shall be included in all copies or substantial portions of the 130260c420SBen Widawsky * Software. 140260c420SBen Widawsky * 150260c420SBen Widawsky * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 160260c420SBen Widawsky * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 170260c420SBen Widawsky * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 180260c420SBen Widawsky * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 190260c420SBen Widawsky * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 200260c420SBen Widawsky * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 210260c420SBen Widawsky * IN THE SOFTWARE. 220260c420SBen Widawsky * 230260c420SBen Widawsky * Please try to maintain the following order within this file unless it makes 240260c420SBen Widawsky * sense to do otherwise. From top to bottom: 250260c420SBen Widawsky * 1. typedefs 260260c420SBen Widawsky * 2. #defines, and macros 270260c420SBen Widawsky * 3. structure definitions 280260c420SBen Widawsky * 4. function prototypes 290260c420SBen Widawsky * 300260c420SBen Widawsky * Within each section, please try to order by generation in ascending order, 310260c420SBen Widawsky * from top to bottom (ie. gen6 on the top, gen8 on the bottom). 320260c420SBen Widawsky */ 330260c420SBen Widawsky 340260c420SBen Widawsky #ifndef __I915_GEM_GTT_H__ 350260c420SBen Widawsky #define __I915_GEM_GTT_H__ 360260c420SBen Widawsky 378ef8561fSChris Wilson #include <linux/io-mapping.h> 388ef8561fSChris Wilson 39b0decaf7SChris Wilson #include "i915_gem_request.h" 40b0decaf7SChris Wilson 414d884705SDaniel Vetter struct drm_i915_file_private; 424d884705SDaniel Vetter 4307749ef3SMichel Thierry typedef uint32_t gen6_pte_t; 4407749ef3SMichel Thierry typedef uint64_t gen8_pte_t; 4507749ef3SMichel Thierry typedef uint64_t gen8_pde_t; 46762d9936SMichel Thierry typedef uint64_t gen8_ppgtt_pdpe_t; 47762d9936SMichel Thierry typedef uint64_t gen8_ppgtt_pml4e_t; 480260c420SBen Widawsky 4972e96d64SJoonas Lahtinen #define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT) 500260c420SBen Widawsky 510260c420SBen Widawsky /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */ 520260c420SBen Widawsky #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0)) 530260c420SBen Widawsky #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) 540260c420SBen Widawsky #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) 550260c420SBen Widawsky #define GEN6_PTE_CACHE_LLC (2 << 1) 560260c420SBen Widawsky #define GEN6_PTE_UNCACHED (1 << 1) 570260c420SBen Widawsky #define GEN6_PTE_VALID (1 << 0) 580260c420SBen Widawsky 5907749ef3SMichel Thierry #define I915_PTES(pte_len) (PAGE_SIZE / (pte_len)) 6007749ef3SMichel Thierry #define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1) 6107749ef3SMichel Thierry #define I915_PDES 512 6207749ef3SMichel Thierry #define I915_PDE_MASK (I915_PDES - 1) 63678d96fbSBen Widawsky #define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT)) 6407749ef3SMichel Thierry 6507749ef3SMichel Thierry #define GEN6_PTES I915_PTES(sizeof(gen6_pte_t)) 6607749ef3SMichel Thierry #define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE) 670260c420SBen Widawsky #define GEN6_PD_ALIGN (PAGE_SIZE * 16) 68678d96fbSBen Widawsky #define GEN6_PDE_SHIFT 22 690260c420SBen Widawsky #define GEN6_PDE_VALID (1 << 0) 700260c420SBen Widawsky 710260c420SBen Widawsky #define GEN7_PTE_CACHE_L3_LLC (3 << 1) 720260c420SBen Widawsky 730260c420SBen Widawsky #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2) 740260c420SBen Widawsky #define BYT_PTE_WRITEABLE (1 << 1) 750260c420SBen Widawsky 760260c420SBen Widawsky /* Cacheability Control is a 4-bit value. The low three bits are stored in bits 770260c420SBen Widawsky * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE. 780260c420SBen Widawsky */ 790260c420SBen Widawsky #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \ 800260c420SBen Widawsky (((bits) & 0x8) << (11 - 3))) 810260c420SBen Widawsky #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2) 820260c420SBen Widawsky #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3) 830260c420SBen Widawsky #define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8) 840260c420SBen Widawsky #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb) 850260c420SBen Widawsky #define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7) 860260c420SBen Widawsky #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6) 870260c420SBen Widawsky #define HSW_PTE_UNCACHED (0) 880260c420SBen Widawsky #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0)) 890260c420SBen Widawsky #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr) 900260c420SBen Widawsky 910260c420SBen Widawsky /* GEN8 legacy style address is defined as a 3 level page table: 920260c420SBen Widawsky * 31:30 | 29:21 | 20:12 | 11:0 930260c420SBen Widawsky * PDPE | PDE | PTE | offset 940260c420SBen Widawsky * The difference as compared to normal x86 3 level page table is the PDPEs are 950260c420SBen Widawsky * programmed via register. 9681ba8aefSMichel Thierry * 9781ba8aefSMichel Thierry * GEN8 48b legacy style address is defined as a 4 level page table: 9881ba8aefSMichel Thierry * 47:39 | 38:30 | 29:21 | 20:12 | 11:0 9981ba8aefSMichel Thierry * PML4E | PDPE | PDE | PTE | offset 1000260c420SBen Widawsky */ 10181ba8aefSMichel Thierry #define GEN8_PML4ES_PER_PML4 512 10281ba8aefSMichel Thierry #define GEN8_PML4E_SHIFT 39 103762d9936SMichel Thierry #define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1) 1040260c420SBen Widawsky #define GEN8_PDPE_SHIFT 30 10581ba8aefSMichel Thierry /* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page 10681ba8aefSMichel Thierry * tables */ 10781ba8aefSMichel Thierry #define GEN8_PDPE_MASK 0x1ff 1080260c420SBen Widawsky #define GEN8_PDE_SHIFT 21 1090260c420SBen Widawsky #define GEN8_PDE_MASK 0x1ff 1100260c420SBen Widawsky #define GEN8_PTE_SHIFT 12 1110260c420SBen Widawsky #define GEN8_PTE_MASK 0x1ff 11276643600SBen Widawsky #define GEN8_LEGACY_PDPES 4 11307749ef3SMichel Thierry #define GEN8_PTES I915_PTES(sizeof(gen8_pte_t)) 1140260c420SBen Widawsky 11581ba8aefSMichel Thierry #define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\ 11681ba8aefSMichel Thierry GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES) 1176ac18502SMichel Thierry 1180260c420SBen Widawsky #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD) 1190260c420SBen Widawsky #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */ 1200260c420SBen Widawsky #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */ 1210260c420SBen Widawsky #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */ 1220260c420SBen Widawsky 123ee0ce478SVille Syrjälä #define CHV_PPAT_SNOOP (1<<6) 1240260c420SBen Widawsky #define GEN8_PPAT_AGE(x) (x<<4) 1250260c420SBen Widawsky #define GEN8_PPAT_LLCeLLC (3<<2) 1260260c420SBen Widawsky #define GEN8_PPAT_LLCELLC (2<<2) 1270260c420SBen Widawsky #define GEN8_PPAT_LLC (1<<2) 1280260c420SBen Widawsky #define GEN8_PPAT_WB (3<<0) 1290260c420SBen Widawsky #define GEN8_PPAT_WT (2<<0) 1300260c420SBen Widawsky #define GEN8_PPAT_WC (1<<0) 1310260c420SBen Widawsky #define GEN8_PPAT_UC (0<<0) 1320260c420SBen Widawsky #define GEN8_PPAT_ELLC_OVERRIDE (0<<2) 1330260c420SBen Widawsky #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8)) 1340260c420SBen Widawsky 135fe14d5f4STvrtko Ursulin enum i915_ggtt_view_type { 136fe14d5f4STvrtko Ursulin I915_GGTT_VIEW_NORMAL = 0, 1378bd7ef16SJoonas Lahtinen I915_GGTT_VIEW_ROTATED, 1388bd7ef16SJoonas Lahtinen I915_GGTT_VIEW_PARTIAL, 13950470bb0STvrtko Ursulin }; 14050470bb0STvrtko Ursulin 14150470bb0STvrtko Ursulin struct intel_rotation_info { 1421663b9d6SVille Syrjälä struct { 1431663b9d6SVille Syrjälä /* tiles */ 1446687c906SVille Syrjälä unsigned int width, height, stride, offset; 1451663b9d6SVille Syrjälä } plane[2]; 146fe14d5f4STvrtko Ursulin }; 147fe14d5f4STvrtko Ursulin 148fe14d5f4STvrtko Ursulin struct i915_ggtt_view { 149fe14d5f4STvrtko Ursulin enum i915_ggtt_view_type type; 150fe14d5f4STvrtko Ursulin 1518bd7ef16SJoonas Lahtinen union { 1528bd7ef16SJoonas Lahtinen struct { 153088e0df4SMichel Thierry u64 offset; 1548bd7ef16SJoonas Lahtinen unsigned int size; 1558bd7ef16SJoonas Lahtinen } partial; 1567723f47dSVille Syrjälä struct intel_rotation_info rotated; 1578bd7ef16SJoonas Lahtinen } params; 158fe14d5f4STvrtko Ursulin }; 159fe14d5f4STvrtko Ursulin 160fe14d5f4STvrtko Ursulin extern const struct i915_ggtt_view i915_ggtt_view_normal; 1619abc4648SJoonas Lahtinen extern const struct i915_ggtt_view i915_ggtt_view_rotated; 162fe14d5f4STvrtko Ursulin 1630260c420SBen Widawsky enum i915_cache_level; 164fe14d5f4STvrtko Ursulin 1650260c420SBen Widawsky /** 1660260c420SBen Widawsky * A VMA represents a GEM BO that is bound into an address space. Therefore, a 1670260c420SBen Widawsky * VMA's presence cannot be guaranteed before binding, or after unbinding the 1680260c420SBen Widawsky * object into/from the address space. 1690260c420SBen Widawsky * 1700260c420SBen Widawsky * To make things as simple as possible (ie. no refcounting), a VMA's lifetime 1710260c420SBen Widawsky * will always be <= an objects lifetime. So object refcounting should cover us. 1720260c420SBen Widawsky */ 1730260c420SBen Widawsky struct i915_vma { 1740260c420SBen Widawsky struct drm_mm_node node; 1750260c420SBen Widawsky struct drm_i915_gem_object *obj; 1760260c420SBen Widawsky struct i915_address_space *vm; 177247177ddSChris Wilson struct sg_table *pages; 1788ef8561fSChris Wilson void __iomem *iomap; 179de180033SChris Wilson u64 size; 1800260c420SBen Widawsky 1813272db53SChris Wilson unsigned int flags; 1823272db53SChris Wilson /** 1833272db53SChris Wilson * How many users have pinned this object in GTT space. The following 1843272db53SChris Wilson * users can each hold at most one reference: pwrite/pread, execbuffer 1853272db53SChris Wilson * (objects are not allowed multiple times for the same batchbuffer), 1863272db53SChris Wilson * and the framebuffer code. When switching/pageflipping, the 1873272db53SChris Wilson * framebuffer code has at most two buffers pinned per crtc. 1883272db53SChris Wilson * 1893272db53SChris Wilson * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 1903272db53SChris Wilson * bits with absolutely no headroom. So use 4 bits. 1913272db53SChris Wilson */ 1923272db53SChris Wilson #define I915_VMA_PIN_MASK 0xf 193305bc234SChris Wilson #define I915_VMA_PIN_OVERFLOW BIT(5) 194b0decaf7SChris Wilson 195aff43766STvrtko Ursulin /** Flags and address space this VMA is bound to */ 196305bc234SChris Wilson #define I915_VMA_GLOBAL_BIND BIT(6) 197305bc234SChris Wilson #define I915_VMA_LOCAL_BIND BIT(7) 198305bc234SChris Wilson #define I915_VMA_BIND_MASK (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND | I915_VMA_PIN_OVERFLOW) 1993272db53SChris Wilson 200305bc234SChris Wilson #define I915_VMA_GGTT BIT(8) 20105a20d09SChris Wilson #define I915_VMA_CAN_FENCE BIT(9) 20205a20d09SChris Wilson #define I915_VMA_CLOSED BIT(10) 2033272db53SChris Wilson 2043272db53SChris Wilson unsigned int active; 2053272db53SChris Wilson struct i915_gem_active last_read[I915_NUM_ENGINES]; 206aff43766STvrtko Ursulin 207fe14d5f4STvrtko Ursulin /** 208fe14d5f4STvrtko Ursulin * Support different GGTT views into the same object. 209fe14d5f4STvrtko Ursulin * This means there can be multiple VMA mappings per object and per VM. 210fe14d5f4STvrtko Ursulin * i915_ggtt_view_type is used to distinguish between those entries. 211fe14d5f4STvrtko Ursulin * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also 212fe14d5f4STvrtko Ursulin * assumed in GEM functions which take no ggtt view parameter. 213fe14d5f4STvrtko Ursulin */ 214fe14d5f4STvrtko Ursulin struct i915_ggtt_view ggtt_view; 215fe14d5f4STvrtko Ursulin 2160260c420SBen Widawsky /** This object's place on the active/inactive lists */ 2171c7f4bcaSChris Wilson struct list_head vm_link; 2180260c420SBen Widawsky 2191c7f4bcaSChris Wilson struct list_head obj_link; /* Link in the object's VMA list */ 2200260c420SBen Widawsky 2210260c420SBen Widawsky /** This vma's place in the batchbuffer or on the eviction list */ 2220260c420SBen Widawsky struct list_head exec_list; 2230260c420SBen Widawsky 2240260c420SBen Widawsky /** 2250260c420SBen Widawsky * Used for performing relocations during execbuffer insertion. 2260260c420SBen Widawsky */ 2270260c420SBen Widawsky struct hlist_node exec_node; 2280260c420SBen Widawsky unsigned long exec_handle; 2290260c420SBen Widawsky struct drm_i915_gem_exec_object2 *exec_entry; 2300260c420SBen Widawsky }; 2310260c420SBen Widawsky 23281a8aa4aSChris Wilson struct i915_vma * 23381a8aa4aSChris Wilson i915_vma_create(struct drm_i915_gem_object *obj, 23481a8aa4aSChris Wilson struct i915_address_space *vm, 23581a8aa4aSChris Wilson const struct i915_ggtt_view *view); 23619880c4aSChris Wilson void i915_vma_unpin_and_release(struct i915_vma **p_vma); 23781a8aa4aSChris Wilson 2383272db53SChris Wilson static inline bool i915_vma_is_ggtt(const struct i915_vma *vma) 2393272db53SChris Wilson { 2403272db53SChris Wilson return vma->flags & I915_VMA_GGTT; 2413272db53SChris Wilson } 2423272db53SChris Wilson 24305a20d09SChris Wilson static inline bool i915_vma_is_map_and_fenceable(const struct i915_vma *vma) 24405a20d09SChris Wilson { 24505a20d09SChris Wilson return vma->flags & I915_VMA_CAN_FENCE; 24605a20d09SChris Wilson } 24705a20d09SChris Wilson 2483272db53SChris Wilson static inline bool i915_vma_is_closed(const struct i915_vma *vma) 2493272db53SChris Wilson { 2503272db53SChris Wilson return vma->flags & I915_VMA_CLOSED; 2513272db53SChris Wilson } 2523272db53SChris Wilson 253b0decaf7SChris Wilson static inline unsigned int i915_vma_get_active(const struct i915_vma *vma) 254b0decaf7SChris Wilson { 255b0decaf7SChris Wilson return vma->active; 256b0decaf7SChris Wilson } 257b0decaf7SChris Wilson 258b0decaf7SChris Wilson static inline bool i915_vma_is_active(const struct i915_vma *vma) 259b0decaf7SChris Wilson { 260b0decaf7SChris Wilson return i915_vma_get_active(vma); 261b0decaf7SChris Wilson } 262b0decaf7SChris Wilson 263b0decaf7SChris Wilson static inline void i915_vma_set_active(struct i915_vma *vma, 264b0decaf7SChris Wilson unsigned int engine) 265b0decaf7SChris Wilson { 266b0decaf7SChris Wilson vma->active |= BIT(engine); 267b0decaf7SChris Wilson } 268b0decaf7SChris Wilson 269b0decaf7SChris Wilson static inline void i915_vma_clear_active(struct i915_vma *vma, 270b0decaf7SChris Wilson unsigned int engine) 271b0decaf7SChris Wilson { 272b0decaf7SChris Wilson vma->active &= ~BIT(engine); 273b0decaf7SChris Wilson } 274b0decaf7SChris Wilson 275b0decaf7SChris Wilson static inline bool i915_vma_has_active_engine(const struct i915_vma *vma, 276b0decaf7SChris Wilson unsigned int engine) 277b0decaf7SChris Wilson { 278b0decaf7SChris Wilson return vma->active & BIT(engine); 279b0decaf7SChris Wilson } 280b0decaf7SChris Wilson 281bde13ebdSChris Wilson static inline u32 i915_ggtt_offset(const struct i915_vma *vma) 282bde13ebdSChris Wilson { 283bde13ebdSChris Wilson GEM_BUG_ON(!i915_vma_is_ggtt(vma)); 284bde13ebdSChris Wilson GEM_BUG_ON(!vma->node.allocated); 285bde13ebdSChris Wilson GEM_BUG_ON(upper_32_bits(vma->node.start)); 286bde13ebdSChris Wilson GEM_BUG_ON(upper_32_bits(vma->node.start + vma->node.size - 1)); 287bde13ebdSChris Wilson return lower_32_bits(vma->node.start); 288bde13ebdSChris Wilson } 289bde13ebdSChris Wilson 29044159ddbSMika Kuoppala struct i915_page_dma { 291d7b3de91SBen Widawsky struct page *page; 29244159ddbSMika Kuoppala union { 2937324cc04SBen Widawsky dma_addr_t daddr; 294678d96fbSBen Widawsky 29544159ddbSMika Kuoppala /* For gen6/gen7 only. This is the offset in the GGTT 29644159ddbSMika Kuoppala * where the page directory entries for PPGTT begin 29744159ddbSMika Kuoppala */ 29844159ddbSMika Kuoppala uint32_t ggtt_offset; 29944159ddbSMika Kuoppala }; 30044159ddbSMika Kuoppala }; 30144159ddbSMika Kuoppala 302567047beSMika Kuoppala #define px_base(px) (&(px)->base) 303567047beSMika Kuoppala #define px_page(px) (px_base(px)->page) 304567047beSMika Kuoppala #define px_dma(px) (px_base(px)->daddr) 305567047beSMika Kuoppala 306c114f76aSMika Kuoppala struct i915_page_scratch { 307c114f76aSMika Kuoppala struct i915_page_dma base; 308c114f76aSMika Kuoppala }; 309c114f76aSMika Kuoppala 31044159ddbSMika Kuoppala struct i915_page_table { 31144159ddbSMika Kuoppala struct i915_page_dma base; 31244159ddbSMika Kuoppala 313678d96fbSBen Widawsky unsigned long *used_ptes; 314d7b3de91SBen Widawsky }; 315d7b3de91SBen Widawsky 316ec565b3cSMichel Thierry struct i915_page_directory { 31744159ddbSMika Kuoppala struct i915_page_dma base; 3187324cc04SBen Widawsky 31933c8819fSMichel Thierry unsigned long *used_pdes; 320ec565b3cSMichel Thierry struct i915_page_table *page_table[I915_PDES]; /* PDEs */ 321d7b3de91SBen Widawsky }; 322d7b3de91SBen Widawsky 323ec565b3cSMichel Thierry struct i915_page_directory_pointer { 3246ac18502SMichel Thierry struct i915_page_dma base; 3256ac18502SMichel Thierry 3266ac18502SMichel Thierry unsigned long *used_pdpes; 3276ac18502SMichel Thierry struct i915_page_directory **page_directory; 328d7b3de91SBen Widawsky }; 329d7b3de91SBen Widawsky 33081ba8aefSMichel Thierry struct i915_pml4 { 33181ba8aefSMichel Thierry struct i915_page_dma base; 33281ba8aefSMichel Thierry 33381ba8aefSMichel Thierry DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4); 33481ba8aefSMichel Thierry struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4]; 33581ba8aefSMichel Thierry }; 33681ba8aefSMichel Thierry 3370260c420SBen Widawsky struct i915_address_space { 3380260c420SBen Widawsky struct drm_mm mm; 3390260c420SBen Widawsky struct drm_device *dev; 3402bfa996eSChris Wilson /* Every address space belongs to a struct file - except for the global 3412bfa996eSChris Wilson * GTT that is owned by the driver (and so @file is set to NULL). In 3422bfa996eSChris Wilson * principle, no information should leak from one context to another 3432bfa996eSChris Wilson * (or between files/processes etc) unless explicitly shared by the 3442bfa996eSChris Wilson * owner. Tracking the owner is important in order to free up per-file 3452bfa996eSChris Wilson * objects along with the file, to aide resource tracking, and to 3462bfa996eSChris Wilson * assign blame. 3472bfa996eSChris Wilson */ 3482bfa996eSChris Wilson struct drm_i915_file_private *file; 3490260c420SBen Widawsky struct list_head global_link; 350c44ef60eSMika Kuoppala u64 start; /* Start offset always 0 for dri2 */ 351c44ef60eSMika Kuoppala u64 total; /* size addr space maps (ex. 2GB for ggtt) */ 3520260c420SBen Widawsky 35350e046b6SChris Wilson bool closed; 35450e046b6SChris Wilson 355c114f76aSMika Kuoppala struct i915_page_scratch *scratch_page; 35679ab9370SMika Kuoppala struct i915_page_table *scratch_pt; 35779ab9370SMika Kuoppala struct i915_page_directory *scratch_pd; 35869ab76fdSMichel Thierry struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */ 3590260c420SBen Widawsky 3600260c420SBen Widawsky /** 3610260c420SBen Widawsky * List of objects currently involved in rendering. 3620260c420SBen Widawsky * 3630260c420SBen Widawsky * Includes buffers having the contents of their GPU caches 36497b2a6a1SJohn Harrison * flushed, not necessarily primitives. last_read_req 3650260c420SBen Widawsky * represents when the rendering involved will be completed. 3660260c420SBen Widawsky * 3670260c420SBen Widawsky * A reference is held on the buffer while on this list. 3680260c420SBen Widawsky */ 3690260c420SBen Widawsky struct list_head active_list; 3700260c420SBen Widawsky 3710260c420SBen Widawsky /** 3720260c420SBen Widawsky * LRU list of objects which are not in the ringbuffer and 3730260c420SBen Widawsky * are ready to unbind, but are still in the GTT. 3740260c420SBen Widawsky * 37597b2a6a1SJohn Harrison * last_read_req is NULL while an object is in this list. 3760260c420SBen Widawsky * 3770260c420SBen Widawsky * A reference is not held on the buffer while on this list, 3780260c420SBen Widawsky * as merely being GTT-bound shouldn't prevent its being 3790260c420SBen Widawsky * freed, and we'll pull it off the list in the free path. 3800260c420SBen Widawsky */ 3810260c420SBen Widawsky struct list_head inactive_list; 3820260c420SBen Widawsky 38350e046b6SChris Wilson /** 38450e046b6SChris Wilson * List of vma that have been unbound. 38550e046b6SChris Wilson * 38650e046b6SChris Wilson * A reference is not held on the buffer while on this list. 38750e046b6SChris Wilson */ 38850e046b6SChris Wilson struct list_head unbound_list; 38950e046b6SChris Wilson 3900260c420SBen Widawsky /* FIXME: Need a more generic return type */ 39107749ef3SMichel Thierry gen6_pte_t (*pte_encode)(dma_addr_t addr, 3920260c420SBen Widawsky enum i915_cache_level level, 39324f3a8cfSAkash Goel bool valid, u32 flags); /* Create a valid PTE */ 394f329f5f6SDaniel Vetter /* flags for pte_encode */ 395f329f5f6SDaniel Vetter #define PTE_READ_ONLY (1<<0) 396678d96fbSBen Widawsky int (*allocate_va_range)(struct i915_address_space *vm, 397678d96fbSBen Widawsky uint64_t start, 398678d96fbSBen Widawsky uint64_t length); 3990260c420SBen Widawsky void (*clear_range)(struct i915_address_space *vm, 4000260c420SBen Widawsky uint64_t start, 4010260c420SBen Widawsky uint64_t length, 4020260c420SBen Widawsky bool use_scratch); 403d6473f56SChris Wilson void (*insert_page)(struct i915_address_space *vm, 404d6473f56SChris Wilson dma_addr_t addr, 405d6473f56SChris Wilson uint64_t offset, 406d6473f56SChris Wilson enum i915_cache_level cache_level, 407d6473f56SChris Wilson u32 flags); 4080260c420SBen Widawsky void (*insert_entries)(struct i915_address_space *vm, 4090260c420SBen Widawsky struct sg_table *st, 4100260c420SBen Widawsky uint64_t start, 41124f3a8cfSAkash Goel enum i915_cache_level cache_level, u32 flags); 4120260c420SBen Widawsky void (*cleanup)(struct i915_address_space *vm); 413777dc5bbSDaniel Vetter /** Unmap an object from an address space. This usually consists of 414777dc5bbSDaniel Vetter * setting the valid PTE entries to a reserved scratch page. */ 415777dc5bbSDaniel Vetter void (*unbind_vma)(struct i915_vma *vma); 416777dc5bbSDaniel Vetter /* Map an object into an address space with the given cache flags. */ 41770b9f6f8SDaniel Vetter int (*bind_vma)(struct i915_vma *vma, 418777dc5bbSDaniel Vetter enum i915_cache_level cache_level, 419777dc5bbSDaniel Vetter u32 flags); 4200260c420SBen Widawsky }; 4210260c420SBen Widawsky 4222bfa996eSChris Wilson #define i915_is_ggtt(V) (!(V)->file) 423596c5923SChris Wilson 4240260c420SBen Widawsky /* The Graphics Translation Table is the way in which GEN hardware translates a 4250260c420SBen Widawsky * Graphics Virtual Address into a Physical Address. In addition to the normal 4260260c420SBen Widawsky * collateral associated with any va->pa translations GEN hardware also has a 4270260c420SBen Widawsky * portion of the GTT which can be mapped by the CPU and remain both coherent 4280260c420SBen Widawsky * and correct (in cases like swizzling). That region is referred to as GMADR in 4290260c420SBen Widawsky * the spec. 4300260c420SBen Widawsky */ 43162106b4fSJoonas Lahtinen struct i915_ggtt { 4320260c420SBen Widawsky struct i915_address_space base; 4330260c420SBen Widawsky 434c44ef60eSMika Kuoppala size_t stolen_size; /* Total size of stolen memory */ 435a9da512bSPaulo Zanoni size_t stolen_usable_size; /* Total size minus BIOS reserved */ 436274008e8SSagar Arun Kamble size_t stolen_reserved_base; 437274008e8SSagar Arun Kamble size_t stolen_reserved_size; 438c44ef60eSMika Kuoppala u64 mappable_end; /* End offset that we can CPU map */ 4390260c420SBen Widawsky struct io_mapping *mappable; /* Mapping to our CPU mappable region */ 4400260c420SBen Widawsky phys_addr_t mappable_base; /* PA of our GMADR */ 4410260c420SBen Widawsky 4420260c420SBen Widawsky /** "Graphics Stolen Memory" holds the global PTEs */ 4430260c420SBen Widawsky void __iomem *gsm; 4440260c420SBen Widawsky 4450260c420SBen Widawsky bool do_idle_maps; 4460260c420SBen Widawsky 4470260c420SBen Widawsky int mtrr; 4480260c420SBen Widawsky }; 4490260c420SBen Widawsky 4500260c420SBen Widawsky struct i915_hw_ppgtt { 4510260c420SBen Widawsky struct i915_address_space base; 4520260c420SBen Widawsky struct kref ref; 4530260c420SBen Widawsky struct drm_mm_node node; 454563222a7SBen Widawsky unsigned long pd_dirty_rings; 4550260c420SBen Widawsky union { 45681ba8aefSMichel Thierry struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */ 45781ba8aefSMichel Thierry struct i915_page_directory_pointer pdp; /* GEN8+ */ 45881ba8aefSMichel Thierry struct i915_page_directory pd; /* GEN6-7 */ 459d7b3de91SBen Widawsky }; 4600260c420SBen Widawsky 461678d96fbSBen Widawsky gen6_pte_t __iomem *pd_addr; 462678d96fbSBen Widawsky 4630260c420SBen Widawsky int (*enable)(struct i915_hw_ppgtt *ppgtt); 4640260c420SBen Widawsky int (*switch_mm)(struct i915_hw_ppgtt *ppgtt, 465e85b26dcSJohn Harrison struct drm_i915_gem_request *req); 4660260c420SBen Widawsky void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m); 4670260c420SBen Widawsky }; 4680260c420SBen Widawsky 469731f74c5SDave Gordon /* 470731f74c5SDave Gordon * gen6_for_each_pde() iterates over every pde from start until start+length. 471731f74c5SDave Gordon * If start and start+length are not perfectly divisible, the macro will round 472731f74c5SDave Gordon * down and up as needed. Start=0 and length=2G effectively iterates over 473731f74c5SDave Gordon * every PDE in the system. The macro modifies ALL its parameters except 'pd', 474731f74c5SDave Gordon * so each of the other parameters should preferably be a simple variable, or 475731f74c5SDave Gordon * at most an lvalue with no side-effects! 476678d96fbSBen Widawsky */ 477731f74c5SDave Gordon #define gen6_for_each_pde(pt, pd, start, length, iter) \ 478fdc454c1SMichel Thierry for (iter = gen6_pde_index(start); \ 479731f74c5SDave Gordon length > 0 && iter < I915_PDES && \ 480731f74c5SDave Gordon (pt = (pd)->page_table[iter], true); \ 481731f74c5SDave Gordon ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \ 482731f74c5SDave Gordon temp = min(temp - start, length); \ 483731f74c5SDave Gordon start += temp, length -= temp; }), ++iter) 484678d96fbSBen Widawsky 485731f74c5SDave Gordon #define gen6_for_all_pdes(pt, pd, iter) \ 48609942c65SMichel Thierry for (iter = 0; \ 487731f74c5SDave Gordon iter < I915_PDES && \ 488731f74c5SDave Gordon (pt = (pd)->page_table[iter], true); \ 489731f74c5SDave Gordon ++iter) 49009942c65SMichel Thierry 491678d96fbSBen Widawsky static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift) 492678d96fbSBen Widawsky { 493678d96fbSBen Widawsky const uint32_t mask = NUM_PTE(pde_shift) - 1; 494678d96fbSBen Widawsky 495678d96fbSBen Widawsky return (address >> PAGE_SHIFT) & mask; 496678d96fbSBen Widawsky } 497678d96fbSBen Widawsky 498678d96fbSBen Widawsky /* Helper to counts the number of PTEs within the given length. This count 499678d96fbSBen Widawsky * does not cross a page table boundary, so the max value would be 500678d96fbSBen Widawsky * GEN6_PTES for GEN6, and GEN8_PTES for GEN8. 501678d96fbSBen Widawsky */ 502678d96fbSBen Widawsky static inline uint32_t i915_pte_count(uint64_t addr, size_t length, 503678d96fbSBen Widawsky uint32_t pde_shift) 504678d96fbSBen Widawsky { 50569603dbbSAlan const uint64_t mask = ~((1ULL << pde_shift) - 1); 506678d96fbSBen Widawsky uint64_t end; 507678d96fbSBen Widawsky 508678d96fbSBen Widawsky WARN_ON(length == 0); 509678d96fbSBen Widawsky WARN_ON(offset_in_page(addr|length)); 510678d96fbSBen Widawsky 511678d96fbSBen Widawsky end = addr + length; 512678d96fbSBen Widawsky 513678d96fbSBen Widawsky if ((addr & mask) != (end & mask)) 514678d96fbSBen Widawsky return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift); 515678d96fbSBen Widawsky 516678d96fbSBen Widawsky return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift); 517678d96fbSBen Widawsky } 518678d96fbSBen Widawsky 519678d96fbSBen Widawsky static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift) 520678d96fbSBen Widawsky { 521678d96fbSBen Widawsky return (addr >> shift) & I915_PDE_MASK; 522678d96fbSBen Widawsky } 523678d96fbSBen Widawsky 524678d96fbSBen Widawsky static inline uint32_t gen6_pte_index(uint32_t addr) 525678d96fbSBen Widawsky { 526678d96fbSBen Widawsky return i915_pte_index(addr, GEN6_PDE_SHIFT); 527678d96fbSBen Widawsky } 528678d96fbSBen Widawsky 529678d96fbSBen Widawsky static inline size_t gen6_pte_count(uint32_t addr, uint32_t length) 530678d96fbSBen Widawsky { 531678d96fbSBen Widawsky return i915_pte_count(addr, length, GEN6_PDE_SHIFT); 532678d96fbSBen Widawsky } 533678d96fbSBen Widawsky 534678d96fbSBen Widawsky static inline uint32_t gen6_pde_index(uint32_t addr) 535678d96fbSBen Widawsky { 536678d96fbSBen Widawsky return i915_pde_index(addr, GEN6_PDE_SHIFT); 537678d96fbSBen Widawsky } 538678d96fbSBen Widawsky 5399271d959SMichel Thierry /* Equivalent to the gen6 version, For each pde iterates over every pde 5409271d959SMichel Thierry * between from start until start + length. On gen8+ it simply iterates 5419271d959SMichel Thierry * over every page directory entry in a page directory. 5429271d959SMichel Thierry */ 543e8ebd8e2SDave Gordon #define gen8_for_each_pde(pt, pd, start, length, iter) \ 5449271d959SMichel Thierry for (iter = gen8_pde_index(start); \ 545e8ebd8e2SDave Gordon length > 0 && iter < I915_PDES && \ 546e8ebd8e2SDave Gordon (pt = (pd)->page_table[iter], true); \ 547e8ebd8e2SDave Gordon ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \ 548e8ebd8e2SDave Gordon temp = min(temp - start, length); \ 549e8ebd8e2SDave Gordon start += temp, length -= temp; }), ++iter) 5509271d959SMichel Thierry 551e8ebd8e2SDave Gordon #define gen8_for_each_pdpe(pd, pdp, start, length, iter) \ 5529271d959SMichel Thierry for (iter = gen8_pdpe_index(start); \ 553e8ebd8e2SDave Gordon length > 0 && iter < I915_PDPES_PER_PDP(dev) && \ 554e8ebd8e2SDave Gordon (pd = (pdp)->page_directory[iter], true); \ 555e8ebd8e2SDave Gordon ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \ 556e8ebd8e2SDave Gordon temp = min(temp - start, length); \ 557e8ebd8e2SDave Gordon start += temp, length -= temp; }), ++iter) 5589271d959SMichel Thierry 559e8ebd8e2SDave Gordon #define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \ 560762d9936SMichel Thierry for (iter = gen8_pml4e_index(start); \ 561e8ebd8e2SDave Gordon length > 0 && iter < GEN8_PML4ES_PER_PML4 && \ 562e8ebd8e2SDave Gordon (pdp = (pml4)->pdps[iter], true); \ 563e8ebd8e2SDave Gordon ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \ 564e8ebd8e2SDave Gordon temp = min(temp - start, length); \ 565e8ebd8e2SDave Gordon start += temp, length -= temp; }), ++iter) 566762d9936SMichel Thierry 5679271d959SMichel Thierry static inline uint32_t gen8_pte_index(uint64_t address) 5689271d959SMichel Thierry { 5699271d959SMichel Thierry return i915_pte_index(address, GEN8_PDE_SHIFT); 5709271d959SMichel Thierry } 5719271d959SMichel Thierry 5729271d959SMichel Thierry static inline uint32_t gen8_pde_index(uint64_t address) 5739271d959SMichel Thierry { 5749271d959SMichel Thierry return i915_pde_index(address, GEN8_PDE_SHIFT); 5759271d959SMichel Thierry } 5769271d959SMichel Thierry 5779271d959SMichel Thierry static inline uint32_t gen8_pdpe_index(uint64_t address) 5789271d959SMichel Thierry { 5799271d959SMichel Thierry return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK; 5809271d959SMichel Thierry } 5819271d959SMichel Thierry 5829271d959SMichel Thierry static inline uint32_t gen8_pml4e_index(uint64_t address) 5839271d959SMichel Thierry { 584762d9936SMichel Thierry return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK; 5859271d959SMichel Thierry } 5869271d959SMichel Thierry 58733c8819fSMichel Thierry static inline size_t gen8_pte_count(uint64_t address, uint64_t length) 58833c8819fSMichel Thierry { 58933c8819fSMichel Thierry return i915_pte_count(address, length, GEN8_PDE_SHIFT); 59033c8819fSMichel Thierry } 59133c8819fSMichel Thierry 592d852c7bfSMika Kuoppala static inline dma_addr_t 593d852c7bfSMika Kuoppala i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n) 594d852c7bfSMika Kuoppala { 595d852c7bfSMika Kuoppala return test_bit(n, ppgtt->pdp.used_pdpes) ? 596567047beSMika Kuoppala px_dma(ppgtt->pdp.page_directory[n]) : 59779ab9370SMika Kuoppala px_dma(ppgtt->base.scratch_pd); 598d852c7bfSMika Kuoppala } 599d852c7bfSMika Kuoppala 60097d6d7abSChris Wilson int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv); 60197d6d7abSChris Wilson int i915_ggtt_init_hw(struct drm_i915_private *dev_priv); 60297d6d7abSChris Wilson int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv); 603f6b9d5caSChris Wilson int i915_gem_init_ggtt(struct drm_i915_private *dev_priv); 60497d6d7abSChris Wilson void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv); 605ee960be7SDaniel Vetter 60682460d97SDaniel Vetter int i915_ppgtt_init_hw(struct drm_device *dev); 607ee960be7SDaniel Vetter void i915_ppgtt_release(struct kref *kref); 6082bfa996eSChris Wilson struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv, 6094d884705SDaniel Vetter struct drm_i915_file_private *fpriv); 610ee960be7SDaniel Vetter static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt) 611ee960be7SDaniel Vetter { 612ee960be7SDaniel Vetter if (ppgtt) 613ee960be7SDaniel Vetter kref_get(&ppgtt->ref); 614ee960be7SDaniel Vetter } 615ee960be7SDaniel Vetter static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt) 616ee960be7SDaniel Vetter { 617ee960be7SDaniel Vetter if (ppgtt) 618ee960be7SDaniel Vetter kref_put(&ppgtt->ref, i915_ppgtt_release); 619ee960be7SDaniel Vetter } 6200260c420SBen Widawsky 621dc97997aSChris Wilson void i915_check_and_clear_faults(struct drm_i915_private *dev_priv); 6220260c420SBen Widawsky void i915_gem_suspend_gtt_mappings(struct drm_device *dev); 6230260c420SBen Widawsky void i915_gem_restore_gtt_mappings(struct drm_device *dev); 6240260c420SBen Widawsky 6250260c420SBen Widawsky int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj); 6260260c420SBen Widawsky void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj); 6270260c420SBen Widawsky 62859bfa124SChris Wilson /* Flags used by pin/bind&friends. */ 629305bc234SChris Wilson #define PIN_NONBLOCK BIT(0) 630305bc234SChris Wilson #define PIN_MAPPABLE BIT(1) 631305bc234SChris Wilson #define PIN_ZONE_4G BIT(2) 632305bc234SChris Wilson 633305bc234SChris Wilson #define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */ 634305bc234SChris Wilson #define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */ 635305bc234SChris Wilson #define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */ 636305bc234SChris Wilson #define PIN_UPDATE BIT(8) 637305bc234SChris Wilson 638305bc234SChris Wilson #define PIN_HIGH BIT(9) 639305bc234SChris Wilson #define PIN_OFFSET_BIAS BIT(10) 640305bc234SChris Wilson #define PIN_OFFSET_FIXED BIT(11) 64159bfa124SChris Wilson #define PIN_OFFSET_MASK (~4095) 64259bfa124SChris Wilson 643305bc234SChris Wilson int __i915_vma_do_pin(struct i915_vma *vma, 644305bc234SChris Wilson u64 size, u64 alignment, u64 flags); 645305bc234SChris Wilson static inline int __must_check 646305bc234SChris Wilson i915_vma_pin(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) 647305bc234SChris Wilson { 648305bc234SChris Wilson BUILD_BUG_ON(PIN_MBZ != I915_VMA_PIN_OVERFLOW); 649305bc234SChris Wilson BUILD_BUG_ON(PIN_GLOBAL != I915_VMA_GLOBAL_BIND); 650305bc234SChris Wilson BUILD_BUG_ON(PIN_USER != I915_VMA_LOCAL_BIND); 651305bc234SChris Wilson 652305bc234SChris Wilson /* Pin early to prevent the shrinker/eviction logic from destroying 653305bc234SChris Wilson * our vma as we insert and bind. 654305bc234SChris Wilson */ 655305bc234SChris Wilson if (likely(((++vma->flags ^ flags) & I915_VMA_BIND_MASK) == 0)) 656305bc234SChris Wilson return 0; 657305bc234SChris Wilson 658305bc234SChris Wilson return __i915_vma_do_pin(vma, size, alignment, flags); 659305bc234SChris Wilson } 660305bc234SChris Wilson 66120dfbde4SChris Wilson static inline int i915_vma_pin_count(const struct i915_vma *vma) 66220dfbde4SChris Wilson { 6633272db53SChris Wilson return vma->flags & I915_VMA_PIN_MASK; 66420dfbde4SChris Wilson } 66520dfbde4SChris Wilson 66620dfbde4SChris Wilson static inline bool i915_vma_is_pinned(const struct i915_vma *vma) 66720dfbde4SChris Wilson { 66820dfbde4SChris Wilson return i915_vma_pin_count(vma); 66920dfbde4SChris Wilson } 67020dfbde4SChris Wilson 67120dfbde4SChris Wilson static inline void __i915_vma_pin(struct i915_vma *vma) 67220dfbde4SChris Wilson { 6733272db53SChris Wilson vma->flags++; 674305bc234SChris Wilson GEM_BUG_ON(vma->flags & I915_VMA_PIN_OVERFLOW); 67520dfbde4SChris Wilson } 67620dfbde4SChris Wilson 67720dfbde4SChris Wilson static inline void __i915_vma_unpin(struct i915_vma *vma) 67820dfbde4SChris Wilson { 67920dfbde4SChris Wilson GEM_BUG_ON(!i915_vma_is_pinned(vma)); 6803272db53SChris Wilson vma->flags--; 68120dfbde4SChris Wilson } 68220dfbde4SChris Wilson 68320dfbde4SChris Wilson static inline void i915_vma_unpin(struct i915_vma *vma) 68420dfbde4SChris Wilson { 68520dfbde4SChris Wilson GEM_BUG_ON(!drm_mm_node_allocated(&vma->node)); 68620dfbde4SChris Wilson __i915_vma_unpin(vma); 68720dfbde4SChris Wilson } 68820dfbde4SChris Wilson 6898ef8561fSChris Wilson /** 6908ef8561fSChris Wilson * i915_vma_pin_iomap - calls ioremap_wc to map the GGTT VMA via the aperture 6918ef8561fSChris Wilson * @vma: VMA to iomap 6928ef8561fSChris Wilson * 6938ef8561fSChris Wilson * The passed in VMA has to be pinned in the global GTT mappable region. 6948ef8561fSChris Wilson * An extra pinning of the VMA is acquired for the return iomapping, 6958ef8561fSChris Wilson * the caller must call i915_vma_unpin_iomap to relinquish the pinning 6968ef8561fSChris Wilson * after the iomapping is no longer required. 6978ef8561fSChris Wilson * 6988ef8561fSChris Wilson * Callers must hold the struct_mutex. 6998ef8561fSChris Wilson * 7008ef8561fSChris Wilson * Returns a valid iomapped pointer or ERR_PTR. 7018ef8561fSChris Wilson */ 7028ef8561fSChris Wilson void __iomem *i915_vma_pin_iomap(struct i915_vma *vma); 703406ea8d2SChris Wilson #define IO_ERR_PTR(x) ((void __iomem *)ERR_PTR(x)) 7048ef8561fSChris Wilson 7058ef8561fSChris Wilson /** 7068ef8561fSChris Wilson * i915_vma_unpin_iomap - unpins the mapping returned from i915_vma_iomap 7078ef8561fSChris Wilson * @vma: VMA to unpin 7088ef8561fSChris Wilson * 7098ef8561fSChris Wilson * Unpins the previously iomapped VMA from i915_vma_pin_iomap(). 7108ef8561fSChris Wilson * 7118ef8561fSChris Wilson * Callers must hold the struct_mutex. This function is only valid to be 7128ef8561fSChris Wilson * called on a VMA previously iomapped by the caller with i915_vma_pin_iomap(). 7138ef8561fSChris Wilson */ 7148ef8561fSChris Wilson static inline void i915_vma_unpin_iomap(struct i915_vma *vma) 7158ef8561fSChris Wilson { 7168ef8561fSChris Wilson lockdep_assert_held(&vma->vm->dev->struct_mutex); 7178ef8561fSChris Wilson GEM_BUG_ON(vma->iomap == NULL); 71820dfbde4SChris Wilson i915_vma_unpin(vma); 7198ef8561fSChris Wilson } 7208ef8561fSChris Wilson 7218b797af1SChris Wilson static inline struct page *i915_vma_first_page(struct i915_vma *vma) 7228b797af1SChris Wilson { 7238b797af1SChris Wilson GEM_BUG_ON(!vma->pages); 7248b797af1SChris Wilson return sg_page(vma->pages->sgl); 7258b797af1SChris Wilson } 7268b797af1SChris Wilson 7270260c420SBen Widawsky #endif 728