xref: /openbmc/linux/drivers/gpu/drm/i915/i915_drv.h (revision 9cfc5c90)
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29 
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32 
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35 
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53 #include "intel_guc.h"
54 
55 /* General customization:
56  */
57 
58 #define DRIVER_NAME		"i915"
59 #define DRIVER_DESC		"Intel Graphics"
60 #define DRIVER_DATE		"20151010"
61 
62 #undef WARN_ON
63 /* Many gcc seem to no see through this and fall over :( */
64 #if 0
65 #define WARN_ON(x) ({ \
66 	bool __i915_warn_cond = (x); \
67 	if (__builtin_constant_p(__i915_warn_cond)) \
68 		BUILD_BUG_ON(__i915_warn_cond); \
69 	WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #else
71 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
72 #endif
73 
74 #undef WARN_ON_ONCE
75 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
76 
77 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 			     (long) (x), __func__);
79 
80 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82  * which may not necessarily be a user visible problem.  This will either
83  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84  * enable distros and users to tailor their preferred amount of i915 abrt
85  * spam.
86  */
87 #define I915_STATE_WARN(condition, format...) ({			\
88 	int __ret_warn_on = !!(condition);				\
89 	if (unlikely(__ret_warn_on)) {					\
90 		if (i915.verbose_state_checks)				\
91 			WARN(1, format);				\
92 		else 							\
93 			DRM_ERROR(format);				\
94 	}								\
95 	unlikely(__ret_warn_on);					\
96 })
97 
98 #define I915_STATE_WARN_ON(condition) ({				\
99 	int __ret_warn_on = !!(condition);				\
100 	if (unlikely(__ret_warn_on)) {					\
101 		if (i915.verbose_state_checks)				\
102 			WARN(1, "WARN_ON(" #condition ")\n");		\
103 		else 							\
104 			DRM_ERROR("WARN_ON(" #condition ")\n");		\
105 	}								\
106 	unlikely(__ret_warn_on);					\
107 })
108 
109 static inline const char *yesno(bool v)
110 {
111 	return v ? "yes" : "no";
112 }
113 
114 enum pipe {
115 	INVALID_PIPE = -1,
116 	PIPE_A = 0,
117 	PIPE_B,
118 	PIPE_C,
119 	_PIPE_EDP,
120 	I915_MAX_PIPES = _PIPE_EDP
121 };
122 #define pipe_name(p) ((p) + 'A')
123 
124 enum transcoder {
125 	TRANSCODER_A = 0,
126 	TRANSCODER_B,
127 	TRANSCODER_C,
128 	TRANSCODER_EDP,
129 	I915_MAX_TRANSCODERS
130 };
131 #define transcoder_name(t) ((t) + 'A')
132 
133 /*
134  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135  * number of planes per CRTC.  Not all platforms really have this many planes,
136  * which means some arrays of size I915_MAX_PLANES may have unused entries
137  * between the topmost sprite plane and the cursor plane.
138  */
139 enum plane {
140 	PLANE_A = 0,
141 	PLANE_B,
142 	PLANE_C,
143 	PLANE_CURSOR,
144 	I915_MAX_PLANES,
145 };
146 #define plane_name(p) ((p) + 'A')
147 
148 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149 
150 enum port {
151 	PORT_A = 0,
152 	PORT_B,
153 	PORT_C,
154 	PORT_D,
155 	PORT_E,
156 	I915_MAX_PORTS
157 };
158 #define port_name(p) ((p) + 'A')
159 
160 #define I915_NUM_PHYS_VLV 2
161 
162 enum dpio_channel {
163 	DPIO_CH0,
164 	DPIO_CH1
165 };
166 
167 enum dpio_phy {
168 	DPIO_PHY0,
169 	DPIO_PHY1
170 };
171 
172 enum intel_display_power_domain {
173 	POWER_DOMAIN_PIPE_A,
174 	POWER_DOMAIN_PIPE_B,
175 	POWER_DOMAIN_PIPE_C,
176 	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 	POWER_DOMAIN_TRANSCODER_A,
180 	POWER_DOMAIN_TRANSCODER_B,
181 	POWER_DOMAIN_TRANSCODER_C,
182 	POWER_DOMAIN_TRANSCODER_EDP,
183 	POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 	POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 	POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 	POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 	POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 	POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 	POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 	POWER_DOMAIN_PORT_DDI_D_4_LANES,
191 	POWER_DOMAIN_PORT_DDI_E_2_LANES,
192 	POWER_DOMAIN_PORT_DSI,
193 	POWER_DOMAIN_PORT_CRT,
194 	POWER_DOMAIN_PORT_OTHER,
195 	POWER_DOMAIN_VGA,
196 	POWER_DOMAIN_AUDIO,
197 	POWER_DOMAIN_PLLS,
198 	POWER_DOMAIN_AUX_A,
199 	POWER_DOMAIN_AUX_B,
200 	POWER_DOMAIN_AUX_C,
201 	POWER_DOMAIN_AUX_D,
202 	POWER_DOMAIN_INIT,
203 
204 	POWER_DOMAIN_NUM,
205 };
206 
207 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
210 #define POWER_DOMAIN_TRANSCODER(tran) \
211 	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 	 (tran) + POWER_DOMAIN_TRANSCODER_A)
213 
214 enum hpd_pin {
215 	HPD_NONE = 0,
216 	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
217 	HPD_CRT,
218 	HPD_SDVO_B,
219 	HPD_SDVO_C,
220 	HPD_PORT_A,
221 	HPD_PORT_B,
222 	HPD_PORT_C,
223 	HPD_PORT_D,
224 	HPD_PORT_E,
225 	HPD_NUM_PINS
226 };
227 
228 #define for_each_hpd_pin(__pin) \
229 	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230 
231 struct i915_hotplug {
232 	struct work_struct hotplug_work;
233 
234 	struct {
235 		unsigned long last_jiffies;
236 		int count;
237 		enum {
238 			HPD_ENABLED = 0,
239 			HPD_DISABLED = 1,
240 			HPD_MARK_DISABLED = 2
241 		} state;
242 	} stats[HPD_NUM_PINS];
243 	u32 event_bits;
244 	struct delayed_work reenable_work;
245 
246 	struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 	u32 long_port_mask;
248 	u32 short_port_mask;
249 	struct work_struct dig_port_work;
250 
251 	/*
252 	 * if we get a HPD irq from DP and a HPD irq from non-DP
253 	 * the non-DP HPD could block the workqueue on a mode config
254 	 * mutex getting, that userspace may have taken. However
255 	 * userspace is waiting on the DP workqueue to run which is
256 	 * blocked behind the non-DP one.
257 	 */
258 	struct workqueue_struct *dp_wq;
259 };
260 
261 #define I915_GEM_GPU_DOMAINS \
262 	(I915_GEM_DOMAIN_RENDER | \
263 	 I915_GEM_DOMAIN_SAMPLER | \
264 	 I915_GEM_DOMAIN_COMMAND | \
265 	 I915_GEM_DOMAIN_INSTRUCTION | \
266 	 I915_GEM_DOMAIN_VERTEX)
267 
268 #define for_each_pipe(__dev_priv, __p) \
269 	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
270 #define for_each_plane(__dev_priv, __pipe, __p)				\
271 	for ((__p) = 0;							\
272 	     (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
273 	     (__p)++)
274 #define for_each_sprite(__dev_priv, __p, __s)				\
275 	for ((__s) = 0;							\
276 	     (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];	\
277 	     (__s)++)
278 
279 #define for_each_crtc(dev, crtc) \
280 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281 
282 #define for_each_intel_plane(dev, intel_plane) \
283 	list_for_each_entry(intel_plane,			\
284 			    &dev->mode_config.plane_list,	\
285 			    base.head)
286 
287 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
288 	list_for_each_entry(intel_plane,				\
289 			    &(dev)->mode_config.plane_list,		\
290 			    base.head)					\
291 		if ((intel_plane)->pipe == (intel_crtc)->pipe)
292 
293 #define for_each_intel_crtc(dev, intel_crtc) \
294 	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295 
296 #define for_each_intel_encoder(dev, intel_encoder)		\
297 	list_for_each_entry(intel_encoder,			\
298 			    &(dev)->mode_config.encoder_list,	\
299 			    base.head)
300 
301 #define for_each_intel_connector(dev, intel_connector)		\
302 	list_for_each_entry(intel_connector,			\
303 			    &dev->mode_config.connector_list,	\
304 			    base.head)
305 
306 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 		if ((intel_encoder)->base.crtc == (__crtc))
309 
310 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 		if ((intel_connector)->base.encoder == (__encoder))
313 
314 #define for_each_power_domain(domain, mask)				\
315 	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
316 		if ((1 << (domain)) & (mask))
317 
318 struct drm_i915_private;
319 struct i915_mm_struct;
320 struct i915_mmu_object;
321 
322 struct drm_i915_file_private {
323 	struct drm_i915_private *dev_priv;
324 	struct drm_file *file;
325 
326 	struct {
327 		spinlock_t lock;
328 		struct list_head request_list;
329 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
330  * chosen to prevent the CPU getting more than a frame ahead of the GPU
331  * (when using lax throttling for the frontbuffer). We also use it to
332  * offer free GPU waitboosts for severely congested workloads.
333  */
334 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 	} mm;
336 	struct idr context_idr;
337 
338 	struct intel_rps_client {
339 		struct list_head link;
340 		unsigned boosts;
341 	} rps;
342 
343 	struct intel_engine_cs *bsd_ring;
344 };
345 
346 enum intel_dpll_id {
347 	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 	/* real shared dpll ids must be >= 0 */
349 	DPLL_ID_PCH_PLL_A = 0,
350 	DPLL_ID_PCH_PLL_B = 1,
351 	/* hsw/bdw */
352 	DPLL_ID_WRPLL1 = 0,
353 	DPLL_ID_WRPLL2 = 1,
354 	/* skl */
355 	DPLL_ID_SKL_DPLL1 = 0,
356 	DPLL_ID_SKL_DPLL2 = 1,
357 	DPLL_ID_SKL_DPLL3 = 2,
358 };
359 #define I915_NUM_PLLS 3
360 
361 struct intel_dpll_hw_state {
362 	/* i9xx, pch plls */
363 	uint32_t dpll;
364 	uint32_t dpll_md;
365 	uint32_t fp0;
366 	uint32_t fp1;
367 
368 	/* hsw, bdw */
369 	uint32_t wrpll;
370 
371 	/* skl */
372 	/*
373 	 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
374 	 * lower part of ctrl1 and they get shifted into position when writing
375 	 * the register.  This allows us to easily compare the state to share
376 	 * the DPLL.
377 	 */
378 	uint32_t ctrl1;
379 	/* HDMI only, 0 when used for DP */
380 	uint32_t cfgcr1, cfgcr2;
381 
382 	/* bxt */
383 	uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 		 pcsdw12;
385 };
386 
387 struct intel_shared_dpll_config {
388 	unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
389 	struct intel_dpll_hw_state hw_state;
390 };
391 
392 struct intel_shared_dpll {
393 	struct intel_shared_dpll_config config;
394 
395 	int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 	bool on; /* is the PLL actually active? Disabled during modeset */
397 	const char *name;
398 	/* should match the index in the dev_priv->shared_dplls array */
399 	enum intel_dpll_id id;
400 	/* The mode_set hook is optional and should be used together with the
401 	 * intel_prepare_shared_dpll function. */
402 	void (*mode_set)(struct drm_i915_private *dev_priv,
403 			 struct intel_shared_dpll *pll);
404 	void (*enable)(struct drm_i915_private *dev_priv,
405 		       struct intel_shared_dpll *pll);
406 	void (*disable)(struct drm_i915_private *dev_priv,
407 			struct intel_shared_dpll *pll);
408 	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 			     struct intel_shared_dpll *pll,
410 			     struct intel_dpll_hw_state *hw_state);
411 };
412 
413 #define SKL_DPLL0 0
414 #define SKL_DPLL1 1
415 #define SKL_DPLL2 2
416 #define SKL_DPLL3 3
417 
418 /* Used by dp and fdi links */
419 struct intel_link_m_n {
420 	uint32_t	tu;
421 	uint32_t	gmch_m;
422 	uint32_t	gmch_n;
423 	uint32_t	link_m;
424 	uint32_t	link_n;
425 };
426 
427 void intel_link_compute_m_n(int bpp, int nlanes,
428 			    int pixel_clock, int link_clock,
429 			    struct intel_link_m_n *m_n);
430 
431 /* Interface history:
432  *
433  * 1.1: Original.
434  * 1.2: Add Power Management
435  * 1.3: Add vblank support
436  * 1.4: Fix cmdbuffer path, add heap destroy
437  * 1.5: Add vblank pipe configuration
438  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439  *      - Support vertical blank on secondary display pipe
440  */
441 #define DRIVER_MAJOR		1
442 #define DRIVER_MINOR		6
443 #define DRIVER_PATCHLEVEL	0
444 
445 #define WATCH_LISTS	0
446 
447 struct opregion_header;
448 struct opregion_acpi;
449 struct opregion_swsci;
450 struct opregion_asle;
451 
452 struct intel_opregion {
453 	struct opregion_header *header;
454 	struct opregion_acpi *acpi;
455 	struct opregion_swsci *swsci;
456 	u32 swsci_gbda_sub_functions;
457 	u32 swsci_sbcb_sub_functions;
458 	struct opregion_asle *asle;
459 	void *vbt;
460 	u32 *lid_state;
461 	struct work_struct asle_work;
462 };
463 #define OPREGION_SIZE            (8*1024)
464 
465 struct intel_overlay;
466 struct intel_overlay_error_state;
467 
468 #define I915_FENCE_REG_NONE -1
469 #define I915_MAX_NUM_FENCES 32
470 /* 32 fences + sign bit for FENCE_REG_NONE */
471 #define I915_MAX_NUM_FENCE_BITS 6
472 
473 struct drm_i915_fence_reg {
474 	struct list_head lru_list;
475 	struct drm_i915_gem_object *obj;
476 	int pin_count;
477 };
478 
479 struct sdvo_device_mapping {
480 	u8 initialized;
481 	u8 dvo_port;
482 	u8 slave_addr;
483 	u8 dvo_wiring;
484 	u8 i2c_pin;
485 	u8 ddc_pin;
486 };
487 
488 struct intel_display_error_state;
489 
490 struct drm_i915_error_state {
491 	struct kref ref;
492 	struct timeval time;
493 
494 	char error_msg[128];
495 	int iommu;
496 	u32 reset_count;
497 	u32 suspend_count;
498 
499 	/* Generic register state */
500 	u32 eir;
501 	u32 pgtbl_er;
502 	u32 ier;
503 	u32 gtier[4];
504 	u32 ccid;
505 	u32 derrmr;
506 	u32 forcewake;
507 	u32 error; /* gen6+ */
508 	u32 err_int; /* gen7 */
509 	u32 fault_data0; /* gen8, gen9 */
510 	u32 fault_data1; /* gen8, gen9 */
511 	u32 done_reg;
512 	u32 gac_eco;
513 	u32 gam_ecochk;
514 	u32 gab_ctl;
515 	u32 gfx_mode;
516 	u32 extra_instdone[I915_NUM_INSTDONE_REG];
517 	u64 fence[I915_MAX_NUM_FENCES];
518 	struct intel_overlay_error_state *overlay;
519 	struct intel_display_error_state *display;
520 	struct drm_i915_error_object *semaphore_obj;
521 
522 	struct drm_i915_error_ring {
523 		bool valid;
524 		/* Software tracked state */
525 		bool waiting;
526 		int hangcheck_score;
527 		enum intel_ring_hangcheck_action hangcheck_action;
528 		int num_requests;
529 
530 		/* our own tracking of ring head and tail */
531 		u32 cpu_ring_head;
532 		u32 cpu_ring_tail;
533 
534 		u32 semaphore_seqno[I915_NUM_RINGS - 1];
535 
536 		/* Register state */
537 		u32 start;
538 		u32 tail;
539 		u32 head;
540 		u32 ctl;
541 		u32 hws;
542 		u32 ipeir;
543 		u32 ipehr;
544 		u32 instdone;
545 		u32 bbstate;
546 		u32 instpm;
547 		u32 instps;
548 		u32 seqno;
549 		u64 bbaddr;
550 		u64 acthd;
551 		u32 fault_reg;
552 		u64 faddr;
553 		u32 rc_psmi; /* sleep state */
554 		u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555 
556 		struct drm_i915_error_object {
557 			int page_count;
558 			u64 gtt_offset;
559 			u32 *pages[0];
560 		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
561 
562 		struct drm_i915_error_request {
563 			long jiffies;
564 			u32 seqno;
565 			u32 tail;
566 		} *requests;
567 
568 		struct {
569 			u32 gfx_mode;
570 			union {
571 				u64 pdp[4];
572 				u32 pp_dir_base;
573 			};
574 		} vm_info;
575 
576 		pid_t pid;
577 		char comm[TASK_COMM_LEN];
578 	} ring[I915_NUM_RINGS];
579 
580 	struct drm_i915_error_buffer {
581 		u32 size;
582 		u32 name;
583 		u32 rseqno[I915_NUM_RINGS], wseqno;
584 		u64 gtt_offset;
585 		u32 read_domains;
586 		u32 write_domain;
587 		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
588 		s32 pinned:2;
589 		u32 tiling:2;
590 		u32 dirty:1;
591 		u32 purgeable:1;
592 		u32 userptr:1;
593 		s32 ring:4;
594 		u32 cache_level:3;
595 	} **active_bo, **pinned_bo;
596 
597 	u32 *active_bo_count, *pinned_bo_count;
598 	u32 vm_count;
599 };
600 
601 struct intel_connector;
602 struct intel_encoder;
603 struct intel_crtc_state;
604 struct intel_initial_plane_config;
605 struct intel_crtc;
606 struct intel_limit;
607 struct dpll;
608 
609 struct drm_i915_display_funcs {
610 	int (*get_display_clock_speed)(struct drm_device *dev);
611 	int (*get_fifo_size)(struct drm_device *dev, int plane);
612 	/**
613 	 * find_dpll() - Find the best values for the PLL
614 	 * @limit: limits for the PLL
615 	 * @crtc: current CRTC
616 	 * @target: target frequency in kHz
617 	 * @refclk: reference clock frequency in kHz
618 	 * @match_clock: if provided, @best_clock P divider must
619 	 *               match the P divider from @match_clock
620 	 *               used for LVDS downclocking
621 	 * @best_clock: best PLL values found
622 	 *
623 	 * Returns true on success, false on failure.
624 	 */
625 	bool (*find_dpll)(const struct intel_limit *limit,
626 			  struct intel_crtc_state *crtc_state,
627 			  int target, int refclk,
628 			  struct dpll *match_clock,
629 			  struct dpll *best_clock);
630 	void (*update_wm)(struct drm_crtc *crtc);
631 	void (*update_sprite_wm)(struct drm_plane *plane,
632 				 struct drm_crtc *crtc,
633 				 uint32_t sprite_width, uint32_t sprite_height,
634 				 int pixel_size, bool enable, bool scaled);
635 	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
636 	void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
637 	/* Returns the active state of the crtc, and if the crtc is active,
638 	 * fills out the pipe-config with the hw state. */
639 	bool (*get_pipe_config)(struct intel_crtc *,
640 				struct intel_crtc_state *);
641 	void (*get_initial_plane_config)(struct intel_crtc *,
642 					 struct intel_initial_plane_config *);
643 	int (*crtc_compute_clock)(struct intel_crtc *crtc,
644 				  struct intel_crtc_state *crtc_state);
645 	void (*crtc_enable)(struct drm_crtc *crtc);
646 	void (*crtc_disable)(struct drm_crtc *crtc);
647 	void (*audio_codec_enable)(struct drm_connector *connector,
648 				   struct intel_encoder *encoder,
649 				   const struct drm_display_mode *adjusted_mode);
650 	void (*audio_codec_disable)(struct intel_encoder *encoder);
651 	void (*fdi_link_train)(struct drm_crtc *crtc);
652 	void (*init_clock_gating)(struct drm_device *dev);
653 	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
654 			  struct drm_framebuffer *fb,
655 			  struct drm_i915_gem_object *obj,
656 			  struct drm_i915_gem_request *req,
657 			  uint32_t flags);
658 	void (*update_primary_plane)(struct drm_crtc *crtc,
659 				     struct drm_framebuffer *fb,
660 				     int x, int y);
661 	void (*hpd_irq_setup)(struct drm_device *dev);
662 	/* clock updates for mode set */
663 	/* cursor updates */
664 	/* render clock increase/decrease */
665 	/* display clock increase/decrease */
666 	/* pll clock increase/decrease */
667 };
668 
669 enum forcewake_domain_id {
670 	FW_DOMAIN_ID_RENDER = 0,
671 	FW_DOMAIN_ID_BLITTER,
672 	FW_DOMAIN_ID_MEDIA,
673 
674 	FW_DOMAIN_ID_COUNT
675 };
676 
677 enum forcewake_domains {
678 	FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
679 	FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
680 	FORCEWAKE_MEDIA	= (1 << FW_DOMAIN_ID_MEDIA),
681 	FORCEWAKE_ALL = (FORCEWAKE_RENDER |
682 			 FORCEWAKE_BLITTER |
683 			 FORCEWAKE_MEDIA)
684 };
685 
686 struct intel_uncore_funcs {
687 	void (*force_wake_get)(struct drm_i915_private *dev_priv,
688 							enum forcewake_domains domains);
689 	void (*force_wake_put)(struct drm_i915_private *dev_priv,
690 							enum forcewake_domains domains);
691 
692 	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694 	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
695 	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
696 
697 	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
698 				uint8_t val, bool trace);
699 	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
700 				uint16_t val, bool trace);
701 	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
702 				uint32_t val, bool trace);
703 	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
704 				uint64_t val, bool trace);
705 };
706 
707 struct intel_uncore {
708 	spinlock_t lock; /** lock is also taken in irq contexts. */
709 
710 	struct intel_uncore_funcs funcs;
711 
712 	unsigned fifo_count;
713 	enum forcewake_domains fw_domains;
714 
715 	struct intel_uncore_forcewake_domain {
716 		struct drm_i915_private *i915;
717 		enum forcewake_domain_id id;
718 		unsigned wake_count;
719 		struct timer_list timer;
720 		u32 reg_set;
721 		u32 val_set;
722 		u32 val_clear;
723 		u32 reg_ack;
724 		u32 reg_post;
725 		u32 val_reset;
726 	} fw_domain[FW_DOMAIN_ID_COUNT];
727 };
728 
729 /* Iterate over initialised fw domains */
730 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
731 	for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
732 	     (i__) < FW_DOMAIN_ID_COUNT; \
733 	     (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
734 		if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
735 
736 #define for_each_fw_domain(domain__, dev_priv__, i__) \
737 	for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
738 
739 enum csr_state {
740 	FW_UNINITIALIZED = 0,
741 	FW_LOADED,
742 	FW_FAILED
743 };
744 
745 struct intel_csr {
746 	const char *fw_path;
747 	uint32_t *dmc_payload;
748 	uint32_t dmc_fw_size;
749 	uint32_t mmio_count;
750 	uint32_t mmioaddr[8];
751 	uint32_t mmiodata[8];
752 	enum csr_state state;
753 };
754 
755 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
756 	func(is_mobile) sep \
757 	func(is_i85x) sep \
758 	func(is_i915g) sep \
759 	func(is_i945gm) sep \
760 	func(is_g33) sep \
761 	func(need_gfx_hws) sep \
762 	func(is_g4x) sep \
763 	func(is_pineview) sep \
764 	func(is_broadwater) sep \
765 	func(is_crestline) sep \
766 	func(is_ivybridge) sep \
767 	func(is_valleyview) sep \
768 	func(is_haswell) sep \
769 	func(is_skylake) sep \
770 	func(is_preliminary) sep \
771 	func(has_fbc) sep \
772 	func(has_pipe_cxsr) sep \
773 	func(has_hotplug) sep \
774 	func(cursor_needs_physical) sep \
775 	func(has_overlay) sep \
776 	func(overlay_needs_physical) sep \
777 	func(supports_tv) sep \
778 	func(has_llc) sep \
779 	func(has_ddi) sep \
780 	func(has_fpga_dbg)
781 
782 #define DEFINE_FLAG(name) u8 name:1
783 #define SEP_SEMICOLON ;
784 
785 struct intel_device_info {
786 	u32 display_mmio_offset;
787 	u16 device_id;
788 	u8 num_pipes:3;
789 	u8 num_sprites[I915_MAX_PIPES];
790 	u8 gen;
791 	u8 ring_mask; /* Rings supported by the HW */
792 	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
793 	/* Register offsets for the various display pipes and transcoders */
794 	int pipe_offsets[I915_MAX_TRANSCODERS];
795 	int trans_offsets[I915_MAX_TRANSCODERS];
796 	int palette_offsets[I915_MAX_PIPES];
797 	int cursor_offsets[I915_MAX_PIPES];
798 
799 	/* Slice/subslice/EU info */
800 	u8 slice_total;
801 	u8 subslice_total;
802 	u8 subslice_per_slice;
803 	u8 eu_total;
804 	u8 eu_per_subslice;
805 	/* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
806 	u8 subslice_7eu[3];
807 	u8 has_slice_pg:1;
808 	u8 has_subslice_pg:1;
809 	u8 has_eu_pg:1;
810 };
811 
812 #undef DEFINE_FLAG
813 #undef SEP_SEMICOLON
814 
815 enum i915_cache_level {
816 	I915_CACHE_NONE = 0,
817 	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
818 	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
819 			      caches, eg sampler/render caches, and the
820 			      large Last-Level-Cache. LLC is coherent with
821 			      the CPU, but L3 is only visible to the GPU. */
822 	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
823 };
824 
825 struct i915_ctx_hang_stats {
826 	/* This context had batch pending when hang was declared */
827 	unsigned batch_pending;
828 
829 	/* This context had batch active when hang was declared */
830 	unsigned batch_active;
831 
832 	/* Time when this context was last blamed for a GPU reset */
833 	unsigned long guilty_ts;
834 
835 	/* If the contexts causes a second GPU hang within this time,
836 	 * it is permanently banned from submitting any more work.
837 	 */
838 	unsigned long ban_period_seconds;
839 
840 	/* This context is banned to submit more work */
841 	bool banned;
842 };
843 
844 /* This must match up with the value previously used for execbuf2.rsvd1. */
845 #define DEFAULT_CONTEXT_HANDLE 0
846 
847 #define CONTEXT_NO_ZEROMAP (1<<0)
848 /**
849  * struct intel_context - as the name implies, represents a context.
850  * @ref: reference count.
851  * @user_handle: userspace tracking identity for this context.
852  * @remap_slice: l3 row remapping information.
853  * @flags: context specific flags:
854  *         CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
855  * @file_priv: filp associated with this context (NULL for global default
856  *	       context).
857  * @hang_stats: information about the role of this context in possible GPU
858  *		hangs.
859  * @ppgtt: virtual memory space used by this context.
860  * @legacy_hw_ctx: render context backing object and whether it is correctly
861  *                initialized (legacy ring submission mechanism only).
862  * @link: link in the global list of contexts.
863  *
864  * Contexts are memory images used by the hardware to store copies of their
865  * internal state.
866  */
867 struct intel_context {
868 	struct kref ref;
869 	int user_handle;
870 	uint8_t remap_slice;
871 	struct drm_i915_private *i915;
872 	int flags;
873 	struct drm_i915_file_private *file_priv;
874 	struct i915_ctx_hang_stats hang_stats;
875 	struct i915_hw_ppgtt *ppgtt;
876 
877 	/* Legacy ring buffer submission */
878 	struct {
879 		struct drm_i915_gem_object *rcs_state;
880 		bool initialized;
881 	} legacy_hw_ctx;
882 
883 	/* Execlists */
884 	struct {
885 		struct drm_i915_gem_object *state;
886 		struct intel_ringbuffer *ringbuf;
887 		int pin_count;
888 	} engine[I915_NUM_RINGS];
889 
890 	struct list_head link;
891 };
892 
893 enum fb_op_origin {
894 	ORIGIN_GTT,
895 	ORIGIN_CPU,
896 	ORIGIN_CS,
897 	ORIGIN_FLIP,
898 	ORIGIN_DIRTYFB,
899 };
900 
901 struct i915_fbc {
902 	/* This is always the inner lock when overlapping with struct_mutex and
903 	 * it's the outer lock when overlapping with stolen_lock. */
904 	struct mutex lock;
905 	unsigned long uncompressed_size;
906 	unsigned threshold;
907 	unsigned int fb_id;
908 	unsigned int possible_framebuffer_bits;
909 	unsigned int busy_bits;
910 	struct intel_crtc *crtc;
911 	int y;
912 
913 	struct drm_mm_node compressed_fb;
914 	struct drm_mm_node *compressed_llb;
915 
916 	bool false_color;
917 
918 	/* Tracks whether the HW is actually enabled, not whether the feature is
919 	 * possible. */
920 	bool enabled;
921 
922 	struct intel_fbc_work {
923 		struct delayed_work work;
924 		struct intel_crtc *crtc;
925 		struct drm_framebuffer *fb;
926 	} *fbc_work;
927 
928 	enum no_fbc_reason {
929 		FBC_OK, /* FBC is enabled */
930 		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
931 		FBC_NO_OUTPUT, /* no outputs enabled to compress */
932 		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
933 		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
934 		FBC_MODE_TOO_LARGE, /* mode too large for compression */
935 		FBC_BAD_PLANE, /* fbc not supported on plane */
936 		FBC_NOT_TILED, /* buffer not tiled */
937 		FBC_MULTIPLE_PIPES, /* more than one pipe active */
938 		FBC_MODULE_PARAM,
939 		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
940 		FBC_ROTATION, /* rotation is not supported */
941 		FBC_IN_DBG_MASTER, /* kernel debugger is active */
942 		FBC_BAD_STRIDE, /* stride is not supported */
943 		FBC_PIXEL_RATE, /* pixel rate is too big */
944 		FBC_PIXEL_FORMAT /* pixel format is invalid */
945 	} no_fbc_reason;
946 
947 	bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
948 	void (*enable_fbc)(struct intel_crtc *crtc);
949 	void (*disable_fbc)(struct drm_i915_private *dev_priv);
950 };
951 
952 /**
953  * HIGH_RR is the highest eDP panel refresh rate read from EDID
954  * LOW_RR is the lowest eDP panel refresh rate found from EDID
955  * parsing for same resolution.
956  */
957 enum drrs_refresh_rate_type {
958 	DRRS_HIGH_RR,
959 	DRRS_LOW_RR,
960 	DRRS_MAX_RR, /* RR count */
961 };
962 
963 enum drrs_support_type {
964 	DRRS_NOT_SUPPORTED = 0,
965 	STATIC_DRRS_SUPPORT = 1,
966 	SEAMLESS_DRRS_SUPPORT = 2
967 };
968 
969 struct intel_dp;
970 struct i915_drrs {
971 	struct mutex mutex;
972 	struct delayed_work work;
973 	struct intel_dp *dp;
974 	unsigned busy_frontbuffer_bits;
975 	enum drrs_refresh_rate_type refresh_rate_type;
976 	enum drrs_support_type type;
977 };
978 
979 struct i915_psr {
980 	struct mutex lock;
981 	bool sink_support;
982 	bool source_ok;
983 	struct intel_dp *enabled;
984 	bool active;
985 	struct delayed_work work;
986 	unsigned busy_frontbuffer_bits;
987 	bool psr2_support;
988 	bool aux_frame_sync;
989 };
990 
991 enum intel_pch {
992 	PCH_NONE = 0,	/* No PCH present */
993 	PCH_IBX,	/* Ibexpeak PCH */
994 	PCH_CPT,	/* Cougarpoint PCH */
995 	PCH_LPT,	/* Lynxpoint PCH */
996 	PCH_SPT,        /* Sunrisepoint PCH */
997 	PCH_NOP,
998 };
999 
1000 enum intel_sbi_destination {
1001 	SBI_ICLK,
1002 	SBI_MPHY,
1003 };
1004 
1005 #define QUIRK_PIPEA_FORCE (1<<0)
1006 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1007 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1008 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1009 #define QUIRK_PIPEB_FORCE (1<<4)
1010 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1011 
1012 struct intel_fbdev;
1013 struct intel_fbc_work;
1014 
1015 struct intel_gmbus {
1016 	struct i2c_adapter adapter;
1017 	u32 force_bit;
1018 	u32 reg0;
1019 	u32 gpio_reg;
1020 	struct i2c_algo_bit_data bit_algo;
1021 	struct drm_i915_private *dev_priv;
1022 };
1023 
1024 struct i915_suspend_saved_registers {
1025 	u32 saveDSPARB;
1026 	u32 saveLVDS;
1027 	u32 savePP_ON_DELAYS;
1028 	u32 savePP_OFF_DELAYS;
1029 	u32 savePP_ON;
1030 	u32 savePP_OFF;
1031 	u32 savePP_CONTROL;
1032 	u32 savePP_DIVISOR;
1033 	u32 saveFBC_CONTROL;
1034 	u32 saveCACHE_MODE_0;
1035 	u32 saveMI_ARB_STATE;
1036 	u32 saveSWF0[16];
1037 	u32 saveSWF1[16];
1038 	u32 saveSWF3[3];
1039 	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1040 	u32 savePCH_PORT_HOTPLUG;
1041 	u16 saveGCDGMBUS;
1042 };
1043 
1044 struct vlv_s0ix_state {
1045 	/* GAM */
1046 	u32 wr_watermark;
1047 	u32 gfx_prio_ctrl;
1048 	u32 arb_mode;
1049 	u32 gfx_pend_tlb0;
1050 	u32 gfx_pend_tlb1;
1051 	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1052 	u32 media_max_req_count;
1053 	u32 gfx_max_req_count;
1054 	u32 render_hwsp;
1055 	u32 ecochk;
1056 	u32 bsd_hwsp;
1057 	u32 blt_hwsp;
1058 	u32 tlb_rd_addr;
1059 
1060 	/* MBC */
1061 	u32 g3dctl;
1062 	u32 gsckgctl;
1063 	u32 mbctl;
1064 
1065 	/* GCP */
1066 	u32 ucgctl1;
1067 	u32 ucgctl3;
1068 	u32 rcgctl1;
1069 	u32 rcgctl2;
1070 	u32 rstctl;
1071 	u32 misccpctl;
1072 
1073 	/* GPM */
1074 	u32 gfxpause;
1075 	u32 rpdeuhwtc;
1076 	u32 rpdeuc;
1077 	u32 ecobus;
1078 	u32 pwrdwnupctl;
1079 	u32 rp_down_timeout;
1080 	u32 rp_deucsw;
1081 	u32 rcubmabdtmr;
1082 	u32 rcedata;
1083 	u32 spare2gh;
1084 
1085 	/* Display 1 CZ domain */
1086 	u32 gt_imr;
1087 	u32 gt_ier;
1088 	u32 pm_imr;
1089 	u32 pm_ier;
1090 	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1091 
1092 	/* GT SA CZ domain */
1093 	u32 tilectl;
1094 	u32 gt_fifoctl;
1095 	u32 gtlc_wake_ctrl;
1096 	u32 gtlc_survive;
1097 	u32 pmwgicz;
1098 
1099 	/* Display 2 CZ domain */
1100 	u32 gu_ctl0;
1101 	u32 gu_ctl1;
1102 	u32 pcbr;
1103 	u32 clock_gate_dis2;
1104 };
1105 
1106 struct intel_rps_ei {
1107 	u32 cz_clock;
1108 	u32 render_c0;
1109 	u32 media_c0;
1110 };
1111 
1112 struct intel_gen6_power_mgmt {
1113 	/*
1114 	 * work, interrupts_enabled and pm_iir are protected by
1115 	 * dev_priv->irq_lock
1116 	 */
1117 	struct work_struct work;
1118 	bool interrupts_enabled;
1119 	u32 pm_iir;
1120 
1121 	/* Frequencies are stored in potentially platform dependent multiples.
1122 	 * In other words, *_freq needs to be multiplied by X to be interesting.
1123 	 * Soft limits are those which are used for the dynamic reclocking done
1124 	 * by the driver (raise frequencies under heavy loads, and lower for
1125 	 * lighter loads). Hard limits are those imposed by the hardware.
1126 	 *
1127 	 * A distinction is made for overclocking, which is never enabled by
1128 	 * default, and is considered to be above the hard limit if it's
1129 	 * possible at all.
1130 	 */
1131 	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
1132 	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
1133 	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
1134 	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
1135 	u8 min_freq;		/* AKA RPn. Minimum frequency */
1136 	u8 idle_freq;		/* Frequency to request when we are idle */
1137 	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
1138 	u8 rp1_freq;		/* "less than" RP0 power/freqency */
1139 	u8 rp0_freq;		/* Non-overclocked max frequency. */
1140 
1141 	u8 up_threshold; /* Current %busy required to uplock */
1142 	u8 down_threshold; /* Current %busy required to downclock */
1143 
1144 	int last_adj;
1145 	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1146 
1147 	spinlock_t client_lock;
1148 	struct list_head clients;
1149 	bool client_boost;
1150 
1151 	bool enabled;
1152 	struct delayed_work delayed_resume_work;
1153 	unsigned boosts;
1154 
1155 	struct intel_rps_client semaphores, mmioflips;
1156 
1157 	/* manual wa residency calculations */
1158 	struct intel_rps_ei up_ei, down_ei;
1159 
1160 	/*
1161 	 * Protects RPS/RC6 register access and PCU communication.
1162 	 * Must be taken after struct_mutex if nested. Note that
1163 	 * this lock may be held for long periods of time when
1164 	 * talking to hw - so only take it when talking to hw!
1165 	 */
1166 	struct mutex hw_lock;
1167 };
1168 
1169 /* defined intel_pm.c */
1170 extern spinlock_t mchdev_lock;
1171 
1172 struct intel_ilk_power_mgmt {
1173 	u8 cur_delay;
1174 	u8 min_delay;
1175 	u8 max_delay;
1176 	u8 fmax;
1177 	u8 fstart;
1178 
1179 	u64 last_count1;
1180 	unsigned long last_time1;
1181 	unsigned long chipset_power;
1182 	u64 last_count2;
1183 	u64 last_time2;
1184 	unsigned long gfx_power;
1185 	u8 corr;
1186 
1187 	int c_m;
1188 	int r_t;
1189 };
1190 
1191 struct drm_i915_private;
1192 struct i915_power_well;
1193 
1194 struct i915_power_well_ops {
1195 	/*
1196 	 * Synchronize the well's hw state to match the current sw state, for
1197 	 * example enable/disable it based on the current refcount. Called
1198 	 * during driver init and resume time, possibly after first calling
1199 	 * the enable/disable handlers.
1200 	 */
1201 	void (*sync_hw)(struct drm_i915_private *dev_priv,
1202 			struct i915_power_well *power_well);
1203 	/*
1204 	 * Enable the well and resources that depend on it (for example
1205 	 * interrupts located on the well). Called after the 0->1 refcount
1206 	 * transition.
1207 	 */
1208 	void (*enable)(struct drm_i915_private *dev_priv,
1209 		       struct i915_power_well *power_well);
1210 	/*
1211 	 * Disable the well and resources that depend on it. Called after
1212 	 * the 1->0 refcount transition.
1213 	 */
1214 	void (*disable)(struct drm_i915_private *dev_priv,
1215 			struct i915_power_well *power_well);
1216 	/* Returns the hw enabled state. */
1217 	bool (*is_enabled)(struct drm_i915_private *dev_priv,
1218 			   struct i915_power_well *power_well);
1219 };
1220 
1221 /* Power well structure for haswell */
1222 struct i915_power_well {
1223 	const char *name;
1224 	bool always_on;
1225 	/* power well enable/disable usage count */
1226 	int count;
1227 	/* cached hw enabled state */
1228 	bool hw_enabled;
1229 	unsigned long domains;
1230 	unsigned long data;
1231 	const struct i915_power_well_ops *ops;
1232 };
1233 
1234 struct i915_power_domains {
1235 	/*
1236 	 * Power wells needed for initialization at driver init and suspend
1237 	 * time are on. They are kept on until after the first modeset.
1238 	 */
1239 	bool init_power_on;
1240 	bool initializing;
1241 	int power_well_count;
1242 
1243 	struct mutex lock;
1244 	int domain_use_count[POWER_DOMAIN_NUM];
1245 	struct i915_power_well *power_wells;
1246 };
1247 
1248 #define MAX_L3_SLICES 2
1249 struct intel_l3_parity {
1250 	u32 *remap_info[MAX_L3_SLICES];
1251 	struct work_struct error_work;
1252 	int which_slice;
1253 };
1254 
1255 struct i915_gem_mm {
1256 	/** Memory allocator for GTT stolen memory */
1257 	struct drm_mm stolen;
1258 	/** Protects the usage of the GTT stolen memory allocator. This is
1259 	 * always the inner lock when overlapping with struct_mutex. */
1260 	struct mutex stolen_lock;
1261 
1262 	/** List of all objects in gtt_space. Used to restore gtt
1263 	 * mappings on resume */
1264 	struct list_head bound_list;
1265 	/**
1266 	 * List of objects which are not bound to the GTT (thus
1267 	 * are idle and not used by the GPU) but still have
1268 	 * (presumably uncached) pages still attached.
1269 	 */
1270 	struct list_head unbound_list;
1271 
1272 	/** Usable portion of the GTT for GEM */
1273 	unsigned long stolen_base; /* limited to low memory (32-bit) */
1274 
1275 	/** PPGTT used for aliasing the PPGTT with the GTT */
1276 	struct i915_hw_ppgtt *aliasing_ppgtt;
1277 
1278 	struct notifier_block oom_notifier;
1279 	struct shrinker shrinker;
1280 	bool shrinker_no_lock_stealing;
1281 
1282 	/** LRU list of objects with fence regs on them. */
1283 	struct list_head fence_list;
1284 
1285 	/**
1286 	 * We leave the user IRQ off as much as possible,
1287 	 * but this means that requests will finish and never
1288 	 * be retired once the system goes idle. Set a timer to
1289 	 * fire periodically while the ring is running. When it
1290 	 * fires, go retire requests.
1291 	 */
1292 	struct delayed_work retire_work;
1293 
1294 	/**
1295 	 * When we detect an idle GPU, we want to turn on
1296 	 * powersaving features. So once we see that there
1297 	 * are no more requests outstanding and no more
1298 	 * arrive within a small period of time, we fire
1299 	 * off the idle_work.
1300 	 */
1301 	struct delayed_work idle_work;
1302 
1303 	/**
1304 	 * Are we in a non-interruptible section of code like
1305 	 * modesetting?
1306 	 */
1307 	bool interruptible;
1308 
1309 	/**
1310 	 * Is the GPU currently considered idle, or busy executing userspace
1311 	 * requests?  Whilst idle, we attempt to power down the hardware and
1312 	 * display clocks. In order to reduce the effect on performance, there
1313 	 * is a slight delay before we do so.
1314 	 */
1315 	bool busy;
1316 
1317 	/* the indicator for dispatch video commands on two BSD rings */
1318 	int bsd_ring_dispatch_index;
1319 
1320 	/** Bit 6 swizzling required for X tiling */
1321 	uint32_t bit_6_swizzle_x;
1322 	/** Bit 6 swizzling required for Y tiling */
1323 	uint32_t bit_6_swizzle_y;
1324 
1325 	/* accounting, useful for userland debugging */
1326 	spinlock_t object_stat_lock;
1327 	size_t object_memory;
1328 	u32 object_count;
1329 };
1330 
1331 struct drm_i915_error_state_buf {
1332 	struct drm_i915_private *i915;
1333 	unsigned bytes;
1334 	unsigned size;
1335 	int err;
1336 	u8 *buf;
1337 	loff_t start;
1338 	loff_t pos;
1339 };
1340 
1341 struct i915_error_state_file_priv {
1342 	struct drm_device *dev;
1343 	struct drm_i915_error_state *error;
1344 };
1345 
1346 struct i915_gpu_error {
1347 	/* For hangcheck timer */
1348 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1349 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1350 	/* Hang gpu twice in this window and your context gets banned */
1351 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1352 
1353 	struct workqueue_struct *hangcheck_wq;
1354 	struct delayed_work hangcheck_work;
1355 
1356 	/* For reset and error_state handling. */
1357 	spinlock_t lock;
1358 	/* Protected by the above dev->gpu_error.lock. */
1359 	struct drm_i915_error_state *first_error;
1360 
1361 	unsigned long missed_irq_rings;
1362 
1363 	/**
1364 	 * State variable controlling the reset flow and count
1365 	 *
1366 	 * This is a counter which gets incremented when reset is triggered,
1367 	 * and again when reset has been handled. So odd values (lowest bit set)
1368 	 * means that reset is in progress and even values that
1369 	 * (reset_counter >> 1):th reset was successfully completed.
1370 	 *
1371 	 * If reset is not completed succesfully, the I915_WEDGE bit is
1372 	 * set meaning that hardware is terminally sour and there is no
1373 	 * recovery. All waiters on the reset_queue will be woken when
1374 	 * that happens.
1375 	 *
1376 	 * This counter is used by the wait_seqno code to notice that reset
1377 	 * event happened and it needs to restart the entire ioctl (since most
1378 	 * likely the seqno it waited for won't ever signal anytime soon).
1379 	 *
1380 	 * This is important for lock-free wait paths, where no contended lock
1381 	 * naturally enforces the correct ordering between the bail-out of the
1382 	 * waiter and the gpu reset work code.
1383 	 */
1384 	atomic_t reset_counter;
1385 
1386 #define I915_RESET_IN_PROGRESS_FLAG	1
1387 #define I915_WEDGED			(1 << 31)
1388 
1389 	/**
1390 	 * Waitqueue to signal when the reset has completed. Used by clients
1391 	 * that wait for dev_priv->mm.wedged to settle.
1392 	 */
1393 	wait_queue_head_t reset_queue;
1394 
1395 	/* Userspace knobs for gpu hang simulation;
1396 	 * combines both a ring mask, and extra flags
1397 	 */
1398 	u32 stop_rings;
1399 #define I915_STOP_RING_ALLOW_BAN       (1 << 31)
1400 #define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1401 
1402 	/* For missed irq/seqno simulation. */
1403 	unsigned int test_irq_rings;
1404 
1405 	/* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset   */
1406 	bool reload_in_reset;
1407 };
1408 
1409 enum modeset_restore {
1410 	MODESET_ON_LID_OPEN,
1411 	MODESET_DONE,
1412 	MODESET_SUSPENDED,
1413 };
1414 
1415 #define DP_AUX_A 0x40
1416 #define DP_AUX_B 0x10
1417 #define DP_AUX_C 0x20
1418 #define DP_AUX_D 0x30
1419 
1420 #define DDC_PIN_B  0x05
1421 #define DDC_PIN_C  0x04
1422 #define DDC_PIN_D  0x06
1423 
1424 struct ddi_vbt_port_info {
1425 	/*
1426 	 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 	 * populate this field.
1429 	 */
1430 #define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1431 	uint8_t hdmi_level_shift;
1432 
1433 	uint8_t supports_dvi:1;
1434 	uint8_t supports_hdmi:1;
1435 	uint8_t supports_dp:1;
1436 
1437 	uint8_t alternate_aux_channel;
1438 	uint8_t alternate_ddc_pin;
1439 
1440 	uint8_t dp_boost_level;
1441 	uint8_t hdmi_boost_level;
1442 };
1443 
1444 enum psr_lines_to_wait {
1445 	PSR_0_LINES_TO_WAIT = 0,
1446 	PSR_1_LINE_TO_WAIT,
1447 	PSR_4_LINES_TO_WAIT,
1448 	PSR_8_LINES_TO_WAIT
1449 };
1450 
1451 struct intel_vbt_data {
1452 	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454 
1455 	/* Feature bits */
1456 	unsigned int int_tv_support:1;
1457 	unsigned int lvds_dither:1;
1458 	unsigned int lvds_vbt:1;
1459 	unsigned int int_crt_support:1;
1460 	unsigned int lvds_use_ssc:1;
1461 	unsigned int display_clock_mode:1;
1462 	unsigned int fdi_rx_polarity_inverted:1;
1463 	unsigned int has_mipi:1;
1464 	int lvds_ssc_freq;
1465 	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466 
1467 	enum drrs_support_type drrs_type;
1468 
1469 	/* eDP */
1470 	int edp_rate;
1471 	int edp_lanes;
1472 	int edp_preemphasis;
1473 	int edp_vswing;
1474 	bool edp_initialized;
1475 	bool edp_support;
1476 	int edp_bpp;
1477 	struct edp_power_seq edp_pps;
1478 
1479 	struct {
1480 		bool full_link;
1481 		bool require_aux_wakeup;
1482 		int idle_frames;
1483 		enum psr_lines_to_wait lines_to_wait;
1484 		int tp1_wakeup_time;
1485 		int tp2_tp3_wakeup_time;
1486 	} psr;
1487 
1488 	struct {
1489 		u16 pwm_freq_hz;
1490 		bool present;
1491 		bool active_low_pwm;
1492 		u8 min_brightness;	/* min_brightness/255 of max */
1493 	} backlight;
1494 
1495 	/* MIPI DSI */
1496 	struct {
1497 		u16 port;
1498 		u16 panel_id;
1499 		struct mipi_config *config;
1500 		struct mipi_pps_data *pps;
1501 		u8 seq_version;
1502 		u32 size;
1503 		u8 *data;
1504 		u8 *sequence[MIPI_SEQ_MAX];
1505 	} dsi;
1506 
1507 	int crt_ddc_pin;
1508 
1509 	int child_dev_num;
1510 	union child_device_config *child_dev;
1511 
1512 	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1513 };
1514 
1515 enum intel_ddb_partitioning {
1516 	INTEL_DDB_PART_1_2,
1517 	INTEL_DDB_PART_5_6, /* IVB+ */
1518 };
1519 
1520 struct intel_wm_level {
1521 	bool enable;
1522 	uint32_t pri_val;
1523 	uint32_t spr_val;
1524 	uint32_t cur_val;
1525 	uint32_t fbc_val;
1526 };
1527 
1528 struct ilk_wm_values {
1529 	uint32_t wm_pipe[3];
1530 	uint32_t wm_lp[3];
1531 	uint32_t wm_lp_spr[3];
1532 	uint32_t wm_linetime[3];
1533 	bool enable_fbc_wm;
1534 	enum intel_ddb_partitioning partitioning;
1535 };
1536 
1537 struct vlv_pipe_wm {
1538 	uint16_t primary;
1539 	uint16_t sprite[2];
1540 	uint8_t cursor;
1541 };
1542 
1543 struct vlv_sr_wm {
1544 	uint16_t plane;
1545 	uint8_t cursor;
1546 };
1547 
1548 struct vlv_wm_values {
1549 	struct vlv_pipe_wm pipe[3];
1550 	struct vlv_sr_wm sr;
1551 	struct {
1552 		uint8_t cursor;
1553 		uint8_t sprite[2];
1554 		uint8_t primary;
1555 	} ddl[3];
1556 	uint8_t level;
1557 	bool cxsr;
1558 };
1559 
1560 struct skl_ddb_entry {
1561 	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1562 };
1563 
1564 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1565 {
1566 	return entry->end - entry->start;
1567 }
1568 
1569 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1570 				       const struct skl_ddb_entry *e2)
1571 {
1572 	if (e1->start == e2->start && e1->end == e2->end)
1573 		return true;
1574 
1575 	return false;
1576 }
1577 
1578 struct skl_ddb_allocation {
1579 	struct skl_ddb_entry pipe[I915_MAX_PIPES];
1580 	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1581 	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1582 };
1583 
1584 struct skl_wm_values {
1585 	bool dirty[I915_MAX_PIPES];
1586 	struct skl_ddb_allocation ddb;
1587 	uint32_t wm_linetime[I915_MAX_PIPES];
1588 	uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1589 	uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1590 };
1591 
1592 struct skl_wm_level {
1593 	bool plane_en[I915_MAX_PLANES];
1594 	uint16_t plane_res_b[I915_MAX_PLANES];
1595 	uint8_t plane_res_l[I915_MAX_PLANES];
1596 };
1597 
1598 /*
1599  * This struct helps tracking the state needed for runtime PM, which puts the
1600  * device in PCI D3 state. Notice that when this happens, nothing on the
1601  * graphics device works, even register access, so we don't get interrupts nor
1602  * anything else.
1603  *
1604  * Every piece of our code that needs to actually touch the hardware needs to
1605  * either call intel_runtime_pm_get or call intel_display_power_get with the
1606  * appropriate power domain.
1607  *
1608  * Our driver uses the autosuspend delay feature, which means we'll only really
1609  * suspend if we stay with zero refcount for a certain amount of time. The
1610  * default value is currently very conservative (see intel_runtime_pm_enable), but
1611  * it can be changed with the standard runtime PM files from sysfs.
1612  *
1613  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1614  * goes back to false exactly before we reenable the IRQs. We use this variable
1615  * to check if someone is trying to enable/disable IRQs while they're supposed
1616  * to be disabled. This shouldn't happen and we'll print some error messages in
1617  * case it happens.
1618  *
1619  * For more, read the Documentation/power/runtime_pm.txt.
1620  */
1621 struct i915_runtime_pm {
1622 	bool suspended;
1623 	bool irqs_enabled;
1624 };
1625 
1626 enum intel_pipe_crc_source {
1627 	INTEL_PIPE_CRC_SOURCE_NONE,
1628 	INTEL_PIPE_CRC_SOURCE_PLANE1,
1629 	INTEL_PIPE_CRC_SOURCE_PLANE2,
1630 	INTEL_PIPE_CRC_SOURCE_PF,
1631 	INTEL_PIPE_CRC_SOURCE_PIPE,
1632 	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
1633 	INTEL_PIPE_CRC_SOURCE_TV,
1634 	INTEL_PIPE_CRC_SOURCE_DP_B,
1635 	INTEL_PIPE_CRC_SOURCE_DP_C,
1636 	INTEL_PIPE_CRC_SOURCE_DP_D,
1637 	INTEL_PIPE_CRC_SOURCE_AUTO,
1638 	INTEL_PIPE_CRC_SOURCE_MAX,
1639 };
1640 
1641 struct intel_pipe_crc_entry {
1642 	uint32_t frame;
1643 	uint32_t crc[5];
1644 };
1645 
1646 #define INTEL_PIPE_CRC_ENTRIES_NR	128
1647 struct intel_pipe_crc {
1648 	spinlock_t lock;
1649 	bool opened;		/* exclusive access to the result file */
1650 	struct intel_pipe_crc_entry *entries;
1651 	enum intel_pipe_crc_source source;
1652 	int head, tail;
1653 	wait_queue_head_t wq;
1654 };
1655 
1656 struct i915_frontbuffer_tracking {
1657 	struct mutex lock;
1658 
1659 	/*
1660 	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1661 	 * scheduled flips.
1662 	 */
1663 	unsigned busy_bits;
1664 	unsigned flip_bits;
1665 };
1666 
1667 struct i915_wa_reg {
1668 	u32 addr;
1669 	u32 value;
1670 	/* bitmask representing WA bits */
1671 	u32 mask;
1672 };
1673 
1674 #define I915_MAX_WA_REGS 16
1675 
1676 struct i915_workarounds {
1677 	struct i915_wa_reg reg[I915_MAX_WA_REGS];
1678 	u32 count;
1679 };
1680 
1681 struct i915_virtual_gpu {
1682 	bool active;
1683 };
1684 
1685 struct i915_execbuffer_params {
1686 	struct drm_device               *dev;
1687 	struct drm_file                 *file;
1688 	uint32_t                        dispatch_flags;
1689 	uint32_t                        args_batch_start_offset;
1690 	uint64_t                        batch_obj_vm_offset;
1691 	struct intel_engine_cs          *ring;
1692 	struct drm_i915_gem_object      *batch_obj;
1693 	struct intel_context            *ctx;
1694 	struct drm_i915_gem_request     *request;
1695 };
1696 
1697 struct drm_i915_private {
1698 	struct drm_device *dev;
1699 	struct kmem_cache *objects;
1700 	struct kmem_cache *vmas;
1701 	struct kmem_cache *requests;
1702 
1703 	const struct intel_device_info info;
1704 
1705 	int relative_constants_mode;
1706 
1707 	void __iomem *regs;
1708 
1709 	struct intel_uncore uncore;
1710 
1711 	struct i915_virtual_gpu vgpu;
1712 
1713 	struct intel_guc guc;
1714 
1715 	struct intel_csr csr;
1716 
1717 	/* Display CSR-related protection */
1718 	struct mutex csr_lock;
1719 
1720 	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1721 
1722 	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
1723 	 * controller on different i2c buses. */
1724 	struct mutex gmbus_mutex;
1725 
1726 	/**
1727 	 * Base address of the gmbus and gpio block.
1728 	 */
1729 	uint32_t gpio_mmio_base;
1730 
1731 	/* MMIO base address for MIPI regs */
1732 	uint32_t mipi_mmio_base;
1733 
1734 	wait_queue_head_t gmbus_wait_queue;
1735 
1736 	struct pci_dev *bridge_dev;
1737 	struct intel_engine_cs ring[I915_NUM_RINGS];
1738 	struct drm_i915_gem_object *semaphore_obj;
1739 	uint32_t last_seqno, next_seqno;
1740 
1741 	struct drm_dma_handle *status_page_dmah;
1742 	struct resource mch_res;
1743 
1744 	/* protects the irq masks */
1745 	spinlock_t irq_lock;
1746 
1747 	/* protects the mmio flip data */
1748 	spinlock_t mmio_flip_lock;
1749 
1750 	bool display_irqs_enabled;
1751 
1752 	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1753 	struct pm_qos_request pm_qos;
1754 
1755 	/* Sideband mailbox protection */
1756 	struct mutex sb_lock;
1757 
1758 	/** Cached value of IMR to avoid reads in updating the bitfield */
1759 	union {
1760 		u32 irq_mask;
1761 		u32 de_irq_mask[I915_MAX_PIPES];
1762 	};
1763 	u32 gt_irq_mask;
1764 	u32 pm_irq_mask;
1765 	u32 pm_rps_events;
1766 	u32 pipestat_irq_mask[I915_MAX_PIPES];
1767 
1768 	struct i915_hotplug hotplug;
1769 	struct i915_fbc fbc;
1770 	struct i915_drrs drrs;
1771 	struct intel_opregion opregion;
1772 	struct intel_vbt_data vbt;
1773 
1774 	bool preserve_bios_swizzle;
1775 
1776 	/* overlay */
1777 	struct intel_overlay *overlay;
1778 
1779 	/* backlight registers and fields in struct intel_panel */
1780 	struct mutex backlight_lock;
1781 
1782 	/* LVDS info */
1783 	bool no_aux_handshake;
1784 
1785 	/* protects panel power sequencer state */
1786 	struct mutex pps_mutex;
1787 
1788 	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1789 	int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1790 
1791 	unsigned int fsb_freq, mem_freq, is_ddr3;
1792 	unsigned int skl_boot_cdclk;
1793 	unsigned int cdclk_freq, max_cdclk_freq;
1794 	unsigned int max_dotclk_freq;
1795 	unsigned int hpll_freq;
1796 	unsigned int czclk_freq;
1797 
1798 	/**
1799 	 * wq - Driver workqueue for GEM.
1800 	 *
1801 	 * NOTE: Work items scheduled here are not allowed to grab any modeset
1802 	 * locks, for otherwise the flushing done in the pageflip code will
1803 	 * result in deadlocks.
1804 	 */
1805 	struct workqueue_struct *wq;
1806 
1807 	/* Display functions */
1808 	struct drm_i915_display_funcs display;
1809 
1810 	/* PCH chipset type */
1811 	enum intel_pch pch_type;
1812 	unsigned short pch_id;
1813 
1814 	unsigned long quirks;
1815 
1816 	enum modeset_restore modeset_restore;
1817 	struct mutex modeset_restore_lock;
1818 
1819 	struct list_head vm_list; /* Global list of all address spaces */
1820 	struct i915_gtt gtt; /* VM representing the global address space */
1821 
1822 	struct i915_gem_mm mm;
1823 	DECLARE_HASHTABLE(mm_structs, 7);
1824 	struct mutex mm_lock;
1825 
1826 	/* Kernel Modesetting */
1827 
1828 	struct sdvo_device_mapping sdvo_mappings[2];
1829 
1830 	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1831 	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1832 	wait_queue_head_t pending_flip_queue;
1833 
1834 #ifdef CONFIG_DEBUG_FS
1835 	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1836 #endif
1837 
1838 	int num_shared_dpll;
1839 	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1840 	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1841 
1842 	struct i915_workarounds workarounds;
1843 
1844 	/* Reclocking support */
1845 	bool render_reclock_avail;
1846 
1847 	struct i915_frontbuffer_tracking fb_tracking;
1848 
1849 	u16 orig_clock;
1850 
1851 	bool mchbar_need_disable;
1852 
1853 	struct intel_l3_parity l3_parity;
1854 
1855 	/* Cannot be determined by PCIID. You must always read a register. */
1856 	size_t ellc_size;
1857 
1858 	/* gen6+ rps state */
1859 	struct intel_gen6_power_mgmt rps;
1860 
1861 	/* ilk-only ips/rps state. Everything in here is protected by the global
1862 	 * mchdev_lock in intel_pm.c */
1863 	struct intel_ilk_power_mgmt ips;
1864 
1865 	struct i915_power_domains power_domains;
1866 
1867 	struct i915_psr psr;
1868 
1869 	struct i915_gpu_error gpu_error;
1870 
1871 	struct drm_i915_gem_object *vlv_pctx;
1872 
1873 #ifdef CONFIG_DRM_FBDEV_EMULATION
1874 	/* list of fbdev register on this device */
1875 	struct intel_fbdev *fbdev;
1876 	struct work_struct fbdev_suspend_work;
1877 #endif
1878 
1879 	struct drm_property *broadcast_rgb_property;
1880 	struct drm_property *force_audio_property;
1881 
1882 	/* hda/i915 audio component */
1883 	struct i915_audio_component *audio_component;
1884 	bool audio_component_registered;
1885 	/**
1886 	 * av_mutex - mutex for audio/video sync
1887 	 *
1888 	 */
1889 	struct mutex av_mutex;
1890 
1891 	uint32_t hw_context_size;
1892 	struct list_head context_list;
1893 
1894 	u32 fdi_rx_config;
1895 
1896 	u32 chv_phy_control;
1897 
1898 	u32 suspend_count;
1899 	struct i915_suspend_saved_registers regfile;
1900 	struct vlv_s0ix_state vlv_s0ix_state;
1901 
1902 	struct {
1903 		/*
1904 		 * Raw watermark latency values:
1905 		 * in 0.1us units for WM0,
1906 		 * in 0.5us units for WM1+.
1907 		 */
1908 		/* primary */
1909 		uint16_t pri_latency[5];
1910 		/* sprite */
1911 		uint16_t spr_latency[5];
1912 		/* cursor */
1913 		uint16_t cur_latency[5];
1914 		/*
1915 		 * Raw watermark memory latency values
1916 		 * for SKL for all 8 levels
1917 		 * in 1us units.
1918 		 */
1919 		uint16_t skl_latency[8];
1920 
1921 		/*
1922 		 * The skl_wm_values structure is a bit too big for stack
1923 		 * allocation, so we keep the staging struct where we store
1924 		 * intermediate results here instead.
1925 		 */
1926 		struct skl_wm_values skl_results;
1927 
1928 		/* current hardware state */
1929 		union {
1930 			struct ilk_wm_values hw;
1931 			struct skl_wm_values skl_hw;
1932 			struct vlv_wm_values vlv;
1933 		};
1934 
1935 		uint8_t max_level;
1936 	} wm;
1937 
1938 	struct i915_runtime_pm pm;
1939 
1940 	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1941 	struct {
1942 		int (*execbuf_submit)(struct i915_execbuffer_params *params,
1943 				      struct drm_i915_gem_execbuffer2 *args,
1944 				      struct list_head *vmas);
1945 		int (*init_rings)(struct drm_device *dev);
1946 		void (*cleanup_ring)(struct intel_engine_cs *ring);
1947 		void (*stop_ring)(struct intel_engine_cs *ring);
1948 	} gt;
1949 
1950 	bool edp_low_vswing;
1951 
1952 	/* perform PHY state sanity checks? */
1953 	bool chv_phy_assert[2];
1954 
1955 	/*
1956 	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1957 	 * will be rejected. Instead look for a better place.
1958 	 */
1959 };
1960 
1961 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1962 {
1963 	return dev->dev_private;
1964 }
1965 
1966 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1967 {
1968 	return to_i915(dev_get_drvdata(dev));
1969 }
1970 
1971 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1972 {
1973 	return container_of(guc, struct drm_i915_private, guc);
1974 }
1975 
1976 /* Iterate over initialised rings */
1977 #define for_each_ring(ring__, dev_priv__, i__) \
1978 	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1979 		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1980 
1981 enum hdmi_force_audio {
1982 	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
1983 	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
1984 	HDMI_AUDIO_AUTO,		/* trust EDID */
1985 	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
1986 };
1987 
1988 #define I915_GTT_OFFSET_NONE ((u32)-1)
1989 
1990 struct drm_i915_gem_object_ops {
1991 	/* Interface between the GEM object and its backing storage.
1992 	 * get_pages() is called once prior to the use of the associated set
1993 	 * of pages before to binding them into the GTT, and put_pages() is
1994 	 * called after we no longer need them. As we expect there to be
1995 	 * associated cost with migrating pages between the backing storage
1996 	 * and making them available for the GPU (e.g. clflush), we may hold
1997 	 * onto the pages after they are no longer referenced by the GPU
1998 	 * in case they may be used again shortly (for example migrating the
1999 	 * pages to a different memory domain within the GTT). put_pages()
2000 	 * will therefore most likely be called when the object itself is
2001 	 * being released or under memory pressure (where we attempt to
2002 	 * reap pages for the shrinker).
2003 	 */
2004 	int (*get_pages)(struct drm_i915_gem_object *);
2005 	void (*put_pages)(struct drm_i915_gem_object *);
2006 	int (*dmabuf_export)(struct drm_i915_gem_object *);
2007 	void (*release)(struct drm_i915_gem_object *);
2008 };
2009 
2010 /*
2011  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2012  * considered to be the frontbuffer for the given plane interface-wise. This
2013  * doesn't mean that the hw necessarily already scans it out, but that any
2014  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2015  *
2016  * We have one bit per pipe and per scanout plane type.
2017  */
2018 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2019 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2020 #define INTEL_FRONTBUFFER_BITS \
2021 	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2022 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2023 	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2024 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2025 	(1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2026 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2027 	(1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2028 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2029 	(1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2030 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2031 	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2032 
2033 struct drm_i915_gem_object {
2034 	struct drm_gem_object base;
2035 
2036 	const struct drm_i915_gem_object_ops *ops;
2037 
2038 	/** List of VMAs backed by this object */
2039 	struct list_head vma_list;
2040 
2041 	/** Stolen memory for this object, instead of being backed by shmem. */
2042 	struct drm_mm_node *stolen;
2043 	struct list_head global_list;
2044 
2045 	struct list_head ring_list[I915_NUM_RINGS];
2046 	/** Used in execbuf to temporarily hold a ref */
2047 	struct list_head obj_exec_link;
2048 
2049 	struct list_head batch_pool_link;
2050 
2051 	/**
2052 	 * This is set if the object is on the active lists (has pending
2053 	 * rendering and so a non-zero seqno), and is not set if it i s on
2054 	 * inactive (ready to be unbound) list.
2055 	 */
2056 	unsigned int active:I915_NUM_RINGS;
2057 
2058 	/**
2059 	 * This is set if the object has been written to since last bound
2060 	 * to the GTT
2061 	 */
2062 	unsigned int dirty:1;
2063 
2064 	/**
2065 	 * Fence register bits (if any) for this object.  Will be set
2066 	 * as needed when mapped into the GTT.
2067 	 * Protected by dev->struct_mutex.
2068 	 */
2069 	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2070 
2071 	/**
2072 	 * Advice: are the backing pages purgeable?
2073 	 */
2074 	unsigned int madv:2;
2075 
2076 	/**
2077 	 * Current tiling mode for the object.
2078 	 */
2079 	unsigned int tiling_mode:2;
2080 	/**
2081 	 * Whether the tiling parameters for the currently associated fence
2082 	 * register have changed. Note that for the purposes of tracking
2083 	 * tiling changes we also treat the unfenced register, the register
2084 	 * slot that the object occupies whilst it executes a fenced
2085 	 * command (such as BLT on gen2/3), as a "fence".
2086 	 */
2087 	unsigned int fence_dirty:1;
2088 
2089 	/**
2090 	 * Is the object at the current location in the gtt mappable and
2091 	 * fenceable? Used to avoid costly recalculations.
2092 	 */
2093 	unsigned int map_and_fenceable:1;
2094 
2095 	/**
2096 	 * Whether the current gtt mapping needs to be mappable (and isn't just
2097 	 * mappable by accident). Track pin and fault separate for a more
2098 	 * accurate mappable working set.
2099 	 */
2100 	unsigned int fault_mappable:1;
2101 
2102 	/*
2103 	 * Is the object to be mapped as read-only to the GPU
2104 	 * Only honoured if hardware has relevant pte bit
2105 	 */
2106 	unsigned long gt_ro:1;
2107 	unsigned int cache_level:3;
2108 	unsigned int cache_dirty:1;
2109 
2110 	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2111 
2112 	unsigned int pin_display;
2113 
2114 	struct sg_table *pages;
2115 	int pages_pin_count;
2116 	struct get_page {
2117 		struct scatterlist *sg;
2118 		int last;
2119 	} get_page;
2120 
2121 	/* prime dma-buf support */
2122 	void *dma_buf_vmapping;
2123 	int vmapping_count;
2124 
2125 	/** Breadcrumb of last rendering to the buffer.
2126 	 * There can only be one writer, but we allow for multiple readers.
2127 	 * If there is a writer that necessarily implies that all other
2128 	 * read requests are complete - but we may only be lazily clearing
2129 	 * the read requests. A read request is naturally the most recent
2130 	 * request on a ring, so we may have two different write and read
2131 	 * requests on one ring where the write request is older than the
2132 	 * read request. This allows for the CPU to read from an active
2133 	 * buffer by only waiting for the write to complete.
2134 	 * */
2135 	struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2136 	struct drm_i915_gem_request *last_write_req;
2137 	/** Breadcrumb of last fenced GPU access to the buffer. */
2138 	struct drm_i915_gem_request *last_fenced_req;
2139 
2140 	/** Current tiling stride for the object, if it's tiled. */
2141 	uint32_t stride;
2142 
2143 	/** References from framebuffers, locks out tiling changes. */
2144 	unsigned long framebuffer_references;
2145 
2146 	/** Record of address bit 17 of each page at last unbind. */
2147 	unsigned long *bit_17;
2148 
2149 	union {
2150 		/** for phy allocated objects */
2151 		struct drm_dma_handle *phys_handle;
2152 
2153 		struct i915_gem_userptr {
2154 			uintptr_t ptr;
2155 			unsigned read_only :1;
2156 			unsigned workers :4;
2157 #define I915_GEM_USERPTR_MAX_WORKERS 15
2158 
2159 			struct i915_mm_struct *mm;
2160 			struct i915_mmu_object *mmu_object;
2161 			struct work_struct *work;
2162 		} userptr;
2163 	};
2164 };
2165 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2166 
2167 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2168 		       struct drm_i915_gem_object *new,
2169 		       unsigned frontbuffer_bits);
2170 
2171 /**
2172  * Request queue structure.
2173  *
2174  * The request queue allows us to note sequence numbers that have been emitted
2175  * and may be associated with active buffers to be retired.
2176  *
2177  * By keeping this list, we can avoid having to do questionable sequence
2178  * number comparisons on buffer last_read|write_seqno. It also allows an
2179  * emission time to be associated with the request for tracking how far ahead
2180  * of the GPU the submission is.
2181  *
2182  * The requests are reference counted, so upon creation they should have an
2183  * initial reference taken using kref_init
2184  */
2185 struct drm_i915_gem_request {
2186 	struct kref ref;
2187 
2188 	/** On Which ring this request was generated */
2189 	struct drm_i915_private *i915;
2190 	struct intel_engine_cs *ring;
2191 
2192 	/** GEM sequence number associated with this request. */
2193 	uint32_t seqno;
2194 
2195 	/** Position in the ringbuffer of the start of the request */
2196 	u32 head;
2197 
2198 	/**
2199 	 * Position in the ringbuffer of the start of the postfix.
2200 	 * This is required to calculate the maximum available ringbuffer
2201 	 * space without overwriting the postfix.
2202 	 */
2203 	 u32 postfix;
2204 
2205 	/** Position in the ringbuffer of the end of the whole request */
2206 	u32 tail;
2207 
2208 	/**
2209 	 * Context and ring buffer related to this request
2210 	 * Contexts are refcounted, so when this request is associated with a
2211 	 * context, we must increment the context's refcount, to guarantee that
2212 	 * it persists while any request is linked to it. Requests themselves
2213 	 * are also refcounted, so the request will only be freed when the last
2214 	 * reference to it is dismissed, and the code in
2215 	 * i915_gem_request_free() will then decrement the refcount on the
2216 	 * context.
2217 	 */
2218 	struct intel_context *ctx;
2219 	struct intel_ringbuffer *ringbuf;
2220 
2221 	/** Batch buffer related to this request if any (used for
2222 	    error state dump only) */
2223 	struct drm_i915_gem_object *batch_obj;
2224 
2225 	/** Time at which this request was emitted, in jiffies. */
2226 	unsigned long emitted_jiffies;
2227 
2228 	/** global list entry for this request */
2229 	struct list_head list;
2230 
2231 	struct drm_i915_file_private *file_priv;
2232 	/** file_priv list entry for this request */
2233 	struct list_head client_list;
2234 
2235 	/** process identifier submitting this request */
2236 	struct pid *pid;
2237 
2238 	/**
2239 	 * The ELSP only accepts two elements at a time, so we queue
2240 	 * context/tail pairs on a given queue (ring->execlist_queue) until the
2241 	 * hardware is available. The queue serves a double purpose: we also use
2242 	 * it to keep track of the up to 2 contexts currently in the hardware
2243 	 * (usually one in execution and the other queued up by the GPU): We
2244 	 * only remove elements from the head of the queue when the hardware
2245 	 * informs us that an element has been completed.
2246 	 *
2247 	 * All accesses to the queue are mediated by a spinlock
2248 	 * (ring->execlist_lock).
2249 	 */
2250 
2251 	/** Execlist link in the submission queue.*/
2252 	struct list_head execlist_link;
2253 
2254 	/** Execlists no. of times this request has been sent to the ELSP */
2255 	int elsp_submitted;
2256 
2257 };
2258 
2259 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2260 			   struct intel_context *ctx,
2261 			   struct drm_i915_gem_request **req_out);
2262 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2263 void i915_gem_request_free(struct kref *req_ref);
2264 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2265 				   struct drm_file *file);
2266 
2267 static inline uint32_t
2268 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2269 {
2270 	return req ? req->seqno : 0;
2271 }
2272 
2273 static inline struct intel_engine_cs *
2274 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2275 {
2276 	return req ? req->ring : NULL;
2277 }
2278 
2279 static inline struct drm_i915_gem_request *
2280 i915_gem_request_reference(struct drm_i915_gem_request *req)
2281 {
2282 	if (req)
2283 		kref_get(&req->ref);
2284 	return req;
2285 }
2286 
2287 static inline void
2288 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2289 {
2290 	WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2291 	kref_put(&req->ref, i915_gem_request_free);
2292 }
2293 
2294 static inline void
2295 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2296 {
2297 	struct drm_device *dev;
2298 
2299 	if (!req)
2300 		return;
2301 
2302 	dev = req->ring->dev;
2303 	if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2304 		mutex_unlock(&dev->struct_mutex);
2305 }
2306 
2307 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2308 					   struct drm_i915_gem_request *src)
2309 {
2310 	if (src)
2311 		i915_gem_request_reference(src);
2312 
2313 	if (*pdst)
2314 		i915_gem_request_unreference(*pdst);
2315 
2316 	*pdst = src;
2317 }
2318 
2319 /*
2320  * XXX: i915_gem_request_completed should be here but currently needs the
2321  * definition of i915_seqno_passed() which is below. It will be moved in
2322  * a later patch when the call to i915_seqno_passed() is obsoleted...
2323  */
2324 
2325 /*
2326  * A command that requires special handling by the command parser.
2327  */
2328 struct drm_i915_cmd_descriptor {
2329 	/*
2330 	 * Flags describing how the command parser processes the command.
2331 	 *
2332 	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2333 	 *                 a length mask if not set
2334 	 * CMD_DESC_SKIP: The command is allowed but does not follow the
2335 	 *                standard length encoding for the opcode range in
2336 	 *                which it falls
2337 	 * CMD_DESC_REJECT: The command is never allowed
2338 	 * CMD_DESC_REGISTER: The command should be checked against the
2339 	 *                    register whitelist for the appropriate ring
2340 	 * CMD_DESC_MASTER: The command is allowed if the submitting process
2341 	 *                  is the DRM master
2342 	 */
2343 	u32 flags;
2344 #define CMD_DESC_FIXED    (1<<0)
2345 #define CMD_DESC_SKIP     (1<<1)
2346 #define CMD_DESC_REJECT   (1<<2)
2347 #define CMD_DESC_REGISTER (1<<3)
2348 #define CMD_DESC_BITMASK  (1<<4)
2349 #define CMD_DESC_MASTER   (1<<5)
2350 
2351 	/*
2352 	 * The command's unique identification bits and the bitmask to get them.
2353 	 * This isn't strictly the opcode field as defined in the spec and may
2354 	 * also include type, subtype, and/or subop fields.
2355 	 */
2356 	struct {
2357 		u32 value;
2358 		u32 mask;
2359 	} cmd;
2360 
2361 	/*
2362 	 * The command's length. The command is either fixed length (i.e. does
2363 	 * not include a length field) or has a length field mask. The flag
2364 	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2365 	 * a length mask. All command entries in a command table must include
2366 	 * length information.
2367 	 */
2368 	union {
2369 		u32 fixed;
2370 		u32 mask;
2371 	} length;
2372 
2373 	/*
2374 	 * Describes where to find a register address in the command to check
2375 	 * against the ring's register whitelist. Only valid if flags has the
2376 	 * CMD_DESC_REGISTER bit set.
2377 	 *
2378 	 * A non-zero step value implies that the command may access multiple
2379 	 * registers in sequence (e.g. LRI), in that case step gives the
2380 	 * distance in dwords between individual offset fields.
2381 	 */
2382 	struct {
2383 		u32 offset;
2384 		u32 mask;
2385 		u32 step;
2386 	} reg;
2387 
2388 #define MAX_CMD_DESC_BITMASKS 3
2389 	/*
2390 	 * Describes command checks where a particular dword is masked and
2391 	 * compared against an expected value. If the command does not match
2392 	 * the expected value, the parser rejects it. Only valid if flags has
2393 	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2394 	 * are valid.
2395 	 *
2396 	 * If the check specifies a non-zero condition_mask then the parser
2397 	 * only performs the check when the bits specified by condition_mask
2398 	 * are non-zero.
2399 	 */
2400 	struct {
2401 		u32 offset;
2402 		u32 mask;
2403 		u32 expected;
2404 		u32 condition_offset;
2405 		u32 condition_mask;
2406 	} bits[MAX_CMD_DESC_BITMASKS];
2407 };
2408 
2409 /*
2410  * A table of commands requiring special handling by the command parser.
2411  *
2412  * Each ring has an array of tables. Each table consists of an array of command
2413  * descriptors, which must be sorted with command opcodes in ascending order.
2414  */
2415 struct drm_i915_cmd_table {
2416 	const struct drm_i915_cmd_descriptor *table;
2417 	int count;
2418 };
2419 
2420 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2421 #define __I915__(p) ({ \
2422 	struct drm_i915_private *__p; \
2423 	if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2424 		__p = (struct drm_i915_private *)p; \
2425 	else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2426 		__p = to_i915((struct drm_device *)p); \
2427 	else \
2428 		BUILD_BUG(); \
2429 	__p; \
2430 })
2431 #define INTEL_INFO(p) 	(&__I915__(p)->info)
2432 #define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id)
2433 #define INTEL_REVID(p)	(__I915__(p)->dev->pdev->revision)
2434 
2435 #define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577)
2436 #define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562)
2437 #define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
2438 #define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572)
2439 #define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
2440 #define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592)
2441 #define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772)
2442 #define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
2443 #define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
2444 #define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
2445 #define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42)
2446 #define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
2447 #define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001)
2448 #define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011)
2449 #define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
2450 #define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
2451 #define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046)
2452 #define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
2453 #define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \
2454 				 INTEL_DEVID(dev) == 0x0152 || \
2455 				 INTEL_DEVID(dev) == 0x015a)
2456 #define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
2457 #define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2458 #define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
2459 #define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2460 #define IS_SKYLAKE(dev)	(INTEL_INFO(dev)->is_skylake)
2461 #define IS_BROXTON(dev)	(!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2462 #define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
2463 #define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
2464 				 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2465 #define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
2466 				 ((INTEL_DEVID(dev) & 0xf) == 0x6 ||	\
2467 				 (INTEL_DEVID(dev) & 0xf) == 0xb ||	\
2468 				 (INTEL_DEVID(dev) & 0xf) == 0xe))
2469 /* ULX machines are also considered ULT. */
2470 #define IS_BDW_ULX(dev)		(IS_BROADWELL(dev) && \
2471 				 (INTEL_DEVID(dev) & 0xf) == 0xe)
2472 #define IS_BDW_GT3(dev)		(IS_BROADWELL(dev) && \
2473 				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2474 #define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
2475 				 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2476 #define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
2477 				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2478 /* ULX machines are also considered ULT. */
2479 #define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \
2480 				 INTEL_DEVID(dev) == 0x0A1E)
2481 #define IS_SKL_ULT(dev)		(INTEL_DEVID(dev) == 0x1906 || \
2482 				 INTEL_DEVID(dev) == 0x1913 || \
2483 				 INTEL_DEVID(dev) == 0x1916 || \
2484 				 INTEL_DEVID(dev) == 0x1921 || \
2485 				 INTEL_DEVID(dev) == 0x1926)
2486 #define IS_SKL_ULX(dev)		(INTEL_DEVID(dev) == 0x190E || \
2487 				 INTEL_DEVID(dev) == 0x1915 || \
2488 				 INTEL_DEVID(dev) == 0x191E)
2489 #define IS_SKL_GT3(dev)		(IS_SKYLAKE(dev) && \
2490 				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2491 #define IS_SKL_GT4(dev)		(IS_SKYLAKE(dev) && \
2492 				 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2493 
2494 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2495 
2496 #define SKL_REVID_A0		(0x0)
2497 #define SKL_REVID_B0		(0x1)
2498 #define SKL_REVID_C0		(0x2)
2499 #define SKL_REVID_D0		(0x3)
2500 #define SKL_REVID_E0		(0x4)
2501 #define SKL_REVID_F0		(0x5)
2502 
2503 #define BXT_REVID_A0		(0x0)
2504 #define BXT_REVID_B0		(0x3)
2505 #define BXT_REVID_C0		(0x9)
2506 
2507 /*
2508  * The genX designation typically refers to the render engine, so render
2509  * capability related checks should use IS_GEN, while display and other checks
2510  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2511  * chips, etc.).
2512  */
2513 #define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
2514 #define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
2515 #define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
2516 #define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
2517 #define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
2518 #define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
2519 #define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
2520 #define IS_GEN9(dev)	(INTEL_INFO(dev)->gen == 9)
2521 
2522 #define RENDER_RING		(1<<RCS)
2523 #define BSD_RING		(1<<VCS)
2524 #define BLT_RING		(1<<BCS)
2525 #define VEBOX_RING		(1<<VECS)
2526 #define BSD2_RING		(1<<VCS2)
2527 #define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
2528 #define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
2529 #define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
2530 #define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2531 #define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
2532 #define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2533 				 __I915__(dev)->ellc_size)
2534 #define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
2535 
2536 #define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
2537 #define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8)
2538 #define USES_PPGTT(dev)		(i915.enable_ppgtt)
2539 #define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt >= 2)
2540 #define USES_FULL_48BIT_PPGTT(dev)	(i915.enable_ppgtt == 3)
2541 
2542 #define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
2543 #define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)
2544 
2545 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2546 #define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2547 /*
2548  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2549  * even when in MSI mode. This results in spurious interrupt warnings if the
2550  * legacy irq no. is shared with another device. The kernel then disables that
2551  * interrupt source and so prevents the other device from working properly.
2552  */
2553 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2554 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2555 
2556 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2557  * rows, which changed the alignment requirements and fence programming.
2558  */
2559 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2560 						      IS_I915GM(dev)))
2561 #define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
2562 #define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
2563 
2564 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2565 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2566 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2567 
2568 #define HAS_IPS(dev)		(IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2569 
2570 #define HAS_DP_MST(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2571 				 INTEL_INFO(dev)->gen >= 9)
2572 
2573 #define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2574 #define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
2575 #define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2576 				 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2577 				 IS_SKYLAKE(dev))
2578 #define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
2579 				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2580 				 IS_SKYLAKE(dev))
2581 #define HAS_RC6(dev)		(INTEL_INFO(dev)->gen >= 6)
2582 #define HAS_RC6p(dev)		(INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2583 
2584 #define HAS_CSR(dev)	(IS_GEN9(dev))
2585 
2586 #define HAS_GUC_UCODE(dev)	(IS_GEN9(dev))
2587 #define HAS_GUC_SCHED(dev)	(IS_GEN9(dev))
2588 
2589 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2590 				    INTEL_INFO(dev)->gen >= 8)
2591 
2592 #define HAS_CORE_RING_FREQ(dev)	(INTEL_INFO(dev)->gen >= 6 && \
2593 				 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
2594 
2595 #define INTEL_PCH_DEVICE_ID_MASK		0xff00
2596 #define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
2597 #define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
2598 #define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
2599 #define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
2600 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2601 #define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
2602 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2603 #define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2604 
2605 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2606 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2607 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2608 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2609 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2610 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2611 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2612 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2613 
2614 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2615 
2616 /* DPF == dynamic parity feature */
2617 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2618 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2619 
2620 #define GT_FREQUENCY_MULTIPLIER 50
2621 #define GEN9_FREQ_SCALER 3
2622 
2623 #include "i915_trace.h"
2624 
2625 extern const struct drm_ioctl_desc i915_ioctls[];
2626 extern int i915_max_ioctl;
2627 
2628 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2629 extern int i915_resume_switcheroo(struct drm_device *dev);
2630 
2631 /* i915_params.c */
2632 struct i915_params {
2633 	int modeset;
2634 	int panel_ignore_lid;
2635 	int semaphores;
2636 	int lvds_channel_mode;
2637 	int panel_use_ssc;
2638 	int vbt_sdvo_panel_type;
2639 	int enable_rc6;
2640 	int enable_fbc;
2641 	int enable_ppgtt;
2642 	int enable_execlists;
2643 	int enable_psr;
2644 	unsigned int preliminary_hw_support;
2645 	int disable_power_well;
2646 	int enable_ips;
2647 	int invert_brightness;
2648 	int enable_cmd_parser;
2649 	/* leave bools at the end to not create holes */
2650 	bool enable_hangcheck;
2651 	bool prefault_disable;
2652 	bool load_detect_test;
2653 	bool reset;
2654 	bool disable_display;
2655 	bool disable_vtd_wa;
2656 	bool enable_guc_submission;
2657 	int guc_log_level;
2658 	int use_mmio_flip;
2659 	int mmio_debug;
2660 	bool verbose_state_checks;
2661 	bool nuclear_pageflip;
2662 	int edp_vswing;
2663 };
2664 extern struct i915_params i915 __read_mostly;
2665 
2666 				/* i915_dma.c */
2667 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2668 extern int i915_driver_unload(struct drm_device *);
2669 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2670 extern void i915_driver_lastclose(struct drm_device * dev);
2671 extern void i915_driver_preclose(struct drm_device *dev,
2672 				 struct drm_file *file);
2673 extern void i915_driver_postclose(struct drm_device *dev,
2674 				  struct drm_file *file);
2675 #ifdef CONFIG_COMPAT
2676 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2677 			      unsigned long arg);
2678 #endif
2679 extern int intel_gpu_reset(struct drm_device *dev);
2680 extern bool intel_has_gpu_reset(struct drm_device *dev);
2681 extern int i915_reset(struct drm_device *dev);
2682 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2683 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2684 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2685 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2686 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2687 void i915_firmware_load_error_print(const char *fw_path, int err);
2688 
2689 /* intel_hotplug.c */
2690 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2691 void intel_hpd_init(struct drm_i915_private *dev_priv);
2692 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2693 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2694 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2695 
2696 /* i915_irq.c */
2697 void i915_queue_hangcheck(struct drm_device *dev);
2698 __printf(3, 4)
2699 void i915_handle_error(struct drm_device *dev, bool wedged,
2700 		       const char *fmt, ...);
2701 
2702 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2703 int intel_irq_install(struct drm_i915_private *dev_priv);
2704 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2705 
2706 extern void intel_uncore_sanitize(struct drm_device *dev);
2707 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2708 					bool restore_forcewake);
2709 extern void intel_uncore_init(struct drm_device *dev);
2710 extern void intel_uncore_check_errors(struct drm_device *dev);
2711 extern void intel_uncore_fini(struct drm_device *dev);
2712 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2713 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2714 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2715 				enum forcewake_domains domains);
2716 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2717 				enum forcewake_domains domains);
2718 /* Like above but the caller must manage the uncore.lock itself.
2719  * Must be used with I915_READ_FW and friends.
2720  */
2721 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2722 					enum forcewake_domains domains);
2723 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2724 					enum forcewake_domains domains);
2725 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2726 static inline bool intel_vgpu_active(struct drm_device *dev)
2727 {
2728 	return to_i915(dev)->vgpu.active;
2729 }
2730 
2731 void
2732 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2733 		     u32 status_mask);
2734 
2735 void
2736 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2737 		      u32 status_mask);
2738 
2739 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2740 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2741 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2742 				   uint32_t mask,
2743 				   uint32_t bits);
2744 void
2745 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2746 void
2747 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2748 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2749 				  uint32_t interrupt_mask,
2750 				  uint32_t enabled_irq_mask);
2751 #define ibx_enable_display_interrupt(dev_priv, bits) \
2752 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
2753 #define ibx_disable_display_interrupt(dev_priv, bits) \
2754 	ibx_display_interrupt_update((dev_priv), (bits), 0)
2755 
2756 /* i915_gem.c */
2757 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2758 			  struct drm_file *file_priv);
2759 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2760 			 struct drm_file *file_priv);
2761 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2762 			  struct drm_file *file_priv);
2763 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2764 			struct drm_file *file_priv);
2765 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2766 			struct drm_file *file_priv);
2767 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2768 			      struct drm_file *file_priv);
2769 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2770 			     struct drm_file *file_priv);
2771 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2772 					struct drm_i915_gem_request *req);
2773 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2774 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2775 				   struct drm_i915_gem_execbuffer2 *args,
2776 				   struct list_head *vmas);
2777 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2778 			struct drm_file *file_priv);
2779 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2780 			 struct drm_file *file_priv);
2781 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2782 			struct drm_file *file_priv);
2783 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2784 			       struct drm_file *file);
2785 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2786 			       struct drm_file *file);
2787 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2788 			    struct drm_file *file_priv);
2789 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2790 			   struct drm_file *file_priv);
2791 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2792 			struct drm_file *file_priv);
2793 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2794 			struct drm_file *file_priv);
2795 int i915_gem_init_userptr(struct drm_device *dev);
2796 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2797 			   struct drm_file *file);
2798 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2799 				struct drm_file *file_priv);
2800 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2801 			struct drm_file *file_priv);
2802 void i915_gem_load(struct drm_device *dev);
2803 void *i915_gem_object_alloc(struct drm_device *dev);
2804 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2805 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2806 			 const struct drm_i915_gem_object_ops *ops);
2807 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2808 						  size_t size);
2809 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2810 		struct drm_device *dev, const void *data, size_t size);
2811 void i915_gem_free_object(struct drm_gem_object *obj);
2812 void i915_gem_vma_destroy(struct i915_vma *vma);
2813 
2814 /* Flags used by pin/bind&friends. */
2815 #define PIN_MAPPABLE	(1<<0)
2816 #define PIN_NONBLOCK	(1<<1)
2817 #define PIN_GLOBAL	(1<<2)
2818 #define PIN_OFFSET_BIAS	(1<<3)
2819 #define PIN_USER	(1<<4)
2820 #define PIN_UPDATE	(1<<5)
2821 #define PIN_ZONE_4G	(1<<6)
2822 #define PIN_HIGH	(1<<7)
2823 #define PIN_OFFSET_MASK (~4095)
2824 int __must_check
2825 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2826 		    struct i915_address_space *vm,
2827 		    uint32_t alignment,
2828 		    uint64_t flags);
2829 int __must_check
2830 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2831 			 const struct i915_ggtt_view *view,
2832 			 uint32_t alignment,
2833 			 uint64_t flags);
2834 
2835 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2836 		  u32 flags);
2837 int __must_check i915_vma_unbind(struct i915_vma *vma);
2838 /*
2839  * BEWARE: Do not use the function below unless you can _absolutely_
2840  * _guarantee_ VMA in question is _not in use_ anywhere.
2841  */
2842 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2843 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2844 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2845 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2846 
2847 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2848 				    int *needs_clflush);
2849 
2850 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2851 
2852 static inline int __sg_page_count(struct scatterlist *sg)
2853 {
2854 	return sg->length >> PAGE_SHIFT;
2855 }
2856 
2857 static inline struct page *
2858 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2859 {
2860 	if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2861 		return NULL;
2862 
2863 	if (n < obj->get_page.last) {
2864 		obj->get_page.sg = obj->pages->sgl;
2865 		obj->get_page.last = 0;
2866 	}
2867 
2868 	while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2869 		obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2870 		if (unlikely(sg_is_chain(obj->get_page.sg)))
2871 			obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2872 	}
2873 
2874 	return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2875 }
2876 
2877 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2878 {
2879 	BUG_ON(obj->pages == NULL);
2880 	obj->pages_pin_count++;
2881 }
2882 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2883 {
2884 	BUG_ON(obj->pages_pin_count == 0);
2885 	obj->pages_pin_count--;
2886 }
2887 
2888 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2889 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2890 			 struct intel_engine_cs *to,
2891 			 struct drm_i915_gem_request **to_req);
2892 void i915_vma_move_to_active(struct i915_vma *vma,
2893 			     struct drm_i915_gem_request *req);
2894 int i915_gem_dumb_create(struct drm_file *file_priv,
2895 			 struct drm_device *dev,
2896 			 struct drm_mode_create_dumb *args);
2897 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2898 		      uint32_t handle, uint64_t *offset);
2899 /**
2900  * Returns true if seq1 is later than seq2.
2901  */
2902 static inline bool
2903 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2904 {
2905 	return (int32_t)(seq1 - seq2) >= 0;
2906 }
2907 
2908 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2909 					      bool lazy_coherency)
2910 {
2911 	u32 seqno;
2912 
2913 	BUG_ON(req == NULL);
2914 
2915 	seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2916 
2917 	return i915_seqno_passed(seqno, req->seqno);
2918 }
2919 
2920 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2921 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2922 
2923 struct drm_i915_gem_request *
2924 i915_gem_find_active_request(struct intel_engine_cs *ring);
2925 
2926 bool i915_gem_retire_requests(struct drm_device *dev);
2927 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2928 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2929 				      bool interruptible);
2930 
2931 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2932 {
2933 	return unlikely(atomic_read(&error->reset_counter)
2934 			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2935 }
2936 
2937 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2938 {
2939 	return atomic_read(&error->reset_counter) & I915_WEDGED;
2940 }
2941 
2942 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2943 {
2944 	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2945 }
2946 
2947 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2948 {
2949 	return dev_priv->gpu_error.stop_rings == 0 ||
2950 		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2951 }
2952 
2953 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2954 {
2955 	return dev_priv->gpu_error.stop_rings == 0 ||
2956 		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2957 }
2958 
2959 void i915_gem_reset(struct drm_device *dev);
2960 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2961 int __must_check i915_gem_init(struct drm_device *dev);
2962 int i915_gem_init_rings(struct drm_device *dev);
2963 int __must_check i915_gem_init_hw(struct drm_device *dev);
2964 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2965 void i915_gem_init_swizzling(struct drm_device *dev);
2966 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2967 int __must_check i915_gpu_idle(struct drm_device *dev);
2968 int __must_check i915_gem_suspend(struct drm_device *dev);
2969 void __i915_add_request(struct drm_i915_gem_request *req,
2970 			struct drm_i915_gem_object *batch_obj,
2971 			bool flush_caches);
2972 #define i915_add_request(req) \
2973 	__i915_add_request(req, NULL, true)
2974 #define i915_add_request_no_flush(req) \
2975 	__i915_add_request(req, NULL, false)
2976 int __i915_wait_request(struct drm_i915_gem_request *req,
2977 			unsigned reset_counter,
2978 			bool interruptible,
2979 			s64 *timeout,
2980 			struct intel_rps_client *rps);
2981 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2982 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2983 int __must_check
2984 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2985 			       bool readonly);
2986 int __must_check
2987 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2988 				  bool write);
2989 int __must_check
2990 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2991 int __must_check
2992 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2993 				     u32 alignment,
2994 				     struct intel_engine_cs *pipelined,
2995 				     struct drm_i915_gem_request **pipelined_request,
2996 				     const struct i915_ggtt_view *view);
2997 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2998 					      const struct i915_ggtt_view *view);
2999 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3000 				int align);
3001 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3002 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3003 
3004 uint32_t
3005 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3006 uint32_t
3007 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3008 			    int tiling_mode, bool fenced);
3009 
3010 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3011 				    enum i915_cache_level cache_level);
3012 
3013 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3014 				struct dma_buf *dma_buf);
3015 
3016 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3017 				struct drm_gem_object *gem_obj, int flags);
3018 
3019 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3020 				  const struct i915_ggtt_view *view);
3021 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3022 			struct i915_address_space *vm);
3023 static inline u64
3024 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3025 {
3026 	return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3027 }
3028 
3029 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3030 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3031 				  const struct i915_ggtt_view *view);
3032 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3033 			struct i915_address_space *vm);
3034 
3035 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3036 				struct i915_address_space *vm);
3037 struct i915_vma *
3038 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3039 		    struct i915_address_space *vm);
3040 struct i915_vma *
3041 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3042 			  const struct i915_ggtt_view *view);
3043 
3044 struct i915_vma *
3045 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3046 				  struct i915_address_space *vm);
3047 struct i915_vma *
3048 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3049 				       const struct i915_ggtt_view *view);
3050 
3051 static inline struct i915_vma *
3052 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3053 {
3054 	return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3055 }
3056 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3057 
3058 /* Some GGTT VM helpers */
3059 #define i915_obj_to_ggtt(obj) \
3060 	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3061 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3062 {
3063 	struct i915_address_space *ggtt =
3064 		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3065 	return vm == ggtt;
3066 }
3067 
3068 static inline struct i915_hw_ppgtt *
3069 i915_vm_to_ppgtt(struct i915_address_space *vm)
3070 {
3071 	WARN_ON(i915_is_ggtt(vm));
3072 
3073 	return container_of(vm, struct i915_hw_ppgtt, base);
3074 }
3075 
3076 
3077 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3078 {
3079 	return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3080 }
3081 
3082 static inline unsigned long
3083 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3084 {
3085 	return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3086 }
3087 
3088 static inline int __must_check
3089 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3090 		      uint32_t alignment,
3091 		      unsigned flags)
3092 {
3093 	return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3094 				   alignment, flags | PIN_GLOBAL);
3095 }
3096 
3097 static inline int
3098 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3099 {
3100 	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3101 }
3102 
3103 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3104 				     const struct i915_ggtt_view *view);
3105 static inline void
3106 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3107 {
3108 	i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3109 }
3110 
3111 /* i915_gem_fence.c */
3112 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3113 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3114 
3115 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3116 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3117 
3118 void i915_gem_restore_fences(struct drm_device *dev);
3119 
3120 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3121 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3122 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3123 
3124 /* i915_gem_context.c */
3125 int __must_check i915_gem_context_init(struct drm_device *dev);
3126 void i915_gem_context_fini(struct drm_device *dev);
3127 void i915_gem_context_reset(struct drm_device *dev);
3128 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3129 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3130 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3131 int i915_switch_context(struct drm_i915_gem_request *req);
3132 struct intel_context *
3133 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3134 void i915_gem_context_free(struct kref *ctx_ref);
3135 struct drm_i915_gem_object *
3136 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3137 static inline void i915_gem_context_reference(struct intel_context *ctx)
3138 {
3139 	kref_get(&ctx->ref);
3140 }
3141 
3142 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3143 {
3144 	kref_put(&ctx->ref, i915_gem_context_free);
3145 }
3146 
3147 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3148 {
3149 	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3150 }
3151 
3152 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3153 				  struct drm_file *file);
3154 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3155 				   struct drm_file *file);
3156 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3157 				    struct drm_file *file_priv);
3158 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3159 				    struct drm_file *file_priv);
3160 
3161 /* i915_gem_evict.c */
3162 int __must_check i915_gem_evict_something(struct drm_device *dev,
3163 					  struct i915_address_space *vm,
3164 					  int min_size,
3165 					  unsigned alignment,
3166 					  unsigned cache_level,
3167 					  unsigned long start,
3168 					  unsigned long end,
3169 					  unsigned flags);
3170 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3171 
3172 /* belongs in i915_gem_gtt.h */
3173 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3174 {
3175 	if (INTEL_INFO(dev)->gen < 6)
3176 		intel_gtt_chipset_flush();
3177 }
3178 
3179 /* i915_gem_stolen.c */
3180 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3181 				struct drm_mm_node *node, u64 size,
3182 				unsigned alignment);
3183 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3184 					 struct drm_mm_node *node, u64 size,
3185 					 unsigned alignment, u64 start,
3186 					 u64 end);
3187 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3188 				 struct drm_mm_node *node);
3189 int i915_gem_init_stolen(struct drm_device *dev);
3190 void i915_gem_cleanup_stolen(struct drm_device *dev);
3191 struct drm_i915_gem_object *
3192 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3193 struct drm_i915_gem_object *
3194 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3195 					       u32 stolen_offset,
3196 					       u32 gtt_offset,
3197 					       u32 size);
3198 
3199 /* i915_gem_shrinker.c */
3200 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3201 			      unsigned long target,
3202 			      unsigned flags);
3203 #define I915_SHRINK_PURGEABLE 0x1
3204 #define I915_SHRINK_UNBOUND 0x2
3205 #define I915_SHRINK_BOUND 0x4
3206 #define I915_SHRINK_ACTIVE 0x8
3207 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3208 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3209 
3210 
3211 /* i915_gem_tiling.c */
3212 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3213 {
3214 	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3215 
3216 	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3217 		obj->tiling_mode != I915_TILING_NONE;
3218 }
3219 
3220 /* i915_gem_debug.c */
3221 #if WATCH_LISTS
3222 int i915_verify_lists(struct drm_device *dev);
3223 #else
3224 #define i915_verify_lists(dev) 0
3225 #endif
3226 
3227 /* i915_debugfs.c */
3228 int i915_debugfs_init(struct drm_minor *minor);
3229 void i915_debugfs_cleanup(struct drm_minor *minor);
3230 #ifdef CONFIG_DEBUG_FS
3231 int i915_debugfs_connector_add(struct drm_connector *connector);
3232 void intel_display_crc_init(struct drm_device *dev);
3233 #else
3234 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3235 { return 0; }
3236 static inline void intel_display_crc_init(struct drm_device *dev) {}
3237 #endif
3238 
3239 /* i915_gpu_error.c */
3240 __printf(2, 3)
3241 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3242 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3243 			    const struct i915_error_state_file_priv *error);
3244 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3245 			      struct drm_i915_private *i915,
3246 			      size_t count, loff_t pos);
3247 static inline void i915_error_state_buf_release(
3248 	struct drm_i915_error_state_buf *eb)
3249 {
3250 	kfree(eb->buf);
3251 }
3252 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3253 			      const char *error_msg);
3254 void i915_error_state_get(struct drm_device *dev,
3255 			  struct i915_error_state_file_priv *error_priv);
3256 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3257 void i915_destroy_error_state(struct drm_device *dev);
3258 
3259 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3260 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3261 
3262 /* i915_cmd_parser.c */
3263 int i915_cmd_parser_get_version(void);
3264 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3265 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3266 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3267 int i915_parse_cmds(struct intel_engine_cs *ring,
3268 		    struct drm_i915_gem_object *batch_obj,
3269 		    struct drm_i915_gem_object *shadow_batch_obj,
3270 		    u32 batch_start_offset,
3271 		    u32 batch_len,
3272 		    bool is_master);
3273 
3274 /* i915_suspend.c */
3275 extern int i915_save_state(struct drm_device *dev);
3276 extern int i915_restore_state(struct drm_device *dev);
3277 
3278 /* i915_sysfs.c */
3279 void i915_setup_sysfs(struct drm_device *dev_priv);
3280 void i915_teardown_sysfs(struct drm_device *dev_priv);
3281 
3282 /* intel_i2c.c */
3283 extern int intel_setup_gmbus(struct drm_device *dev);
3284 extern void intel_teardown_gmbus(struct drm_device *dev);
3285 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3286 				     unsigned int pin);
3287 
3288 extern struct i2c_adapter *
3289 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3290 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3291 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3292 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3293 {
3294 	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3295 }
3296 extern void intel_i2c_reset(struct drm_device *dev);
3297 
3298 /* intel_opregion.c */
3299 #ifdef CONFIG_ACPI
3300 extern int intel_opregion_setup(struct drm_device *dev);
3301 extern void intel_opregion_init(struct drm_device *dev);
3302 extern void intel_opregion_fini(struct drm_device *dev);
3303 extern void intel_opregion_asle_intr(struct drm_device *dev);
3304 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3305 					 bool enable);
3306 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3307 					 pci_power_t state);
3308 #else
3309 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3310 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3311 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3312 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3313 static inline int
3314 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3315 {
3316 	return 0;
3317 }
3318 static inline int
3319 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3320 {
3321 	return 0;
3322 }
3323 #endif
3324 
3325 /* intel_acpi.c */
3326 #ifdef CONFIG_ACPI
3327 extern void intel_register_dsm_handler(void);
3328 extern void intel_unregister_dsm_handler(void);
3329 #else
3330 static inline void intel_register_dsm_handler(void) { return; }
3331 static inline void intel_unregister_dsm_handler(void) { return; }
3332 #endif /* CONFIG_ACPI */
3333 
3334 /* modesetting */
3335 extern void intel_modeset_init_hw(struct drm_device *dev);
3336 extern void intel_modeset_init(struct drm_device *dev);
3337 extern void intel_modeset_gem_init(struct drm_device *dev);
3338 extern void intel_modeset_cleanup(struct drm_device *dev);
3339 extern void intel_connector_unregister(struct intel_connector *);
3340 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3341 extern void intel_display_resume(struct drm_device *dev);
3342 extern void i915_redisable_vga(struct drm_device *dev);
3343 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3344 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3345 extern void intel_init_pch_refclk(struct drm_device *dev);
3346 extern void intel_set_rps(struct drm_device *dev, u8 val);
3347 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3348 				  bool enable);
3349 extern void intel_detect_pch(struct drm_device *dev);
3350 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3351 extern int intel_enable_rc6(const struct drm_device *dev);
3352 
3353 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3354 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3355 			struct drm_file *file);
3356 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3357 			       struct drm_file *file);
3358 
3359 /* overlay */
3360 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3361 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3362 					    struct intel_overlay_error_state *error);
3363 
3364 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3365 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3366 					    struct drm_device *dev,
3367 					    struct intel_display_error_state *error);
3368 
3369 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3370 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3371 
3372 /* intel_sideband.c */
3373 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3374 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3375 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3376 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3377 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3378 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3379 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3380 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3381 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3382 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3383 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3384 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3385 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3386 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3387 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3388 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3389 		   enum intel_sbi_destination destination);
3390 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3391 		     enum intel_sbi_destination destination);
3392 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3393 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3394 
3395 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3396 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3397 
3398 #define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3399 #define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3400 
3401 #define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3402 #define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3403 #define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3404 #define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3405 
3406 #define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3407 #define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3408 #define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3409 #define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3410 
3411 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3412  * will be implemented using 2 32-bit writes in an arbitrary order with
3413  * an arbitrary delay between them. This can cause the hardware to
3414  * act upon the intermediate value, possibly leading to corruption and
3415  * machine death. You have been warned.
3416  */
3417 #define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3418 #define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3419 
3420 #define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3421 	u32 upper, lower, old_upper, loop = 0;				\
3422 	upper = I915_READ(upper_reg);					\
3423 	do {								\
3424 		old_upper = upper;					\
3425 		lower = I915_READ(lower_reg);				\
3426 		upper = I915_READ(upper_reg);				\
3427 	} while (upper != old_upper && loop++ < 2);			\
3428 	(u64)upper << 32 | lower; })
3429 
3430 #define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
3431 #define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)
3432 
3433 /* These are untraced mmio-accessors that are only valid to be used inside
3434  * criticial sections inside IRQ handlers where forcewake is explicitly
3435  * controlled.
3436  * Think twice, and think again, before using these.
3437  * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3438  * intel_uncore_forcewake_irqunlock().
3439  */
3440 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3441 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3442 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3443 
3444 /* "Broadcast RGB" property */
3445 #define INTEL_BROADCAST_RGB_AUTO 0
3446 #define INTEL_BROADCAST_RGB_FULL 1
3447 #define INTEL_BROADCAST_RGB_LIMITED 2
3448 
3449 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3450 {
3451 	if (IS_VALLEYVIEW(dev))
3452 		return VLV_VGACNTRL;
3453 	else if (INTEL_INFO(dev)->gen >= 5)
3454 		return CPU_VGACNTRL;
3455 	else
3456 		return VGACNTRL;
3457 }
3458 
3459 static inline void __user *to_user_ptr(u64 address)
3460 {
3461 	return (void __user *)(uintptr_t)address;
3462 }
3463 
3464 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3465 {
3466 	unsigned long j = msecs_to_jiffies(m);
3467 
3468 	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3469 }
3470 
3471 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3472 {
3473         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3474 }
3475 
3476 static inline unsigned long
3477 timespec_to_jiffies_timeout(const struct timespec *value)
3478 {
3479 	unsigned long j = timespec_to_jiffies(value);
3480 
3481 	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3482 }
3483 
3484 /*
3485  * If you need to wait X milliseconds between events A and B, but event B
3486  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3487  * when event A happened, then just before event B you call this function and
3488  * pass the timestamp as the first argument, and X as the second argument.
3489  */
3490 static inline void
3491 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3492 {
3493 	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3494 
3495 	/*
3496 	 * Don't re-read the value of "jiffies" every time since it may change
3497 	 * behind our back and break the math.
3498 	 */
3499 	tmp_jiffies = jiffies;
3500 	target_jiffies = timestamp_jiffies +
3501 			 msecs_to_jiffies_timeout(to_wait_ms);
3502 
3503 	if (time_after(target_jiffies, tmp_jiffies)) {
3504 		remaining_jiffies = target_jiffies - tmp_jiffies;
3505 		while (remaining_jiffies)
3506 			remaining_jiffies =
3507 			    schedule_timeout_uninterruptible(remaining_jiffies);
3508 	}
3509 }
3510 
3511 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3512 				      struct drm_i915_gem_request *req)
3513 {
3514 	if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3515 		i915_gem_request_assign(&ring->trace_irq_req, req);
3516 }
3517 
3518 #endif
3519