xref: /openbmc/linux/drivers/gpu/drm/i915/i915_drv.h (revision 9adc8050)
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29 
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32 
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35 
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hash.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/mm_types.h>
44 #include <linux/perf_event.h>
45 #include <linux/pm_qos.h>
46 #include <linux/reservation.h>
47 #include <linux/shmem_fs.h>
48 #include <linux/stackdepot.h>
49 
50 #include <drm/intel-gtt.h>
51 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52 #include <drm/drm_gem.h>
53 #include <drm/drm_auth.h>
54 #include <drm/drm_cache.h>
55 #include <drm/drm_util.h>
56 #include <drm/drm_dsc.h>
57 #include <drm/drm_atomic.h>
58 #include <drm/drm_connector.h>
59 #include <drm/i915_mei_hdcp_interface.h>
60 
61 #include "i915_fixed.h"
62 #include "i915_params.h"
63 #include "i915_reg.h"
64 #include "i915_utils.h"
65 
66 #include "display/intel_bios.h"
67 #include "display/intel_display.h"
68 #include "display/intel_display_power.h"
69 #include "display/intel_dpll_mgr.h"
70 #include "display/intel_frontbuffer.h"
71 #include "display/intel_opregion.h"
72 
73 #include "gt/intel_lrc.h"
74 #include "gt/intel_engine.h"
75 #include "gt/intel_gt_types.h"
76 #include "gt/intel_workarounds.h"
77 #include "gt/uc/intel_uc.h"
78 
79 #include "intel_device_info.h"
80 #include "intel_runtime_pm.h"
81 #include "intel_uncore.h"
82 #include "intel_wakeref.h"
83 #include "intel_wopcm.h"
84 
85 #include "i915_gem.h"
86 #include "gem/i915_gem_context_types.h"
87 #include "i915_gem_fence_reg.h"
88 #include "i915_gem_gtt.h"
89 #include "i915_gpu_error.h"
90 #include "i915_request.h"
91 #include "i915_scheduler.h"
92 #include "gt/intel_timeline.h"
93 #include "i915_vma.h"
94 
95 #include "intel_gvt.h"
96 
97 /* General customization:
98  */
99 
100 #define DRIVER_NAME		"i915"
101 #define DRIVER_DESC		"Intel Graphics"
102 #define DRIVER_DATE		"20190730"
103 #define DRIVER_TIMESTAMP	1564512624
104 
105 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
106  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
107  * which may not necessarily be a user visible problem.  This will either
108  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
109  * enable distros and users to tailor their preferred amount of i915 abrt
110  * spam.
111  */
112 #define I915_STATE_WARN(condition, format...) ({			\
113 	int __ret_warn_on = !!(condition);				\
114 	if (unlikely(__ret_warn_on))					\
115 		if (!WARN(i915_modparams.verbose_state_checks, format))	\
116 			DRM_ERROR(format);				\
117 	unlikely(__ret_warn_on);					\
118 })
119 
120 #define I915_STATE_WARN_ON(x)						\
121 	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
122 
123 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
124 
125 bool __i915_inject_probe_failure(const char *func, int line);
126 #define i915_inject_probe_failure() \
127 	__i915_inject_probe_failure(__func__, __LINE__)
128 
129 bool i915_error_injected(void);
130 
131 #else
132 
133 #define i915_inject_probe_failure() false
134 #define i915_error_injected() false
135 
136 #endif
137 
138 #define i915_probe_error(i915, fmt, ...)				   \
139 	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
140 		      fmt, ##__VA_ARGS__)
141 
142 struct drm_i915_gem_object;
143 
144 enum hpd_pin {
145 	HPD_NONE = 0,
146 	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
147 	HPD_CRT,
148 	HPD_SDVO_B,
149 	HPD_SDVO_C,
150 	HPD_PORT_A,
151 	HPD_PORT_B,
152 	HPD_PORT_C,
153 	HPD_PORT_D,
154 	HPD_PORT_E,
155 	HPD_PORT_F,
156 	HPD_NUM_PINS
157 };
158 
159 #define for_each_hpd_pin(__pin) \
160 	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
161 
162 /* Threshold == 5 for long IRQs, 50 for short */
163 #define HPD_STORM_DEFAULT_THRESHOLD 50
164 
165 struct i915_hotplug {
166 	struct delayed_work hotplug_work;
167 
168 	struct {
169 		unsigned long last_jiffies;
170 		int count;
171 		enum {
172 			HPD_ENABLED = 0,
173 			HPD_DISABLED = 1,
174 			HPD_MARK_DISABLED = 2
175 		} state;
176 	} stats[HPD_NUM_PINS];
177 	u32 event_bits;
178 	u32 retry_bits;
179 	struct delayed_work reenable_work;
180 
181 	u32 long_port_mask;
182 	u32 short_port_mask;
183 	struct work_struct dig_port_work;
184 
185 	struct work_struct poll_init_work;
186 	bool poll_enabled;
187 
188 	unsigned int hpd_storm_threshold;
189 	/* Whether or not to count short HPD IRQs in HPD storms */
190 	u8 hpd_short_storm_enabled;
191 
192 	/*
193 	 * if we get a HPD irq from DP and a HPD irq from non-DP
194 	 * the non-DP HPD could block the workqueue on a mode config
195 	 * mutex getting, that userspace may have taken. However
196 	 * userspace is waiting on the DP workqueue to run which is
197 	 * blocked behind the non-DP one.
198 	 */
199 	struct workqueue_struct *dp_wq;
200 };
201 
202 #define I915_GEM_GPU_DOMAINS \
203 	(I915_GEM_DOMAIN_RENDER | \
204 	 I915_GEM_DOMAIN_SAMPLER | \
205 	 I915_GEM_DOMAIN_COMMAND | \
206 	 I915_GEM_DOMAIN_INSTRUCTION | \
207 	 I915_GEM_DOMAIN_VERTEX)
208 
209 struct drm_i915_private;
210 struct i915_mm_struct;
211 struct i915_mmu_object;
212 
213 struct drm_i915_file_private {
214 	struct drm_i915_private *dev_priv;
215 	struct drm_file *file;
216 
217 	struct {
218 		spinlock_t lock;
219 		struct list_head request_list;
220 	} mm;
221 
222 	struct idr context_idr;
223 	struct mutex context_idr_lock; /* guards context_idr */
224 
225 	struct idr vm_idr;
226 	struct mutex vm_idr_lock; /* guards vm_idr */
227 
228 	unsigned int bsd_engine;
229 
230 /*
231  * Every context ban increments per client ban score. Also
232  * hangs in short succession increments ban score. If ban threshold
233  * is reached, client is considered banned and submitting more work
234  * will fail. This is a stop gap measure to limit the badly behaving
235  * clients access to gpu. Note that unbannable contexts never increment
236  * the client ban score.
237  */
238 #define I915_CLIENT_SCORE_HANG_FAST	1
239 #define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
240 #define I915_CLIENT_SCORE_CONTEXT_BAN   3
241 #define I915_CLIENT_SCORE_BANNED	9
242 	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
243 	atomic_t ban_score;
244 	unsigned long hang_timestamp;
245 };
246 
247 /* Interface history:
248  *
249  * 1.1: Original.
250  * 1.2: Add Power Management
251  * 1.3: Add vblank support
252  * 1.4: Fix cmdbuffer path, add heap destroy
253  * 1.5: Add vblank pipe configuration
254  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
255  *      - Support vertical blank on secondary display pipe
256  */
257 #define DRIVER_MAJOR		1
258 #define DRIVER_MINOR		6
259 #define DRIVER_PATCHLEVEL	0
260 
261 struct intel_overlay;
262 struct intel_overlay_error_state;
263 
264 struct sdvo_device_mapping {
265 	u8 initialized;
266 	u8 dvo_port;
267 	u8 slave_addr;
268 	u8 dvo_wiring;
269 	u8 i2c_pin;
270 	u8 ddc_pin;
271 };
272 
273 struct intel_connector;
274 struct intel_encoder;
275 struct intel_atomic_state;
276 struct intel_crtc_state;
277 struct intel_initial_plane_config;
278 struct intel_crtc;
279 struct intel_limit;
280 struct dpll;
281 struct intel_cdclk_state;
282 
283 struct drm_i915_display_funcs {
284 	void (*get_cdclk)(struct drm_i915_private *dev_priv,
285 			  struct intel_cdclk_state *cdclk_state);
286 	void (*set_cdclk)(struct drm_i915_private *dev_priv,
287 			  const struct intel_cdclk_state *cdclk_state,
288 			  enum pipe pipe);
289 	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
290 			     enum i9xx_plane_id i9xx_plane);
291 	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
292 	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
293 	void (*initial_watermarks)(struct intel_atomic_state *state,
294 				   struct intel_crtc_state *crtc_state);
295 	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
296 					 struct intel_crtc_state *crtc_state);
297 	void (*optimize_watermarks)(struct intel_atomic_state *state,
298 				    struct intel_crtc_state *crtc_state);
299 	int (*compute_global_watermarks)(struct intel_atomic_state *state);
300 	void (*update_wm)(struct intel_crtc *crtc);
301 	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
302 	/* Returns the active state of the crtc, and if the crtc is active,
303 	 * fills out the pipe-config with the hw state. */
304 	bool (*get_pipe_config)(struct intel_crtc *,
305 				struct intel_crtc_state *);
306 	void (*get_initial_plane_config)(struct intel_crtc *,
307 					 struct intel_initial_plane_config *);
308 	int (*crtc_compute_clock)(struct intel_crtc *crtc,
309 				  struct intel_crtc_state *crtc_state);
310 	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
311 			    struct intel_atomic_state *old_state);
312 	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
313 			     struct intel_atomic_state *old_state);
314 	void (*update_crtcs)(struct intel_atomic_state *state);
315 	void (*audio_codec_enable)(struct intel_encoder *encoder,
316 				   const struct intel_crtc_state *crtc_state,
317 				   const struct drm_connector_state *conn_state);
318 	void (*audio_codec_disable)(struct intel_encoder *encoder,
319 				    const struct intel_crtc_state *old_crtc_state,
320 				    const struct drm_connector_state *old_conn_state);
321 	void (*fdi_link_train)(struct intel_crtc *crtc,
322 			       const struct intel_crtc_state *crtc_state);
323 	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
324 	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
325 	/* clock updates for mode set */
326 	/* cursor updates */
327 	/* render clock increase/decrease */
328 	/* display clock increase/decrease */
329 	/* pll clock increase/decrease */
330 
331 	int (*color_check)(struct intel_crtc_state *crtc_state);
332 	/*
333 	 * Program double buffered color management registers during
334 	 * vblank evasion. The registers should then latch during the
335 	 * next vblank start, alongside any other double buffered registers
336 	 * involved with the same commit.
337 	 */
338 	void (*color_commit)(const struct intel_crtc_state *crtc_state);
339 	/*
340 	 * Load LUTs (and other single buffered color management
341 	 * registers). Will (hopefully) be called during the vblank
342 	 * following the latching of any double buffered registers
343 	 * involved with the same commit.
344 	 */
345 	void (*load_luts)(const struct intel_crtc_state *crtc_state);
346 	void (*read_luts)(struct intel_crtc_state *crtc_state);
347 };
348 
349 struct intel_csr {
350 	struct work_struct work;
351 	const char *fw_path;
352 	u32 required_version;
353 	u32 max_fw_size; /* bytes */
354 	u32 *dmc_payload;
355 	u32 dmc_fw_size; /* dwords */
356 	u32 version;
357 	u32 mmio_count;
358 	i915_reg_t mmioaddr[20];
359 	u32 mmiodata[20];
360 	u32 dc_state;
361 	u32 allowed_dc_mask;
362 	intel_wakeref_t wakeref;
363 };
364 
365 enum i915_cache_level {
366 	I915_CACHE_NONE = 0,
367 	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
368 	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
369 			      caches, eg sampler/render caches, and the
370 			      large Last-Level-Cache. LLC is coherent with
371 			      the CPU, but L3 is only visible to the GPU. */
372 	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
373 };
374 
375 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
376 
377 struct intel_fbc {
378 	/* This is always the inner lock when overlapping with struct_mutex and
379 	 * it's the outer lock when overlapping with stolen_lock. */
380 	struct mutex lock;
381 	unsigned threshold;
382 	unsigned int possible_framebuffer_bits;
383 	unsigned int busy_bits;
384 	unsigned int visible_pipes_mask;
385 	struct intel_crtc *crtc;
386 
387 	struct drm_mm_node compressed_fb;
388 	struct drm_mm_node *compressed_llb;
389 
390 	bool false_color;
391 
392 	bool enabled;
393 	bool active;
394 	bool flip_pending;
395 
396 	bool underrun_detected;
397 	struct work_struct underrun_work;
398 
399 	/*
400 	 * Due to the atomic rules we can't access some structures without the
401 	 * appropriate locking, so we cache information here in order to avoid
402 	 * these problems.
403 	 */
404 	struct intel_fbc_state_cache {
405 		struct i915_vma *vma;
406 		unsigned long flags;
407 
408 		struct {
409 			unsigned int mode_flags;
410 			u32 hsw_bdw_pixel_rate;
411 		} crtc;
412 
413 		struct {
414 			unsigned int rotation;
415 			int src_w;
416 			int src_h;
417 			bool visible;
418 			/*
419 			 * Display surface base address adjustement for
420 			 * pageflips. Note that on gen4+ this only adjusts up
421 			 * to a tile, offsets within a tile are handled in
422 			 * the hw itself (with the TILEOFF register).
423 			 */
424 			int adjusted_x;
425 			int adjusted_y;
426 
427 			int y;
428 
429 			u16 pixel_blend_mode;
430 		} plane;
431 
432 		struct {
433 			const struct drm_format_info *format;
434 			unsigned int stride;
435 		} fb;
436 	} state_cache;
437 
438 	/*
439 	 * This structure contains everything that's relevant to program the
440 	 * hardware registers. When we want to figure out if we need to disable
441 	 * and re-enable FBC for a new configuration we just check if there's
442 	 * something different in the struct. The genx_fbc_activate functions
443 	 * are supposed to read from it in order to program the registers.
444 	 */
445 	struct intel_fbc_reg_params {
446 		struct i915_vma *vma;
447 		unsigned long flags;
448 
449 		struct {
450 			enum pipe pipe;
451 			enum i9xx_plane_id i9xx_plane;
452 			unsigned int fence_y_offset;
453 		} crtc;
454 
455 		struct {
456 			const struct drm_format_info *format;
457 			unsigned int stride;
458 		} fb;
459 
460 		int cfb_size;
461 		unsigned int gen9_wa_cfb_stride;
462 	} params;
463 
464 	const char *no_fbc_reason;
465 };
466 
467 /*
468  * HIGH_RR is the highest eDP panel refresh rate read from EDID
469  * LOW_RR is the lowest eDP panel refresh rate found from EDID
470  * parsing for same resolution.
471  */
472 enum drrs_refresh_rate_type {
473 	DRRS_HIGH_RR,
474 	DRRS_LOW_RR,
475 	DRRS_MAX_RR, /* RR count */
476 };
477 
478 enum drrs_support_type {
479 	DRRS_NOT_SUPPORTED = 0,
480 	STATIC_DRRS_SUPPORT = 1,
481 	SEAMLESS_DRRS_SUPPORT = 2
482 };
483 
484 struct intel_dp;
485 struct i915_drrs {
486 	struct mutex mutex;
487 	struct delayed_work work;
488 	struct intel_dp *dp;
489 	unsigned busy_frontbuffer_bits;
490 	enum drrs_refresh_rate_type refresh_rate_type;
491 	enum drrs_support_type type;
492 };
493 
494 struct i915_psr {
495 	struct mutex lock;
496 
497 #define I915_PSR_DEBUG_MODE_MASK	0x0f
498 #define I915_PSR_DEBUG_DEFAULT		0x00
499 #define I915_PSR_DEBUG_DISABLE		0x01
500 #define I915_PSR_DEBUG_ENABLE		0x02
501 #define I915_PSR_DEBUG_FORCE_PSR1	0x03
502 #define I915_PSR_DEBUG_IRQ		0x10
503 
504 	u32 debug;
505 	bool sink_support;
506 	bool enabled;
507 	struct intel_dp *dp;
508 	enum pipe pipe;
509 	bool active;
510 	struct work_struct work;
511 	unsigned busy_frontbuffer_bits;
512 	bool sink_psr2_support;
513 	bool link_standby;
514 	bool colorimetry_support;
515 	bool psr2_enabled;
516 	u8 sink_sync_latency;
517 	ktime_t last_entry_attempt;
518 	ktime_t last_exit;
519 	bool sink_not_reliable;
520 	bool irq_aux_error;
521 	u16 su_x_granularity;
522 };
523 
524 /*
525  * Sorted by south display engine compatibility.
526  * If the new PCH comes with a south display engine that is not
527  * inherited from the latest item, please do not add it to the
528  * end. Instead, add it right after its "parent" PCH.
529  */
530 enum intel_pch {
531 	PCH_NOP = -1,	/* PCH without south display */
532 	PCH_NONE = 0,	/* No PCH present */
533 	PCH_IBX,	/* Ibexpeak PCH */
534 	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
535 	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
536 	PCH_SPT,        /* Sunrisepoint/Kaby Lake PCH */
537 	PCH_CNP,        /* Cannon/Comet Lake PCH */
538 	PCH_ICP,	/* Ice Lake PCH */
539 	PCH_MCC,        /* Mule Creek Canyon PCH */
540 	PCH_TGP,	/* Tiger Lake PCH */
541 };
542 
543 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
544 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
545 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
546 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
547 #define QUIRK_INCREASE_T12_DELAY (1<<6)
548 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
549 
550 struct intel_fbdev;
551 struct intel_fbc_work;
552 
553 struct intel_gmbus {
554 	struct i2c_adapter adapter;
555 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
556 	u32 force_bit;
557 	u32 reg0;
558 	i915_reg_t gpio_reg;
559 	struct i2c_algo_bit_data bit_algo;
560 	struct drm_i915_private *dev_priv;
561 };
562 
563 struct i915_suspend_saved_registers {
564 	u32 saveDSPARB;
565 	u32 saveFBC_CONTROL;
566 	u32 saveCACHE_MODE_0;
567 	u32 saveMI_ARB_STATE;
568 	u32 saveSWF0[16];
569 	u32 saveSWF1[16];
570 	u32 saveSWF3[3];
571 	u64 saveFENCE[I915_MAX_NUM_FENCES];
572 	u32 savePCH_PORT_HOTPLUG;
573 	u16 saveGCDGMBUS;
574 };
575 
576 struct vlv_s0ix_state {
577 	/* GAM */
578 	u32 wr_watermark;
579 	u32 gfx_prio_ctrl;
580 	u32 arb_mode;
581 	u32 gfx_pend_tlb0;
582 	u32 gfx_pend_tlb1;
583 	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
584 	u32 media_max_req_count;
585 	u32 gfx_max_req_count;
586 	u32 render_hwsp;
587 	u32 ecochk;
588 	u32 bsd_hwsp;
589 	u32 blt_hwsp;
590 	u32 tlb_rd_addr;
591 
592 	/* MBC */
593 	u32 g3dctl;
594 	u32 gsckgctl;
595 	u32 mbctl;
596 
597 	/* GCP */
598 	u32 ucgctl1;
599 	u32 ucgctl3;
600 	u32 rcgctl1;
601 	u32 rcgctl2;
602 	u32 rstctl;
603 	u32 misccpctl;
604 
605 	/* GPM */
606 	u32 gfxpause;
607 	u32 rpdeuhwtc;
608 	u32 rpdeuc;
609 	u32 ecobus;
610 	u32 pwrdwnupctl;
611 	u32 rp_down_timeout;
612 	u32 rp_deucsw;
613 	u32 rcubmabdtmr;
614 	u32 rcedata;
615 	u32 spare2gh;
616 
617 	/* Display 1 CZ domain */
618 	u32 gt_imr;
619 	u32 gt_ier;
620 	u32 pm_imr;
621 	u32 pm_ier;
622 	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
623 
624 	/* GT SA CZ domain */
625 	u32 tilectl;
626 	u32 gt_fifoctl;
627 	u32 gtlc_wake_ctrl;
628 	u32 gtlc_survive;
629 	u32 pmwgicz;
630 
631 	/* Display 2 CZ domain */
632 	u32 gu_ctl0;
633 	u32 gu_ctl1;
634 	u32 pcbr;
635 	u32 clock_gate_dis2;
636 };
637 
638 struct intel_rps_ei {
639 	ktime_t ktime;
640 	u32 render_c0;
641 	u32 media_c0;
642 };
643 
644 struct intel_rps {
645 	struct mutex lock; /* protects enabling and the worker */
646 
647 	/*
648 	 * work, interrupts_enabled and pm_iir are protected by
649 	 * dev_priv->irq_lock
650 	 */
651 	struct work_struct work;
652 	bool interrupts_enabled;
653 	u32 pm_iir;
654 
655 	/* PM interrupt bits that should never be masked */
656 	u32 pm_intrmsk_mbz;
657 
658 	/* Frequencies are stored in potentially platform dependent multiples.
659 	 * In other words, *_freq needs to be multiplied by X to be interesting.
660 	 * Soft limits are those which are used for the dynamic reclocking done
661 	 * by the driver (raise frequencies under heavy loads, and lower for
662 	 * lighter loads). Hard limits are those imposed by the hardware.
663 	 *
664 	 * A distinction is made for overclocking, which is never enabled by
665 	 * default, and is considered to be above the hard limit if it's
666 	 * possible at all.
667 	 */
668 	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
669 	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
670 	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
671 	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
672 	u8 min_freq;		/* AKA RPn. Minimum frequency */
673 	u8 boost_freq;		/* Frequency to request when wait boosting */
674 	u8 idle_freq;		/* Frequency to request when we are idle */
675 	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
676 	u8 rp1_freq;		/* "less than" RP0 power/freqency */
677 	u8 rp0_freq;		/* Non-overclocked max frequency. */
678 	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
679 
680 	int last_adj;
681 
682 	struct {
683 		struct mutex mutex;
684 
685 		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
686 		unsigned int interactive;
687 
688 		u8 up_threshold; /* Current %busy required to uplock */
689 		u8 down_threshold; /* Current %busy required to downclock */
690 	} power;
691 
692 	bool enabled;
693 	atomic_t num_waiters;
694 	atomic_t boosts;
695 
696 	/* manual wa residency calculations */
697 	struct intel_rps_ei ei;
698 };
699 
700 struct intel_rc6 {
701 	bool enabled;
702 	u64 prev_hw_residency[4];
703 	u64 cur_residency[4];
704 };
705 
706 struct intel_llc_pstate {
707 	bool enabled;
708 };
709 
710 struct intel_gen6_power_mgmt {
711 	struct intel_rps rps;
712 	struct intel_rc6 rc6;
713 	struct intel_llc_pstate llc_pstate;
714 };
715 
716 /* defined intel_pm.c */
717 extern spinlock_t mchdev_lock;
718 
719 struct intel_ilk_power_mgmt {
720 	u8 cur_delay;
721 	u8 min_delay;
722 	u8 max_delay;
723 	u8 fmax;
724 	u8 fstart;
725 
726 	u64 last_count1;
727 	unsigned long last_time1;
728 	unsigned long chipset_power;
729 	u64 last_count2;
730 	u64 last_time2;
731 	unsigned long gfx_power;
732 	u8 corr;
733 
734 	int c_m;
735 	int r_t;
736 };
737 
738 #define MAX_L3_SLICES 2
739 struct intel_l3_parity {
740 	u32 *remap_info[MAX_L3_SLICES];
741 	struct work_struct error_work;
742 	int which_slice;
743 };
744 
745 struct i915_gem_mm {
746 	/** Memory allocator for GTT stolen memory */
747 	struct drm_mm stolen;
748 	/** Protects the usage of the GTT stolen memory allocator. This is
749 	 * always the inner lock when overlapping with struct_mutex. */
750 	struct mutex stolen_lock;
751 
752 	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
753 	spinlock_t obj_lock;
754 
755 	/**
756 	 * List of objects which are purgeable.
757 	 */
758 	struct list_head purge_list;
759 
760 	/**
761 	 * List of objects which have allocated pages and are shrinkable.
762 	 */
763 	struct list_head shrink_list;
764 
765 	/**
766 	 * List of objects which are pending destruction.
767 	 */
768 	struct llist_head free_list;
769 	struct work_struct free_work;
770 	spinlock_t free_lock;
771 	/**
772 	 * Count of objects pending destructions. Used to skip needlessly
773 	 * waiting on an RCU barrier if no objects are waiting to be freed.
774 	 */
775 	atomic_t free_count;
776 
777 	/**
778 	 * Small stash of WC pages
779 	 */
780 	struct pagestash wc_stash;
781 
782 	/**
783 	 * tmpfs instance used for shmem backed objects
784 	 */
785 	struct vfsmount *gemfs;
786 
787 	struct notifier_block oom_notifier;
788 	struct notifier_block vmap_notifier;
789 	struct shrinker shrinker;
790 
791 	/**
792 	 * Workqueue to fault in userptr pages, flushed by the execbuf
793 	 * when required but otherwise left to userspace to try again
794 	 * on EAGAIN.
795 	 */
796 	struct workqueue_struct *userptr_wq;
797 
798 	u64 unordered_timeline;
799 
800 	/* the indicator for dispatch video commands on two BSD rings */
801 	atomic_t bsd_engine_dispatch_index;
802 
803 	/** Bit 6 swizzling required for X tiling */
804 	u32 bit_6_swizzle_x;
805 	/** Bit 6 swizzling required for Y tiling */
806 	u32 bit_6_swizzle_y;
807 
808 	/* shrinker accounting, also useful for userland debugging */
809 	u64 shrink_memory;
810 	u32 shrink_count;
811 };
812 
813 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
814 
815 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
816 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
817 
818 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
819 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
820 
821 #define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */
822 
823 struct ddi_vbt_port_info {
824 	/* Non-NULL if port present. */
825 	const struct child_device_config *child;
826 
827 	int max_tmds_clock;
828 
829 	/*
830 	 * This is an index in the HDMI/DVI DDI buffer translation table.
831 	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
832 	 * populate this field.
833 	 */
834 #define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
835 	u8 hdmi_level_shift;
836 
837 	u8 supports_dvi:1;
838 	u8 supports_hdmi:1;
839 	u8 supports_dp:1;
840 	u8 supports_edp:1;
841 	u8 supports_typec_usb:1;
842 	u8 supports_tbt:1;
843 
844 	u8 alternate_aux_channel;
845 	u8 alternate_ddc_pin;
846 
847 	u8 dp_boost_level;
848 	u8 hdmi_boost_level;
849 	int dp_max_link_rate;		/* 0 for not limited by VBT */
850 };
851 
852 enum psr_lines_to_wait {
853 	PSR_0_LINES_TO_WAIT = 0,
854 	PSR_1_LINE_TO_WAIT,
855 	PSR_4_LINES_TO_WAIT,
856 	PSR_8_LINES_TO_WAIT
857 };
858 
859 struct intel_vbt_data {
860 	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
861 	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
862 
863 	/* Feature bits */
864 	unsigned int int_tv_support:1;
865 	unsigned int lvds_dither:1;
866 	unsigned int int_crt_support:1;
867 	unsigned int lvds_use_ssc:1;
868 	unsigned int int_lvds_support:1;
869 	unsigned int display_clock_mode:1;
870 	unsigned int fdi_rx_polarity_inverted:1;
871 	unsigned int panel_type:4;
872 	int lvds_ssc_freq;
873 	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
874 	enum drm_panel_orientation orientation;
875 
876 	enum drrs_support_type drrs_type;
877 
878 	struct {
879 		int rate;
880 		int lanes;
881 		int preemphasis;
882 		int vswing;
883 		bool low_vswing;
884 		bool initialized;
885 		int bpp;
886 		struct edp_power_seq pps;
887 	} edp;
888 
889 	struct {
890 		bool enable;
891 		bool full_link;
892 		bool require_aux_wakeup;
893 		int idle_frames;
894 		enum psr_lines_to_wait lines_to_wait;
895 		int tp1_wakeup_time_us;
896 		int tp2_tp3_wakeup_time_us;
897 		int psr2_tp2_tp3_wakeup_time_us;
898 	} psr;
899 
900 	struct {
901 		u16 pwm_freq_hz;
902 		bool present;
903 		bool active_low_pwm;
904 		u8 min_brightness;	/* min_brightness/255 of max */
905 		u8 controller;		/* brightness controller number */
906 		enum intel_backlight_type type;
907 	} backlight;
908 
909 	/* MIPI DSI */
910 	struct {
911 		u16 panel_id;
912 		struct mipi_config *config;
913 		struct mipi_pps_data *pps;
914 		u16 bl_ports;
915 		u16 cabc_ports;
916 		u8 seq_version;
917 		u32 size;
918 		u8 *data;
919 		const u8 *sequence[MIPI_SEQ_MAX];
920 		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
921 		enum drm_panel_orientation orientation;
922 	} dsi;
923 
924 	int crt_ddc_pin;
925 
926 	int child_dev_num;
927 	struct child_device_config *child_dev;
928 
929 	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
930 	struct sdvo_device_mapping sdvo_mappings[2];
931 };
932 
933 enum intel_ddb_partitioning {
934 	INTEL_DDB_PART_1_2,
935 	INTEL_DDB_PART_5_6, /* IVB+ */
936 };
937 
938 struct intel_wm_level {
939 	bool enable;
940 	u32 pri_val;
941 	u32 spr_val;
942 	u32 cur_val;
943 	u32 fbc_val;
944 };
945 
946 struct ilk_wm_values {
947 	u32 wm_pipe[3];
948 	u32 wm_lp[3];
949 	u32 wm_lp_spr[3];
950 	u32 wm_linetime[3];
951 	bool enable_fbc_wm;
952 	enum intel_ddb_partitioning partitioning;
953 };
954 
955 struct g4x_pipe_wm {
956 	u16 plane[I915_MAX_PLANES];
957 	u16 fbc;
958 };
959 
960 struct g4x_sr_wm {
961 	u16 plane;
962 	u16 cursor;
963 	u16 fbc;
964 };
965 
966 struct vlv_wm_ddl_values {
967 	u8 plane[I915_MAX_PLANES];
968 };
969 
970 struct vlv_wm_values {
971 	struct g4x_pipe_wm pipe[3];
972 	struct g4x_sr_wm sr;
973 	struct vlv_wm_ddl_values ddl[3];
974 	u8 level;
975 	bool cxsr;
976 };
977 
978 struct g4x_wm_values {
979 	struct g4x_pipe_wm pipe[2];
980 	struct g4x_sr_wm sr;
981 	struct g4x_sr_wm hpll;
982 	bool cxsr;
983 	bool hpll_en;
984 	bool fbc_en;
985 };
986 
987 struct skl_ddb_entry {
988 	u16 start, end;	/* in number of blocks, 'end' is exclusive */
989 };
990 
991 static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
992 {
993 	return entry->end - entry->start;
994 }
995 
996 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
997 				       const struct skl_ddb_entry *e2)
998 {
999 	if (e1->start == e2->start && e1->end == e2->end)
1000 		return true;
1001 
1002 	return false;
1003 }
1004 
1005 struct skl_ddb_allocation {
1006 	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1007 };
1008 
1009 struct skl_ddb_values {
1010 	unsigned dirty_pipes;
1011 	struct skl_ddb_allocation ddb;
1012 };
1013 
1014 struct skl_wm_level {
1015 	u16 min_ddb_alloc;
1016 	u16 plane_res_b;
1017 	u8 plane_res_l;
1018 	bool plane_en;
1019 	bool ignore_lines;
1020 };
1021 
1022 /* Stores plane specific WM parameters */
1023 struct skl_wm_params {
1024 	bool x_tiled, y_tiled;
1025 	bool rc_surface;
1026 	bool is_planar;
1027 	u32 width;
1028 	u8 cpp;
1029 	u32 plane_pixel_rate;
1030 	u32 y_min_scanlines;
1031 	u32 plane_bytes_per_line;
1032 	uint_fixed_16_16_t plane_blocks_per_line;
1033 	uint_fixed_16_16_t y_tile_minimum;
1034 	u32 linetime_us;
1035 	u32 dbuf_block_size;
1036 };
1037 
1038 enum intel_pipe_crc_source {
1039 	INTEL_PIPE_CRC_SOURCE_NONE,
1040 	INTEL_PIPE_CRC_SOURCE_PLANE1,
1041 	INTEL_PIPE_CRC_SOURCE_PLANE2,
1042 	INTEL_PIPE_CRC_SOURCE_PLANE3,
1043 	INTEL_PIPE_CRC_SOURCE_PLANE4,
1044 	INTEL_PIPE_CRC_SOURCE_PLANE5,
1045 	INTEL_PIPE_CRC_SOURCE_PLANE6,
1046 	INTEL_PIPE_CRC_SOURCE_PLANE7,
1047 	INTEL_PIPE_CRC_SOURCE_PIPE,
1048 	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
1049 	INTEL_PIPE_CRC_SOURCE_TV,
1050 	INTEL_PIPE_CRC_SOURCE_DP_B,
1051 	INTEL_PIPE_CRC_SOURCE_DP_C,
1052 	INTEL_PIPE_CRC_SOURCE_DP_D,
1053 	INTEL_PIPE_CRC_SOURCE_AUTO,
1054 	INTEL_PIPE_CRC_SOURCE_MAX,
1055 };
1056 
1057 #define INTEL_PIPE_CRC_ENTRIES_NR	128
1058 struct intel_pipe_crc {
1059 	spinlock_t lock;
1060 	int skipped;
1061 	enum intel_pipe_crc_source source;
1062 };
1063 
1064 struct i915_frontbuffer_tracking {
1065 	spinlock_t lock;
1066 
1067 	/*
1068 	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1069 	 * scheduled flips.
1070 	 */
1071 	unsigned busy_bits;
1072 	unsigned flip_bits;
1073 };
1074 
1075 struct i915_virtual_gpu {
1076 	bool active;
1077 	u32 caps;
1078 };
1079 
1080 /* used in computing the new watermarks state */
1081 struct intel_wm_config {
1082 	unsigned int num_pipes_active;
1083 	bool sprites_enabled;
1084 	bool sprites_scaled;
1085 };
1086 
1087 struct i915_oa_format {
1088 	u32 format;
1089 	int size;
1090 };
1091 
1092 struct i915_oa_reg {
1093 	i915_reg_t addr;
1094 	u32 value;
1095 };
1096 
1097 struct i915_oa_config {
1098 	char uuid[UUID_STRING_LEN + 1];
1099 	int id;
1100 
1101 	const struct i915_oa_reg *mux_regs;
1102 	u32 mux_regs_len;
1103 	const struct i915_oa_reg *b_counter_regs;
1104 	u32 b_counter_regs_len;
1105 	const struct i915_oa_reg *flex_regs;
1106 	u32 flex_regs_len;
1107 
1108 	struct attribute_group sysfs_metric;
1109 	struct attribute *attrs[2];
1110 	struct device_attribute sysfs_metric_id;
1111 
1112 	atomic_t ref_count;
1113 };
1114 
1115 struct i915_perf_stream;
1116 
1117 /**
1118  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1119  */
1120 struct i915_perf_stream_ops {
1121 	/**
1122 	 * @enable: Enables the collection of HW samples, either in response to
1123 	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1124 	 * without `I915_PERF_FLAG_DISABLED`.
1125 	 */
1126 	void (*enable)(struct i915_perf_stream *stream);
1127 
1128 	/**
1129 	 * @disable: Disables the collection of HW samples, either in response
1130 	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1131 	 * the stream.
1132 	 */
1133 	void (*disable)(struct i915_perf_stream *stream);
1134 
1135 	/**
1136 	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1137 	 * once there is something ready to read() for the stream
1138 	 */
1139 	void (*poll_wait)(struct i915_perf_stream *stream,
1140 			  struct file *file,
1141 			  poll_table *wait);
1142 
1143 	/**
1144 	 * @wait_unlocked: For handling a blocking read, wait until there is
1145 	 * something to ready to read() for the stream. E.g. wait on the same
1146 	 * wait queue that would be passed to poll_wait().
1147 	 */
1148 	int (*wait_unlocked)(struct i915_perf_stream *stream);
1149 
1150 	/**
1151 	 * @read: Copy buffered metrics as records to userspace
1152 	 * **buf**: the userspace, destination buffer
1153 	 * **count**: the number of bytes to copy, requested by userspace
1154 	 * **offset**: zero at the start of the read, updated as the read
1155 	 * proceeds, it represents how many bytes have been copied so far and
1156 	 * the buffer offset for copying the next record.
1157 	 *
1158 	 * Copy as many buffered i915 perf samples and records for this stream
1159 	 * to userspace as will fit in the given buffer.
1160 	 *
1161 	 * Only write complete records; returning -%ENOSPC if there isn't room
1162 	 * for a complete record.
1163 	 *
1164 	 * Return any error condition that results in a short read such as
1165 	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1166 	 * returning to userspace.
1167 	 */
1168 	int (*read)(struct i915_perf_stream *stream,
1169 		    char __user *buf,
1170 		    size_t count,
1171 		    size_t *offset);
1172 
1173 	/**
1174 	 * @destroy: Cleanup any stream specific resources.
1175 	 *
1176 	 * The stream will always be disabled before this is called.
1177 	 */
1178 	void (*destroy)(struct i915_perf_stream *stream);
1179 };
1180 
1181 /**
1182  * struct i915_perf_stream - state for a single open stream FD
1183  */
1184 struct i915_perf_stream {
1185 	/**
1186 	 * @dev_priv: i915 drm device
1187 	 */
1188 	struct drm_i915_private *dev_priv;
1189 
1190 	/**
1191 	 * @link: Links the stream into ``&drm_i915_private->streams``
1192 	 */
1193 	struct list_head link;
1194 
1195 	/**
1196 	 * @wakeref: As we keep the device awake while the perf stream is
1197 	 * active, we track our runtime pm reference for later release.
1198 	 */
1199 	intel_wakeref_t wakeref;
1200 
1201 	/**
1202 	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1203 	 * properties given when opening a stream, representing the contents
1204 	 * of a single sample as read() by userspace.
1205 	 */
1206 	u32 sample_flags;
1207 
1208 	/**
1209 	 * @sample_size: Considering the configured contents of a sample
1210 	 * combined with the required header size, this is the total size
1211 	 * of a single sample record.
1212 	 */
1213 	int sample_size;
1214 
1215 	/**
1216 	 * @ctx: %NULL if measuring system-wide across all contexts or a
1217 	 * specific context that is being monitored.
1218 	 */
1219 	struct i915_gem_context *ctx;
1220 
1221 	/**
1222 	 * @enabled: Whether the stream is currently enabled, considering
1223 	 * whether the stream was opened in a disabled state and based
1224 	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1225 	 */
1226 	bool enabled;
1227 
1228 	/**
1229 	 * @ops: The callbacks providing the implementation of this specific
1230 	 * type of configured stream.
1231 	 */
1232 	const struct i915_perf_stream_ops *ops;
1233 
1234 	/**
1235 	 * @oa_config: The OA configuration used by the stream.
1236 	 */
1237 	struct i915_oa_config *oa_config;
1238 };
1239 
1240 /**
1241  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1242  */
1243 struct i915_oa_ops {
1244 	/**
1245 	 * @is_valid_b_counter_reg: Validates register's address for
1246 	 * programming boolean counters for a particular platform.
1247 	 */
1248 	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1249 				       u32 addr);
1250 
1251 	/**
1252 	 * @is_valid_mux_reg: Validates register's address for programming mux
1253 	 * for a particular platform.
1254 	 */
1255 	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1256 
1257 	/**
1258 	 * @is_valid_flex_reg: Validates register's address for programming
1259 	 * flex EU filtering for a particular platform.
1260 	 */
1261 	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1262 
1263 	/**
1264 	 * @enable_metric_set: Selects and applies any MUX configuration to set
1265 	 * up the Boolean and Custom (B/C) counters that are part of the
1266 	 * counter reports being sampled. May apply system constraints such as
1267 	 * disabling EU clock gating as required.
1268 	 */
1269 	int (*enable_metric_set)(struct i915_perf_stream *stream);
1270 
1271 	/**
1272 	 * @disable_metric_set: Remove system constraints associated with using
1273 	 * the OA unit.
1274 	 */
1275 	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1276 
1277 	/**
1278 	 * @oa_enable: Enable periodic sampling
1279 	 */
1280 	void (*oa_enable)(struct i915_perf_stream *stream);
1281 
1282 	/**
1283 	 * @oa_disable: Disable periodic sampling
1284 	 */
1285 	void (*oa_disable)(struct i915_perf_stream *stream);
1286 
1287 	/**
1288 	 * @read: Copy data from the circular OA buffer into a given userspace
1289 	 * buffer.
1290 	 */
1291 	int (*read)(struct i915_perf_stream *stream,
1292 		    char __user *buf,
1293 		    size_t count,
1294 		    size_t *offset);
1295 
1296 	/**
1297 	 * @oa_hw_tail_read: read the OA tail pointer register
1298 	 *
1299 	 * In particular this enables us to share all the fiddly code for
1300 	 * handling the OA unit tail pointer race that affects multiple
1301 	 * generations.
1302 	 */
1303 	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1304 };
1305 
1306 struct intel_cdclk_state {
1307 	unsigned int cdclk, vco, ref, bypass;
1308 	u8 voltage_level;
1309 };
1310 
1311 struct drm_i915_private {
1312 	struct drm_device drm;
1313 
1314 	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1315 	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1316 	struct intel_driver_caps caps;
1317 
1318 	/**
1319 	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1320 	 * end of stolen which we can optionally use to create GEM objects
1321 	 * backed by stolen memory. Note that stolen_usable_size tells us
1322 	 * exactly how much of this we are actually allowed to use, given that
1323 	 * some portion of it is in fact reserved for use by hardware functions.
1324 	 */
1325 	struct resource dsm;
1326 	/**
1327 	 * Reseved portion of Data Stolen Memory
1328 	 */
1329 	struct resource dsm_reserved;
1330 
1331 	/*
1332 	 * Stolen memory is segmented in hardware with different portions
1333 	 * offlimits to certain functions.
1334 	 *
1335 	 * The drm_mm is initialised to the total accessible range, as found
1336 	 * from the PCI config. On Broadwell+, this is further restricted to
1337 	 * avoid the first page! The upper end of stolen memory is reserved for
1338 	 * hardware functions and similarly removed from the accessible range.
1339 	 */
1340 	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1341 
1342 	struct intel_uncore uncore;
1343 
1344 	struct i915_virtual_gpu vgpu;
1345 
1346 	struct intel_gvt *gvt;
1347 
1348 	struct intel_wopcm wopcm;
1349 
1350 	struct intel_csr csr;
1351 
1352 	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1353 
1354 	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
1355 	 * controller on different i2c buses. */
1356 	struct mutex gmbus_mutex;
1357 
1358 	/**
1359 	 * Base address of where the gmbus and gpio blocks are located (either
1360 	 * on PCH or on SoC for platforms without PCH).
1361 	 */
1362 	u32 gpio_mmio_base;
1363 
1364 	/* MMIO base address for MIPI regs */
1365 	u32 mipi_mmio_base;
1366 
1367 	u32 psr_mmio_base;
1368 
1369 	u32 pps_mmio_base;
1370 
1371 	wait_queue_head_t gmbus_wait_queue;
1372 
1373 	struct pci_dev *bridge_dev;
1374 	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1375 	/* Context used internally to idle the GPU and setup initial state */
1376 	struct i915_gem_context *kernel_context;
1377 	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1378 					    [MAX_ENGINE_INSTANCE + 1];
1379 
1380 	struct resource mch_res;
1381 
1382 	/* protects the irq masks */
1383 	spinlock_t irq_lock;
1384 
1385 	bool display_irqs_enabled;
1386 
1387 	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1388 	struct pm_qos_request pm_qos;
1389 
1390 	/* Sideband mailbox protection */
1391 	struct mutex sb_lock;
1392 	struct pm_qos_request sb_qos;
1393 
1394 	/** Cached value of IMR to avoid reads in updating the bitfield */
1395 	union {
1396 		u32 irq_mask;
1397 		u32 de_irq_mask[I915_MAX_PIPES];
1398 	};
1399 	u32 gt_irq_mask;
1400 	u32 pm_rps_events;
1401 	u32 pipestat_irq_mask[I915_MAX_PIPES];
1402 
1403 	struct i915_hotplug hotplug;
1404 	struct intel_fbc fbc;
1405 	struct i915_drrs drrs;
1406 	struct intel_opregion opregion;
1407 	struct intel_vbt_data vbt;
1408 
1409 	bool preserve_bios_swizzle;
1410 
1411 	/* overlay */
1412 	struct intel_overlay *overlay;
1413 
1414 	/* backlight registers and fields in struct intel_panel */
1415 	struct mutex backlight_lock;
1416 
1417 	/* LVDS info */
1418 	bool no_aux_handshake;
1419 
1420 	/* protects panel power sequencer state */
1421 	struct mutex pps_mutex;
1422 
1423 	unsigned int fsb_freq, mem_freq, is_ddr3;
1424 	unsigned int skl_preferred_vco_freq;
1425 	unsigned int max_cdclk_freq;
1426 
1427 	unsigned int max_dotclk_freq;
1428 	unsigned int rawclk_freq;
1429 	unsigned int hpll_freq;
1430 	unsigned int fdi_pll_freq;
1431 	unsigned int czclk_freq;
1432 
1433 	struct {
1434 		/*
1435 		 * The current logical cdclk state.
1436 		 * See intel_atomic_state.cdclk.logical
1437 		 *
1438 		 * For reading holding any crtc lock is sufficient,
1439 		 * for writing must hold all of them.
1440 		 */
1441 		struct intel_cdclk_state logical;
1442 		/*
1443 		 * The current actual cdclk state.
1444 		 * See intel_atomic_state.cdclk.actual
1445 		 */
1446 		struct intel_cdclk_state actual;
1447 		/* The current hardware cdclk state */
1448 		struct intel_cdclk_state hw;
1449 
1450 		int force_min_cdclk;
1451 	} cdclk;
1452 
1453 	/**
1454 	 * wq - Driver workqueue for GEM.
1455 	 *
1456 	 * NOTE: Work items scheduled here are not allowed to grab any modeset
1457 	 * locks, for otherwise the flushing done in the pageflip code will
1458 	 * result in deadlocks.
1459 	 */
1460 	struct workqueue_struct *wq;
1461 
1462 	/* ordered wq for modesets */
1463 	struct workqueue_struct *modeset_wq;
1464 
1465 	/* Display functions */
1466 	struct drm_i915_display_funcs display;
1467 
1468 	/* PCH chipset type */
1469 	enum intel_pch pch_type;
1470 	unsigned short pch_id;
1471 
1472 	unsigned long quirks;
1473 
1474 	struct drm_atomic_state *modeset_restore_state;
1475 	struct drm_modeset_acquire_ctx reset_ctx;
1476 
1477 	struct i915_ggtt ggtt; /* VM representing the global address space */
1478 
1479 	struct i915_gem_mm mm;
1480 	DECLARE_HASHTABLE(mm_structs, 7);
1481 	struct mutex mm_lock;
1482 
1483 	/* Kernel Modesetting */
1484 
1485 	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1486 	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1487 
1488 #ifdef CONFIG_DEBUG_FS
1489 	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1490 #endif
1491 
1492 	/* dpll and cdclk state is protected by connection_mutex */
1493 	int num_shared_dpll;
1494 	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1495 	const struct intel_dpll_mgr *dpll_mgr;
1496 
1497 	/*
1498 	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1499 	 * Must be global rather than per dpll, because on some platforms
1500 	 * plls share registers.
1501 	 */
1502 	struct mutex dpll_lock;
1503 
1504 	unsigned int active_crtcs;
1505 	/* minimum acceptable cdclk for each pipe */
1506 	int min_cdclk[I915_MAX_PIPES];
1507 	/* minimum acceptable voltage level for each pipe */
1508 	u8 min_voltage_level[I915_MAX_PIPES];
1509 
1510 	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1511 
1512 	struct i915_wa_list gt_wa_list;
1513 
1514 	struct i915_frontbuffer_tracking fb_tracking;
1515 
1516 	struct intel_atomic_helper {
1517 		struct llist_head free_list;
1518 		struct work_struct free_work;
1519 	} atomic_helper;
1520 
1521 	u16 orig_clock;
1522 
1523 	bool mchbar_need_disable;
1524 
1525 	struct intel_l3_parity l3_parity;
1526 
1527 	/*
1528 	 * edram size in MB.
1529 	 * Cannot be determined by PCIID. You must always read a register.
1530 	 */
1531 	u32 edram_size_mb;
1532 
1533 	/* gen6+ GT PM state */
1534 	struct intel_gen6_power_mgmt gt_pm;
1535 
1536 	/* ilk-only ips/rps state. Everything in here is protected by the global
1537 	 * mchdev_lock in intel_pm.c */
1538 	struct intel_ilk_power_mgmt ips;
1539 
1540 	struct i915_power_domains power_domains;
1541 
1542 	struct i915_psr psr;
1543 
1544 	struct i915_gpu_error gpu_error;
1545 
1546 	struct drm_i915_gem_object *vlv_pctx;
1547 
1548 	/* list of fbdev register on this device */
1549 	struct intel_fbdev *fbdev;
1550 	struct work_struct fbdev_suspend_work;
1551 
1552 	struct drm_property *broadcast_rgb_property;
1553 	struct drm_property *force_audio_property;
1554 
1555 	/* hda/i915 audio component */
1556 	struct i915_audio_component *audio_component;
1557 	bool audio_component_registered;
1558 	/**
1559 	 * av_mutex - mutex for audio/video sync
1560 	 *
1561 	 */
1562 	struct mutex av_mutex;
1563 	int audio_power_refcount;
1564 
1565 	struct {
1566 		struct mutex mutex;
1567 		struct list_head list;
1568 		struct llist_head free_list;
1569 		struct work_struct free_work;
1570 
1571 		/* The hw wants to have a stable context identifier for the
1572 		 * lifetime of the context (for OA, PASID, faults, etc).
1573 		 * This is limited in execlists to 21 bits.
1574 		 */
1575 		struct ida hw_ida;
1576 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1577 #define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1578 #define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1579 		struct list_head hw_id_list;
1580 	} contexts;
1581 
1582 	u32 fdi_rx_config;
1583 
1584 	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1585 	u32 chv_phy_control;
1586 	/*
1587 	 * Shadows for CHV DPLL_MD regs to keep the state
1588 	 * checker somewhat working in the presence hardware
1589 	 * crappiness (can't read out DPLL_MD for pipes B & C).
1590 	 */
1591 	u32 chv_dpll_md[I915_MAX_PIPES];
1592 	u32 bxt_phy_grc;
1593 
1594 	u32 suspend_count;
1595 	bool power_domains_suspended;
1596 	struct i915_suspend_saved_registers regfile;
1597 	struct vlv_s0ix_state vlv_s0ix_state;
1598 
1599 	enum {
1600 		I915_SAGV_UNKNOWN = 0,
1601 		I915_SAGV_DISABLED,
1602 		I915_SAGV_ENABLED,
1603 		I915_SAGV_NOT_CONTROLLED
1604 	} sagv_status;
1605 
1606 	struct {
1607 		/*
1608 		 * Raw watermark latency values:
1609 		 * in 0.1us units for WM0,
1610 		 * in 0.5us units for WM1+.
1611 		 */
1612 		/* primary */
1613 		u16 pri_latency[5];
1614 		/* sprite */
1615 		u16 spr_latency[5];
1616 		/* cursor */
1617 		u16 cur_latency[5];
1618 		/*
1619 		 * Raw watermark memory latency values
1620 		 * for SKL for all 8 levels
1621 		 * in 1us units.
1622 		 */
1623 		u16 skl_latency[8];
1624 
1625 		/* current hardware state */
1626 		union {
1627 			struct ilk_wm_values hw;
1628 			struct skl_ddb_values skl_hw;
1629 			struct vlv_wm_values vlv;
1630 			struct g4x_wm_values g4x;
1631 		};
1632 
1633 		u8 max_level;
1634 
1635 		/*
1636 		 * Should be held around atomic WM register writing; also
1637 		 * protects * intel_crtc->wm.active and
1638 		 * crtc_state->wm.need_postvbl_update.
1639 		 */
1640 		struct mutex wm_mutex;
1641 
1642 		/*
1643 		 * Set during HW readout of watermarks/DDB.  Some platforms
1644 		 * need to know when we're still using BIOS-provided values
1645 		 * (which we don't fully trust).
1646 		 */
1647 		bool distrust_bios_wm;
1648 	} wm;
1649 
1650 	struct dram_info {
1651 		bool valid;
1652 		bool is_16gb_dimm;
1653 		u8 num_channels;
1654 		u8 ranks;
1655 		u32 bandwidth_kbps;
1656 		bool symmetric_memory;
1657 		enum intel_dram_type {
1658 			INTEL_DRAM_UNKNOWN,
1659 			INTEL_DRAM_DDR3,
1660 			INTEL_DRAM_DDR4,
1661 			INTEL_DRAM_LPDDR3,
1662 			INTEL_DRAM_LPDDR4
1663 		} type;
1664 	} dram_info;
1665 
1666 	struct intel_bw_info {
1667 		unsigned int deratedbw[3]; /* for each QGV point */
1668 		u8 num_qgv_points;
1669 		u8 num_planes;
1670 	} max_bw[6];
1671 
1672 	struct drm_private_obj bw_obj;
1673 
1674 	struct intel_runtime_pm runtime_pm;
1675 
1676 	struct {
1677 		bool initialized;
1678 
1679 		struct kobject *metrics_kobj;
1680 		struct ctl_table_header *sysctl_header;
1681 
1682 		/*
1683 		 * Lock associated with adding/modifying/removing OA configs
1684 		 * in dev_priv->perf.metrics_idr.
1685 		 */
1686 		struct mutex metrics_lock;
1687 
1688 		/*
1689 		 * List of dynamic configurations, you need to hold
1690 		 * dev_priv->perf.metrics_lock to access it.
1691 		 */
1692 		struct idr metrics_idr;
1693 
1694 		/*
1695 		 * Lock associated with anything below within this structure
1696 		 * except exclusive_stream.
1697 		 */
1698 		struct mutex lock;
1699 		struct list_head streams;
1700 
1701 		struct {
1702 			/*
1703 			 * The stream currently using the OA unit. If accessed
1704 			 * outside a syscall associated to its file
1705 			 * descriptor, you need to hold
1706 			 * dev_priv->drm.struct_mutex.
1707 			 */
1708 			struct i915_perf_stream *exclusive_stream;
1709 
1710 			struct intel_context *pinned_ctx;
1711 			u32 specific_ctx_id;
1712 			u32 specific_ctx_id_mask;
1713 
1714 			struct hrtimer poll_check_timer;
1715 			wait_queue_head_t poll_wq;
1716 			bool pollin;
1717 
1718 			/**
1719 			 * For rate limiting any notifications of spurious
1720 			 * invalid OA reports
1721 			 */
1722 			struct ratelimit_state spurious_report_rs;
1723 
1724 			bool periodic;
1725 			int period_exponent;
1726 
1727 			struct i915_oa_config test_config;
1728 
1729 			struct {
1730 				struct i915_vma *vma;
1731 				u8 *vaddr;
1732 				u32 last_ctx_id;
1733 				int format;
1734 				int format_size;
1735 
1736 				/**
1737 				 * Locks reads and writes to all head/tail state
1738 				 *
1739 				 * Consider: the head and tail pointer state
1740 				 * needs to be read consistently from a hrtimer
1741 				 * callback (atomic context) and read() fop
1742 				 * (user context) with tail pointer updates
1743 				 * happening in atomic context and head updates
1744 				 * in user context and the (unlikely)
1745 				 * possibility of read() errors needing to
1746 				 * reset all head/tail state.
1747 				 *
1748 				 * Note: Contention or performance aren't
1749 				 * currently a significant concern here
1750 				 * considering the relatively low frequency of
1751 				 * hrtimer callbacks (5ms period) and that
1752 				 * reads typically only happen in response to a
1753 				 * hrtimer event and likely complete before the
1754 				 * next callback.
1755 				 *
1756 				 * Note: This lock is not held *while* reading
1757 				 * and copying data to userspace so the value
1758 				 * of head observed in htrimer callbacks won't
1759 				 * represent any partial consumption of data.
1760 				 */
1761 				spinlock_t ptr_lock;
1762 
1763 				/**
1764 				 * One 'aging' tail pointer and one 'aged'
1765 				 * tail pointer ready to used for reading.
1766 				 *
1767 				 * Initial values of 0xffffffff are invalid
1768 				 * and imply that an update is required
1769 				 * (and should be ignored by an attempted
1770 				 * read)
1771 				 */
1772 				struct {
1773 					u32 offset;
1774 				} tails[2];
1775 
1776 				/**
1777 				 * Index for the aged tail ready to read()
1778 				 * data up to.
1779 				 */
1780 				unsigned int aged_tail_idx;
1781 
1782 				/**
1783 				 * A monotonic timestamp for when the current
1784 				 * aging tail pointer was read; used to
1785 				 * determine when it is old enough to trust.
1786 				 */
1787 				u64 aging_timestamp;
1788 
1789 				/**
1790 				 * Although we can always read back the head
1791 				 * pointer register, we prefer to avoid
1792 				 * trusting the HW state, just to avoid any
1793 				 * risk that some hardware condition could
1794 				 * somehow bump the head pointer unpredictably
1795 				 * and cause us to forward the wrong OA buffer
1796 				 * data to userspace.
1797 				 */
1798 				u32 head;
1799 			} oa_buffer;
1800 
1801 			u32 gen7_latched_oastatus1;
1802 			u32 ctx_oactxctrl_offset;
1803 			u32 ctx_flexeu0_offset;
1804 
1805 			/**
1806 			 * The RPT_ID/reason field for Gen8+ includes a bit
1807 			 * to determine if the CTX ID in the report is valid
1808 			 * but the specific bit differs between Gen 8 and 9
1809 			 */
1810 			u32 gen8_valid_ctx_bit;
1811 
1812 			struct i915_oa_ops ops;
1813 			const struct i915_oa_format *oa_formats;
1814 		} oa;
1815 	} perf;
1816 
1817 	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1818 	struct intel_gt gt;
1819 
1820 	struct {
1821 		struct notifier_block pm_notifier;
1822 
1823 		/**
1824 		 * We leave the user IRQ off as much as possible,
1825 		 * but this means that requests will finish and never
1826 		 * be retired once the system goes idle. Set a timer to
1827 		 * fire periodically while the ring is running. When it
1828 		 * fires, go retire requests.
1829 		 */
1830 		struct delayed_work retire_work;
1831 
1832 		/**
1833 		 * When we detect an idle GPU, we want to turn on
1834 		 * powersaving features. So once we see that there
1835 		 * are no more requests outstanding and no more
1836 		 * arrive within a small period of time, we fire
1837 		 * off the idle_work.
1838 		 */
1839 		struct work_struct idle_work;
1840 	} gem;
1841 
1842 	/* For i945gm vblank irq vs. C3 workaround */
1843 	struct {
1844 		struct work_struct work;
1845 		struct pm_qos_request pm_qos;
1846 		u8 c3_disable_latency;
1847 		u8 enabled;
1848 	} i945gm_vblank;
1849 
1850 	/* perform PHY state sanity checks? */
1851 	bool chv_phy_assert[2];
1852 
1853 	bool ipc_enabled;
1854 
1855 	/* Used to save the pipe-to-encoder mapping for audio */
1856 	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1857 
1858 	/* necessary resource sharing with HDMI LPE audio driver. */
1859 	struct {
1860 		struct platform_device *platdev;
1861 		int	irq;
1862 	} lpe_audio;
1863 
1864 	struct i915_pmu pmu;
1865 
1866 	struct i915_hdcp_comp_master *hdcp_master;
1867 	bool hdcp_comp_added;
1868 
1869 	/* Mutex to protect the above hdcp component related values. */
1870 	struct mutex hdcp_comp_mutex;
1871 
1872 	/*
1873 	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1874 	 * will be rejected. Instead look for a better place.
1875 	 */
1876 };
1877 
1878 struct dram_dimm_info {
1879 	u8 size, width, ranks;
1880 };
1881 
1882 struct dram_channel_info {
1883 	struct dram_dimm_info dimm_l, dimm_s;
1884 	u8 ranks;
1885 	bool is_16gb_dimm;
1886 };
1887 
1888 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1889 {
1890 	return container_of(dev, struct drm_i915_private, drm);
1891 }
1892 
1893 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
1894 {
1895 	return to_i915(dev_get_drvdata(kdev));
1896 }
1897 
1898 static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
1899 {
1900 	return container_of(wopcm, struct drm_i915_private, wopcm);
1901 }
1902 
1903 /* Simple iterator over all initialised engines */
1904 #define for_each_engine(engine__, dev_priv__, id__) \
1905 	for ((id__) = 0; \
1906 	     (id__) < I915_NUM_ENGINES; \
1907 	     (id__)++) \
1908 		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1909 
1910 /* Iterator over subset of engines selected by mask */
1911 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1912 	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1913 	     (tmp__) ? \
1914 	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
1915 	     0;)
1916 
1917 enum hdmi_force_audio {
1918 	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
1919 	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
1920 	HDMI_AUDIO_AUTO,		/* trust EDID */
1921 	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
1922 };
1923 
1924 #define I915_GTT_OFFSET_NONE ((u32)-1)
1925 
1926 /*
1927  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1928  * considered to be the frontbuffer for the given plane interface-wise. This
1929  * doesn't mean that the hw necessarily already scans it out, but that any
1930  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1931  *
1932  * We have one bit per pipe and per scanout plane type.
1933  */
1934 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1935 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1936 	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1937 	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1938 	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1939 })
1940 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1941 	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1942 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1943 	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1944 		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1945 
1946 #define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1947 #define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1948 #define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1949 
1950 #define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1951 #define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1952 
1953 #define REVID_FOREVER		0xff
1954 #define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1955 
1956 #define INTEL_GEN_MASK(s, e) ( \
1957 	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
1958 	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
1959 	GENMASK((e) - 1, (s) - 1))
1960 
1961 /* Returns true if Gen is in inclusive range [Start, End] */
1962 #define IS_GEN_RANGE(dev_priv, s, e) \
1963 	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1964 
1965 #define IS_GEN(dev_priv, n) \
1966 	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1967 	 INTEL_INFO(dev_priv)->gen == (n))
1968 
1969 /*
1970  * Return true if revision is in range [since,until] inclusive.
1971  *
1972  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1973  */
1974 #define IS_REVID(p, since, until) \
1975 	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1976 
1977 static __always_inline unsigned int
1978 __platform_mask_index(const struct intel_runtime_info *info,
1979 		      enum intel_platform p)
1980 {
1981 	const unsigned int pbits =
1982 		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1983 
1984 	/* Expand the platform_mask array if this fails. */
1985 	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1986 		     pbits * ARRAY_SIZE(info->platform_mask));
1987 
1988 	return p / pbits;
1989 }
1990 
1991 static __always_inline unsigned int
1992 __platform_mask_bit(const struct intel_runtime_info *info,
1993 		    enum intel_platform p)
1994 {
1995 	const unsigned int pbits =
1996 		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1997 
1998 	return p % pbits + INTEL_SUBPLATFORM_BITS;
1999 }
2000 
2001 static inline u32
2002 intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
2003 {
2004 	const unsigned int pi = __platform_mask_index(info, p);
2005 
2006 	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
2007 }
2008 
2009 static __always_inline bool
2010 IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
2011 {
2012 	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
2013 	const unsigned int pi = __platform_mask_index(info, p);
2014 	const unsigned int pb = __platform_mask_bit(info, p);
2015 
2016 	BUILD_BUG_ON(!__builtin_constant_p(p));
2017 
2018 	return info->platform_mask[pi] & BIT(pb);
2019 }
2020 
2021 static __always_inline bool
2022 IS_SUBPLATFORM(const struct drm_i915_private *i915,
2023 	       enum intel_platform p, unsigned int s)
2024 {
2025 	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
2026 	const unsigned int pi = __platform_mask_index(info, p);
2027 	const unsigned int pb = __platform_mask_bit(info, p);
2028 	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
2029 	const u32 mask = info->platform_mask[pi];
2030 
2031 	BUILD_BUG_ON(!__builtin_constant_p(p));
2032 	BUILD_BUG_ON(!__builtin_constant_p(s));
2033 	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
2034 
2035 	/* Shift and test on the MSB position so sign flag can be used. */
2036 	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
2037 }
2038 
2039 #define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
2040 
2041 #define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
2042 #define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
2043 #define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
2044 #define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
2045 #define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
2046 #define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
2047 #define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
2048 #define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
2049 #define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
2050 #define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
2051 #define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
2052 #define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2053 #define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2054 #define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2055 #define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2056 #define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
2057 #define IS_IRONLAKE_M(dev_priv) \
2058 	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
2059 #define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2060 #define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2061 				 INTEL_INFO(dev_priv)->gt == 1)
2062 #define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2063 #define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2064 #define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
2065 #define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2066 #define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2067 #define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
2068 #define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2069 #define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2070 #define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2071 #define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2072 #define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2073 #define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2074 #define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
2075 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2076 				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2077 #define IS_BDW_ULT(dev_priv) \
2078 	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
2079 #define IS_BDW_ULX(dev_priv) \
2080 	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2081 #define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2082 				 INTEL_INFO(dev_priv)->gt == 3)
2083 #define IS_HSW_ULT(dev_priv) \
2084 	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2085 #define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2086 				 INTEL_INFO(dev_priv)->gt == 3)
2087 #define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2088 				 INTEL_INFO(dev_priv)->gt == 1)
2089 /* ULX machines are also considered ULT. */
2090 #define IS_HSW_ULX(dev_priv) \
2091 	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
2092 #define IS_SKL_ULT(dev_priv) \
2093 	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
2094 #define IS_SKL_ULX(dev_priv) \
2095 	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
2096 #define IS_KBL_ULT(dev_priv) \
2097 	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
2098 #define IS_KBL_ULX(dev_priv) \
2099 	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2100 #define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2101 				 INTEL_INFO(dev_priv)->gt == 2)
2102 #define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2103 				 INTEL_INFO(dev_priv)->gt == 3)
2104 #define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2105 				 INTEL_INFO(dev_priv)->gt == 4)
2106 #define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2107 				 INTEL_INFO(dev_priv)->gt == 2)
2108 #define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2109 				 INTEL_INFO(dev_priv)->gt == 3)
2110 #define IS_CFL_ULT(dev_priv) \
2111 	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2112 #define IS_CFL_ULX(dev_priv) \
2113 	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2114 #define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2115 				 INTEL_INFO(dev_priv)->gt == 2)
2116 #define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2117 				 INTEL_INFO(dev_priv)->gt == 3)
2118 #define IS_CNL_WITH_PORT_F(dev_priv) \
2119 	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
2120 #define IS_ICL_WITH_PORT_F(dev_priv) \
2121 	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2122 
2123 #define SKL_REVID_A0		0x0
2124 #define SKL_REVID_B0		0x1
2125 #define SKL_REVID_C0		0x2
2126 #define SKL_REVID_D0		0x3
2127 #define SKL_REVID_E0		0x4
2128 #define SKL_REVID_F0		0x5
2129 #define SKL_REVID_G0		0x6
2130 #define SKL_REVID_H0		0x7
2131 
2132 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2133 
2134 #define BXT_REVID_A0		0x0
2135 #define BXT_REVID_A1		0x1
2136 #define BXT_REVID_B0		0x3
2137 #define BXT_REVID_B_LAST	0x8
2138 #define BXT_REVID_C0		0x9
2139 
2140 #define IS_BXT_REVID(dev_priv, since, until) \
2141 	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2142 
2143 #define KBL_REVID_A0		0x0
2144 #define KBL_REVID_B0		0x1
2145 #define KBL_REVID_C0		0x2
2146 #define KBL_REVID_D0		0x3
2147 #define KBL_REVID_E0		0x4
2148 
2149 #define IS_KBL_REVID(dev_priv, since, until) \
2150 	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2151 
2152 #define GLK_REVID_A0		0x0
2153 #define GLK_REVID_A1		0x1
2154 
2155 #define IS_GLK_REVID(dev_priv, since, until) \
2156 	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2157 
2158 #define CNL_REVID_A0		0x0
2159 #define CNL_REVID_B0		0x1
2160 #define CNL_REVID_C0		0x2
2161 
2162 #define IS_CNL_REVID(p, since, until) \
2163 	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2164 
2165 #define ICL_REVID_A0		0x0
2166 #define ICL_REVID_A2		0x1
2167 #define ICL_REVID_B0		0x3
2168 #define ICL_REVID_B2		0x4
2169 #define ICL_REVID_C0		0x5
2170 
2171 #define IS_ICL_REVID(p, since, until) \
2172 	(IS_ICELAKE(p) && IS_REVID(p, since, until))
2173 
2174 #define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2175 #define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
2176 #define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2177 
2178 #define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2179 
2180 #define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
2181 	unsigned int first__ = (first);					\
2182 	unsigned int count__ = (count);					\
2183 	(INTEL_INFO(dev_priv)->engine_mask &				\
2184 	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2185 })
2186 #define VDBOX_MASK(dev_priv) \
2187 	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
2188 #define VEBOX_MASK(dev_priv) \
2189 	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)
2190 
2191 #define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
2192 #define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2193 #define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2194 #define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
2195 				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2196 
2197 #define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2198 
2199 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2200 		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2201 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2202 		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2203 #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2204 		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2205 
2206 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2207 
2208 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2209 #define HAS_PPGTT(dev_priv) \
2210 	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2211 #define HAS_FULL_PPGTT(dev_priv) \
2212 	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2213 
2214 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2215 	GEM_BUG_ON((sizes) == 0); \
2216 	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2217 })
2218 
2219 #define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2220 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2221 		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2222 
2223 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2224 #define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2225 
2226 /* WaRsDisableCoarsePowerGating:skl,cnl */
2227 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2228 	(IS_CANNONLAKE(dev_priv) || \
2229 	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2230 
2231 #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
2232 #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2233 					IS_GEMINILAKE(dev_priv) || \
2234 					IS_KABYLAKE(dev_priv))
2235 
2236 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2237  * rows, which changed the alignment requirements and fence programming.
2238  */
2239 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2240 					 !(IS_I915G(dev_priv) || \
2241 					 IS_I915GM(dev_priv)))
2242 #define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
2243 #define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2244 
2245 #define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2246 #define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
2247 #define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2248 
2249 #define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2250 
2251 #define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2252 
2253 #define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
2254 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
2255 #define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2256 #define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2257 
2258 #define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
2259 #define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2260 #define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
2261 
2262 #define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)
2263 
2264 #define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2265 
2266 #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
2267 #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2268 
2269 #define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2270 
2271 #define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2272 
2273 /* Having GuC/HuC is not the same as using GuC/HuC */
2274 #define USES_GUC(dev_priv)		intel_uc_is_using_guc(&(dev_priv)->gt.uc)
2275 #define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission(&(dev_priv)->gt.uc)
2276 #define USES_HUC(dev_priv)		intel_uc_is_using_huc(&(dev_priv)->gt.uc)
2277 
2278 #define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2279 
2280 #define INTEL_PCH_DEVICE_ID_MASK		0xff80
2281 #define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
2282 #define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
2283 #define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
2284 #define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
2285 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2286 #define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
2287 #define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2288 #define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
2289 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2290 #define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2291 #define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2292 #define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2293 #define INTEL_PCH_CMP_DEVICE_ID_TYPE		0x0280
2294 #define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2295 #define INTEL_PCH_MCC_DEVICE_ID_TYPE		0x4B00
2296 #define INTEL_PCH_MCC2_DEVICE_ID_TYPE		0x3880
2297 #define INTEL_PCH_TGP_DEVICE_ID_TYPE		0xA080
2298 #define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2299 #define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2300 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2301 
2302 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2303 #define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2304 #define HAS_PCH_MCC(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_MCC)
2305 #define HAS_PCH_TGP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_TGP)
2306 #define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2307 #define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2308 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2309 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2310 #define HAS_PCH_LPT_LP(dev_priv) \
2311 	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2312 	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2313 #define HAS_PCH_LPT_H(dev_priv) \
2314 	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2315 	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2316 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2317 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2318 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2319 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2320 
2321 #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2322 
2323 #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2324 
2325 /* DPF == dynamic parity feature */
2326 #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2327 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2328 				 2 : HAS_L3_DPF(dev_priv))
2329 
2330 #define GT_FREQUENCY_MULTIPLIER 50
2331 #define GEN9_FREQ_SCALER 3
2332 
2333 #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)
2334 
2335 #include "i915_trace.h"
2336 
2337 static inline bool intel_vtd_active(void)
2338 {
2339 #ifdef CONFIG_INTEL_IOMMU
2340 	if (intel_iommu_gfx_mapped)
2341 		return true;
2342 #endif
2343 	return false;
2344 }
2345 
2346 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2347 {
2348 	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2349 }
2350 
2351 static inline bool
2352 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2353 {
2354 	return IS_BROXTON(dev_priv) && intel_vtd_active();
2355 }
2356 
2357 /* i915_drv.c */
2358 void __printf(3, 4)
2359 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2360 	      const char *fmt, ...);
2361 
2362 #define i915_report_error(dev_priv, fmt, ...)				   \
2363 	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2364 
2365 #ifdef CONFIG_COMPAT
2366 long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2367 #else
2368 #define i915_compat_ioctl NULL
2369 #endif
2370 extern const struct dev_pm_ops i915_pm_ops;
2371 
2372 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
2373 void i915_driver_remove(struct drm_device *dev);
2374 
2375 void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2376 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2377 
2378 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2379 {
2380 	return dev_priv->gvt;
2381 }
2382 
2383 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2384 {
2385 	return dev_priv->vgpu.active;
2386 }
2387 
2388 /* i915_gem.c */
2389 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2390 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2391 void i915_gem_sanitize(struct drm_i915_private *i915);
2392 int i915_gem_init_early(struct drm_i915_private *dev_priv);
2393 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2394 int i915_gem_freeze(struct drm_i915_private *dev_priv);
2395 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2396 
2397 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2398 {
2399 	/*
2400 	 * A single pass should suffice to release all the freed objects (along
2401 	 * most call paths) , but be a little more paranoid in that freeing
2402 	 * the objects does take a little amount of time, during which the rcu
2403 	 * callbacks could have added new objects into the freed list, and
2404 	 * armed the work again.
2405 	 */
2406 	while (atomic_read(&i915->mm.free_count)) {
2407 		flush_work(&i915->mm.free_work);
2408 		rcu_barrier();
2409 	}
2410 }
2411 
2412 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2413 {
2414 	/*
2415 	 * Similar to objects above (see i915_gem_drain_freed-objects), in
2416 	 * general we have workers that are armed by RCU and then rearm
2417 	 * themselves in their callbacks. To be paranoid, we need to
2418 	 * drain the workqueue a second time after waiting for the RCU
2419 	 * grace period so that we catch work queued via RCU from the first
2420 	 * pass. As neither drain_workqueue() nor flush_workqueue() report
2421 	 * a result, we make an assumption that we only don't require more
2422 	 * than 3 passes to catch all _recursive_ RCU delayed work.
2423 	 *
2424 	 */
2425 	int pass = 3;
2426 	do {
2427 		flush_workqueue(i915->wq);
2428 		rcu_barrier();
2429 		i915_gem_drain_freed_objects(i915);
2430 	} while (--pass);
2431 	drain_workqueue(i915->wq);
2432 }
2433 
2434 struct i915_vma * __must_check
2435 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2436 			 const struct i915_ggtt_view *view,
2437 			 u64 size,
2438 			 u64 alignment,
2439 			 u64 flags);
2440 
2441 int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
2442 			   unsigned long flags);
2443 #define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2444 
2445 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2446 
2447 static inline int __must_check
2448 i915_mutex_lock_interruptible(struct drm_device *dev)
2449 {
2450 	return mutex_lock_interruptible(&dev->struct_mutex);
2451 }
2452 
2453 int i915_gem_dumb_create(struct drm_file *file_priv,
2454 			 struct drm_device *dev,
2455 			 struct drm_mode_create_dumb *args);
2456 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2457 		      u32 handle, u64 *offset);
2458 int i915_gem_mmap_gtt_version(void);
2459 
2460 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2461 		       struct drm_i915_gem_object *new,
2462 		       unsigned frontbuffer_bits);
2463 
2464 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2465 
2466 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2467 {
2468 	return atomic_read(&error->reset_count);
2469 }
2470 
2471 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
2472 					  struct intel_engine_cs *engine)
2473 {
2474 	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2475 }
2476 
2477 void i915_gem_init_mmio(struct drm_i915_private *i915);
2478 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
2479 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2480 void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2481 void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2482 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2483 			   unsigned int flags, long timeout);
2484 void i915_gem_suspend(struct drm_i915_private *dev_priv);
2485 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2486 void i915_gem_resume(struct drm_i915_private *dev_priv);
2487 vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2488 
2489 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2490 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2491 
2492 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2493 				    enum i915_cache_level cache_level);
2494 
2495 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2496 				struct dma_buf *dma_buf);
2497 
2498 struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
2499 
2500 static inline struct i915_gem_context *
2501 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
2502 {
2503 	return idr_find(&file_priv->context_idr, id);
2504 }
2505 
2506 static inline struct i915_gem_context *
2507 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
2508 {
2509 	struct i915_gem_context *ctx;
2510 
2511 	rcu_read_lock();
2512 	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
2513 	if (ctx && !kref_get_unless_zero(&ctx->ref))
2514 		ctx = NULL;
2515 	rcu_read_unlock();
2516 
2517 	return ctx;
2518 }
2519 
2520 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
2521 			 struct drm_file *file);
2522 int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
2523 			       struct drm_file *file);
2524 int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
2525 				  struct drm_file *file);
2526 void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2527 			    struct intel_context *ce,
2528 			    u32 *reg_state);
2529 
2530 /* i915_gem_evict.c */
2531 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2532 					  u64 min_size, u64 alignment,
2533 					  unsigned cache_level,
2534 					  u64 start, u64 end,
2535 					  unsigned flags);
2536 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
2537 					 struct drm_mm_node *node,
2538 					 unsigned int flags);
2539 int i915_gem_evict_vm(struct i915_address_space *vm);
2540 
2541 /* i915_gem_stolen.c */
2542 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
2543 				struct drm_mm_node *node, u64 size,
2544 				unsigned alignment);
2545 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
2546 					 struct drm_mm_node *node, u64 size,
2547 					 unsigned alignment, u64 start,
2548 					 u64 end);
2549 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
2550 				 struct drm_mm_node *node);
2551 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
2552 void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
2553 struct drm_i915_gem_object *
2554 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
2555 			      resource_size_t size);
2556 struct drm_i915_gem_object *
2557 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
2558 					       resource_size_t stolen_offset,
2559 					       resource_size_t gtt_offset,
2560 					       resource_size_t size);
2561 
2562 /* i915_gem_internal.c */
2563 struct drm_i915_gem_object *
2564 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2565 				phys_addr_t size);
2566 
2567 /* i915_gem_shrinker.c */
2568 unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2569 			      unsigned long target,
2570 			      unsigned long *nr_scanned,
2571 			      unsigned flags);
2572 #define I915_SHRINK_UNBOUND	BIT(0)
2573 #define I915_SHRINK_BOUND	BIT(1)
2574 #define I915_SHRINK_ACTIVE	BIT(2)
2575 #define I915_SHRINK_VMAPS	BIT(3)
2576 #define I915_SHRINK_WRITEBACK	BIT(4)
2577 
2578 unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
2579 void i915_gem_shrinker_register(struct drm_i915_private *i915);
2580 void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
2581 void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
2582 				    struct mutex *mutex);
2583 
2584 /* i915_gem_tiling.c */
2585 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2586 {
2587 	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2588 
2589 	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2590 		i915_gem_object_is_tiled(obj);
2591 }
2592 
2593 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
2594 			unsigned int tiling, unsigned int stride);
2595 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
2596 			     unsigned int tiling, unsigned int stride);
2597 
2598 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2599 
2600 /* i915_cmd_parser.c */
2601 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2602 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2603 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
2604 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
2605 			    struct drm_i915_gem_object *batch_obj,
2606 			    struct drm_i915_gem_object *shadow_batch_obj,
2607 			    u32 batch_start_offset,
2608 			    u32 batch_len,
2609 			    bool is_master);
2610 
2611 /* i915_perf.c */
2612 void i915_perf_init(struct drm_i915_private *dev_priv);
2613 void i915_perf_fini(struct drm_i915_private *dev_priv);
2614 void i915_perf_register(struct drm_i915_private *dev_priv);
2615 void i915_perf_unregister(struct drm_i915_private *dev_priv);
2616 
2617 /* i915_suspend.c */
2618 int i915_save_state(struct drm_i915_private *dev_priv);
2619 int i915_restore_state(struct drm_i915_private *dev_priv);
2620 
2621 /* i915_sysfs.c */
2622 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
2623 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
2624 
2625 /* intel_device_info.c */
2626 static inline struct intel_device_info *
2627 mkwrite_device_info(struct drm_i915_private *dev_priv)
2628 {
2629 	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2630 }
2631 
2632 /* modesetting */
2633 void intel_modeset_init_hw(struct drm_device *dev);
2634 int intel_modeset_init(struct drm_device *dev);
2635 void intel_modeset_driver_remove(struct drm_device *dev);
2636 int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state);
2637 void intel_display_resume(struct drm_device *dev);
2638 void i915_redisable_vga(struct drm_i915_private *dev_priv);
2639 void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
2640 void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
2641 
2642 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2643 			struct drm_file *file);
2644 
2645 struct intel_display_error_state *
2646 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
2647 void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2648 				     struct intel_display_error_state *error);
2649 
2650 #define __I915_REG_OP(op__, dev_priv__, ...) \
2651 	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2652 
2653 #define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
2654 #define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2655 
2656 #define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2657 
2658 /* These are untraced mmio-accessors that are only valid to be used inside
2659  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2660  * controlled.
2661  *
2662  * Think twice, and think again, before using these.
2663  *
2664  * As an example, these accessors can possibly be used between:
2665  *
2666  * spin_lock_irq(&dev_priv->uncore.lock);
2667  * intel_uncore_forcewake_get__locked();
2668  *
2669  * and
2670  *
2671  * intel_uncore_forcewake_put__locked();
2672  * spin_unlock_irq(&dev_priv->uncore.lock);
2673  *
2674  *
2675  * Note: some registers may not need forcewake held, so
2676  * intel_uncore_forcewake_{get,put} can be omitted, see
2677  * intel_uncore_forcewake_for_reg().
2678  *
2679  * Certain architectures will die if the same cacheline is concurrently accessed
2680  * by different clients (e.g. on Ivybridge). Access to registers should
2681  * therefore generally be serialised, by either the dev_priv->uncore.lock or
2682  * a more localised lock guarding all access to that bank of registers.
2683  */
2684 #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
2685 #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2686 
2687 /* "Broadcast RGB" property */
2688 #define INTEL_BROADCAST_RGB_AUTO 0
2689 #define INTEL_BROADCAST_RGB_FULL 1
2690 #define INTEL_BROADCAST_RGB_LIMITED 2
2691 
2692 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
2693 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
2694 
2695 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
2696  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
2697  * perform the operation. To check beforehand, pass in the parameters to
2698  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
2699  * you only need to pass in the minor offsets, page-aligned pointers are
2700  * always valid.
2701  *
2702  * For just checking for SSE4.1, in the foreknowledge that the future use
2703  * will be correctly aligned, just use i915_has_memcpy_from_wc().
2704  */
2705 #define i915_can_memcpy_from_wc(dst, src, len) \
2706 	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
2707 
2708 #define i915_has_memcpy_from_wc() \
2709 	i915_memcpy_from_wc(NULL, NULL, 0)
2710 
2711 /* i915_mm.c */
2712 int remap_io_mapping(struct vm_area_struct *vma,
2713 		     unsigned long addr, unsigned long pfn, unsigned long size,
2714 		     struct io_mapping *iomap);
2715 
2716 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
2717 {
2718 	if (INTEL_GEN(i915) >= 10)
2719 		return CNL_HWS_CSB_WRITE_INDEX;
2720 	else
2721 		return I915_HWS_CSB_WRITE_INDEX;
2722 }
2723 
2724 static inline enum i915_map_type
2725 i915_coherent_map_type(struct drm_i915_private *i915)
2726 {
2727 	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2728 }
2729 
2730 static inline void add_taint_for_CI(unsigned int taint)
2731 {
2732 	/*
2733 	 * The system is "ok", just about surviving for the user, but
2734 	 * CI results are now unreliable as the HW is very suspect.
2735 	 * CI checks the taint state after every test and will reboot
2736 	 * the machine if the kernel is tainted.
2737 	 */
2738 	add_taint(taint, LOCKDEP_STILL_OK);
2739 }
2740 
2741 #endif
2742