xref: /openbmc/linux/drivers/gpu/drm/i915/i915_drv.h (revision 04eb94d526423ff082efce61f4f26b0369d0bfdd)
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29 
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32 
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35 
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hash.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/mm_types.h>
44 #include <linux/perf_event.h>
45 #include <linux/pm_qos.h>
46 #include <linux/reservation.h>
47 #include <linux/shmem_fs.h>
48 #include <linux/stackdepot.h>
49 
50 #include <drm/intel-gtt.h>
51 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52 #include <drm/drm_gem.h>
53 #include <drm/drm_auth.h>
54 #include <drm/drm_cache.h>
55 #include <drm/drm_util.h>
56 #include <drm/drm_dsc.h>
57 #include <drm/drm_atomic.h>
58 #include <drm/drm_connector.h>
59 #include <drm/i915_mei_hdcp_interface.h>
60 
61 #include "i915_fixed.h"
62 #include "i915_params.h"
63 #include "i915_reg.h"
64 #include "i915_utils.h"
65 
66 #include "display/intel_bios.h"
67 #include "display/intel_display.h"
68 #include "display/intel_display_power.h"
69 #include "display/intel_dpll_mgr.h"
70 #include "display/intel_frontbuffer.h"
71 #include "display/intel_opregion.h"
72 
73 #include "gt/intel_lrc.h"
74 #include "gt/intel_engine.h"
75 #include "gt/intel_workarounds.h"
76 
77 #include "intel_device_info.h"
78 #include "intel_runtime_pm.h"
79 #include "intel_uc.h"
80 #include "intel_uncore.h"
81 #include "intel_wakeref.h"
82 #include "intel_wopcm.h"
83 
84 #include "i915_gem.h"
85 #include "gem/i915_gem_context_types.h"
86 #include "i915_gem_fence_reg.h"
87 #include "i915_gem_gtt.h"
88 #include "i915_gpu_error.h"
89 #include "i915_request.h"
90 #include "i915_scheduler.h"
91 #include "i915_timeline.h"
92 #include "i915_vma.h"
93 
94 #include "intel_gvt.h"
95 
96 /* General customization:
97  */
98 
99 #define DRIVER_NAME		"i915"
100 #define DRIVER_DESC		"Intel Graphics"
101 #define DRIVER_DATE		"20190619"
102 #define DRIVER_TIMESTAMP	1560947544
103 
104 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
105  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
106  * which may not necessarily be a user visible problem.  This will either
107  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
108  * enable distros and users to tailor their preferred amount of i915 abrt
109  * spam.
110  */
111 #define I915_STATE_WARN(condition, format...) ({			\
112 	int __ret_warn_on = !!(condition);				\
113 	if (unlikely(__ret_warn_on))					\
114 		if (!WARN(i915_modparams.verbose_state_checks, format))	\
115 			DRM_ERROR(format);				\
116 	unlikely(__ret_warn_on);					\
117 })
118 
119 #define I915_STATE_WARN_ON(x)						\
120 	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
121 
122 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
123 
124 bool __i915_inject_load_failure(const char *func, int line);
125 #define i915_inject_load_failure() \
126 	__i915_inject_load_failure(__func__, __LINE__)
127 
128 bool i915_error_injected(void);
129 
130 #else
131 
132 #define i915_inject_load_failure() false
133 #define i915_error_injected() false
134 
135 #endif
136 
137 #define i915_load_error(i915, fmt, ...)					 \
138 	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
139 		      fmt, ##__VA_ARGS__)
140 
141 struct drm_i915_gem_object;
142 
143 enum hpd_pin {
144 	HPD_NONE = 0,
145 	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
146 	HPD_CRT,
147 	HPD_SDVO_B,
148 	HPD_SDVO_C,
149 	HPD_PORT_A,
150 	HPD_PORT_B,
151 	HPD_PORT_C,
152 	HPD_PORT_D,
153 	HPD_PORT_E,
154 	HPD_PORT_F,
155 	HPD_NUM_PINS
156 };
157 
158 #define for_each_hpd_pin(__pin) \
159 	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
160 
161 /* Threshold == 5 for long IRQs, 50 for short */
162 #define HPD_STORM_DEFAULT_THRESHOLD 50
163 
164 struct i915_hotplug {
165 	struct work_struct hotplug_work;
166 
167 	struct {
168 		unsigned long last_jiffies;
169 		int count;
170 		enum {
171 			HPD_ENABLED = 0,
172 			HPD_DISABLED = 1,
173 			HPD_MARK_DISABLED = 2
174 		} state;
175 	} stats[HPD_NUM_PINS];
176 	u32 event_bits;
177 	struct delayed_work reenable_work;
178 
179 	u32 long_port_mask;
180 	u32 short_port_mask;
181 	struct work_struct dig_port_work;
182 
183 	struct work_struct poll_init_work;
184 	bool poll_enabled;
185 
186 	unsigned int hpd_storm_threshold;
187 	/* Whether or not to count short HPD IRQs in HPD storms */
188 	u8 hpd_short_storm_enabled;
189 
190 	/*
191 	 * if we get a HPD irq from DP and a HPD irq from non-DP
192 	 * the non-DP HPD could block the workqueue on a mode config
193 	 * mutex getting, that userspace may have taken. However
194 	 * userspace is waiting on the DP workqueue to run which is
195 	 * blocked behind the non-DP one.
196 	 */
197 	struct workqueue_struct *dp_wq;
198 };
199 
200 #define I915_GEM_GPU_DOMAINS \
201 	(I915_GEM_DOMAIN_RENDER | \
202 	 I915_GEM_DOMAIN_SAMPLER | \
203 	 I915_GEM_DOMAIN_COMMAND | \
204 	 I915_GEM_DOMAIN_INSTRUCTION | \
205 	 I915_GEM_DOMAIN_VERTEX)
206 
207 struct drm_i915_private;
208 struct i915_mm_struct;
209 struct i915_mmu_object;
210 
211 struct drm_i915_file_private {
212 	struct drm_i915_private *dev_priv;
213 	struct drm_file *file;
214 
215 	struct {
216 		spinlock_t lock;
217 		struct list_head request_list;
218 	} mm;
219 
220 	struct idr context_idr;
221 	struct mutex context_idr_lock; /* guards context_idr */
222 
223 	struct idr vm_idr;
224 	struct mutex vm_idr_lock; /* guards vm_idr */
225 
226 	unsigned int bsd_engine;
227 
228 /*
229  * Every context ban increments per client ban score. Also
230  * hangs in short succession increments ban score. If ban threshold
231  * is reached, client is considered banned and submitting more work
232  * will fail. This is a stop gap measure to limit the badly behaving
233  * clients access to gpu. Note that unbannable contexts never increment
234  * the client ban score.
235  */
236 #define I915_CLIENT_SCORE_HANG_FAST	1
237 #define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
238 #define I915_CLIENT_SCORE_CONTEXT_BAN   3
239 #define I915_CLIENT_SCORE_BANNED	9
240 	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
241 	atomic_t ban_score;
242 	unsigned long hang_timestamp;
243 };
244 
245 /* Interface history:
246  *
247  * 1.1: Original.
248  * 1.2: Add Power Management
249  * 1.3: Add vblank support
250  * 1.4: Fix cmdbuffer path, add heap destroy
251  * 1.5: Add vblank pipe configuration
252  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
253  *      - Support vertical blank on secondary display pipe
254  */
255 #define DRIVER_MAJOR		1
256 #define DRIVER_MINOR		6
257 #define DRIVER_PATCHLEVEL	0
258 
259 struct intel_overlay;
260 struct intel_overlay_error_state;
261 
262 struct sdvo_device_mapping {
263 	u8 initialized;
264 	u8 dvo_port;
265 	u8 slave_addr;
266 	u8 dvo_wiring;
267 	u8 i2c_pin;
268 	u8 ddc_pin;
269 };
270 
271 struct intel_connector;
272 struct intel_encoder;
273 struct intel_atomic_state;
274 struct intel_crtc_state;
275 struct intel_initial_plane_config;
276 struct intel_crtc;
277 struct intel_limit;
278 struct dpll;
279 struct intel_cdclk_state;
280 
281 struct drm_i915_display_funcs {
282 	void (*get_cdclk)(struct drm_i915_private *dev_priv,
283 			  struct intel_cdclk_state *cdclk_state);
284 	void (*set_cdclk)(struct drm_i915_private *dev_priv,
285 			  const struct intel_cdclk_state *cdclk_state,
286 			  enum pipe pipe);
287 	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
288 			     enum i9xx_plane_id i9xx_plane);
289 	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
290 	int (*compute_intermediate_wm)(struct intel_crtc_state *newstate);
291 	void (*initial_watermarks)(struct intel_atomic_state *state,
292 				   struct intel_crtc_state *cstate);
293 	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
294 					 struct intel_crtc_state *cstate);
295 	void (*optimize_watermarks)(struct intel_atomic_state *state,
296 				    struct intel_crtc_state *cstate);
297 	int (*compute_global_watermarks)(struct intel_atomic_state *state);
298 	void (*update_wm)(struct intel_crtc *crtc);
299 	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
300 	/* Returns the active state of the crtc, and if the crtc is active,
301 	 * fills out the pipe-config with the hw state. */
302 	bool (*get_pipe_config)(struct intel_crtc *,
303 				struct intel_crtc_state *);
304 	void (*get_initial_plane_config)(struct intel_crtc *,
305 					 struct intel_initial_plane_config *);
306 	int (*crtc_compute_clock)(struct intel_crtc *crtc,
307 				  struct intel_crtc_state *crtc_state);
308 	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
309 			    struct drm_atomic_state *old_state);
310 	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
311 			     struct drm_atomic_state *old_state);
312 	void (*update_crtcs)(struct drm_atomic_state *state);
313 	void (*audio_codec_enable)(struct intel_encoder *encoder,
314 				   const struct intel_crtc_state *crtc_state,
315 				   const struct drm_connector_state *conn_state);
316 	void (*audio_codec_disable)(struct intel_encoder *encoder,
317 				    const struct intel_crtc_state *old_crtc_state,
318 				    const struct drm_connector_state *old_conn_state);
319 	void (*fdi_link_train)(struct intel_crtc *crtc,
320 			       const struct intel_crtc_state *crtc_state);
321 	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
322 	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
323 	/* clock updates for mode set */
324 	/* cursor updates */
325 	/* render clock increase/decrease */
326 	/* display clock increase/decrease */
327 	/* pll clock increase/decrease */
328 
329 	int (*color_check)(struct intel_crtc_state *crtc_state);
330 	/*
331 	 * Program double buffered color management registers during
332 	 * vblank evasion. The registers should then latch during the
333 	 * next vblank start, alongside any other double buffered registers
334 	 * involved with the same commit.
335 	 */
336 	void (*color_commit)(const struct intel_crtc_state *crtc_state);
337 	/*
338 	 * Load LUTs (and other single buffered color management
339 	 * registers). Will (hopefully) be called during the vblank
340 	 * following the latching of any double buffered registers
341 	 * involved with the same commit.
342 	 */
343 	void (*load_luts)(const struct intel_crtc_state *crtc_state);
344 	void (*read_luts)(struct intel_crtc_state *crtc_state);
345 };
346 
347 struct intel_csr {
348 	struct work_struct work;
349 	const char *fw_path;
350 	u32 required_version;
351 	u32 max_fw_size; /* bytes */
352 	u32 *dmc_payload;
353 	u32 dmc_fw_size; /* dwords */
354 	u32 version;
355 	u32 mmio_count;
356 	i915_reg_t mmioaddr[20];
357 	u32 mmiodata[20];
358 	u32 dc_state;
359 	u32 allowed_dc_mask;
360 	intel_wakeref_t wakeref;
361 };
362 
363 enum i915_cache_level {
364 	I915_CACHE_NONE = 0,
365 	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
366 	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
367 			      caches, eg sampler/render caches, and the
368 			      large Last-Level-Cache. LLC is coherent with
369 			      the CPU, but L3 is only visible to the GPU. */
370 	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
371 };
372 
373 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
374 
375 struct intel_fbc {
376 	/* This is always the inner lock when overlapping with struct_mutex and
377 	 * it's the outer lock when overlapping with stolen_lock. */
378 	struct mutex lock;
379 	unsigned threshold;
380 	unsigned int possible_framebuffer_bits;
381 	unsigned int busy_bits;
382 	unsigned int visible_pipes_mask;
383 	struct intel_crtc *crtc;
384 
385 	struct drm_mm_node compressed_fb;
386 	struct drm_mm_node *compressed_llb;
387 
388 	bool false_color;
389 
390 	bool enabled;
391 	bool active;
392 	bool flip_pending;
393 
394 	bool underrun_detected;
395 	struct work_struct underrun_work;
396 
397 	/*
398 	 * Due to the atomic rules we can't access some structures without the
399 	 * appropriate locking, so we cache information here in order to avoid
400 	 * these problems.
401 	 */
402 	struct intel_fbc_state_cache {
403 		struct i915_vma *vma;
404 		unsigned long flags;
405 
406 		struct {
407 			unsigned int mode_flags;
408 			u32 hsw_bdw_pixel_rate;
409 		} crtc;
410 
411 		struct {
412 			unsigned int rotation;
413 			int src_w;
414 			int src_h;
415 			bool visible;
416 			/*
417 			 * Display surface base address adjustement for
418 			 * pageflips. Note that on gen4+ this only adjusts up
419 			 * to a tile, offsets within a tile are handled in
420 			 * the hw itself (with the TILEOFF register).
421 			 */
422 			int adjusted_x;
423 			int adjusted_y;
424 
425 			int y;
426 
427 			u16 pixel_blend_mode;
428 		} plane;
429 
430 		struct {
431 			const struct drm_format_info *format;
432 			unsigned int stride;
433 		} fb;
434 	} state_cache;
435 
436 	/*
437 	 * This structure contains everything that's relevant to program the
438 	 * hardware registers. When we want to figure out if we need to disable
439 	 * and re-enable FBC for a new configuration we just check if there's
440 	 * something different in the struct. The genx_fbc_activate functions
441 	 * are supposed to read from it in order to program the registers.
442 	 */
443 	struct intel_fbc_reg_params {
444 		struct i915_vma *vma;
445 		unsigned long flags;
446 
447 		struct {
448 			enum pipe pipe;
449 			enum i9xx_plane_id i9xx_plane;
450 			unsigned int fence_y_offset;
451 		} crtc;
452 
453 		struct {
454 			const struct drm_format_info *format;
455 			unsigned int stride;
456 		} fb;
457 
458 		int cfb_size;
459 		unsigned int gen9_wa_cfb_stride;
460 	} params;
461 
462 	const char *no_fbc_reason;
463 };
464 
465 /*
466  * HIGH_RR is the highest eDP panel refresh rate read from EDID
467  * LOW_RR is the lowest eDP panel refresh rate found from EDID
468  * parsing for same resolution.
469  */
470 enum drrs_refresh_rate_type {
471 	DRRS_HIGH_RR,
472 	DRRS_LOW_RR,
473 	DRRS_MAX_RR, /* RR count */
474 };
475 
476 enum drrs_support_type {
477 	DRRS_NOT_SUPPORTED = 0,
478 	STATIC_DRRS_SUPPORT = 1,
479 	SEAMLESS_DRRS_SUPPORT = 2
480 };
481 
482 struct intel_dp;
483 struct i915_drrs {
484 	struct mutex mutex;
485 	struct delayed_work work;
486 	struct intel_dp *dp;
487 	unsigned busy_frontbuffer_bits;
488 	enum drrs_refresh_rate_type refresh_rate_type;
489 	enum drrs_support_type type;
490 };
491 
492 struct i915_psr {
493 	struct mutex lock;
494 
495 #define I915_PSR_DEBUG_MODE_MASK	0x0f
496 #define I915_PSR_DEBUG_DEFAULT		0x00
497 #define I915_PSR_DEBUG_DISABLE		0x01
498 #define I915_PSR_DEBUG_ENABLE		0x02
499 #define I915_PSR_DEBUG_FORCE_PSR1	0x03
500 #define I915_PSR_DEBUG_IRQ		0x10
501 
502 	u32 debug;
503 	bool sink_support;
504 	bool enabled;
505 	struct intel_dp *dp;
506 	enum pipe pipe;
507 	bool active;
508 	struct work_struct work;
509 	unsigned busy_frontbuffer_bits;
510 	bool sink_psr2_support;
511 	bool link_standby;
512 	bool colorimetry_support;
513 	bool psr2_enabled;
514 	u8 sink_sync_latency;
515 	ktime_t last_entry_attempt;
516 	ktime_t last_exit;
517 	bool sink_not_reliable;
518 	bool irq_aux_error;
519 	u16 su_x_granularity;
520 };
521 
522 /*
523  * Sorted by south display engine compatibility.
524  * If the new PCH comes with a south display engine that is not
525  * inherited from the latest item, please do not add it to the
526  * end. Instead, add it right after its "parent" PCH.
527  */
528 enum intel_pch {
529 	PCH_NOP = -1,	/* PCH without south display */
530 	PCH_NONE = 0,	/* No PCH present */
531 	PCH_IBX,	/* Ibexpeak PCH */
532 	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
533 	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
534 	PCH_SPT,        /* Sunrisepoint/Kaby Lake PCH */
535 	PCH_CNP,        /* Cannon/Comet Lake PCH */
536 	PCH_ICP,	/* Ice Lake PCH */
537 	PCH_MCC,        /* Mule Creek Canyon PCH */
538 };
539 
540 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
541 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
542 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
543 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
544 #define QUIRK_INCREASE_T12_DELAY (1<<6)
545 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
546 
547 struct intel_fbdev;
548 struct intel_fbc_work;
549 
550 struct intel_gmbus {
551 	struct i2c_adapter adapter;
552 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
553 	u32 force_bit;
554 	u32 reg0;
555 	i915_reg_t gpio_reg;
556 	struct i2c_algo_bit_data bit_algo;
557 	struct drm_i915_private *dev_priv;
558 };
559 
560 struct i915_suspend_saved_registers {
561 	u32 saveDSPARB;
562 	u32 saveFBC_CONTROL;
563 	u32 saveCACHE_MODE_0;
564 	u32 saveMI_ARB_STATE;
565 	u32 saveSWF0[16];
566 	u32 saveSWF1[16];
567 	u32 saveSWF3[3];
568 	u64 saveFENCE[I915_MAX_NUM_FENCES];
569 	u32 savePCH_PORT_HOTPLUG;
570 	u16 saveGCDGMBUS;
571 };
572 
573 struct vlv_s0ix_state {
574 	/* GAM */
575 	u32 wr_watermark;
576 	u32 gfx_prio_ctrl;
577 	u32 arb_mode;
578 	u32 gfx_pend_tlb0;
579 	u32 gfx_pend_tlb1;
580 	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
581 	u32 media_max_req_count;
582 	u32 gfx_max_req_count;
583 	u32 render_hwsp;
584 	u32 ecochk;
585 	u32 bsd_hwsp;
586 	u32 blt_hwsp;
587 	u32 tlb_rd_addr;
588 
589 	/* MBC */
590 	u32 g3dctl;
591 	u32 gsckgctl;
592 	u32 mbctl;
593 
594 	/* GCP */
595 	u32 ucgctl1;
596 	u32 ucgctl3;
597 	u32 rcgctl1;
598 	u32 rcgctl2;
599 	u32 rstctl;
600 	u32 misccpctl;
601 
602 	/* GPM */
603 	u32 gfxpause;
604 	u32 rpdeuhwtc;
605 	u32 rpdeuc;
606 	u32 ecobus;
607 	u32 pwrdwnupctl;
608 	u32 rp_down_timeout;
609 	u32 rp_deucsw;
610 	u32 rcubmabdtmr;
611 	u32 rcedata;
612 	u32 spare2gh;
613 
614 	/* Display 1 CZ domain */
615 	u32 gt_imr;
616 	u32 gt_ier;
617 	u32 pm_imr;
618 	u32 pm_ier;
619 	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
620 
621 	/* GT SA CZ domain */
622 	u32 tilectl;
623 	u32 gt_fifoctl;
624 	u32 gtlc_wake_ctrl;
625 	u32 gtlc_survive;
626 	u32 pmwgicz;
627 
628 	/* Display 2 CZ domain */
629 	u32 gu_ctl0;
630 	u32 gu_ctl1;
631 	u32 pcbr;
632 	u32 clock_gate_dis2;
633 };
634 
635 struct intel_rps_ei {
636 	ktime_t ktime;
637 	u32 render_c0;
638 	u32 media_c0;
639 };
640 
641 struct intel_rps {
642 	struct mutex lock; /* protects enabling and the worker */
643 
644 	/*
645 	 * work, interrupts_enabled and pm_iir are protected by
646 	 * dev_priv->irq_lock
647 	 */
648 	struct work_struct work;
649 	bool interrupts_enabled;
650 	u32 pm_iir;
651 
652 	/* PM interrupt bits that should never be masked */
653 	u32 pm_intrmsk_mbz;
654 
655 	/* Frequencies are stored in potentially platform dependent multiples.
656 	 * In other words, *_freq needs to be multiplied by X to be interesting.
657 	 * Soft limits are those which are used for the dynamic reclocking done
658 	 * by the driver (raise frequencies under heavy loads, and lower for
659 	 * lighter loads). Hard limits are those imposed by the hardware.
660 	 *
661 	 * A distinction is made for overclocking, which is never enabled by
662 	 * default, and is considered to be above the hard limit if it's
663 	 * possible at all.
664 	 */
665 	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
666 	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
667 	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
668 	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
669 	u8 min_freq;		/* AKA RPn. Minimum frequency */
670 	u8 boost_freq;		/* Frequency to request when wait boosting */
671 	u8 idle_freq;		/* Frequency to request when we are idle */
672 	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
673 	u8 rp1_freq;		/* "less than" RP0 power/freqency */
674 	u8 rp0_freq;		/* Non-overclocked max frequency. */
675 	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
676 
677 	int last_adj;
678 
679 	struct {
680 		struct mutex mutex;
681 
682 		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
683 		unsigned int interactive;
684 
685 		u8 up_threshold; /* Current %busy required to uplock */
686 		u8 down_threshold; /* Current %busy required to downclock */
687 	} power;
688 
689 	bool enabled;
690 	atomic_t num_waiters;
691 	atomic_t boosts;
692 
693 	/* manual wa residency calculations */
694 	struct intel_rps_ei ei;
695 };
696 
697 struct intel_rc6 {
698 	bool enabled;
699 	u64 prev_hw_residency[4];
700 	u64 cur_residency[4];
701 };
702 
703 struct intel_llc_pstate {
704 	bool enabled;
705 };
706 
707 struct intel_gen6_power_mgmt {
708 	struct intel_rps rps;
709 	struct intel_rc6 rc6;
710 	struct intel_llc_pstate llc_pstate;
711 };
712 
713 /* defined intel_pm.c */
714 extern spinlock_t mchdev_lock;
715 
716 struct intel_ilk_power_mgmt {
717 	u8 cur_delay;
718 	u8 min_delay;
719 	u8 max_delay;
720 	u8 fmax;
721 	u8 fstart;
722 
723 	u64 last_count1;
724 	unsigned long last_time1;
725 	unsigned long chipset_power;
726 	u64 last_count2;
727 	u64 last_time2;
728 	unsigned long gfx_power;
729 	u8 corr;
730 
731 	int c_m;
732 	int r_t;
733 };
734 
735 #define MAX_L3_SLICES 2
736 struct intel_l3_parity {
737 	u32 *remap_info[MAX_L3_SLICES];
738 	struct work_struct error_work;
739 	int which_slice;
740 };
741 
742 struct i915_gem_mm {
743 	/** Memory allocator for GTT stolen memory */
744 	struct drm_mm stolen;
745 	/** Protects the usage of the GTT stolen memory allocator. This is
746 	 * always the inner lock when overlapping with struct_mutex. */
747 	struct mutex stolen_lock;
748 
749 	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
750 	spinlock_t obj_lock;
751 
752 	/**
753 	 * List of objects which are purgeable.
754 	 */
755 	struct list_head purge_list;
756 
757 	/**
758 	 * List of objects which have allocated pages and are shrinkable.
759 	 */
760 	struct list_head shrink_list;
761 
762 	/**
763 	 * List of objects which are pending destruction.
764 	 */
765 	struct llist_head free_list;
766 	struct work_struct free_work;
767 	spinlock_t free_lock;
768 	/**
769 	 * Count of objects pending destructions. Used to skip needlessly
770 	 * waiting on an RCU barrier if no objects are waiting to be freed.
771 	 */
772 	atomic_t free_count;
773 
774 	/**
775 	 * Small stash of WC pages
776 	 */
777 	struct pagestash wc_stash;
778 
779 	/**
780 	 * tmpfs instance used for shmem backed objects
781 	 */
782 	struct vfsmount *gemfs;
783 
784 	/** PPGTT used for aliasing the PPGTT with the GTT */
785 	struct i915_ppgtt *aliasing_ppgtt;
786 
787 	struct notifier_block oom_notifier;
788 	struct notifier_block vmap_notifier;
789 	struct shrinker shrinker;
790 
791 	/**
792 	 * Workqueue to fault in userptr pages, flushed by the execbuf
793 	 * when required but otherwise left to userspace to try again
794 	 * on EAGAIN.
795 	 */
796 	struct workqueue_struct *userptr_wq;
797 
798 	u64 unordered_timeline;
799 
800 	/* the indicator for dispatch video commands on two BSD rings */
801 	atomic_t bsd_engine_dispatch_index;
802 
803 	/** Bit 6 swizzling required for X tiling */
804 	u32 bit_6_swizzle_x;
805 	/** Bit 6 swizzling required for Y tiling */
806 	u32 bit_6_swizzle_y;
807 
808 	/* shrinker accounting, also useful for userland debugging */
809 	u64 shrink_memory;
810 	u32 shrink_count;
811 };
812 
813 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
814 
815 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
816 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
817 
818 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
819 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
820 
821 #define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */
822 
823 struct ddi_vbt_port_info {
824 	/* Non-NULL if port present. */
825 	const struct child_device_config *child;
826 
827 	int max_tmds_clock;
828 
829 	/*
830 	 * This is an index in the HDMI/DVI DDI buffer translation table.
831 	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
832 	 * populate this field.
833 	 */
834 #define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
835 	u8 hdmi_level_shift;
836 
837 	u8 supports_dvi:1;
838 	u8 supports_hdmi:1;
839 	u8 supports_dp:1;
840 	u8 supports_edp:1;
841 	u8 supports_typec_usb:1;
842 	u8 supports_tbt:1;
843 
844 	u8 alternate_aux_channel;
845 	u8 alternate_ddc_pin;
846 
847 	u8 dp_boost_level;
848 	u8 hdmi_boost_level;
849 	int dp_max_link_rate;		/* 0 for not limited by VBT */
850 };
851 
852 enum psr_lines_to_wait {
853 	PSR_0_LINES_TO_WAIT = 0,
854 	PSR_1_LINE_TO_WAIT,
855 	PSR_4_LINES_TO_WAIT,
856 	PSR_8_LINES_TO_WAIT
857 };
858 
859 struct intel_vbt_data {
860 	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
861 	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
862 
863 	/* Feature bits */
864 	unsigned int int_tv_support:1;
865 	unsigned int lvds_dither:1;
866 	unsigned int int_crt_support:1;
867 	unsigned int lvds_use_ssc:1;
868 	unsigned int int_lvds_support:1;
869 	unsigned int display_clock_mode:1;
870 	unsigned int fdi_rx_polarity_inverted:1;
871 	unsigned int panel_type:4;
872 	int lvds_ssc_freq;
873 	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
874 	enum drm_panel_orientation orientation;
875 
876 	enum drrs_support_type drrs_type;
877 
878 	struct {
879 		int rate;
880 		int lanes;
881 		int preemphasis;
882 		int vswing;
883 		bool low_vswing;
884 		bool initialized;
885 		int bpp;
886 		struct edp_power_seq pps;
887 	} edp;
888 
889 	struct {
890 		bool enable;
891 		bool full_link;
892 		bool require_aux_wakeup;
893 		int idle_frames;
894 		enum psr_lines_to_wait lines_to_wait;
895 		int tp1_wakeup_time_us;
896 		int tp2_tp3_wakeup_time_us;
897 		int psr2_tp2_tp3_wakeup_time_us;
898 	} psr;
899 
900 	struct {
901 		u16 pwm_freq_hz;
902 		bool present;
903 		bool active_low_pwm;
904 		u8 min_brightness;	/* min_brightness/255 of max */
905 		u8 controller;		/* brightness controller number */
906 		enum intel_backlight_type type;
907 	} backlight;
908 
909 	/* MIPI DSI */
910 	struct {
911 		u16 panel_id;
912 		struct mipi_config *config;
913 		struct mipi_pps_data *pps;
914 		u16 bl_ports;
915 		u16 cabc_ports;
916 		u8 seq_version;
917 		u32 size;
918 		u8 *data;
919 		const u8 *sequence[MIPI_SEQ_MAX];
920 		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
921 		enum drm_panel_orientation orientation;
922 	} dsi;
923 
924 	int crt_ddc_pin;
925 
926 	int child_dev_num;
927 	struct child_device_config *child_dev;
928 
929 	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
930 	struct sdvo_device_mapping sdvo_mappings[2];
931 };
932 
933 enum intel_ddb_partitioning {
934 	INTEL_DDB_PART_1_2,
935 	INTEL_DDB_PART_5_6, /* IVB+ */
936 };
937 
938 struct intel_wm_level {
939 	bool enable;
940 	u32 pri_val;
941 	u32 spr_val;
942 	u32 cur_val;
943 	u32 fbc_val;
944 };
945 
946 struct ilk_wm_values {
947 	u32 wm_pipe[3];
948 	u32 wm_lp[3];
949 	u32 wm_lp_spr[3];
950 	u32 wm_linetime[3];
951 	bool enable_fbc_wm;
952 	enum intel_ddb_partitioning partitioning;
953 };
954 
955 struct g4x_pipe_wm {
956 	u16 plane[I915_MAX_PLANES];
957 	u16 fbc;
958 };
959 
960 struct g4x_sr_wm {
961 	u16 plane;
962 	u16 cursor;
963 	u16 fbc;
964 };
965 
966 struct vlv_wm_ddl_values {
967 	u8 plane[I915_MAX_PLANES];
968 };
969 
970 struct vlv_wm_values {
971 	struct g4x_pipe_wm pipe[3];
972 	struct g4x_sr_wm sr;
973 	struct vlv_wm_ddl_values ddl[3];
974 	u8 level;
975 	bool cxsr;
976 };
977 
978 struct g4x_wm_values {
979 	struct g4x_pipe_wm pipe[2];
980 	struct g4x_sr_wm sr;
981 	struct g4x_sr_wm hpll;
982 	bool cxsr;
983 	bool hpll_en;
984 	bool fbc_en;
985 };
986 
987 struct skl_ddb_entry {
988 	u16 start, end;	/* in number of blocks, 'end' is exclusive */
989 };
990 
991 static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
992 {
993 	return entry->end - entry->start;
994 }
995 
996 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
997 				       const struct skl_ddb_entry *e2)
998 {
999 	if (e1->start == e2->start && e1->end == e2->end)
1000 		return true;
1001 
1002 	return false;
1003 }
1004 
1005 struct skl_ddb_allocation {
1006 	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1007 };
1008 
1009 struct skl_ddb_values {
1010 	unsigned dirty_pipes;
1011 	struct skl_ddb_allocation ddb;
1012 };
1013 
1014 struct skl_wm_level {
1015 	u16 min_ddb_alloc;
1016 	u16 plane_res_b;
1017 	u8 plane_res_l;
1018 	bool plane_en;
1019 	bool ignore_lines;
1020 };
1021 
1022 /* Stores plane specific WM parameters */
1023 struct skl_wm_params {
1024 	bool x_tiled, y_tiled;
1025 	bool rc_surface;
1026 	bool is_planar;
1027 	u32 width;
1028 	u8 cpp;
1029 	u32 plane_pixel_rate;
1030 	u32 y_min_scanlines;
1031 	u32 plane_bytes_per_line;
1032 	uint_fixed_16_16_t plane_blocks_per_line;
1033 	uint_fixed_16_16_t y_tile_minimum;
1034 	u32 linetime_us;
1035 	u32 dbuf_block_size;
1036 };
1037 
1038 enum intel_pipe_crc_source {
1039 	INTEL_PIPE_CRC_SOURCE_NONE,
1040 	INTEL_PIPE_CRC_SOURCE_PLANE1,
1041 	INTEL_PIPE_CRC_SOURCE_PLANE2,
1042 	INTEL_PIPE_CRC_SOURCE_PLANE3,
1043 	INTEL_PIPE_CRC_SOURCE_PLANE4,
1044 	INTEL_PIPE_CRC_SOURCE_PLANE5,
1045 	INTEL_PIPE_CRC_SOURCE_PLANE6,
1046 	INTEL_PIPE_CRC_SOURCE_PLANE7,
1047 	INTEL_PIPE_CRC_SOURCE_PIPE,
1048 	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
1049 	INTEL_PIPE_CRC_SOURCE_TV,
1050 	INTEL_PIPE_CRC_SOURCE_DP_B,
1051 	INTEL_PIPE_CRC_SOURCE_DP_C,
1052 	INTEL_PIPE_CRC_SOURCE_DP_D,
1053 	INTEL_PIPE_CRC_SOURCE_AUTO,
1054 	INTEL_PIPE_CRC_SOURCE_MAX,
1055 };
1056 
1057 #define INTEL_PIPE_CRC_ENTRIES_NR	128
1058 struct intel_pipe_crc {
1059 	spinlock_t lock;
1060 	int skipped;
1061 	enum intel_pipe_crc_source source;
1062 };
1063 
1064 struct i915_frontbuffer_tracking {
1065 	spinlock_t lock;
1066 
1067 	/*
1068 	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1069 	 * scheduled flips.
1070 	 */
1071 	unsigned busy_bits;
1072 	unsigned flip_bits;
1073 };
1074 
1075 struct i915_virtual_gpu {
1076 	bool active;
1077 	u32 caps;
1078 };
1079 
1080 /* used in computing the new watermarks state */
1081 struct intel_wm_config {
1082 	unsigned int num_pipes_active;
1083 	bool sprites_enabled;
1084 	bool sprites_scaled;
1085 };
1086 
1087 struct i915_oa_format {
1088 	u32 format;
1089 	int size;
1090 };
1091 
1092 struct i915_oa_reg {
1093 	i915_reg_t addr;
1094 	u32 value;
1095 };
1096 
1097 struct i915_oa_config {
1098 	char uuid[UUID_STRING_LEN + 1];
1099 	int id;
1100 
1101 	const struct i915_oa_reg *mux_regs;
1102 	u32 mux_regs_len;
1103 	const struct i915_oa_reg *b_counter_regs;
1104 	u32 b_counter_regs_len;
1105 	const struct i915_oa_reg *flex_regs;
1106 	u32 flex_regs_len;
1107 
1108 	struct attribute_group sysfs_metric;
1109 	struct attribute *attrs[2];
1110 	struct device_attribute sysfs_metric_id;
1111 
1112 	atomic_t ref_count;
1113 };
1114 
1115 struct i915_perf_stream;
1116 
1117 /**
1118  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1119  */
1120 struct i915_perf_stream_ops {
1121 	/**
1122 	 * @enable: Enables the collection of HW samples, either in response to
1123 	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1124 	 * without `I915_PERF_FLAG_DISABLED`.
1125 	 */
1126 	void (*enable)(struct i915_perf_stream *stream);
1127 
1128 	/**
1129 	 * @disable: Disables the collection of HW samples, either in response
1130 	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1131 	 * the stream.
1132 	 */
1133 	void (*disable)(struct i915_perf_stream *stream);
1134 
1135 	/**
1136 	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1137 	 * once there is something ready to read() for the stream
1138 	 */
1139 	void (*poll_wait)(struct i915_perf_stream *stream,
1140 			  struct file *file,
1141 			  poll_table *wait);
1142 
1143 	/**
1144 	 * @wait_unlocked: For handling a blocking read, wait until there is
1145 	 * something to ready to read() for the stream. E.g. wait on the same
1146 	 * wait queue that would be passed to poll_wait().
1147 	 */
1148 	int (*wait_unlocked)(struct i915_perf_stream *stream);
1149 
1150 	/**
1151 	 * @read: Copy buffered metrics as records to userspace
1152 	 * **buf**: the userspace, destination buffer
1153 	 * **count**: the number of bytes to copy, requested by userspace
1154 	 * **offset**: zero at the start of the read, updated as the read
1155 	 * proceeds, it represents how many bytes have been copied so far and
1156 	 * the buffer offset for copying the next record.
1157 	 *
1158 	 * Copy as many buffered i915 perf samples and records for this stream
1159 	 * to userspace as will fit in the given buffer.
1160 	 *
1161 	 * Only write complete records; returning -%ENOSPC if there isn't room
1162 	 * for a complete record.
1163 	 *
1164 	 * Return any error condition that results in a short read such as
1165 	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1166 	 * returning to userspace.
1167 	 */
1168 	int (*read)(struct i915_perf_stream *stream,
1169 		    char __user *buf,
1170 		    size_t count,
1171 		    size_t *offset);
1172 
1173 	/**
1174 	 * @destroy: Cleanup any stream specific resources.
1175 	 *
1176 	 * The stream will always be disabled before this is called.
1177 	 */
1178 	void (*destroy)(struct i915_perf_stream *stream);
1179 };
1180 
1181 /**
1182  * struct i915_perf_stream - state for a single open stream FD
1183  */
1184 struct i915_perf_stream {
1185 	/**
1186 	 * @dev_priv: i915 drm device
1187 	 */
1188 	struct drm_i915_private *dev_priv;
1189 
1190 	/**
1191 	 * @link: Links the stream into ``&drm_i915_private->streams``
1192 	 */
1193 	struct list_head link;
1194 
1195 	/**
1196 	 * @wakeref: As we keep the device awake while the perf stream is
1197 	 * active, we track our runtime pm reference for later release.
1198 	 */
1199 	intel_wakeref_t wakeref;
1200 
1201 	/**
1202 	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1203 	 * properties given when opening a stream, representing the contents
1204 	 * of a single sample as read() by userspace.
1205 	 */
1206 	u32 sample_flags;
1207 
1208 	/**
1209 	 * @sample_size: Considering the configured contents of a sample
1210 	 * combined with the required header size, this is the total size
1211 	 * of a single sample record.
1212 	 */
1213 	int sample_size;
1214 
1215 	/**
1216 	 * @ctx: %NULL if measuring system-wide across all contexts or a
1217 	 * specific context that is being monitored.
1218 	 */
1219 	struct i915_gem_context *ctx;
1220 
1221 	/**
1222 	 * @enabled: Whether the stream is currently enabled, considering
1223 	 * whether the stream was opened in a disabled state and based
1224 	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1225 	 */
1226 	bool enabled;
1227 
1228 	/**
1229 	 * @ops: The callbacks providing the implementation of this specific
1230 	 * type of configured stream.
1231 	 */
1232 	const struct i915_perf_stream_ops *ops;
1233 
1234 	/**
1235 	 * @oa_config: The OA configuration used by the stream.
1236 	 */
1237 	struct i915_oa_config *oa_config;
1238 };
1239 
1240 /**
1241  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1242  */
1243 struct i915_oa_ops {
1244 	/**
1245 	 * @is_valid_b_counter_reg: Validates register's address for
1246 	 * programming boolean counters for a particular platform.
1247 	 */
1248 	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1249 				       u32 addr);
1250 
1251 	/**
1252 	 * @is_valid_mux_reg: Validates register's address for programming mux
1253 	 * for a particular platform.
1254 	 */
1255 	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1256 
1257 	/**
1258 	 * @is_valid_flex_reg: Validates register's address for programming
1259 	 * flex EU filtering for a particular platform.
1260 	 */
1261 	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1262 
1263 	/**
1264 	 * @enable_metric_set: Selects and applies any MUX configuration to set
1265 	 * up the Boolean and Custom (B/C) counters that are part of the
1266 	 * counter reports being sampled. May apply system constraints such as
1267 	 * disabling EU clock gating as required.
1268 	 */
1269 	int (*enable_metric_set)(struct i915_perf_stream *stream);
1270 
1271 	/**
1272 	 * @disable_metric_set: Remove system constraints associated with using
1273 	 * the OA unit.
1274 	 */
1275 	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1276 
1277 	/**
1278 	 * @oa_enable: Enable periodic sampling
1279 	 */
1280 	void (*oa_enable)(struct i915_perf_stream *stream);
1281 
1282 	/**
1283 	 * @oa_disable: Disable periodic sampling
1284 	 */
1285 	void (*oa_disable)(struct i915_perf_stream *stream);
1286 
1287 	/**
1288 	 * @read: Copy data from the circular OA buffer into a given userspace
1289 	 * buffer.
1290 	 */
1291 	int (*read)(struct i915_perf_stream *stream,
1292 		    char __user *buf,
1293 		    size_t count,
1294 		    size_t *offset);
1295 
1296 	/**
1297 	 * @oa_hw_tail_read: read the OA tail pointer register
1298 	 *
1299 	 * In particular this enables us to share all the fiddly code for
1300 	 * handling the OA unit tail pointer race that affects multiple
1301 	 * generations.
1302 	 */
1303 	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1304 };
1305 
1306 struct intel_cdclk_state {
1307 	unsigned int cdclk, vco, ref, bypass;
1308 	u8 voltage_level;
1309 };
1310 
1311 struct drm_i915_private {
1312 	struct drm_device drm;
1313 
1314 	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1315 	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1316 	struct intel_driver_caps caps;
1317 
1318 	/**
1319 	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1320 	 * end of stolen which we can optionally use to create GEM objects
1321 	 * backed by stolen memory. Note that stolen_usable_size tells us
1322 	 * exactly how much of this we are actually allowed to use, given that
1323 	 * some portion of it is in fact reserved for use by hardware functions.
1324 	 */
1325 	struct resource dsm;
1326 	/**
1327 	 * Reseved portion of Data Stolen Memory
1328 	 */
1329 	struct resource dsm_reserved;
1330 
1331 	/*
1332 	 * Stolen memory is segmented in hardware with different portions
1333 	 * offlimits to certain functions.
1334 	 *
1335 	 * The drm_mm is initialised to the total accessible range, as found
1336 	 * from the PCI config. On Broadwell+, this is further restricted to
1337 	 * avoid the first page! The upper end of stolen memory is reserved for
1338 	 * hardware functions and similarly removed from the accessible range.
1339 	 */
1340 	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1341 
1342 	struct intel_uncore uncore;
1343 
1344 	struct i915_virtual_gpu vgpu;
1345 
1346 	struct intel_gvt *gvt;
1347 
1348 	struct intel_wopcm wopcm;
1349 
1350 	struct intel_huc huc;
1351 	struct intel_guc guc;
1352 
1353 	struct intel_csr csr;
1354 
1355 	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1356 
1357 	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
1358 	 * controller on different i2c buses. */
1359 	struct mutex gmbus_mutex;
1360 
1361 	/**
1362 	 * Base address of where the gmbus and gpio blocks are located (either
1363 	 * on PCH or on SoC for platforms without PCH).
1364 	 */
1365 	u32 gpio_mmio_base;
1366 
1367 	/* MMIO base address for MIPI regs */
1368 	u32 mipi_mmio_base;
1369 
1370 	u32 psr_mmio_base;
1371 
1372 	u32 pps_mmio_base;
1373 
1374 	wait_queue_head_t gmbus_wait_queue;
1375 
1376 	struct pci_dev *bridge_dev;
1377 	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1378 	/* Context used internally to idle the GPU and setup initial state */
1379 	struct i915_gem_context *kernel_context;
1380 	/* Context only to be used for injecting preemption commands */
1381 	struct i915_gem_context *preempt_context;
1382 	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1383 					    [MAX_ENGINE_INSTANCE + 1];
1384 
1385 	struct resource mch_res;
1386 
1387 	/* protects the irq masks */
1388 	spinlock_t irq_lock;
1389 
1390 	bool display_irqs_enabled;
1391 
1392 	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1393 	struct pm_qos_request pm_qos;
1394 
1395 	/* Sideband mailbox protection */
1396 	struct mutex sb_lock;
1397 	struct pm_qos_request sb_qos;
1398 
1399 	/** Cached value of IMR to avoid reads in updating the bitfield */
1400 	union {
1401 		u32 irq_mask;
1402 		u32 de_irq_mask[I915_MAX_PIPES];
1403 	};
1404 	u32 gt_irq_mask;
1405 	u32 pm_imr;
1406 	u32 pm_ier;
1407 	u32 pm_rps_events;
1408 	u32 pm_guc_events;
1409 	u32 pipestat_irq_mask[I915_MAX_PIPES];
1410 
1411 	struct i915_hotplug hotplug;
1412 	struct intel_fbc fbc;
1413 	struct i915_drrs drrs;
1414 	struct intel_opregion opregion;
1415 	struct intel_vbt_data vbt;
1416 
1417 	bool preserve_bios_swizzle;
1418 
1419 	/* overlay */
1420 	struct intel_overlay *overlay;
1421 
1422 	/* backlight registers and fields in struct intel_panel */
1423 	struct mutex backlight_lock;
1424 
1425 	/* LVDS info */
1426 	bool no_aux_handshake;
1427 
1428 	/* protects panel power sequencer state */
1429 	struct mutex pps_mutex;
1430 
1431 	unsigned int fsb_freq, mem_freq, is_ddr3;
1432 	unsigned int skl_preferred_vco_freq;
1433 	unsigned int max_cdclk_freq;
1434 
1435 	unsigned int max_dotclk_freq;
1436 	unsigned int rawclk_freq;
1437 	unsigned int hpll_freq;
1438 	unsigned int fdi_pll_freq;
1439 	unsigned int czclk_freq;
1440 
1441 	struct {
1442 		/*
1443 		 * The current logical cdclk state.
1444 		 * See intel_atomic_state.cdclk.logical
1445 		 *
1446 		 * For reading holding any crtc lock is sufficient,
1447 		 * for writing must hold all of them.
1448 		 */
1449 		struct intel_cdclk_state logical;
1450 		/*
1451 		 * The current actual cdclk state.
1452 		 * See intel_atomic_state.cdclk.actual
1453 		 */
1454 		struct intel_cdclk_state actual;
1455 		/* The current hardware cdclk state */
1456 		struct intel_cdclk_state hw;
1457 
1458 		int force_min_cdclk;
1459 	} cdclk;
1460 
1461 	/**
1462 	 * wq - Driver workqueue for GEM.
1463 	 *
1464 	 * NOTE: Work items scheduled here are not allowed to grab any modeset
1465 	 * locks, for otherwise the flushing done in the pageflip code will
1466 	 * result in deadlocks.
1467 	 */
1468 	struct workqueue_struct *wq;
1469 
1470 	/* ordered wq for modesets */
1471 	struct workqueue_struct *modeset_wq;
1472 
1473 	/* Display functions */
1474 	struct drm_i915_display_funcs display;
1475 
1476 	/* PCH chipset type */
1477 	enum intel_pch pch_type;
1478 	unsigned short pch_id;
1479 
1480 	unsigned long quirks;
1481 
1482 	struct drm_atomic_state *modeset_restore_state;
1483 	struct drm_modeset_acquire_ctx reset_ctx;
1484 
1485 	struct i915_ggtt ggtt; /* VM representing the global address space */
1486 
1487 	struct i915_gem_mm mm;
1488 	DECLARE_HASHTABLE(mm_structs, 7);
1489 	struct mutex mm_lock;
1490 
1491 	struct intel_ppat ppat;
1492 
1493 	/* Kernel Modesetting */
1494 
1495 	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1496 	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1497 
1498 #ifdef CONFIG_DEBUG_FS
1499 	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1500 #endif
1501 
1502 	/* dpll and cdclk state is protected by connection_mutex */
1503 	int num_shared_dpll;
1504 	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1505 	const struct intel_dpll_mgr *dpll_mgr;
1506 
1507 	/*
1508 	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1509 	 * Must be global rather than per dpll, because on some platforms
1510 	 * plls share registers.
1511 	 */
1512 	struct mutex dpll_lock;
1513 
1514 	unsigned int active_crtcs;
1515 	/* minimum acceptable cdclk for each pipe */
1516 	int min_cdclk[I915_MAX_PIPES];
1517 	/* minimum acceptable voltage level for each pipe */
1518 	u8 min_voltage_level[I915_MAX_PIPES];
1519 
1520 	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1521 
1522 	struct i915_wa_list gt_wa_list;
1523 
1524 	struct i915_frontbuffer_tracking fb_tracking;
1525 
1526 	struct intel_atomic_helper {
1527 		struct llist_head free_list;
1528 		struct work_struct free_work;
1529 	} atomic_helper;
1530 
1531 	u16 orig_clock;
1532 
1533 	bool mchbar_need_disable;
1534 
1535 	struct intel_l3_parity l3_parity;
1536 
1537 	/*
1538 	 * edram size in MB.
1539 	 * Cannot be determined by PCIID. You must always read a register.
1540 	 */
1541 	u32 edram_size_mb;
1542 
1543 	/* gen6+ GT PM state */
1544 	struct intel_gen6_power_mgmt gt_pm;
1545 
1546 	/* ilk-only ips/rps state. Everything in here is protected by the global
1547 	 * mchdev_lock in intel_pm.c */
1548 	struct intel_ilk_power_mgmt ips;
1549 
1550 	struct i915_power_domains power_domains;
1551 
1552 	struct i915_psr psr;
1553 
1554 	struct i915_gpu_error gpu_error;
1555 
1556 	struct drm_i915_gem_object *vlv_pctx;
1557 
1558 	/* list of fbdev register on this device */
1559 	struct intel_fbdev *fbdev;
1560 	struct work_struct fbdev_suspend_work;
1561 
1562 	struct drm_property *broadcast_rgb_property;
1563 	struct drm_property *force_audio_property;
1564 
1565 	/* hda/i915 audio component */
1566 	struct i915_audio_component *audio_component;
1567 	bool audio_component_registered;
1568 	/**
1569 	 * av_mutex - mutex for audio/video sync
1570 	 *
1571 	 */
1572 	struct mutex av_mutex;
1573 	int audio_power_refcount;
1574 
1575 	struct {
1576 		struct mutex mutex;
1577 		struct list_head list;
1578 		struct llist_head free_list;
1579 		struct work_struct free_work;
1580 
1581 		/* The hw wants to have a stable context identifier for the
1582 		 * lifetime of the context (for OA, PASID, faults, etc).
1583 		 * This is limited in execlists to 21 bits.
1584 		 */
1585 		struct ida hw_ida;
1586 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1587 #define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1588 #define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1589 		struct list_head hw_id_list;
1590 	} contexts;
1591 
1592 	u32 fdi_rx_config;
1593 
1594 	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1595 	u32 chv_phy_control;
1596 	/*
1597 	 * Shadows for CHV DPLL_MD regs to keep the state
1598 	 * checker somewhat working in the presence hardware
1599 	 * crappiness (can't read out DPLL_MD for pipes B & C).
1600 	 */
1601 	u32 chv_dpll_md[I915_MAX_PIPES];
1602 	u32 bxt_phy_grc;
1603 
1604 	u32 suspend_count;
1605 	bool power_domains_suspended;
1606 	struct i915_suspend_saved_registers regfile;
1607 	struct vlv_s0ix_state vlv_s0ix_state;
1608 
1609 	enum {
1610 		I915_SAGV_UNKNOWN = 0,
1611 		I915_SAGV_DISABLED,
1612 		I915_SAGV_ENABLED,
1613 		I915_SAGV_NOT_CONTROLLED
1614 	} sagv_status;
1615 
1616 	struct {
1617 		/*
1618 		 * Raw watermark latency values:
1619 		 * in 0.1us units for WM0,
1620 		 * in 0.5us units for WM1+.
1621 		 */
1622 		/* primary */
1623 		u16 pri_latency[5];
1624 		/* sprite */
1625 		u16 spr_latency[5];
1626 		/* cursor */
1627 		u16 cur_latency[5];
1628 		/*
1629 		 * Raw watermark memory latency values
1630 		 * for SKL for all 8 levels
1631 		 * in 1us units.
1632 		 */
1633 		u16 skl_latency[8];
1634 
1635 		/* current hardware state */
1636 		union {
1637 			struct ilk_wm_values hw;
1638 			struct skl_ddb_values skl_hw;
1639 			struct vlv_wm_values vlv;
1640 			struct g4x_wm_values g4x;
1641 		};
1642 
1643 		u8 max_level;
1644 
1645 		/*
1646 		 * Should be held around atomic WM register writing; also
1647 		 * protects * intel_crtc->wm.active and
1648 		 * cstate->wm.need_postvbl_update.
1649 		 */
1650 		struct mutex wm_mutex;
1651 
1652 		/*
1653 		 * Set during HW readout of watermarks/DDB.  Some platforms
1654 		 * need to know when we're still using BIOS-provided values
1655 		 * (which we don't fully trust).
1656 		 */
1657 		bool distrust_bios_wm;
1658 	} wm;
1659 
1660 	struct dram_info {
1661 		bool valid;
1662 		bool is_16gb_dimm;
1663 		u8 num_channels;
1664 		u8 ranks;
1665 		u32 bandwidth_kbps;
1666 		bool symmetric_memory;
1667 		enum intel_dram_type {
1668 			INTEL_DRAM_UNKNOWN,
1669 			INTEL_DRAM_DDR3,
1670 			INTEL_DRAM_DDR4,
1671 			INTEL_DRAM_LPDDR3,
1672 			INTEL_DRAM_LPDDR4
1673 		} type;
1674 	} dram_info;
1675 
1676 	struct intel_bw_info {
1677 		unsigned int deratedbw[3]; /* for each QGV point */
1678 		u8 num_qgv_points;
1679 		u8 num_planes;
1680 	} max_bw[6];
1681 
1682 	struct drm_private_obj bw_obj;
1683 
1684 	struct intel_runtime_pm runtime_pm;
1685 
1686 	struct {
1687 		bool initialized;
1688 
1689 		struct kobject *metrics_kobj;
1690 		struct ctl_table_header *sysctl_header;
1691 
1692 		/*
1693 		 * Lock associated with adding/modifying/removing OA configs
1694 		 * in dev_priv->perf.metrics_idr.
1695 		 */
1696 		struct mutex metrics_lock;
1697 
1698 		/*
1699 		 * List of dynamic configurations, you need to hold
1700 		 * dev_priv->perf.metrics_lock to access it.
1701 		 */
1702 		struct idr metrics_idr;
1703 
1704 		/*
1705 		 * Lock associated with anything below within this structure
1706 		 * except exclusive_stream.
1707 		 */
1708 		struct mutex lock;
1709 		struct list_head streams;
1710 
1711 		struct {
1712 			/*
1713 			 * The stream currently using the OA unit. If accessed
1714 			 * outside a syscall associated to its file
1715 			 * descriptor, you need to hold
1716 			 * dev_priv->drm.struct_mutex.
1717 			 */
1718 			struct i915_perf_stream *exclusive_stream;
1719 
1720 			struct intel_context *pinned_ctx;
1721 			u32 specific_ctx_id;
1722 			u32 specific_ctx_id_mask;
1723 
1724 			struct hrtimer poll_check_timer;
1725 			wait_queue_head_t poll_wq;
1726 			bool pollin;
1727 
1728 			/**
1729 			 * For rate limiting any notifications of spurious
1730 			 * invalid OA reports
1731 			 */
1732 			struct ratelimit_state spurious_report_rs;
1733 
1734 			bool periodic;
1735 			int period_exponent;
1736 
1737 			struct i915_oa_config test_config;
1738 
1739 			struct {
1740 				struct i915_vma *vma;
1741 				u8 *vaddr;
1742 				u32 last_ctx_id;
1743 				int format;
1744 				int format_size;
1745 
1746 				/**
1747 				 * Locks reads and writes to all head/tail state
1748 				 *
1749 				 * Consider: the head and tail pointer state
1750 				 * needs to be read consistently from a hrtimer
1751 				 * callback (atomic context) and read() fop
1752 				 * (user context) with tail pointer updates
1753 				 * happening in atomic context and head updates
1754 				 * in user context and the (unlikely)
1755 				 * possibility of read() errors needing to
1756 				 * reset all head/tail state.
1757 				 *
1758 				 * Note: Contention or performance aren't
1759 				 * currently a significant concern here
1760 				 * considering the relatively low frequency of
1761 				 * hrtimer callbacks (5ms period) and that
1762 				 * reads typically only happen in response to a
1763 				 * hrtimer event and likely complete before the
1764 				 * next callback.
1765 				 *
1766 				 * Note: This lock is not held *while* reading
1767 				 * and copying data to userspace so the value
1768 				 * of head observed in htrimer callbacks won't
1769 				 * represent any partial consumption of data.
1770 				 */
1771 				spinlock_t ptr_lock;
1772 
1773 				/**
1774 				 * One 'aging' tail pointer and one 'aged'
1775 				 * tail pointer ready to used for reading.
1776 				 *
1777 				 * Initial values of 0xffffffff are invalid
1778 				 * and imply that an update is required
1779 				 * (and should be ignored by an attempted
1780 				 * read)
1781 				 */
1782 				struct {
1783 					u32 offset;
1784 				} tails[2];
1785 
1786 				/**
1787 				 * Index for the aged tail ready to read()
1788 				 * data up to.
1789 				 */
1790 				unsigned int aged_tail_idx;
1791 
1792 				/**
1793 				 * A monotonic timestamp for when the current
1794 				 * aging tail pointer was read; used to
1795 				 * determine when it is old enough to trust.
1796 				 */
1797 				u64 aging_timestamp;
1798 
1799 				/**
1800 				 * Although we can always read back the head
1801 				 * pointer register, we prefer to avoid
1802 				 * trusting the HW state, just to avoid any
1803 				 * risk that some hardware condition could
1804 				 * somehow bump the head pointer unpredictably
1805 				 * and cause us to forward the wrong OA buffer
1806 				 * data to userspace.
1807 				 */
1808 				u32 head;
1809 			} oa_buffer;
1810 
1811 			u32 gen7_latched_oastatus1;
1812 			u32 ctx_oactxctrl_offset;
1813 			u32 ctx_flexeu0_offset;
1814 
1815 			/**
1816 			 * The RPT_ID/reason field for Gen8+ includes a bit
1817 			 * to determine if the CTX ID in the report is valid
1818 			 * but the specific bit differs between Gen 8 and 9
1819 			 */
1820 			u32 gen8_valid_ctx_bit;
1821 
1822 			struct i915_oa_ops ops;
1823 			const struct i915_oa_format *oa_formats;
1824 		} oa;
1825 	} perf;
1826 
1827 	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1828 	struct {
1829 		struct i915_gt_timelines {
1830 			struct mutex mutex; /* protects list, tainted by GPU */
1831 			struct list_head active_list;
1832 
1833 			/* Pack multiple timelines' seqnos into the same page */
1834 			spinlock_t hwsp_lock;
1835 			struct list_head hwsp_free_list;
1836 		} timelines;
1837 
1838 		struct list_head active_rings;
1839 
1840 		struct intel_wakeref wakeref;
1841 
1842 		struct list_head closed_vma;
1843 		spinlock_t closed_lock; /* guards the list of closed_vma */
1844 
1845 		/**
1846 		 * Is the GPU currently considered idle, or busy executing
1847 		 * userspace requests? Whilst idle, we allow runtime power
1848 		 * management to power down the hardware and display clocks.
1849 		 * In order to reduce the effect on performance, there
1850 		 * is a slight delay before we do so.
1851 		 */
1852 		intel_wakeref_t awake;
1853 
1854 		struct blocking_notifier_head pm_notifications;
1855 
1856 		ktime_t last_init_time;
1857 
1858 		struct i915_vma *scratch;
1859 	} gt;
1860 
1861 	struct {
1862 		struct notifier_block pm_notifier;
1863 
1864 		/**
1865 		 * We leave the user IRQ off as much as possible,
1866 		 * but this means that requests will finish and never
1867 		 * be retired once the system goes idle. Set a timer to
1868 		 * fire periodically while the ring is running. When it
1869 		 * fires, go retire requests.
1870 		 */
1871 		struct delayed_work retire_work;
1872 
1873 		/**
1874 		 * When we detect an idle GPU, we want to turn on
1875 		 * powersaving features. So once we see that there
1876 		 * are no more requests outstanding and no more
1877 		 * arrive within a small period of time, we fire
1878 		 * off the idle_work.
1879 		 */
1880 		struct work_struct idle_work;
1881 	} gem;
1882 
1883 	/* For i945gm vblank irq vs. C3 workaround */
1884 	struct {
1885 		struct work_struct work;
1886 		struct pm_qos_request pm_qos;
1887 		u8 c3_disable_latency;
1888 		u8 enabled;
1889 	} i945gm_vblank;
1890 
1891 	/* perform PHY state sanity checks? */
1892 	bool chv_phy_assert[2];
1893 
1894 	bool ipc_enabled;
1895 
1896 	/* Used to save the pipe-to-encoder mapping for audio */
1897 	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1898 
1899 	/* necessary resource sharing with HDMI LPE audio driver. */
1900 	struct {
1901 		struct platform_device *platdev;
1902 		int	irq;
1903 	} lpe_audio;
1904 
1905 	struct i915_pmu pmu;
1906 
1907 	struct i915_hdcp_comp_master *hdcp_master;
1908 	bool hdcp_comp_added;
1909 
1910 	/* Mutex to protect the above hdcp component related values. */
1911 	struct mutex hdcp_comp_mutex;
1912 
1913 	/*
1914 	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1915 	 * will be rejected. Instead look for a better place.
1916 	 */
1917 };
1918 
1919 struct dram_dimm_info {
1920 	u8 size, width, ranks;
1921 };
1922 
1923 struct dram_channel_info {
1924 	struct dram_dimm_info dimm_l, dimm_s;
1925 	u8 ranks;
1926 	bool is_16gb_dimm;
1927 };
1928 
1929 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1930 {
1931 	return container_of(dev, struct drm_i915_private, drm);
1932 }
1933 
1934 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
1935 {
1936 	return to_i915(dev_get_drvdata(kdev));
1937 }
1938 
1939 static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
1940 {
1941 	return container_of(wopcm, struct drm_i915_private, wopcm);
1942 }
1943 
1944 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1945 {
1946 	return container_of(guc, struct drm_i915_private, guc);
1947 }
1948 
1949 static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
1950 {
1951 	return container_of(huc, struct drm_i915_private, huc);
1952 }
1953 
1954 static inline struct drm_i915_private *uncore_to_i915(struct intel_uncore *uncore)
1955 {
1956 	return container_of(uncore, struct drm_i915_private, uncore);
1957 }
1958 
1959 /* Simple iterator over all initialised engines */
1960 #define for_each_engine(engine__, dev_priv__, id__) \
1961 	for ((id__) = 0; \
1962 	     (id__) < I915_NUM_ENGINES; \
1963 	     (id__)++) \
1964 		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1965 
1966 /* Iterator over subset of engines selected by mask */
1967 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1968 	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1969 	     (tmp__) ? \
1970 	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
1971 	     0;)
1972 
1973 enum hdmi_force_audio {
1974 	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
1975 	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
1976 	HDMI_AUDIO_AUTO,		/* trust EDID */
1977 	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
1978 };
1979 
1980 #define I915_GTT_OFFSET_NONE ((u32)-1)
1981 
1982 /*
1983  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1984  * considered to be the frontbuffer for the given plane interface-wise. This
1985  * doesn't mean that the hw necessarily already scans it out, but that any
1986  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1987  *
1988  * We have one bit per pipe and per scanout plane type.
1989  */
1990 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1991 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1992 	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1993 	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1994 	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1995 })
1996 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1997 	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1998 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1999 	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2000 		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2001 
2002 #define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
2003 #define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
2004 #define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
2005 
2006 #define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
2007 #define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
2008 
2009 #define REVID_FOREVER		0xff
2010 #define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2011 
2012 #define INTEL_GEN_MASK(s, e) ( \
2013 	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2014 	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2015 	GENMASK((e) - 1, (s) - 1))
2016 
2017 /* Returns true if Gen is in inclusive range [Start, End] */
2018 #define IS_GEN_RANGE(dev_priv, s, e) \
2019 	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
2020 
2021 #define IS_GEN(dev_priv, n) \
2022 	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
2023 	 INTEL_INFO(dev_priv)->gen == (n))
2024 
2025 /*
2026  * Return true if revision is in range [since,until] inclusive.
2027  *
2028  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2029  */
2030 #define IS_REVID(p, since, until) \
2031 	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2032 
2033 static __always_inline unsigned int
2034 __platform_mask_index(const struct intel_runtime_info *info,
2035 		      enum intel_platform p)
2036 {
2037 	const unsigned int pbits =
2038 		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
2039 
2040 	/* Expand the platform_mask array if this fails. */
2041 	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
2042 		     pbits * ARRAY_SIZE(info->platform_mask));
2043 
2044 	return p / pbits;
2045 }
2046 
2047 static __always_inline unsigned int
2048 __platform_mask_bit(const struct intel_runtime_info *info,
2049 		    enum intel_platform p)
2050 {
2051 	const unsigned int pbits =
2052 		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
2053 
2054 	return p % pbits + INTEL_SUBPLATFORM_BITS;
2055 }
2056 
2057 static inline u32
2058 intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
2059 {
2060 	const unsigned int pi = __platform_mask_index(info, p);
2061 
2062 	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
2063 }
2064 
2065 static __always_inline bool
2066 IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
2067 {
2068 	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
2069 	const unsigned int pi = __platform_mask_index(info, p);
2070 	const unsigned int pb = __platform_mask_bit(info, p);
2071 
2072 	BUILD_BUG_ON(!__builtin_constant_p(p));
2073 
2074 	return info->platform_mask[pi] & BIT(pb);
2075 }
2076 
2077 static __always_inline bool
2078 IS_SUBPLATFORM(const struct drm_i915_private *i915,
2079 	       enum intel_platform p, unsigned int s)
2080 {
2081 	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
2082 	const unsigned int pi = __platform_mask_index(info, p);
2083 	const unsigned int pb = __platform_mask_bit(info, p);
2084 	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
2085 	const u32 mask = info->platform_mask[pi];
2086 
2087 	BUILD_BUG_ON(!__builtin_constant_p(p));
2088 	BUILD_BUG_ON(!__builtin_constant_p(s));
2089 	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
2090 
2091 	/* Shift and test on the MSB position so sign flag can be used. */
2092 	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
2093 }
2094 
2095 #define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
2096 
2097 #define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
2098 #define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
2099 #define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
2100 #define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
2101 #define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
2102 #define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
2103 #define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
2104 #define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
2105 #define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
2106 #define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
2107 #define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
2108 #define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2109 #define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2110 #define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2111 #define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2112 #define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
2113 #define IS_IRONLAKE_M(dev_priv) \
2114 	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
2115 #define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2116 #define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2117 				 INTEL_INFO(dev_priv)->gt == 1)
2118 #define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2119 #define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2120 #define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
2121 #define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2122 #define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2123 #define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
2124 #define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2125 #define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2126 #define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2127 #define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2128 #define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2129 #define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2130 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2131 				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2132 #define IS_BDW_ULT(dev_priv) \
2133 	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
2134 #define IS_BDW_ULX(dev_priv) \
2135 	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2136 #define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2137 				 INTEL_INFO(dev_priv)->gt == 3)
2138 #define IS_HSW_ULT(dev_priv) \
2139 	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2140 #define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2141 				 INTEL_INFO(dev_priv)->gt == 3)
2142 #define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2143 				 INTEL_INFO(dev_priv)->gt == 1)
2144 /* ULX machines are also considered ULT. */
2145 #define IS_HSW_ULX(dev_priv) \
2146 	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
2147 #define IS_SKL_ULT(dev_priv) \
2148 	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
2149 #define IS_SKL_ULX(dev_priv) \
2150 	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
2151 #define IS_KBL_ULT(dev_priv) \
2152 	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
2153 #define IS_KBL_ULX(dev_priv) \
2154 	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2155 #define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2156 				 INTEL_INFO(dev_priv)->gt == 2)
2157 #define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2158 				 INTEL_INFO(dev_priv)->gt == 3)
2159 #define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2160 				 INTEL_INFO(dev_priv)->gt == 4)
2161 #define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2162 				 INTEL_INFO(dev_priv)->gt == 2)
2163 #define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2164 				 INTEL_INFO(dev_priv)->gt == 3)
2165 #define IS_CFL_ULT(dev_priv) \
2166 	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2167 #define IS_CFL_ULX(dev_priv) \
2168 	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2169 #define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2170 				 INTEL_INFO(dev_priv)->gt == 2)
2171 #define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2172 				 INTEL_INFO(dev_priv)->gt == 3)
2173 #define IS_CNL_WITH_PORT_F(dev_priv) \
2174 	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
2175 #define IS_ICL_WITH_PORT_F(dev_priv) \
2176 	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2177 
2178 #define SKL_REVID_A0		0x0
2179 #define SKL_REVID_B0		0x1
2180 #define SKL_REVID_C0		0x2
2181 #define SKL_REVID_D0		0x3
2182 #define SKL_REVID_E0		0x4
2183 #define SKL_REVID_F0		0x5
2184 #define SKL_REVID_G0		0x6
2185 #define SKL_REVID_H0		0x7
2186 
2187 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2188 
2189 #define BXT_REVID_A0		0x0
2190 #define BXT_REVID_A1		0x1
2191 #define BXT_REVID_B0		0x3
2192 #define BXT_REVID_B_LAST	0x8
2193 #define BXT_REVID_C0		0x9
2194 
2195 #define IS_BXT_REVID(dev_priv, since, until) \
2196 	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2197 
2198 #define KBL_REVID_A0		0x0
2199 #define KBL_REVID_B0		0x1
2200 #define KBL_REVID_C0		0x2
2201 #define KBL_REVID_D0		0x3
2202 #define KBL_REVID_E0		0x4
2203 
2204 #define IS_KBL_REVID(dev_priv, since, until) \
2205 	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2206 
2207 #define GLK_REVID_A0		0x0
2208 #define GLK_REVID_A1		0x1
2209 
2210 #define IS_GLK_REVID(dev_priv, since, until) \
2211 	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2212 
2213 #define CNL_REVID_A0		0x0
2214 #define CNL_REVID_B0		0x1
2215 #define CNL_REVID_C0		0x2
2216 
2217 #define IS_CNL_REVID(p, since, until) \
2218 	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2219 
2220 #define ICL_REVID_A0		0x0
2221 #define ICL_REVID_A2		0x1
2222 #define ICL_REVID_B0		0x3
2223 #define ICL_REVID_B2		0x4
2224 #define ICL_REVID_C0		0x5
2225 
2226 #define IS_ICL_REVID(p, since, until) \
2227 	(IS_ICELAKE(p) && IS_REVID(p, since, until))
2228 
2229 #define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2230 #define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
2231 #define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2232 
2233 #define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2234 
2235 #define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
2236 	unsigned int first__ = (first);					\
2237 	unsigned int count__ = (count);					\
2238 	(INTEL_INFO(dev_priv)->engine_mask &				\
2239 	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2240 })
2241 #define VDBOX_MASK(dev_priv) \
2242 	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
2243 #define VEBOX_MASK(dev_priv) \
2244 	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)
2245 
2246 #define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
2247 #define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2248 #define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2249 #define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
2250 				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2251 
2252 #define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2253 
2254 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2255 		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2256 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2257 		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2258 #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2259 		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2260 
2261 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2262 
2263 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2264 #define HAS_PPGTT(dev_priv) \
2265 	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2266 #define HAS_FULL_PPGTT(dev_priv) \
2267 	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2268 
2269 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2270 	GEM_BUG_ON((sizes) == 0); \
2271 	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2272 })
2273 
2274 #define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2275 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2276 		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2277 
2278 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2279 #define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2280 
2281 /* WaRsDisableCoarsePowerGating:skl,cnl */
2282 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2283 	(IS_CANNONLAKE(dev_priv) || \
2284 	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2285 
2286 #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
2287 #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2288 					IS_GEMINILAKE(dev_priv) || \
2289 					IS_KABYLAKE(dev_priv))
2290 
2291 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2292  * rows, which changed the alignment requirements and fence programming.
2293  */
2294 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2295 					 !(IS_I915G(dev_priv) || \
2296 					 IS_I915GM(dev_priv)))
2297 #define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
2298 #define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2299 
2300 #define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2301 #define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
2302 #define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2303 
2304 #define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2305 
2306 #define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2307 
2308 #define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
2309 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
2310 #define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2311 #define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2312 
2313 #define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
2314 #define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2315 #define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
2316 
2317 #define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)
2318 
2319 #define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2320 
2321 #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
2322 #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2323 
2324 #define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2325 
2326 /*
2327  * For now, anything with a GuC requires uCode loading, and then supports
2328  * command submission once loaded. But these are logically independent
2329  * properties, so we have separate macros to test them.
2330  */
2331 #define HAS_GUC(dev_priv)	(INTEL_INFO(dev_priv)->has_guc)
2332 #define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2333 #define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2334 
2335 /* For now, anything with a GuC has also HuC */
2336 #define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2337 #define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2338 
2339 /* Having a GuC is not the same as using a GuC */
2340 #define USES_GUC(dev_priv)		intel_uc_is_using_guc(dev_priv)
2341 #define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission(dev_priv)
2342 #define USES_HUC(dev_priv)		intel_uc_is_using_huc(dev_priv)
2343 
2344 #define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2345 
2346 #define INTEL_PCH_DEVICE_ID_MASK		0xff80
2347 #define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
2348 #define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
2349 #define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
2350 #define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
2351 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2352 #define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
2353 #define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2354 #define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
2355 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2356 #define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2357 #define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2358 #define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2359 #define INTEL_PCH_CMP_DEVICE_ID_TYPE		0x0280
2360 #define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2361 #define INTEL_PCH_MCC_DEVICE_ID_TYPE		0x4B00
2362 #define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2363 #define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2364 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2365 
2366 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2367 #define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2368 #define HAS_PCH_MCC(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_MCC)
2369 #define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2370 #define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2371 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2372 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2373 #define HAS_PCH_LPT_LP(dev_priv) \
2374 	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2375 	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2376 #define HAS_PCH_LPT_H(dev_priv) \
2377 	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2378 	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2379 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2380 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2381 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2382 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2383 
2384 #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2385 
2386 #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2387 
2388 /* DPF == dynamic parity feature */
2389 #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2390 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2391 				 2 : HAS_L3_DPF(dev_priv))
2392 
2393 #define GT_FREQUENCY_MULTIPLIER 50
2394 #define GEN9_FREQ_SCALER 3
2395 
2396 #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)
2397 
2398 #include "i915_trace.h"
2399 
2400 static inline bool intel_vtd_active(void)
2401 {
2402 #ifdef CONFIG_INTEL_IOMMU
2403 	if (intel_iommu_gfx_mapped)
2404 		return true;
2405 #endif
2406 	return false;
2407 }
2408 
2409 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2410 {
2411 	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2412 }
2413 
2414 static inline bool
2415 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2416 {
2417 	return IS_BROXTON(dev_priv) && intel_vtd_active();
2418 }
2419 
2420 /* i915_drv.c */
2421 void __printf(3, 4)
2422 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2423 	      const char *fmt, ...);
2424 
2425 #define i915_report_error(dev_priv, fmt, ...)				   \
2426 	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2427 
2428 #ifdef CONFIG_COMPAT
2429 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2430 			      unsigned long arg);
2431 #else
2432 #define i915_compat_ioctl NULL
2433 #endif
2434 extern const struct dev_pm_ops i915_pm_ops;
2435 
2436 extern int i915_driver_load(struct pci_dev *pdev,
2437 			    const struct pci_device_id *ent);
2438 extern void i915_driver_unload(struct drm_device *dev);
2439 
2440 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2441 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2442 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2443 
2444 u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2445 
2446 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2447 {
2448 	unsigned long delay;
2449 
2450 	if (unlikely(!i915_modparams.enable_hangcheck))
2451 		return;
2452 
2453 	/* Don't continually defer the hangcheck so that it is always run at
2454 	 * least once after work has been scheduled on any ring. Otherwise,
2455 	 * we will ignore a hung ring if a second ring is kept busy.
2456 	 */
2457 
2458 	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2459 	queue_delayed_work(system_long_wq,
2460 			   &dev_priv->gpu_error.hangcheck_work, delay);
2461 }
2462 
2463 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2464 {
2465 	return dev_priv->gvt;
2466 }
2467 
2468 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2469 {
2470 	return dev_priv->vgpu.active;
2471 }
2472 
2473 /* i915_gem.c */
2474 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2475 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2476 void i915_gem_sanitize(struct drm_i915_private *i915);
2477 int i915_gem_init_early(struct drm_i915_private *dev_priv);
2478 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2479 int i915_gem_freeze(struct drm_i915_private *dev_priv);
2480 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2481 
2482 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2483 {
2484 	if (!atomic_read(&i915->mm.free_count))
2485 		return;
2486 
2487 	/* A single pass should suffice to release all the freed objects (along
2488 	 * most call paths) , but be a little more paranoid in that freeing
2489 	 * the objects does take a little amount of time, during which the rcu
2490 	 * callbacks could have added new objects into the freed list, and
2491 	 * armed the work again.
2492 	 */
2493 	do {
2494 		rcu_barrier();
2495 	} while (flush_work(&i915->mm.free_work));
2496 }
2497 
2498 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2499 {
2500 	/*
2501 	 * Similar to objects above (see i915_gem_drain_freed-objects), in
2502 	 * general we have workers that are armed by RCU and then rearm
2503 	 * themselves in their callbacks. To be paranoid, we need to
2504 	 * drain the workqueue a second time after waiting for the RCU
2505 	 * grace period so that we catch work queued via RCU from the first
2506 	 * pass. As neither drain_workqueue() nor flush_workqueue() report
2507 	 * a result, we make an assumption that we only don't require more
2508 	 * than 3 passes to catch all _recursive_ RCU delayed work.
2509 	 *
2510 	 */
2511 	int pass = 3;
2512 	do {
2513 		rcu_barrier();
2514 		i915_gem_drain_freed_objects(i915);
2515 	} while (--pass);
2516 	drain_workqueue(i915->wq);
2517 }
2518 
2519 struct i915_vma * __must_check
2520 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2521 			 const struct i915_ggtt_view *view,
2522 			 u64 size,
2523 			 u64 alignment,
2524 			 u64 flags);
2525 
2526 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2527 
2528 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2529 
2530 static inline int __must_check
2531 i915_mutex_lock_interruptible(struct drm_device *dev)
2532 {
2533 	return mutex_lock_interruptible(&dev->struct_mutex);
2534 }
2535 
2536 int i915_gem_dumb_create(struct drm_file *file_priv,
2537 			 struct drm_device *dev,
2538 			 struct drm_mode_create_dumb *args);
2539 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2540 		      u32 handle, u64 *offset);
2541 int i915_gem_mmap_gtt_version(void);
2542 
2543 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2544 		       struct drm_i915_gem_object *new,
2545 		       unsigned frontbuffer_bits);
2546 
2547 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2548 
2549 static inline bool __i915_wedged(struct i915_gpu_error *error)
2550 {
2551 	return unlikely(test_bit(I915_WEDGED, &error->flags));
2552 }
2553 
2554 static inline bool i915_reset_failed(struct drm_i915_private *i915)
2555 {
2556 	return __i915_wedged(&i915->gpu_error);
2557 }
2558 
2559 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2560 {
2561 	return READ_ONCE(error->reset_count);
2562 }
2563 
2564 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
2565 					  struct intel_engine_cs *engine)
2566 {
2567 	return READ_ONCE(error->reset_engine_count[engine->id]);
2568 }
2569 
2570 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2571 bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
2572 
2573 void i915_gem_init_mmio(struct drm_i915_private *i915);
2574 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
2575 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2576 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
2577 void i915_gem_fini_hw(struct drm_i915_private *dev_priv);
2578 void i915_gem_fini(struct drm_i915_private *dev_priv);
2579 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2580 			   unsigned int flags, long timeout);
2581 void i915_gem_suspend(struct drm_i915_private *dev_priv);
2582 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2583 void i915_gem_resume(struct drm_i915_private *dev_priv);
2584 vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2585 
2586 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2587 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2588 
2589 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2590 				    enum i915_cache_level cache_level);
2591 
2592 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2593 				struct dma_buf *dma_buf);
2594 
2595 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2596 				struct drm_gem_object *gem_obj, int flags);
2597 
2598 static inline struct i915_gem_context *
2599 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
2600 {
2601 	return idr_find(&file_priv->context_idr, id);
2602 }
2603 
2604 static inline struct i915_gem_context *
2605 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
2606 {
2607 	struct i915_gem_context *ctx;
2608 
2609 	rcu_read_lock();
2610 	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
2611 	if (ctx && !kref_get_unless_zero(&ctx->ref))
2612 		ctx = NULL;
2613 	rcu_read_unlock();
2614 
2615 	return ctx;
2616 }
2617 
2618 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
2619 			 struct drm_file *file);
2620 int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
2621 			       struct drm_file *file);
2622 int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
2623 				  struct drm_file *file);
2624 void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2625 			    struct intel_context *ce,
2626 			    u32 *reg_state);
2627 
2628 /* i915_gem_evict.c */
2629 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2630 					  u64 min_size, u64 alignment,
2631 					  unsigned cache_level,
2632 					  u64 start, u64 end,
2633 					  unsigned flags);
2634 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
2635 					 struct drm_mm_node *node,
2636 					 unsigned int flags);
2637 int i915_gem_evict_vm(struct i915_address_space *vm);
2638 
2639 void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
2640 
2641 /* belongs in i915_gem_gtt.h */
2642 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
2643 {
2644 	wmb();
2645 	if (INTEL_GEN(dev_priv) < 6)
2646 		intel_gtt_chipset_flush();
2647 }
2648 
2649 /* i915_gem_stolen.c */
2650 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
2651 				struct drm_mm_node *node, u64 size,
2652 				unsigned alignment);
2653 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
2654 					 struct drm_mm_node *node, u64 size,
2655 					 unsigned alignment, u64 start,
2656 					 u64 end);
2657 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
2658 				 struct drm_mm_node *node);
2659 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
2660 void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
2661 struct drm_i915_gem_object *
2662 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
2663 			      resource_size_t size);
2664 struct drm_i915_gem_object *
2665 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
2666 					       resource_size_t stolen_offset,
2667 					       resource_size_t gtt_offset,
2668 					       resource_size_t size);
2669 
2670 /* i915_gem_internal.c */
2671 struct drm_i915_gem_object *
2672 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2673 				phys_addr_t size);
2674 
2675 /* i915_gem_shrinker.c */
2676 unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2677 			      unsigned long target,
2678 			      unsigned long *nr_scanned,
2679 			      unsigned flags);
2680 #define I915_SHRINK_UNBOUND	BIT(0)
2681 #define I915_SHRINK_BOUND	BIT(1)
2682 #define I915_SHRINK_ACTIVE	BIT(2)
2683 #define I915_SHRINK_VMAPS	BIT(3)
2684 #define I915_SHRINK_WRITEBACK	BIT(4)
2685 
2686 unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
2687 void i915_gem_shrinker_register(struct drm_i915_private *i915);
2688 void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
2689 void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
2690 				    struct mutex *mutex);
2691 
2692 /* i915_gem_tiling.c */
2693 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2694 {
2695 	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2696 
2697 	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2698 		i915_gem_object_is_tiled(obj);
2699 }
2700 
2701 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
2702 			unsigned int tiling, unsigned int stride);
2703 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
2704 			     unsigned int tiling, unsigned int stride);
2705 
2706 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2707 
2708 /* i915_cmd_parser.c */
2709 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2710 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2711 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
2712 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
2713 			    struct drm_i915_gem_object *batch_obj,
2714 			    struct drm_i915_gem_object *shadow_batch_obj,
2715 			    u32 batch_start_offset,
2716 			    u32 batch_len,
2717 			    bool is_master);
2718 
2719 /* i915_perf.c */
2720 extern void i915_perf_init(struct drm_i915_private *dev_priv);
2721 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
2722 extern void i915_perf_register(struct drm_i915_private *dev_priv);
2723 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
2724 
2725 /* i915_suspend.c */
2726 extern int i915_save_state(struct drm_i915_private *dev_priv);
2727 extern int i915_restore_state(struct drm_i915_private *dev_priv);
2728 
2729 /* i915_sysfs.c */
2730 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
2731 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
2732 
2733 /* intel_device_info.c */
2734 static inline struct intel_device_info *
2735 mkwrite_device_info(struct drm_i915_private *dev_priv)
2736 {
2737 	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2738 }
2739 
2740 /* modesetting */
2741 extern void intel_modeset_init_hw(struct drm_device *dev);
2742 extern int intel_modeset_init(struct drm_device *dev);
2743 extern void intel_modeset_cleanup(struct drm_device *dev);
2744 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
2745 				       bool state);
2746 extern void intel_display_resume(struct drm_device *dev);
2747 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
2748 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
2749 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
2750 
2751 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2752 			struct drm_file *file);
2753 
2754 extern struct intel_display_error_state *
2755 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
2756 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2757 					    struct intel_display_error_state *error);
2758 
2759 #define __I915_REG_OP(op__, dev_priv__, ...) \
2760 	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2761 
2762 #define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
2763 #define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2764 
2765 #define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2766 
2767 /* These are untraced mmio-accessors that are only valid to be used inside
2768  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2769  * controlled.
2770  *
2771  * Think twice, and think again, before using these.
2772  *
2773  * As an example, these accessors can possibly be used between:
2774  *
2775  * spin_lock_irq(&dev_priv->uncore.lock);
2776  * intel_uncore_forcewake_get__locked();
2777  *
2778  * and
2779  *
2780  * intel_uncore_forcewake_put__locked();
2781  * spin_unlock_irq(&dev_priv->uncore.lock);
2782  *
2783  *
2784  * Note: some registers may not need forcewake held, so
2785  * intel_uncore_forcewake_{get,put} can be omitted, see
2786  * intel_uncore_forcewake_for_reg().
2787  *
2788  * Certain architectures will die if the same cacheline is concurrently accessed
2789  * by different clients (e.g. on Ivybridge). Access to registers should
2790  * therefore generally be serialised, by either the dev_priv->uncore.lock or
2791  * a more localised lock guarding all access to that bank of registers.
2792  */
2793 #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
2794 #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2795 
2796 /* "Broadcast RGB" property */
2797 #define INTEL_BROADCAST_RGB_AUTO 0
2798 #define INTEL_BROADCAST_RGB_FULL 1
2799 #define INTEL_BROADCAST_RGB_LIMITED 2
2800 
2801 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
2802 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
2803 
2804 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
2805  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
2806  * perform the operation. To check beforehand, pass in the parameters to
2807  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
2808  * you only need to pass in the minor offsets, page-aligned pointers are
2809  * always valid.
2810  *
2811  * For just checking for SSE4.1, in the foreknowledge that the future use
2812  * will be correctly aligned, just use i915_has_memcpy_from_wc().
2813  */
2814 #define i915_can_memcpy_from_wc(dst, src, len) \
2815 	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
2816 
2817 #define i915_has_memcpy_from_wc() \
2818 	i915_memcpy_from_wc(NULL, NULL, 0)
2819 
2820 /* i915_mm.c */
2821 int remap_io_mapping(struct vm_area_struct *vma,
2822 		     unsigned long addr, unsigned long pfn, unsigned long size,
2823 		     struct io_mapping *iomap);
2824 
2825 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
2826 {
2827 	if (INTEL_GEN(i915) >= 10)
2828 		return CNL_HWS_CSB_WRITE_INDEX;
2829 	else
2830 		return I915_HWS_CSB_WRITE_INDEX;
2831 }
2832 
2833 static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
2834 {
2835 	return i915_ggtt_offset(i915->gt.scratch);
2836 }
2837 
2838 static inline enum i915_map_type
2839 i915_coherent_map_type(struct drm_i915_private *i915)
2840 {
2841 	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2842 }
2843 
2844 static inline void add_taint_for_CI(unsigned int taint)
2845 {
2846 	/*
2847 	 * The system is "ok", just about surviving for the user, but
2848 	 * CI results are now unreliable as the HW is very suspect.
2849 	 * CI checks the taint state after every test and will reboot
2850 	 * the machine if the kernel is tainted.
2851 	 */
2852 	add_taint(taint, LOCKDEP_STILL_OK);
2853 }
2854 
2855 #endif
2856