1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- 2 */ 3 /* 4 * 5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 6 * All Rights Reserved. 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a 9 * copy of this software and associated documentation files (the 10 * "Software"), to deal in the Software without restriction, including 11 * without limitation the rights to use, copy, modify, merge, publish, 12 * distribute, sub license, and/or sell copies of the Software, and to 13 * permit persons to whom the Software is furnished to do so, subject to 14 * the following conditions: 15 * 16 * The above copyright notice and this permission notice (including the 17 * next paragraph) shall be included in all copies or substantial portions 18 * of the Software. 19 * 20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 27 * 28 */ 29 30 #include <linux/acpi.h> 31 #include <linux/device.h> 32 #include <linux/module.h> 33 #include <linux/oom.h> 34 #include <linux/pci.h> 35 #include <linux/pm.h> 36 #include <linux/pm_runtime.h> 37 #include <linux/pnp.h> 38 #include <linux/slab.h> 39 #include <linux/string_helpers.h> 40 #include <linux/vga_switcheroo.h> 41 #include <linux/vt.h> 42 43 #include <drm/drm_aperture.h> 44 #include <drm/drm_atomic_helper.h> 45 #include <drm/drm_ioctl.h> 46 #include <drm/drm_managed.h> 47 #include <drm/drm_probe_helper.h> 48 49 #include "display/intel_acpi.h" 50 #include "display/intel_bw.h" 51 #include "display/intel_cdclk.h" 52 #include "display/intel_display_types.h" 53 #include "display/intel_dmc.h" 54 #include "display/intel_dp.h" 55 #include "display/intel_dpt.h" 56 #include "display/intel_fbdev.h" 57 #include "display/intel_hotplug.h" 58 #include "display/intel_overlay.h" 59 #include "display/intel_pch_refclk.h" 60 #include "display/intel_pipe_crc.h" 61 #include "display/intel_pps.h" 62 #include "display/intel_sprite.h" 63 #include "display/intel_vga.h" 64 #include "display/skl_watermark.h" 65 66 #include "gem/i915_gem_context.h" 67 #include "gem/i915_gem_create.h" 68 #include "gem/i915_gem_dmabuf.h" 69 #include "gem/i915_gem_ioctls.h" 70 #include "gem/i915_gem_mman.h" 71 #include "gem/i915_gem_pm.h" 72 #include "gt/intel_gt.h" 73 #include "gt/intel_gt_pm.h" 74 #include "gt/intel_rc6.h" 75 76 #include "pxp/intel_pxp.h" 77 #include "pxp/intel_pxp_debugfs.h" 78 #include "pxp/intel_pxp_pm.h" 79 80 #include "i915_file_private.h" 81 #include "i915_debugfs.h" 82 #include "i915_driver.h" 83 #include "i915_drm_client.h" 84 #include "i915_drv.h" 85 #include "i915_getparam.h" 86 #include "i915_hwmon.h" 87 #include "i915_ioc32.h" 88 #include "i915_ioctl.h" 89 #include "i915_irq.h" 90 #include "i915_memcpy.h" 91 #include "i915_perf.h" 92 #include "i915_query.h" 93 #include "i915_suspend.h" 94 #include "i915_switcheroo.h" 95 #include "i915_sysfs.h" 96 #include "i915_utils.h" 97 #include "i915_vgpu.h" 98 #include "intel_dram.h" 99 #include "intel_gvt.h" 100 #include "intel_memory_region.h" 101 #include "intel_pci_config.h" 102 #include "intel_pcode.h" 103 #include "intel_pm.h" 104 #include "intel_region_ttm.h" 105 #include "vlv_suspend.h" 106 107 static const struct drm_driver i915_drm_driver; 108 109 static void i915_release_bridge_dev(struct drm_device *dev, 110 void *bridge) 111 { 112 pci_dev_put(bridge); 113 } 114 115 static int i915_get_bridge_dev(struct drm_i915_private *dev_priv) 116 { 117 int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus); 118 119 dev_priv->bridge_dev = 120 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0)); 121 if (!dev_priv->bridge_dev) { 122 drm_err(&dev_priv->drm, "bridge device not found\n"); 123 return -EIO; 124 } 125 126 return drmm_add_action_or_reset(&dev_priv->drm, i915_release_bridge_dev, 127 dev_priv->bridge_dev); 128 } 129 130 /* Allocate space for the MCH regs if needed, return nonzero on error */ 131 static int 132 intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv) 133 { 134 int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; 135 u32 temp_lo, temp_hi = 0; 136 u64 mchbar_addr; 137 int ret; 138 139 if (GRAPHICS_VER(dev_priv) >= 4) 140 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi); 141 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo); 142 mchbar_addr = ((u64)temp_hi << 32) | temp_lo; 143 144 /* If ACPI doesn't have it, assume we need to allocate it ourselves */ 145 #ifdef CONFIG_PNP 146 if (mchbar_addr && 147 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) 148 return 0; 149 #endif 150 151 /* Get some space for it */ 152 dev_priv->mch_res.name = "i915 MCHBAR"; 153 dev_priv->mch_res.flags = IORESOURCE_MEM; 154 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, 155 &dev_priv->mch_res, 156 MCHBAR_SIZE, MCHBAR_SIZE, 157 PCIBIOS_MIN_MEM, 158 0, pcibios_align_resource, 159 dev_priv->bridge_dev); 160 if (ret) { 161 drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret); 162 dev_priv->mch_res.start = 0; 163 return ret; 164 } 165 166 if (GRAPHICS_VER(dev_priv) >= 4) 167 pci_write_config_dword(dev_priv->bridge_dev, reg + 4, 168 upper_32_bits(dev_priv->mch_res.start)); 169 170 pci_write_config_dword(dev_priv->bridge_dev, reg, 171 lower_32_bits(dev_priv->mch_res.start)); 172 return 0; 173 } 174 175 /* Setup MCHBAR if possible, return true if we should disable it again */ 176 static void 177 intel_setup_mchbar(struct drm_i915_private *dev_priv) 178 { 179 int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; 180 u32 temp; 181 bool enabled; 182 183 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 184 return; 185 186 dev_priv->mchbar_need_disable = false; 187 188 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { 189 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp); 190 enabled = !!(temp & DEVEN_MCHBAR_EN); 191 } else { 192 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); 193 enabled = temp & 1; 194 } 195 196 /* If it's already enabled, don't have to do anything */ 197 if (enabled) 198 return; 199 200 if (intel_alloc_mchbar_resource(dev_priv)) 201 return; 202 203 dev_priv->mchbar_need_disable = true; 204 205 /* Space is allocated or reserved, so enable it. */ 206 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { 207 pci_write_config_dword(dev_priv->bridge_dev, DEVEN, 208 temp | DEVEN_MCHBAR_EN); 209 } else { 210 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); 211 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1); 212 } 213 } 214 215 static void 216 intel_teardown_mchbar(struct drm_i915_private *dev_priv) 217 { 218 int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; 219 220 if (dev_priv->mchbar_need_disable) { 221 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { 222 u32 deven_val; 223 224 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, 225 &deven_val); 226 deven_val &= ~DEVEN_MCHBAR_EN; 227 pci_write_config_dword(dev_priv->bridge_dev, DEVEN, 228 deven_val); 229 } else { 230 u32 mchbar_val; 231 232 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, 233 &mchbar_val); 234 mchbar_val &= ~1; 235 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, 236 mchbar_val); 237 } 238 } 239 240 if (dev_priv->mch_res.start) 241 release_resource(&dev_priv->mch_res); 242 } 243 244 static int i915_workqueues_init(struct drm_i915_private *dev_priv) 245 { 246 /* 247 * The i915 workqueue is primarily used for batched retirement of 248 * requests (and thus managing bo) once the task has been completed 249 * by the GPU. i915_retire_requests() is called directly when we 250 * need high-priority retirement, such as waiting for an explicit 251 * bo. 252 * 253 * It is also used for periodic low-priority events, such as 254 * idle-timers and recording error state. 255 * 256 * All tasks on the workqueue are expected to acquire the dev mutex 257 * so there is no point in running more than one instance of the 258 * workqueue at any time. Use an ordered one. 259 */ 260 dev_priv->wq = alloc_ordered_workqueue("i915", 0); 261 if (dev_priv->wq == NULL) 262 goto out_err; 263 264 dev_priv->display.hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); 265 if (dev_priv->display.hotplug.dp_wq == NULL) 266 goto out_free_wq; 267 268 return 0; 269 270 out_free_wq: 271 destroy_workqueue(dev_priv->wq); 272 out_err: 273 drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n"); 274 275 return -ENOMEM; 276 } 277 278 static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) 279 { 280 destroy_workqueue(dev_priv->display.hotplug.dp_wq); 281 destroy_workqueue(dev_priv->wq); 282 } 283 284 /* 285 * We don't keep the workarounds for pre-production hardware, so we expect our 286 * driver to fail on these machines in one way or another. A little warning on 287 * dmesg may help both the user and the bug triagers. 288 * 289 * Our policy for removing pre-production workarounds is to keep the 290 * current gen workarounds as a guide to the bring-up of the next gen 291 * (workarounds have a habit of persisting!). Anything older than that 292 * should be removed along with the complications they introduce. 293 */ 294 static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv) 295 { 296 bool pre = false; 297 298 pre |= IS_HSW_EARLY_SDV(dev_priv); 299 pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6; 300 pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA; 301 pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 302 pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3; 303 pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7; 304 305 if (pre) { 306 drm_err(&dev_priv->drm, "This is a pre-production stepping. " 307 "It may not be fully functional.\n"); 308 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK); 309 } 310 } 311 312 static void sanitize_gpu(struct drm_i915_private *i915) 313 { 314 if (!INTEL_INFO(i915)->gpu_reset_clobbers_display) { 315 struct intel_gt *gt; 316 unsigned int i; 317 318 for_each_gt(gt, i915, i) 319 __intel_gt_reset(gt, ALL_ENGINES); 320 } 321 } 322 323 /** 324 * i915_driver_early_probe - setup state not requiring device access 325 * @dev_priv: device private 326 * 327 * Initialize everything that is a "SW-only" state, that is state not 328 * requiring accessing the device or exposing the driver via kernel internal 329 * or userspace interfaces. Example steps belonging here: lock initialization, 330 * system memory allocation, setting up device specific attributes and 331 * function hooks not requiring accessing the device. 332 */ 333 static int i915_driver_early_probe(struct drm_i915_private *dev_priv) 334 { 335 int ret = 0; 336 337 if (i915_inject_probe_failure(dev_priv)) 338 return -ENODEV; 339 340 intel_device_info_runtime_init_early(dev_priv); 341 342 intel_step_init(dev_priv); 343 344 intel_uncore_mmio_debug_init_early(dev_priv); 345 346 spin_lock_init(&dev_priv->irq_lock); 347 spin_lock_init(&dev_priv->gpu_error.lock); 348 mutex_init(&dev_priv->display.backlight.lock); 349 350 mutex_init(&dev_priv->sb_lock); 351 cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE); 352 353 mutex_init(&dev_priv->display.audio.mutex); 354 mutex_init(&dev_priv->display.wm.wm_mutex); 355 mutex_init(&dev_priv->display.pps.mutex); 356 mutex_init(&dev_priv->display.hdcp.comp_mutex); 357 spin_lock_init(&dev_priv->display.dkl.phy_lock); 358 359 i915_memcpy_init_early(dev_priv); 360 intel_runtime_pm_init_early(&dev_priv->runtime_pm); 361 362 ret = i915_workqueues_init(dev_priv); 363 if (ret < 0) 364 return ret; 365 366 ret = vlv_suspend_init(dev_priv); 367 if (ret < 0) 368 goto err_workqueues; 369 370 ret = intel_region_ttm_device_init(dev_priv); 371 if (ret) 372 goto err_ttm; 373 374 ret = intel_root_gt_init_early(dev_priv); 375 if (ret < 0) 376 goto err_rootgt; 377 378 i915_drm_clients_init(&dev_priv->clients, dev_priv); 379 380 i915_gem_init_early(dev_priv); 381 382 /* This must be called before any calls to HAS_PCH_* */ 383 intel_detect_pch(dev_priv); 384 385 intel_pm_setup(dev_priv); 386 ret = intel_power_domains_init(dev_priv); 387 if (ret < 0) 388 goto err_gem; 389 intel_irq_init(dev_priv); 390 intel_init_display_hooks(dev_priv); 391 intel_init_clock_gating_hooks(dev_priv); 392 393 intel_detect_preproduction_hw(dev_priv); 394 395 return 0; 396 397 err_gem: 398 i915_gem_cleanup_early(dev_priv); 399 intel_gt_driver_late_release_all(dev_priv); 400 i915_drm_clients_fini(&dev_priv->clients); 401 err_rootgt: 402 intel_region_ttm_device_fini(dev_priv); 403 err_ttm: 404 vlv_suspend_cleanup(dev_priv); 405 err_workqueues: 406 i915_workqueues_cleanup(dev_priv); 407 return ret; 408 } 409 410 /** 411 * i915_driver_late_release - cleanup the setup done in 412 * i915_driver_early_probe() 413 * @dev_priv: device private 414 */ 415 static void i915_driver_late_release(struct drm_i915_private *dev_priv) 416 { 417 intel_irq_fini(dev_priv); 418 intel_power_domains_cleanup(dev_priv); 419 i915_gem_cleanup_early(dev_priv); 420 intel_gt_driver_late_release_all(dev_priv); 421 i915_drm_clients_fini(&dev_priv->clients); 422 intel_region_ttm_device_fini(dev_priv); 423 vlv_suspend_cleanup(dev_priv); 424 i915_workqueues_cleanup(dev_priv); 425 426 cpu_latency_qos_remove_request(&dev_priv->sb_qos); 427 mutex_destroy(&dev_priv->sb_lock); 428 429 i915_params_free(&dev_priv->params); 430 } 431 432 /** 433 * i915_driver_mmio_probe - setup device MMIO 434 * @dev_priv: device private 435 * 436 * Setup minimal device state necessary for MMIO accesses later in the 437 * initialization sequence. The setup here should avoid any other device-wide 438 * side effects or exposing the driver via kernel internal or user space 439 * interfaces. 440 */ 441 static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv) 442 { 443 struct intel_gt *gt; 444 int ret, i; 445 446 if (i915_inject_probe_failure(dev_priv)) 447 return -ENODEV; 448 449 ret = i915_get_bridge_dev(dev_priv); 450 if (ret < 0) 451 return ret; 452 453 for_each_gt(gt, dev_priv, i) { 454 ret = intel_uncore_init_mmio(gt->uncore); 455 if (ret) 456 return ret; 457 458 ret = drmm_add_action_or_reset(&dev_priv->drm, 459 intel_uncore_fini_mmio, 460 gt->uncore); 461 if (ret) 462 return ret; 463 } 464 465 /* Try to make sure MCHBAR is enabled before poking at it */ 466 intel_setup_mchbar(dev_priv); 467 intel_device_info_runtime_init(dev_priv); 468 469 for_each_gt(gt, dev_priv, i) { 470 ret = intel_gt_init_mmio(gt); 471 if (ret) 472 goto err_uncore; 473 } 474 475 /* As early as possible, scrub existing GPU state before clobbering */ 476 sanitize_gpu(dev_priv); 477 478 return 0; 479 480 err_uncore: 481 intel_teardown_mchbar(dev_priv); 482 483 return ret; 484 } 485 486 /** 487 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe() 488 * @dev_priv: device private 489 */ 490 static void i915_driver_mmio_release(struct drm_i915_private *dev_priv) 491 { 492 intel_teardown_mchbar(dev_priv); 493 } 494 495 /** 496 * i915_set_dma_info - set all relevant PCI dma info as configured for the 497 * platform 498 * @i915: valid i915 instance 499 * 500 * Set the dma max segment size, device and coherent masks. The dma mask set 501 * needs to occur before i915_ggtt_probe_hw. 502 * 503 * A couple of platforms have special needs. Address them as well. 504 * 505 */ 506 static int i915_set_dma_info(struct drm_i915_private *i915) 507 { 508 unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size; 509 int ret; 510 511 GEM_BUG_ON(!mask_size); 512 513 /* 514 * We don't have a max segment size, so set it to the max so sg's 515 * debugging layer doesn't complain 516 */ 517 dma_set_max_seg_size(i915->drm.dev, UINT_MAX); 518 519 ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 520 if (ret) 521 goto mask_err; 522 523 /* overlay on gen2 is broken and can't address above 1G */ 524 if (GRAPHICS_VER(i915) == 2) 525 mask_size = 30; 526 527 /* 528 * 965GM sometimes incorrectly writes to hardware status page (HWS) 529 * using 32bit addressing, overwriting memory if HWS is located 530 * above 4GB. 531 * 532 * The documentation also mentions an issue with undefined 533 * behaviour if any general state is accessed within a page above 4GB, 534 * which also needs to be handled carefully. 535 */ 536 if (IS_I965G(i915) || IS_I965GM(i915)) 537 mask_size = 32; 538 539 ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 540 if (ret) 541 goto mask_err; 542 543 return 0; 544 545 mask_err: 546 drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret); 547 return ret; 548 } 549 550 static int i915_pcode_init(struct drm_i915_private *i915) 551 { 552 struct intel_gt *gt; 553 int id, ret; 554 555 for_each_gt(gt, i915, id) { 556 ret = intel_pcode_init(gt->uncore); 557 if (ret) { 558 drm_err(>->i915->drm, "gt%d: intel_pcode_init failed %d\n", id, ret); 559 return ret; 560 } 561 } 562 563 return 0; 564 } 565 566 /** 567 * i915_driver_hw_probe - setup state requiring device access 568 * @dev_priv: device private 569 * 570 * Setup state that requires accessing the device, but doesn't require 571 * exposing the driver via kernel internal or userspace interfaces. 572 */ 573 static int i915_driver_hw_probe(struct drm_i915_private *dev_priv) 574 { 575 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 576 struct pci_dev *root_pdev; 577 int ret; 578 579 if (i915_inject_probe_failure(dev_priv)) 580 return -ENODEV; 581 582 if (HAS_PPGTT(dev_priv)) { 583 if (intel_vgpu_active(dev_priv) && 584 !intel_vgpu_has_full_ppgtt(dev_priv)) { 585 i915_report_error(dev_priv, 586 "incompatible vGPU found, support for isolated ppGTT required\n"); 587 return -ENXIO; 588 } 589 } 590 591 if (HAS_EXECLISTS(dev_priv)) { 592 /* 593 * Older GVT emulation depends upon intercepting CSB mmio, 594 * which we no longer use, preferring to use the HWSP cache 595 * instead. 596 */ 597 if (intel_vgpu_active(dev_priv) && 598 !intel_vgpu_has_hwsp_emulation(dev_priv)) { 599 i915_report_error(dev_priv, 600 "old vGPU host found, support for HWSP emulation required\n"); 601 return -ENXIO; 602 } 603 } 604 605 /* needs to be done before ggtt probe */ 606 intel_dram_edram_detect(dev_priv); 607 608 ret = i915_set_dma_info(dev_priv); 609 if (ret) 610 return ret; 611 612 i915_perf_init(dev_priv); 613 614 ret = i915_ggtt_probe_hw(dev_priv); 615 if (ret) 616 goto err_perf; 617 618 ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver); 619 if (ret) 620 goto err_ggtt; 621 622 ret = i915_ggtt_init_hw(dev_priv); 623 if (ret) 624 goto err_ggtt; 625 626 ret = intel_memory_regions_hw_probe(dev_priv); 627 if (ret) 628 goto err_ggtt; 629 630 ret = intel_gt_tiles_init(dev_priv); 631 if (ret) 632 goto err_mem_regions; 633 634 ret = i915_ggtt_enable_hw(dev_priv); 635 if (ret) { 636 drm_err(&dev_priv->drm, "failed to enable GGTT\n"); 637 goto err_mem_regions; 638 } 639 640 pci_set_master(pdev); 641 642 /* On the 945G/GM, the chipset reports the MSI capability on the 643 * integrated graphics even though the support isn't actually there 644 * according to the published specs. It doesn't appear to function 645 * correctly in testing on 945G. 646 * This may be a side effect of MSI having been made available for PEG 647 * and the registers being closely associated. 648 * 649 * According to chipset errata, on the 965GM, MSI interrupts may 650 * be lost or delayed, and was defeatured. MSI interrupts seem to 651 * get lost on g4x as well, and interrupt delivery seems to stay 652 * properly dead afterwards. So we'll just disable them for all 653 * pre-gen5 chipsets. 654 * 655 * dp aux and gmbus irq on gen4 seems to be able to generate legacy 656 * interrupts even when in MSI mode. This results in spurious 657 * interrupt warnings if the legacy irq no. is shared with another 658 * device. The kernel then disables that interrupt source and so 659 * prevents the other device from working properly. 660 */ 661 if (GRAPHICS_VER(dev_priv) >= 5) { 662 if (pci_enable_msi(pdev) < 0) 663 drm_dbg(&dev_priv->drm, "can't enable MSI"); 664 } 665 666 ret = intel_gvt_init(dev_priv); 667 if (ret) 668 goto err_msi; 669 670 intel_opregion_setup(dev_priv); 671 672 ret = i915_pcode_init(dev_priv); 673 if (ret) 674 goto err_msi; 675 676 /* 677 * Fill the dram structure to get the system dram info. This will be 678 * used for memory latency calculation. 679 */ 680 intel_dram_detect(dev_priv); 681 682 intel_bw_init_hw(dev_priv); 683 684 /* 685 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX 686 * This should be totally removed when we handle the pci states properly 687 * on runtime PM and on s2idle cases. 688 */ 689 root_pdev = pcie_find_root_port(pdev); 690 if (root_pdev) 691 pci_d3cold_disable(root_pdev); 692 693 return 0; 694 695 err_msi: 696 if (pdev->msi_enabled) 697 pci_disable_msi(pdev); 698 err_mem_regions: 699 intel_memory_regions_driver_release(dev_priv); 700 err_ggtt: 701 i915_ggtt_driver_release(dev_priv); 702 i915_gem_drain_freed_objects(dev_priv); 703 i915_ggtt_driver_late_release(dev_priv); 704 err_perf: 705 i915_perf_fini(dev_priv); 706 return ret; 707 } 708 709 /** 710 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe() 711 * @dev_priv: device private 712 */ 713 static void i915_driver_hw_remove(struct drm_i915_private *dev_priv) 714 { 715 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 716 struct pci_dev *root_pdev; 717 718 i915_perf_fini(dev_priv); 719 720 if (pdev->msi_enabled) 721 pci_disable_msi(pdev); 722 723 root_pdev = pcie_find_root_port(pdev); 724 if (root_pdev) 725 pci_d3cold_enable(root_pdev); 726 } 727 728 /** 729 * i915_driver_register - register the driver with the rest of the system 730 * @dev_priv: device private 731 * 732 * Perform any steps necessary to make the driver available via kernel 733 * internal or userspace interfaces. 734 */ 735 static void i915_driver_register(struct drm_i915_private *dev_priv) 736 { 737 struct intel_gt *gt; 738 unsigned int i; 739 740 i915_gem_driver_register(dev_priv); 741 i915_pmu_register(dev_priv); 742 743 intel_vgpu_register(dev_priv); 744 745 /* Reveal our presence to userspace */ 746 if (drm_dev_register(&dev_priv->drm, 0)) { 747 drm_err(&dev_priv->drm, 748 "Failed to register driver for userspace access!\n"); 749 return; 750 } 751 752 i915_debugfs_register(dev_priv); 753 i915_setup_sysfs(dev_priv); 754 755 /* Depends on sysfs having been initialized */ 756 i915_perf_register(dev_priv); 757 758 for_each_gt(gt, dev_priv, i) 759 intel_gt_driver_register(gt); 760 761 intel_pxp_debugfs_register(dev_priv->pxp); 762 763 i915_hwmon_register(dev_priv); 764 765 intel_display_driver_register(dev_priv); 766 767 intel_power_domains_enable(dev_priv); 768 intel_runtime_pm_enable(&dev_priv->runtime_pm); 769 770 intel_register_dsm_handler(); 771 772 if (i915_switcheroo_register(dev_priv)) 773 drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n"); 774 } 775 776 /** 777 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() 778 * @dev_priv: device private 779 */ 780 static void i915_driver_unregister(struct drm_i915_private *dev_priv) 781 { 782 struct intel_gt *gt; 783 unsigned int i; 784 785 i915_switcheroo_unregister(dev_priv); 786 787 intel_unregister_dsm_handler(); 788 789 intel_runtime_pm_disable(&dev_priv->runtime_pm); 790 intel_power_domains_disable(dev_priv); 791 792 intel_display_driver_unregister(dev_priv); 793 794 intel_pxp_fini(dev_priv); 795 796 for_each_gt(gt, dev_priv, i) 797 intel_gt_driver_unregister(gt); 798 799 i915_hwmon_unregister(dev_priv); 800 801 i915_perf_unregister(dev_priv); 802 i915_pmu_unregister(dev_priv); 803 804 i915_teardown_sysfs(dev_priv); 805 drm_dev_unplug(&dev_priv->drm); 806 807 i915_gem_driver_unregister(dev_priv); 808 } 809 810 void 811 i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p) 812 { 813 drm_printf(p, "iommu: %s\n", 814 str_enabled_disabled(i915_vtd_active(i915))); 815 } 816 817 static void i915_welcome_messages(struct drm_i915_private *dev_priv) 818 { 819 if (drm_debug_enabled(DRM_UT_DRIVER)) { 820 struct drm_printer p = drm_debug_printer("i915 device info:"); 821 struct intel_gt *gt; 822 unsigned int i; 823 824 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n", 825 INTEL_DEVID(dev_priv), 826 INTEL_REVID(dev_priv), 827 intel_platform_name(INTEL_INFO(dev_priv)->platform), 828 intel_subplatform(RUNTIME_INFO(dev_priv), 829 INTEL_INFO(dev_priv)->platform), 830 GRAPHICS_VER(dev_priv)); 831 832 intel_device_info_print(INTEL_INFO(dev_priv), 833 RUNTIME_INFO(dev_priv), &p); 834 i915_print_iommu_status(dev_priv, &p); 835 for_each_gt(gt, dev_priv, i) 836 intel_gt_info_print(>->info, &p); 837 } 838 839 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG)) 840 drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n"); 841 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) 842 drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n"); 843 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) 844 drm_info(&dev_priv->drm, 845 "DRM_I915_DEBUG_RUNTIME_PM enabled\n"); 846 } 847 848 static struct drm_i915_private * 849 i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent) 850 { 851 const struct intel_device_info *match_info = 852 (struct intel_device_info *)ent->driver_data; 853 struct intel_device_info *device_info; 854 struct intel_runtime_info *runtime; 855 struct drm_i915_private *i915; 856 857 i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver, 858 struct drm_i915_private, drm); 859 if (IS_ERR(i915)) 860 return i915; 861 862 pci_set_drvdata(pdev, i915); 863 864 /* Device parameters start as a copy of module parameters. */ 865 i915_params_copy(&i915->params, &i915_modparams); 866 867 /* Setup the write-once "constant" device info */ 868 device_info = mkwrite_device_info(i915); 869 memcpy(device_info, match_info, sizeof(*device_info)); 870 871 /* Initialize initial runtime info from static const data and pdev. */ 872 runtime = RUNTIME_INFO(i915); 873 memcpy(runtime, &INTEL_INFO(i915)->__runtime, sizeof(*runtime)); 874 runtime->device_id = pdev->device; 875 876 return i915; 877 } 878 879 /** 880 * i915_driver_probe - setup chip and create an initial config 881 * @pdev: PCI device 882 * @ent: matching PCI ID entry 883 * 884 * The driver probe routine has to do several things: 885 * - drive output discovery via intel_modeset_init() 886 * - initialize the memory manager 887 * - allocate initial config memory 888 * - setup the DRM framebuffer with the allocated memory 889 */ 890 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 891 { 892 struct drm_i915_private *i915; 893 int ret; 894 895 i915 = i915_driver_create(pdev, ent); 896 if (IS_ERR(i915)) 897 return PTR_ERR(i915); 898 899 ret = pci_enable_device(pdev); 900 if (ret) 901 goto out_fini; 902 903 ret = i915_driver_early_probe(i915); 904 if (ret < 0) 905 goto out_pci_disable; 906 907 disable_rpm_wakeref_asserts(&i915->runtime_pm); 908 909 intel_vgpu_detect(i915); 910 911 ret = intel_gt_probe_all(i915); 912 if (ret < 0) 913 goto out_runtime_pm_put; 914 915 ret = i915_driver_mmio_probe(i915); 916 if (ret < 0) 917 goto out_tiles_cleanup; 918 919 ret = i915_driver_hw_probe(i915); 920 if (ret < 0) 921 goto out_cleanup_mmio; 922 923 ret = intel_modeset_init_noirq(i915); 924 if (ret < 0) 925 goto out_cleanup_hw; 926 927 ret = intel_irq_install(i915); 928 if (ret) 929 goto out_cleanup_modeset; 930 931 ret = intel_modeset_init_nogem(i915); 932 if (ret) 933 goto out_cleanup_irq; 934 935 ret = i915_gem_init(i915); 936 if (ret) 937 goto out_cleanup_modeset2; 938 939 intel_pxp_init(i915); 940 941 ret = intel_modeset_init(i915); 942 if (ret) 943 goto out_cleanup_gem; 944 945 i915_driver_register(i915); 946 947 enable_rpm_wakeref_asserts(&i915->runtime_pm); 948 949 i915_welcome_messages(i915); 950 951 i915->do_release = true; 952 953 return 0; 954 955 out_cleanup_gem: 956 i915_gem_suspend(i915); 957 i915_gem_driver_remove(i915); 958 i915_gem_driver_release(i915); 959 out_cleanup_modeset2: 960 /* FIXME clean up the error path */ 961 intel_modeset_driver_remove(i915); 962 intel_irq_uninstall(i915); 963 intel_modeset_driver_remove_noirq(i915); 964 goto out_cleanup_modeset; 965 out_cleanup_irq: 966 intel_irq_uninstall(i915); 967 out_cleanup_modeset: 968 intel_modeset_driver_remove_nogem(i915); 969 out_cleanup_hw: 970 i915_driver_hw_remove(i915); 971 intel_memory_regions_driver_release(i915); 972 i915_ggtt_driver_release(i915); 973 i915_gem_drain_freed_objects(i915); 974 i915_ggtt_driver_late_release(i915); 975 out_cleanup_mmio: 976 i915_driver_mmio_release(i915); 977 out_tiles_cleanup: 978 intel_gt_release_all(i915); 979 out_runtime_pm_put: 980 enable_rpm_wakeref_asserts(&i915->runtime_pm); 981 i915_driver_late_release(i915); 982 out_pci_disable: 983 pci_disable_device(pdev); 984 out_fini: 985 i915_probe_error(i915, "Device initialization failed (%d)\n", ret); 986 return ret; 987 } 988 989 void i915_driver_remove(struct drm_i915_private *i915) 990 { 991 intel_wakeref_t wakeref; 992 993 wakeref = intel_runtime_pm_get(&i915->runtime_pm); 994 995 i915_driver_unregister(i915); 996 997 /* Flush any external code that still may be under the RCU lock */ 998 synchronize_rcu(); 999 1000 i915_gem_suspend(i915); 1001 1002 intel_gvt_driver_remove(i915); 1003 1004 intel_modeset_driver_remove(i915); 1005 1006 intel_irq_uninstall(i915); 1007 1008 intel_modeset_driver_remove_noirq(i915); 1009 1010 i915_reset_error_state(i915); 1011 i915_gem_driver_remove(i915); 1012 1013 intel_modeset_driver_remove_nogem(i915); 1014 1015 i915_driver_hw_remove(i915); 1016 1017 intel_runtime_pm_put(&i915->runtime_pm, wakeref); 1018 } 1019 1020 static void i915_driver_release(struct drm_device *dev) 1021 { 1022 struct drm_i915_private *dev_priv = to_i915(dev); 1023 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1024 intel_wakeref_t wakeref; 1025 1026 if (!dev_priv->do_release) 1027 return; 1028 1029 wakeref = intel_runtime_pm_get(rpm); 1030 1031 i915_gem_driver_release(dev_priv); 1032 1033 intel_memory_regions_driver_release(dev_priv); 1034 i915_ggtt_driver_release(dev_priv); 1035 i915_gem_drain_freed_objects(dev_priv); 1036 i915_ggtt_driver_late_release(dev_priv); 1037 1038 i915_driver_mmio_release(dev_priv); 1039 1040 intel_runtime_pm_put(rpm, wakeref); 1041 1042 intel_runtime_pm_driver_release(rpm); 1043 1044 i915_driver_late_release(dev_priv); 1045 } 1046 1047 static int i915_driver_open(struct drm_device *dev, struct drm_file *file) 1048 { 1049 struct drm_i915_private *i915 = to_i915(dev); 1050 int ret; 1051 1052 ret = i915_gem_open(i915, file); 1053 if (ret) 1054 return ret; 1055 1056 return 0; 1057 } 1058 1059 /** 1060 * i915_driver_lastclose - clean up after all DRM clients have exited 1061 * @dev: DRM device 1062 * 1063 * Take care of cleaning up after all DRM clients have exited. In the 1064 * mode setting case, we want to restore the kernel's initial mode (just 1065 * in case the last client left us in a bad state). 1066 * 1067 * Additionally, in the non-mode setting case, we'll tear down the GTT 1068 * and DMA structures, since the kernel won't be using them, and clea 1069 * up any GEM state. 1070 */ 1071 static void i915_driver_lastclose(struct drm_device *dev) 1072 { 1073 struct drm_i915_private *i915 = to_i915(dev); 1074 1075 intel_fbdev_restore_mode(dev); 1076 1077 if (HAS_DISPLAY(i915)) 1078 vga_switcheroo_process_delayed_switch(); 1079 } 1080 1081 static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) 1082 { 1083 struct drm_i915_file_private *file_priv = file->driver_priv; 1084 1085 i915_gem_context_close(file); 1086 i915_drm_client_put(file_priv->client); 1087 1088 kfree_rcu(file_priv, rcu); 1089 1090 /* Catch up with all the deferred frees from "this" client */ 1091 i915_gem_flush_free_objects(to_i915(dev)); 1092 } 1093 1094 static void intel_suspend_encoders(struct drm_i915_private *dev_priv) 1095 { 1096 struct intel_encoder *encoder; 1097 1098 if (!HAS_DISPLAY(dev_priv)) 1099 return; 1100 1101 drm_modeset_lock_all(&dev_priv->drm); 1102 for_each_intel_encoder(&dev_priv->drm, encoder) 1103 if (encoder->suspend) 1104 encoder->suspend(encoder); 1105 drm_modeset_unlock_all(&dev_priv->drm); 1106 } 1107 1108 static void intel_shutdown_encoders(struct drm_i915_private *dev_priv) 1109 { 1110 struct intel_encoder *encoder; 1111 1112 if (!HAS_DISPLAY(dev_priv)) 1113 return; 1114 1115 drm_modeset_lock_all(&dev_priv->drm); 1116 for_each_intel_encoder(&dev_priv->drm, encoder) 1117 if (encoder->shutdown) 1118 encoder->shutdown(encoder); 1119 drm_modeset_unlock_all(&dev_priv->drm); 1120 } 1121 1122 void i915_driver_shutdown(struct drm_i915_private *i915) 1123 { 1124 disable_rpm_wakeref_asserts(&i915->runtime_pm); 1125 intel_runtime_pm_disable(&i915->runtime_pm); 1126 intel_power_domains_disable(i915); 1127 1128 if (HAS_DISPLAY(i915)) { 1129 drm_kms_helper_poll_disable(&i915->drm); 1130 1131 drm_atomic_helper_shutdown(&i915->drm); 1132 } 1133 1134 intel_dp_mst_suspend(i915); 1135 1136 intel_runtime_pm_disable_interrupts(i915); 1137 intel_hpd_cancel_work(i915); 1138 1139 intel_suspend_encoders(i915); 1140 intel_shutdown_encoders(i915); 1141 1142 intel_dmc_ucode_suspend(i915); 1143 1144 i915_gem_suspend(i915); 1145 1146 /* 1147 * The only requirement is to reboot with display DC states disabled, 1148 * for now leaving all display power wells in the INIT power domain 1149 * enabled. 1150 * 1151 * TODO: 1152 * - unify the pci_driver::shutdown sequence here with the 1153 * pci_driver.driver.pm.poweroff,poweroff_late sequence. 1154 * - unify the driver remove and system/runtime suspend sequences with 1155 * the above unified shutdown/poweroff sequence. 1156 */ 1157 intel_power_domains_driver_remove(i915); 1158 enable_rpm_wakeref_asserts(&i915->runtime_pm); 1159 1160 intel_runtime_pm_driver_release(&i915->runtime_pm); 1161 } 1162 1163 static bool suspend_to_idle(struct drm_i915_private *dev_priv) 1164 { 1165 #if IS_ENABLED(CONFIG_ACPI_SLEEP) 1166 if (acpi_target_system_state() < ACPI_STATE_S3) 1167 return true; 1168 #endif 1169 return false; 1170 } 1171 1172 static int i915_drm_prepare(struct drm_device *dev) 1173 { 1174 struct drm_i915_private *i915 = to_i915(dev); 1175 1176 intel_pxp_suspend_prepare(i915->pxp); 1177 1178 /* 1179 * NB intel_display_suspend() may issue new requests after we've 1180 * ostensibly marked the GPU as ready-to-sleep here. We need to 1181 * split out that work and pull it forward so that after point, 1182 * the GPU is not woken again. 1183 */ 1184 return i915_gem_backup_suspend(i915); 1185 } 1186 1187 static int i915_drm_suspend(struct drm_device *dev) 1188 { 1189 struct drm_i915_private *dev_priv = to_i915(dev); 1190 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1191 pci_power_t opregion_target_state; 1192 1193 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1194 1195 /* We do a lot of poking in a lot of registers, make sure they work 1196 * properly. */ 1197 intel_power_domains_disable(dev_priv); 1198 if (HAS_DISPLAY(dev_priv)) 1199 drm_kms_helper_poll_disable(dev); 1200 1201 pci_save_state(pdev); 1202 1203 intel_display_suspend(dev); 1204 1205 intel_dp_mst_suspend(dev_priv); 1206 1207 intel_runtime_pm_disable_interrupts(dev_priv); 1208 intel_hpd_cancel_work(dev_priv); 1209 1210 intel_suspend_encoders(dev_priv); 1211 1212 intel_suspend_hw(dev_priv); 1213 1214 /* Must be called before GGTT is suspended. */ 1215 intel_dpt_suspend(dev_priv); 1216 i915_ggtt_suspend(to_gt(dev_priv)->ggtt); 1217 1218 i915_save_display(dev_priv); 1219 1220 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold; 1221 intel_opregion_suspend(dev_priv, opregion_target_state); 1222 1223 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); 1224 1225 dev_priv->suspend_count++; 1226 1227 intel_dmc_ucode_suspend(dev_priv); 1228 1229 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1230 1231 i915_gem_drain_freed_objects(dev_priv); 1232 1233 return 0; 1234 } 1235 1236 static enum i915_drm_suspend_mode 1237 get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate) 1238 { 1239 if (hibernate) 1240 return I915_DRM_SUSPEND_HIBERNATE; 1241 1242 if (suspend_to_idle(dev_priv)) 1243 return I915_DRM_SUSPEND_IDLE; 1244 1245 return I915_DRM_SUSPEND_MEM; 1246 } 1247 1248 static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation) 1249 { 1250 struct drm_i915_private *dev_priv = to_i915(dev); 1251 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1252 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1253 struct intel_gt *gt; 1254 int ret, i; 1255 1256 disable_rpm_wakeref_asserts(rpm); 1257 1258 intel_pxp_suspend(dev_priv->pxp); 1259 1260 i915_gem_suspend_late(dev_priv); 1261 1262 for_each_gt(gt, dev_priv, i) 1263 intel_uncore_suspend(gt->uncore); 1264 1265 intel_power_domains_suspend(dev_priv, 1266 get_suspend_mode(dev_priv, hibernation)); 1267 1268 intel_display_power_suspend_late(dev_priv); 1269 1270 ret = vlv_suspend_complete(dev_priv); 1271 if (ret) { 1272 drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret); 1273 intel_power_domains_resume(dev_priv); 1274 1275 goto out; 1276 } 1277 1278 pci_disable_device(pdev); 1279 /* 1280 * During hibernation on some platforms the BIOS may try to access 1281 * the device even though it's already in D3 and hang the machine. So 1282 * leave the device in D0 on those platforms and hope the BIOS will 1283 * power down the device properly. The issue was seen on multiple old 1284 * GENs with different BIOS vendors, so having an explicit blacklist 1285 * is inpractical; apply the workaround on everything pre GEN6. The 1286 * platforms where the issue was seen: 1287 * Lenovo Thinkpad X301, X61s, X60, T60, X41 1288 * Fujitsu FSC S7110 1289 * Acer Aspire 1830T 1290 */ 1291 if (!(hibernation && GRAPHICS_VER(dev_priv) < 6)) 1292 pci_set_power_state(pdev, PCI_D3hot); 1293 1294 out: 1295 enable_rpm_wakeref_asserts(rpm); 1296 if (!dev_priv->uncore.user_forcewake_count) 1297 intel_runtime_pm_driver_release(rpm); 1298 1299 return ret; 1300 } 1301 1302 int i915_driver_suspend_switcheroo(struct drm_i915_private *i915, 1303 pm_message_t state) 1304 { 1305 int error; 1306 1307 if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND && 1308 state.event != PM_EVENT_FREEZE)) 1309 return -EINVAL; 1310 1311 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1312 return 0; 1313 1314 error = i915_drm_suspend(&i915->drm); 1315 if (error) 1316 return error; 1317 1318 return i915_drm_suspend_late(&i915->drm, false); 1319 } 1320 1321 static int i915_drm_resume(struct drm_device *dev) 1322 { 1323 struct drm_i915_private *dev_priv = to_i915(dev); 1324 struct intel_gt *gt; 1325 int ret, i; 1326 1327 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1328 1329 ret = i915_pcode_init(dev_priv); 1330 if (ret) 1331 return ret; 1332 1333 sanitize_gpu(dev_priv); 1334 1335 ret = i915_ggtt_enable_hw(dev_priv); 1336 if (ret) 1337 drm_err(&dev_priv->drm, "failed to re-enable GGTT\n"); 1338 1339 i915_ggtt_resume(to_gt(dev_priv)->ggtt); 1340 1341 for_each_gt(gt, dev_priv, i) 1342 if (GRAPHICS_VER(gt->i915) >= 8) 1343 setup_private_pat(gt); 1344 1345 /* Must be called after GGTT is resumed. */ 1346 intel_dpt_resume(dev_priv); 1347 1348 intel_dmc_ucode_resume(dev_priv); 1349 1350 i915_restore_display(dev_priv); 1351 intel_pps_unlock_regs_wa(dev_priv); 1352 1353 intel_init_pch_refclk(dev_priv); 1354 1355 /* 1356 * Interrupts have to be enabled before any batches are run. If not the 1357 * GPU will hang. i915_gem_init_hw() will initiate batches to 1358 * update/restore the context. 1359 * 1360 * drm_mode_config_reset() needs AUX interrupts. 1361 * 1362 * Modeset enabling in intel_modeset_init_hw() also needs working 1363 * interrupts. 1364 */ 1365 intel_runtime_pm_enable_interrupts(dev_priv); 1366 1367 if (HAS_DISPLAY(dev_priv)) 1368 drm_mode_config_reset(dev); 1369 1370 i915_gem_resume(dev_priv); 1371 1372 intel_pxp_resume(dev_priv->pxp); 1373 1374 intel_modeset_init_hw(dev_priv); 1375 intel_init_clock_gating(dev_priv); 1376 intel_hpd_init(dev_priv); 1377 1378 /* MST sideband requires HPD interrupts enabled */ 1379 intel_dp_mst_resume(dev_priv); 1380 intel_display_resume(dev); 1381 1382 intel_hpd_poll_disable(dev_priv); 1383 if (HAS_DISPLAY(dev_priv)) 1384 drm_kms_helper_poll_enable(dev); 1385 1386 intel_opregion_resume(dev_priv); 1387 1388 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); 1389 1390 intel_power_domains_enable(dev_priv); 1391 1392 intel_gvt_resume(dev_priv); 1393 1394 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1395 1396 return 0; 1397 } 1398 1399 static int i915_drm_resume_early(struct drm_device *dev) 1400 { 1401 struct drm_i915_private *dev_priv = to_i915(dev); 1402 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1403 struct intel_gt *gt; 1404 int ret, i; 1405 1406 /* 1407 * We have a resume ordering issue with the snd-hda driver also 1408 * requiring our device to be power up. Due to the lack of a 1409 * parent/child relationship we currently solve this with an early 1410 * resume hook. 1411 * 1412 * FIXME: This should be solved with a special hdmi sink device or 1413 * similar so that power domains can be employed. 1414 */ 1415 1416 /* 1417 * Note that we need to set the power state explicitly, since we 1418 * powered off the device during freeze and the PCI core won't power 1419 * it back up for us during thaw. Powering off the device during 1420 * freeze is not a hard requirement though, and during the 1421 * suspend/resume phases the PCI core makes sure we get here with the 1422 * device powered on. So in case we change our freeze logic and keep 1423 * the device powered we can also remove the following set power state 1424 * call. 1425 */ 1426 ret = pci_set_power_state(pdev, PCI_D0); 1427 if (ret) { 1428 drm_err(&dev_priv->drm, 1429 "failed to set PCI D0 power state (%d)\n", ret); 1430 return ret; 1431 } 1432 1433 /* 1434 * Note that pci_enable_device() first enables any parent bridge 1435 * device and only then sets the power state for this device. The 1436 * bridge enabling is a nop though, since bridge devices are resumed 1437 * first. The order of enabling power and enabling the device is 1438 * imposed by the PCI core as described above, so here we preserve the 1439 * same order for the freeze/thaw phases. 1440 * 1441 * TODO: eventually we should remove pci_disable_device() / 1442 * pci_enable_enable_device() from suspend/resume. Due to how they 1443 * depend on the device enable refcount we can't anyway depend on them 1444 * disabling/enabling the device. 1445 */ 1446 if (pci_enable_device(pdev)) 1447 return -EIO; 1448 1449 pci_set_master(pdev); 1450 1451 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1452 1453 ret = vlv_resume_prepare(dev_priv, false); 1454 if (ret) 1455 drm_err(&dev_priv->drm, 1456 "Resume prepare failed: %d, continuing anyway\n", ret); 1457 1458 for_each_gt(gt, dev_priv, i) { 1459 intel_uncore_resume_early(gt->uncore); 1460 intel_gt_check_and_clear_faults(gt); 1461 } 1462 1463 intel_display_power_resume_early(dev_priv); 1464 1465 intel_power_domains_resume(dev_priv); 1466 1467 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1468 1469 return ret; 1470 } 1471 1472 int i915_driver_resume_switcheroo(struct drm_i915_private *i915) 1473 { 1474 int ret; 1475 1476 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1477 return 0; 1478 1479 ret = i915_drm_resume_early(&i915->drm); 1480 if (ret) 1481 return ret; 1482 1483 return i915_drm_resume(&i915->drm); 1484 } 1485 1486 static int i915_pm_prepare(struct device *kdev) 1487 { 1488 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1489 1490 if (!i915) { 1491 dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 1492 return -ENODEV; 1493 } 1494 1495 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1496 return 0; 1497 1498 return i915_drm_prepare(&i915->drm); 1499 } 1500 1501 static int i915_pm_suspend(struct device *kdev) 1502 { 1503 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1504 1505 if (!i915) { 1506 dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 1507 return -ENODEV; 1508 } 1509 1510 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1511 return 0; 1512 1513 return i915_drm_suspend(&i915->drm); 1514 } 1515 1516 static int i915_pm_suspend_late(struct device *kdev) 1517 { 1518 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1519 1520 /* 1521 * We have a suspend ordering issue with the snd-hda driver also 1522 * requiring our device to be power up. Due to the lack of a 1523 * parent/child relationship we currently solve this with an late 1524 * suspend hook. 1525 * 1526 * FIXME: This should be solved with a special hdmi sink device or 1527 * similar so that power domains can be employed. 1528 */ 1529 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1530 return 0; 1531 1532 return i915_drm_suspend_late(&i915->drm, false); 1533 } 1534 1535 static int i915_pm_poweroff_late(struct device *kdev) 1536 { 1537 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1538 1539 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1540 return 0; 1541 1542 return i915_drm_suspend_late(&i915->drm, true); 1543 } 1544 1545 static int i915_pm_resume_early(struct device *kdev) 1546 { 1547 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1548 1549 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1550 return 0; 1551 1552 return i915_drm_resume_early(&i915->drm); 1553 } 1554 1555 static int i915_pm_resume(struct device *kdev) 1556 { 1557 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1558 1559 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1560 return 0; 1561 1562 return i915_drm_resume(&i915->drm); 1563 } 1564 1565 /* freeze: before creating the hibernation_image */ 1566 static int i915_pm_freeze(struct device *kdev) 1567 { 1568 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1569 int ret; 1570 1571 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 1572 ret = i915_drm_suspend(&i915->drm); 1573 if (ret) 1574 return ret; 1575 } 1576 1577 ret = i915_gem_freeze(i915); 1578 if (ret) 1579 return ret; 1580 1581 return 0; 1582 } 1583 1584 static int i915_pm_freeze_late(struct device *kdev) 1585 { 1586 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1587 int ret; 1588 1589 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 1590 ret = i915_drm_suspend_late(&i915->drm, true); 1591 if (ret) 1592 return ret; 1593 } 1594 1595 ret = i915_gem_freeze_late(i915); 1596 if (ret) 1597 return ret; 1598 1599 return 0; 1600 } 1601 1602 /* thaw: called after creating the hibernation image, but before turning off. */ 1603 static int i915_pm_thaw_early(struct device *kdev) 1604 { 1605 return i915_pm_resume_early(kdev); 1606 } 1607 1608 static int i915_pm_thaw(struct device *kdev) 1609 { 1610 return i915_pm_resume(kdev); 1611 } 1612 1613 /* restore: called after loading the hibernation image. */ 1614 static int i915_pm_restore_early(struct device *kdev) 1615 { 1616 return i915_pm_resume_early(kdev); 1617 } 1618 1619 static int i915_pm_restore(struct device *kdev) 1620 { 1621 return i915_pm_resume(kdev); 1622 } 1623 1624 static int intel_runtime_suspend(struct device *kdev) 1625 { 1626 struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 1627 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1628 struct intel_gt *gt; 1629 int ret, i; 1630 1631 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 1632 return -ENODEV; 1633 1634 drm_dbg(&dev_priv->drm, "Suspending device\n"); 1635 1636 disable_rpm_wakeref_asserts(rpm); 1637 1638 /* 1639 * We are safe here against re-faults, since the fault handler takes 1640 * an RPM reference. 1641 */ 1642 i915_gem_runtime_suspend(dev_priv); 1643 1644 intel_pxp_runtime_suspend(dev_priv->pxp); 1645 1646 for_each_gt(gt, dev_priv, i) 1647 intel_gt_runtime_suspend(gt); 1648 1649 intel_runtime_pm_disable_interrupts(dev_priv); 1650 1651 for_each_gt(gt, dev_priv, i) 1652 intel_uncore_suspend(gt->uncore); 1653 1654 intel_display_power_suspend(dev_priv); 1655 1656 ret = vlv_suspend_complete(dev_priv); 1657 if (ret) { 1658 drm_err(&dev_priv->drm, 1659 "Runtime suspend failed, disabling it (%d)\n", ret); 1660 intel_uncore_runtime_resume(&dev_priv->uncore); 1661 1662 intel_runtime_pm_enable_interrupts(dev_priv); 1663 1664 for_each_gt(gt, dev_priv, i) 1665 intel_gt_runtime_resume(gt); 1666 1667 enable_rpm_wakeref_asserts(rpm); 1668 1669 return ret; 1670 } 1671 1672 enable_rpm_wakeref_asserts(rpm); 1673 intel_runtime_pm_driver_release(rpm); 1674 1675 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore)) 1676 drm_err(&dev_priv->drm, 1677 "Unclaimed access detected prior to suspending\n"); 1678 1679 rpm->suspended = true; 1680 1681 /* 1682 * FIXME: We really should find a document that references the arguments 1683 * used below! 1684 */ 1685 if (IS_BROADWELL(dev_priv)) { 1686 /* 1687 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop 1688 * being detected, and the call we do at intel_runtime_resume() 1689 * won't be able to restore them. Since PCI_D3hot matches the 1690 * actual specification and appears to be working, use it. 1691 */ 1692 intel_opregion_notify_adapter(dev_priv, PCI_D3hot); 1693 } else { 1694 /* 1695 * current versions of firmware which depend on this opregion 1696 * notification have repurposed the D1 definition to mean 1697 * "runtime suspended" vs. what you would normally expect (D3) 1698 * to distinguish it from notifications that might be sent via 1699 * the suspend path. 1700 */ 1701 intel_opregion_notify_adapter(dev_priv, PCI_D1); 1702 } 1703 1704 assert_forcewakes_inactive(&dev_priv->uncore); 1705 1706 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 1707 intel_hpd_poll_enable(dev_priv); 1708 1709 drm_dbg(&dev_priv->drm, "Device suspended\n"); 1710 return 0; 1711 } 1712 1713 static int intel_runtime_resume(struct device *kdev) 1714 { 1715 struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 1716 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1717 struct intel_gt *gt; 1718 int ret, i; 1719 1720 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 1721 return -ENODEV; 1722 1723 drm_dbg(&dev_priv->drm, "Resuming device\n"); 1724 1725 drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count)); 1726 disable_rpm_wakeref_asserts(rpm); 1727 1728 intel_opregion_notify_adapter(dev_priv, PCI_D0); 1729 rpm->suspended = false; 1730 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore)) 1731 drm_dbg(&dev_priv->drm, 1732 "Unclaimed access during suspend, bios?\n"); 1733 1734 intel_display_power_resume(dev_priv); 1735 1736 ret = vlv_resume_prepare(dev_priv, true); 1737 1738 for_each_gt(gt, dev_priv, i) 1739 intel_uncore_runtime_resume(gt->uncore); 1740 1741 intel_runtime_pm_enable_interrupts(dev_priv); 1742 1743 /* 1744 * No point of rolling back things in case of an error, as the best 1745 * we can do is to hope that things will still work (and disable RPM). 1746 */ 1747 for_each_gt(gt, dev_priv, i) 1748 intel_gt_runtime_resume(gt); 1749 1750 intel_pxp_runtime_resume(dev_priv->pxp); 1751 1752 /* 1753 * On VLV/CHV display interrupts are part of the display 1754 * power well, so hpd is reinitialized from there. For 1755 * everyone else do it here. 1756 */ 1757 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { 1758 intel_hpd_init(dev_priv); 1759 intel_hpd_poll_disable(dev_priv); 1760 } 1761 1762 skl_watermark_ipc_update(dev_priv); 1763 1764 enable_rpm_wakeref_asserts(rpm); 1765 1766 if (ret) 1767 drm_err(&dev_priv->drm, 1768 "Runtime resume failed, disabling it (%d)\n", ret); 1769 else 1770 drm_dbg(&dev_priv->drm, "Device resumed\n"); 1771 1772 return ret; 1773 } 1774 1775 const struct dev_pm_ops i915_pm_ops = { 1776 /* 1777 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, 1778 * PMSG_RESUME] 1779 */ 1780 .prepare = i915_pm_prepare, 1781 .suspend = i915_pm_suspend, 1782 .suspend_late = i915_pm_suspend_late, 1783 .resume_early = i915_pm_resume_early, 1784 .resume = i915_pm_resume, 1785 1786 /* 1787 * S4 event handlers 1788 * @freeze, @freeze_late : called (1) before creating the 1789 * hibernation image [PMSG_FREEZE] and 1790 * (2) after rebooting, before restoring 1791 * the image [PMSG_QUIESCE] 1792 * @thaw, @thaw_early : called (1) after creating the hibernation 1793 * image, before writing it [PMSG_THAW] 1794 * and (2) after failing to create or 1795 * restore the image [PMSG_RECOVER] 1796 * @poweroff, @poweroff_late: called after writing the hibernation 1797 * image, before rebooting [PMSG_HIBERNATE] 1798 * @restore, @restore_early : called after rebooting and restoring the 1799 * hibernation image [PMSG_RESTORE] 1800 */ 1801 .freeze = i915_pm_freeze, 1802 .freeze_late = i915_pm_freeze_late, 1803 .thaw_early = i915_pm_thaw_early, 1804 .thaw = i915_pm_thaw, 1805 .poweroff = i915_pm_suspend, 1806 .poweroff_late = i915_pm_poweroff_late, 1807 .restore_early = i915_pm_restore_early, 1808 .restore = i915_pm_restore, 1809 1810 /* S0ix (via runtime suspend) event handlers */ 1811 .runtime_suspend = intel_runtime_suspend, 1812 .runtime_resume = intel_runtime_resume, 1813 }; 1814 1815 static const struct file_operations i915_driver_fops = { 1816 .owner = THIS_MODULE, 1817 .open = drm_open, 1818 .release = drm_release_noglobal, 1819 .unlocked_ioctl = drm_ioctl, 1820 .mmap = i915_gem_mmap, 1821 .poll = drm_poll, 1822 .read = drm_read, 1823 .compat_ioctl = i915_ioc32_compat_ioctl, 1824 .llseek = noop_llseek, 1825 #ifdef CONFIG_PROC_FS 1826 .show_fdinfo = i915_drm_client_fdinfo, 1827 #endif 1828 }; 1829 1830 static int 1831 i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, 1832 struct drm_file *file) 1833 { 1834 return -ENODEV; 1835 } 1836 1837 static const struct drm_ioctl_desc i915_ioctls[] = { 1838 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1839 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), 1840 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), 1841 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), 1842 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), 1843 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), 1844 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW), 1845 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1846 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), 1847 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), 1848 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1849 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), 1850 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1851 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1852 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), 1853 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), 1854 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1855 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1856 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH), 1857 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW), 1858 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 1859 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 1860 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW), 1861 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), 1862 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), 1863 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW), 1864 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1865 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1866 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), 1867 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW), 1868 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), 1869 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), 1870 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), 1871 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW), 1872 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), 1873 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), 1874 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW), 1875 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW), 1876 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), 1877 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0), 1878 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), 1879 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER), 1880 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER), 1881 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER), 1882 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER), 1883 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW), 1884 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), 1885 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), 1886 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), 1887 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), 1888 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), 1889 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), 1890 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), 1891 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW), 1892 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW), 1893 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW), 1894 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW), 1895 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW), 1896 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW), 1897 }; 1898 1899 /* 1900 * Interface history: 1901 * 1902 * 1.1: Original. 1903 * 1.2: Add Power Management 1904 * 1.3: Add vblank support 1905 * 1.4: Fix cmdbuffer path, add heap destroy 1906 * 1.5: Add vblank pipe configuration 1907 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank 1908 * - Support vertical blank on secondary display pipe 1909 */ 1910 #define DRIVER_MAJOR 1 1911 #define DRIVER_MINOR 6 1912 #define DRIVER_PATCHLEVEL 0 1913 1914 static const struct drm_driver i915_drm_driver = { 1915 /* Don't use MTRRs here; the Xserver or userspace app should 1916 * deal with them for Intel hardware. 1917 */ 1918 .driver_features = 1919 DRIVER_GEM | 1920 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ | 1921 DRIVER_SYNCOBJ_TIMELINE, 1922 .release = i915_driver_release, 1923 .open = i915_driver_open, 1924 .lastclose = i915_driver_lastclose, 1925 .postclose = i915_driver_postclose, 1926 1927 .prime_handle_to_fd = drm_gem_prime_handle_to_fd, 1928 .prime_fd_to_handle = drm_gem_prime_fd_to_handle, 1929 .gem_prime_import = i915_gem_prime_import, 1930 1931 .dumb_create = i915_gem_dumb_create, 1932 .dumb_map_offset = i915_gem_dumb_mmap_offset, 1933 1934 .ioctls = i915_ioctls, 1935 .num_ioctls = ARRAY_SIZE(i915_ioctls), 1936 .fops = &i915_driver_fops, 1937 .name = DRIVER_NAME, 1938 .desc = DRIVER_DESC, 1939 .date = DRIVER_DATE, 1940 .major = DRIVER_MAJOR, 1941 .minor = DRIVER_MINOR, 1942 .patchlevel = DRIVER_PATCHLEVEL, 1943 }; 1944