xref: /openbmc/linux/drivers/gpu/drm/i915/gvt/dmabuf.c (revision c3bfba9a)
1e546e281STina Zhang /*
2e546e281STina Zhang  * Copyright 2017 Intel Corporation. All rights reserved.
3e546e281STina Zhang  *
4e546e281STina Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5e546e281STina Zhang  * copy of this software and associated documentation files (the "Software"),
6e546e281STina Zhang  * to deal in the Software without restriction, including without limitation
7e546e281STina Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e546e281STina Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9e546e281STina Zhang  * Software is furnished to do so, subject to the following conditions:
10e546e281STina Zhang  *
11e546e281STina Zhang  * The above copyright notice and this permission notice (including the next
12e546e281STina Zhang  * paragraph) shall be included in all copies or substantial portions of the
13e546e281STina Zhang  * Software.
14e546e281STina Zhang  *
15e546e281STina Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16e546e281STina Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17e546e281STina Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18e546e281STina Zhang  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19e546e281STina Zhang  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20e546e281STina Zhang  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21e546e281STina Zhang  * DEALINGS IN THE SOFTWARE.
22e546e281STina Zhang  *
23e546e281STina Zhang  * Authors:
24e546e281STina Zhang  *    Zhiyuan Lv <zhiyuan.lv@intel.com>
25e546e281STina Zhang  *
26e546e281STina Zhang  * Contributors:
27e546e281STina Zhang  *    Xiaoguang Chen
28e546e281STina Zhang  *    Tina Zhang <tina.zhang@intel.com>
29e546e281STina Zhang  */
30e546e281STina Zhang 
31e546e281STina Zhang #include <linux/dma-buf.h>
32fe902f0cSChristoph Hellwig #include <linux/mdev.h>
33e546e281STina Zhang 
3401b94a93SJani Nikula #include <drm/drm_fourcc.h>
3501b94a93SJani Nikula #include <drm/drm_plane.h>
3601b94a93SJani Nikula 
37c8eb426dSJani Nikula #include "gem/i915_gem_dmabuf.h"
38c8eb426dSJani Nikula 
39e546e281STina Zhang #include "i915_drv.h"
40ce2fce25SMatt Roper #include "i915_reg.h"
41e546e281STina Zhang #include "gvt.h"
42e546e281STina Zhang 
43e546e281STina Zhang #define GEN8_DECODE_PTE(pte) (pte & GENMASK_ULL(63, 12))
44e546e281STina Zhang 
vgpu_gem_get_pages(struct drm_i915_gem_object * obj)45*c3bfba9aSChris Wilson static int vgpu_gem_get_pages(struct drm_i915_gem_object *obj)
46e546e281STina Zhang {
47e546e281STina Zhang 	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
489f674c81STina Zhang 	struct intel_vgpu *vgpu;
49e546e281STina Zhang 	struct sg_table *st;
50e546e281STina Zhang 	struct scatterlist *sg;
519f674c81STina Zhang 	int i, j, ret;
52e546e281STina Zhang 	gen8_pte_t __iomem *gtt_entries;
53e546e281STina Zhang 	struct intel_vgpu_fb_info *fb_info;
54*c3bfba9aSChris Wilson 	unsigned int page_num; /* limited by sg_alloc_table */
55e546e281STina Zhang 
56*c3bfba9aSChris Wilson 	if (overflows_type(obj->base.size >> PAGE_SHIFT, page_num))
57*c3bfba9aSChris Wilson 		return -E2BIG;
58*c3bfba9aSChris Wilson 
59*c3bfba9aSChris Wilson 	page_num = obj->base.size >> PAGE_SHIFT;
60e546e281STina Zhang 	fb_info = (struct intel_vgpu_fb_info *)obj->gvt_info;
61db19c724SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !fb_info))
62e546e281STina Zhang 		return -ENODEV;
63e546e281STina Zhang 
649f674c81STina Zhang 	vgpu = fb_info->obj->vgpu;
65db19c724SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !vgpu))
669f674c81STina Zhang 		return -ENODEV;
679f674c81STina Zhang 
68e546e281STina Zhang 	st = kmalloc(sizeof(*st), GFP_KERNEL);
69e546e281STina Zhang 	if (unlikely(!st))
70e546e281STina Zhang 		return -ENOMEM;
71e546e281STina Zhang 
724a6eccbcSXiong Zhang 	ret = sg_alloc_table(st, page_num, GFP_KERNEL);
73e546e281STina Zhang 	if (ret) {
74e546e281STina Zhang 		kfree(st);
75e546e281STina Zhang 		return ret;
76e546e281STina Zhang 	}
77204129a2SMichał Winiarski 	gtt_entries = (gen8_pte_t __iomem *)to_gt(dev_priv)->ggtt->gsm +
78e546e281STina Zhang 		(fb_info->start >> PAGE_SHIFT);
794a6eccbcSXiong Zhang 	for_each_sg(st->sgl, sg, page_num, i) {
809f674c81STina Zhang 		dma_addr_t dma_addr =
819f674c81STina Zhang 			GEN8_DECODE_PTE(readq(&gtt_entries[i]));
8291879bbaSChristoph Hellwig 		if (intel_gvt_dma_pin_guest_page(vgpu, dma_addr)) {
839f674c81STina Zhang 			ret = -EINVAL;
849f674c81STina Zhang 			goto out;
859f674c81STina Zhang 		}
869f674c81STina Zhang 
87e546e281STina Zhang 		sg->offset = 0;
88e546e281STina Zhang 		sg->length = PAGE_SIZE;
89e546e281STina Zhang 		sg_dma_len(sg) = PAGE_SIZE;
909f674c81STina Zhang 		sg_dma_address(sg) = dma_addr;
91e546e281STina Zhang 	}
92e546e281STina Zhang 
938c949515SMatthew Auld 	__i915_gem_object_set_pages(obj, st);
949f674c81STina Zhang out:
959f674c81STina Zhang 	if (ret) {
969f674c81STina Zhang 		dma_addr_t dma_addr;
97e546e281STina Zhang 
989f674c81STina Zhang 		for_each_sg(st->sgl, sg, i, j) {
999f674c81STina Zhang 			dma_addr = sg_dma_address(sg);
1009f674c81STina Zhang 			if (dma_addr)
1018398eee8SChristoph Hellwig 				intel_gvt_dma_unmap_guest_page(vgpu, dma_addr);
1029f674c81STina Zhang 		}
1039f674c81STina Zhang 		sg_free_table(st);
1049f674c81STina Zhang 		kfree(st);
1059f674c81STina Zhang 	}
1069f674c81STina Zhang 
1079f674c81STina Zhang 	return ret;
1089f674c81STina Zhang 
109e546e281STina Zhang }
110e546e281STina Zhang 
vgpu_gem_put_pages(struct drm_i915_gem_object * obj,struct sg_table * pages)111e546e281STina Zhang static void vgpu_gem_put_pages(struct drm_i915_gem_object *obj,
112e546e281STina Zhang 		struct sg_table *pages)
113e546e281STina Zhang {
1149f674c81STina Zhang 	struct scatterlist *sg;
1159f674c81STina Zhang 
1169f674c81STina Zhang 	if (obj->base.dma_buf) {
1179f674c81STina Zhang 		struct intel_vgpu_fb_info *fb_info = obj->gvt_info;
1189f674c81STina Zhang 		struct intel_vgpu_dmabuf_obj *obj = fb_info->obj;
1199f674c81STina Zhang 		struct intel_vgpu *vgpu = obj->vgpu;
1209f674c81STina Zhang 		int i;
1219f674c81STina Zhang 
1229f674c81STina Zhang 		for_each_sg(pages->sgl, sg, fb_info->size, i)
1238398eee8SChristoph Hellwig 			intel_gvt_dma_unmap_guest_page(vgpu,
1249f674c81STina Zhang 					       sg_dma_address(sg));
1259f674c81STina Zhang 	}
1269f674c81STina Zhang 
127e546e281STina Zhang 	sg_free_table(pages);
128e546e281STina Zhang 	kfree(pages);
129e546e281STina Zhang }
130e546e281STina Zhang 
dmabuf_gem_object_free(struct kref * kref)131e546e281STina Zhang static void dmabuf_gem_object_free(struct kref *kref)
132e546e281STina Zhang {
133e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *obj =
134e546e281STina Zhang 		container_of(kref, struct intel_vgpu_dmabuf_obj, kref);
135e546e281STina Zhang 	struct intel_vgpu *vgpu = obj->vgpu;
136e546e281STina Zhang 	struct list_head *pos;
137e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
138e546e281STina Zhang 
13982a3b670STina Zhang 	if (vgpu && test_bit(INTEL_VGPU_STATUS_ACTIVE, vgpu->status) &&
140e546e281STina Zhang 	    !list_empty(&vgpu->dmabuf_obj_list_head)) {
141919606f5SGuenter Roeck 		list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
142e546e281STina Zhang 			dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
143b549c252STina Zhang 			if (dmabuf_obj == obj) {
144dfb6ae4eSTina Zhang 				list_del(pos);
145dfb6ae4eSTina Zhang 				idr_remove(&vgpu->object_idr,
146e546e281STina Zhang 					   dmabuf_obj->dmabuf_id);
147e546e281STina Zhang 				kfree(dmabuf_obj->info);
148e546e281STina Zhang 				kfree(dmabuf_obj);
149e546e281STina Zhang 				break;
150e546e281STina Zhang 			}
151dfb6ae4eSTina Zhang 		}
152dfb6ae4eSTina Zhang 	} else {
153dfb6ae4eSTina Zhang 		/* Free the orphan dmabuf_objs here */
154dfb6ae4eSTina Zhang 		kfree(obj->info);
155dfb6ae4eSTina Zhang 		kfree(obj);
156e546e281STina Zhang 	}
157e546e281STina Zhang }
158e546e281STina Zhang 
159e546e281STina Zhang 
dmabuf_obj_get(struct intel_vgpu_dmabuf_obj * obj)160e546e281STina Zhang static inline void dmabuf_obj_get(struct intel_vgpu_dmabuf_obj *obj)
161e546e281STina Zhang {
162e546e281STina Zhang 	kref_get(&obj->kref);
163e546e281STina Zhang }
164e546e281STina Zhang 
dmabuf_obj_put(struct intel_vgpu_dmabuf_obj * obj)165e546e281STina Zhang static inline void dmabuf_obj_put(struct intel_vgpu_dmabuf_obj *obj)
166e546e281STina Zhang {
167e546e281STina Zhang 	kref_put(&obj->kref, dmabuf_gem_object_free);
168e546e281STina Zhang }
169e546e281STina Zhang 
vgpu_gem_release(struct drm_i915_gem_object * gem_obj)170e546e281STina Zhang static void vgpu_gem_release(struct drm_i915_gem_object *gem_obj)
171e546e281STina Zhang {
172e546e281STina Zhang 
173e546e281STina Zhang 	struct intel_vgpu_fb_info *fb_info = gem_obj->gvt_info;
174e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *obj = fb_info->obj;
175e546e281STina Zhang 	struct intel_vgpu *vgpu = obj->vgpu;
176dfb6ae4eSTina Zhang 
177e546e281STina Zhang 	if (vgpu) {
178e546e281STina Zhang 		mutex_lock(&vgpu->dmabuf_lock);
179e546e281STina Zhang 		gem_obj->base.dma_buf = NULL;
180e546e281STina Zhang 		dmabuf_obj_put(obj);
181dfb6ae4eSTina Zhang 		mutex_unlock(&vgpu->dmabuf_lock);
182dfb6ae4eSTina Zhang 	} else {
183dfb6ae4eSTina Zhang 		/* vgpu is NULL, as it has been removed already */
184dfb6ae4eSTina Zhang 		gem_obj->base.dma_buf = NULL;
185dfb6ae4eSTina Zhang 		dmabuf_obj_put(obj);
186e546e281STina Zhang 	}
187e546e281STina Zhang }
188e546e281STina Zhang 
1897d192daaSChris Wilson static const struct drm_i915_gem_object_ops intel_vgpu_gem_ops = {
190e546e281STina Zhang 	.name = "i915_gem_object_vgpu",
191e546e281STina Zhang 	.flags = I915_GEM_OBJECT_IS_PROXY,
192e546e281STina Zhang 	.get_pages = vgpu_gem_get_pages,
193e546e281STina Zhang 	.put_pages = vgpu_gem_put_pages,
194e546e281STina Zhang 	.release = vgpu_gem_release,
195e546e281STina Zhang };
196e546e281STina Zhang 
vgpu_create_gem(struct drm_device * dev,struct intel_vgpu_fb_info * info)197e546e281STina Zhang static struct drm_i915_gem_object *vgpu_create_gem(struct drm_device *dev,
198e546e281STina Zhang 		struct intel_vgpu_fb_info *info)
1997867d709SChris Wilson {
200e546e281STina Zhang 	static struct lock_class_key lock_class;
201e546e281STina Zhang 	struct drm_i915_private *dev_priv = to_i915(dev);
202e546e281STina Zhang 	struct drm_i915_gem_object *obj;
20313f1bfd3SChris Wilson 
204e546e281STina Zhang 	obj = i915_gem_object_alloc();
205e546e281STina Zhang 	if (obj == NULL)
206e546e281STina Zhang 		return NULL;
207e546e281STina Zhang 
2084a6eccbcSXiong Zhang 	drm_gem_private_object_init(dev, &obj->base,
209c471748dSMaarten Lankhorst 		roundup(info->size, PAGE_SIZE));
2104fc0a3caSZhenyu Wang 	i915_gem_object_init(obj, &intel_vgpu_gem_ops, &lock_class, 0);
211e546e281STina Zhang 	i915_gem_object_set_readonly(obj);
212c0a51fd0SChristian König 
213c0a51fd0SChristian König 	obj->read_domains = I915_GEM_DOMAIN_GTT;
214d8d12312SLucas De Marchi 	obj->write_domain = 0;
215e546e281STina Zhang 	if (GRAPHICS_VER(dev_priv) >= 9) {
216e546e281STina Zhang 		unsigned int tiling_mode = 0;
217e546e281STina Zhang 		unsigned int stride = 0;
218b244ffa1SZhenyu Wang 
219b244ffa1SZhenyu Wang 		switch (info->drm_format_mod) {
220e546e281STina Zhang 		case DRM_FORMAT_MOD_LINEAR:
221e546e281STina Zhang 			tiling_mode = I915_TILING_NONE;
222b244ffa1SZhenyu Wang 			break;
223e546e281STina Zhang 		case I915_FORMAT_MOD_X_TILED:
224e546e281STina Zhang 			tiling_mode = I915_TILING_X;
225e546e281STina Zhang 			stride = info->stride;
226b244ffa1SZhenyu Wang 			break;
227b244ffa1SZhenyu Wang 		case I915_FORMAT_MOD_Y_TILED:
228e546e281STina Zhang 		case I915_FORMAT_MOD_Yf_TILED:
229e546e281STina Zhang 			tiling_mode = I915_TILING_Y;
230e546e281STina Zhang 			stride = info->stride;
231e546e281STina Zhang 			break;
232b244ffa1SZhenyu Wang 		default:
233b244ffa1SZhenyu Wang 			gvt_dbg_core("invalid drm_format_mod %llx for tiling\n",
234e546e281STina Zhang 				     info->drm_format_mod);
235e546e281STina Zhang 		}
236e546e281STina Zhang 		obj->tiling_and_stride = tiling_mode | stride;
237e546e281STina Zhang 	} else {
238e546e281STina Zhang 		obj->tiling_and_stride = info->drm_format_mod ?
239e546e281STina Zhang 					I915_TILING_X : 0;
240e546e281STina Zhang 	}
241e546e281STina Zhang 
242e546e281STina Zhang 	return obj;
243e546e281STina Zhang }
2441c6ccad8STina Zhang 
validate_hotspot(struct intel_vgpu_cursor_plane_format * c)2451c6ccad8STina Zhang static bool validate_hotspot(struct intel_vgpu_cursor_plane_format *c)
2461c6ccad8STina Zhang {
2471c6ccad8STina Zhang 	if (c && c->x_hot <= c->width && c->y_hot <= c->height)
2481c6ccad8STina Zhang 		return true;
2491c6ccad8STina Zhang 	else
2501c6ccad8STina Zhang 		return false;
2511c6ccad8STina Zhang }
252e546e281STina Zhang 
vgpu_get_plane_info(struct drm_device * dev,struct intel_vgpu * vgpu,struct intel_vgpu_fb_info * info,int plane_id)253e546e281STina Zhang static int vgpu_get_plane_info(struct drm_device *dev,
254e546e281STina Zhang 		struct intel_vgpu *vgpu,
255e546e281STina Zhang 		struct intel_vgpu_fb_info *info,
256e546e281STina Zhang 		int plane_id)
257e546e281STina Zhang {
258e546e281STina Zhang 	struct intel_vgpu_primary_plane_format p;
259cd7879f7SXiong Zhang 	struct intel_vgpu_cursor_plane_format c;
260e546e281STina Zhang 	int ret, tile_height = 1;
261d9420241SAleksei Gimbitskii 
262d9420241SAleksei Gimbitskii 	memset(info, 0, sizeof(*info));
263e546e281STina Zhang 
264e546e281STina Zhang 	if (plane_id == DRM_PLANE_TYPE_PRIMARY) {
265e546e281STina Zhang 		ret = intel_vgpu_decode_primary_plane(vgpu, &p);
266e546e281STina Zhang 		if (ret)
267e546e281STina Zhang 			return ret;
268e546e281STina Zhang 		info->start = p.base;
269e546e281STina Zhang 		info->start_gpa = p.base_gpa;
270e546e281STina Zhang 		info->width = p.width;
271e546e281STina Zhang 		info->height = p.height;
272e546e281STina Zhang 		info->stride = p.stride;
273b244ffa1SZhenyu Wang 		info->drm_format = p.drm_format;
274b244ffa1SZhenyu Wang 
275b244ffa1SZhenyu Wang 		switch (p.tiled) {
276b244ffa1SZhenyu Wang 		case PLANE_CTL_TILED_LINEAR:
277b244ffa1SZhenyu Wang 			info->drm_format_mod = DRM_FORMAT_MOD_LINEAR;
278b244ffa1SZhenyu Wang 			break;
279b244ffa1SZhenyu Wang 		case PLANE_CTL_TILED_X:
280cd7879f7SXiong Zhang 			info->drm_format_mod = I915_FORMAT_MOD_X_TILED;
281b244ffa1SZhenyu Wang 			tile_height = 8;
282b244ffa1SZhenyu Wang 			break;
283b244ffa1SZhenyu Wang 		case PLANE_CTL_TILED_Y:
284cd7879f7SXiong Zhang 			info->drm_format_mod = I915_FORMAT_MOD_Y_TILED;
285b244ffa1SZhenyu Wang 			tile_height = 32;
286b244ffa1SZhenyu Wang 			break;
287b244ffa1SZhenyu Wang 		case PLANE_CTL_TILED_YF:
288cd7879f7SXiong Zhang 			info->drm_format_mod = I915_FORMAT_MOD_Yf_TILED;
289b244ffa1SZhenyu Wang 			tile_height = 32;
290b244ffa1SZhenyu Wang 			break;
291b244ffa1SZhenyu Wang 		default:
292b244ffa1SZhenyu Wang 			gvt_vgpu_err("invalid tiling mode: %x\n", p.tiled);
293e546e281STina Zhang 		}
294e546e281STina Zhang 	} else if (plane_id == DRM_PLANE_TYPE_CURSOR) {
295e546e281STina Zhang 		ret = intel_vgpu_decode_cursor_plane(vgpu, &c);
296e546e281STina Zhang 		if (ret)
297e546e281STina Zhang 			return ret;
298e546e281STina Zhang 		info->start = c.base;
299e546e281STina Zhang 		info->start_gpa = c.base_gpa;
300e546e281STina Zhang 		info->width = c.width;
301e546e281STina Zhang 		info->height = c.height;
302e546e281STina Zhang 		info->stride = c.width * (c.bpp / 8);
303e546e281STina Zhang 		info->drm_format = c.drm_format;
304e546e281STina Zhang 		info->drm_format_mod = 0;
305e546e281STina Zhang 		info->x_pos = c.x_pos;
306e546e281STina Zhang 		info->y_pos = c.y_pos;
3071c6ccad8STina Zhang 
3081c6ccad8STina Zhang 		if (validate_hotspot(&c)) {
3091c6ccad8STina Zhang 			info->x_hot = c.x_hot;
3101c6ccad8STina Zhang 			info->y_hot = c.y_hot;
311e546e281STina Zhang 		} else {
312e546e281STina Zhang 			info->x_hot = UINT_MAX;
3131c6ccad8STina Zhang 			info->y_hot = UINT_MAX;
314e546e281STina Zhang 		}
315e546e281STina Zhang 	} else {
316e546e281STina Zhang 		gvt_vgpu_err("invalid plane id:%d\n", plane_id);
317e546e281STina Zhang 		return -EINVAL;
318e546e281STina Zhang 	}
3194a6eccbcSXiong Zhang 
320e546e281STina Zhang 	info->size = info->stride * roundup(info->height, tile_height);
321e546e281STina Zhang 	if (info->size == 0) {
322e546e281STina Zhang 		gvt_vgpu_err("fb size is zero\n");
323e546e281STina Zhang 		return -EINVAL;
324e546e281STina Zhang 	}
325e546e281STina Zhang 
326e546e281STina Zhang 	if (info->start & (PAGE_SIZE - 1)) {
327e546e281STina Zhang 		gvt_vgpu_err("Not aligned fb address:0x%llx\n", info->start);
328e546e281STina Zhang 		return -EFAULT;
329e546e281STina Zhang 	}
330e546e281STina Zhang 
331e546e281STina Zhang 	if (!intel_gvt_ggtt_validate_range(vgpu, info->start, info->size)) {
332e546e281STina Zhang 		gvt_vgpu_err("invalid gma addr\n");
333e546e281STina Zhang 		return -EFAULT;
334e546e281STina Zhang 	}
335e546e281STina Zhang 
336e546e281STina Zhang 	return 0;
337e546e281STina Zhang }
338e546e281STina Zhang 
339e546e281STina Zhang static struct intel_vgpu_dmabuf_obj *
pick_dmabuf_by_info(struct intel_vgpu * vgpu,struct intel_vgpu_fb_info * latest_info)340e546e281STina Zhang pick_dmabuf_by_info(struct intel_vgpu *vgpu,
341e546e281STina Zhang 		    struct intel_vgpu_fb_info *latest_info)
342e546e281STina Zhang {
343e546e281STina Zhang 	struct list_head *pos;
344e546e281STina Zhang 	struct intel_vgpu_fb_info *fb_info;
345e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj = NULL;
346e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *ret = NULL;
347e546e281STina Zhang 
348919606f5SGuenter Roeck 	list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
349919606f5SGuenter Roeck 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
350e546e281STina Zhang 		if (!dmabuf_obj->info)
351e546e281STina Zhang 			continue;
352e546e281STina Zhang 
353e546e281STina Zhang 		fb_info = (struct intel_vgpu_fb_info *)dmabuf_obj->info;
354e546e281STina Zhang 		if ((fb_info->start == latest_info->start) &&
355e546e281STina Zhang 		    (fb_info->start_gpa == latest_info->start_gpa) &&
356e546e281STina Zhang 		    (fb_info->size == latest_info->size) &&
357e546e281STina Zhang 		    (fb_info->drm_format_mod == latest_info->drm_format_mod) &&
358e546e281STina Zhang 		    (fb_info->drm_format == latest_info->drm_format) &&
359e546e281STina Zhang 		    (fb_info->width == latest_info->width) &&
360e546e281STina Zhang 		    (fb_info->height == latest_info->height)) {
361e546e281STina Zhang 			ret = dmabuf_obj;
362e546e281STina Zhang 			break;
363e546e281STina Zhang 		}
364e546e281STina Zhang 	}
365e546e281STina Zhang 
366e546e281STina Zhang 	return ret;
367e546e281STina Zhang }
368e546e281STina Zhang 
369e546e281STina Zhang static struct intel_vgpu_dmabuf_obj *
pick_dmabuf_by_num(struct intel_vgpu * vgpu,u32 id)370e546e281STina Zhang pick_dmabuf_by_num(struct intel_vgpu *vgpu, u32 id)
371e546e281STina Zhang {
372e546e281STina Zhang 	struct list_head *pos;
373e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj = NULL;
374e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *ret = NULL;
375e546e281STina Zhang 
376919606f5SGuenter Roeck 	list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
377e546e281STina Zhang 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
378e546e281STina Zhang 		if (dmabuf_obj->dmabuf_id == id) {
379e546e281STina Zhang 			ret = dmabuf_obj;
380e546e281STina Zhang 			break;
381e546e281STina Zhang 		}
382e546e281STina Zhang 	}
383e546e281STina Zhang 
384e546e281STina Zhang 	return ret;
385e546e281STina Zhang }
386e546e281STina Zhang 
update_fb_info(struct vfio_device_gfx_plane_info * gvt_dmabuf,struct intel_vgpu_fb_info * fb_info)387e546e281STina Zhang static void update_fb_info(struct vfio_device_gfx_plane_info *gvt_dmabuf,
388e546e281STina Zhang 		      struct intel_vgpu_fb_info *fb_info)
389e546e281STina Zhang {
39010996f80STina Zhang 	gvt_dmabuf->drm_format = fb_info->drm_format;
391e546e281STina Zhang 	gvt_dmabuf->drm_format_mod = fb_info->drm_format_mod;
392e546e281STina Zhang 	gvt_dmabuf->width = fb_info->width;
393e546e281STina Zhang 	gvt_dmabuf->height = fb_info->height;
394e546e281STina Zhang 	gvt_dmabuf->stride = fb_info->stride;
395e546e281STina Zhang 	gvt_dmabuf->size = fb_info->size;
396e546e281STina Zhang 	gvt_dmabuf->x_pos = fb_info->x_pos;
397e546e281STina Zhang 	gvt_dmabuf->y_pos = fb_info->y_pos;
398e546e281STina Zhang 	gvt_dmabuf->x_hot = fb_info->x_hot;
399e546e281STina Zhang 	gvt_dmabuf->y_hot = fb_info->y_hot;
400e546e281STina Zhang }
401e546e281STina Zhang 
intel_vgpu_query_plane(struct intel_vgpu * vgpu,void * args)402e546e281STina Zhang int intel_vgpu_query_plane(struct intel_vgpu *vgpu, void *args)
403a61ac1e7SChris Wilson {
404e546e281STina Zhang 	struct drm_device *dev = &vgpu->gvt->gt->i915->drm;
405e546e281STina Zhang 	struct vfio_device_gfx_plane_info *gfx_plane_info = args;
406e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
407e546e281STina Zhang 	struct intel_vgpu_fb_info fb_info;
408e546e281STina Zhang 	int ret = 0;
409e546e281STina Zhang 
410e546e281STina Zhang 	if (gfx_plane_info->flags == (VFIO_GFX_PLANE_TYPE_DMABUF |
411e546e281STina Zhang 				       VFIO_GFX_PLANE_TYPE_PROBE))
412e546e281STina Zhang 		return ret;
413e546e281STina Zhang 	else if ((gfx_plane_info->flags & ~VFIO_GFX_PLANE_TYPE_DMABUF) ||
414e546e281STina Zhang 			(!gfx_plane_info->flags))
415e546e281STina Zhang 		return -EINVAL;
416e546e281STina Zhang 
417e546e281STina Zhang 	ret = vgpu_get_plane_info(dev, vgpu, &fb_info,
418e546e281STina Zhang 					gfx_plane_info->drm_plane_type);
419e546e281STina Zhang 	if (ret != 0)
420e546e281STina Zhang 		goto out;
421e546e281STina Zhang 
422e546e281STina Zhang 	mutex_lock(&vgpu->dmabuf_lock);
423e546e281STina Zhang 	/* If exists, pick up the exposed dmabuf_obj */
424e546e281STina Zhang 	dmabuf_obj = pick_dmabuf_by_info(vgpu, &fb_info);
425e546e281STina Zhang 	if (dmabuf_obj) {
426e546e281STina Zhang 		update_fb_info(gfx_plane_info, &fb_info);
427e546e281STina Zhang 		gfx_plane_info->dmabuf_id = dmabuf_obj->dmabuf_id;
428e546e281STina Zhang 
429e546e281STina Zhang 		/* This buffer may be released between query_plane ioctl and
430e546e281STina Zhang 		 * get_dmabuf ioctl. Add the refcount to make sure it won't
431e546e281STina Zhang 		 * be released between the two ioctls.
432e546e281STina Zhang 		 */
433e546e281STina Zhang 		if (!dmabuf_obj->initref) {
434e546e281STina Zhang 			dmabuf_obj->initref = true;
435e546e281STina Zhang 			dmabuf_obj_get(dmabuf_obj);
436e546e281STina Zhang 		}
437e546e281STina Zhang 		ret = 0;
438e546e281STina Zhang 		gvt_dbg_dpy("vgpu%d: re-use dmabuf_obj ref %d, id %d\n",
439e546e281STina Zhang 			    vgpu->id, kref_read(&dmabuf_obj->kref),
440e546e281STina Zhang 			    gfx_plane_info->dmabuf_id);
441e546e281STina Zhang 		mutex_unlock(&vgpu->dmabuf_lock);
442e546e281STina Zhang 		goto out;
443e546e281STina Zhang 	}
444e546e281STina Zhang 
445e546e281STina Zhang 	mutex_unlock(&vgpu->dmabuf_lock);
446e546e281STina Zhang 
447e546e281STina Zhang 	/* Need to allocate a new one*/
448e546e281STina Zhang 	dmabuf_obj = kmalloc(sizeof(struct intel_vgpu_dmabuf_obj), GFP_KERNEL);
449e546e281STina Zhang 	if (unlikely(!dmabuf_obj)) {
450e546e281STina Zhang 		gvt_vgpu_err("alloc dmabuf_obj failed\n");
451e546e281STina Zhang 		ret = -ENOMEM;
452e546e281STina Zhang 		goto out;
453e546e281STina Zhang 	}
454e546e281STina Zhang 
455e546e281STina Zhang 	dmabuf_obj->info = kmalloc(sizeof(struct intel_vgpu_fb_info),
456e546e281STina Zhang 				   GFP_KERNEL);
457e546e281STina Zhang 	if (unlikely(!dmabuf_obj->info)) {
458e546e281STina Zhang 		gvt_vgpu_err("allocate intel vgpu fb info failed\n");
459e546e281STina Zhang 		ret = -ENOMEM;
460e546e281STina Zhang 		goto out_free_dmabuf;
461e546e281STina Zhang 	}
462e546e281STina Zhang 	memcpy(dmabuf_obj->info, &fb_info, sizeof(struct intel_vgpu_fb_info));
463e546e281STina Zhang 
464e546e281STina Zhang 	((struct intel_vgpu_fb_info *)dmabuf_obj->info)->obj = dmabuf_obj;
465e546e281STina Zhang 
466e546e281STina Zhang 	dmabuf_obj->vgpu = vgpu;
467e546e281STina Zhang 
468e546e281STina Zhang 	ret = idr_alloc(&vgpu->object_idr, dmabuf_obj, 1, 0, GFP_NOWAIT);
469e546e281STina Zhang 	if (ret < 0)
470e546e281STina Zhang 		goto out_free_info;
471e546e281STina Zhang 	gfx_plane_info->dmabuf_id = ret;
472e546e281STina Zhang 	dmabuf_obj->dmabuf_id = ret;
473e546e281STina Zhang 
474e546e281STina Zhang 	dmabuf_obj->initref = true;
475e546e281STina Zhang 
476e546e281STina Zhang 	kref_init(&dmabuf_obj->kref);
477e546e281STina Zhang 
478e546e281STina Zhang 	update_fb_info(gfx_plane_info, &fb_info);
479e546e281STina Zhang 
480e546e281STina Zhang 	INIT_LIST_HEAD(&dmabuf_obj->list);
481e546e281STina Zhang 	mutex_lock(&vgpu->dmabuf_lock);
482e546e281STina Zhang 	list_add_tail(&dmabuf_obj->list, &vgpu->dmabuf_obj_list_head);
483e546e281STina Zhang 	mutex_unlock(&vgpu->dmabuf_lock);
484e546e281STina Zhang 
485e546e281STina Zhang 	gvt_dbg_dpy("vgpu%d: %s new dmabuf_obj ref %d, id %d\n", vgpu->id,
486e546e281STina Zhang 		    __func__, kref_read(&dmabuf_obj->kref), ret);
487e546e281STina Zhang 
488e546e281STina Zhang 	return 0;
489e546e281STina Zhang 
490e546e281STina Zhang out_free_info:
491e546e281STina Zhang 	kfree(dmabuf_obj->info);
492e546e281STina Zhang out_free_dmabuf:
493e546e281STina Zhang 	kfree(dmabuf_obj);
494e546e281STina Zhang out:
495e546e281STina Zhang 	/* ENODEV means plane isn't ready, which might be a normal case. */
496e546e281STina Zhang 	return (ret == -ENODEV) ? 0 : ret;
497e546e281STina Zhang }
498e546e281STina Zhang 
499e546e281STina Zhang /* To associate an exposed dmabuf with the dmabuf_obj */
intel_vgpu_get_dmabuf(struct intel_vgpu * vgpu,unsigned int dmabuf_id)500e546e281STina Zhang int intel_vgpu_get_dmabuf(struct intel_vgpu *vgpu, unsigned int dmabuf_id)
501a61ac1e7SChris Wilson {
502e546e281STina Zhang 	struct drm_device *dev = &vgpu->gvt->gt->i915->drm;
503e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
504e546e281STina Zhang 	struct drm_i915_gem_object *obj;
505e546e281STina Zhang 	struct dma_buf *dmabuf;
506e546e281STina Zhang 	int dmabuf_fd;
507e546e281STina Zhang 	int ret = 0;
508e546e281STina Zhang 
509e546e281STina Zhang 	mutex_lock(&vgpu->dmabuf_lock);
510e546e281STina Zhang 
511e546e281STina Zhang 	dmabuf_obj = pick_dmabuf_by_num(vgpu, dmabuf_id);
512e546e281STina Zhang 	if (dmabuf_obj == NULL) {
513e546e281STina Zhang 		gvt_vgpu_err("invalid dmabuf id:%d\n", dmabuf_id);
514e546e281STina Zhang 		ret = -EINVAL;
515e546e281STina Zhang 		goto out;
516e546e281STina Zhang 	}
517e546e281STina Zhang 
518e546e281STina Zhang 	obj = vgpu_create_gem(dev, dmabuf_obj->info);
5197e534ac9SZhenyu Wang 	if (obj == NULL) {
520e546e281STina Zhang 		gvt_vgpu_err("create gvt gem obj failed\n");
521e546e281STina Zhang 		ret = -ENOMEM;
522e546e281STina Zhang 		goto out;
523e546e281STina Zhang 	}
524e546e281STina Zhang 
525e546e281STina Zhang 	obj->gvt_info = dmabuf_obj->info;
526e4fa8457SDaniel Vetter 
527e546e281STina Zhang 	dmabuf = i915_gem_prime_export(&obj->base, DRM_CLOEXEC | DRM_RDWR);
528e546e281STina Zhang 	if (IS_ERR(dmabuf)) {
529e546e281STina Zhang 		gvt_vgpu_err("export dma-buf failed\n");
530e546e281STina Zhang 		ret = PTR_ERR(dmabuf);
531e546e281STina Zhang 		goto out_free_gem;
532e546e281STina Zhang 	}
533e546e281STina Zhang 
534e546e281STina Zhang 	ret = dma_buf_fd(dmabuf, DRM_CLOEXEC | DRM_RDWR);
535e546e281STina Zhang 	if (ret < 0) {
536e546e281STina Zhang 		gvt_vgpu_err("create dma-buf fd failed ret:%d\n", ret);
537e546e281STina Zhang 		goto out_free_dmabuf;
538e546e281STina Zhang 	}
539e546e281STina Zhang 	dmabuf_fd = ret;
540e546e281STina Zhang 
541e546e281STina Zhang 	dmabuf_obj_get(dmabuf_obj);
542e546e281STina Zhang 
543e546e281STina Zhang 	if (dmabuf_obj->initref) {
544e546e281STina Zhang 		dmabuf_obj->initref = false;
545e546e281STina Zhang 		dmabuf_obj_put(dmabuf_obj);
546e546e281STina Zhang 	}
547e546e281STina Zhang 
548e546e281STina Zhang 	mutex_unlock(&vgpu->dmabuf_lock);
549e546e281STina Zhang 
550e546e281STina Zhang 	gvt_dbg_dpy("vgpu%d: dmabuf:%d, dmabuf ref %d, fd:%d\n"
551e546e281STina Zhang 		    "        file count: %ld, GEM ref: %d\n",
552e546e281STina Zhang 		    vgpu->id, dmabuf_obj->dmabuf_id,
553e546e281STina Zhang 		    kref_read(&dmabuf_obj->kref),
554e546e281STina Zhang 		    dmabuf_fd,
555e546e281STina Zhang 		    file_count(dmabuf->file),
556e546e281STina Zhang 		    kref_read(&obj->base.refcount));
55741d93145SPan Bian 
55841d93145SPan Bian 	i915_gem_object_put(obj);
559e546e281STina Zhang 
560e546e281STina Zhang 	return dmabuf_fd;
561e546e281STina Zhang 
562e546e281STina Zhang out_free_dmabuf:
563e546e281STina Zhang 	dma_buf_put(dmabuf);
564e546e281STina Zhang out_free_gem:
565e546e281STina Zhang 	i915_gem_object_put(obj);
566e546e281STina Zhang out:
567e546e281STina Zhang 	mutex_unlock(&vgpu->dmabuf_lock);
568e546e281STina Zhang 	return ret;
569e546e281STina Zhang }
570e546e281STina Zhang 
intel_vgpu_dmabuf_cleanup(struct intel_vgpu * vgpu)571e546e281STina Zhang void intel_vgpu_dmabuf_cleanup(struct intel_vgpu *vgpu)
572e546e281STina Zhang {
573e546e281STina Zhang 	struct list_head *pos, *n;
574e546e281STina Zhang 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
575e546e281STina Zhang 
576e546e281STina Zhang 	mutex_lock(&vgpu->dmabuf_lock);
577919606f5SGuenter Roeck 	list_for_each_safe(pos, n, &vgpu->dmabuf_obj_list_head) {
5786ee942d5STina Zhang 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
5796ee942d5STina Zhang 		dmabuf_obj->vgpu = NULL;
5806ee942d5STina Zhang 
5816ee942d5STina Zhang 		idr_remove(&vgpu->object_idr, dmabuf_obj->dmabuf_id);
5826ee942d5STina Zhang 		list_del(pos);
5836ee942d5STina Zhang 
584e546e281STina Zhang 		/* dmabuf_obj might be freed in dmabuf_obj_put */
585e546e281STina Zhang 		if (dmabuf_obj->initref) {
586e546e281STina Zhang 			dmabuf_obj->initref = false;
587e546e281STina Zhang 			dmabuf_obj_put(dmabuf_obj);
588dfb6ae4eSTina Zhang 		}
589e546e281STina Zhang 
590e546e281STina Zhang 	}
591e546e281STina Zhang 	mutex_unlock(&vgpu->dmabuf_lock);
592 }
593