1be1da707SZhi Wang /* 2be1da707SZhi Wang * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. 3be1da707SZhi Wang * 4be1da707SZhi Wang * Permission is hereby granted, free of charge, to any person obtaining a 5be1da707SZhi Wang * copy of this software and associated documentation files (the "Software"), 6be1da707SZhi Wang * to deal in the Software without restriction, including without limitation 7be1da707SZhi Wang * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8be1da707SZhi Wang * and/or sell copies of the Software, and to permit persons to whom the 9be1da707SZhi Wang * Software is furnished to do so, subject to the following conditions: 10be1da707SZhi Wang * 11be1da707SZhi Wang * The above copyright notice and this permission notice (including the next 12be1da707SZhi Wang * paragraph) shall be included in all copies or substantial portions of the 13be1da707SZhi Wang * Software. 14be1da707SZhi Wang * 15be1da707SZhi Wang * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16be1da707SZhi Wang * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17be1da707SZhi Wang * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18be1da707SZhi Wang * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19be1da707SZhi Wang * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20be1da707SZhi Wang * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21be1da707SZhi Wang * SOFTWARE. 22be1da707SZhi Wang * 23be1da707SZhi Wang * Authors: 24be1da707SZhi Wang * Ke Yu 25be1da707SZhi Wang * Kevin Tian <kevin.tian@intel.com> 26be1da707SZhi Wang * Zhiyuan Lv <zhiyuan.lv@intel.com> 27be1da707SZhi Wang * 28be1da707SZhi Wang * Contributors: 29be1da707SZhi Wang * Min He <min.he@intel.com> 30be1da707SZhi Wang * Ping Gao <ping.a.gao@intel.com> 31be1da707SZhi Wang * Tina Zhang <tina.zhang@intel.com> 32be1da707SZhi Wang * Yulei Zhang <yulei.zhang@intel.com> 33be1da707SZhi Wang * Zhi Wang <zhi.a.wang@intel.com> 34be1da707SZhi Wang * 35be1da707SZhi Wang */ 36be1da707SZhi Wang 37be1da707SZhi Wang #include <linux/slab.h> 38be1da707SZhi Wang #include "i915_drv.h" 39feddf6e8SZhenyu Wang #include "gvt.h" 40feddf6e8SZhenyu Wang #include "i915_pvinfo.h" 41be1da707SZhi Wang #include "trace.h" 42be1da707SZhi Wang 43be1da707SZhi Wang #define INVALID_OP (~0U) 44be1da707SZhi Wang 45be1da707SZhi Wang #define OP_LEN_MI 9 46be1da707SZhi Wang #define OP_LEN_2D 10 47be1da707SZhi Wang #define OP_LEN_3D_MEDIA 16 48be1da707SZhi Wang #define OP_LEN_MFX_VC 16 49be1da707SZhi Wang #define OP_LEN_VEBOX 16 50be1da707SZhi Wang 51be1da707SZhi Wang #define CMD_TYPE(cmd) (((cmd) >> 29) & 7) 52be1da707SZhi Wang 53be1da707SZhi Wang struct sub_op_bits { 54be1da707SZhi Wang int hi; 55be1da707SZhi Wang int low; 56be1da707SZhi Wang }; 57be1da707SZhi Wang struct decode_info { 58be1da707SZhi Wang char *name; 59be1da707SZhi Wang int op_len; 60be1da707SZhi Wang int nr_sub_op; 61be1da707SZhi Wang struct sub_op_bits *sub_op; 62be1da707SZhi Wang }; 63be1da707SZhi Wang 64be1da707SZhi Wang #define MAX_CMD_BUDGET 0x7fffffff 65be1da707SZhi Wang #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15) 66be1da707SZhi Wang #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9) 67be1da707SZhi Wang #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1) 68be1da707SZhi Wang 69be1da707SZhi Wang #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20) 70be1da707SZhi Wang #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10) 71be1da707SZhi Wang #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2) 72be1da707SZhi Wang 73be1da707SZhi Wang /* Render Command Map */ 74be1da707SZhi Wang 75be1da707SZhi Wang /* MI_* command Opcode (28:23) */ 76be1da707SZhi Wang #define OP_MI_NOOP 0x0 77be1da707SZhi Wang #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */ 78be1da707SZhi Wang #define OP_MI_USER_INTERRUPT 0x2 79be1da707SZhi Wang #define OP_MI_WAIT_FOR_EVENT 0x3 80be1da707SZhi Wang #define OP_MI_FLUSH 0x4 81be1da707SZhi Wang #define OP_MI_ARB_CHECK 0x5 82be1da707SZhi Wang #define OP_MI_RS_CONTROL 0x6 /* HSW+ */ 83be1da707SZhi Wang #define OP_MI_REPORT_HEAD 0x7 84be1da707SZhi Wang #define OP_MI_ARB_ON_OFF 0x8 85be1da707SZhi Wang #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */ 86be1da707SZhi Wang #define OP_MI_BATCH_BUFFER_END 0xA 87be1da707SZhi Wang #define OP_MI_SUSPEND_FLUSH 0xB 88be1da707SZhi Wang #define OP_MI_PREDICATE 0xC /* IVB+ */ 89be1da707SZhi Wang #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */ 90be1da707SZhi Wang #define OP_MI_SET_APPID 0xE /* IVB+ */ 91be1da707SZhi Wang #define OP_MI_RS_CONTEXT 0xF /* HSW+ */ 92be1da707SZhi Wang #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */ 93be1da707SZhi Wang #define OP_MI_DISPLAY_FLIP 0x14 94be1da707SZhi Wang #define OP_MI_SEMAPHORE_MBOX 0x16 95be1da707SZhi Wang #define OP_MI_SET_CONTEXT 0x18 96be1da707SZhi Wang #define OP_MI_MATH 0x1A 97be1da707SZhi Wang #define OP_MI_URB_CLEAR 0x19 98be1da707SZhi Wang #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */ 99be1da707SZhi Wang #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */ 100be1da707SZhi Wang 101be1da707SZhi Wang #define OP_MI_STORE_DATA_IMM 0x20 102be1da707SZhi Wang #define OP_MI_STORE_DATA_INDEX 0x21 103be1da707SZhi Wang #define OP_MI_LOAD_REGISTER_IMM 0x22 104be1da707SZhi Wang #define OP_MI_UPDATE_GTT 0x23 105be1da707SZhi Wang #define OP_MI_STORE_REGISTER_MEM 0x24 106be1da707SZhi Wang #define OP_MI_FLUSH_DW 0x26 107be1da707SZhi Wang #define OP_MI_CLFLUSH 0x27 108be1da707SZhi Wang #define OP_MI_REPORT_PERF_COUNT 0x28 109be1da707SZhi Wang #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */ 110be1da707SZhi Wang #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */ 111be1da707SZhi Wang #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */ 112be1da707SZhi Wang #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */ 113be1da707SZhi Wang #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */ 114be1da707SZhi Wang #define OP_MI_2E 0x2E /* BDW+ */ 115be1da707SZhi Wang #define OP_MI_2F 0x2F /* BDW+ */ 116be1da707SZhi Wang #define OP_MI_BATCH_BUFFER_START 0x31 117be1da707SZhi Wang 118be1da707SZhi Wang /* Bit definition for dword 0 */ 119be1da707SZhi Wang #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8) 120be1da707SZhi Wang 121be1da707SZhi Wang #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36 122be1da707SZhi Wang 123be1da707SZhi Wang #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2)) 124be1da707SZhi Wang #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U)) 125be1da707SZhi Wang #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U) 126be1da707SZhi Wang #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U) 127be1da707SZhi Wang 128be1da707SZhi Wang /* 2D command: Opcode (28:22) */ 129be1da707SZhi Wang #define OP_2D(x) ((2<<7) | x) 130be1da707SZhi Wang 131be1da707SZhi Wang #define OP_XY_SETUP_BLT OP_2D(0x1) 132be1da707SZhi Wang #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3) 133be1da707SZhi Wang #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11) 134be1da707SZhi Wang #define OP_XY_PIXEL_BLT OP_2D(0x24) 135be1da707SZhi Wang #define OP_XY_SCANLINES_BLT OP_2D(0x25) 136be1da707SZhi Wang #define OP_XY_TEXT_BLT OP_2D(0x26) 137be1da707SZhi Wang #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31) 138be1da707SZhi Wang #define OP_XY_COLOR_BLT OP_2D(0x50) 139be1da707SZhi Wang #define OP_XY_PAT_BLT OP_2D(0x51) 140be1da707SZhi Wang #define OP_XY_MONO_PAT_BLT OP_2D(0x52) 141be1da707SZhi Wang #define OP_XY_SRC_COPY_BLT OP_2D(0x53) 142be1da707SZhi Wang #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54) 143be1da707SZhi Wang #define OP_XY_FULL_BLT OP_2D(0x55) 144be1da707SZhi Wang #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56) 145be1da707SZhi Wang #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57) 146be1da707SZhi Wang #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58) 147be1da707SZhi Wang #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59) 148be1da707SZhi Wang #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71) 149be1da707SZhi Wang #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72) 150be1da707SZhi Wang #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73) 151be1da707SZhi Wang #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74) 152be1da707SZhi Wang #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75) 153be1da707SZhi Wang #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76) 154be1da707SZhi Wang #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77) 155be1da707SZhi Wang 156be1da707SZhi Wang /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */ 157be1da707SZhi Wang #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \ 158be1da707SZhi Wang ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode)) 159be1da707SZhi Wang 160be1da707SZhi Wang #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03) 161be1da707SZhi Wang 162be1da707SZhi Wang #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01) 163be1da707SZhi Wang #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02) 164be1da707SZhi Wang #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04) 165be1da707SZhi Wang 166be1da707SZhi Wang #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B) 167be1da707SZhi Wang 168be1da707SZhi Wang #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04) 169be1da707SZhi Wang 170be1da707SZhi Wang #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0) 171be1da707SZhi Wang #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1) 172be1da707SZhi Wang #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2) 173be1da707SZhi Wang #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3) 174be1da707SZhi Wang #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4) 17502b966c1SColin Xu #define OP_MEDIA_POOL_STATE OP_3D_MEDIA(0x2, 0x0, 0x5) 176be1da707SZhi Wang 177be1da707SZhi Wang #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0) 178be1da707SZhi Wang #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2) 179be1da707SZhi Wang #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3) 180be1da707SZhi Wang #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5) 181be1da707SZhi Wang 182be1da707SZhi Wang #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */ 183be1da707SZhi Wang #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */ 184be1da707SZhi Wang #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */ 185be1da707SZhi Wang #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */ 186be1da707SZhi Wang #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08) 187be1da707SZhi Wang #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09) 188be1da707SZhi Wang #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A) 189be1da707SZhi Wang #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B) 190be1da707SZhi Wang #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */ 191be1da707SZhi Wang #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E) 192be1da707SZhi Wang #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F) 193be1da707SZhi Wang #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10) 194be1da707SZhi Wang #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11) 195be1da707SZhi Wang #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12) 196be1da707SZhi Wang #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13) 197be1da707SZhi Wang #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14) 198be1da707SZhi Wang #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15) 199be1da707SZhi Wang #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16) 200be1da707SZhi Wang #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17) 201be1da707SZhi Wang #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18) 202be1da707SZhi Wang #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */ 203be1da707SZhi Wang #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */ 204be1da707SZhi Wang #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */ 205be1da707SZhi Wang #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */ 206be1da707SZhi Wang #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */ 207be1da707SZhi Wang #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */ 208be1da707SZhi Wang #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */ 209be1da707SZhi Wang #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */ 210be1da707SZhi Wang #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */ 211be1da707SZhi Wang #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */ 212be1da707SZhi Wang #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */ 213be1da707SZhi Wang #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */ 214be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */ 215be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */ 216be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */ 217be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */ 218be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */ 219be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */ 220be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */ 221be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */ 222be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */ 223be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */ 224be1da707SZhi Wang #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */ 225be1da707SZhi Wang #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */ 226be1da707SZhi Wang #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */ 227be1da707SZhi Wang #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */ 228be1da707SZhi Wang #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */ 229be1da707SZhi Wang #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */ 230be1da707SZhi Wang #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */ 231be1da707SZhi Wang #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */ 232be1da707SZhi Wang #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */ 233be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */ 234be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */ 235be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */ 236be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */ 237be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */ 238be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */ 239be1da707SZhi Wang #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */ 240be1da707SZhi Wang #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */ 241be1da707SZhi Wang #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */ 242be1da707SZhi Wang #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */ 243be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */ 244be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */ 245be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */ 246be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */ 247be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */ 248be1da707SZhi Wang 249be1da707SZhi Wang #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */ 250be1da707SZhi Wang #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */ 251be1da707SZhi Wang #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */ 252be1da707SZhi Wang #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */ 253be1da707SZhi Wang #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */ 254be1da707SZhi Wang #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */ 255be1da707SZhi Wang #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */ 256be1da707SZhi Wang #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */ 257be1da707SZhi Wang #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */ 258be1da707SZhi Wang #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */ 259be1da707SZhi Wang #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */ 260be1da707SZhi Wang 261be1da707SZhi Wang #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00) 262be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02) 263be1da707SZhi Wang #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04) 264be1da707SZhi Wang #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05) 265be1da707SZhi Wang #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06) 266be1da707SZhi Wang #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07) 267be1da707SZhi Wang #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08) 268be1da707SZhi Wang #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A) 269be1da707SZhi Wang #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B) 270be1da707SZhi Wang #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C) 271be1da707SZhi Wang #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D) 272be1da707SZhi Wang #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E) 273be1da707SZhi Wang #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F) 274be1da707SZhi Wang #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10) 275be1da707SZhi Wang #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11) 276be1da707SZhi Wang #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */ 277be1da707SZhi Wang #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */ 278be1da707SZhi Wang #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */ 279be1da707SZhi Wang #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */ 280be1da707SZhi Wang #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */ 281be1da707SZhi Wang #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17) 282be1da707SZhi Wang #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18) 283be1da707SZhi Wang #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */ 284be1da707SZhi Wang #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */ 285be1da707SZhi Wang #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */ 286be1da707SZhi Wang #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C) 287be1da707SZhi Wang #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00) 288be1da707SZhi Wang #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00) 289be1da707SZhi Wang 290be1da707SZhi Wang /* VCCP Command Parser */ 291be1da707SZhi Wang 292be1da707SZhi Wang /* 293be1da707SZhi Wang * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License) 294be1da707SZhi Wang * git://anongit.freedesktop.org/vaapi/intel-driver 295be1da707SZhi Wang * src/i965_defines.h 296be1da707SZhi Wang * 297be1da707SZhi Wang */ 298be1da707SZhi Wang 299be1da707SZhi Wang #define OP_MFX(pipeline, op, sub_opa, sub_opb) \ 300be1da707SZhi Wang (3 << 13 | \ 301be1da707SZhi Wang (pipeline) << 11 | \ 302be1da707SZhi Wang (op) << 8 | \ 303be1da707SZhi Wang (sub_opa) << 5 | \ 304be1da707SZhi Wang (sub_opb)) 305be1da707SZhi Wang 306be1da707SZhi Wang #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */ 307be1da707SZhi Wang #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */ 308be1da707SZhi Wang #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */ 309be1da707SZhi Wang #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */ 310be1da707SZhi Wang #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */ 311be1da707SZhi Wang #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */ 312be1da707SZhi Wang #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */ 313be1da707SZhi Wang #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */ 314be1da707SZhi Wang #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */ 315be1da707SZhi Wang #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */ 316be1da707SZhi Wang #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */ 317be1da707SZhi Wang 318be1da707SZhi Wang #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */ 319be1da707SZhi Wang 320be1da707SZhi Wang #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */ 321be1da707SZhi Wang #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */ 322be1da707SZhi Wang #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */ 323be1da707SZhi Wang #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */ 324be1da707SZhi Wang #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */ 325be1da707SZhi Wang #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */ 326be1da707SZhi Wang #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */ 327be1da707SZhi Wang #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */ 328be1da707SZhi Wang #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */ 329be1da707SZhi Wang #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */ 330be1da707SZhi Wang #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */ 331be1da707SZhi Wang #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */ 332be1da707SZhi Wang 333be1da707SZhi Wang #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */ 334be1da707SZhi Wang #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */ 335be1da707SZhi Wang #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */ 336be1da707SZhi Wang #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */ 337be1da707SZhi Wang #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */ 338be1da707SZhi Wang 339be1da707SZhi Wang #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */ 340be1da707SZhi Wang #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */ 341be1da707SZhi Wang #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */ 342be1da707SZhi Wang #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */ 343be1da707SZhi Wang #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */ 344be1da707SZhi Wang 345be1da707SZhi Wang #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */ 346be1da707SZhi Wang #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */ 347be1da707SZhi Wang #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */ 348be1da707SZhi Wang 349be1da707SZhi Wang #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0) 350be1da707SZhi Wang #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2) 351be1da707SZhi Wang #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8) 352be1da707SZhi Wang 353be1da707SZhi Wang #define OP_VEB(pipeline, op, sub_opa, sub_opb) \ 354be1da707SZhi Wang (3 << 13 | \ 355be1da707SZhi Wang (pipeline) << 11 | \ 356be1da707SZhi Wang (op) << 8 | \ 357be1da707SZhi Wang (sub_opa) << 5 | \ 358be1da707SZhi Wang (sub_opb)) 359be1da707SZhi Wang 360be1da707SZhi Wang #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0) 361be1da707SZhi Wang #define OP_VEB_STATE OP_VEB(2, 4, 0, 2) 362be1da707SZhi Wang #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3) 363be1da707SZhi Wang 364be1da707SZhi Wang struct parser_exec_state; 365be1da707SZhi Wang 366be1da707SZhi Wang typedef int (*parser_cmd_handler)(struct parser_exec_state *s); 367be1da707SZhi Wang 368be1da707SZhi Wang #define GVT_CMD_HASH_BITS 7 369be1da707SZhi Wang 370be1da707SZhi Wang /* which DWords need address fix */ 371be1da707SZhi Wang #define ADDR_FIX_1(x1) (1 << (x1)) 372be1da707SZhi Wang #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2)) 373be1da707SZhi Wang #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3)) 374be1da707SZhi Wang #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4)) 375be1da707SZhi Wang #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5)) 376be1da707SZhi Wang 377be1da707SZhi Wang struct cmd_info { 378be1da707SZhi Wang char *name; 379be1da707SZhi Wang u32 opcode; 380be1da707SZhi Wang 381be1da707SZhi Wang #define F_LEN_MASK (1U<<0) 382be1da707SZhi Wang #define F_LEN_CONST 1U 383be1da707SZhi Wang #define F_LEN_VAR 0U 384be1da707SZhi Wang 385be1da707SZhi Wang /* 386be1da707SZhi Wang * command has its own ip advance logic 387be1da707SZhi Wang * e.g. MI_BATCH_START, MI_BATCH_END 388be1da707SZhi Wang */ 389be1da707SZhi Wang #define F_IP_ADVANCE_CUSTOM (1<<1) 390be1da707SZhi Wang 391be1da707SZhi Wang #define F_POST_HANDLE (1<<2) 392be1da707SZhi Wang u32 flag; 393be1da707SZhi Wang 394be1da707SZhi Wang #define R_RCS (1 << RCS) 395be1da707SZhi Wang #define R_VCS1 (1 << VCS) 396be1da707SZhi Wang #define R_VCS2 (1 << VCS2) 397be1da707SZhi Wang #define R_VCS (R_VCS1 | R_VCS2) 398be1da707SZhi Wang #define R_BCS (1 << BCS) 399be1da707SZhi Wang #define R_VECS (1 << VECS) 400be1da707SZhi Wang #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS) 401be1da707SZhi Wang /* rings that support this cmd: BLT/RCS/VCS/VECS */ 402be1da707SZhi Wang uint16_t rings; 403be1da707SZhi Wang 404be1da707SZhi Wang /* devices that support this cmd: SNB/IVB/HSW/... */ 405be1da707SZhi Wang uint16_t devices; 406be1da707SZhi Wang 407be1da707SZhi Wang /* which DWords are address that need fix up. 408be1da707SZhi Wang * bit 0 means a 32-bit non address operand in command 409be1da707SZhi Wang * bit 1 means address operand, which could be 32-bit 410be1da707SZhi Wang * or 64-bit depending on different architectures.( 411be1da707SZhi Wang * defined by "gmadr_bytes_in_cmd" in intel_gvt. 412be1da707SZhi Wang * No matter the address length, each address only takes 413be1da707SZhi Wang * one bit in the bitmap. 414be1da707SZhi Wang */ 415be1da707SZhi Wang uint16_t addr_bitmap; 416be1da707SZhi Wang 417be1da707SZhi Wang /* flag == F_LEN_CONST : command length 418be1da707SZhi Wang * flag == F_LEN_VAR : length bias bits 419be1da707SZhi Wang * Note: length is in DWord 420be1da707SZhi Wang */ 421be1da707SZhi Wang uint8_t len; 422be1da707SZhi Wang 423be1da707SZhi Wang parser_cmd_handler handler; 424be1da707SZhi Wang }; 425be1da707SZhi Wang 426be1da707SZhi Wang struct cmd_entry { 427be1da707SZhi Wang struct hlist_node hlist; 428be1da707SZhi Wang struct cmd_info *info; 429be1da707SZhi Wang }; 430be1da707SZhi Wang 431be1da707SZhi Wang enum { 432be1da707SZhi Wang RING_BUFFER_INSTRUCTION, 433be1da707SZhi Wang BATCH_BUFFER_INSTRUCTION, 434be1da707SZhi Wang BATCH_BUFFER_2ND_LEVEL, 435be1da707SZhi Wang }; 436be1da707SZhi Wang 437be1da707SZhi Wang enum { 438be1da707SZhi Wang GTT_BUFFER, 439be1da707SZhi Wang PPGTT_BUFFER 440be1da707SZhi Wang }; 441be1da707SZhi Wang 442be1da707SZhi Wang struct parser_exec_state { 443be1da707SZhi Wang struct intel_vgpu *vgpu; 444be1da707SZhi Wang int ring_id; 445be1da707SZhi Wang 446be1da707SZhi Wang int buf_type; 447be1da707SZhi Wang 448be1da707SZhi Wang /* batch buffer address type */ 449be1da707SZhi Wang int buf_addr_type; 450be1da707SZhi Wang 451be1da707SZhi Wang /* graphics memory address of ring buffer start */ 452be1da707SZhi Wang unsigned long ring_start; 453be1da707SZhi Wang unsigned long ring_size; 454be1da707SZhi Wang unsigned long ring_head; 455be1da707SZhi Wang unsigned long ring_tail; 456be1da707SZhi Wang 457be1da707SZhi Wang /* instruction graphics memory address */ 458be1da707SZhi Wang unsigned long ip_gma; 459be1da707SZhi Wang 460be1da707SZhi Wang /* mapped va of the instr_gma */ 461be1da707SZhi Wang void *ip_va; 462be1da707SZhi Wang void *rb_va; 463be1da707SZhi Wang 464be1da707SZhi Wang void *ret_bb_va; 465be1da707SZhi Wang /* next instruction when return from batch buffer to ring buffer */ 466be1da707SZhi Wang unsigned long ret_ip_gma_ring; 467be1da707SZhi Wang 468be1da707SZhi Wang /* next instruction when return from 2nd batch buffer to batch buffer */ 469be1da707SZhi Wang unsigned long ret_ip_gma_bb; 470be1da707SZhi Wang 471be1da707SZhi Wang /* batch buffer address type (GTT or PPGTT) 472be1da707SZhi Wang * used when ret from 2nd level batch buffer 473be1da707SZhi Wang */ 474be1da707SZhi Wang int saved_buf_addr_type; 475ef75c685Sfred gao bool is_ctx_wa; 476be1da707SZhi Wang 477be1da707SZhi Wang struct cmd_info *info; 478be1da707SZhi Wang 479be1da707SZhi Wang struct intel_vgpu_workload *workload; 480be1da707SZhi Wang }; 481be1da707SZhi Wang 482be1da707SZhi Wang #define gmadr_dw_number(s) \ 483be1da707SZhi Wang (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2) 484be1da707SZhi Wang 485999ccb40SDu, Changbin static unsigned long bypass_scan_mask = 0; 486be1da707SZhi Wang 487be1da707SZhi Wang /* ring ALL, type = 0 */ 488be1da707SZhi Wang static struct sub_op_bits sub_op_mi[] = { 489be1da707SZhi Wang {31, 29}, 490be1da707SZhi Wang {28, 23}, 491be1da707SZhi Wang }; 492be1da707SZhi Wang 493be1da707SZhi Wang static struct decode_info decode_info_mi = { 494be1da707SZhi Wang "MI", 495be1da707SZhi Wang OP_LEN_MI, 496be1da707SZhi Wang ARRAY_SIZE(sub_op_mi), 497be1da707SZhi Wang sub_op_mi, 498be1da707SZhi Wang }; 499be1da707SZhi Wang 500be1da707SZhi Wang /* ring RCS, command type 2 */ 501be1da707SZhi Wang static struct sub_op_bits sub_op_2d[] = { 502be1da707SZhi Wang {31, 29}, 503be1da707SZhi Wang {28, 22}, 504be1da707SZhi Wang }; 505be1da707SZhi Wang 506be1da707SZhi Wang static struct decode_info decode_info_2d = { 507be1da707SZhi Wang "2D", 508be1da707SZhi Wang OP_LEN_2D, 509be1da707SZhi Wang ARRAY_SIZE(sub_op_2d), 510be1da707SZhi Wang sub_op_2d, 511be1da707SZhi Wang }; 512be1da707SZhi Wang 513be1da707SZhi Wang /* ring RCS, command type 3 */ 514be1da707SZhi Wang static struct sub_op_bits sub_op_3d_media[] = { 515be1da707SZhi Wang {31, 29}, 516be1da707SZhi Wang {28, 27}, 517be1da707SZhi Wang {26, 24}, 518be1da707SZhi Wang {23, 16}, 519be1da707SZhi Wang }; 520be1da707SZhi Wang 521be1da707SZhi Wang static struct decode_info decode_info_3d_media = { 522be1da707SZhi Wang "3D_Media", 523be1da707SZhi Wang OP_LEN_3D_MEDIA, 524be1da707SZhi Wang ARRAY_SIZE(sub_op_3d_media), 525be1da707SZhi Wang sub_op_3d_media, 526be1da707SZhi Wang }; 527be1da707SZhi Wang 528be1da707SZhi Wang /* ring VCS, command type 3 */ 529be1da707SZhi Wang static struct sub_op_bits sub_op_mfx_vc[] = { 530be1da707SZhi Wang {31, 29}, 531be1da707SZhi Wang {28, 27}, 532be1da707SZhi Wang {26, 24}, 533be1da707SZhi Wang {23, 21}, 534be1da707SZhi Wang {20, 16}, 535be1da707SZhi Wang }; 536be1da707SZhi Wang 537be1da707SZhi Wang static struct decode_info decode_info_mfx_vc = { 538be1da707SZhi Wang "MFX_VC", 539be1da707SZhi Wang OP_LEN_MFX_VC, 540be1da707SZhi Wang ARRAY_SIZE(sub_op_mfx_vc), 541be1da707SZhi Wang sub_op_mfx_vc, 542be1da707SZhi Wang }; 543be1da707SZhi Wang 544be1da707SZhi Wang /* ring VECS, command type 3 */ 545be1da707SZhi Wang static struct sub_op_bits sub_op_vebox[] = { 546be1da707SZhi Wang {31, 29}, 547be1da707SZhi Wang {28, 27}, 548be1da707SZhi Wang {26, 24}, 549be1da707SZhi Wang {23, 21}, 550be1da707SZhi Wang {20, 16}, 551be1da707SZhi Wang }; 552be1da707SZhi Wang 553be1da707SZhi Wang static struct decode_info decode_info_vebox = { 554be1da707SZhi Wang "VEBOX", 555be1da707SZhi Wang OP_LEN_VEBOX, 556be1da707SZhi Wang ARRAY_SIZE(sub_op_vebox), 557be1da707SZhi Wang sub_op_vebox, 558be1da707SZhi Wang }; 559be1da707SZhi Wang 560be1da707SZhi Wang static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = { 561be1da707SZhi Wang [RCS] = { 562be1da707SZhi Wang &decode_info_mi, 563be1da707SZhi Wang NULL, 564be1da707SZhi Wang NULL, 565be1da707SZhi Wang &decode_info_3d_media, 566be1da707SZhi Wang NULL, 567be1da707SZhi Wang NULL, 568be1da707SZhi Wang NULL, 569be1da707SZhi Wang NULL, 570be1da707SZhi Wang }, 571be1da707SZhi Wang 572be1da707SZhi Wang [VCS] = { 573be1da707SZhi Wang &decode_info_mi, 574be1da707SZhi Wang NULL, 575be1da707SZhi Wang NULL, 576be1da707SZhi Wang &decode_info_mfx_vc, 577be1da707SZhi Wang NULL, 578be1da707SZhi Wang NULL, 579be1da707SZhi Wang NULL, 580be1da707SZhi Wang NULL, 581be1da707SZhi Wang }, 582be1da707SZhi Wang 583be1da707SZhi Wang [BCS] = { 584be1da707SZhi Wang &decode_info_mi, 585be1da707SZhi Wang NULL, 586be1da707SZhi Wang &decode_info_2d, 587be1da707SZhi Wang NULL, 588be1da707SZhi Wang NULL, 589be1da707SZhi Wang NULL, 590be1da707SZhi Wang NULL, 591be1da707SZhi Wang NULL, 592be1da707SZhi Wang }, 593be1da707SZhi Wang 594be1da707SZhi Wang [VECS] = { 595be1da707SZhi Wang &decode_info_mi, 596be1da707SZhi Wang NULL, 597be1da707SZhi Wang NULL, 598be1da707SZhi Wang &decode_info_vebox, 599be1da707SZhi Wang NULL, 600be1da707SZhi Wang NULL, 601be1da707SZhi Wang NULL, 602be1da707SZhi Wang NULL, 603be1da707SZhi Wang }, 604be1da707SZhi Wang 605be1da707SZhi Wang [VCS2] = { 606be1da707SZhi Wang &decode_info_mi, 607be1da707SZhi Wang NULL, 608be1da707SZhi Wang NULL, 609be1da707SZhi Wang &decode_info_mfx_vc, 610be1da707SZhi Wang NULL, 611be1da707SZhi Wang NULL, 612be1da707SZhi Wang NULL, 613be1da707SZhi Wang NULL, 614be1da707SZhi Wang }, 615be1da707SZhi Wang }; 616be1da707SZhi Wang 617be1da707SZhi Wang static inline u32 get_opcode(u32 cmd, int ring_id) 618be1da707SZhi Wang { 619be1da707SZhi Wang struct decode_info *d_info; 620be1da707SZhi Wang 621be1da707SZhi Wang d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)]; 622be1da707SZhi Wang if (d_info == NULL) 623be1da707SZhi Wang return INVALID_OP; 624be1da707SZhi Wang 625be1da707SZhi Wang return cmd >> (32 - d_info->op_len); 626be1da707SZhi Wang } 627be1da707SZhi Wang 628be1da707SZhi Wang static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt, 629be1da707SZhi Wang unsigned int opcode, int ring_id) 630be1da707SZhi Wang { 631be1da707SZhi Wang struct cmd_entry *e; 632be1da707SZhi Wang 633be1da707SZhi Wang hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) { 634be1da707SZhi Wang if ((opcode == e->info->opcode) && 635be1da707SZhi Wang (e->info->rings & (1 << ring_id))) 636be1da707SZhi Wang return e->info; 637be1da707SZhi Wang } 638be1da707SZhi Wang return NULL; 639be1da707SZhi Wang } 640be1da707SZhi Wang 641be1da707SZhi Wang static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt, 642be1da707SZhi Wang u32 cmd, int ring_id) 643be1da707SZhi Wang { 644be1da707SZhi Wang u32 opcode; 645be1da707SZhi Wang 646be1da707SZhi Wang opcode = get_opcode(cmd, ring_id); 647be1da707SZhi Wang if (opcode == INVALID_OP) 648be1da707SZhi Wang return NULL; 649be1da707SZhi Wang 650be1da707SZhi Wang return find_cmd_entry(gvt, opcode, ring_id); 651be1da707SZhi Wang } 652be1da707SZhi Wang 653be1da707SZhi Wang static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low) 654be1da707SZhi Wang { 655be1da707SZhi Wang return (cmd >> low) & ((1U << (hi - low + 1)) - 1); 656be1da707SZhi Wang } 657be1da707SZhi Wang 658be1da707SZhi Wang static inline void print_opcode(u32 cmd, int ring_id) 659be1da707SZhi Wang { 660be1da707SZhi Wang struct decode_info *d_info; 661be1da707SZhi Wang int i; 662be1da707SZhi Wang 663be1da707SZhi Wang d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)]; 664be1da707SZhi Wang if (d_info == NULL) 665be1da707SZhi Wang return; 666be1da707SZhi Wang 667627c845cSTina Zhang gvt_dbg_cmd("opcode=0x%x %s sub_ops:", 668be1da707SZhi Wang cmd >> (32 - d_info->op_len), d_info->name); 669be1da707SZhi Wang 670be1da707SZhi Wang for (i = 0; i < d_info->nr_sub_op; i++) 671be1da707SZhi Wang pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi, 672be1da707SZhi Wang d_info->sub_op[i].low)); 673be1da707SZhi Wang 674be1da707SZhi Wang pr_err("\n"); 675be1da707SZhi Wang } 676be1da707SZhi Wang 677be1da707SZhi Wang static inline u32 *cmd_ptr(struct parser_exec_state *s, int index) 678be1da707SZhi Wang { 679be1da707SZhi Wang return s->ip_va + (index << 2); 680be1da707SZhi Wang } 681be1da707SZhi Wang 682be1da707SZhi Wang static inline u32 cmd_val(struct parser_exec_state *s, int index) 683be1da707SZhi Wang { 684be1da707SZhi Wang return *cmd_ptr(s, index); 685be1da707SZhi Wang } 686be1da707SZhi Wang 687be1da707SZhi Wang static void parser_exec_state_dump(struct parser_exec_state *s) 688be1da707SZhi Wang { 689be1da707SZhi Wang int cnt = 0; 690be1da707SZhi Wang int i; 691be1da707SZhi Wang 692627c845cSTina Zhang gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)" 693be1da707SZhi Wang " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id, 694be1da707SZhi Wang s->ring_id, s->ring_start, s->ring_start + s->ring_size, 695be1da707SZhi Wang s->ring_head, s->ring_tail); 696be1da707SZhi Wang 697627c845cSTina Zhang gvt_dbg_cmd(" %s %s ip_gma(%08lx) ", 698be1da707SZhi Wang s->buf_type == RING_BUFFER_INSTRUCTION ? 699be1da707SZhi Wang "RING_BUFFER" : "BATCH_BUFFER", 700be1da707SZhi Wang s->buf_addr_type == GTT_BUFFER ? 701be1da707SZhi Wang "GTT" : "PPGTT", s->ip_gma); 702be1da707SZhi Wang 703be1da707SZhi Wang if (s->ip_va == NULL) { 704627c845cSTina Zhang gvt_dbg_cmd(" ip_va(NULL)"); 705be1da707SZhi Wang return; 706be1da707SZhi Wang } 707be1da707SZhi Wang 708627c845cSTina Zhang gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n", 709be1da707SZhi Wang s->ip_va, cmd_val(s, 0), cmd_val(s, 1), 710be1da707SZhi Wang cmd_val(s, 2), cmd_val(s, 3)); 711be1da707SZhi Wang 712be1da707SZhi Wang print_opcode(cmd_val(s, 0), s->ring_id); 713be1da707SZhi Wang 714be1da707SZhi Wang s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12); 715be1da707SZhi Wang 716be1da707SZhi Wang while (cnt < 1024) { 717e4aeba69SChangbin Du gvt_dbg_cmd("ip_va=%p: ", s->ip_va); 718be1da707SZhi Wang for (i = 0; i < 8; i++) 719e4aeba69SChangbin Du gvt_dbg_cmd("%08x ", cmd_val(s, i)); 720e4aeba69SChangbin Du gvt_dbg_cmd("\n"); 721be1da707SZhi Wang 722be1da707SZhi Wang s->ip_va += 8 * sizeof(u32); 723be1da707SZhi Wang cnt += 8; 724be1da707SZhi Wang } 725be1da707SZhi Wang } 726be1da707SZhi Wang 727be1da707SZhi Wang static inline void update_ip_va(struct parser_exec_state *s) 728be1da707SZhi Wang { 729be1da707SZhi Wang unsigned long len = 0; 730be1da707SZhi Wang 731be1da707SZhi Wang if (WARN_ON(s->ring_head == s->ring_tail)) 732be1da707SZhi Wang return; 733be1da707SZhi Wang 734be1da707SZhi Wang if (s->buf_type == RING_BUFFER_INSTRUCTION) { 735be1da707SZhi Wang unsigned long ring_top = s->ring_start + s->ring_size; 736be1da707SZhi Wang 737be1da707SZhi Wang if (s->ring_head > s->ring_tail) { 738be1da707SZhi Wang if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top) 739be1da707SZhi Wang len = (s->ip_gma - s->ring_head); 740be1da707SZhi Wang else if (s->ip_gma >= s->ring_start && 741be1da707SZhi Wang s->ip_gma <= s->ring_tail) 742be1da707SZhi Wang len = (ring_top - s->ring_head) + 743be1da707SZhi Wang (s->ip_gma - s->ring_start); 744be1da707SZhi Wang } else 745be1da707SZhi Wang len = (s->ip_gma - s->ring_head); 746be1da707SZhi Wang 747be1da707SZhi Wang s->ip_va = s->rb_va + len; 748be1da707SZhi Wang } else {/* shadow batch buffer */ 749be1da707SZhi Wang s->ip_va = s->ret_bb_va; 750be1da707SZhi Wang } 751be1da707SZhi Wang } 752be1da707SZhi Wang 753be1da707SZhi Wang static inline int ip_gma_set(struct parser_exec_state *s, 754be1da707SZhi Wang unsigned long ip_gma) 755be1da707SZhi Wang { 756be1da707SZhi Wang WARN_ON(!IS_ALIGNED(ip_gma, 4)); 757be1da707SZhi Wang 758be1da707SZhi Wang s->ip_gma = ip_gma; 759be1da707SZhi Wang update_ip_va(s); 760be1da707SZhi Wang return 0; 761be1da707SZhi Wang } 762be1da707SZhi Wang 763be1da707SZhi Wang static inline int ip_gma_advance(struct parser_exec_state *s, 764be1da707SZhi Wang unsigned int dw_len) 765be1da707SZhi Wang { 766be1da707SZhi Wang s->ip_gma += (dw_len << 2); 767be1da707SZhi Wang 768be1da707SZhi Wang if (s->buf_type == RING_BUFFER_INSTRUCTION) { 769be1da707SZhi Wang if (s->ip_gma >= s->ring_start + s->ring_size) 770be1da707SZhi Wang s->ip_gma -= s->ring_size; 771be1da707SZhi Wang update_ip_va(s); 772be1da707SZhi Wang } else { 773be1da707SZhi Wang s->ip_va += (dw_len << 2); 774be1da707SZhi Wang } 775be1da707SZhi Wang 776be1da707SZhi Wang return 0; 777be1da707SZhi Wang } 778be1da707SZhi Wang 779be1da707SZhi Wang static inline int get_cmd_length(struct cmd_info *info, u32 cmd) 780be1da707SZhi Wang { 781be1da707SZhi Wang if ((info->flag & F_LEN_MASK) == F_LEN_CONST) 782be1da707SZhi Wang return info->len; 783be1da707SZhi Wang else 784be1da707SZhi Wang return (cmd & ((1U << info->len) - 1)) + 2; 785be1da707SZhi Wang return 0; 786be1da707SZhi Wang } 787be1da707SZhi Wang 788be1da707SZhi Wang static inline int cmd_length(struct parser_exec_state *s) 789be1da707SZhi Wang { 790be1da707SZhi Wang return get_cmd_length(s->info, cmd_val(s, 0)); 791be1da707SZhi Wang } 792be1da707SZhi Wang 793be1da707SZhi Wang /* do not remove this, some platform may need clflush here */ 794be1da707SZhi Wang #define patch_value(s, addr, val) do { \ 795be1da707SZhi Wang *addr = val; \ 796be1da707SZhi Wang } while (0) 797be1da707SZhi Wang 798be1da707SZhi Wang static bool is_shadowed_mmio(unsigned int offset) 799be1da707SZhi Wang { 800be1da707SZhi Wang bool ret = false; 801be1da707SZhi Wang 802be1da707SZhi Wang if ((offset == 0x2168) || /*BB current head register UDW */ 803be1da707SZhi Wang (offset == 0x2140) || /*BB current header register */ 804be1da707SZhi Wang (offset == 0x211c) || /*second BB header register UDW */ 805be1da707SZhi Wang (offset == 0x2114)) { /*second BB header register UDW */ 806be1da707SZhi Wang ret = true; 807be1da707SZhi Wang } 808be1da707SZhi Wang return ret; 809be1da707SZhi Wang } 810be1da707SZhi Wang 8114938ca90SZhao Yan static inline bool is_force_nonpriv_mmio(unsigned int offset) 8124938ca90SZhao Yan { 8134938ca90SZhao Yan return (offset >= 0x24d0 && offset < 0x2500); 8144938ca90SZhao Yan } 8154938ca90SZhao Yan 8164938ca90SZhao Yan static int force_nonpriv_reg_handler(struct parser_exec_state *s, 817cb8ba171SZhao Yan unsigned int offset, unsigned int index, char *cmd) 8184938ca90SZhao Yan { 8194938ca90SZhao Yan struct intel_gvt *gvt = s->vgpu->gvt; 820cb8ba171SZhao Yan unsigned int data; 8213d8b9e25SZhao Yan u32 ring_base; 8223d8b9e25SZhao Yan u32 nopid; 8233d8b9e25SZhao Yan struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 8244938ca90SZhao Yan 825cb8ba171SZhao Yan if (!strcmp(cmd, "lri")) 826cb8ba171SZhao Yan data = cmd_val(s, index + 1); 827cb8ba171SZhao Yan else { 828cb8ba171SZhao Yan gvt_err("Unexpected forcenonpriv 0x%x write from cmd %s\n", 829cb8ba171SZhao Yan offset, cmd); 830cb8ba171SZhao Yan return -EINVAL; 831cb8ba171SZhao Yan } 832cb8ba171SZhao Yan 8333d8b9e25SZhao Yan ring_base = dev_priv->engine[s->ring_id]->mmio_base; 8343d8b9e25SZhao Yan nopid = i915_mmio_reg_offset(RING_NOPID(ring_base)); 8353d8b9e25SZhao Yan 8363d8b9e25SZhao Yan if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data) && 8373d8b9e25SZhao Yan data != nopid) { 8384938ca90SZhao Yan gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n", 8394938ca90SZhao Yan offset, data); 8400438a105SZhao Yan patch_value(s, cmd_ptr(s, index), nopid); 8410438a105SZhao Yan return 0; 8424938ca90SZhao Yan } 8434938ca90SZhao Yan return 0; 8444938ca90SZhao Yan } 8454938ca90SZhao Yan 846f402f2d6SWeinan Li static inline bool is_mocs_mmio(unsigned int offset) 847f402f2d6SWeinan Li { 848f402f2d6SWeinan Li return ((offset >= 0xc800) && (offset <= 0xcff8)) || 849f402f2d6SWeinan Li ((offset >= 0xb020) && (offset <= 0xb0a0)); 850f402f2d6SWeinan Li } 851f402f2d6SWeinan Li 852f402f2d6SWeinan Li static int mocs_cmd_reg_handler(struct parser_exec_state *s, 853f402f2d6SWeinan Li unsigned int offset, unsigned int index) 854f402f2d6SWeinan Li { 855f402f2d6SWeinan Li if (!is_mocs_mmio(offset)) 856f402f2d6SWeinan Li return -EINVAL; 857f402f2d6SWeinan Li vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1); 858f402f2d6SWeinan Li return 0; 859f402f2d6SWeinan Li } 860f402f2d6SWeinan Li 861be1da707SZhi Wang static int cmd_reg_handler(struct parser_exec_state *s, 862be1da707SZhi Wang unsigned int offset, unsigned int index, char *cmd) 863be1da707SZhi Wang { 864be1da707SZhi Wang struct intel_vgpu *vgpu = s->vgpu; 865be1da707SZhi Wang struct intel_gvt *gvt = vgpu->gvt; 866be1da707SZhi Wang 867be1da707SZhi Wang if (offset + 4 > gvt->device_info.mmio_size) { 868695fbc08STina Zhang gvt_vgpu_err("%s access to (%x) outside of MMIO range\n", 869be1da707SZhi Wang cmd, offset); 8705c56883aSfred gao return -EFAULT; 871be1da707SZhi Wang } 872be1da707SZhi Wang 873be1da707SZhi Wang if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) { 874695fbc08STina Zhang gvt_vgpu_err("%s access to non-render register (%x)\n", 875695fbc08STina Zhang cmd, offset); 876be1da707SZhi Wang return 0; 877be1da707SZhi Wang } 878be1da707SZhi Wang 879be1da707SZhi Wang if (is_shadowed_mmio(offset)) { 880695fbc08STina Zhang gvt_vgpu_err("found access of shadowed MMIO %x\n", offset); 881be1da707SZhi Wang return 0; 882be1da707SZhi Wang } 883be1da707SZhi Wang 884f402f2d6SWeinan Li if (is_mocs_mmio(offset) && 885f402f2d6SWeinan Li mocs_cmd_reg_handler(s, offset, index)) 886f402f2d6SWeinan Li return -EINVAL; 887f402f2d6SWeinan Li 8884938ca90SZhao Yan if (is_force_nonpriv_mmio(offset) && 889cb8ba171SZhao Yan force_nonpriv_reg_handler(s, offset, index, cmd)) 8905c56883aSfred gao return -EPERM; 8914938ca90SZhao Yan 892be1da707SZhi Wang if (offset == i915_mmio_reg_offset(DERRMR) || 893be1da707SZhi Wang offset == i915_mmio_reg_offset(FORCEWAKE_MT)) { 894be1da707SZhi Wang /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */ 895be1da707SZhi Wang patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE); 896be1da707SZhi Wang } 897be1da707SZhi Wang 898be1da707SZhi Wang /* TODO: Update the global mask if this MMIO is a masked-MMIO */ 899be1da707SZhi Wang intel_gvt_mmio_set_cmd_accessed(gvt, offset); 900be1da707SZhi Wang return 0; 901be1da707SZhi Wang } 902be1da707SZhi Wang 903be1da707SZhi Wang #define cmd_reg(s, i) \ 904be1da707SZhi Wang (cmd_val(s, i) & GENMASK(22, 2)) 905be1da707SZhi Wang 906be1da707SZhi Wang #define cmd_reg_inhibit(s, i) \ 907be1da707SZhi Wang (cmd_val(s, i) & GENMASK(22, 18)) 908be1da707SZhi Wang 909be1da707SZhi Wang #define cmd_gma(s, i) \ 910be1da707SZhi Wang (cmd_val(s, i) & GENMASK(31, 2)) 911be1da707SZhi Wang 912be1da707SZhi Wang #define cmd_gma_hi(s, i) \ 913be1da707SZhi Wang (cmd_val(s, i) & GENMASK(15, 0)) 914be1da707SZhi Wang 915be1da707SZhi Wang static int cmd_handler_lri(struct parser_exec_state *s) 916be1da707SZhi Wang { 917be1da707SZhi Wang int i, ret = 0; 918be1da707SZhi Wang int cmd_len = cmd_length(s); 919be1da707SZhi Wang struct intel_gvt *gvt = s->vgpu->gvt; 920be1da707SZhi Wang 921be1da707SZhi Wang for (i = 1; i < cmd_len; i += 2) { 922be1da707SZhi Wang if (IS_BROADWELL(gvt->dev_priv) && 923be1da707SZhi Wang (s->ring_id != RCS)) { 924be1da707SZhi Wang if (s->ring_id == BCS && 925be1da707SZhi Wang cmd_reg(s, i) == 926be1da707SZhi Wang i915_mmio_reg_offset(DERRMR)) 927be1da707SZhi Wang ret |= 0; 928be1da707SZhi Wang else 9295c56883aSfred gao ret |= (cmd_reg_inhibit(s, i)) ? 9305c56883aSfred gao -EBADRQC : 0; 931be1da707SZhi Wang } 932be1da707SZhi Wang if (ret) 933be1da707SZhi Wang break; 934be1da707SZhi Wang ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri"); 9355c56883aSfred gao if (ret) 9365c56883aSfred gao break; 937be1da707SZhi Wang } 938be1da707SZhi Wang return ret; 939be1da707SZhi Wang } 940be1da707SZhi Wang 941be1da707SZhi Wang static int cmd_handler_lrr(struct parser_exec_state *s) 942be1da707SZhi Wang { 943be1da707SZhi Wang int i, ret = 0; 944be1da707SZhi Wang int cmd_len = cmd_length(s); 945be1da707SZhi Wang 946be1da707SZhi Wang for (i = 1; i < cmd_len; i += 2) { 947be1da707SZhi Wang if (IS_BROADWELL(s->vgpu->gvt->dev_priv)) 948be1da707SZhi Wang ret |= ((cmd_reg_inhibit(s, i) || 949be1da707SZhi Wang (cmd_reg_inhibit(s, i + 1)))) ? 9505c56883aSfred gao -EBADRQC : 0; 951be1da707SZhi Wang if (ret) 952be1da707SZhi Wang break; 953be1da707SZhi Wang ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src"); 9545c56883aSfred gao if (ret) 9555c56883aSfred gao break; 956be1da707SZhi Wang ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst"); 9575c56883aSfred gao if (ret) 9585c56883aSfred gao break; 959be1da707SZhi Wang } 960be1da707SZhi Wang return ret; 961be1da707SZhi Wang } 962be1da707SZhi Wang 963be1da707SZhi Wang static inline int cmd_address_audit(struct parser_exec_state *s, 964be1da707SZhi Wang unsigned long guest_gma, int op_size, bool index_mode); 965be1da707SZhi Wang 966be1da707SZhi Wang static int cmd_handler_lrm(struct parser_exec_state *s) 967be1da707SZhi Wang { 968be1da707SZhi Wang struct intel_gvt *gvt = s->vgpu->gvt; 969be1da707SZhi Wang int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd; 970be1da707SZhi Wang unsigned long gma; 971be1da707SZhi Wang int i, ret = 0; 972be1da707SZhi Wang int cmd_len = cmd_length(s); 973be1da707SZhi Wang 974be1da707SZhi Wang for (i = 1; i < cmd_len;) { 975be1da707SZhi Wang if (IS_BROADWELL(gvt->dev_priv)) 9765c56883aSfred gao ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0; 977be1da707SZhi Wang if (ret) 978be1da707SZhi Wang break; 979be1da707SZhi Wang ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm"); 9805c56883aSfred gao if (ret) 9815c56883aSfred gao break; 982be1da707SZhi Wang if (cmd_val(s, 0) & (1 << 22)) { 983be1da707SZhi Wang gma = cmd_gma(s, i + 1); 984be1da707SZhi Wang if (gmadr_bytes == 8) 985be1da707SZhi Wang gma |= (cmd_gma_hi(s, i + 2)) << 32; 986be1da707SZhi Wang ret |= cmd_address_audit(s, gma, sizeof(u32), false); 9875c56883aSfred gao if (ret) 9885c56883aSfred gao break; 989be1da707SZhi Wang } 990be1da707SZhi Wang i += gmadr_dw_number(s) + 1; 991be1da707SZhi Wang } 992be1da707SZhi Wang return ret; 993be1da707SZhi Wang } 994be1da707SZhi Wang 995be1da707SZhi Wang static int cmd_handler_srm(struct parser_exec_state *s) 996be1da707SZhi Wang { 997be1da707SZhi Wang int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 998be1da707SZhi Wang unsigned long gma; 999be1da707SZhi Wang int i, ret = 0; 1000be1da707SZhi Wang int cmd_len = cmd_length(s); 1001be1da707SZhi Wang 1002be1da707SZhi Wang for (i = 1; i < cmd_len;) { 1003be1da707SZhi Wang ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm"); 10045c56883aSfred gao if (ret) 10055c56883aSfred gao break; 1006be1da707SZhi Wang if (cmd_val(s, 0) & (1 << 22)) { 1007be1da707SZhi Wang gma = cmd_gma(s, i + 1); 1008be1da707SZhi Wang if (gmadr_bytes == 8) 1009be1da707SZhi Wang gma |= (cmd_gma_hi(s, i + 2)) << 32; 1010be1da707SZhi Wang ret |= cmd_address_audit(s, gma, sizeof(u32), false); 10115c56883aSfred gao if (ret) 10125c56883aSfred gao break; 1013be1da707SZhi Wang } 1014be1da707SZhi Wang i += gmadr_dw_number(s) + 1; 1015be1da707SZhi Wang } 1016be1da707SZhi Wang return ret; 1017be1da707SZhi Wang } 1018be1da707SZhi Wang 1019be1da707SZhi Wang struct cmd_interrupt_event { 1020be1da707SZhi Wang int pipe_control_notify; 1021be1da707SZhi Wang int mi_flush_dw; 1022be1da707SZhi Wang int mi_user_interrupt; 1023be1da707SZhi Wang }; 1024be1da707SZhi Wang 1025999ccb40SDu, Changbin static struct cmd_interrupt_event cmd_interrupt_events[] = { 1026be1da707SZhi Wang [RCS] = { 1027be1da707SZhi Wang .pipe_control_notify = RCS_PIPE_CONTROL, 1028be1da707SZhi Wang .mi_flush_dw = INTEL_GVT_EVENT_RESERVED, 1029be1da707SZhi Wang .mi_user_interrupt = RCS_MI_USER_INTERRUPT, 1030be1da707SZhi Wang }, 1031be1da707SZhi Wang [BCS] = { 1032be1da707SZhi Wang .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1033be1da707SZhi Wang .mi_flush_dw = BCS_MI_FLUSH_DW, 1034be1da707SZhi Wang .mi_user_interrupt = BCS_MI_USER_INTERRUPT, 1035be1da707SZhi Wang }, 1036be1da707SZhi Wang [VCS] = { 1037be1da707SZhi Wang .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1038be1da707SZhi Wang .mi_flush_dw = VCS_MI_FLUSH_DW, 1039be1da707SZhi Wang .mi_user_interrupt = VCS_MI_USER_INTERRUPT, 1040be1da707SZhi Wang }, 1041be1da707SZhi Wang [VCS2] = { 1042be1da707SZhi Wang .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1043be1da707SZhi Wang .mi_flush_dw = VCS2_MI_FLUSH_DW, 1044be1da707SZhi Wang .mi_user_interrupt = VCS2_MI_USER_INTERRUPT, 1045be1da707SZhi Wang }, 1046be1da707SZhi Wang [VECS] = { 1047be1da707SZhi Wang .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1048be1da707SZhi Wang .mi_flush_dw = VECS_MI_FLUSH_DW, 1049be1da707SZhi Wang .mi_user_interrupt = VECS_MI_USER_INTERRUPT, 1050be1da707SZhi Wang }, 1051be1da707SZhi Wang }; 1052be1da707SZhi Wang 1053be1da707SZhi Wang static int cmd_handler_pipe_control(struct parser_exec_state *s) 1054be1da707SZhi Wang { 1055be1da707SZhi Wang int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1056be1da707SZhi Wang unsigned long gma; 1057be1da707SZhi Wang bool index_mode = false; 1058be1da707SZhi Wang unsigned int post_sync; 1059be1da707SZhi Wang int ret = 0; 1060be1da707SZhi Wang 1061be1da707SZhi Wang post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14; 1062be1da707SZhi Wang 1063be1da707SZhi Wang /* LRI post sync */ 1064be1da707SZhi Wang if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE) 1065be1da707SZhi Wang ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl"); 1066be1da707SZhi Wang /* post sync */ 1067be1da707SZhi Wang else if (post_sync) { 1068be1da707SZhi Wang if (post_sync == 2) 1069be1da707SZhi Wang ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl"); 1070be1da707SZhi Wang else if (post_sync == 3) 1071be1da707SZhi Wang ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl"); 1072be1da707SZhi Wang else if (post_sync == 1) { 1073be1da707SZhi Wang /* check ggtt*/ 10743f765a34SYulei Zhang if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) { 1075be1da707SZhi Wang gma = cmd_val(s, 2) & GENMASK(31, 3); 1076be1da707SZhi Wang if (gmadr_bytes == 8) 1077be1da707SZhi Wang gma |= (cmd_gma_hi(s, 3)) << 32; 1078be1da707SZhi Wang /* Store Data Index */ 1079be1da707SZhi Wang if (cmd_val(s, 1) & (1 << 21)) 1080be1da707SZhi Wang index_mode = true; 1081be1da707SZhi Wang ret |= cmd_address_audit(s, gma, sizeof(u64), 1082be1da707SZhi Wang index_mode); 1083be1da707SZhi Wang } 1084be1da707SZhi Wang } 1085be1da707SZhi Wang } 1086be1da707SZhi Wang 1087be1da707SZhi Wang if (ret) 1088be1da707SZhi Wang return ret; 1089be1da707SZhi Wang 1090be1da707SZhi Wang if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY) 1091be1da707SZhi Wang set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify, 1092be1da707SZhi Wang s->workload->pending_events); 1093be1da707SZhi Wang return 0; 1094be1da707SZhi Wang } 1095be1da707SZhi Wang 1096be1da707SZhi Wang static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s) 1097be1da707SZhi Wang { 1098be1da707SZhi Wang set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt, 1099be1da707SZhi Wang s->workload->pending_events); 11005da795b0SZhipeng Gong patch_value(s, cmd_ptr(s, 0), MI_NOOP); 1101be1da707SZhi Wang return 0; 1102be1da707SZhi Wang } 1103be1da707SZhi Wang 1104be1da707SZhi Wang static int cmd_advance_default(struct parser_exec_state *s) 1105be1da707SZhi Wang { 1106be1da707SZhi Wang return ip_gma_advance(s, cmd_length(s)); 1107be1da707SZhi Wang } 1108be1da707SZhi Wang 1109be1da707SZhi Wang static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s) 1110be1da707SZhi Wang { 1111be1da707SZhi Wang int ret; 1112be1da707SZhi Wang 1113be1da707SZhi Wang if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) { 1114be1da707SZhi Wang s->buf_type = BATCH_BUFFER_INSTRUCTION; 1115be1da707SZhi Wang ret = ip_gma_set(s, s->ret_ip_gma_bb); 1116be1da707SZhi Wang s->buf_addr_type = s->saved_buf_addr_type; 1117be1da707SZhi Wang } else { 1118be1da707SZhi Wang s->buf_type = RING_BUFFER_INSTRUCTION; 1119be1da707SZhi Wang s->buf_addr_type = GTT_BUFFER; 1120be1da707SZhi Wang if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size) 1121be1da707SZhi Wang s->ret_ip_gma_ring -= s->ring_size; 1122be1da707SZhi Wang ret = ip_gma_set(s, s->ret_ip_gma_ring); 1123be1da707SZhi Wang } 1124be1da707SZhi Wang return ret; 1125be1da707SZhi Wang } 1126be1da707SZhi Wang 1127be1da707SZhi Wang struct mi_display_flip_command_info { 1128be1da707SZhi Wang int pipe; 1129be1da707SZhi Wang int plane; 1130be1da707SZhi Wang int event; 1131be1da707SZhi Wang i915_reg_t stride_reg; 1132be1da707SZhi Wang i915_reg_t ctrl_reg; 1133be1da707SZhi Wang i915_reg_t surf_reg; 1134be1da707SZhi Wang u64 stride_val; 1135be1da707SZhi Wang u64 tile_val; 1136be1da707SZhi Wang u64 surf_val; 1137be1da707SZhi Wang bool async_flip; 1138be1da707SZhi Wang }; 1139be1da707SZhi Wang 1140be1da707SZhi Wang struct plane_code_mapping { 1141be1da707SZhi Wang int pipe; 1142be1da707SZhi Wang int plane; 1143be1da707SZhi Wang int event; 1144be1da707SZhi Wang }; 1145be1da707SZhi Wang 1146be1da707SZhi Wang static int gen8_decode_mi_display_flip(struct parser_exec_state *s, 1147be1da707SZhi Wang struct mi_display_flip_command_info *info) 1148be1da707SZhi Wang { 1149be1da707SZhi Wang struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1150be1da707SZhi Wang struct plane_code_mapping gen8_plane_code[] = { 1151be1da707SZhi Wang [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE}, 1152be1da707SZhi Wang [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE}, 1153be1da707SZhi Wang [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE}, 1154be1da707SZhi Wang [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE}, 1155be1da707SZhi Wang [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE}, 1156be1da707SZhi Wang [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE}, 1157be1da707SZhi Wang }; 1158be1da707SZhi Wang u32 dword0, dword1, dword2; 1159be1da707SZhi Wang u32 v; 1160be1da707SZhi Wang 1161be1da707SZhi Wang dword0 = cmd_val(s, 0); 1162be1da707SZhi Wang dword1 = cmd_val(s, 1); 1163be1da707SZhi Wang dword2 = cmd_val(s, 2); 1164be1da707SZhi Wang 1165be1da707SZhi Wang v = (dword0 & GENMASK(21, 19)) >> 19; 1166be1da707SZhi Wang if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code))) 11675c56883aSfred gao return -EBADRQC; 1168be1da707SZhi Wang 1169be1da707SZhi Wang info->pipe = gen8_plane_code[v].pipe; 1170be1da707SZhi Wang info->plane = gen8_plane_code[v].plane; 1171be1da707SZhi Wang info->event = gen8_plane_code[v].event; 1172be1da707SZhi Wang info->stride_val = (dword1 & GENMASK(15, 6)) >> 6; 1173be1da707SZhi Wang info->tile_val = (dword1 & 0x1); 1174be1da707SZhi Wang info->surf_val = (dword2 & GENMASK(31, 12)) >> 12; 1175be1da707SZhi Wang info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1); 1176be1da707SZhi Wang 1177be1da707SZhi Wang if (info->plane == PLANE_A) { 1178be1da707SZhi Wang info->ctrl_reg = DSPCNTR(info->pipe); 1179be1da707SZhi Wang info->stride_reg = DSPSTRIDE(info->pipe); 1180be1da707SZhi Wang info->surf_reg = DSPSURF(info->pipe); 1181be1da707SZhi Wang } else if (info->plane == PLANE_B) { 1182be1da707SZhi Wang info->ctrl_reg = SPRCTL(info->pipe); 1183be1da707SZhi Wang info->stride_reg = SPRSTRIDE(info->pipe); 1184be1da707SZhi Wang info->surf_reg = SPRSURF(info->pipe); 1185be1da707SZhi Wang } else { 1186be1da707SZhi Wang WARN_ON(1); 11875c56883aSfred gao return -EBADRQC; 1188be1da707SZhi Wang } 1189be1da707SZhi Wang return 0; 1190be1da707SZhi Wang } 1191be1da707SZhi Wang 1192be1da707SZhi Wang static int skl_decode_mi_display_flip(struct parser_exec_state *s, 1193be1da707SZhi Wang struct mi_display_flip_command_info *info) 1194be1da707SZhi Wang { 1195be1da707SZhi Wang struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1196695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1197be1da707SZhi Wang u32 dword0 = cmd_val(s, 0); 1198be1da707SZhi Wang u32 dword1 = cmd_val(s, 1); 1199be1da707SZhi Wang u32 dword2 = cmd_val(s, 2); 1200be1da707SZhi Wang u32 plane = (dword0 & GENMASK(12, 8)) >> 8; 1201be1da707SZhi Wang 12026e27d514SXu Han info->plane = PRIMARY_PLANE; 12036e27d514SXu Han 1204be1da707SZhi Wang switch (plane) { 1205be1da707SZhi Wang case MI_DISPLAY_FLIP_SKL_PLANE_1_A: 1206be1da707SZhi Wang info->pipe = PIPE_A; 1207be1da707SZhi Wang info->event = PRIMARY_A_FLIP_DONE; 1208be1da707SZhi Wang break; 1209be1da707SZhi Wang case MI_DISPLAY_FLIP_SKL_PLANE_1_B: 1210be1da707SZhi Wang info->pipe = PIPE_B; 1211be1da707SZhi Wang info->event = PRIMARY_B_FLIP_DONE; 1212be1da707SZhi Wang break; 1213be1da707SZhi Wang case MI_DISPLAY_FLIP_SKL_PLANE_1_C: 121464fafcf5SMin He info->pipe = PIPE_C; 1215be1da707SZhi Wang info->event = PRIMARY_C_FLIP_DONE; 1216be1da707SZhi Wang break; 12176e27d514SXu Han 12186e27d514SXu Han case MI_DISPLAY_FLIP_SKL_PLANE_2_A: 12196e27d514SXu Han info->pipe = PIPE_A; 12206e27d514SXu Han info->event = SPRITE_A_FLIP_DONE; 12216e27d514SXu Han info->plane = SPRITE_PLANE; 12226e27d514SXu Han break; 12236e27d514SXu Han case MI_DISPLAY_FLIP_SKL_PLANE_2_B: 12246e27d514SXu Han info->pipe = PIPE_B; 12256e27d514SXu Han info->event = SPRITE_B_FLIP_DONE; 12266e27d514SXu Han info->plane = SPRITE_PLANE; 12276e27d514SXu Han break; 12286e27d514SXu Han case MI_DISPLAY_FLIP_SKL_PLANE_2_C: 12296e27d514SXu Han info->pipe = PIPE_C; 12306e27d514SXu Han info->event = SPRITE_C_FLIP_DONE; 12316e27d514SXu Han info->plane = SPRITE_PLANE; 12326e27d514SXu Han break; 12336e27d514SXu Han 1234be1da707SZhi Wang default: 1235695fbc08STina Zhang gvt_vgpu_err("unknown plane code %d\n", plane); 12365c56883aSfred gao return -EBADRQC; 1237be1da707SZhi Wang } 1238be1da707SZhi Wang 1239be1da707SZhi Wang info->stride_val = (dword1 & GENMASK(15, 6)) >> 6; 1240be1da707SZhi Wang info->tile_val = (dword1 & GENMASK(2, 0)); 1241be1da707SZhi Wang info->surf_val = (dword2 & GENMASK(31, 12)) >> 12; 1242be1da707SZhi Wang info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1); 1243be1da707SZhi Wang 1244be1da707SZhi Wang info->ctrl_reg = DSPCNTR(info->pipe); 1245be1da707SZhi Wang info->stride_reg = DSPSTRIDE(info->pipe); 1246be1da707SZhi Wang info->surf_reg = DSPSURF(info->pipe); 1247be1da707SZhi Wang 1248be1da707SZhi Wang return 0; 1249be1da707SZhi Wang } 1250be1da707SZhi Wang 1251be1da707SZhi Wang static int gen8_check_mi_display_flip(struct parser_exec_state *s, 1252be1da707SZhi Wang struct mi_display_flip_command_info *info) 1253be1da707SZhi Wang { 1254be1da707SZhi Wang struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1255be1da707SZhi Wang u32 stride, tile; 1256be1da707SZhi Wang 1257be1da707SZhi Wang if (!info->async_flip) 1258be1da707SZhi Wang return 0; 1259be1da707SZhi Wang 1260f093f182SColin Xu if (IS_SKYLAKE(dev_priv) 1261f093f182SColin Xu || IS_KABYLAKE(dev_priv) 1262f093f182SColin Xu || IS_BROXTON(dev_priv)) { 126390551a12SZhenyu Wang stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0); 126490551a12SZhenyu Wang tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & 1265be1da707SZhi Wang GENMASK(12, 10)) >> 10; 1266be1da707SZhi Wang } else { 126790551a12SZhenyu Wang stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) & 1268be1da707SZhi Wang GENMASK(15, 6)) >> 6; 126990551a12SZhenyu Wang tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10; 1270be1da707SZhi Wang } 1271be1da707SZhi Wang 1272be1da707SZhi Wang if (stride != info->stride_val) 1273be1da707SZhi Wang gvt_dbg_cmd("cannot change stride during async flip\n"); 1274be1da707SZhi Wang 1275be1da707SZhi Wang if (tile != info->tile_val) 1276be1da707SZhi Wang gvt_dbg_cmd("cannot change tile during async flip\n"); 1277be1da707SZhi Wang 1278be1da707SZhi Wang return 0; 1279be1da707SZhi Wang } 1280be1da707SZhi Wang 1281be1da707SZhi Wang static int gen8_update_plane_mmio_from_mi_display_flip( 1282be1da707SZhi Wang struct parser_exec_state *s, 1283be1da707SZhi Wang struct mi_display_flip_command_info *info) 1284be1da707SZhi Wang { 1285be1da707SZhi Wang struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1286be1da707SZhi Wang struct intel_vgpu *vgpu = s->vgpu; 1287be1da707SZhi Wang 128890551a12SZhenyu Wang set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12), 128999c79fd4SDu, Changbin info->surf_val << 12); 1290f093f182SColin Xu if (IS_SKYLAKE(dev_priv) 1291f093f182SColin Xu || IS_KABYLAKE(dev_priv) 1292f093f182SColin Xu || IS_BROXTON(dev_priv)) { 129390551a12SZhenyu Wang set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0), 129499c79fd4SDu, Changbin info->stride_val); 129590551a12SZhenyu Wang set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10), 129699c79fd4SDu, Changbin info->tile_val << 10); 129799c79fd4SDu, Changbin } else { 129890551a12SZhenyu Wang set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6), 129999c79fd4SDu, Changbin info->stride_val << 6); 130090551a12SZhenyu Wang set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10), 130199c79fd4SDu, Changbin info->tile_val << 10); 130299c79fd4SDu, Changbin } 1303be1da707SZhi Wang 130490551a12SZhenyu Wang vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++; 1305be1da707SZhi Wang intel_vgpu_trigger_virtual_event(vgpu, info->event); 1306be1da707SZhi Wang return 0; 1307be1da707SZhi Wang } 1308be1da707SZhi Wang 1309be1da707SZhi Wang static int decode_mi_display_flip(struct parser_exec_state *s, 1310be1da707SZhi Wang struct mi_display_flip_command_info *info) 1311be1da707SZhi Wang { 1312be1da707SZhi Wang struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1313be1da707SZhi Wang 1314be1da707SZhi Wang if (IS_BROADWELL(dev_priv)) 1315be1da707SZhi Wang return gen8_decode_mi_display_flip(s, info); 1316f093f182SColin Xu if (IS_SKYLAKE(dev_priv) 1317f093f182SColin Xu || IS_KABYLAKE(dev_priv) 1318f093f182SColin Xu || IS_BROXTON(dev_priv)) 1319be1da707SZhi Wang return skl_decode_mi_display_flip(s, info); 1320be1da707SZhi Wang 1321be1da707SZhi Wang return -ENODEV; 1322be1da707SZhi Wang } 1323be1da707SZhi Wang 1324be1da707SZhi Wang static int check_mi_display_flip(struct parser_exec_state *s, 1325be1da707SZhi Wang struct mi_display_flip_command_info *info) 1326be1da707SZhi Wang { 1327be1da707SZhi Wang return gen8_check_mi_display_flip(s, info); 1328be1da707SZhi Wang } 1329be1da707SZhi Wang 1330be1da707SZhi Wang static int update_plane_mmio_from_mi_display_flip( 1331be1da707SZhi Wang struct parser_exec_state *s, 1332be1da707SZhi Wang struct mi_display_flip_command_info *info) 1333be1da707SZhi Wang { 1334be1da707SZhi Wang return gen8_update_plane_mmio_from_mi_display_flip(s, info); 1335be1da707SZhi Wang } 1336be1da707SZhi Wang 1337be1da707SZhi Wang static int cmd_handler_mi_display_flip(struct parser_exec_state *s) 1338be1da707SZhi Wang { 1339be1da707SZhi Wang struct mi_display_flip_command_info info; 1340695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1341be1da707SZhi Wang int ret; 1342be1da707SZhi Wang int i; 1343be1da707SZhi Wang int len = cmd_length(s); 1344be1da707SZhi Wang 1345be1da707SZhi Wang ret = decode_mi_display_flip(s, &info); 1346be1da707SZhi Wang if (ret) { 1347695fbc08STina Zhang gvt_vgpu_err("fail to decode MI display flip command\n"); 1348be1da707SZhi Wang return ret; 1349be1da707SZhi Wang } 1350be1da707SZhi Wang 1351be1da707SZhi Wang ret = check_mi_display_flip(s, &info); 1352be1da707SZhi Wang if (ret) { 1353695fbc08STina Zhang gvt_vgpu_err("invalid MI display flip command\n"); 1354be1da707SZhi Wang return ret; 1355be1da707SZhi Wang } 1356be1da707SZhi Wang 1357be1da707SZhi Wang ret = update_plane_mmio_from_mi_display_flip(s, &info); 1358be1da707SZhi Wang if (ret) { 1359695fbc08STina Zhang gvt_vgpu_err("fail to update plane mmio\n"); 1360be1da707SZhi Wang return ret; 1361be1da707SZhi Wang } 1362be1da707SZhi Wang 1363be1da707SZhi Wang for (i = 0; i < len; i++) 1364be1da707SZhi Wang patch_value(s, cmd_ptr(s, i), MI_NOOP); 1365be1da707SZhi Wang return 0; 1366be1da707SZhi Wang } 1367be1da707SZhi Wang 1368be1da707SZhi Wang static bool is_wait_for_flip_pending(u32 cmd) 1369be1da707SZhi Wang { 1370be1da707SZhi Wang return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING | 1371be1da707SZhi Wang MI_WAIT_FOR_PLANE_B_FLIP_PENDING | 1372be1da707SZhi Wang MI_WAIT_FOR_PLANE_C_FLIP_PENDING | 1373be1da707SZhi Wang MI_WAIT_FOR_SPRITE_A_FLIP_PENDING | 1374be1da707SZhi Wang MI_WAIT_FOR_SPRITE_B_FLIP_PENDING | 1375be1da707SZhi Wang MI_WAIT_FOR_SPRITE_C_FLIP_PENDING); 1376be1da707SZhi Wang } 1377be1da707SZhi Wang 1378be1da707SZhi Wang static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s) 1379be1da707SZhi Wang { 1380be1da707SZhi Wang u32 cmd = cmd_val(s, 0); 1381be1da707SZhi Wang 1382be1da707SZhi Wang if (!is_wait_for_flip_pending(cmd)) 1383be1da707SZhi Wang return 0; 1384be1da707SZhi Wang 1385be1da707SZhi Wang patch_value(s, cmd_ptr(s, 0), MI_NOOP); 1386be1da707SZhi Wang return 0; 1387be1da707SZhi Wang } 1388be1da707SZhi Wang 1389be1da707SZhi Wang static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index) 1390be1da707SZhi Wang { 1391be1da707SZhi Wang unsigned long addr; 1392be1da707SZhi Wang unsigned long gma_high, gma_low; 13935c56883aSfred gao struct intel_vgpu *vgpu = s->vgpu; 13945c56883aSfred gao int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1395be1da707SZhi Wang 13965c56883aSfred gao if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) { 13975c56883aSfred gao gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes); 1398be1da707SZhi Wang return INTEL_GVT_INVALID_ADDR; 13995c56883aSfred gao } 1400be1da707SZhi Wang 1401be1da707SZhi Wang gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK; 1402be1da707SZhi Wang if (gmadr_bytes == 4) { 1403be1da707SZhi Wang addr = gma_low; 1404be1da707SZhi Wang } else { 1405be1da707SZhi Wang gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK; 1406be1da707SZhi Wang addr = (((unsigned long)gma_high) << 32) | gma_low; 1407be1da707SZhi Wang } 1408be1da707SZhi Wang return addr; 1409be1da707SZhi Wang } 1410be1da707SZhi Wang 1411be1da707SZhi Wang static inline int cmd_address_audit(struct parser_exec_state *s, 1412be1da707SZhi Wang unsigned long guest_gma, int op_size, bool index_mode) 1413be1da707SZhi Wang { 1414be1da707SZhi Wang struct intel_vgpu *vgpu = s->vgpu; 1415be1da707SZhi Wang u32 max_surface_size = vgpu->gvt->device_info.max_surface_size; 1416be1da707SZhi Wang int i; 1417be1da707SZhi Wang int ret; 1418be1da707SZhi Wang 1419be1da707SZhi Wang if (op_size > max_surface_size) { 1420695fbc08STina Zhang gvt_vgpu_err("command address audit fail name %s\n", 1421695fbc08STina Zhang s->info->name); 14225c56883aSfred gao return -EFAULT; 1423be1da707SZhi Wang } 1424be1da707SZhi Wang 1425be1da707SZhi Wang if (index_mode) { 14269556e118SZhi Wang if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) { 14275c56883aSfred gao ret = -EFAULT; 1428be1da707SZhi Wang goto err; 1429be1da707SZhi Wang } 143064d8bb83SPing Gao } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) { 14315c56883aSfred gao ret = -EFAULT; 1432be1da707SZhi Wang goto err; 1433be1da707SZhi Wang } 143464d8bb83SPing Gao 1435be1da707SZhi Wang return 0; 143664d8bb83SPing Gao 1437be1da707SZhi Wang err: 1438695fbc08STina Zhang gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n", 1439be1da707SZhi Wang s->info->name, guest_gma, op_size); 1440be1da707SZhi Wang 1441be1da707SZhi Wang pr_err("cmd dump: "); 1442be1da707SZhi Wang for (i = 0; i < cmd_length(s); i++) { 1443be1da707SZhi Wang if (!(i % 4)) 1444be1da707SZhi Wang pr_err("\n%08x ", cmd_val(s, i)); 1445be1da707SZhi Wang else 1446be1da707SZhi Wang pr_err("%08x ", cmd_val(s, i)); 1447be1da707SZhi Wang } 1448be1da707SZhi Wang pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n", 1449be1da707SZhi Wang vgpu->id, 1450be1da707SZhi Wang vgpu_aperture_gmadr_base(vgpu), 1451be1da707SZhi Wang vgpu_aperture_gmadr_end(vgpu), 1452be1da707SZhi Wang vgpu_hidden_gmadr_base(vgpu), 1453be1da707SZhi Wang vgpu_hidden_gmadr_end(vgpu)); 1454be1da707SZhi Wang return ret; 1455be1da707SZhi Wang } 1456be1da707SZhi Wang 1457be1da707SZhi Wang static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s) 1458be1da707SZhi Wang { 1459be1da707SZhi Wang int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1460be1da707SZhi Wang int op_size = (cmd_length(s) - 3) * sizeof(u32); 1461be1da707SZhi Wang int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0; 1462be1da707SZhi Wang unsigned long gma, gma_low, gma_high; 1463be1da707SZhi Wang int ret = 0; 1464be1da707SZhi Wang 1465be1da707SZhi Wang /* check ppggt */ 1466be1da707SZhi Wang if (!(cmd_val(s, 0) & (1 << 22))) 1467be1da707SZhi Wang return 0; 1468be1da707SZhi Wang 1469be1da707SZhi Wang gma = cmd_val(s, 2) & GENMASK(31, 2); 1470be1da707SZhi Wang 1471be1da707SZhi Wang if (gmadr_bytes == 8) { 1472be1da707SZhi Wang gma_low = cmd_val(s, 1) & GENMASK(31, 2); 1473be1da707SZhi Wang gma_high = cmd_val(s, 2) & GENMASK(15, 0); 1474be1da707SZhi Wang gma = (gma_high << 32) | gma_low; 1475be1da707SZhi Wang core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0; 1476be1da707SZhi Wang } 1477be1da707SZhi Wang ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false); 1478be1da707SZhi Wang return ret; 1479be1da707SZhi Wang } 1480be1da707SZhi Wang 1481be1da707SZhi Wang static inline int unexpected_cmd(struct parser_exec_state *s) 1482be1da707SZhi Wang { 1483695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1484695fbc08STina Zhang 1485695fbc08STina Zhang gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name); 1486695fbc08STina Zhang 14875c56883aSfred gao return -EBADRQC; 1488be1da707SZhi Wang } 1489be1da707SZhi Wang 1490be1da707SZhi Wang static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s) 1491be1da707SZhi Wang { 1492be1da707SZhi Wang return unexpected_cmd(s); 1493be1da707SZhi Wang } 1494be1da707SZhi Wang 1495be1da707SZhi Wang static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s) 1496be1da707SZhi Wang { 1497be1da707SZhi Wang return unexpected_cmd(s); 1498be1da707SZhi Wang } 1499be1da707SZhi Wang 1500be1da707SZhi Wang static int cmd_handler_mi_op_2e(struct parser_exec_state *s) 1501be1da707SZhi Wang { 1502be1da707SZhi Wang return unexpected_cmd(s); 1503be1da707SZhi Wang } 1504be1da707SZhi Wang 1505be1da707SZhi Wang static int cmd_handler_mi_op_2f(struct parser_exec_state *s) 1506be1da707SZhi Wang { 1507be1da707SZhi Wang int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1508173bcc60SZhenyu Wang int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) * 1509173bcc60SZhenyu Wang sizeof(u32); 1510be1da707SZhi Wang unsigned long gma, gma_high; 1511be1da707SZhi Wang int ret = 0; 1512be1da707SZhi Wang 1513be1da707SZhi Wang if (!(cmd_val(s, 0) & (1 << 22))) 1514be1da707SZhi Wang return ret; 1515be1da707SZhi Wang 1516be1da707SZhi Wang gma = cmd_val(s, 1) & GENMASK(31, 2); 1517be1da707SZhi Wang if (gmadr_bytes == 8) { 1518be1da707SZhi Wang gma_high = cmd_val(s, 2) & GENMASK(15, 0); 1519be1da707SZhi Wang gma = (gma_high << 32) | gma; 1520be1da707SZhi Wang } 1521be1da707SZhi Wang ret = cmd_address_audit(s, gma, op_size, false); 1522be1da707SZhi Wang return ret; 1523be1da707SZhi Wang } 1524be1da707SZhi Wang 1525be1da707SZhi Wang static int cmd_handler_mi_store_data_index(struct parser_exec_state *s) 1526be1da707SZhi Wang { 1527be1da707SZhi Wang return unexpected_cmd(s); 1528be1da707SZhi Wang } 1529be1da707SZhi Wang 1530be1da707SZhi Wang static int cmd_handler_mi_clflush(struct parser_exec_state *s) 1531be1da707SZhi Wang { 1532be1da707SZhi Wang return unexpected_cmd(s); 1533be1da707SZhi Wang } 1534be1da707SZhi Wang 1535be1da707SZhi Wang static int cmd_handler_mi_conditional_batch_buffer_end( 1536be1da707SZhi Wang struct parser_exec_state *s) 1537be1da707SZhi Wang { 1538be1da707SZhi Wang return unexpected_cmd(s); 1539be1da707SZhi Wang } 1540be1da707SZhi Wang 1541be1da707SZhi Wang static int cmd_handler_mi_update_gtt(struct parser_exec_state *s) 1542be1da707SZhi Wang { 1543be1da707SZhi Wang return unexpected_cmd(s); 1544be1da707SZhi Wang } 1545be1da707SZhi Wang 1546be1da707SZhi Wang static int cmd_handler_mi_flush_dw(struct parser_exec_state *s) 1547be1da707SZhi Wang { 1548be1da707SZhi Wang int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1549be1da707SZhi Wang unsigned long gma; 1550be1da707SZhi Wang bool index_mode = false; 1551be1da707SZhi Wang int ret = 0; 1552be1da707SZhi Wang 1553be1da707SZhi Wang /* Check post-sync and ppgtt bit */ 1554be1da707SZhi Wang if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) { 1555be1da707SZhi Wang gma = cmd_val(s, 1) & GENMASK(31, 3); 1556be1da707SZhi Wang if (gmadr_bytes == 8) 1557be1da707SZhi Wang gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32; 1558be1da707SZhi Wang /* Store Data Index */ 1559be1da707SZhi Wang if (cmd_val(s, 0) & (1 << 21)) 1560be1da707SZhi Wang index_mode = true; 1561be1da707SZhi Wang ret = cmd_address_audit(s, gma, sizeof(u64), index_mode); 1562be1da707SZhi Wang } 1563be1da707SZhi Wang /* Check notify bit */ 1564be1da707SZhi Wang if ((cmd_val(s, 0) & (1 << 8))) 1565be1da707SZhi Wang set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw, 1566be1da707SZhi Wang s->workload->pending_events); 1567be1da707SZhi Wang return ret; 1568be1da707SZhi Wang } 1569be1da707SZhi Wang 1570be1da707SZhi Wang static void addr_type_update_snb(struct parser_exec_state *s) 1571be1da707SZhi Wang { 1572be1da707SZhi Wang if ((s->buf_type == RING_BUFFER_INSTRUCTION) && 1573be1da707SZhi Wang (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) { 1574be1da707SZhi Wang s->buf_addr_type = PPGTT_BUFFER; 1575be1da707SZhi Wang } 1576be1da707SZhi Wang } 1577be1da707SZhi Wang 1578be1da707SZhi Wang 1579be1da707SZhi Wang static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm, 1580be1da707SZhi Wang unsigned long gma, unsigned long end_gma, void *va) 1581be1da707SZhi Wang { 1582be1da707SZhi Wang unsigned long copy_len, offset; 1583be1da707SZhi Wang unsigned long len = 0; 1584be1da707SZhi Wang unsigned long gpa; 1585be1da707SZhi Wang 1586be1da707SZhi Wang while (gma != end_gma) { 1587be1da707SZhi Wang gpa = intel_vgpu_gma_to_gpa(mm, gma); 1588be1da707SZhi Wang if (gpa == INTEL_GVT_INVALID_ADDR) { 1589695fbc08STina Zhang gvt_vgpu_err("invalid gma address: %lx\n", gma); 1590be1da707SZhi Wang return -EFAULT; 1591be1da707SZhi Wang } 1592be1da707SZhi Wang 15939556e118SZhi Wang offset = gma & (I915_GTT_PAGE_SIZE - 1); 1594be1da707SZhi Wang 15959556e118SZhi Wang copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ? 15969556e118SZhi Wang I915_GTT_PAGE_SIZE - offset : end_gma - gma; 1597be1da707SZhi Wang 1598be1da707SZhi Wang intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len); 1599be1da707SZhi Wang 1600be1da707SZhi Wang len += copy_len; 1601be1da707SZhi Wang gma += copy_len; 1602be1da707SZhi Wang } 160373dec95eSTvrtko Ursulin return len; 1604be1da707SZhi Wang } 1605be1da707SZhi Wang 1606be1da707SZhi Wang 1607be1da707SZhi Wang /* 1608be1da707SZhi Wang * Check whether a batch buffer needs to be scanned. Currently 1609be1da707SZhi Wang * the only criteria is based on privilege. 1610be1da707SZhi Wang */ 1611be1da707SZhi Wang static int batch_buffer_needs_scan(struct parser_exec_state *s) 1612be1da707SZhi Wang { 1613f093f182SColin Xu /* Decide privilege based on address space */ 161496bebe39SZhao Yan if (cmd_val(s, 0) & (1 << 8) && 161596bebe39SZhao Yan !(s->vgpu->scan_nonprivbb & (1 << s->ring_id))) 1616be1da707SZhi Wang return 0; 1617be1da707SZhi Wang return 1; 1618be1da707SZhi Wang } 1619be1da707SZhi Wang 162058facf8cSZhi Wang static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size) 1621be1da707SZhi Wang { 1622be1da707SZhi Wang unsigned long gma = 0; 1623be1da707SZhi Wang struct cmd_info *info; 1624be1da707SZhi Wang uint32_t cmd_len = 0; 162558facf8cSZhi Wang bool bb_end = false; 1626695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1627be1da707SZhi Wang u32 cmd; 162896bebe39SZhao Yan struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ? 162996bebe39SZhao Yan s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm; 1630be1da707SZhi Wang 163158facf8cSZhi Wang *bb_size = 0; 163258facf8cSZhi Wang 1633be1da707SZhi Wang /* get the start gm address of the batch buffer */ 1634be1da707SZhi Wang gma = get_gma_bb_from_cmd(s, 1); 16355c56883aSfred gao if (gma == INTEL_GVT_INVALID_ADDR) 16365c56883aSfred gao return -EFAULT; 16375c56883aSfred gao 1638be1da707SZhi Wang cmd = cmd_val(s, 0); 1639be1da707SZhi Wang info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 1640be1da707SZhi Wang if (info == NULL) { 164196bebe39SZhao Yan gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 164296bebe39SZhao Yan cmd, get_opcode(cmd, s->ring_id), 164396bebe39SZhao Yan (s->buf_addr_type == PPGTT_BUFFER) ? 164496bebe39SZhao Yan "ppgtt" : "ggtt", s->ring_id, s->workload); 16455c56883aSfred gao return -EBADRQC; 1646be1da707SZhi Wang } 1647be1da707SZhi Wang do { 164896bebe39SZhao Yan if (copy_gma_to_hva(s->vgpu, mm, 16495c56883aSfred gao gma, gma + 4, &cmd) < 0) 16505c56883aSfred gao return -EFAULT; 1651be1da707SZhi Wang info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 1652be1da707SZhi Wang if (info == NULL) { 165396bebe39SZhao Yan gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 165496bebe39SZhao Yan cmd, get_opcode(cmd, s->ring_id), 165596bebe39SZhao Yan (s->buf_addr_type == PPGTT_BUFFER) ? 165696bebe39SZhao Yan "ppgtt" : "ggtt", s->ring_id, s->workload); 16575c56883aSfred gao return -EBADRQC; 1658be1da707SZhi Wang } 1659be1da707SZhi Wang 1660be1da707SZhi Wang if (info->opcode == OP_MI_BATCH_BUFFER_END) { 166158facf8cSZhi Wang bb_end = true; 1662be1da707SZhi Wang } else if (info->opcode == OP_MI_BATCH_BUFFER_START) { 166358facf8cSZhi Wang if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) 1664be1da707SZhi Wang /* chained batch buffer */ 166558facf8cSZhi Wang bb_end = true; 1666be1da707SZhi Wang } 1667be1da707SZhi Wang cmd_len = get_cmd_length(info, cmd) << 2; 166858facf8cSZhi Wang *bb_size += cmd_len; 1669be1da707SZhi Wang gma += cmd_len; 167058facf8cSZhi Wang } while (!bb_end); 1671be1da707SZhi Wang 167258facf8cSZhi Wang return 0; 1673be1da707SZhi Wang } 1674be1da707SZhi Wang 1675be1da707SZhi Wang static int perform_bb_shadow(struct parser_exec_state *s) 1676be1da707SZhi Wang { 1677695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1678f52c380aSZhi Wang struct intel_vgpu_shadow_bb *bb; 1679be1da707SZhi Wang unsigned long gma = 0; 168058facf8cSZhi Wang unsigned long bb_size; 1681be1da707SZhi Wang int ret = 0; 168296bebe39SZhao Yan struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ? 168396bebe39SZhao Yan s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm; 168496bebe39SZhao Yan unsigned long gma_start_offset = 0; 1685be1da707SZhi Wang 1686be1da707SZhi Wang /* get the start gm address of the batch buffer */ 1687be1da707SZhi Wang gma = get_gma_bb_from_cmd(s, 1); 16885c56883aSfred gao if (gma == INTEL_GVT_INVALID_ADDR) 16895c56883aSfred gao return -EFAULT; 1690be1da707SZhi Wang 169158facf8cSZhi Wang ret = find_bb_size(s, &bb_size); 169258facf8cSZhi Wang if (ret) 169358facf8cSZhi Wang return ret; 1694be1da707SZhi Wang 1695f52c380aSZhi Wang bb = kzalloc(sizeof(*bb), GFP_KERNEL); 1696f52c380aSZhi Wang if (!bb) 1697be1da707SZhi Wang return -ENOMEM; 1698be1da707SZhi Wang 169996bebe39SZhao Yan bb->ppgtt = (s->buf_addr_type == GTT_BUFFER) ? false : true; 170096bebe39SZhao Yan 170196bebe39SZhao Yan /* the gma_start_offset stores the batch buffer's start gma's 170296bebe39SZhao Yan * offset relative to page boundary. so for non-privileged batch 170396bebe39SZhao Yan * buffer, the shadowed gem object holds exactly the same page 170496bebe39SZhao Yan * layout as original gem object. This is for the convience of 170596bebe39SZhao Yan * replacing the whole non-privilged batch buffer page to this 170696bebe39SZhao Yan * shadowed one in PPGTT at the same gma address. (this replacing 170796bebe39SZhao Yan * action is not implemented yet now, but may be necessary in 170896bebe39SZhao Yan * future). 170996bebe39SZhao Yan * for prileged batch buffer, we just change start gma address to 171096bebe39SZhao Yan * that of shadowed page. 171196bebe39SZhao Yan */ 171296bebe39SZhao Yan if (bb->ppgtt) 171396bebe39SZhao Yan gma_start_offset = gma & ~I915_GTT_PAGE_MASK; 171496bebe39SZhao Yan 1715f52c380aSZhi Wang bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv, 171696bebe39SZhao Yan roundup(bb_size + gma_start_offset, PAGE_SIZE)); 1717f52c380aSZhi Wang if (IS_ERR(bb->obj)) { 1718f52c380aSZhi Wang ret = PTR_ERR(bb->obj); 1719f52c380aSZhi Wang goto err_free_bb; 1720be1da707SZhi Wang } 1721be1da707SZhi Wang 1722f52c380aSZhi Wang ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush); 1723f52c380aSZhi Wang if (ret) 1724f52c380aSZhi Wang goto err_free_obj; 1725f52c380aSZhi Wang 1726f52c380aSZhi Wang bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB); 1727f52c380aSZhi Wang if (IS_ERR(bb->va)) { 1728f52c380aSZhi Wang ret = PTR_ERR(bb->va); 1729f52c380aSZhi Wang goto err_finish_shmem_access; 1730be1da707SZhi Wang } 1731be1da707SZhi Wang 1732f52c380aSZhi Wang if (bb->clflush & CLFLUSH_BEFORE) { 1733f52c380aSZhi Wang drm_clflush_virt_range(bb->va, bb->obj->base.size); 1734f52c380aSZhi Wang bb->clflush &= ~CLFLUSH_BEFORE; 1735f52c380aSZhi Wang } 1736be1da707SZhi Wang 173796bebe39SZhao Yan ret = copy_gma_to_hva(s->vgpu, mm, 1738a2861504SChris Wilson gma, gma + bb_size, 173996bebe39SZhao Yan bb->va + gma_start_offset); 17408bcad07aSZhenyu Wang if (ret < 0) { 1741695fbc08STina Zhang gvt_vgpu_err("fail to copy guest ring buffer\n"); 1742f52c380aSZhi Wang ret = -EFAULT; 1743f52c380aSZhi Wang goto err_unmap; 1744be1da707SZhi Wang } 1745be1da707SZhi Wang 1746f52c380aSZhi Wang INIT_LIST_HEAD(&bb->list); 1747f52c380aSZhi Wang list_add(&bb->list, &s->workload->shadow_bb); 1748f52c380aSZhi Wang 1749f52c380aSZhi Wang bb->accessing = true; 1750f52c380aSZhi Wang bb->bb_start_cmd_va = s->ip_va; 1751f52c380aSZhi Wang 1752ef75c685Sfred gao if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa)) 1753ef75c685Sfred gao bb->bb_offset = s->ip_va - s->rb_va; 1754ef75c685Sfred gao else 1755ef75c685Sfred gao bb->bb_offset = 0; 1756ef75c685Sfred gao 1757be1da707SZhi Wang /* 1758be1da707SZhi Wang * ip_va saves the virtual address of the shadow batch buffer, while 1759be1da707SZhi Wang * ip_gma saves the graphics address of the original batch buffer. 1760be1da707SZhi Wang * As the shadow batch buffer is just a copy from the originial one, 1761be1da707SZhi Wang * it should be right to use shadow batch buffer'va and original batch 1762be1da707SZhi Wang * buffer's gma in pair. After all, we don't want to pin the shadow 1763be1da707SZhi Wang * buffer here (too early). 1764be1da707SZhi Wang */ 176596bebe39SZhao Yan s->ip_va = bb->va + gma_start_offset; 1766be1da707SZhi Wang s->ip_gma = gma; 1767be1da707SZhi Wang return 0; 1768f52c380aSZhi Wang err_unmap: 1769f52c380aSZhi Wang i915_gem_object_unpin_map(bb->obj); 1770f52c380aSZhi Wang err_finish_shmem_access: 1771f52c380aSZhi Wang i915_gem_obj_finish_shmem_access(bb->obj); 1772f52c380aSZhi Wang err_free_obj: 1773f52c380aSZhi Wang i915_gem_object_put(bb->obj); 1774f52c380aSZhi Wang err_free_bb: 1775f52c380aSZhi Wang kfree(bb); 1776be1da707SZhi Wang return ret; 1777be1da707SZhi Wang } 1778be1da707SZhi Wang 1779be1da707SZhi Wang static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s) 1780be1da707SZhi Wang { 1781be1da707SZhi Wang bool second_level; 1782be1da707SZhi Wang int ret = 0; 1783695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 1784be1da707SZhi Wang 1785be1da707SZhi Wang if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) { 1786695fbc08STina Zhang gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n"); 17875c56883aSfred gao return -EFAULT; 1788be1da707SZhi Wang } 1789be1da707SZhi Wang 1790be1da707SZhi Wang second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1; 1791be1da707SZhi Wang if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) { 1792695fbc08STina Zhang gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n"); 17935c56883aSfred gao return -EFAULT; 1794be1da707SZhi Wang } 1795be1da707SZhi Wang 1796be1da707SZhi Wang s->saved_buf_addr_type = s->buf_addr_type; 1797be1da707SZhi Wang addr_type_update_snb(s); 1798be1da707SZhi Wang if (s->buf_type == RING_BUFFER_INSTRUCTION) { 1799be1da707SZhi Wang s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32); 1800be1da707SZhi Wang s->buf_type = BATCH_BUFFER_INSTRUCTION; 1801be1da707SZhi Wang } else if (second_level) { 1802be1da707SZhi Wang s->buf_type = BATCH_BUFFER_2ND_LEVEL; 1803be1da707SZhi Wang s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32); 1804be1da707SZhi Wang s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32); 1805be1da707SZhi Wang } 1806be1da707SZhi Wang 1807be1da707SZhi Wang if (batch_buffer_needs_scan(s)) { 1808be1da707SZhi Wang ret = perform_bb_shadow(s); 1809be1da707SZhi Wang if (ret < 0) 1810695fbc08STina Zhang gvt_vgpu_err("invalid shadow batch buffer\n"); 1811be1da707SZhi Wang } else { 1812be1da707SZhi Wang /* emulate a batch buffer end to do return right */ 1813be1da707SZhi Wang ret = cmd_handler_mi_batch_buffer_end(s); 1814be1da707SZhi Wang if (ret < 0) 1815be1da707SZhi Wang return ret; 1816be1da707SZhi Wang } 1817be1da707SZhi Wang return ret; 1818be1da707SZhi Wang } 1819be1da707SZhi Wang 1820db47685dSZhao Yan static int mi_noop_index; 1821db47685dSZhao Yan 1822be1da707SZhi Wang static struct cmd_info cmd_info[] = { 1823be1da707SZhi Wang {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 1824be1da707SZhi Wang 1825be1da707SZhi Wang {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL, 1826be1da707SZhi Wang 0, 1, NULL}, 1827be1da707SZhi Wang 1828be1da707SZhi Wang {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL, 1829be1da707SZhi Wang 0, 1, cmd_handler_mi_user_interrupt}, 1830be1da707SZhi Wang 1831be1da707SZhi Wang {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS, 1832be1da707SZhi Wang D_ALL, 0, 1, cmd_handler_mi_wait_for_event}, 1833be1da707SZhi Wang 1834be1da707SZhi Wang {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 1835be1da707SZhi Wang 1836be1da707SZhi Wang {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1837be1da707SZhi Wang NULL}, 1838be1da707SZhi Wang 1839be1da707SZhi Wang {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 1840be1da707SZhi Wang NULL}, 1841be1da707SZhi Wang 1842be1da707SZhi Wang {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1843be1da707SZhi Wang NULL}, 1844be1da707SZhi Wang 1845be1da707SZhi Wang {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1846be1da707SZhi Wang NULL}, 1847be1da707SZhi Wang 1848be1da707SZhi Wang {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS, 1849be1da707SZhi Wang D_ALL, 0, 1, NULL}, 1850be1da707SZhi Wang 1851be1da707SZhi Wang {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END, 1852be1da707SZhi Wang F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1853be1da707SZhi Wang cmd_handler_mi_batch_buffer_end}, 1854be1da707SZhi Wang 1855be1da707SZhi Wang {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 1856be1da707SZhi Wang 0, 1, NULL}, 1857be1da707SZhi Wang 1858be1da707SZhi Wang {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 1859be1da707SZhi Wang NULL}, 1860be1da707SZhi Wang 1861be1da707SZhi Wang {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL, 1862be1da707SZhi Wang D_ALL, 0, 1, NULL}, 1863be1da707SZhi Wang 1864be1da707SZhi Wang {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1865be1da707SZhi Wang NULL}, 1866be1da707SZhi Wang 1867be1da707SZhi Wang {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 1868be1da707SZhi Wang NULL}, 1869be1da707SZhi Wang 1870be1da707SZhi Wang {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE, 1871be1da707SZhi Wang R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip}, 1872be1da707SZhi Wang 1873be1da707SZhi Wang {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL, 1874be1da707SZhi Wang 0, 8, NULL}, 1875be1da707SZhi Wang 1876be1da707SZhi Wang {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL}, 1877be1da707SZhi Wang 1878be1da707SZhi Wang {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 1879be1da707SZhi Wang 1880be1da707SZhi Wang {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL, 1881be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 1882be1da707SZhi Wang 1883be1da707SZhi Wang {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 1884be1da707SZhi Wang ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait}, 1885be1da707SZhi Wang 1886be1da707SZhi Wang {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS, 1887be1da707SZhi Wang ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm}, 1888be1da707SZhi Wang 1889be1da707SZhi Wang {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL, 1890be1da707SZhi Wang 0, 8, cmd_handler_mi_store_data_index}, 1891be1da707SZhi Wang 1892be1da707SZhi Wang {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL, 1893be1da707SZhi Wang D_ALL, 0, 8, cmd_handler_lri}, 1894be1da707SZhi Wang 1895be1da707SZhi Wang {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10, 1896be1da707SZhi Wang cmd_handler_mi_update_gtt}, 1897be1da707SZhi Wang 1898be1da707SZhi Wang {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL, 1899be1da707SZhi Wang D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm}, 1900be1da707SZhi Wang 1901be1da707SZhi Wang {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6, 1902be1da707SZhi Wang cmd_handler_mi_flush_dw}, 1903be1da707SZhi Wang 1904be1da707SZhi Wang {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1), 1905be1da707SZhi Wang 10, cmd_handler_mi_clflush}, 1906be1da707SZhi Wang 1907be1da707SZhi Wang {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL, 1908be1da707SZhi Wang D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count}, 1909be1da707SZhi Wang 1910be1da707SZhi Wang {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL, 1911be1da707SZhi Wang D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm}, 1912be1da707SZhi Wang 1913be1da707SZhi Wang {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL, 1914be1da707SZhi Wang D_ALL, 0, 8, cmd_handler_lrr}, 1915be1da707SZhi Wang 1916be1da707SZhi Wang {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS, 1917be1da707SZhi Wang D_ALL, 0, 8, NULL}, 1918be1da707SZhi Wang 1919be1da707SZhi Wang {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL, 1920be1da707SZhi Wang ADDR_FIX_1(2), 8, NULL}, 1921be1da707SZhi Wang 1922be1da707SZhi Wang {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL, 1923be1da707SZhi Wang ADDR_FIX_1(2), 8, NULL}, 1924be1da707SZhi Wang 1925be1da707SZhi Wang {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2), 1926be1da707SZhi Wang 8, cmd_handler_mi_op_2e}, 1927be1da707SZhi Wang 1928be1da707SZhi Wang {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1), 1929be1da707SZhi Wang 8, cmd_handler_mi_op_2f}, 1930be1da707SZhi Wang 1931be1da707SZhi Wang {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START, 1932be1da707SZhi Wang F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8, 1933be1da707SZhi Wang cmd_handler_mi_batch_buffer_start}, 1934be1da707SZhi Wang 1935be1da707SZhi Wang {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END, 1936be1da707SZhi Wang F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8, 1937be1da707SZhi Wang cmd_handler_mi_conditional_batch_buffer_end}, 1938be1da707SZhi Wang 1939be1da707SZhi Wang {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST, 1940be1da707SZhi Wang R_RCS | R_BCS, D_ALL, 0, 2, NULL}, 1941be1da707SZhi Wang 1942be1da707SZhi Wang {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL, 1943be1da707SZhi Wang ADDR_FIX_2(4, 7), 8, NULL}, 1944be1da707SZhi Wang 1945be1da707SZhi Wang {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL, 1946be1da707SZhi Wang 0, 8, NULL}, 1947be1da707SZhi Wang 1948be1da707SZhi Wang {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT, 1949be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 1950be1da707SZhi Wang 1951be1da707SZhi Wang {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL}, 1952be1da707SZhi Wang 1953be1da707SZhi Wang {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL, 1954be1da707SZhi Wang 0, 8, NULL}, 1955be1da707SZhi Wang 1956be1da707SZhi Wang {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL, 1957be1da707SZhi Wang ADDR_FIX_1(3), 8, NULL}, 1958be1da707SZhi Wang 1959be1da707SZhi Wang {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS, 1960be1da707SZhi Wang D_ALL, 0, 8, NULL}, 1961be1da707SZhi Wang 1962be1da707SZhi Wang {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL, 1963be1da707SZhi Wang ADDR_FIX_1(4), 8, NULL}, 1964be1da707SZhi Wang 1965be1da707SZhi Wang {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL, 1966be1da707SZhi Wang ADDR_FIX_2(4, 5), 8, NULL}, 1967be1da707SZhi Wang 1968be1da707SZhi Wang {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL, 1969be1da707SZhi Wang ADDR_FIX_1(4), 8, NULL}, 1970be1da707SZhi Wang 1971be1da707SZhi Wang {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL, 1972be1da707SZhi Wang ADDR_FIX_2(4, 7), 8, NULL}, 1973be1da707SZhi Wang 1974be1da707SZhi Wang {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS, 1975be1da707SZhi Wang D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 1976be1da707SZhi Wang 1977be1da707SZhi Wang {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL}, 1978be1da707SZhi Wang 1979be1da707SZhi Wang {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS, 1980be1da707SZhi Wang D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL}, 1981be1da707SZhi Wang 1982be1da707SZhi Wang {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR, 1983be1da707SZhi Wang R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 1984be1da707SZhi Wang 1985be1da707SZhi Wang {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT", 1986be1da707SZhi Wang OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT, 1987be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 1988be1da707SZhi Wang 1989be1da707SZhi Wang {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS, 1990be1da707SZhi Wang D_ALL, ADDR_FIX_1(4), 8, NULL}, 1991be1da707SZhi Wang 1992be1da707SZhi Wang {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT, 1993be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 1994be1da707SZhi Wang 1995be1da707SZhi Wang {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS, 1996be1da707SZhi Wang D_ALL, ADDR_FIX_1(4), 8, NULL}, 1997be1da707SZhi Wang 1998be1da707SZhi Wang {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS, 1999be1da707SZhi Wang D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 2000be1da707SZhi Wang 2001be1da707SZhi Wang {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT, 2002be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 2003be1da707SZhi Wang 2004be1da707SZhi Wang {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT", 2005be1da707SZhi Wang OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT, 2006be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 2007be1da707SZhi Wang 2008be1da707SZhi Wang {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL, 2009be1da707SZhi Wang ADDR_FIX_2(4, 5), 8, NULL}, 2010be1da707SZhi Wang 2011be1da707SZhi Wang {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE, 2012be1da707SZhi Wang F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 2013be1da707SZhi Wang 2014be1da707SZhi Wang {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP", 2015be1da707SZhi Wang OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP, 2016be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2017be1da707SZhi Wang 2018be1da707SZhi Wang {"3DSTATE_VIEWPORT_STATE_POINTERS_CC", 2019be1da707SZhi Wang OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC, 2020be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2021be1da707SZhi Wang 2022be1da707SZhi Wang {"3DSTATE_BLEND_STATE_POINTERS", 2023be1da707SZhi Wang OP_3DSTATE_BLEND_STATE_POINTERS, 2024be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2025be1da707SZhi Wang 2026be1da707SZhi Wang {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS", 2027be1da707SZhi Wang OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS, 2028be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2029be1da707SZhi Wang 2030be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POINTERS_VS", 2031be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POINTERS_VS, 2032be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2033be1da707SZhi Wang 2034be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POINTERS_HS", 2035be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POINTERS_HS, 2036be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2037be1da707SZhi Wang 2038be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POINTERS_DS", 2039be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POINTERS_DS, 2040be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2041be1da707SZhi Wang 2042be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POINTERS_GS", 2043be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POINTERS_GS, 2044be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2045be1da707SZhi Wang 2046be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POINTERS_PS", 2047be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POINTERS_PS, 2048be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2049be1da707SZhi Wang 2050be1da707SZhi Wang {"3DSTATE_SAMPLER_STATE_POINTERS_VS", 2051be1da707SZhi Wang OP_3DSTATE_SAMPLER_STATE_POINTERS_VS, 2052be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2053be1da707SZhi Wang 2054be1da707SZhi Wang {"3DSTATE_SAMPLER_STATE_POINTERS_HS", 2055be1da707SZhi Wang OP_3DSTATE_SAMPLER_STATE_POINTERS_HS, 2056be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2057be1da707SZhi Wang 2058be1da707SZhi Wang {"3DSTATE_SAMPLER_STATE_POINTERS_DS", 2059be1da707SZhi Wang OP_3DSTATE_SAMPLER_STATE_POINTERS_DS, 2060be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2061be1da707SZhi Wang 2062be1da707SZhi Wang {"3DSTATE_SAMPLER_STATE_POINTERS_GS", 2063be1da707SZhi Wang OP_3DSTATE_SAMPLER_STATE_POINTERS_GS, 2064be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2065be1da707SZhi Wang 2066be1da707SZhi Wang {"3DSTATE_SAMPLER_STATE_POINTERS_PS", 2067be1da707SZhi Wang OP_3DSTATE_SAMPLER_STATE_POINTERS_PS, 2068be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2069be1da707SZhi Wang 2070be1da707SZhi Wang {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL, 2071be1da707SZhi Wang 0, 8, NULL}, 2072be1da707SZhi Wang 2073be1da707SZhi Wang {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL, 2074be1da707SZhi Wang 0, 8, NULL}, 2075be1da707SZhi Wang 2076be1da707SZhi Wang {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL, 2077be1da707SZhi Wang 0, 8, NULL}, 2078be1da707SZhi Wang 2079be1da707SZhi Wang {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL, 2080be1da707SZhi Wang 0, 8, NULL}, 2081be1da707SZhi Wang 2082be1da707SZhi Wang {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS, 2083be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2084be1da707SZhi Wang 2085be1da707SZhi Wang {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS, 2086be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2087be1da707SZhi Wang 2088be1da707SZhi Wang {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS, 2089be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2090be1da707SZhi Wang 2091be1da707SZhi Wang {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS, 2092be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2093be1da707SZhi Wang 2094be1da707SZhi Wang {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS, 2095be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2096be1da707SZhi Wang 2097be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS, 2098be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL}, 2099be1da707SZhi Wang 2100be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS, 2101be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL}, 2102be1da707SZhi Wang 2103be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS, 2104be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2105be1da707SZhi Wang 2106be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS, 2107be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2108be1da707SZhi Wang 2109be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS, 2110be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2111be1da707SZhi Wang 2112be1da707SZhi Wang {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS, 2113be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2114be1da707SZhi Wang 2115be1da707SZhi Wang {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS, 2116be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2117be1da707SZhi Wang 2118be1da707SZhi Wang {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS, 2119be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2120be1da707SZhi Wang 2121be1da707SZhi Wang {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS, 2122be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2123be1da707SZhi Wang 2124be1da707SZhi Wang {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS, 2125be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2126be1da707SZhi Wang 2127be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS, 2128be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2129be1da707SZhi Wang 2130be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS, 2131be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2132be1da707SZhi Wang 2133be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS, 2134be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2135be1da707SZhi Wang 2136be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS, 2137be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2138be1da707SZhi Wang 2139be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS, 2140be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2141be1da707SZhi Wang 2142be1da707SZhi Wang {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS, 2143be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2144be1da707SZhi Wang 2145be1da707SZhi Wang {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2146be1da707SZhi Wang NULL}, 2147be1da707SZhi Wang 2148be1da707SZhi Wang {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS, 2149be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2150be1da707SZhi Wang 2151be1da707SZhi Wang {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS, 2152be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2153be1da707SZhi Wang 2154be1da707SZhi Wang {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 2155be1da707SZhi Wang 8, NULL}, 2156be1da707SZhi Wang 2157be1da707SZhi Wang {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR, 2158be1da707SZhi Wang R_RCS, D_BDW_PLUS, 0, 8, NULL}, 2159be1da707SZhi Wang 2160be1da707SZhi Wang {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 2161be1da707SZhi Wang 8, NULL}, 2162be1da707SZhi Wang 2163be1da707SZhi Wang {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2164be1da707SZhi Wang NULL}, 2165be1da707SZhi Wang 2166be1da707SZhi Wang {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2167be1da707SZhi Wang NULL}, 2168be1da707SZhi Wang 2169be1da707SZhi Wang {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2170be1da707SZhi Wang NULL}, 2171be1da707SZhi Wang 2172be1da707SZhi Wang {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS, 2173be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2174be1da707SZhi Wang 2175be1da707SZhi Wang {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR, 2176be1da707SZhi Wang R_RCS, D_ALL, 0, 8, NULL}, 2177be1da707SZhi Wang 2178be1da707SZhi Wang {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS, 2179be1da707SZhi Wang D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL}, 2180be1da707SZhi Wang 2181be1da707SZhi Wang {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST, 2182be1da707SZhi Wang R_RCS, D_ALL, 0, 1, NULL}, 2183be1da707SZhi Wang 2184be1da707SZhi Wang {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2185be1da707SZhi Wang 2186be1da707SZhi Wang {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR, 2187be1da707SZhi Wang R_RCS, D_ALL, 0, 8, NULL}, 2188be1da707SZhi Wang 2189be1da707SZhi Wang {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS, 2190be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2191be1da707SZhi Wang 2192be1da707SZhi Wang {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2193be1da707SZhi Wang 2194be1da707SZhi Wang {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2195be1da707SZhi Wang 2196be1da707SZhi Wang {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2197be1da707SZhi Wang 2198be1da707SZhi Wang {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS, 2199be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2200be1da707SZhi Wang 2201be1da707SZhi Wang {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS, 2202be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2203be1da707SZhi Wang 2204be1da707SZhi Wang {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS, 2205be1da707SZhi Wang D_ALL, 0, 8, NULL}, 2206be1da707SZhi Wang 2207be1da707SZhi Wang {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS, 2208be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2209be1da707SZhi Wang 2210be1da707SZhi Wang {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS, 2211be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2212be1da707SZhi Wang 2213be1da707SZhi Wang {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2214be1da707SZhi Wang 2215be1da707SZhi Wang {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2216be1da707SZhi Wang 2217be1da707SZhi Wang {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2218be1da707SZhi Wang 2219be1da707SZhi Wang {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS, 2220be1da707SZhi Wang D_ALL, 0, 8, NULL}, 2221be1da707SZhi Wang 2222be1da707SZhi Wang {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2223be1da707SZhi Wang 2224be1da707SZhi Wang {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2225be1da707SZhi Wang 2226be1da707SZhi Wang {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR, 2227be1da707SZhi Wang R_RCS, D_ALL, 0, 8, NULL}, 2228be1da707SZhi Wang 2229be1da707SZhi Wang {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0, 2230be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2231be1da707SZhi Wang 2232be1da707SZhi Wang {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL, 2233be1da707SZhi Wang 0, 8, NULL}, 2234be1da707SZhi Wang 2235be1da707SZhi Wang {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS, 2236be1da707SZhi Wang D_ALL, ADDR_FIX_1(2), 8, NULL}, 2237be1da707SZhi Wang 2238be1da707SZhi Wang {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET, 2239be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2240be1da707SZhi Wang 2241be1da707SZhi Wang {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN, 2242be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2243be1da707SZhi Wang 2244be1da707SZhi Wang {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS, 2245be1da707SZhi Wang D_ALL, 0, 8, NULL}, 2246be1da707SZhi Wang 2247be1da707SZhi Wang {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS, 2248be1da707SZhi Wang D_ALL, 0, 8, NULL}, 2249be1da707SZhi Wang 2250be1da707SZhi Wang {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS, 2251be1da707SZhi Wang D_ALL, 0, 8, NULL}, 2252be1da707SZhi Wang 2253be1da707SZhi Wang {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1, 2254be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2255be1da707SZhi Wang 2256be1da707SZhi Wang {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS, 2257be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2258be1da707SZhi Wang 2259be1da707SZhi Wang {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS, 2260be1da707SZhi Wang D_ALL, ADDR_FIX_1(2), 8, NULL}, 2261be1da707SZhi Wang 2262be1da707SZhi Wang {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR, 2263be1da707SZhi Wang R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL}, 2264be1da707SZhi Wang 2265be1da707SZhi Wang {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR, 2266be1da707SZhi Wang R_RCS, D_ALL, 0, 8, NULL}, 2267be1da707SZhi Wang 2268be1da707SZhi Wang {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS, 2269be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2270be1da707SZhi Wang 2271be1da707SZhi Wang {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS, 2272be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2273be1da707SZhi Wang 2274be1da707SZhi Wang {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS, 2275be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2276be1da707SZhi Wang 2277be1da707SZhi Wang {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS, 2278be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2279be1da707SZhi Wang 2280be1da707SZhi Wang {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS, 2281be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2282be1da707SZhi Wang 2283be1da707SZhi Wang {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR, 2284be1da707SZhi Wang R_RCS, D_ALL, 0, 8, NULL}, 2285be1da707SZhi Wang 2286be1da707SZhi Wang {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS, 2287be1da707SZhi Wang D_ALL, 0, 9, NULL}, 2288be1da707SZhi Wang 2289be1da707SZhi Wang {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2290be1da707SZhi Wang ADDR_FIX_2(2, 4), 8, NULL}, 2291be1da707SZhi Wang 2292be1da707SZhi Wang {"3DSTATE_BINDING_TABLE_POOL_ALLOC", 2293be1da707SZhi Wang OP_3DSTATE_BINDING_TABLE_POOL_ALLOC, 2294be1da707SZhi Wang F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2295be1da707SZhi Wang 2296be1da707SZhi Wang {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC, 2297be1da707SZhi Wang F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2298be1da707SZhi Wang 2299be1da707SZhi Wang {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC", 2300be1da707SZhi Wang OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC, 2301be1da707SZhi Wang F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2302be1da707SZhi Wang 2303be1da707SZhi Wang {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS, 2304be1da707SZhi Wang D_BDW_PLUS, 0, 8, NULL}, 2305be1da707SZhi Wang 2306be1da707SZhi Wang {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL, 2307be1da707SZhi Wang ADDR_FIX_1(2), 8, cmd_handler_pipe_control}, 2308be1da707SZhi Wang 2309be1da707SZhi Wang {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2310be1da707SZhi Wang 2311be1da707SZhi Wang {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0, 2312be1da707SZhi Wang 1, NULL}, 2313be1da707SZhi Wang 2314be1da707SZhi Wang {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL, 2315be1da707SZhi Wang ADDR_FIX_1(1), 8, NULL}, 2316be1da707SZhi Wang 2317be1da707SZhi Wang {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2318be1da707SZhi Wang 2319be1da707SZhi Wang {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2320be1da707SZhi Wang ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL}, 2321be1da707SZhi Wang 2322be1da707SZhi Wang {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL, 2323be1da707SZhi Wang ADDR_FIX_1(1), 8, NULL}, 2324be1da707SZhi Wang 2325be1da707SZhi Wang {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2326be1da707SZhi Wang 2327be1da707SZhi Wang {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2328be1da707SZhi Wang 2329be1da707SZhi Wang {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2330be1da707SZhi Wang 0, 8, NULL}, 2331be1da707SZhi Wang 2332be1da707SZhi Wang {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS, 2333be1da707SZhi Wang D_SKL_PLUS, 0, 8, NULL}, 2334be1da707SZhi Wang 2335be1da707SZhi Wang {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD, 2336be1da707SZhi Wang F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL}, 2337be1da707SZhi Wang 2338be1da707SZhi Wang {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL, 2339be1da707SZhi Wang 0, 16, NULL}, 2340be1da707SZhi Wang 2341be1da707SZhi Wang {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL, 2342be1da707SZhi Wang 0, 16, NULL}, 2343be1da707SZhi Wang 234402b966c1SColin Xu {"MEDIA_POOL_STATE", OP_MEDIA_POOL_STATE, F_LEN_VAR, R_RCS, D_ALL, 234502b966c1SColin Xu 0, 16, NULL}, 234602b966c1SColin Xu 2347be1da707SZhi Wang {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL}, 2348be1da707SZhi Wang 2349be1da707SZhi Wang {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL, 2350be1da707SZhi Wang 0, 16, NULL}, 2351be1da707SZhi Wang 2352be1da707SZhi Wang {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL, 2353be1da707SZhi Wang 0, 16, NULL}, 2354be1da707SZhi Wang 2355be1da707SZhi Wang {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL, 2356be1da707SZhi Wang 0, 16, NULL}, 2357be1da707SZhi Wang 2358be1da707SZhi Wang {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL, 2359be1da707SZhi Wang 0, 8, NULL}, 2360be1da707SZhi Wang 2361be1da707SZhi Wang {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16, 2362be1da707SZhi Wang NULL}, 2363be1da707SZhi Wang 2364be1da707SZhi Wang {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45, 2365be1da707SZhi Wang F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 2366be1da707SZhi Wang 2367be1da707SZhi Wang {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR, 2368be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2369be1da707SZhi Wang 2370be1da707SZhi Wang {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR, 2371be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2372be1da707SZhi Wang 2373be1da707SZhi Wang {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR, 2374be1da707SZhi Wang R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2375be1da707SZhi Wang 2376be1da707SZhi Wang {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE, 2377be1da707SZhi Wang F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2378be1da707SZhi Wang 2379be1da707SZhi Wang {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE, 2380be1da707SZhi Wang F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL}, 2381be1da707SZhi Wang 2382be1da707SZhi Wang {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2383be1da707SZhi Wang 2384be1da707SZhi Wang {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR, 2385be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2386be1da707SZhi Wang 2387be1da707SZhi Wang {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR, 2388be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2389be1da707SZhi Wang 2390be1da707SZhi Wang {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR, 2391be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2392be1da707SZhi Wang 2393be1da707SZhi Wang {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR, 2394be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2395be1da707SZhi Wang 2396be1da707SZhi Wang {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR, 2397be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2398be1da707SZhi Wang 2399be1da707SZhi Wang {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR, 2400be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2401be1da707SZhi Wang 2402be1da707SZhi Wang {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR, 2403be1da707SZhi Wang R_VCS, D_ALL, 0, 6, NULL}, 2404be1da707SZhi Wang 2405be1da707SZhi Wang {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR, 2406be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2407be1da707SZhi Wang 2408be1da707SZhi Wang {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR, 2409be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2410be1da707SZhi Wang 2411be1da707SZhi Wang {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR, 2412be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2413be1da707SZhi Wang 2414be1da707SZhi Wang {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR, 2415be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2416be1da707SZhi Wang 2417be1da707SZhi Wang {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR, 2418be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2419be1da707SZhi Wang 2420be1da707SZhi Wang {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR, 2421be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2422be1da707SZhi Wang 2423be1da707SZhi Wang {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR, 2424be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2425be1da707SZhi Wang {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR, 2426be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2427be1da707SZhi Wang 2428be1da707SZhi Wang {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR, 2429be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2430be1da707SZhi Wang 2431be1da707SZhi Wang {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR, 2432be1da707SZhi Wang R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL}, 2433be1da707SZhi Wang 2434be1da707SZhi Wang {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR, 2435be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2436be1da707SZhi Wang 2437be1da707SZhi Wang {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR, 2438be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2439be1da707SZhi Wang 2440be1da707SZhi Wang {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR, 2441be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2442be1da707SZhi Wang 2443be1da707SZhi Wang {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR, 2444be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2445be1da707SZhi Wang 2446be1da707SZhi Wang {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR, 2447be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2448be1da707SZhi Wang 2449be1da707SZhi Wang {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR, 2450be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2451be1da707SZhi Wang 2452be1da707SZhi Wang {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR, 2453be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2454be1da707SZhi Wang 2455be1da707SZhi Wang {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR, 2456be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2457be1da707SZhi Wang 2458be1da707SZhi Wang {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR, 2459be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2460be1da707SZhi Wang 2461be1da707SZhi Wang {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR, 2462be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2463be1da707SZhi Wang 2464be1da707SZhi Wang {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR, 2465be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2466be1da707SZhi Wang 2467be1da707SZhi Wang {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL, 2468be1da707SZhi Wang 0, 16, NULL}, 2469be1da707SZhi Wang 2470be1da707SZhi Wang {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL}, 2471be1da707SZhi Wang 2472be1da707SZhi Wang {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL}, 2473be1da707SZhi Wang 2474be1da707SZhi Wang {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR, 2475be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2476be1da707SZhi Wang 2477be1da707SZhi Wang {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR, 2478be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2479be1da707SZhi Wang 2480be1da707SZhi Wang {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR, 2481be1da707SZhi Wang R_VCS, D_ALL, 0, 12, NULL}, 2482be1da707SZhi Wang 2483be1da707SZhi Wang {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL}, 2484be1da707SZhi Wang 2485be1da707SZhi Wang {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL, 2486be1da707SZhi Wang 0, 12, NULL}, 2487be1da707SZhi Wang 2488be1da707SZhi Wang {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS, 2489be1da707SZhi Wang 0, 20, NULL}, 2490be1da707SZhi Wang }; 2491be1da707SZhi Wang 2492be1da707SZhi Wang static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e) 2493be1da707SZhi Wang { 2494be1da707SZhi Wang hash_add(gvt->cmd_table, &e->hlist, e->info->opcode); 2495be1da707SZhi Wang } 2496be1da707SZhi Wang 2497be1da707SZhi Wang /* call the cmd handler, and advance ip */ 2498be1da707SZhi Wang static int cmd_parser_exec(struct parser_exec_state *s) 2499be1da707SZhi Wang { 2500ffc19776SChangbin Du struct intel_vgpu *vgpu = s->vgpu; 2501be1da707SZhi Wang struct cmd_info *info; 2502be1da707SZhi Wang u32 cmd; 2503be1da707SZhi Wang int ret = 0; 2504be1da707SZhi Wang 2505be1da707SZhi Wang cmd = cmd_val(s, 0); 2506be1da707SZhi Wang 2507db47685dSZhao Yan /* fastpath for MI_NOOP */ 2508db47685dSZhao Yan if (cmd == MI_NOOP) 2509db47685dSZhao Yan info = &cmd_info[mi_noop_index]; 2510db47685dSZhao Yan else 2511be1da707SZhi Wang info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 2512db47685dSZhao Yan 2513be1da707SZhi Wang if (info == NULL) { 251496bebe39SZhao Yan gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 251596bebe39SZhao Yan cmd, get_opcode(cmd, s->ring_id), 251696bebe39SZhao Yan (s->buf_addr_type == PPGTT_BUFFER) ? 251796bebe39SZhao Yan "ppgtt" : "ggtt", s->ring_id, s->workload); 25185c56883aSfred gao return -EBADRQC; 2519be1da707SZhi Wang } 2520be1da707SZhi Wang 2521be1da707SZhi Wang s->info = info; 2522be1da707SZhi Wang 2523ffc19776SChangbin Du trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va, 252496bebe39SZhao Yan cmd_length(s), s->buf_type, s->buf_addr_type, 252596bebe39SZhao Yan s->workload, info->name); 2526be1da707SZhi Wang 2527be1da707SZhi Wang if (info->handler) { 2528be1da707SZhi Wang ret = info->handler(s); 2529be1da707SZhi Wang if (ret < 0) { 2530695fbc08STina Zhang gvt_vgpu_err("%s handler error\n", info->name); 2531be1da707SZhi Wang return ret; 2532be1da707SZhi Wang } 2533be1da707SZhi Wang } 2534be1da707SZhi Wang 2535be1da707SZhi Wang if (!(info->flag & F_IP_ADVANCE_CUSTOM)) { 2536be1da707SZhi Wang ret = cmd_advance_default(s); 2537be1da707SZhi Wang if (ret) { 2538695fbc08STina Zhang gvt_vgpu_err("%s IP advance error\n", info->name); 2539be1da707SZhi Wang return ret; 2540be1da707SZhi Wang } 2541be1da707SZhi Wang } 2542be1da707SZhi Wang return 0; 2543be1da707SZhi Wang } 2544be1da707SZhi Wang 2545be1da707SZhi Wang static inline bool gma_out_of_range(unsigned long gma, 2546be1da707SZhi Wang unsigned long gma_head, unsigned int gma_tail) 2547be1da707SZhi Wang { 2548be1da707SZhi Wang if (gma_tail >= gma_head) 2549be1da707SZhi Wang return (gma < gma_head) || (gma > gma_tail); 2550be1da707SZhi Wang else 2551be1da707SZhi Wang return (gma > gma_tail) && (gma < gma_head); 2552be1da707SZhi Wang } 2553be1da707SZhi Wang 25545c56883aSfred gao /* Keep the consistent return type, e.g EBADRQC for unknown 25555c56883aSfred gao * cmd, EFAULT for invalid address, EPERM for nonpriv. later 25565c56883aSfred gao * works as the input of VM healthy status. 25575c56883aSfred gao */ 2558be1da707SZhi Wang static int command_scan(struct parser_exec_state *s, 2559be1da707SZhi Wang unsigned long rb_head, unsigned long rb_tail, 2560be1da707SZhi Wang unsigned long rb_start, unsigned long rb_len) 2561be1da707SZhi Wang { 2562be1da707SZhi Wang 2563be1da707SZhi Wang unsigned long gma_head, gma_tail, gma_bottom; 2564be1da707SZhi Wang int ret = 0; 2565695fbc08STina Zhang struct intel_vgpu *vgpu = s->vgpu; 2566be1da707SZhi Wang 2567be1da707SZhi Wang gma_head = rb_start + rb_head; 2568be1da707SZhi Wang gma_tail = rb_start + rb_tail; 2569be1da707SZhi Wang gma_bottom = rb_start + rb_len; 2570be1da707SZhi Wang 2571be1da707SZhi Wang while (s->ip_gma != gma_tail) { 2572be1da707SZhi Wang if (s->buf_type == RING_BUFFER_INSTRUCTION) { 2573be1da707SZhi Wang if (!(s->ip_gma >= rb_start) || 2574be1da707SZhi Wang !(s->ip_gma < gma_bottom)) { 2575695fbc08STina Zhang gvt_vgpu_err("ip_gma %lx out of ring scope." 2576be1da707SZhi Wang "(base:0x%lx, bottom: 0x%lx)\n", 2577be1da707SZhi Wang s->ip_gma, rb_start, 2578be1da707SZhi Wang gma_bottom); 2579be1da707SZhi Wang parser_exec_state_dump(s); 25805c56883aSfred gao return -EFAULT; 2581be1da707SZhi Wang } 2582be1da707SZhi Wang if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) { 2583695fbc08STina Zhang gvt_vgpu_err("ip_gma %lx out of range." 2584be1da707SZhi Wang "base 0x%lx head 0x%lx tail 0x%lx\n", 2585be1da707SZhi Wang s->ip_gma, rb_start, 2586be1da707SZhi Wang rb_head, rb_tail); 2587be1da707SZhi Wang parser_exec_state_dump(s); 2588be1da707SZhi Wang break; 2589be1da707SZhi Wang } 2590be1da707SZhi Wang } 2591be1da707SZhi Wang ret = cmd_parser_exec(s); 2592be1da707SZhi Wang if (ret) { 2593695fbc08STina Zhang gvt_vgpu_err("cmd parser error\n"); 2594be1da707SZhi Wang parser_exec_state_dump(s); 2595be1da707SZhi Wang break; 2596be1da707SZhi Wang } 2597be1da707SZhi Wang } 2598be1da707SZhi Wang 2599be1da707SZhi Wang return ret; 2600be1da707SZhi Wang } 2601be1da707SZhi Wang 2602be1da707SZhi Wang static int scan_workload(struct intel_vgpu_workload *workload) 2603be1da707SZhi Wang { 2604be1da707SZhi Wang unsigned long gma_head, gma_tail, gma_bottom; 2605be1da707SZhi Wang struct parser_exec_state s; 2606be1da707SZhi Wang int ret = 0; 2607be1da707SZhi Wang 2608be1da707SZhi Wang /* ring base is page aligned */ 26099556e118SZhi Wang if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE))) 2610be1da707SZhi Wang return -EINVAL; 2611be1da707SZhi Wang 2612be1da707SZhi Wang gma_head = workload->rb_start + workload->rb_head; 2613be1da707SZhi Wang gma_tail = workload->rb_start + workload->rb_tail; 2614be1da707SZhi Wang gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl); 2615be1da707SZhi Wang 2616be1da707SZhi Wang s.buf_type = RING_BUFFER_INSTRUCTION; 2617be1da707SZhi Wang s.buf_addr_type = GTT_BUFFER; 2618be1da707SZhi Wang s.vgpu = workload->vgpu; 2619be1da707SZhi Wang s.ring_id = workload->ring_id; 2620be1da707SZhi Wang s.ring_start = workload->rb_start; 2621be1da707SZhi Wang s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl); 2622be1da707SZhi Wang s.ring_head = gma_head; 2623be1da707SZhi Wang s.ring_tail = gma_tail; 2624be1da707SZhi Wang s.rb_va = workload->shadow_ring_buffer_va; 2625be1da707SZhi Wang s.workload = workload; 2626ef75c685Sfred gao s.is_ctx_wa = false; 2627be1da707SZhi Wang 26280aaee4ccSPei Zhang if ((bypass_scan_mask & (1 << workload->ring_id)) || 26290aaee4ccSPei Zhang gma_head == gma_tail) 2630be1da707SZhi Wang return 0; 2631be1da707SZhi Wang 26323364bf5fSPing Gao if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) { 26333364bf5fSPing Gao ret = -EINVAL; 26343364bf5fSPing Gao goto out; 26353364bf5fSPing Gao } 26363364bf5fSPing Gao 2637be1da707SZhi Wang ret = ip_gma_set(&s, gma_head); 2638be1da707SZhi Wang if (ret) 2639be1da707SZhi Wang goto out; 2640be1da707SZhi Wang 2641be1da707SZhi Wang ret = command_scan(&s, workload->rb_head, workload->rb_tail, 2642be1da707SZhi Wang workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl)); 2643be1da707SZhi Wang 2644be1da707SZhi Wang out: 2645be1da707SZhi Wang return ret; 2646be1da707SZhi Wang } 2647be1da707SZhi Wang 2648be1da707SZhi Wang static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2649be1da707SZhi Wang { 2650be1da707SZhi Wang 2651be1da707SZhi Wang unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail; 2652be1da707SZhi Wang struct parser_exec_state s; 2653be1da707SZhi Wang int ret = 0; 2654c10c1255STina Zhang struct intel_vgpu_workload *workload = container_of(wa_ctx, 2655c10c1255STina Zhang struct intel_vgpu_workload, 2656c10c1255STina Zhang wa_ctx); 2657be1da707SZhi Wang 2658be1da707SZhi Wang /* ring base is page aligned */ 26599556e118SZhi Wang if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, 26609556e118SZhi Wang I915_GTT_PAGE_SIZE))) 2661be1da707SZhi Wang return -EINVAL; 2662be1da707SZhi Wang 2663be1da707SZhi Wang ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t); 2664be1da707SZhi Wang ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES, 2665be1da707SZhi Wang PAGE_SIZE); 2666be1da707SZhi Wang gma_head = wa_ctx->indirect_ctx.guest_gma; 2667be1da707SZhi Wang gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail; 2668be1da707SZhi Wang gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size; 2669be1da707SZhi Wang 2670be1da707SZhi Wang s.buf_type = RING_BUFFER_INSTRUCTION; 2671be1da707SZhi Wang s.buf_addr_type = GTT_BUFFER; 2672c10c1255STina Zhang s.vgpu = workload->vgpu; 2673c10c1255STina Zhang s.ring_id = workload->ring_id; 2674be1da707SZhi Wang s.ring_start = wa_ctx->indirect_ctx.guest_gma; 2675be1da707SZhi Wang s.ring_size = ring_size; 2676be1da707SZhi Wang s.ring_head = gma_head; 2677be1da707SZhi Wang s.ring_tail = gma_tail; 2678be1da707SZhi Wang s.rb_va = wa_ctx->indirect_ctx.shadow_va; 2679c10c1255STina Zhang s.workload = workload; 2680ef75c685Sfred gao s.is_ctx_wa = true; 2681be1da707SZhi Wang 26823364bf5fSPing Gao if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) { 26833364bf5fSPing Gao ret = -EINVAL; 26843364bf5fSPing Gao goto out; 26853364bf5fSPing Gao } 26863364bf5fSPing Gao 2687be1da707SZhi Wang ret = ip_gma_set(&s, gma_head); 2688be1da707SZhi Wang if (ret) 2689be1da707SZhi Wang goto out; 2690be1da707SZhi Wang 2691be1da707SZhi Wang ret = command_scan(&s, 0, ring_tail, 2692be1da707SZhi Wang wa_ctx->indirect_ctx.guest_gma, ring_size); 2693be1da707SZhi Wang out: 2694be1da707SZhi Wang return ret; 2695be1da707SZhi Wang } 2696be1da707SZhi Wang 2697be1da707SZhi Wang static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload) 2698be1da707SZhi Wang { 2699be1da707SZhi Wang struct intel_vgpu *vgpu = workload->vgpu; 2700325eb94aSZhi Wang struct intel_vgpu_submission *s = &vgpu->submission; 2701be1da707SZhi Wang unsigned long gma_head, gma_tail, gma_top, guest_rb_size; 27020a53bc07Sfred gao void *shadow_ring_buffer_va; 27030a53bc07Sfred gao int ring_id = workload->ring_id; 2704be1da707SZhi Wang int ret; 2705be1da707SZhi Wang 2706be1da707SZhi Wang guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl); 2707be1da707SZhi Wang 2708be1da707SZhi Wang /* calculate workload ring buffer size */ 2709be1da707SZhi Wang workload->rb_len = (workload->rb_tail + guest_rb_size - 2710be1da707SZhi Wang workload->rb_head) % guest_rb_size; 2711be1da707SZhi Wang 2712be1da707SZhi Wang gma_head = workload->rb_start + workload->rb_head; 2713be1da707SZhi Wang gma_tail = workload->rb_start + workload->rb_tail; 2714be1da707SZhi Wang gma_top = workload->rb_start + guest_rb_size; 2715be1da707SZhi Wang 2716325eb94aSZhi Wang if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) { 27178cf80a2eSZhi Wang void *p; 2718bf4097eaSZhi Wang 27190a53bc07Sfred gao /* realloc the new ring buffer if needed */ 2720325eb94aSZhi Wang p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len, 27218cf80a2eSZhi Wang GFP_KERNEL); 2722bf4097eaSZhi Wang if (!p) { 27238cf80a2eSZhi Wang gvt_vgpu_err("fail to re-alloc ring scan buffer\n"); 27240a53bc07Sfred gao return -ENOMEM; 27250a53bc07Sfred gao } 2726325eb94aSZhi Wang s->ring_scan_buffer[ring_id] = p; 2727325eb94aSZhi Wang s->ring_scan_buffer_size[ring_id] = workload->rb_len; 27280a53bc07Sfred gao } 27290a53bc07Sfred gao 2730325eb94aSZhi Wang shadow_ring_buffer_va = s->ring_scan_buffer[ring_id]; 2731be1da707SZhi Wang 2732be1da707SZhi Wang /* get shadow ring buffer va */ 27330a53bc07Sfred gao workload->shadow_ring_buffer_va = shadow_ring_buffer_va; 2734be1da707SZhi Wang 2735be1da707SZhi Wang /* head > tail --> copy head <-> top */ 2736be1da707SZhi Wang if (gma_head > gma_tail) { 2737be1da707SZhi Wang ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, 27380a53bc07Sfred gao gma_head, gma_top, shadow_ring_buffer_va); 27398bcad07aSZhenyu Wang if (ret < 0) { 2740695fbc08STina Zhang gvt_vgpu_err("fail to copy guest ring buffer\n"); 2741be1da707SZhi Wang return ret; 2742be1da707SZhi Wang } 27430a53bc07Sfred gao shadow_ring_buffer_va += ret; 2744be1da707SZhi Wang gma_head = workload->rb_start; 2745be1da707SZhi Wang } 2746be1da707SZhi Wang 2747be1da707SZhi Wang /* copy head or start <-> tail */ 27480a53bc07Sfred gao ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail, 27490a53bc07Sfred gao shadow_ring_buffer_va); 27508bcad07aSZhenyu Wang if (ret < 0) { 2751695fbc08STina Zhang gvt_vgpu_err("fail to copy guest ring buffer\n"); 2752be1da707SZhi Wang return ret; 2753be1da707SZhi Wang } 2754be1da707SZhi Wang return 0; 2755be1da707SZhi Wang } 2756be1da707SZhi Wang 275789ea20b9SPing Gao int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload) 2758be1da707SZhi Wang { 2759be1da707SZhi Wang int ret; 2760695fbc08STina Zhang struct intel_vgpu *vgpu = workload->vgpu; 2761be1da707SZhi Wang 2762be1da707SZhi Wang ret = shadow_workload_ring_buffer(workload); 2763be1da707SZhi Wang if (ret) { 2764695fbc08STina Zhang gvt_vgpu_err("fail to shadow workload ring_buffer\n"); 2765be1da707SZhi Wang return ret; 2766be1da707SZhi Wang } 2767be1da707SZhi Wang 2768be1da707SZhi Wang ret = scan_workload(workload); 2769be1da707SZhi Wang if (ret) { 2770695fbc08STina Zhang gvt_vgpu_err("scan workload error\n"); 2771be1da707SZhi Wang return ret; 2772be1da707SZhi Wang } 2773be1da707SZhi Wang return 0; 2774be1da707SZhi Wang } 2775be1da707SZhi Wang 2776be1da707SZhi Wang static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2777be1da707SZhi Wang { 2778be1da707SZhi Wang int ctx_size = wa_ctx->indirect_ctx.size; 2779be1da707SZhi Wang unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma; 2780c10c1255STina Zhang struct intel_vgpu_workload *workload = container_of(wa_ctx, 2781c10c1255STina Zhang struct intel_vgpu_workload, 2782c10c1255STina Zhang wa_ctx); 2783c10c1255STina Zhang struct intel_vgpu *vgpu = workload->vgpu; 2784894cf7d1SChris Wilson struct drm_i915_gem_object *obj; 2785be1da707SZhi Wang int ret = 0; 2786bcd0aedeSChris Wilson void *map; 2787be1da707SZhi Wang 2788c10c1255STina Zhang obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv, 2789894cf7d1SChris Wilson roundup(ctx_size + CACHELINE_BYTES, 2790894cf7d1SChris Wilson PAGE_SIZE)); 2791894cf7d1SChris Wilson if (IS_ERR(obj)) 2792894cf7d1SChris Wilson return PTR_ERR(obj); 2793be1da707SZhi Wang 2794be1da707SZhi Wang /* get the va of the shadow batch buffer */ 2795bcd0aedeSChris Wilson map = i915_gem_object_pin_map(obj, I915_MAP_WB); 2796bcd0aedeSChris Wilson if (IS_ERR(map)) { 2797695fbc08STina Zhang gvt_vgpu_err("failed to vmap shadow indirect ctx\n"); 2798bcd0aedeSChris Wilson ret = PTR_ERR(map); 2799bcd0aedeSChris Wilson goto put_obj; 2800be1da707SZhi Wang } 2801be1da707SZhi Wang 2802894cf7d1SChris Wilson ret = i915_gem_object_set_to_cpu_domain(obj, false); 2803be1da707SZhi Wang if (ret) { 2804695fbc08STina Zhang gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n"); 2805be1da707SZhi Wang goto unmap_src; 2806be1da707SZhi Wang } 2807be1da707SZhi Wang 2808c10c1255STina Zhang ret = copy_gma_to_hva(workload->vgpu, 2809c10c1255STina Zhang workload->vgpu->gtt.ggtt_mm, 2810bcd0aedeSChris Wilson guest_gma, guest_gma + ctx_size, 2811bcd0aedeSChris Wilson map); 28128bcad07aSZhenyu Wang if (ret < 0) { 2813695fbc08STina Zhang gvt_vgpu_err("fail to copy guest indirect ctx\n"); 2814894cf7d1SChris Wilson goto unmap_src; 2815be1da707SZhi Wang } 2816be1da707SZhi Wang 2817894cf7d1SChris Wilson wa_ctx->indirect_ctx.obj = obj; 2818bcd0aedeSChris Wilson wa_ctx->indirect_ctx.shadow_va = map; 2819be1da707SZhi Wang return 0; 2820be1da707SZhi Wang 2821be1da707SZhi Wang unmap_src: 2822bcd0aedeSChris Wilson i915_gem_object_unpin_map(obj); 2823894cf7d1SChris Wilson put_obj: 2824ffeaf9aaSfred gao i915_gem_object_put(obj); 2825be1da707SZhi Wang return ret; 2826be1da707SZhi Wang } 2827be1da707SZhi Wang 2828be1da707SZhi Wang static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2829be1da707SZhi Wang { 2830be1da707SZhi Wang uint32_t per_ctx_start[CACHELINE_DWORDS] = {0}; 2831be1da707SZhi Wang unsigned char *bb_start_sva; 2832be1da707SZhi Wang 28338f63fc2bSZhenyu Wang if (!wa_ctx->per_ctx.valid) 28348f63fc2bSZhenyu Wang return 0; 28358f63fc2bSZhenyu Wang 2836be1da707SZhi Wang per_ctx_start[0] = 0x18800001; 2837be1da707SZhi Wang per_ctx_start[1] = wa_ctx->per_ctx.guest_gma; 2838be1da707SZhi Wang 2839be1da707SZhi Wang bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va + 2840be1da707SZhi Wang wa_ctx->indirect_ctx.size; 2841be1da707SZhi Wang 2842be1da707SZhi Wang memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES); 2843be1da707SZhi Wang 2844be1da707SZhi Wang return 0; 2845be1da707SZhi Wang } 2846be1da707SZhi Wang 2847be1da707SZhi Wang int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2848be1da707SZhi Wang { 2849be1da707SZhi Wang int ret; 2850c10c1255STina Zhang struct intel_vgpu_workload *workload = container_of(wa_ctx, 2851c10c1255STina Zhang struct intel_vgpu_workload, 2852c10c1255STina Zhang wa_ctx); 2853c10c1255STina Zhang struct intel_vgpu *vgpu = workload->vgpu; 2854be1da707SZhi Wang 2855be1da707SZhi Wang if (wa_ctx->indirect_ctx.size == 0) 2856be1da707SZhi Wang return 0; 2857be1da707SZhi Wang 2858be1da707SZhi Wang ret = shadow_indirect_ctx(wa_ctx); 2859be1da707SZhi Wang if (ret) { 2860695fbc08STina Zhang gvt_vgpu_err("fail to shadow indirect ctx\n"); 2861be1da707SZhi Wang return ret; 2862be1da707SZhi Wang } 2863be1da707SZhi Wang 2864be1da707SZhi Wang combine_wa_ctx(wa_ctx); 2865be1da707SZhi Wang 2866be1da707SZhi Wang ret = scan_wa_ctx(wa_ctx); 2867be1da707SZhi Wang if (ret) { 2868695fbc08STina Zhang gvt_vgpu_err("scan wa ctx error\n"); 2869be1da707SZhi Wang return ret; 2870be1da707SZhi Wang } 2871be1da707SZhi Wang 2872be1da707SZhi Wang return 0; 2873be1da707SZhi Wang } 2874be1da707SZhi Wang 2875be1da707SZhi Wang static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt, 287665e74392SChangbin Du unsigned int opcode, unsigned long rings) 2877be1da707SZhi Wang { 2878be1da707SZhi Wang struct cmd_info *info = NULL; 2879be1da707SZhi Wang unsigned int ring; 2880be1da707SZhi Wang 288165e74392SChangbin Du for_each_set_bit(ring, &rings, I915_NUM_ENGINES) { 2882be1da707SZhi Wang info = find_cmd_entry(gvt, opcode, ring); 2883be1da707SZhi Wang if (info) 2884be1da707SZhi Wang break; 2885be1da707SZhi Wang } 2886be1da707SZhi Wang return info; 2887be1da707SZhi Wang } 2888be1da707SZhi Wang 2889be1da707SZhi Wang static int init_cmd_table(struct intel_gvt *gvt) 2890be1da707SZhi Wang { 2891be1da707SZhi Wang int i; 2892be1da707SZhi Wang struct cmd_entry *e; 2893be1da707SZhi Wang struct cmd_info *info; 2894be1da707SZhi Wang unsigned int gen_type; 2895be1da707SZhi Wang 2896be1da707SZhi Wang gen_type = intel_gvt_get_device_type(gvt); 2897be1da707SZhi Wang 2898be1da707SZhi Wang for (i = 0; i < ARRAY_SIZE(cmd_info); i++) { 2899be1da707SZhi Wang if (!(cmd_info[i].devices & gen_type)) 2900be1da707SZhi Wang continue; 2901be1da707SZhi Wang 2902be1da707SZhi Wang e = kzalloc(sizeof(*e), GFP_KERNEL); 2903be1da707SZhi Wang if (!e) 2904be1da707SZhi Wang return -ENOMEM; 2905be1da707SZhi Wang 2906be1da707SZhi Wang e->info = &cmd_info[i]; 2907be1da707SZhi Wang info = find_cmd_entry_any_ring(gvt, 2908be1da707SZhi Wang e->info->opcode, e->info->rings); 2909be1da707SZhi Wang if (info) { 2910be1da707SZhi Wang gvt_err("%s %s duplicated\n", e->info->name, 2911be1da707SZhi Wang info->name); 2912be1da707SZhi Wang return -EEXIST; 2913be1da707SZhi Wang } 2914db47685dSZhao Yan if (cmd_info[i].opcode == OP_MI_NOOP) 2915db47685dSZhao Yan mi_noop_index = i; 2916be1da707SZhi Wang 2917be1da707SZhi Wang INIT_HLIST_NODE(&e->hlist); 2918be1da707SZhi Wang add_cmd_entry(gvt, e); 2919be1da707SZhi Wang gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n", 2920be1da707SZhi Wang e->info->name, e->info->opcode, e->info->flag, 2921be1da707SZhi Wang e->info->devices, e->info->rings); 2922be1da707SZhi Wang } 2923be1da707SZhi Wang return 0; 2924be1da707SZhi Wang } 2925be1da707SZhi Wang 2926be1da707SZhi Wang static void clean_cmd_table(struct intel_gvt *gvt) 2927be1da707SZhi Wang { 2928be1da707SZhi Wang struct hlist_node *tmp; 2929be1da707SZhi Wang struct cmd_entry *e; 2930be1da707SZhi Wang int i; 2931be1da707SZhi Wang 2932be1da707SZhi Wang hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist) 2933be1da707SZhi Wang kfree(e); 2934be1da707SZhi Wang 2935be1da707SZhi Wang hash_init(gvt->cmd_table); 2936be1da707SZhi Wang } 2937be1da707SZhi Wang 2938be1da707SZhi Wang void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt) 2939be1da707SZhi Wang { 2940be1da707SZhi Wang clean_cmd_table(gvt); 2941be1da707SZhi Wang } 2942be1da707SZhi Wang 2943be1da707SZhi Wang int intel_gvt_init_cmd_parser(struct intel_gvt *gvt) 2944be1da707SZhi Wang { 2945be1da707SZhi Wang int ret; 2946be1da707SZhi Wang 2947be1da707SZhi Wang ret = init_cmd_table(gvt); 2948be1da707SZhi Wang if (ret) { 2949be1da707SZhi Wang intel_gvt_clean_cmd_parser(gvt); 2950be1da707SZhi Wang return ret; 2951be1da707SZhi Wang } 2952be1da707SZhi Wang return 0; 2953be1da707SZhi Wang } 2954