1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright © 2014-2019 Intel Corporation
4  */
5 
6 #include <linux/bsearch.h>
7 
8 #include "gt/intel_gt.h"
9 #include "gt/intel_lrc.h"
10 #include "gt/shmem_utils.h"
11 #include "intel_guc_ads.h"
12 #include "intel_guc_fwif.h"
13 #include "intel_uc.h"
14 #include "i915_drv.h"
15 
16 /*
17  * The Additional Data Struct (ADS) has pointers for different buffers used by
18  * the GuC. One single gem object contains the ADS struct itself (guc_ads) and
19  * all the extra buffers indirectly linked via the ADS struct's entries.
20  *
21  * Layout of the ADS blob allocated for the GuC:
22  *
23  *      +---------------------------------------+ <== base
24  *      | guc_ads                               |
25  *      +---------------------------------------+
26  *      | guc_policies                          |
27  *      +---------------------------------------+
28  *      | guc_gt_system_info                    |
29  *      +---------------------------------------+ <== static
30  *      | guc_mmio_reg[countA] (engine 0.0)     |
31  *      | guc_mmio_reg[countB] (engine 0.1)     |
32  *      | guc_mmio_reg[countC] (engine 1.0)     |
33  *      |   ...                                 |
34  *      +---------------------------------------+ <== dynamic
35  *      | padding                               |
36  *      +---------------------------------------+ <== 4K aligned
37  *      | golden contexts                       |
38  *      +---------------------------------------+
39  *      | padding                               |
40  *      +---------------------------------------+ <== 4K aligned
41  *      | private data                          |
42  *      +---------------------------------------+
43  *      | padding                               |
44  *      +---------------------------------------+ <== 4K aligned
45  */
46 struct __guc_ads_blob {
47 	struct guc_ads ads;
48 	struct guc_policies policies;
49 	struct guc_gt_system_info system_info;
50 	/* From here on, location is dynamic! Refer to above diagram. */
51 	struct guc_mmio_reg regset[0];
52 } __packed;
53 
54 static u32 guc_ads_regset_size(struct intel_guc *guc)
55 {
56 	GEM_BUG_ON(!guc->ads_regset_size);
57 	return guc->ads_regset_size;
58 }
59 
60 static u32 guc_ads_golden_ctxt_size(struct intel_guc *guc)
61 {
62 	return PAGE_ALIGN(guc->ads_golden_ctxt_size);
63 }
64 
65 static u32 guc_ads_private_data_size(struct intel_guc *guc)
66 {
67 	return PAGE_ALIGN(guc->fw.private_data_size);
68 }
69 
70 static u32 guc_ads_regset_offset(struct intel_guc *guc)
71 {
72 	return offsetof(struct __guc_ads_blob, regset);
73 }
74 
75 static u32 guc_ads_golden_ctxt_offset(struct intel_guc *guc)
76 {
77 	u32 offset;
78 
79 	offset = guc_ads_regset_offset(guc) +
80 		 guc_ads_regset_size(guc);
81 
82 	return PAGE_ALIGN(offset);
83 }
84 
85 static u32 guc_ads_private_data_offset(struct intel_guc *guc)
86 {
87 	u32 offset;
88 
89 	offset = guc_ads_golden_ctxt_offset(guc) +
90 		 guc_ads_golden_ctxt_size(guc);
91 
92 	return PAGE_ALIGN(offset);
93 }
94 
95 static u32 guc_ads_blob_size(struct intel_guc *guc)
96 {
97 	return guc_ads_private_data_offset(guc) +
98 	       guc_ads_private_data_size(guc);
99 }
100 
101 static void guc_policies_init(struct intel_guc *guc, struct guc_policies *policies)
102 {
103 	struct intel_gt *gt = guc_to_gt(guc);
104 	struct drm_i915_private *i915 = gt->i915;
105 
106 	policies->dpc_promote_time = GLOBAL_POLICY_DEFAULT_DPC_PROMOTE_TIME_US;
107 	policies->max_num_work_items = GLOBAL_POLICY_MAX_NUM_WI;
108 
109 	policies->global_flags = 0;
110 	if (i915->params.reset < 2)
111 		policies->global_flags |= GLOBAL_POLICY_DISABLE_ENGINE_RESET;
112 
113 	policies->is_valid = 1;
114 }
115 
116 void intel_guc_ads_print_policy_info(struct intel_guc *guc,
117 				     struct drm_printer *dp)
118 {
119 	struct __guc_ads_blob *blob = guc->ads_blob;
120 
121 	if (unlikely(!blob))
122 		return;
123 
124 	drm_printf(dp, "Global scheduling policies:\n");
125 	drm_printf(dp, "  DPC promote time   = %u\n", blob->policies.dpc_promote_time);
126 	drm_printf(dp, "  Max num work items = %u\n", blob->policies.max_num_work_items);
127 	drm_printf(dp, "  Flags              = %u\n", blob->policies.global_flags);
128 }
129 
130 static int guc_action_policies_update(struct intel_guc *guc, u32 policy_offset)
131 {
132 	u32 action[] = {
133 		INTEL_GUC_ACTION_GLOBAL_SCHED_POLICY_CHANGE,
134 		policy_offset
135 	};
136 
137 	return intel_guc_send_busy_loop(guc, action, ARRAY_SIZE(action), 0, true);
138 }
139 
140 int intel_guc_global_policies_update(struct intel_guc *guc)
141 {
142 	struct __guc_ads_blob *blob = guc->ads_blob;
143 	struct intel_gt *gt = guc_to_gt(guc);
144 	intel_wakeref_t wakeref;
145 	int ret;
146 
147 	if (!blob)
148 		return -EOPNOTSUPP;
149 
150 	GEM_BUG_ON(!blob->ads.scheduler_policies);
151 
152 	guc_policies_init(guc, &blob->policies);
153 
154 	if (!intel_guc_is_ready(guc))
155 		return 0;
156 
157 	with_intel_runtime_pm(&gt->i915->runtime_pm, wakeref)
158 		ret = guc_action_policies_update(guc, blob->ads.scheduler_policies);
159 
160 	return ret;
161 }
162 
163 static void guc_mapping_table_init(struct intel_gt *gt,
164 				   struct guc_gt_system_info *system_info)
165 {
166 	unsigned int i, j;
167 	struct intel_engine_cs *engine;
168 	enum intel_engine_id id;
169 
170 	/* Table must be set to invalid values for entries not used */
171 	for (i = 0; i < GUC_MAX_ENGINE_CLASSES; ++i)
172 		for (j = 0; j < GUC_MAX_INSTANCES_PER_CLASS; ++j)
173 			system_info->mapping_table[i][j] =
174 				GUC_MAX_INSTANCES_PER_CLASS;
175 
176 	for_each_engine(engine, gt, id) {
177 		u8 guc_class = engine_class_to_guc_class(engine->class);
178 
179 		system_info->mapping_table[guc_class][ilog2(engine->logical_mask)] =
180 			engine->instance;
181 	}
182 }
183 
184 /*
185  * The save/restore register list must be pre-calculated to a temporary
186  * buffer of driver defined size before it can be generated in place
187  * inside the ADS.
188  */
189 #define MAX_MMIO_REGS	128	/* Arbitrary size, increase as needed */
190 struct temp_regset {
191 	struct guc_mmio_reg *registers;
192 	u32 used;
193 	u32 size;
194 };
195 
196 static int guc_mmio_reg_cmp(const void *a, const void *b)
197 {
198 	const struct guc_mmio_reg *ra = a;
199 	const struct guc_mmio_reg *rb = b;
200 
201 	return (int)ra->offset - (int)rb->offset;
202 }
203 
204 static void guc_mmio_reg_add(struct temp_regset *regset,
205 			     u32 offset, u32 flags)
206 {
207 	u32 count = regset->used;
208 	struct guc_mmio_reg reg = {
209 		.offset = offset,
210 		.flags = flags,
211 	};
212 	struct guc_mmio_reg *slot;
213 
214 	GEM_BUG_ON(count >= regset->size);
215 
216 	/*
217 	 * The mmio list is built using separate lists within the driver.
218 	 * It's possible that at some point we may attempt to add the same
219 	 * register more than once. Do not consider this an error; silently
220 	 * move on if the register is already in the list.
221 	 */
222 	if (bsearch(&reg, regset->registers, count,
223 		    sizeof(reg), guc_mmio_reg_cmp))
224 		return;
225 
226 	slot = &regset->registers[count];
227 	regset->used++;
228 	*slot = reg;
229 
230 	while (slot-- > regset->registers) {
231 		GEM_BUG_ON(slot[0].offset == slot[1].offset);
232 		if (slot[1].offset > slot[0].offset)
233 			break;
234 
235 		swap(slot[1], slot[0]);
236 	}
237 }
238 
239 #define GUC_MMIO_REG_ADD(regset, reg, masked) \
240 	guc_mmio_reg_add(regset, \
241 			 i915_mmio_reg_offset((reg)), \
242 			 (masked) ? GUC_REGSET_MASKED : 0)
243 
244 static void guc_mmio_regset_init(struct temp_regset *regset,
245 				 struct intel_engine_cs *engine)
246 {
247 	const u32 base = engine->mmio_base;
248 	struct i915_wa_list *wal = &engine->wa_list;
249 	struct i915_wa *wa;
250 	unsigned int i;
251 
252 	regset->used = 0;
253 
254 	GUC_MMIO_REG_ADD(regset, RING_MODE_GEN7(base), true);
255 	GUC_MMIO_REG_ADD(regset, RING_HWS_PGA(base), false);
256 	GUC_MMIO_REG_ADD(regset, RING_IMR(base), false);
257 
258 	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
259 		GUC_MMIO_REG_ADD(regset, wa->reg, wa->masked_reg);
260 
261 	/* Be extra paranoid and include all whitelist registers. */
262 	for (i = 0; i < RING_MAX_NONPRIV_SLOTS; i++)
263 		GUC_MMIO_REG_ADD(regset,
264 				 RING_FORCE_TO_NONPRIV(base, i),
265 				 false);
266 
267 	/* add in local MOCS registers */
268 	for (i = 0; i < GEN9_LNCFCMOCS_REG_COUNT; i++)
269 		GUC_MMIO_REG_ADD(regset, GEN9_LNCFCMOCS(i), false);
270 }
271 
272 static int guc_mmio_reg_state_query(struct intel_guc *guc)
273 {
274 	struct intel_gt *gt = guc_to_gt(guc);
275 	struct intel_engine_cs *engine;
276 	enum intel_engine_id id;
277 	struct temp_regset temp_set;
278 	u32 total;
279 
280 	/*
281 	 * Need to actually build the list in order to filter out
282 	 * duplicates and other such data dependent constructions.
283 	 */
284 	temp_set.size = MAX_MMIO_REGS;
285 	temp_set.registers = kmalloc_array(temp_set.size,
286 					   sizeof(*temp_set.registers),
287 					   GFP_KERNEL);
288 	if (!temp_set.registers)
289 		return -ENOMEM;
290 
291 	total = 0;
292 	for_each_engine(engine, gt, id) {
293 		guc_mmio_regset_init(&temp_set, engine);
294 		total += temp_set.used;
295 	}
296 
297 	kfree(temp_set.registers);
298 
299 	return total * sizeof(struct guc_mmio_reg);
300 }
301 
302 static void guc_mmio_reg_state_init(struct intel_guc *guc,
303 				    struct __guc_ads_blob *blob)
304 {
305 	struct intel_gt *gt = guc_to_gt(guc);
306 	struct intel_engine_cs *engine;
307 	enum intel_engine_id id;
308 	struct temp_regset temp_set;
309 	struct guc_mmio_reg_set *ads_reg_set;
310 	u32 addr_ggtt, offset;
311 	u8 guc_class;
312 
313 	offset = guc_ads_regset_offset(guc);
314 	addr_ggtt = intel_guc_ggtt_offset(guc, guc->ads_vma) + offset;
315 	temp_set.registers = (struct guc_mmio_reg *)(((u8 *)blob) + offset);
316 	temp_set.size = guc->ads_regset_size / sizeof(temp_set.registers[0]);
317 
318 	for_each_engine(engine, gt, id) {
319 		/* Class index is checked in class converter */
320 		GEM_BUG_ON(engine->instance >= GUC_MAX_INSTANCES_PER_CLASS);
321 
322 		guc_class = engine_class_to_guc_class(engine->class);
323 		ads_reg_set = &blob->ads.reg_state_list[guc_class][engine->instance];
324 
325 		guc_mmio_regset_init(&temp_set, engine);
326 		if (!temp_set.used) {
327 			ads_reg_set->address = 0;
328 			ads_reg_set->count = 0;
329 			continue;
330 		}
331 
332 		ads_reg_set->address = addr_ggtt;
333 		ads_reg_set->count = temp_set.used;
334 
335 		temp_set.size -= temp_set.used;
336 		temp_set.registers += temp_set.used;
337 		addr_ggtt += temp_set.used * sizeof(struct guc_mmio_reg);
338 	}
339 
340 	GEM_BUG_ON(temp_set.size);
341 }
342 
343 static void fill_engine_enable_masks(struct intel_gt *gt,
344 				     struct guc_gt_system_info *info)
345 {
346 	info->engine_enabled_masks[GUC_RENDER_CLASS] = 1;
347 	info->engine_enabled_masks[GUC_BLITTER_CLASS] = 1;
348 	info->engine_enabled_masks[GUC_VIDEO_CLASS] = VDBOX_MASK(gt);
349 	info->engine_enabled_masks[GUC_VIDEOENHANCE_CLASS] = VEBOX_MASK(gt);
350 }
351 
352 #define LR_HW_CONTEXT_SIZE (80 * sizeof(u32))
353 #define LRC_SKIP_SIZE (LRC_PPHWSP_SZ * PAGE_SIZE + LR_HW_CONTEXT_SIZE)
354 static int guc_prep_golden_context(struct intel_guc *guc,
355 				   struct __guc_ads_blob *blob)
356 {
357 	struct intel_gt *gt = guc_to_gt(guc);
358 	u32 addr_ggtt, offset;
359 	u32 total_size = 0, alloc_size, real_size;
360 	u8 engine_class, guc_class;
361 	struct guc_gt_system_info *info, local_info;
362 
363 	/*
364 	 * Reserve the memory for the golden contexts and point GuC at it but
365 	 * leave it empty for now. The context data will be filled in later
366 	 * once there is something available to put there.
367 	 *
368 	 * Note that the HWSP and ring context are not included.
369 	 *
370 	 * Note also that the storage must be pinned in the GGTT, so that the
371 	 * address won't change after GuC has been told where to find it. The
372 	 * GuC will also validate that the LRC base + size fall within the
373 	 * allowed GGTT range.
374 	 */
375 	if (blob) {
376 		offset = guc_ads_golden_ctxt_offset(guc);
377 		addr_ggtt = intel_guc_ggtt_offset(guc, guc->ads_vma) + offset;
378 		info = &blob->system_info;
379 	} else {
380 		memset(&local_info, 0, sizeof(local_info));
381 		info = &local_info;
382 		fill_engine_enable_masks(gt, info);
383 	}
384 
385 	for (engine_class = 0; engine_class <= MAX_ENGINE_CLASS; ++engine_class) {
386 		if (engine_class == OTHER_CLASS)
387 			continue;
388 
389 		guc_class = engine_class_to_guc_class(engine_class);
390 
391 		if (!info->engine_enabled_masks[guc_class])
392 			continue;
393 
394 		real_size = intel_engine_context_size(gt, engine_class);
395 		alloc_size = PAGE_ALIGN(real_size);
396 		total_size += alloc_size;
397 
398 		if (!blob)
399 			continue;
400 
401 		/*
402 		 * This interface is slightly confusing. We need to pass the
403 		 * base address of the full golden context and the size of just
404 		 * the engine state, which is the section of the context image
405 		 * that starts after the execlists context. This is required to
406 		 * allow the GuC to restore just the engine state when a
407 		 * watchdog reset occurs.
408 		 * We calculate the engine state size by removing the size of
409 		 * what comes before it in the context image (which is identical
410 		 * on all engines).
411 		 */
412 		blob->ads.eng_state_size[guc_class] = real_size - LRC_SKIP_SIZE;
413 		blob->ads.golden_context_lrca[guc_class] = addr_ggtt;
414 		addr_ggtt += alloc_size;
415 	}
416 
417 	if (!blob)
418 		return total_size;
419 
420 	GEM_BUG_ON(guc->ads_golden_ctxt_size != total_size);
421 	return total_size;
422 }
423 
424 static struct intel_engine_cs *find_engine_state(struct intel_gt *gt, u8 engine_class)
425 {
426 	struct intel_engine_cs *engine;
427 	enum intel_engine_id id;
428 
429 	for_each_engine(engine, gt, id) {
430 		if (engine->class != engine_class)
431 			continue;
432 
433 		if (!engine->default_state)
434 			continue;
435 
436 		return engine;
437 	}
438 
439 	return NULL;
440 }
441 
442 static void guc_init_golden_context(struct intel_guc *guc)
443 {
444 	struct __guc_ads_blob *blob = guc->ads_blob;
445 	struct intel_engine_cs *engine;
446 	struct intel_gt *gt = guc_to_gt(guc);
447 	u32 addr_ggtt, offset;
448 	u32 total_size = 0, alloc_size, real_size;
449 	u8 engine_class, guc_class;
450 	u8 *ptr;
451 
452 	if (!intel_uc_uses_guc_submission(&gt->uc))
453 		return;
454 
455 	GEM_BUG_ON(!blob);
456 
457 	/*
458 	 * Go back and fill in the golden context data now that it is
459 	 * available.
460 	 */
461 	offset = guc_ads_golden_ctxt_offset(guc);
462 	addr_ggtt = intel_guc_ggtt_offset(guc, guc->ads_vma) + offset;
463 	ptr = ((u8 *)blob) + offset;
464 
465 	for (engine_class = 0; engine_class <= MAX_ENGINE_CLASS; ++engine_class) {
466 		if (engine_class == OTHER_CLASS)
467 			continue;
468 
469 		guc_class = engine_class_to_guc_class(engine_class);
470 
471 		if (!blob->system_info.engine_enabled_masks[guc_class])
472 			continue;
473 
474 		real_size = intel_engine_context_size(gt, engine_class);
475 		alloc_size = PAGE_ALIGN(real_size);
476 		total_size += alloc_size;
477 
478 		engine = find_engine_state(gt, engine_class);
479 		if (!engine) {
480 			drm_err(&gt->i915->drm, "No engine state recorded for class %d!\n",
481 				engine_class);
482 			blob->ads.eng_state_size[guc_class] = 0;
483 			blob->ads.golden_context_lrca[guc_class] = 0;
484 			continue;
485 		}
486 
487 		GEM_BUG_ON(blob->ads.eng_state_size[guc_class] !=
488 			   real_size - LRC_SKIP_SIZE);
489 		GEM_BUG_ON(blob->ads.golden_context_lrca[guc_class] != addr_ggtt);
490 		addr_ggtt += alloc_size;
491 
492 		shmem_read(engine->default_state, 0, ptr, real_size);
493 		ptr += alloc_size;
494 	}
495 
496 	GEM_BUG_ON(guc->ads_golden_ctxt_size != total_size);
497 }
498 
499 static void __guc_ads_init(struct intel_guc *guc)
500 {
501 	struct intel_gt *gt = guc_to_gt(guc);
502 	struct drm_i915_private *i915 = gt->i915;
503 	struct __guc_ads_blob *blob = guc->ads_blob;
504 	u32 base;
505 
506 	/* GuC scheduling policies */
507 	guc_policies_init(guc, &blob->policies);
508 
509 	/* System info */
510 	fill_engine_enable_masks(gt, &blob->system_info);
511 
512 	blob->system_info.generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_SLICE_ENABLED] =
513 		hweight8(gt->info.sseu.slice_mask);
514 	blob->system_info.generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_VDBOX_SFC_SUPPORT_MASK] =
515 		gt->info.vdbox_sfc_access;
516 
517 	if (GRAPHICS_VER(i915) >= 12 && !IS_DGFX(i915)) {
518 		u32 distdbreg = intel_uncore_read(gt->uncore,
519 						  GEN12_DIST_DBS_POPULATED);
520 		blob->system_info.generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_DOORBELL_COUNT_PER_SQIDI] =
521 			((distdbreg >> GEN12_DOORBELLS_PER_SQIDI_SHIFT) &
522 			 GEN12_DOORBELLS_PER_SQIDI) + 1;
523 	}
524 
525 	/* Golden contexts for re-initialising after a watchdog reset */
526 	guc_prep_golden_context(guc, blob);
527 
528 	guc_mapping_table_init(guc_to_gt(guc), &blob->system_info);
529 
530 	base = intel_guc_ggtt_offset(guc, guc->ads_vma);
531 
532 	/* ADS */
533 	blob->ads.scheduler_policies = base + ptr_offset(blob, policies);
534 	blob->ads.gt_system_info = base + ptr_offset(blob, system_info);
535 
536 	/* MMIO save/restore list */
537 	guc_mmio_reg_state_init(guc, blob);
538 
539 	/* Private Data */
540 	blob->ads.private_data = base + guc_ads_private_data_offset(guc);
541 
542 	i915_gem_object_flush_map(guc->ads_vma->obj);
543 }
544 
545 /**
546  * intel_guc_ads_create() - allocates and initializes GuC ADS.
547  * @guc: intel_guc struct
548  *
549  * GuC needs memory block (Additional Data Struct), where it will store
550  * some data. Allocate and initialize such memory block for GuC use.
551  */
552 int intel_guc_ads_create(struct intel_guc *guc)
553 {
554 	u32 size;
555 	int ret;
556 
557 	GEM_BUG_ON(guc->ads_vma);
558 
559 	/* Need to calculate the reg state size dynamically: */
560 	ret = guc_mmio_reg_state_query(guc);
561 	if (ret < 0)
562 		return ret;
563 	guc->ads_regset_size = ret;
564 
565 	/* Likewise the golden contexts: */
566 	ret = guc_prep_golden_context(guc, NULL);
567 	if (ret < 0)
568 		return ret;
569 	guc->ads_golden_ctxt_size = ret;
570 
571 	/* Now the total size can be determined: */
572 	size = guc_ads_blob_size(guc);
573 
574 	ret = intel_guc_allocate_and_map_vma(guc, size, &guc->ads_vma,
575 					     (void **)&guc->ads_blob);
576 	if (ret)
577 		return ret;
578 
579 	__guc_ads_init(guc);
580 
581 	return 0;
582 }
583 
584 void intel_guc_ads_init_late(struct intel_guc *guc)
585 {
586 	/*
587 	 * The golden context setup requires the saved engine state from
588 	 * __engines_record_defaults(). However, that requires engines to be
589 	 * operational which means the ADS must already have been configured.
590 	 * Fortunately, the golden context state is not needed until a hang
591 	 * occurs, so it can be filled in during this late init phase.
592 	 */
593 	guc_init_golden_context(guc);
594 }
595 
596 void intel_guc_ads_destroy(struct intel_guc *guc)
597 {
598 	i915_vma_unpin_and_release(&guc->ads_vma, I915_VMA_RELEASE_MAP);
599 	guc->ads_blob = NULL;
600 }
601 
602 static void guc_ads_private_data_reset(struct intel_guc *guc)
603 {
604 	u32 size;
605 
606 	size = guc_ads_private_data_size(guc);
607 	if (!size)
608 		return;
609 
610 	memset((void *)guc->ads_blob + guc_ads_private_data_offset(guc), 0,
611 	       size);
612 }
613 
614 /**
615  * intel_guc_ads_reset() - prepares GuC Additional Data Struct for reuse
616  * @guc: intel_guc struct
617  *
618  * GuC stores some data in ADS, which might be stale after a reset.
619  * Reinitialize whole ADS in case any part of it was corrupted during
620  * previous GuC run.
621  */
622 void intel_guc_ads_reset(struct intel_guc *guc)
623 {
624 	if (!guc->ads_vma)
625 		return;
626 
627 	__guc_ads_init(guc);
628 
629 	guc_ads_private_data_reset(guc);
630 }
631