18ee2c227SVinay Belgaumkar // SPDX-License-Identifier: MIT
28ee2c227SVinay Belgaumkar /*
38ee2c227SVinay Belgaumkar  * Copyright © 2021 Intel Corporation
48ee2c227SVinay Belgaumkar  */
58ee2c227SVinay Belgaumkar 
68ee2c227SVinay Belgaumkar #define NUM_STEPS 5
78ee2c227SVinay Belgaumkar #define H2G_DELAY 50000
88ee2c227SVinay Belgaumkar #define delay_for_h2g() usleep_range(H2G_DELAY, H2G_DELAY + 10000)
98ee2c227SVinay Belgaumkar #define FREQUENCY_REQ_UNIT	DIV_ROUND_CLOSEST(GT_FREQUENCY_MULTIPLIER, \
108ee2c227SVinay Belgaumkar 						  GEN9_FREQ_SCALER)
1179398d24SVinay Belgaumkar enum test_type {
1279398d24SVinay Belgaumkar 	VARY_MIN,
1379398d24SVinay Belgaumkar 	VARY_MAX,
1459cfc750SRiana Tauro 	MAX_GRANTED,
1559cfc750SRiana Tauro 	SLPC_POWER,
16733827eeSRiana Tauro 	TILE_INTERACTION,
17733827eeSRiana Tauro };
18733827eeSRiana Tauro 
19733827eeSRiana Tauro struct slpc_thread {
20733827eeSRiana Tauro 	struct kthread_worker *worker;
21733827eeSRiana Tauro 	struct kthread_work work;
22733827eeSRiana Tauro 	struct intel_gt *gt;
23733827eeSRiana Tauro 	int result;
2479398d24SVinay Belgaumkar };
258ee2c227SVinay Belgaumkar 
slpc_set_min_freq(struct intel_guc_slpc * slpc,u32 freq)268ee2c227SVinay Belgaumkar static int slpc_set_min_freq(struct intel_guc_slpc *slpc, u32 freq)
278ee2c227SVinay Belgaumkar {
288ee2c227SVinay Belgaumkar 	int ret;
298ee2c227SVinay Belgaumkar 
308ee2c227SVinay Belgaumkar 	ret = intel_guc_slpc_set_min_freq(slpc, freq);
318ee2c227SVinay Belgaumkar 	if (ret)
328ee2c227SVinay Belgaumkar 		pr_err("Could not set min frequency to [%u]\n", freq);
338ee2c227SVinay Belgaumkar 	else /* Delay to ensure h2g completes */
348ee2c227SVinay Belgaumkar 		delay_for_h2g();
358ee2c227SVinay Belgaumkar 
368ee2c227SVinay Belgaumkar 	return ret;
378ee2c227SVinay Belgaumkar }
388ee2c227SVinay Belgaumkar 
slpc_set_max_freq(struct intel_guc_slpc * slpc,u32 freq)398ee2c227SVinay Belgaumkar static int slpc_set_max_freq(struct intel_guc_slpc *slpc, u32 freq)
408ee2c227SVinay Belgaumkar {
418ee2c227SVinay Belgaumkar 	int ret;
428ee2c227SVinay Belgaumkar 
438ee2c227SVinay Belgaumkar 	ret = intel_guc_slpc_set_max_freq(slpc, freq);
448ee2c227SVinay Belgaumkar 	if (ret)
458ee2c227SVinay Belgaumkar 		pr_err("Could not set maximum frequency [%u]\n",
468ee2c227SVinay Belgaumkar 		       freq);
478ee2c227SVinay Belgaumkar 	else /* Delay to ensure h2g completes */
488ee2c227SVinay Belgaumkar 		delay_for_h2g();
498ee2c227SVinay Belgaumkar 
508ee2c227SVinay Belgaumkar 	return ret;
518ee2c227SVinay Belgaumkar }
528ee2c227SVinay Belgaumkar 
slpc_set_freq(struct intel_gt * gt,u32 freq)5359cfc750SRiana Tauro static int slpc_set_freq(struct intel_gt *gt, u32 freq)
5459cfc750SRiana Tauro {
5559cfc750SRiana Tauro 	int err;
5659cfc750SRiana Tauro 	struct intel_guc_slpc *slpc = &gt->uc.guc.slpc;
5759cfc750SRiana Tauro 
5859cfc750SRiana Tauro 	err = slpc_set_max_freq(slpc, freq);
5959cfc750SRiana Tauro 	if (err) {
6059cfc750SRiana Tauro 		pr_err("Unable to update max freq");
6159cfc750SRiana Tauro 		return err;
6259cfc750SRiana Tauro 	}
6359cfc750SRiana Tauro 
6459cfc750SRiana Tauro 	err = slpc_set_min_freq(slpc, freq);
6559cfc750SRiana Tauro 	if (err) {
6659cfc750SRiana Tauro 		pr_err("Unable to update min freq");
6759cfc750SRiana Tauro 		return err;
6859cfc750SRiana Tauro 	}
6959cfc750SRiana Tauro 
7059cfc750SRiana Tauro 	return err;
7159cfc750SRiana Tauro }
7259cfc750SRiana Tauro 
slpc_restore_freq(struct intel_guc_slpc * slpc,u32 min,u32 max)73*c73bd170SVinay Belgaumkar static int slpc_restore_freq(struct intel_guc_slpc *slpc, u32 min, u32 max)
74*c73bd170SVinay Belgaumkar {
75*c73bd170SVinay Belgaumkar 	int err;
76*c73bd170SVinay Belgaumkar 
77*c73bd170SVinay Belgaumkar 	err = slpc_set_max_freq(slpc, max);
78*c73bd170SVinay Belgaumkar 	if (err) {
79*c73bd170SVinay Belgaumkar 		pr_err("Unable to restore max freq");
80*c73bd170SVinay Belgaumkar 		return err;
81*c73bd170SVinay Belgaumkar 	}
82*c73bd170SVinay Belgaumkar 
83*c73bd170SVinay Belgaumkar 	err = slpc_set_min_freq(slpc, min);
84*c73bd170SVinay Belgaumkar 	if (err) {
85*c73bd170SVinay Belgaumkar 		pr_err("Unable to restore min freq");
86*c73bd170SVinay Belgaumkar 		return err;
87*c73bd170SVinay Belgaumkar 	}
88*c73bd170SVinay Belgaumkar 
89*c73bd170SVinay Belgaumkar 	err = intel_guc_slpc_set_ignore_eff_freq(slpc, false);
90*c73bd170SVinay Belgaumkar 	if (err) {
91*c73bd170SVinay Belgaumkar 		pr_err("Unable to restore efficient freq");
92*c73bd170SVinay Belgaumkar 		return err;
93*c73bd170SVinay Belgaumkar 	}
94*c73bd170SVinay Belgaumkar 
95*c73bd170SVinay Belgaumkar 	return 0;
96*c73bd170SVinay Belgaumkar }
97*c73bd170SVinay Belgaumkar 
measure_power_at_freq(struct intel_gt * gt,int * freq,u64 * power)9859cfc750SRiana Tauro static u64 measure_power_at_freq(struct intel_gt *gt, int *freq, u64 *power)
9959cfc750SRiana Tauro {
10059cfc750SRiana Tauro 	int err = 0;
10159cfc750SRiana Tauro 
10259cfc750SRiana Tauro 	err = slpc_set_freq(gt, *freq);
10359cfc750SRiana Tauro 	if (err)
10459cfc750SRiana Tauro 		return err;
10559cfc750SRiana Tauro 	*freq = intel_rps_read_actual_frequency(&gt->rps);
10659cfc750SRiana Tauro 	*power = measure_power(&gt->rps, freq);
10759cfc750SRiana Tauro 
10859cfc750SRiana Tauro 	return err;
10959cfc750SRiana Tauro }
11059cfc750SRiana Tauro 
vary_max_freq(struct intel_guc_slpc * slpc,struct intel_rps * rps,u32 * max_act_freq)11179398d24SVinay Belgaumkar static int vary_max_freq(struct intel_guc_slpc *slpc, struct intel_rps *rps,
11279398d24SVinay Belgaumkar 			 u32 *max_act_freq)
1138ee2c227SVinay Belgaumkar {
11479398d24SVinay Belgaumkar 	u32 step, max_freq, req_freq;
11579398d24SVinay Belgaumkar 	u32 act_freq;
11679398d24SVinay Belgaumkar 	int err = 0;
11779398d24SVinay Belgaumkar 
11879398d24SVinay Belgaumkar 	/* Go from max to min in 5 steps */
11979398d24SVinay Belgaumkar 	step = (slpc->rp0_freq - slpc->min_freq) / NUM_STEPS;
12079398d24SVinay Belgaumkar 	*max_act_freq = slpc->min_freq;
12179398d24SVinay Belgaumkar 	for (max_freq = slpc->rp0_freq; max_freq > slpc->min_freq;
12279398d24SVinay Belgaumkar 				max_freq -= step) {
12379398d24SVinay Belgaumkar 		err = slpc_set_max_freq(slpc, max_freq);
12479398d24SVinay Belgaumkar 		if (err)
12579398d24SVinay Belgaumkar 			break;
12679398d24SVinay Belgaumkar 
12779398d24SVinay Belgaumkar 		req_freq = intel_rps_read_punit_req_frequency(rps);
12879398d24SVinay Belgaumkar 
12979398d24SVinay Belgaumkar 		/* GuC requests freq in multiples of 50/3 MHz */
13079398d24SVinay Belgaumkar 		if (req_freq > (max_freq + FREQUENCY_REQ_UNIT)) {
13179398d24SVinay Belgaumkar 			pr_err("SWReq is %d, should be at most %d\n", req_freq,
13279398d24SVinay Belgaumkar 			       max_freq + FREQUENCY_REQ_UNIT);
13379398d24SVinay Belgaumkar 			err = -EINVAL;
13479398d24SVinay Belgaumkar 		}
13579398d24SVinay Belgaumkar 
13679398d24SVinay Belgaumkar 		act_freq =  intel_rps_read_actual_frequency(rps);
13779398d24SVinay Belgaumkar 		if (act_freq > *max_act_freq)
13879398d24SVinay Belgaumkar 			*max_act_freq = act_freq;
13979398d24SVinay Belgaumkar 
14079398d24SVinay Belgaumkar 		if (err)
14179398d24SVinay Belgaumkar 			break;
14279398d24SVinay Belgaumkar 	}
14379398d24SVinay Belgaumkar 
14479398d24SVinay Belgaumkar 	return err;
14579398d24SVinay Belgaumkar }
14679398d24SVinay Belgaumkar 
vary_min_freq(struct intel_guc_slpc * slpc,struct intel_rps * rps,u32 * max_act_freq)14779398d24SVinay Belgaumkar static int vary_min_freq(struct intel_guc_slpc *slpc, struct intel_rps *rps,
14879398d24SVinay Belgaumkar 			 u32 *max_act_freq)
14979398d24SVinay Belgaumkar {
15079398d24SVinay Belgaumkar 	u32 step, min_freq, req_freq;
15179398d24SVinay Belgaumkar 	u32 act_freq;
15279398d24SVinay Belgaumkar 	int err = 0;
15379398d24SVinay Belgaumkar 
15479398d24SVinay Belgaumkar 	/* Go from min to max in 5 steps */
15579398d24SVinay Belgaumkar 	step = (slpc->rp0_freq - slpc->min_freq) / NUM_STEPS;
15679398d24SVinay Belgaumkar 	*max_act_freq = slpc->min_freq;
15779398d24SVinay Belgaumkar 	for (min_freq = slpc->min_freq; min_freq < slpc->rp0_freq;
15879398d24SVinay Belgaumkar 				min_freq += step) {
15979398d24SVinay Belgaumkar 		err = slpc_set_min_freq(slpc, min_freq);
16079398d24SVinay Belgaumkar 		if (err)
16179398d24SVinay Belgaumkar 			break;
16279398d24SVinay Belgaumkar 
16379398d24SVinay Belgaumkar 		req_freq = intel_rps_read_punit_req_frequency(rps);
16479398d24SVinay Belgaumkar 
16579398d24SVinay Belgaumkar 		/* GuC requests freq in multiples of 50/3 MHz */
16679398d24SVinay Belgaumkar 		if (req_freq < (min_freq - FREQUENCY_REQ_UNIT)) {
16779398d24SVinay Belgaumkar 			pr_err("SWReq is %d, should be at least %d\n", req_freq,
16879398d24SVinay Belgaumkar 			       min_freq - FREQUENCY_REQ_UNIT);
16979398d24SVinay Belgaumkar 			err = -EINVAL;
17079398d24SVinay Belgaumkar 		}
17179398d24SVinay Belgaumkar 
17279398d24SVinay Belgaumkar 		act_freq =  intel_rps_read_actual_frequency(rps);
17379398d24SVinay Belgaumkar 		if (act_freq > *max_act_freq)
17479398d24SVinay Belgaumkar 			*max_act_freq = act_freq;
17579398d24SVinay Belgaumkar 
17679398d24SVinay Belgaumkar 		if (err)
17779398d24SVinay Belgaumkar 			break;
17879398d24SVinay Belgaumkar 	}
17979398d24SVinay Belgaumkar 
18079398d24SVinay Belgaumkar 	return err;
18179398d24SVinay Belgaumkar }
18279398d24SVinay Belgaumkar 
slpc_power(struct intel_gt * gt,struct intel_engine_cs * engine)18359cfc750SRiana Tauro static int slpc_power(struct intel_gt *gt, struct intel_engine_cs *engine)
18459cfc750SRiana Tauro {
18559cfc750SRiana Tauro 	struct intel_guc_slpc *slpc = &gt->uc.guc.slpc;
18659cfc750SRiana Tauro 	struct {
18759cfc750SRiana Tauro 		u64 power;
18859cfc750SRiana Tauro 		int freq;
18959cfc750SRiana Tauro 	} min, max;
19059cfc750SRiana Tauro 	int err = 0;
19159cfc750SRiana Tauro 
19259cfc750SRiana Tauro 	/*
19359cfc750SRiana Tauro 	 * Our fundamental assumption is that running at lower frequency
19459cfc750SRiana Tauro 	 * actually saves power. Let's see if our RAPL measurement supports
19559cfc750SRiana Tauro 	 * that theory.
19659cfc750SRiana Tauro 	 */
19759cfc750SRiana Tauro 	if (!librapl_supported(gt->i915))
19859cfc750SRiana Tauro 		return 0;
19959cfc750SRiana Tauro 
20059cfc750SRiana Tauro 	min.freq = slpc->min_freq;
20159cfc750SRiana Tauro 	err = measure_power_at_freq(gt, &min.freq, &min.power);
20259cfc750SRiana Tauro 
20359cfc750SRiana Tauro 	if (err)
20459cfc750SRiana Tauro 		return err;
20559cfc750SRiana Tauro 
20659cfc750SRiana Tauro 	max.freq = slpc->rp0_freq;
20759cfc750SRiana Tauro 	err = measure_power_at_freq(gt, &max.freq, &max.power);
20859cfc750SRiana Tauro 
20959cfc750SRiana Tauro 	if (err)
21059cfc750SRiana Tauro 		return err;
21159cfc750SRiana Tauro 
21259cfc750SRiana Tauro 	pr_info("%s: min:%llumW @ %uMHz, max:%llumW @ %uMHz\n",
21359cfc750SRiana Tauro 		engine->name,
21459cfc750SRiana Tauro 		min.power, min.freq,
21559cfc750SRiana Tauro 		max.power, max.freq);
21659cfc750SRiana Tauro 
21759cfc750SRiana Tauro 	if (10 * min.freq >= 9 * max.freq) {
21859cfc750SRiana Tauro 		pr_notice("Could not control frequency, ran at [%uMHz, %uMhz]\n",
21959cfc750SRiana Tauro 			  min.freq, max.freq);
22059cfc750SRiana Tauro 	}
22159cfc750SRiana Tauro 
22259cfc750SRiana Tauro 	if (11 * min.power > 10 * max.power) {
22359cfc750SRiana Tauro 		pr_err("%s: did not conserve power when setting lower frequency!\n",
22459cfc750SRiana Tauro 		       engine->name);
22559cfc750SRiana Tauro 		err = -EINVAL;
22659cfc750SRiana Tauro 	}
22759cfc750SRiana Tauro 
22859cfc750SRiana Tauro 	/* Restore min/max frequencies */
22959cfc750SRiana Tauro 	slpc_set_max_freq(slpc, slpc->rp0_freq);
23059cfc750SRiana Tauro 	slpc_set_min_freq(slpc, slpc->min_freq);
23159cfc750SRiana Tauro 
23259cfc750SRiana Tauro 	return err;
23359cfc750SRiana Tauro }
23459cfc750SRiana Tauro 
max_granted_freq(struct intel_guc_slpc * slpc,struct intel_rps * rps,u32 * max_act_freq)23579398d24SVinay Belgaumkar static int max_granted_freq(struct intel_guc_slpc *slpc, struct intel_rps *rps, u32 *max_act_freq)
23679398d24SVinay Belgaumkar {
23779398d24SVinay Belgaumkar 	struct intel_gt *gt = rps_to_gt(rps);
23879398d24SVinay Belgaumkar 	u32 perf_limit_reasons;
23979398d24SVinay Belgaumkar 	int err = 0;
24079398d24SVinay Belgaumkar 
24179398d24SVinay Belgaumkar 	err = slpc_set_min_freq(slpc, slpc->rp0_freq);
24279398d24SVinay Belgaumkar 	if (err)
24379398d24SVinay Belgaumkar 		return err;
24479398d24SVinay Belgaumkar 
24579398d24SVinay Belgaumkar 	*max_act_freq =  intel_rps_read_actual_frequency(rps);
24679398d24SVinay Belgaumkar 	if (*max_act_freq != slpc->rp0_freq) {
24779398d24SVinay Belgaumkar 		/* Check if there was some throttling by pcode */
248733827eeSRiana Tauro 		perf_limit_reasons = intel_uncore_read(gt->uncore,
249733827eeSRiana Tauro 						       intel_gt_perf_limit_reasons_reg(gt));
25079398d24SVinay Belgaumkar 
25179398d24SVinay Belgaumkar 		/* If not, this is an error */
25279398d24SVinay Belgaumkar 		if (!(perf_limit_reasons & GT0_PERF_LIMIT_REASONS_MASK)) {
25379398d24SVinay Belgaumkar 			pr_err("Pcode did not grant max freq\n");
25479398d24SVinay Belgaumkar 			err = -EINVAL;
25579398d24SVinay Belgaumkar 		} else {
25679398d24SVinay Belgaumkar 			pr_info("Pcode throttled frequency 0x%x\n", perf_limit_reasons);
25779398d24SVinay Belgaumkar 		}
25879398d24SVinay Belgaumkar 	}
25979398d24SVinay Belgaumkar 
26079398d24SVinay Belgaumkar 	return err;
26179398d24SVinay Belgaumkar }
26279398d24SVinay Belgaumkar 
run_test(struct intel_gt * gt,int test_type)26379398d24SVinay Belgaumkar static int run_test(struct intel_gt *gt, int test_type)
26479398d24SVinay Belgaumkar {
2658ee2c227SVinay Belgaumkar 	struct intel_guc_slpc *slpc = &gt->uc.guc.slpc;
2668ee2c227SVinay Belgaumkar 	struct intel_rps *rps = &gt->rps;
2678ee2c227SVinay Belgaumkar 	struct intel_engine_cs *engine;
2688ee2c227SVinay Belgaumkar 	enum intel_engine_id id;
2698ee2c227SVinay Belgaumkar 	struct igt_spinner spin;
2708ee2c227SVinay Belgaumkar 	u32 slpc_min_freq, slpc_max_freq;
2718ee2c227SVinay Belgaumkar 	int err = 0;
2728ee2c227SVinay Belgaumkar 
2738ee2c227SVinay Belgaumkar 	if (!intel_uc_uses_guc_slpc(&gt->uc))
2748ee2c227SVinay Belgaumkar 		return 0;
2758ee2c227SVinay Belgaumkar 
27637d52e44SVinay Belgaumkar 	if (slpc->min_freq == slpc->rp0_freq) {
27737d52e44SVinay Belgaumkar 		pr_err("Min/Max are fused to the same value\n");
27837d52e44SVinay Belgaumkar 		return -EINVAL;
27937d52e44SVinay Belgaumkar 	}
28037d52e44SVinay Belgaumkar 
2818ee2c227SVinay Belgaumkar 	if (igt_spinner_init(&spin, gt))
2828ee2c227SVinay Belgaumkar 		return -ENOMEM;
2838ee2c227SVinay Belgaumkar 
2848ee2c227SVinay Belgaumkar 	if (intel_guc_slpc_get_max_freq(slpc, &slpc_max_freq)) {
2858ee2c227SVinay Belgaumkar 		pr_err("Could not get SLPC max freq\n");
2868ee2c227SVinay Belgaumkar 		return -EIO;
2878ee2c227SVinay Belgaumkar 	}
2888ee2c227SVinay Belgaumkar 
2898ee2c227SVinay Belgaumkar 	if (intel_guc_slpc_get_min_freq(slpc, &slpc_min_freq)) {
2908ee2c227SVinay Belgaumkar 		pr_err("Could not get SLPC min freq\n");
2918ee2c227SVinay Belgaumkar 		return -EIO;
2928ee2c227SVinay Belgaumkar 	}
2938ee2c227SVinay Belgaumkar 
29495ccf312SVinay Belgaumkar 	/*
29537d52e44SVinay Belgaumkar 	 * Set min frequency to RPn so that we can test the whole
296*c73bd170SVinay Belgaumkar 	 * range of RPn-RP0.
29795ccf312SVinay Belgaumkar 	 */
29895ccf312SVinay Belgaumkar 	err = slpc_set_min_freq(slpc, slpc->min_freq);
29937d52e44SVinay Belgaumkar 	if (err) {
30037d52e44SVinay Belgaumkar 		pr_err("Unable to update min freq!");
30195ccf312SVinay Belgaumkar 		return err;
3028ee2c227SVinay Belgaumkar 	}
3038ee2c227SVinay Belgaumkar 
304*c73bd170SVinay Belgaumkar 	/*
305*c73bd170SVinay Belgaumkar 	 * Turn off efficient frequency so RPn/RP0 ranges are obeyed.
306*c73bd170SVinay Belgaumkar 	 */
307*c73bd170SVinay Belgaumkar 	err = intel_guc_slpc_set_ignore_eff_freq(slpc, true);
308*c73bd170SVinay Belgaumkar 	if (err) {
309*c73bd170SVinay Belgaumkar 		pr_err("Unable to turn off efficient freq!");
310*c73bd170SVinay Belgaumkar 		return err;
311*c73bd170SVinay Belgaumkar 	}
312*c73bd170SVinay Belgaumkar 
3138ee2c227SVinay Belgaumkar 	intel_gt_pm_wait_for_idle(gt);
3148ee2c227SVinay Belgaumkar 	intel_gt_pm_get(gt);
3158ee2c227SVinay Belgaumkar 	for_each_engine(engine, gt, id) {
3168ee2c227SVinay Belgaumkar 		struct i915_request *rq;
31779398d24SVinay Belgaumkar 		u32 max_act_freq;
3188ee2c227SVinay Belgaumkar 
3198ee2c227SVinay Belgaumkar 		if (!intel_engine_can_store_dword(engine))
3208ee2c227SVinay Belgaumkar 			continue;
3218ee2c227SVinay Belgaumkar 
3228ee2c227SVinay Belgaumkar 		st_engine_heartbeat_disable(engine);
3238ee2c227SVinay Belgaumkar 
3248ee2c227SVinay Belgaumkar 		rq = igt_spinner_create_request(&spin,
3258ee2c227SVinay Belgaumkar 						engine->kernel_context,
3268ee2c227SVinay Belgaumkar 						MI_NOOP);
3278ee2c227SVinay Belgaumkar 		if (IS_ERR(rq)) {
3288ee2c227SVinay Belgaumkar 			err = PTR_ERR(rq);
3298ee2c227SVinay Belgaumkar 			st_engine_heartbeat_enable(engine);
3308ee2c227SVinay Belgaumkar 			break;
3318ee2c227SVinay Belgaumkar 		}
3328ee2c227SVinay Belgaumkar 
3338ee2c227SVinay Belgaumkar 		i915_request_add(rq);
3348ee2c227SVinay Belgaumkar 
3358ee2c227SVinay Belgaumkar 		if (!igt_wait_for_spinner(&spin, rq)) {
3368ee2c227SVinay Belgaumkar 			pr_err("%s: Spinner did not start\n",
3378ee2c227SVinay Belgaumkar 			       engine->name);
3388ee2c227SVinay Belgaumkar 			igt_spinner_end(&spin);
3398ee2c227SVinay Belgaumkar 			st_engine_heartbeat_enable(engine);
3408ee2c227SVinay Belgaumkar 			intel_gt_set_wedged(engine->gt);
3418ee2c227SVinay Belgaumkar 			err = -EIO;
3428ee2c227SVinay Belgaumkar 			break;
3438ee2c227SVinay Belgaumkar 		}
3448ee2c227SVinay Belgaumkar 
34579398d24SVinay Belgaumkar 		switch (test_type) {
34679398d24SVinay Belgaumkar 		case VARY_MIN:
34779398d24SVinay Belgaumkar 			err = vary_min_freq(slpc, rps, &max_act_freq);
34879398d24SVinay Belgaumkar 			break;
3498ee2c227SVinay Belgaumkar 
35079398d24SVinay Belgaumkar 		case VARY_MAX:
35179398d24SVinay Belgaumkar 			err = vary_max_freq(slpc, rps, &max_act_freq);
35279398d24SVinay Belgaumkar 			break;
3538ee2c227SVinay Belgaumkar 
35479398d24SVinay Belgaumkar 		case MAX_GRANTED:
355733827eeSRiana Tauro 		case TILE_INTERACTION:
35679398d24SVinay Belgaumkar 			/* Media engines have a different RP0 */
357733827eeSRiana Tauro 			if (gt->type != GT_MEDIA && (engine->class == VIDEO_DECODE_CLASS ||
358733827eeSRiana Tauro 						     engine->class == VIDEO_ENHANCEMENT_CLASS)) {
3598ee2c227SVinay Belgaumkar 				igt_spinner_end(&spin);
3608ee2c227SVinay Belgaumkar 				st_engine_heartbeat_enable(engine);
36179398d24SVinay Belgaumkar 				err = 0;
36279398d24SVinay Belgaumkar 				continue;
3638ee2c227SVinay Belgaumkar 			}
3648ee2c227SVinay Belgaumkar 
36579398d24SVinay Belgaumkar 			err = max_granted_freq(slpc, rps, &max_act_freq);
36679398d24SVinay Belgaumkar 			break;
36759cfc750SRiana Tauro 
36859cfc750SRiana Tauro 		case SLPC_POWER:
36959cfc750SRiana Tauro 			err = slpc_power(gt, engine);
37059cfc750SRiana Tauro 			break;
3718ee2c227SVinay Belgaumkar 		}
3728ee2c227SVinay Belgaumkar 
37359cfc750SRiana Tauro 		if (test_type != SLPC_POWER) {
3748ee2c227SVinay Belgaumkar 			pr_info("Max actual frequency for %s was %d\n",
3758ee2c227SVinay Belgaumkar 				engine->name, max_act_freq);
3768ee2c227SVinay Belgaumkar 
3778ee2c227SVinay Belgaumkar 			/* Actual frequency should rise above min */
37837d52e44SVinay Belgaumkar 			if (max_act_freq <= slpc->min_freq) {
3798ee2c227SVinay Belgaumkar 				pr_err("Actual freq did not rise above min\n");
38079398d24SVinay Belgaumkar 				pr_err("Perf Limit Reasons: 0x%x\n",
381733827eeSRiana Tauro 				       intel_uncore_read(gt->uncore,
382733827eeSRiana Tauro 							 intel_gt_perf_limit_reasons_reg(gt)));
3838ee2c227SVinay Belgaumkar 				err = -EINVAL;
3848ee2c227SVinay Belgaumkar 			}
38559cfc750SRiana Tauro 		}
3868ee2c227SVinay Belgaumkar 
38779398d24SVinay Belgaumkar 		igt_spinner_end(&spin);
38879398d24SVinay Belgaumkar 		st_engine_heartbeat_enable(engine);
38979398d24SVinay Belgaumkar 
3908ee2c227SVinay Belgaumkar 		if (err)
3918ee2c227SVinay Belgaumkar 			break;
3928ee2c227SVinay Belgaumkar 	}
3938ee2c227SVinay Belgaumkar 
394*c73bd170SVinay Belgaumkar 	/* Restore min/max/efficient frequencies */
395*c73bd170SVinay Belgaumkar 	err = slpc_restore_freq(slpc, slpc_min_freq, slpc_max_freq);
3968ee2c227SVinay Belgaumkar 
3978ee2c227SVinay Belgaumkar 	if (igt_flush_test(gt->i915))
3988ee2c227SVinay Belgaumkar 		err = -EIO;
3998ee2c227SVinay Belgaumkar 
4008ee2c227SVinay Belgaumkar 	intel_gt_pm_put(gt);
4018ee2c227SVinay Belgaumkar 	igt_spinner_fini(&spin);
4028ee2c227SVinay Belgaumkar 	intel_gt_pm_wait_for_idle(gt);
4038ee2c227SVinay Belgaumkar 
4048ee2c227SVinay Belgaumkar 	return err;
4058ee2c227SVinay Belgaumkar }
4068ee2c227SVinay Belgaumkar 
live_slpc_vary_min(void * arg)40779398d24SVinay Belgaumkar static int live_slpc_vary_min(void *arg)
4088ee2c227SVinay Belgaumkar {
4098ee2c227SVinay Belgaumkar 	struct drm_i915_private *i915 = arg;
410c09ae4edSRiana Tauro 	struct intel_gt *gt;
411c09ae4edSRiana Tauro 	unsigned int i;
412c09ae4edSRiana Tauro 	int ret;
4138ee2c227SVinay Belgaumkar 
414c09ae4edSRiana Tauro 	for_each_gt(gt, i915, i) {
415c09ae4edSRiana Tauro 		ret = run_test(gt, VARY_MIN);
416c09ae4edSRiana Tauro 		if (ret)
417c09ae4edSRiana Tauro 			return ret;
418c09ae4edSRiana Tauro 	}
419c09ae4edSRiana Tauro 
420c09ae4edSRiana Tauro 	return ret;
4218ee2c227SVinay Belgaumkar }
4228ee2c227SVinay Belgaumkar 
live_slpc_vary_max(void * arg)42379398d24SVinay Belgaumkar static int live_slpc_vary_max(void *arg)
42479398d24SVinay Belgaumkar {
42579398d24SVinay Belgaumkar 	struct drm_i915_private *i915 = arg;
426c09ae4edSRiana Tauro 	struct intel_gt *gt;
427c09ae4edSRiana Tauro 	unsigned int i;
428c09ae4edSRiana Tauro 	int ret;
42979398d24SVinay Belgaumkar 
430c09ae4edSRiana Tauro 	for_each_gt(gt, i915, i) {
431c09ae4edSRiana Tauro 		ret = run_test(gt, VARY_MAX);
432c09ae4edSRiana Tauro 		if (ret)
433c09ae4edSRiana Tauro 			return ret;
434c09ae4edSRiana Tauro 	}
435c09ae4edSRiana Tauro 
436c09ae4edSRiana Tauro 	return ret;
4378ee2c227SVinay Belgaumkar }
4388ee2c227SVinay Belgaumkar 
43979398d24SVinay Belgaumkar /* check if pcode can grant RP0 */
live_slpc_max_granted(void * arg)44079398d24SVinay Belgaumkar static int live_slpc_max_granted(void *arg)
44179398d24SVinay Belgaumkar {
44279398d24SVinay Belgaumkar 	struct drm_i915_private *i915 = arg;
443c09ae4edSRiana Tauro 	struct intel_gt *gt;
444c09ae4edSRiana Tauro 	unsigned int i;
445c09ae4edSRiana Tauro 	int ret;
4468ee2c227SVinay Belgaumkar 
447c09ae4edSRiana Tauro 	for_each_gt(gt, i915, i) {
448c09ae4edSRiana Tauro 		ret = run_test(gt, MAX_GRANTED);
449c09ae4edSRiana Tauro 		if (ret)
450c09ae4edSRiana Tauro 			return ret;
451c09ae4edSRiana Tauro 	}
452c09ae4edSRiana Tauro 
453c09ae4edSRiana Tauro 	return ret;
4548ee2c227SVinay Belgaumkar }
4558ee2c227SVinay Belgaumkar 
live_slpc_power(void * arg)45659cfc750SRiana Tauro static int live_slpc_power(void *arg)
45759cfc750SRiana Tauro {
45859cfc750SRiana Tauro 	struct drm_i915_private *i915 = arg;
45959cfc750SRiana Tauro 	struct intel_gt *gt;
46059cfc750SRiana Tauro 	unsigned int i;
46159cfc750SRiana Tauro 	int ret;
46259cfc750SRiana Tauro 
46359cfc750SRiana Tauro 	for_each_gt(gt, i915, i) {
46459cfc750SRiana Tauro 		ret = run_test(gt, SLPC_POWER);
46559cfc750SRiana Tauro 		if (ret)
46659cfc750SRiana Tauro 			return ret;
46759cfc750SRiana Tauro 	}
46859cfc750SRiana Tauro 
46959cfc750SRiana Tauro 	return ret;
47059cfc750SRiana Tauro }
47159cfc750SRiana Tauro 
slpc_spinner_thread(struct kthread_work * work)472733827eeSRiana Tauro static void slpc_spinner_thread(struct kthread_work *work)
473733827eeSRiana Tauro {
474733827eeSRiana Tauro 	struct slpc_thread *thread = container_of(work, typeof(*thread), work);
475733827eeSRiana Tauro 
476733827eeSRiana Tauro 	thread->result = run_test(thread->gt, TILE_INTERACTION);
477733827eeSRiana Tauro }
478733827eeSRiana Tauro 
live_slpc_tile_interaction(void * arg)479733827eeSRiana Tauro static int live_slpc_tile_interaction(void *arg)
480733827eeSRiana Tauro {
481733827eeSRiana Tauro 	struct drm_i915_private *i915 = arg;
482733827eeSRiana Tauro 	struct intel_gt *gt;
483733827eeSRiana Tauro 	struct slpc_thread *threads;
484733827eeSRiana Tauro 	int i = 0, ret = 0;
485733827eeSRiana Tauro 
486733827eeSRiana Tauro 	threads = kcalloc(I915_MAX_GT, sizeof(*threads), GFP_KERNEL);
487733827eeSRiana Tauro 	if (!threads)
488733827eeSRiana Tauro 		return -ENOMEM;
489733827eeSRiana Tauro 
490733827eeSRiana Tauro 	for_each_gt(gt, i915, i) {
491733827eeSRiana Tauro 		threads[i].worker = kthread_create_worker(0, "igt/slpc_parallel:%d", gt->info.id);
492733827eeSRiana Tauro 
493733827eeSRiana Tauro 		if (IS_ERR(threads[i].worker)) {
494733827eeSRiana Tauro 			ret = PTR_ERR(threads[i].worker);
495733827eeSRiana Tauro 			break;
496733827eeSRiana Tauro 		}
497733827eeSRiana Tauro 
498733827eeSRiana Tauro 		threads[i].gt = gt;
499733827eeSRiana Tauro 		kthread_init_work(&threads[i].work, slpc_spinner_thread);
500733827eeSRiana Tauro 		kthread_queue_work(threads[i].worker, &threads[i].work);
501733827eeSRiana Tauro 	}
502733827eeSRiana Tauro 
503733827eeSRiana Tauro 	for_each_gt(gt, i915, i) {
504733827eeSRiana Tauro 		int status;
505733827eeSRiana Tauro 
506733827eeSRiana Tauro 		if (IS_ERR_OR_NULL(threads[i].worker))
507733827eeSRiana Tauro 			continue;
508733827eeSRiana Tauro 
509733827eeSRiana Tauro 		kthread_flush_work(&threads[i].work);
510733827eeSRiana Tauro 		status = READ_ONCE(threads[i].result);
511733827eeSRiana Tauro 		if (status && !ret) {
512733827eeSRiana Tauro 			pr_err("%s GT %d failed ", __func__, gt->info.id);
513733827eeSRiana Tauro 			ret = status;
514733827eeSRiana Tauro 		}
515733827eeSRiana Tauro 		kthread_destroy_worker(threads[i].worker);
516733827eeSRiana Tauro 	}
517733827eeSRiana Tauro 
518733827eeSRiana Tauro 	kfree(threads);
519733827eeSRiana Tauro 	return ret;
520733827eeSRiana Tauro }
521733827eeSRiana Tauro 
intel_slpc_live_selftests(struct drm_i915_private * i915)5228ee2c227SVinay Belgaumkar int intel_slpc_live_selftests(struct drm_i915_private *i915)
5238ee2c227SVinay Belgaumkar {
5248ee2c227SVinay Belgaumkar 	static const struct i915_subtest tests[] = {
52579398d24SVinay Belgaumkar 		SUBTEST(live_slpc_vary_max),
52679398d24SVinay Belgaumkar 		SUBTEST(live_slpc_vary_min),
52779398d24SVinay Belgaumkar 		SUBTEST(live_slpc_max_granted),
52859cfc750SRiana Tauro 		SUBTEST(live_slpc_power),
529733827eeSRiana Tauro 		SUBTEST(live_slpc_tile_interaction),
5308ee2c227SVinay Belgaumkar 	};
5318ee2c227SVinay Belgaumkar 
532c09ae4edSRiana Tauro 	struct intel_gt *gt;
533c09ae4edSRiana Tauro 	unsigned int i;
534c09ae4edSRiana Tauro 
535c09ae4edSRiana Tauro 	for_each_gt(gt, i915, i) {
536c09ae4edSRiana Tauro 		if (intel_gt_is_wedged(gt))
5378ee2c227SVinay Belgaumkar 			return 0;
538c09ae4edSRiana Tauro 	}
5398ee2c227SVinay Belgaumkar 
5408ee2c227SVinay Belgaumkar 	return i915_live_subtests(tests, i915);
5418ee2c227SVinay Belgaumkar }
542