xref: /openbmc/linux/drivers/gpu/drm/i915/gt/intel_reset.c (revision 15a1fbdcfb519c2bd291ed01c6c94e0b89537a77)
1 /*
2  * SPDX-License-Identifier: MIT
3  *
4  * Copyright © 2008-2018 Intel Corporation
5  */
6 
7 #include <linux/sched/mm.h>
8 #include <linux/stop_machine.h>
9 
10 #include "display/intel_display_types.h"
11 #include "display/intel_overlay.h"
12 
13 #include "gem/i915_gem_context.h"
14 
15 #include "i915_drv.h"
16 #include "i915_gpu_error.h"
17 #include "i915_irq.h"
18 #include "intel_engine_pm.h"
19 #include "intel_gt.h"
20 #include "intel_gt_pm.h"
21 #include "intel_reset.h"
22 
23 #include "uc/intel_guc.h"
24 #include "uc/intel_guc_submission.h"
25 
26 #define RESET_MAX_RETRIES 3
27 
28 /* XXX How to handle concurrent GGTT updates using tiling registers? */
29 #define RESET_UNDER_STOP_MACHINE 0
30 
31 static void rmw_set_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 set)
32 {
33 	intel_uncore_rmw_fw(uncore, reg, 0, set);
34 }
35 
36 static void rmw_clear_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 clr)
37 {
38 	intel_uncore_rmw_fw(uncore, reg, clr, 0);
39 }
40 
41 static void engine_skip_context(struct i915_request *rq)
42 {
43 	struct intel_engine_cs *engine = rq->engine;
44 	struct intel_context *hung_ctx = rq->context;
45 
46 	if (!i915_request_is_active(rq))
47 		return;
48 
49 	lockdep_assert_held(&engine->active.lock);
50 	list_for_each_entry_continue(rq, &engine->active.requests, sched.link)
51 		if (rq->context == hung_ctx)
52 			i915_request_skip(rq, -EIO);
53 }
54 
55 static void client_mark_guilty(struct i915_gem_context *ctx, bool banned)
56 {
57 	struct drm_i915_file_private *file_priv = ctx->file_priv;
58 	unsigned long prev_hang;
59 	unsigned int score;
60 
61 	if (IS_ERR_OR_NULL(file_priv))
62 		return;
63 
64 	score = 0;
65 	if (banned)
66 		score = I915_CLIENT_SCORE_CONTEXT_BAN;
67 
68 	prev_hang = xchg(&file_priv->hang_timestamp, jiffies);
69 	if (time_before(jiffies, prev_hang + I915_CLIENT_FAST_HANG_JIFFIES))
70 		score += I915_CLIENT_SCORE_HANG_FAST;
71 
72 	if (score) {
73 		atomic_add(score, &file_priv->ban_score);
74 
75 		drm_dbg(&ctx->i915->drm,
76 			"client %s: gained %u ban score, now %u\n",
77 			ctx->name, score,
78 			atomic_read(&file_priv->ban_score));
79 	}
80 }
81 
82 static bool mark_guilty(struct i915_request *rq)
83 {
84 	struct i915_gem_context *ctx;
85 	unsigned long prev_hang;
86 	bool banned;
87 	int i;
88 
89 	rcu_read_lock();
90 	ctx = rcu_dereference(rq->context->gem_context);
91 	if (ctx && !kref_get_unless_zero(&ctx->ref))
92 		ctx = NULL;
93 	rcu_read_unlock();
94 	if (!ctx)
95 		return false;
96 
97 	if (i915_gem_context_is_closed(ctx)) {
98 		intel_context_set_banned(rq->context);
99 		banned = true;
100 		goto out;
101 	}
102 
103 	atomic_inc(&ctx->guilty_count);
104 
105 	/* Cool contexts are too cool to be banned! (Used for reset testing.) */
106 	if (!i915_gem_context_is_bannable(ctx)) {
107 		banned = false;
108 		goto out;
109 	}
110 
111 	dev_notice(ctx->i915->drm.dev,
112 		   "%s context reset due to GPU hang\n",
113 		   ctx->name);
114 
115 	/* Record the timestamp for the last N hangs */
116 	prev_hang = ctx->hang_timestamp[0];
117 	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp) - 1; i++)
118 		ctx->hang_timestamp[i] = ctx->hang_timestamp[i + 1];
119 	ctx->hang_timestamp[i] = jiffies;
120 
121 	/* If we have hung N+1 times in rapid succession, we ban the context! */
122 	banned = !i915_gem_context_is_recoverable(ctx);
123 	if (time_before(jiffies, prev_hang + CONTEXT_FAST_HANG_JIFFIES))
124 		banned = true;
125 	if (banned) {
126 		drm_dbg(&ctx->i915->drm, "context %s: guilty %d, banned\n",
127 			ctx->name, atomic_read(&ctx->guilty_count));
128 		intel_context_set_banned(rq->context);
129 	}
130 
131 	client_mark_guilty(ctx, banned);
132 
133 out:
134 	i915_gem_context_put(ctx);
135 	return banned;
136 }
137 
138 static void mark_innocent(struct i915_request *rq)
139 {
140 	struct i915_gem_context *ctx;
141 
142 	rcu_read_lock();
143 	ctx = rcu_dereference(rq->context->gem_context);
144 	if (ctx)
145 		atomic_inc(&ctx->active_count);
146 	rcu_read_unlock();
147 }
148 
149 void __i915_request_reset(struct i915_request *rq, bool guilty)
150 {
151 	RQ_TRACE(rq, "guilty? %s\n", yesno(guilty));
152 
153 	GEM_BUG_ON(i915_request_completed(rq));
154 
155 	rcu_read_lock(); /* protect the GEM context */
156 	if (guilty) {
157 		i915_request_skip(rq, -EIO);
158 		if (mark_guilty(rq))
159 			engine_skip_context(rq);
160 	} else {
161 		dma_fence_set_error(&rq->fence, -EAGAIN);
162 		mark_innocent(rq);
163 	}
164 	rcu_read_unlock();
165 }
166 
167 static bool i915_in_reset(struct pci_dev *pdev)
168 {
169 	u8 gdrst;
170 
171 	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
172 	return gdrst & GRDOM_RESET_STATUS;
173 }
174 
175 static int i915_do_reset(struct intel_gt *gt,
176 			 intel_engine_mask_t engine_mask,
177 			 unsigned int retry)
178 {
179 	struct pci_dev *pdev = gt->i915->drm.pdev;
180 	int err;
181 
182 	/* Assert reset for at least 20 usec, and wait for acknowledgement. */
183 	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
184 	udelay(50);
185 	err = wait_for_atomic(i915_in_reset(pdev), 50);
186 
187 	/* Clear the reset request. */
188 	pci_write_config_byte(pdev, I915_GDRST, 0);
189 	udelay(50);
190 	if (!err)
191 		err = wait_for_atomic(!i915_in_reset(pdev), 50);
192 
193 	return err;
194 }
195 
196 static bool g4x_reset_complete(struct pci_dev *pdev)
197 {
198 	u8 gdrst;
199 
200 	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
201 	return (gdrst & GRDOM_RESET_ENABLE) == 0;
202 }
203 
204 static int g33_do_reset(struct intel_gt *gt,
205 			intel_engine_mask_t engine_mask,
206 			unsigned int retry)
207 {
208 	struct pci_dev *pdev = gt->i915->drm.pdev;
209 
210 	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
211 	return wait_for_atomic(g4x_reset_complete(pdev), 50);
212 }
213 
214 static int g4x_do_reset(struct intel_gt *gt,
215 			intel_engine_mask_t engine_mask,
216 			unsigned int retry)
217 {
218 	struct pci_dev *pdev = gt->i915->drm.pdev;
219 	struct intel_uncore *uncore = gt->uncore;
220 	int ret;
221 
222 	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
223 	rmw_set_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
224 	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
225 
226 	pci_write_config_byte(pdev, I915_GDRST,
227 			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
228 	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
229 	if (ret) {
230 		drm_dbg(&gt->i915->drm, "Wait for media reset failed\n");
231 		goto out;
232 	}
233 
234 	pci_write_config_byte(pdev, I915_GDRST,
235 			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
236 	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
237 	if (ret) {
238 		drm_dbg(&gt->i915->drm, "Wait for render reset failed\n");
239 		goto out;
240 	}
241 
242 out:
243 	pci_write_config_byte(pdev, I915_GDRST, 0);
244 
245 	rmw_clear_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
246 	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
247 
248 	return ret;
249 }
250 
251 static int ilk_do_reset(struct intel_gt *gt, intel_engine_mask_t engine_mask,
252 			unsigned int retry)
253 {
254 	struct intel_uncore *uncore = gt->uncore;
255 	int ret;
256 
257 	intel_uncore_write_fw(uncore, ILK_GDSR,
258 			      ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
259 	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
260 					   ILK_GRDOM_RESET_ENABLE, 0,
261 					   5000, 0,
262 					   NULL);
263 	if (ret) {
264 		drm_dbg(&gt->i915->drm, "Wait for render reset failed\n");
265 		goto out;
266 	}
267 
268 	intel_uncore_write_fw(uncore, ILK_GDSR,
269 			      ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
270 	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
271 					   ILK_GRDOM_RESET_ENABLE, 0,
272 					   5000, 0,
273 					   NULL);
274 	if (ret) {
275 		drm_dbg(&gt->i915->drm, "Wait for media reset failed\n");
276 		goto out;
277 	}
278 
279 out:
280 	intel_uncore_write_fw(uncore, ILK_GDSR, 0);
281 	intel_uncore_posting_read_fw(uncore, ILK_GDSR);
282 	return ret;
283 }
284 
285 /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
286 static int gen6_hw_domain_reset(struct intel_gt *gt, u32 hw_domain_mask)
287 {
288 	struct intel_uncore *uncore = gt->uncore;
289 	int err;
290 
291 	/*
292 	 * GEN6_GDRST is not in the gt power well, no need to check
293 	 * for fifo space for the write or forcewake the chip for
294 	 * the read
295 	 */
296 	intel_uncore_write_fw(uncore, GEN6_GDRST, hw_domain_mask);
297 
298 	/* Wait for the device to ack the reset requests */
299 	err = __intel_wait_for_register_fw(uncore,
300 					   GEN6_GDRST, hw_domain_mask, 0,
301 					   500, 0,
302 					   NULL);
303 	if (err)
304 		drm_dbg(&gt->i915->drm,
305 			"Wait for 0x%08x engines reset failed\n",
306 			hw_domain_mask);
307 
308 	return err;
309 }
310 
311 static int gen6_reset_engines(struct intel_gt *gt,
312 			      intel_engine_mask_t engine_mask,
313 			      unsigned int retry)
314 {
315 	static const u32 hw_engine_mask[] = {
316 		[RCS0]  = GEN6_GRDOM_RENDER,
317 		[BCS0]  = GEN6_GRDOM_BLT,
318 		[VCS0]  = GEN6_GRDOM_MEDIA,
319 		[VCS1]  = GEN8_GRDOM_MEDIA2,
320 		[VECS0] = GEN6_GRDOM_VECS,
321 	};
322 	struct intel_engine_cs *engine;
323 	u32 hw_mask;
324 
325 	if (engine_mask == ALL_ENGINES) {
326 		hw_mask = GEN6_GRDOM_FULL;
327 	} else {
328 		intel_engine_mask_t tmp;
329 
330 		hw_mask = 0;
331 		for_each_engine_masked(engine, gt, engine_mask, tmp) {
332 			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
333 			hw_mask |= hw_engine_mask[engine->id];
334 		}
335 	}
336 
337 	return gen6_hw_domain_reset(gt, hw_mask);
338 }
339 
340 static int gen11_lock_sfc(struct intel_engine_cs *engine, u32 *hw_mask)
341 {
342 	struct intel_uncore *uncore = engine->uncore;
343 	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
344 	i915_reg_t sfc_forced_lock, sfc_forced_lock_ack;
345 	u32 sfc_forced_lock_bit, sfc_forced_lock_ack_bit;
346 	i915_reg_t sfc_usage;
347 	u32 sfc_usage_bit;
348 	u32 sfc_reset_bit;
349 	int ret;
350 
351 	switch (engine->class) {
352 	case VIDEO_DECODE_CLASS:
353 		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
354 			return 0;
355 
356 		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
357 		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;
358 
359 		sfc_forced_lock_ack = GEN11_VCS_SFC_LOCK_STATUS(engine);
360 		sfc_forced_lock_ack_bit  = GEN11_VCS_SFC_LOCK_ACK_BIT;
361 
362 		sfc_usage = GEN11_VCS_SFC_LOCK_STATUS(engine);
363 		sfc_usage_bit = GEN11_VCS_SFC_USAGE_BIT;
364 		sfc_reset_bit = GEN11_VCS_SFC_RESET_BIT(engine->instance);
365 		break;
366 
367 	case VIDEO_ENHANCEMENT_CLASS:
368 		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
369 		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;
370 
371 		sfc_forced_lock_ack = GEN11_VECS_SFC_LOCK_ACK(engine);
372 		sfc_forced_lock_ack_bit  = GEN11_VECS_SFC_LOCK_ACK_BIT;
373 
374 		sfc_usage = GEN11_VECS_SFC_USAGE(engine);
375 		sfc_usage_bit = GEN11_VECS_SFC_USAGE_BIT;
376 		sfc_reset_bit = GEN11_VECS_SFC_RESET_BIT(engine->instance);
377 		break;
378 
379 	default:
380 		return 0;
381 	}
382 
383 	/*
384 	 * If the engine is using a SFC, tell the engine that a software reset
385 	 * is going to happen. The engine will then try to force lock the SFC.
386 	 * If SFC ends up being locked to the engine we want to reset, we have
387 	 * to reset it as well (we will unlock it once the reset sequence is
388 	 * completed).
389 	 */
390 	if (!(intel_uncore_read_fw(uncore, sfc_usage) & sfc_usage_bit))
391 		return 0;
392 
393 	rmw_set_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
394 
395 	ret = __intel_wait_for_register_fw(uncore,
396 					   sfc_forced_lock_ack,
397 					   sfc_forced_lock_ack_bit,
398 					   sfc_forced_lock_ack_bit,
399 					   1000, 0, NULL);
400 
401 	/* Was the SFC released while we were trying to lock it? */
402 	if (!(intel_uncore_read_fw(uncore, sfc_usage) & sfc_usage_bit))
403 		return 0;
404 
405 	if (ret) {
406 		drm_dbg(&engine->i915->drm,
407 			"Wait for SFC forced lock ack failed\n");
408 		return ret;
409 	}
410 
411 	*hw_mask |= sfc_reset_bit;
412 	return 0;
413 }
414 
415 static void gen11_unlock_sfc(struct intel_engine_cs *engine)
416 {
417 	struct intel_uncore *uncore = engine->uncore;
418 	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
419 	i915_reg_t sfc_forced_lock;
420 	u32 sfc_forced_lock_bit;
421 
422 	switch (engine->class) {
423 	case VIDEO_DECODE_CLASS:
424 		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
425 			return;
426 
427 		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
428 		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;
429 		break;
430 
431 	case VIDEO_ENHANCEMENT_CLASS:
432 		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
433 		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;
434 		break;
435 
436 	default:
437 		return;
438 	}
439 
440 	rmw_clear_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
441 }
442 
443 static int gen11_reset_engines(struct intel_gt *gt,
444 			       intel_engine_mask_t engine_mask,
445 			       unsigned int retry)
446 {
447 	static const u32 hw_engine_mask[] = {
448 		[RCS0]  = GEN11_GRDOM_RENDER,
449 		[BCS0]  = GEN11_GRDOM_BLT,
450 		[VCS0]  = GEN11_GRDOM_MEDIA,
451 		[VCS1]  = GEN11_GRDOM_MEDIA2,
452 		[VCS2]  = GEN11_GRDOM_MEDIA3,
453 		[VCS3]  = GEN11_GRDOM_MEDIA4,
454 		[VECS0] = GEN11_GRDOM_VECS,
455 		[VECS1] = GEN11_GRDOM_VECS2,
456 	};
457 	struct intel_engine_cs *engine;
458 	intel_engine_mask_t tmp;
459 	u32 hw_mask;
460 	int ret;
461 
462 	if (engine_mask == ALL_ENGINES) {
463 		hw_mask = GEN11_GRDOM_FULL;
464 	} else {
465 		hw_mask = 0;
466 		for_each_engine_masked(engine, gt, engine_mask, tmp) {
467 			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
468 			hw_mask |= hw_engine_mask[engine->id];
469 			ret = gen11_lock_sfc(engine, &hw_mask);
470 			if (ret)
471 				goto sfc_unlock;
472 		}
473 	}
474 
475 	ret = gen6_hw_domain_reset(gt, hw_mask);
476 
477 sfc_unlock:
478 	/*
479 	 * We unlock the SFC based on the lock status and not the result of
480 	 * gen11_lock_sfc to make sure that we clean properly if something
481 	 * wrong happened during the lock (e.g. lock acquired after timeout
482 	 * expiration).
483 	 */
484 	if (engine_mask != ALL_ENGINES)
485 		for_each_engine_masked(engine, gt, engine_mask, tmp)
486 			gen11_unlock_sfc(engine);
487 
488 	return ret;
489 }
490 
491 static int gen8_engine_reset_prepare(struct intel_engine_cs *engine)
492 {
493 	struct intel_uncore *uncore = engine->uncore;
494 	const i915_reg_t reg = RING_RESET_CTL(engine->mmio_base);
495 	u32 request, mask, ack;
496 	int ret;
497 
498 	ack = intel_uncore_read_fw(uncore, reg);
499 	if (ack & RESET_CTL_CAT_ERROR) {
500 		/*
501 		 * For catastrophic errors, ready-for-reset sequence
502 		 * needs to be bypassed: HAS#396813
503 		 */
504 		request = RESET_CTL_CAT_ERROR;
505 		mask = RESET_CTL_CAT_ERROR;
506 
507 		/* Catastrophic errors need to be cleared by HW */
508 		ack = 0;
509 	} else if (!(ack & RESET_CTL_READY_TO_RESET)) {
510 		request = RESET_CTL_REQUEST_RESET;
511 		mask = RESET_CTL_READY_TO_RESET;
512 		ack = RESET_CTL_READY_TO_RESET;
513 	} else {
514 		return 0;
515 	}
516 
517 	intel_uncore_write_fw(uncore, reg, _MASKED_BIT_ENABLE(request));
518 	ret = __intel_wait_for_register_fw(uncore, reg, mask, ack,
519 					   700, 0, NULL);
520 	if (ret)
521 		drm_err(&engine->i915->drm,
522 			"%s reset request timed out: {request: %08x, RESET_CTL: %08x}\n",
523 			engine->name, request,
524 			intel_uncore_read_fw(uncore, reg));
525 
526 	return ret;
527 }
528 
529 static void gen8_engine_reset_cancel(struct intel_engine_cs *engine)
530 {
531 	intel_uncore_write_fw(engine->uncore,
532 			      RING_RESET_CTL(engine->mmio_base),
533 			      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
534 }
535 
536 static int gen8_reset_engines(struct intel_gt *gt,
537 			      intel_engine_mask_t engine_mask,
538 			      unsigned int retry)
539 {
540 	struct intel_engine_cs *engine;
541 	const bool reset_non_ready = retry >= 1;
542 	intel_engine_mask_t tmp;
543 	int ret;
544 
545 	for_each_engine_masked(engine, gt, engine_mask, tmp) {
546 		ret = gen8_engine_reset_prepare(engine);
547 		if (ret && !reset_non_ready)
548 			goto skip_reset;
549 
550 		/*
551 		 * If this is not the first failed attempt to prepare,
552 		 * we decide to proceed anyway.
553 		 *
554 		 * By doing so we risk context corruption and with
555 		 * some gens (kbl), possible system hang if reset
556 		 * happens during active bb execution.
557 		 *
558 		 * We rather take context corruption instead of
559 		 * failed reset with a wedged driver/gpu. And
560 		 * active bb execution case should be covered by
561 		 * stop_engines() we have before the reset.
562 		 */
563 	}
564 
565 	if (INTEL_GEN(gt->i915) >= 11)
566 		ret = gen11_reset_engines(gt, engine_mask, retry);
567 	else
568 		ret = gen6_reset_engines(gt, engine_mask, retry);
569 
570 skip_reset:
571 	for_each_engine_masked(engine, gt, engine_mask, tmp)
572 		gen8_engine_reset_cancel(engine);
573 
574 	return ret;
575 }
576 
577 static int mock_reset(struct intel_gt *gt,
578 		      intel_engine_mask_t mask,
579 		      unsigned int retry)
580 {
581 	return 0;
582 }
583 
584 typedef int (*reset_func)(struct intel_gt *,
585 			  intel_engine_mask_t engine_mask,
586 			  unsigned int retry);
587 
588 static reset_func intel_get_gpu_reset(const struct intel_gt *gt)
589 {
590 	struct drm_i915_private *i915 = gt->i915;
591 
592 	if (is_mock_gt(gt))
593 		return mock_reset;
594 	else if (INTEL_GEN(i915) >= 8)
595 		return gen8_reset_engines;
596 	else if (INTEL_GEN(i915) >= 6)
597 		return gen6_reset_engines;
598 	else if (INTEL_GEN(i915) >= 5)
599 		return ilk_do_reset;
600 	else if (IS_G4X(i915))
601 		return g4x_do_reset;
602 	else if (IS_G33(i915) || IS_PINEVIEW(i915))
603 		return g33_do_reset;
604 	else if (INTEL_GEN(i915) >= 3)
605 		return i915_do_reset;
606 	else
607 		return NULL;
608 }
609 
610 int __intel_gt_reset(struct intel_gt *gt, intel_engine_mask_t engine_mask)
611 {
612 	const int retries = engine_mask == ALL_ENGINES ? RESET_MAX_RETRIES : 1;
613 	reset_func reset;
614 	int ret = -ETIMEDOUT;
615 	int retry;
616 
617 	reset = intel_get_gpu_reset(gt);
618 	if (!reset)
619 		return -ENODEV;
620 
621 	/*
622 	 * If the power well sleeps during the reset, the reset
623 	 * request may be dropped and never completes (causing -EIO).
624 	 */
625 	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
626 	for (retry = 0; ret == -ETIMEDOUT && retry < retries; retry++) {
627 		GT_TRACE(gt, "engine_mask=%x\n", engine_mask);
628 		preempt_disable();
629 		ret = reset(gt, engine_mask, retry);
630 		preempt_enable();
631 	}
632 	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
633 
634 	return ret;
635 }
636 
637 bool intel_has_gpu_reset(const struct intel_gt *gt)
638 {
639 	if (!i915_modparams.reset)
640 		return NULL;
641 
642 	return intel_get_gpu_reset(gt);
643 }
644 
645 bool intel_has_reset_engine(const struct intel_gt *gt)
646 {
647 	if (i915_modparams.reset < 2)
648 		return false;
649 
650 	return INTEL_INFO(gt->i915)->has_reset_engine;
651 }
652 
653 int intel_reset_guc(struct intel_gt *gt)
654 {
655 	u32 guc_domain =
656 		INTEL_GEN(gt->i915) >= 11 ? GEN11_GRDOM_GUC : GEN9_GRDOM_GUC;
657 	int ret;
658 
659 	GEM_BUG_ON(!HAS_GT_UC(gt->i915));
660 
661 	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
662 	ret = gen6_hw_domain_reset(gt, guc_domain);
663 	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
664 
665 	return ret;
666 }
667 
668 /*
669  * Ensure irq handler finishes, and not run again.
670  * Also return the active request so that we only search for it once.
671  */
672 static void reset_prepare_engine(struct intel_engine_cs *engine)
673 {
674 	/*
675 	 * During the reset sequence, we must prevent the engine from
676 	 * entering RC6. As the context state is undefined until we restart
677 	 * the engine, if it does enter RC6 during the reset, the state
678 	 * written to the powercontext is undefined and so we may lose
679 	 * GPU state upon resume, i.e. fail to restart after a reset.
680 	 */
681 	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
682 	if (engine->reset.prepare)
683 		engine->reset.prepare(engine);
684 }
685 
686 static void revoke_mmaps(struct intel_gt *gt)
687 {
688 	int i;
689 
690 	for (i = 0; i < gt->ggtt->num_fences; i++) {
691 		struct drm_vma_offset_node *node;
692 		struct i915_vma *vma;
693 		u64 vma_offset;
694 
695 		vma = READ_ONCE(gt->ggtt->fence_regs[i].vma);
696 		if (!vma)
697 			continue;
698 
699 		if (!i915_vma_has_userfault(vma))
700 			continue;
701 
702 		GEM_BUG_ON(vma->fence != &gt->ggtt->fence_regs[i]);
703 
704 		if (!vma->mmo)
705 			continue;
706 
707 		node = &vma->mmo->vma_node;
708 		vma_offset = vma->ggtt_view.partial.offset << PAGE_SHIFT;
709 
710 		unmap_mapping_range(gt->i915->drm.anon_inode->i_mapping,
711 				    drm_vma_node_offset_addr(node) + vma_offset,
712 				    vma->size,
713 				    1);
714 	}
715 }
716 
717 static intel_engine_mask_t reset_prepare(struct intel_gt *gt)
718 {
719 	struct intel_engine_cs *engine;
720 	intel_engine_mask_t awake = 0;
721 	enum intel_engine_id id;
722 
723 	for_each_engine(engine, gt, id) {
724 		if (intel_engine_pm_get_if_awake(engine))
725 			awake |= engine->mask;
726 		reset_prepare_engine(engine);
727 	}
728 
729 	intel_uc_reset_prepare(&gt->uc);
730 
731 	return awake;
732 }
733 
734 static void gt_revoke(struct intel_gt *gt)
735 {
736 	revoke_mmaps(gt);
737 }
738 
739 static int gt_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
740 {
741 	struct intel_engine_cs *engine;
742 	enum intel_engine_id id;
743 	int err;
744 
745 	/*
746 	 * Everything depends on having the GTT running, so we need to start
747 	 * there.
748 	 */
749 	err = i915_ggtt_enable_hw(gt->i915);
750 	if (err)
751 		return err;
752 
753 	for_each_engine(engine, gt, id)
754 		__intel_engine_reset(engine, stalled_mask & engine->mask);
755 
756 	i915_gem_restore_fences(gt->ggtt);
757 
758 	return err;
759 }
760 
761 static void reset_finish_engine(struct intel_engine_cs *engine)
762 {
763 	if (engine->reset.finish)
764 		engine->reset.finish(engine);
765 	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
766 
767 	intel_engine_signal_breadcrumbs(engine);
768 }
769 
770 static void reset_finish(struct intel_gt *gt, intel_engine_mask_t awake)
771 {
772 	struct intel_engine_cs *engine;
773 	enum intel_engine_id id;
774 
775 	for_each_engine(engine, gt, id) {
776 		reset_finish_engine(engine);
777 		if (awake & engine->mask)
778 			intel_engine_pm_put(engine);
779 	}
780 }
781 
782 static void nop_submit_request(struct i915_request *request)
783 {
784 	struct intel_engine_cs *engine = request->engine;
785 	unsigned long flags;
786 
787 	RQ_TRACE(request, "-EIO\n");
788 	dma_fence_set_error(&request->fence, -EIO);
789 
790 	spin_lock_irqsave(&engine->active.lock, flags);
791 	__i915_request_submit(request);
792 	i915_request_mark_complete(request);
793 	spin_unlock_irqrestore(&engine->active.lock, flags);
794 
795 	intel_engine_signal_breadcrumbs(engine);
796 }
797 
798 static void __intel_gt_set_wedged(struct intel_gt *gt)
799 {
800 	struct intel_engine_cs *engine;
801 	intel_engine_mask_t awake;
802 	enum intel_engine_id id;
803 
804 	if (test_bit(I915_WEDGED, &gt->reset.flags))
805 		return;
806 
807 	GT_TRACE(gt, "start\n");
808 
809 	/*
810 	 * First, stop submission to hw, but do not yet complete requests by
811 	 * rolling the global seqno forward (since this would complete requests
812 	 * for which we haven't set the fence error to EIO yet).
813 	 */
814 	awake = reset_prepare(gt);
815 
816 	/* Even if the GPU reset fails, it should still stop the engines */
817 	if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
818 		__intel_gt_reset(gt, ALL_ENGINES);
819 
820 	for_each_engine(engine, gt, id)
821 		engine->submit_request = nop_submit_request;
822 
823 	/*
824 	 * Make sure no request can slip through without getting completed by
825 	 * either this call here to intel_engine_write_global_seqno, or the one
826 	 * in nop_submit_request.
827 	 */
828 	synchronize_rcu_expedited();
829 	set_bit(I915_WEDGED, &gt->reset.flags);
830 
831 	/* Mark all executing requests as skipped */
832 	for_each_engine(engine, gt, id)
833 		if (engine->reset.cancel)
834 			engine->reset.cancel(engine);
835 
836 	reset_finish(gt, awake);
837 
838 	GT_TRACE(gt, "end\n");
839 }
840 
841 void intel_gt_set_wedged(struct intel_gt *gt)
842 {
843 	intel_wakeref_t wakeref;
844 
845 	if (test_bit(I915_WEDGED, &gt->reset.flags))
846 		return;
847 
848 	wakeref = intel_runtime_pm_get(gt->uncore->rpm);
849 	mutex_lock(&gt->reset.mutex);
850 
851 	if (GEM_SHOW_DEBUG()) {
852 		struct drm_printer p = drm_debug_printer(__func__);
853 		struct intel_engine_cs *engine;
854 		enum intel_engine_id id;
855 
856 		drm_printf(&p, "called from %pS\n", (void *)_RET_IP_);
857 		for_each_engine(engine, gt, id) {
858 			if (intel_engine_is_idle(engine))
859 				continue;
860 
861 			intel_engine_dump(engine, &p, "%s\n", engine->name);
862 		}
863 	}
864 
865 	__intel_gt_set_wedged(gt);
866 
867 	mutex_unlock(&gt->reset.mutex);
868 	intel_runtime_pm_put(gt->uncore->rpm, wakeref);
869 }
870 
871 static bool __intel_gt_unset_wedged(struct intel_gt *gt)
872 {
873 	struct intel_gt_timelines *timelines = &gt->timelines;
874 	struct intel_timeline *tl;
875 	bool ok;
876 
877 	if (!test_bit(I915_WEDGED, &gt->reset.flags))
878 		return true;
879 
880 	/* Never fully initialised, recovery impossible */
881 	if (test_bit(I915_WEDGED_ON_INIT, &gt->reset.flags))
882 		return false;
883 
884 	GT_TRACE(gt, "start\n");
885 
886 	/*
887 	 * Before unwedging, make sure that all pending operations
888 	 * are flushed and errored out - we may have requests waiting upon
889 	 * third party fences. We marked all inflight requests as EIO, and
890 	 * every execbuf since returned EIO, for consistency we want all
891 	 * the currently pending requests to also be marked as EIO, which
892 	 * is done inside our nop_submit_request - and so we must wait.
893 	 *
894 	 * No more can be submitted until we reset the wedged bit.
895 	 */
896 	spin_lock(&timelines->lock);
897 	list_for_each_entry(tl, &timelines->active_list, link) {
898 		struct dma_fence *fence;
899 
900 		fence = i915_active_fence_get(&tl->last_request);
901 		if (!fence)
902 			continue;
903 
904 		spin_unlock(&timelines->lock);
905 
906 		/*
907 		 * All internal dependencies (i915_requests) will have
908 		 * been flushed by the set-wedge, but we may be stuck waiting
909 		 * for external fences. These should all be capped to 10s
910 		 * (I915_FENCE_TIMEOUT) so this wait should not be unbounded
911 		 * in the worst case.
912 		 */
913 		dma_fence_default_wait(fence, false, MAX_SCHEDULE_TIMEOUT);
914 		dma_fence_put(fence);
915 
916 		/* Restart iteration after droping lock */
917 		spin_lock(&timelines->lock);
918 		tl = list_entry(&timelines->active_list, typeof(*tl), link);
919 	}
920 	spin_unlock(&timelines->lock);
921 
922 	/* We must reset pending GPU events before restoring our submission */
923 	ok = !HAS_EXECLISTS(gt->i915); /* XXX better agnosticism desired */
924 	if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
925 		ok = __intel_gt_reset(gt, ALL_ENGINES) == 0;
926 	if (!ok) {
927 		/*
928 		 * Warn CI about the unrecoverable wedged condition.
929 		 * Time for a reboot.
930 		 */
931 		add_taint_for_CI(TAINT_WARN);
932 		return false;
933 	}
934 
935 	/*
936 	 * Undo nop_submit_request. We prevent all new i915 requests from
937 	 * being queued (by disallowing execbuf whilst wedged) so having
938 	 * waited for all active requests above, we know the system is idle
939 	 * and do not have to worry about a thread being inside
940 	 * engine->submit_request() as we swap over. So unlike installing
941 	 * the nop_submit_request on reset, we can do this from normal
942 	 * context and do not require stop_machine().
943 	 */
944 	intel_engines_reset_default_submission(gt);
945 
946 	GT_TRACE(gt, "end\n");
947 
948 	smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
949 	clear_bit(I915_WEDGED, &gt->reset.flags);
950 
951 	return true;
952 }
953 
954 bool intel_gt_unset_wedged(struct intel_gt *gt)
955 {
956 	bool result;
957 
958 	mutex_lock(&gt->reset.mutex);
959 	result = __intel_gt_unset_wedged(gt);
960 	mutex_unlock(&gt->reset.mutex);
961 
962 	return result;
963 }
964 
965 static int do_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
966 {
967 	int err, i;
968 
969 	gt_revoke(gt);
970 
971 	err = __intel_gt_reset(gt, ALL_ENGINES);
972 	for (i = 0; err && i < RESET_MAX_RETRIES; i++) {
973 		msleep(10 * (i + 1));
974 		err = __intel_gt_reset(gt, ALL_ENGINES);
975 	}
976 	if (err)
977 		return err;
978 
979 	return gt_reset(gt, stalled_mask);
980 }
981 
982 static int resume(struct intel_gt *gt)
983 {
984 	struct intel_engine_cs *engine;
985 	enum intel_engine_id id;
986 	int ret;
987 
988 	for_each_engine(engine, gt, id) {
989 		ret = intel_engine_resume(engine);
990 		if (ret)
991 			return ret;
992 	}
993 
994 	return 0;
995 }
996 
997 /**
998  * intel_gt_reset - reset chip after a hang
999  * @gt: #intel_gt to reset
1000  * @stalled_mask: mask of the stalled engines with the guilty requests
1001  * @reason: user error message for why we are resetting
1002  *
1003  * Reset the chip.  Useful if a hang is detected. Marks the device as wedged
1004  * on failure.
1005  *
1006  * Procedure is fairly simple:
1007  *   - reset the chip using the reset reg
1008  *   - re-init context state
1009  *   - re-init hardware status page
1010  *   - re-init ring buffer
1011  *   - re-init interrupt state
1012  *   - re-init display
1013  */
1014 void intel_gt_reset(struct intel_gt *gt,
1015 		    intel_engine_mask_t stalled_mask,
1016 		    const char *reason)
1017 {
1018 	intel_engine_mask_t awake;
1019 	int ret;
1020 
1021 	GT_TRACE(gt, "flags=%lx\n", gt->reset.flags);
1022 
1023 	might_sleep();
1024 	GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
1025 	mutex_lock(&gt->reset.mutex);
1026 
1027 	/* Clear any previous failed attempts at recovery. Time to try again. */
1028 	if (!__intel_gt_unset_wedged(gt))
1029 		goto unlock;
1030 
1031 	if (reason)
1032 		dev_notice(gt->i915->drm.dev,
1033 			   "Resetting chip for %s\n", reason);
1034 	atomic_inc(&gt->i915->gpu_error.reset_count);
1035 
1036 	awake = reset_prepare(gt);
1037 
1038 	if (!intel_has_gpu_reset(gt)) {
1039 		if (i915_modparams.reset)
1040 			dev_err(gt->i915->drm.dev, "GPU reset not supported\n");
1041 		else
1042 			drm_dbg(&gt->i915->drm, "GPU reset disabled\n");
1043 		goto error;
1044 	}
1045 
1046 	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
1047 		intel_runtime_pm_disable_interrupts(gt->i915);
1048 
1049 	if (do_reset(gt, stalled_mask)) {
1050 		dev_err(gt->i915->drm.dev, "Failed to reset chip\n");
1051 		goto taint;
1052 	}
1053 
1054 	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
1055 		intel_runtime_pm_enable_interrupts(gt->i915);
1056 
1057 	intel_overlay_reset(gt->i915);
1058 
1059 	/*
1060 	 * Next we need to restore the context, but we don't use those
1061 	 * yet either...
1062 	 *
1063 	 * Ring buffer needs to be re-initialized in the KMS case, or if X
1064 	 * was running at the time of the reset (i.e. we weren't VT
1065 	 * switched away).
1066 	 */
1067 	ret = intel_gt_init_hw(gt);
1068 	if (ret) {
1069 		drm_err(&gt->i915->drm,
1070 			"Failed to initialise HW following reset (%d)\n",
1071 			ret);
1072 		goto taint;
1073 	}
1074 
1075 	ret = resume(gt);
1076 	if (ret)
1077 		goto taint;
1078 
1079 finish:
1080 	reset_finish(gt, awake);
1081 unlock:
1082 	mutex_unlock(&gt->reset.mutex);
1083 	return;
1084 
1085 taint:
1086 	/*
1087 	 * History tells us that if we cannot reset the GPU now, we
1088 	 * never will. This then impacts everything that is run
1089 	 * subsequently. On failing the reset, we mark the driver
1090 	 * as wedged, preventing further execution on the GPU.
1091 	 * We also want to go one step further and add a taint to the
1092 	 * kernel so that any subsequent faults can be traced back to
1093 	 * this failure. This is important for CI, where if the
1094 	 * GPU/driver fails we would like to reboot and restart testing
1095 	 * rather than continue on into oblivion. For everyone else,
1096 	 * the system should still plod along, but they have been warned!
1097 	 */
1098 	add_taint_for_CI(TAINT_WARN);
1099 error:
1100 	__intel_gt_set_wedged(gt);
1101 	goto finish;
1102 }
1103 
1104 static inline int intel_gt_reset_engine(struct intel_engine_cs *engine)
1105 {
1106 	return __intel_gt_reset(engine->gt, engine->mask);
1107 }
1108 
1109 /**
1110  * intel_engine_reset - reset GPU engine to recover from a hang
1111  * @engine: engine to reset
1112  * @msg: reason for GPU reset; or NULL for no dev_notice()
1113  *
1114  * Reset a specific GPU engine. Useful if a hang is detected.
1115  * Returns zero on successful reset or otherwise an error code.
1116  *
1117  * Procedure is:
1118  *  - identifies the request that caused the hang and it is dropped
1119  *  - reset engine (which will force the engine to idle)
1120  *  - re-init/configure engine
1121  */
1122 int intel_engine_reset(struct intel_engine_cs *engine, const char *msg)
1123 {
1124 	struct intel_gt *gt = engine->gt;
1125 	bool uses_guc = intel_engine_in_guc_submission_mode(engine);
1126 	int ret;
1127 
1128 	ENGINE_TRACE(engine, "flags=%lx\n", gt->reset.flags);
1129 	GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &gt->reset.flags));
1130 
1131 	if (!intel_engine_pm_get_if_awake(engine))
1132 		return 0;
1133 
1134 	reset_prepare_engine(engine);
1135 
1136 	if (msg)
1137 		dev_notice(engine->i915->drm.dev,
1138 			   "Resetting %s for %s\n", engine->name, msg);
1139 	atomic_inc(&engine->i915->gpu_error.reset_engine_count[engine->uabi_class]);
1140 
1141 	if (!uses_guc)
1142 		ret = intel_gt_reset_engine(engine);
1143 	else
1144 		ret = intel_guc_reset_engine(&engine->gt->uc.guc, engine);
1145 	if (ret) {
1146 		/* If we fail here, we expect to fallback to a global reset */
1147 		drm_dbg(&gt->i915->drm, "%sFailed to reset %s, ret=%d\n",
1148 			uses_guc ? "GuC " : "", engine->name, ret);
1149 		goto out;
1150 	}
1151 
1152 	/*
1153 	 * The request that caused the hang is stuck on elsp, we know the
1154 	 * active request and can drop it, adjust head to skip the offending
1155 	 * request to resume executing remaining requests in the queue.
1156 	 */
1157 	__intel_engine_reset(engine, true);
1158 
1159 	/*
1160 	 * The engine and its registers (and workarounds in case of render)
1161 	 * have been reset to their default values. Follow the init_ring
1162 	 * process to program RING_MODE, HWSP and re-enable submission.
1163 	 */
1164 	ret = intel_engine_resume(engine);
1165 
1166 out:
1167 	intel_engine_cancel_stop_cs(engine);
1168 	reset_finish_engine(engine);
1169 	intel_engine_pm_put_async(engine);
1170 	return ret;
1171 }
1172 
1173 static void intel_gt_reset_global(struct intel_gt *gt,
1174 				  u32 engine_mask,
1175 				  const char *reason)
1176 {
1177 	struct kobject *kobj = &gt->i915->drm.primary->kdev->kobj;
1178 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1179 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1180 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
1181 	struct intel_wedge_me w;
1182 
1183 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
1184 
1185 	drm_dbg(&gt->i915->drm, "resetting chip, engines=%x\n", engine_mask);
1186 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
1187 
1188 	/* Use a watchdog to ensure that our reset completes */
1189 	intel_wedge_on_timeout(&w, gt, 5 * HZ) {
1190 		intel_prepare_reset(gt->i915);
1191 
1192 		/* Flush everyone using a resource about to be clobbered */
1193 		synchronize_srcu_expedited(&gt->reset.backoff_srcu);
1194 
1195 		intel_gt_reset(gt, engine_mask, reason);
1196 
1197 		intel_finish_reset(gt->i915);
1198 	}
1199 
1200 	if (!test_bit(I915_WEDGED, &gt->reset.flags))
1201 		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
1202 }
1203 
1204 /**
1205  * intel_gt_handle_error - handle a gpu error
1206  * @gt: the intel_gt
1207  * @engine_mask: mask representing engines that are hung
1208  * @flags: control flags
1209  * @fmt: Error message format string
1210  *
1211  * Do some basic checking of register state at error time and
1212  * dump it to the syslog.  Also call i915_capture_error_state() to make
1213  * sure we get a record and make it available in debugfs.  Fire a uevent
1214  * so userspace knows something bad happened (should trigger collection
1215  * of a ring dump etc.).
1216  */
1217 void intel_gt_handle_error(struct intel_gt *gt,
1218 			   intel_engine_mask_t engine_mask,
1219 			   unsigned long flags,
1220 			   const char *fmt, ...)
1221 {
1222 	struct intel_engine_cs *engine;
1223 	intel_wakeref_t wakeref;
1224 	intel_engine_mask_t tmp;
1225 	char error_msg[80];
1226 	char *msg = NULL;
1227 
1228 	if (fmt) {
1229 		va_list args;
1230 
1231 		va_start(args, fmt);
1232 		vscnprintf(error_msg, sizeof(error_msg), fmt, args);
1233 		va_end(args);
1234 
1235 		msg = error_msg;
1236 	}
1237 
1238 	/*
1239 	 * In most cases it's guaranteed that we get here with an RPM
1240 	 * reference held, for example because there is a pending GPU
1241 	 * request that won't finish until the reset is done. This
1242 	 * isn't the case at least when we get here by doing a
1243 	 * simulated reset via debugfs, so get an RPM reference.
1244 	 */
1245 	wakeref = intel_runtime_pm_get(gt->uncore->rpm);
1246 
1247 	engine_mask &= INTEL_INFO(gt->i915)->engine_mask;
1248 
1249 	if (flags & I915_ERROR_CAPTURE) {
1250 		i915_capture_error_state(gt->i915);
1251 		intel_gt_clear_error_registers(gt, engine_mask);
1252 	}
1253 
1254 	/*
1255 	 * Try engine reset when available. We fall back to full reset if
1256 	 * single reset fails.
1257 	 */
1258 	if (intel_has_reset_engine(gt) && !intel_gt_is_wedged(gt)) {
1259 		for_each_engine_masked(engine, gt, engine_mask, tmp) {
1260 			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
1261 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1262 					     &gt->reset.flags))
1263 				continue;
1264 
1265 			if (intel_engine_reset(engine, msg) == 0)
1266 				engine_mask &= ~engine->mask;
1267 
1268 			clear_and_wake_up_bit(I915_RESET_ENGINE + engine->id,
1269 					      &gt->reset.flags);
1270 		}
1271 	}
1272 
1273 	if (!engine_mask)
1274 		goto out;
1275 
1276 	/* Full reset needs the mutex, stop any other user trying to do so. */
1277 	if (test_and_set_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
1278 		wait_event(gt->reset.queue,
1279 			   !test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
1280 		goto out; /* piggy-back on the other reset */
1281 	}
1282 
1283 	/* Make sure i915_reset_trylock() sees the I915_RESET_BACKOFF */
1284 	synchronize_rcu_expedited();
1285 
1286 	/* Prevent any other reset-engine attempt. */
1287 	for_each_engine(engine, gt, tmp) {
1288 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1289 					&gt->reset.flags))
1290 			wait_on_bit(&gt->reset.flags,
1291 				    I915_RESET_ENGINE + engine->id,
1292 				    TASK_UNINTERRUPTIBLE);
1293 	}
1294 
1295 	intel_gt_reset_global(gt, engine_mask, msg);
1296 
1297 	for_each_engine(engine, gt, tmp)
1298 		clear_bit_unlock(I915_RESET_ENGINE + engine->id,
1299 				 &gt->reset.flags);
1300 	clear_bit_unlock(I915_RESET_BACKOFF, &gt->reset.flags);
1301 	smp_mb__after_atomic();
1302 	wake_up_all(&gt->reset.queue);
1303 
1304 out:
1305 	intel_runtime_pm_put(gt->uncore->rpm, wakeref);
1306 }
1307 
1308 int intel_gt_reset_trylock(struct intel_gt *gt, int *srcu)
1309 {
1310 	might_lock(&gt->reset.backoff_srcu);
1311 	might_sleep();
1312 
1313 	rcu_read_lock();
1314 	while (test_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
1315 		rcu_read_unlock();
1316 
1317 		if (wait_event_interruptible(gt->reset.queue,
1318 					     !test_bit(I915_RESET_BACKOFF,
1319 						       &gt->reset.flags)))
1320 			return -EINTR;
1321 
1322 		rcu_read_lock();
1323 	}
1324 	*srcu = srcu_read_lock(&gt->reset.backoff_srcu);
1325 	rcu_read_unlock();
1326 
1327 	return 0;
1328 }
1329 
1330 void intel_gt_reset_unlock(struct intel_gt *gt, int tag)
1331 __releases(&gt->reset.backoff_srcu)
1332 {
1333 	srcu_read_unlock(&gt->reset.backoff_srcu, tag);
1334 }
1335 
1336 int intel_gt_terminally_wedged(struct intel_gt *gt)
1337 {
1338 	might_sleep();
1339 
1340 	if (!intel_gt_is_wedged(gt))
1341 		return 0;
1342 
1343 	if (intel_gt_has_init_error(gt))
1344 		return -EIO;
1345 
1346 	/* Reset still in progress? Maybe we will recover? */
1347 	if (wait_event_interruptible(gt->reset.queue,
1348 				     !test_bit(I915_RESET_BACKOFF,
1349 					       &gt->reset.flags)))
1350 		return -EINTR;
1351 
1352 	return intel_gt_is_wedged(gt) ? -EIO : 0;
1353 }
1354 
1355 void intel_gt_set_wedged_on_init(struct intel_gt *gt)
1356 {
1357 	BUILD_BUG_ON(I915_RESET_ENGINE + I915_NUM_ENGINES >
1358 		     I915_WEDGED_ON_INIT);
1359 	intel_gt_set_wedged(gt);
1360 	set_bit(I915_WEDGED_ON_INIT, &gt->reset.flags);
1361 }
1362 
1363 void intel_gt_init_reset(struct intel_gt *gt)
1364 {
1365 	init_waitqueue_head(&gt->reset.queue);
1366 	mutex_init(&gt->reset.mutex);
1367 	init_srcu_struct(&gt->reset.backoff_srcu);
1368 
1369 	/* no GPU until we are ready! */
1370 	__set_bit(I915_WEDGED, &gt->reset.flags);
1371 }
1372 
1373 void intel_gt_fini_reset(struct intel_gt *gt)
1374 {
1375 	cleanup_srcu_struct(&gt->reset.backoff_srcu);
1376 }
1377 
1378 static void intel_wedge_me(struct work_struct *work)
1379 {
1380 	struct intel_wedge_me *w = container_of(work, typeof(*w), work.work);
1381 
1382 	dev_err(w->gt->i915->drm.dev,
1383 		"%s timed out, cancelling all in-flight rendering.\n",
1384 		w->name);
1385 	intel_gt_set_wedged(w->gt);
1386 }
1387 
1388 void __intel_init_wedge(struct intel_wedge_me *w,
1389 			struct intel_gt *gt,
1390 			long timeout,
1391 			const char *name)
1392 {
1393 	w->gt = gt;
1394 	w->name = name;
1395 
1396 	INIT_DELAYED_WORK_ONSTACK(&w->work, intel_wedge_me);
1397 	schedule_delayed_work(&w->work, timeout);
1398 }
1399 
1400 void __intel_fini_wedge(struct intel_wedge_me *w)
1401 {
1402 	cancel_delayed_work_sync(&w->work);
1403 	destroy_delayed_work_on_stack(&w->work);
1404 	w->gt = NULL;
1405 }
1406 
1407 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1408 #include "selftest_reset.c"
1409 #include "selftest_hangcheck.c"
1410 #endif
1411