1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2015 Intel Corporation 4 */ 5 6 #include "i915_drv.h" 7 8 #include "intel_engine.h" 9 #include "intel_gt.h" 10 #include "intel_gt_mcr.h" 11 #include "intel_gt_regs.h" 12 #include "intel_mocs.h" 13 #include "intel_ring.h" 14 15 /* structures required */ 16 struct drm_i915_mocs_entry { 17 u32 control_value; 18 u16 l3cc_value; 19 u16 used; 20 }; 21 22 struct drm_i915_mocs_table { 23 unsigned int size; 24 unsigned int n_entries; 25 const struct drm_i915_mocs_entry *table; 26 u8 uc_index; 27 u8 wb_index; /* Only used on HAS_L3_CCS_READ() platforms */ 28 u8 unused_entries_index; 29 }; 30 31 /* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */ 32 #define _LE_CACHEABILITY(value) ((value) << 0) 33 #define _LE_TGT_CACHE(value) ((value) << 2) 34 #define LE_LRUM(value) ((value) << 4) 35 #define LE_AOM(value) ((value) << 6) 36 #define LE_RSC(value) ((value) << 7) 37 #define LE_SCC(value) ((value) << 8) 38 #define LE_PFM(value) ((value) << 11) 39 #define LE_SCF(value) ((value) << 14) 40 #define LE_COS(value) ((value) << 15) 41 #define LE_SSE(value) ((value) << 17) 42 43 /* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */ 44 #define L3_ESC(value) ((value) << 0) 45 #define L3_SCC(value) ((value) << 1) 46 #define _L3_CACHEABILITY(value) ((value) << 4) 47 #define L3_GLBGO(value) ((value) << 6) 48 #define L3_LKUP(value) ((value) << 7) 49 50 /* Helper defines */ 51 #define GEN9_NUM_MOCS_ENTRIES 64 /* 63-64 are reserved, but configured. */ 52 #define PVC_NUM_MOCS_ENTRIES 3 53 54 /* (e)LLC caching options */ 55 /* 56 * Note: LE_0_PAGETABLE works only up to Gen11; for newer gens it means 57 * the same as LE_UC 58 */ 59 #define LE_0_PAGETABLE _LE_CACHEABILITY(0) 60 #define LE_1_UC _LE_CACHEABILITY(1) 61 #define LE_2_WT _LE_CACHEABILITY(2) 62 #define LE_3_WB _LE_CACHEABILITY(3) 63 64 /* Target cache */ 65 #define LE_TC_0_PAGETABLE _LE_TGT_CACHE(0) 66 #define LE_TC_1_LLC _LE_TGT_CACHE(1) 67 #define LE_TC_2_LLC_ELLC _LE_TGT_CACHE(2) 68 #define LE_TC_3_LLC_ELLC_ALT _LE_TGT_CACHE(3) 69 70 /* L3 caching options */ 71 #define L3_0_DIRECT _L3_CACHEABILITY(0) 72 #define L3_1_UC _L3_CACHEABILITY(1) 73 #define L3_2_RESERVED _L3_CACHEABILITY(2) 74 #define L3_3_WB _L3_CACHEABILITY(3) 75 76 #define MOCS_ENTRY(__idx, __control_value, __l3cc_value) \ 77 [__idx] = { \ 78 .control_value = __control_value, \ 79 .l3cc_value = __l3cc_value, \ 80 .used = 1, \ 81 } 82 83 /* 84 * MOCS tables 85 * 86 * These are the MOCS tables that are programmed across all the rings. 87 * The control value is programmed to all the rings that support the 88 * MOCS registers. While the l3cc_values are only programmed to the 89 * LNCFCMOCS0 - LNCFCMOCS32 registers. 90 * 91 * These tables are intended to be kept reasonably consistent across 92 * HW platforms, and for ICL+, be identical across OSes. To achieve 93 * that, for Icelake and above, list of entries is published as part 94 * of bspec. 95 * 96 * Entries not part of the following tables are undefined as far as 97 * userspace is concerned and shouldn't be relied upon. For Gen < 12 98 * they will be initialized to PTE. Gen >= 12 don't have a setting for 99 * PTE and those platforms except TGL/RKL will be initialized L3 WB to 100 * catch accidental use of reserved and unused mocs indexes. 101 * 102 * The last few entries are reserved by the hardware. For ICL+ they 103 * should be initialized according to bspec and never used, for older 104 * platforms they should never be written to. 105 * 106 * NOTE1: These tables are part of bspec and defined as part of hardware 107 * interface for ICL+. For older platforms, they are part of kernel 108 * ABI. It is expected that, for specific hardware platform, existing 109 * entries will remain constant and the table will only be updated by 110 * adding new entries, filling unused positions. 111 * 112 * NOTE2: For GEN >= 12 except TGL and RKL, reserved and unspecified MOCS 113 * indices have been set to L3 WB. These reserved entries should never 114 * be used, they may be changed to low performant variants with better 115 * coherency in the future if more entries are needed. 116 * For TGL/RKL, all the unspecified MOCS indexes are mapped to L3 UC. 117 */ 118 #define GEN9_MOCS_ENTRIES \ 119 MOCS_ENTRY(I915_MOCS_UNCACHED, \ 120 LE_1_UC | LE_TC_2_LLC_ELLC, \ 121 L3_1_UC), \ 122 MOCS_ENTRY(I915_MOCS_PTE, \ 123 LE_0_PAGETABLE | LE_TC_0_PAGETABLE | LE_LRUM(3), \ 124 L3_3_WB) 125 126 static const struct drm_i915_mocs_entry skl_mocs_table[] = { 127 GEN9_MOCS_ENTRIES, 128 MOCS_ENTRY(I915_MOCS_CACHED, 129 LE_3_WB | LE_TC_2_LLC_ELLC | LE_LRUM(3), 130 L3_3_WB), 131 132 /* 133 * mocs:63 134 * - used by the L3 for all of its evictions. 135 * Thus it is expected to allow LLC cacheability to enable coherent 136 * flows to be maintained. 137 * - used to force L3 uncachable cycles. 138 * Thus it is expected to make the surface L3 uncacheable. 139 */ 140 MOCS_ENTRY(63, 141 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 142 L3_1_UC) 143 }; 144 145 /* NOTE: the LE_TGT_CACHE is not used on Broxton */ 146 static const struct drm_i915_mocs_entry broxton_mocs_table[] = { 147 GEN9_MOCS_ENTRIES, 148 MOCS_ENTRY(I915_MOCS_CACHED, 149 LE_1_UC | LE_TC_2_LLC_ELLC | LE_LRUM(3), 150 L3_3_WB) 151 }; 152 153 #define GEN11_MOCS_ENTRIES \ 154 /* Entries 0 and 1 are defined per-platform */ \ 155 /* Base - L3 + LLC */ \ 156 MOCS_ENTRY(2, \ 157 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \ 158 L3_3_WB), \ 159 /* Base - Uncached */ \ 160 MOCS_ENTRY(3, \ 161 LE_1_UC | LE_TC_1_LLC, \ 162 L3_1_UC), \ 163 /* Base - L3 */ \ 164 MOCS_ENTRY(4, \ 165 LE_1_UC | LE_TC_1_LLC, \ 166 L3_3_WB), \ 167 /* Base - LLC */ \ 168 MOCS_ENTRY(5, \ 169 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \ 170 L3_1_UC), \ 171 /* Age 0 - LLC */ \ 172 MOCS_ENTRY(6, \ 173 LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \ 174 L3_1_UC), \ 175 /* Age 0 - L3 + LLC */ \ 176 MOCS_ENTRY(7, \ 177 LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \ 178 L3_3_WB), \ 179 /* Age: Don't Chg. - LLC */ \ 180 MOCS_ENTRY(8, \ 181 LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \ 182 L3_1_UC), \ 183 /* Age: Don't Chg. - L3 + LLC */ \ 184 MOCS_ENTRY(9, \ 185 LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \ 186 L3_3_WB), \ 187 /* No AOM - LLC */ \ 188 MOCS_ENTRY(10, \ 189 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \ 190 L3_1_UC), \ 191 /* No AOM - L3 + LLC */ \ 192 MOCS_ENTRY(11, \ 193 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \ 194 L3_3_WB), \ 195 /* No AOM; Age 0 - LLC */ \ 196 MOCS_ENTRY(12, \ 197 LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \ 198 L3_1_UC), \ 199 /* No AOM; Age 0 - L3 + LLC */ \ 200 MOCS_ENTRY(13, \ 201 LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \ 202 L3_3_WB), \ 203 /* No AOM; Age:DC - LLC */ \ 204 MOCS_ENTRY(14, \ 205 LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \ 206 L3_1_UC), \ 207 /* No AOM; Age:DC - L3 + LLC */ \ 208 MOCS_ENTRY(15, \ 209 LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \ 210 L3_3_WB), \ 211 /* Bypass LLC - Uncached (EHL+) */ \ 212 MOCS_ENTRY(16, \ 213 LE_1_UC | LE_TC_1_LLC | LE_SCF(1), \ 214 L3_1_UC), \ 215 /* Bypass LLC - L3 (Read-Only) (EHL+) */ \ 216 MOCS_ENTRY(17, \ 217 LE_1_UC | LE_TC_1_LLC | LE_SCF(1), \ 218 L3_3_WB), \ 219 /* Self-Snoop - L3 + LLC */ \ 220 MOCS_ENTRY(18, \ 221 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SSE(3), \ 222 L3_3_WB), \ 223 /* Skip Caching - L3 + LLC(12.5%) */ \ 224 MOCS_ENTRY(19, \ 225 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(7), \ 226 L3_3_WB), \ 227 /* Skip Caching - L3 + LLC(25%) */ \ 228 MOCS_ENTRY(20, \ 229 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(3), \ 230 L3_3_WB), \ 231 /* Skip Caching - L3 + LLC(50%) */ \ 232 MOCS_ENTRY(21, \ 233 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(1), \ 234 L3_3_WB), \ 235 /* Skip Caching - L3 + LLC(75%) */ \ 236 MOCS_ENTRY(22, \ 237 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(3), \ 238 L3_3_WB), \ 239 /* Skip Caching - L3 + LLC(87.5%) */ \ 240 MOCS_ENTRY(23, \ 241 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(7), \ 242 L3_3_WB), \ 243 /* HW Reserved - SW program but never use */ \ 244 MOCS_ENTRY(62, \ 245 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \ 246 L3_1_UC), \ 247 /* HW Reserved - SW program but never use */ \ 248 MOCS_ENTRY(63, \ 249 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \ 250 L3_1_UC) 251 252 static const struct drm_i915_mocs_entry tgl_mocs_table[] = { 253 /* 254 * NOTE: 255 * Reserved and unspecified MOCS indices have been set to (L3 + LCC). 256 * These reserved entries should never be used, they may be changed 257 * to low performant variants with better coherency in the future if 258 * more entries are needed. We are programming index I915_MOCS_PTE(1) 259 * only, __init_mocs_table() take care to program unused index with 260 * this entry. 261 */ 262 MOCS_ENTRY(I915_MOCS_PTE, 263 LE_0_PAGETABLE | LE_TC_0_PAGETABLE, 264 L3_1_UC), 265 GEN11_MOCS_ENTRIES, 266 267 /* Implicitly enable L1 - HDC:L1 + L3 + LLC */ 268 MOCS_ENTRY(48, 269 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 270 L3_3_WB), 271 /* Implicitly enable L1 - HDC:L1 + L3 */ 272 MOCS_ENTRY(49, 273 LE_1_UC | LE_TC_1_LLC, 274 L3_3_WB), 275 /* Implicitly enable L1 - HDC:L1 + LLC */ 276 MOCS_ENTRY(50, 277 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 278 L3_1_UC), 279 /* Implicitly enable L1 - HDC:L1 */ 280 MOCS_ENTRY(51, 281 LE_1_UC | LE_TC_1_LLC, 282 L3_1_UC), 283 /* HW Special Case (CCS) */ 284 MOCS_ENTRY(60, 285 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 286 L3_1_UC), 287 /* HW Special Case (Displayable) */ 288 MOCS_ENTRY(61, 289 LE_1_UC | LE_TC_1_LLC, 290 L3_3_WB), 291 }; 292 293 static const struct drm_i915_mocs_entry icl_mocs_table[] = { 294 /* Base - Uncached (Deprecated) */ 295 MOCS_ENTRY(I915_MOCS_UNCACHED, 296 LE_1_UC | LE_TC_1_LLC, 297 L3_1_UC), 298 /* Base - L3 + LeCC:PAT (Deprecated) */ 299 MOCS_ENTRY(I915_MOCS_PTE, 300 LE_0_PAGETABLE | LE_TC_0_PAGETABLE, 301 L3_3_WB), 302 303 GEN11_MOCS_ENTRIES 304 }; 305 306 static const struct drm_i915_mocs_entry dg1_mocs_table[] = { 307 308 /* UC */ 309 MOCS_ENTRY(1, 0, L3_1_UC), 310 /* WB - L3 */ 311 MOCS_ENTRY(5, 0, L3_3_WB), 312 /* WB - L3 50% */ 313 MOCS_ENTRY(6, 0, L3_ESC(1) | L3_SCC(1) | L3_3_WB), 314 /* WB - L3 25% */ 315 MOCS_ENTRY(7, 0, L3_ESC(1) | L3_SCC(3) | L3_3_WB), 316 /* WB - L3 12.5% */ 317 MOCS_ENTRY(8, 0, L3_ESC(1) | L3_SCC(7) | L3_3_WB), 318 319 /* HDC:L1 + L3 */ 320 MOCS_ENTRY(48, 0, L3_3_WB), 321 /* HDC:L1 */ 322 MOCS_ENTRY(49, 0, L3_1_UC), 323 324 /* HW Reserved */ 325 MOCS_ENTRY(60, 0, L3_1_UC), 326 MOCS_ENTRY(61, 0, L3_1_UC), 327 MOCS_ENTRY(62, 0, L3_1_UC), 328 MOCS_ENTRY(63, 0, L3_1_UC), 329 }; 330 331 static const struct drm_i915_mocs_entry gen12_mocs_table[] = { 332 GEN11_MOCS_ENTRIES, 333 /* Implicitly enable L1 - HDC:L1 + L3 + LLC */ 334 MOCS_ENTRY(48, 335 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 336 L3_3_WB), 337 /* Implicitly enable L1 - HDC:L1 + L3 */ 338 MOCS_ENTRY(49, 339 LE_1_UC | LE_TC_1_LLC, 340 L3_3_WB), 341 /* Implicitly enable L1 - HDC:L1 + LLC */ 342 MOCS_ENTRY(50, 343 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 344 L3_1_UC), 345 /* Implicitly enable L1 - HDC:L1 */ 346 MOCS_ENTRY(51, 347 LE_1_UC | LE_TC_1_LLC, 348 L3_1_UC), 349 /* HW Special Case (CCS) */ 350 MOCS_ENTRY(60, 351 LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), 352 L3_1_UC), 353 /* HW Special Case (Displayable) */ 354 MOCS_ENTRY(61, 355 LE_1_UC | LE_TC_1_LLC, 356 L3_3_WB), 357 }; 358 359 static const struct drm_i915_mocs_entry xehpsdv_mocs_table[] = { 360 /* wa_1608975824 */ 361 MOCS_ENTRY(0, 0, L3_3_WB | L3_LKUP(1)), 362 363 /* UC - Coherent; GO:L3 */ 364 MOCS_ENTRY(1, 0, L3_1_UC | L3_LKUP(1)), 365 /* UC - Coherent; GO:Memory */ 366 MOCS_ENTRY(2, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)), 367 /* UC - Non-Coherent; GO:Memory */ 368 MOCS_ENTRY(3, 0, L3_1_UC | L3_GLBGO(1)), 369 /* UC - Non-Coherent; GO:L3 */ 370 MOCS_ENTRY(4, 0, L3_1_UC), 371 372 /* WB */ 373 MOCS_ENTRY(5, 0, L3_3_WB | L3_LKUP(1)), 374 375 /* HW Reserved - SW program but never use. */ 376 MOCS_ENTRY(48, 0, L3_3_WB | L3_LKUP(1)), 377 MOCS_ENTRY(49, 0, L3_1_UC | L3_LKUP(1)), 378 MOCS_ENTRY(60, 0, L3_1_UC), 379 MOCS_ENTRY(61, 0, L3_1_UC), 380 MOCS_ENTRY(62, 0, L3_1_UC), 381 MOCS_ENTRY(63, 0, L3_1_UC), 382 }; 383 384 static const struct drm_i915_mocs_entry dg2_mocs_table[] = { 385 /* UC - Coherent; GO:L3 */ 386 MOCS_ENTRY(0, 0, L3_1_UC | L3_LKUP(1)), 387 /* UC - Coherent; GO:Memory */ 388 MOCS_ENTRY(1, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)), 389 /* UC - Non-Coherent; GO:Memory */ 390 MOCS_ENTRY(2, 0, L3_1_UC | L3_GLBGO(1)), 391 392 /* WB - LC */ 393 MOCS_ENTRY(3, 0, L3_3_WB | L3_LKUP(1)), 394 }; 395 396 static const struct drm_i915_mocs_entry dg2_mocs_table_g10_ax[] = { 397 /* Wa_14011441408: Set Go to Memory for MOCS#0 */ 398 MOCS_ENTRY(0, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)), 399 /* UC - Coherent; GO:Memory */ 400 MOCS_ENTRY(1, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)), 401 /* UC - Non-Coherent; GO:Memory */ 402 MOCS_ENTRY(2, 0, L3_1_UC | L3_GLBGO(1)), 403 404 /* WB - LC */ 405 MOCS_ENTRY(3, 0, L3_3_WB | L3_LKUP(1)), 406 }; 407 408 static const struct drm_i915_mocs_entry pvc_mocs_table[] = { 409 /* Error */ 410 MOCS_ENTRY(0, 0, L3_3_WB), 411 412 /* UC */ 413 MOCS_ENTRY(1, 0, L3_1_UC), 414 415 /* WB */ 416 MOCS_ENTRY(2, 0, L3_3_WB), 417 }; 418 419 enum { 420 HAS_GLOBAL_MOCS = BIT(0), 421 HAS_ENGINE_MOCS = BIT(1), 422 HAS_RENDER_L3CC = BIT(2), 423 }; 424 425 static bool has_l3cc(const struct drm_i915_private *i915) 426 { 427 return true; 428 } 429 430 static bool has_global_mocs(const struct drm_i915_private *i915) 431 { 432 return HAS_GLOBAL_MOCS_REGISTERS(i915); 433 } 434 435 static bool has_mocs(const struct drm_i915_private *i915) 436 { 437 return !IS_DGFX(i915); 438 } 439 440 static unsigned int get_mocs_settings(const struct drm_i915_private *i915, 441 struct drm_i915_mocs_table *table) 442 { 443 unsigned int flags; 444 445 memset(table, 0, sizeof(struct drm_i915_mocs_table)); 446 447 table->unused_entries_index = I915_MOCS_PTE; 448 if (IS_PONTEVECCHIO(i915)) { 449 table->size = ARRAY_SIZE(pvc_mocs_table); 450 table->table = pvc_mocs_table; 451 table->n_entries = PVC_NUM_MOCS_ENTRIES; 452 table->uc_index = 1; 453 table->wb_index = 2; 454 table->unused_entries_index = 2; 455 } else if (IS_DG2(i915)) { 456 if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_A0, STEP_B0)) { 457 table->size = ARRAY_SIZE(dg2_mocs_table_g10_ax); 458 table->table = dg2_mocs_table_g10_ax; 459 } else { 460 table->size = ARRAY_SIZE(dg2_mocs_table); 461 table->table = dg2_mocs_table; 462 } 463 table->uc_index = 1; 464 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 465 table->unused_entries_index = 3; 466 } else if (IS_XEHPSDV(i915)) { 467 table->size = ARRAY_SIZE(xehpsdv_mocs_table); 468 table->table = xehpsdv_mocs_table; 469 table->uc_index = 2; 470 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 471 table->unused_entries_index = 5; 472 } else if (IS_DG1(i915)) { 473 table->size = ARRAY_SIZE(dg1_mocs_table); 474 table->table = dg1_mocs_table; 475 table->uc_index = 1; 476 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 477 table->uc_index = 1; 478 table->unused_entries_index = 5; 479 } else if (IS_TIGERLAKE(i915) || IS_ROCKETLAKE(i915)) { 480 /* For TGL/RKL, Can't be changed now for ABI reasons */ 481 table->size = ARRAY_SIZE(tgl_mocs_table); 482 table->table = tgl_mocs_table; 483 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 484 table->uc_index = 3; 485 } else if (GRAPHICS_VER(i915) >= 12) { 486 table->size = ARRAY_SIZE(gen12_mocs_table); 487 table->table = gen12_mocs_table; 488 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 489 table->uc_index = 3; 490 table->unused_entries_index = 2; 491 } else if (GRAPHICS_VER(i915) == 11) { 492 table->size = ARRAY_SIZE(icl_mocs_table); 493 table->table = icl_mocs_table; 494 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 495 } else if (IS_GEN9_BC(i915)) { 496 table->size = ARRAY_SIZE(skl_mocs_table); 497 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 498 table->table = skl_mocs_table; 499 } else if (IS_GEN9_LP(i915)) { 500 table->size = ARRAY_SIZE(broxton_mocs_table); 501 table->n_entries = GEN9_NUM_MOCS_ENTRIES; 502 table->table = broxton_mocs_table; 503 } else { 504 drm_WARN_ONCE(&i915->drm, GRAPHICS_VER(i915) >= 9, 505 "Platform that should have a MOCS table does not.\n"); 506 return 0; 507 } 508 509 if (GEM_DEBUG_WARN_ON(table->size > table->n_entries)) 510 return 0; 511 512 /* WaDisableSkipCaching:skl,bxt,kbl,glk */ 513 if (GRAPHICS_VER(i915) == 9) { 514 int i; 515 516 for (i = 0; i < table->size; i++) 517 if (GEM_DEBUG_WARN_ON(table->table[i].l3cc_value & 518 (L3_ESC(1) | L3_SCC(0x7)))) 519 return 0; 520 } 521 522 flags = 0; 523 if (has_mocs(i915)) { 524 if (has_global_mocs(i915)) 525 flags |= HAS_GLOBAL_MOCS; 526 else 527 flags |= HAS_ENGINE_MOCS; 528 } 529 if (has_l3cc(i915)) 530 flags |= HAS_RENDER_L3CC; 531 532 return flags; 533 } 534 535 /* 536 * Get control_value from MOCS entry taking into account when it's not used 537 * then if unused_entries_index is non-zero then its value will be returned 538 * otherwise I915_MOCS_PTE's value is returned in this case. 539 */ 540 static u32 get_entry_control(const struct drm_i915_mocs_table *table, 541 unsigned int index) 542 { 543 if (index < table->size && table->table[index].used) 544 return table->table[index].control_value; 545 return table->table[table->unused_entries_index].control_value; 546 } 547 548 #define for_each_mocs(mocs, t, i) \ 549 for (i = 0; \ 550 i < (t)->n_entries ? (mocs = get_entry_control((t), i)), 1 : 0;\ 551 i++) 552 553 static void __init_mocs_table(struct intel_uncore *uncore, 554 const struct drm_i915_mocs_table *table, 555 u32 addr) 556 { 557 unsigned int i; 558 u32 mocs; 559 560 drm_WARN_ONCE(&uncore->i915->drm, !table->unused_entries_index, 561 "Unused entries index should have been defined\n"); 562 for_each_mocs(mocs, table, i) 563 intel_uncore_write_fw(uncore, _MMIO(addr + i * 4), mocs); 564 } 565 566 static u32 mocs_offset(const struct intel_engine_cs *engine) 567 { 568 static const u32 offset[] = { 569 [RCS0] = __GEN9_RCS0_MOCS0, 570 [VCS0] = __GEN9_VCS0_MOCS0, 571 [VCS1] = __GEN9_VCS1_MOCS0, 572 [VECS0] = __GEN9_VECS0_MOCS0, 573 [BCS0] = __GEN9_BCS0_MOCS0, 574 [VCS2] = __GEN11_VCS2_MOCS0, 575 }; 576 577 GEM_BUG_ON(engine->id >= ARRAY_SIZE(offset)); 578 return offset[engine->id]; 579 } 580 581 static void init_mocs_table(struct intel_engine_cs *engine, 582 const struct drm_i915_mocs_table *table) 583 { 584 __init_mocs_table(engine->uncore, table, mocs_offset(engine)); 585 } 586 587 /* 588 * Get l3cc_value from MOCS entry taking into account when it's not used 589 * then if unused_entries_index is not zero then its value will be returned 590 * otherwise I915_MOCS_PTE's value is returned in this case. 591 */ 592 static u16 get_entry_l3cc(const struct drm_i915_mocs_table *table, 593 unsigned int index) 594 { 595 if (index < table->size && table->table[index].used) 596 return table->table[index].l3cc_value; 597 return table->table[table->unused_entries_index].l3cc_value; 598 } 599 600 static u32 l3cc_combine(u16 low, u16 high) 601 { 602 return low | (u32)high << 16; 603 } 604 605 #define for_each_l3cc(l3cc, t, i) \ 606 for (i = 0; \ 607 i < ((t)->n_entries + 1) / 2 ? \ 608 (l3cc = l3cc_combine(get_entry_l3cc((t), 2 * i), \ 609 get_entry_l3cc((t), 2 * i + 1))), 1 : \ 610 0; \ 611 i++) 612 613 static void init_l3cc_table(struct intel_gt *gt, 614 const struct drm_i915_mocs_table *table) 615 { 616 unsigned long flags; 617 unsigned int i; 618 u32 l3cc; 619 620 intel_gt_mcr_lock(gt, &flags); 621 for_each_l3cc(l3cc, table, i) 622 if (GRAPHICS_VER_FULL(gt->i915) >= IP_VER(12, 50)) 623 intel_gt_mcr_multicast_write_fw(gt, XEHP_LNCFCMOCS(i), l3cc); 624 else 625 intel_uncore_write_fw(gt->uncore, GEN9_LNCFCMOCS(i), l3cc); 626 intel_gt_mcr_unlock(gt, flags); 627 } 628 629 void intel_mocs_init_engine(struct intel_engine_cs *engine) 630 { 631 struct drm_i915_mocs_table table; 632 unsigned int flags; 633 634 /* Called under a blanket forcewake */ 635 assert_forcewakes_active(engine->uncore, FORCEWAKE_ALL); 636 637 flags = get_mocs_settings(engine->i915, &table); 638 if (!flags) 639 return; 640 641 /* Platforms with global MOCS do not need per-engine initialization. */ 642 if (flags & HAS_ENGINE_MOCS) 643 init_mocs_table(engine, &table); 644 645 if (flags & HAS_RENDER_L3CC && engine->class == RENDER_CLASS) 646 init_l3cc_table(engine->gt, &table); 647 } 648 649 static u32 global_mocs_offset(void) 650 { 651 return i915_mmio_reg_offset(GEN12_GLOBAL_MOCS(0)); 652 } 653 654 void intel_set_mocs_index(struct intel_gt *gt) 655 { 656 struct drm_i915_mocs_table table; 657 658 get_mocs_settings(gt->i915, &table); 659 gt->mocs.uc_index = table.uc_index; 660 if (HAS_L3_CCS_READ(gt->i915)) 661 gt->mocs.wb_index = table.wb_index; 662 } 663 664 void intel_mocs_init(struct intel_gt *gt) 665 { 666 struct drm_i915_mocs_table table; 667 unsigned int flags; 668 669 /* 670 * LLC and eDRAM control values are not applicable to dgfx 671 */ 672 flags = get_mocs_settings(gt->i915, &table); 673 if (flags & HAS_GLOBAL_MOCS) 674 __init_mocs_table(gt->uncore, &table, global_mocs_offset()); 675 676 /* 677 * Initialize the L3CC table as part of mocs initalization to make 678 * sure the LNCFCMOCSx registers are programmed for the subsequent 679 * memory transactions including guc transactions 680 */ 681 if (flags & HAS_RENDER_L3CC) 682 init_l3cc_table(gt, &table); 683 } 684 685 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) 686 #include "selftest_mocs.c" 687 #endif 688