1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2022 Intel Corporation 4 */ 5 6 #ifndef __INTEL_GT_REGS__ 7 #define __INTEL_GT_REGS__ 8 9 #include "i915_reg_defs.h" 10 11 #define MCR_REG(offset) ((const i915_mcr_reg_t){ .reg = (offset) }) 12 13 /* 14 * The perf control registers are technically multicast registers, but the 15 * driver never needs to read/write them directly; we only use them to build 16 * lists of registers (where they're mixed in with other non-MCR registers) 17 * and then operate on the offset directly. For now we'll just define them 18 * as non-multicast so we can place them on the same list, but we may want 19 * to try to come up with a better way to handle heterogeneous lists of 20 * registers in the future. 21 */ 22 #define PERF_REG(offset) _MMIO(offset) 23 24 /* RPM unit config (Gen8+) */ 25 #define RPM_CONFIG0 _MMIO(0xd00) 26 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 27 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 28 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 29 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 30 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 31 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 32 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 33 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 34 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 35 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 36 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 37 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 38 39 #define RPM_CONFIG1 _MMIO(0xd04) 40 #define GEN10_GT_NOA_ENABLE (1 << 9) 41 42 /* RCP unit config (Gen8+) */ 43 #define RCP_CONFIG _MMIO(0xd08) 44 45 #define RC6_LOCATION _MMIO(0xd40) 46 #define RC6_CTX_IN_DRAM (1 << 0) 47 #define RC6_CTX_BASE _MMIO(0xd48) 48 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 49 50 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0xd50 + (n) * 4) 51 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0xd70 + (n) * 4) 52 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0xd84) 53 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0xd88) 54 55 #define FORCEWAKE_ACK_GSC _MMIO(0xdf8) 56 #define FORCEWAKE_ACK_GT_MTL _MMIO(0xdfc) 57 58 #define GMD_ID_GRAPHICS _MMIO(0xd8c) 59 #define GMD_ID_MEDIA _MMIO(MTL_MEDIA_GSI_BASE + 0xd8c) 60 61 #define MCFG_MCR_SELECTOR _MMIO(0xfd0) 62 #define MTL_MCR_SELECTOR _MMIO(0xfd4) 63 #define SF_MCR_SELECTOR _MMIO(0xfd8) 64 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 65 #define GAM_MCR_SELECTOR _MMIO(0xfe0) 66 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 67 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 68 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 69 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 70 #define GEN11_MCR_MULTICAST REG_BIT(31) 71 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) 72 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) 73 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) 74 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) 75 #define MTL_MCR_GROUPID REG_GENMASK(11, 8) 76 #define MTL_MCR_INSTANCEID REG_GENMASK(3, 0) 77 78 #define IPEIR_I965 _MMIO(0x2064) 79 #define IPEHR_I965 _MMIO(0x2068) 80 81 /* 82 * On GEN4, only the render ring INSTDONE exists and has a different 83 * layout than the GEN7+ version. 84 * The GEN2 counterpart of this register is GEN2_INSTDONE. 85 */ 86 #define INSTPS _MMIO(0x2070) /* 965+ only */ 87 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 88 #define ACTHD_I965 _MMIO(0x2074) 89 #define HWS_PGA _MMIO(0x2080) 90 #define HWS_ADDRESS_MASK 0xfffff000 91 #define HWS_START_ADDRESS_SHIFT 4 92 93 #define _3D_CHICKEN _MMIO(0x2084) 94 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 95 96 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 97 #define PWRCTX_EN (1 << 0) 98 99 #define FF_SLICE_CHICKEN _MMIO(0x2088) 100 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) 101 102 /* GM45+ chicken bits -- debug workaround bits that may be required 103 * for various sorts of correct behavior. The top 16 bits of each are 104 * the enables for writing to the corresponding low bit. 105 */ 106 #define _3D_CHICKEN2 _MMIO(0x208c) 107 /* Disables pipelining of read flushes past the SF-WIZ interface. 108 * Required on all Ironlake steppings according to the B-Spec, but the 109 * particular danger of not doing so is not specified. 110 */ 111 #define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 112 113 #define _3D_CHICKEN3 _MMIO(0x2090) 114 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) 115 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 116 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 117 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 118 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */ 119 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 120 121 #define GEN2_INSTDONE _MMIO(0x2090) 122 #define NOPID _MMIO(0x2094) 123 #define HWSTAM _MMIO(0x2098) 124 125 #define WAIT_FOR_RC6_EXIT _MMIO(0x20cc) 126 /* HSW only */ 127 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 128 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 129 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 130 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 131 /* HSW+ */ 132 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 133 #define HSW_RCS_CONTEXT_ENABLE (1 << 7) 134 #define HSW_RCS_INHIBIT (1 << 8) 135 /* Gen8 */ 136 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 137 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 138 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 139 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 140 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 141 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 142 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 143 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 144 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 145 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 146 147 #define GEN6_GT_MODE _MMIO(0x20d0) 148 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 149 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 150 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 151 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 152 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 153 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 154 155 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 156 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20d4) 157 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 158 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7) 159 160 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 161 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14) 162 163 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 164 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8) 165 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10) 166 #define GEN12_PERF_FIX_BALANCING_CFE_DISABLE REG_BIT(15) 167 168 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 169 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1) 170 #define GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON _MMIO(0x20ec) 171 #define GEN12_REPLAY_MODE_GRANULARITY REG_BIT(0) 172 173 /* WaClearTdlStateAckDirtyBits */ 174 #define GEN8_STATE_ACK _MMIO(0x20f0) 175 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20f8) 176 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 177 #define GEN9_STATE_ACK_TDL0 (1 << 12) 178 #define GEN9_STATE_ACK_TDL1 (1 << 13) 179 #define GEN9_STATE_ACK_TDL2 (1 << 14) 180 #define GEN9_STATE_ACK_TDL3 (1 << 15) 181 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 182 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 183 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 184 185 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 186 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8) 187 #define CM0_IZ_OPT_DISABLE (1 << 6) 188 #define CM0_ZR_OPT_DISABLE (1 << 5) 189 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5) 190 #define CM0_DEPTH_EVICT_DISABLE (1 << 4) 191 #define CM0_COLOR_EVICT_DISABLE (1 << 3) 192 #define CM0_DEPTH_WRITE_DISABLE (1 << 1) 193 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0) 194 195 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 196 197 /* 198 * Logical Context regs 199 */ 200 /* 201 * Notes on SNB/IVB/VLV context size: 202 * - Power context is saved elsewhere (LLC or stolen) 203 * - Ring/execlist context is saved on SNB, not on IVB 204 * - Extended context size already includes render context size 205 * - We always need to follow the extended context size. 206 * SNB BSpec has comments indicating that we should use the 207 * render context size instead if execlists are disabled, but 208 * based on empirical testing that's just nonsense. 209 * - Pipelined/VF state is saved on SNB/IVB respectively 210 * - GT1 size just indicates how much of render context 211 * doesn't need saving on GT1 212 */ 213 #define CXT_SIZE _MMIO(0x21a0) 214 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 215 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 216 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 217 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 218 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 219 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 220 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 221 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 222 #define GEN7_CXT_SIZE _MMIO(0x21a8) 223 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 224 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 225 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 226 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 227 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 228 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 229 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 230 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 231 232 #define HSW_MI_PREDICATE_RESULT_2 _MMIO(0x2214) 233 234 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 235 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11) 236 237 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 238 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 239 240 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 241 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 242 243 #define HS_INVOCATION_COUNT _MMIO(0x2300) 244 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 245 #define DS_INVOCATION_COUNT _MMIO(0x2308) 246 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 247 #define IA_VERTICES_COUNT _MMIO(0x2310) 248 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 249 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 250 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 251 #define VS_INVOCATION_COUNT _MMIO(0x2320) 252 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 253 #define GS_INVOCATION_COUNT _MMIO(0x2328) 254 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 255 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 256 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 257 #define CL_INVOCATION_COUNT _MMIO(0x2338) 258 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 259 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 260 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 261 #define PS_INVOCATION_COUNT _MMIO(0x2348) 262 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 263 #define PS_DEPTH_COUNT _MMIO(0x2350) 264 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 265 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 266 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 267 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 268 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 269 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243c) 270 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 271 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 272 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 273 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 274 275 #define GFX_MODE _MMIO(0x2520) 276 277 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 278 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0) 279 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 280 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 281 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 282 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 283 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 284 285 #define DRAW_WATERMARK _MMIO(0x26c0) 286 #define VERT_WM_VAL REG_GENMASK(9, 0) 287 288 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */ 289 290 #define RENDER_HWS_PGA_GEN7 _MMIO(0x4080) 291 292 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 293 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 294 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) 295 296 #define GAM_ECOCHK _MMIO(0x4090) 297 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25) 298 #define ECOCHK_SNB_BIT (1 << 10) 299 #define ECOCHK_DIS_TLB (1 << 8) 300 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6) 301 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3) 302 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3) 303 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4) 304 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3) 305 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3) 306 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3) 307 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3) 308 309 #define GEN8_RING_FAULT_REG _MMIO(0x4094) 310 #define _RING_FAULT_REG_RCS 0x4094 311 #define _RING_FAULT_REG_VCS 0x4194 312 #define _RING_FAULT_REG_BCS 0x4294 313 #define _RING_FAULT_REG_VECS 0x4394 314 #define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \ 315 _RING_FAULT_REG_RCS, \ 316 _RING_FAULT_REG_VCS, \ 317 _RING_FAULT_REG_VECS, \ 318 _RING_FAULT_REG_BCS)) 319 320 #define ERROR_GEN6 _MMIO(0x40a0) 321 322 #define DONE_REG _MMIO(0x40b0) 323 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 324 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 325 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4) 326 #define BSD_HWS_PGA_GEN7 _MMIO(0x4180) 327 #define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208) 328 #define GEN12_VD0_AUX_NV _MMIO(0x4218) 329 #define GEN12_VD1_AUX_NV _MMIO(0x4228) 330 331 #define GEN8_RTCR _MMIO(0x4260) 332 #define GEN8_M1TCR _MMIO(0x4264) 333 #define GEN8_M2TCR _MMIO(0x4268) 334 #define GEN8_BTCR _MMIO(0x426c) 335 #define GEN8_VTCR _MMIO(0x4270) 336 337 #define GEN12_VD2_AUX_NV _MMIO(0x4298) 338 #define GEN12_VD3_AUX_NV _MMIO(0x42a8) 339 #define GEN12_VE0_AUX_NV _MMIO(0x4238) 340 341 #define BLT_HWS_PGA_GEN7 _MMIO(0x4280) 342 343 #define GEN12_VE1_AUX_NV _MMIO(0x42b8) 344 #define AUX_INV REG_BIT(0) 345 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x4380) 346 347 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4) 348 349 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 350 351 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4) 352 #define XEHP_PAT_INDEX(index) MCR_REG(0x4800 + (index) * 4) 353 354 #define XEHP_TILE0_ADDR_RANGE MCR_REG(0x4900) 355 #define XEHP_TILE_LMEM_RANGE_SHIFT 8 356 357 #define XEHP_FLAT_CCS_BASE_ADDR MCR_REG(0x4910) 358 #define XEHP_CCS_BASE_SHIFT 8 359 360 #define GAMTARBMODE _MMIO(0x4a08) 361 #define ARB_MODE_BWGTLB_DISABLE (1 << 9) 362 #define ARB_MODE_SWIZZLE_BDW (1 << 1) 363 364 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 365 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18) 366 367 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 368 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31) 369 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28) 370 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24) 371 372 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 373 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 374 375 #define GEN11_GACB_PERF_CTRL _MMIO(0x4b80) 376 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) 377 #define GEN11_HASH_CTRL_BIT0 (1 << 0) 378 #define GEN11_HASH_CTRL_BIT4 (1 << 12) 379 380 /* gamt regs */ 381 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 382 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 383 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 384 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 385 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 386 387 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 388 #define MMCD_PCLA (1 << 31) 389 #define MMCD_HOTSPOT_EN (1 << 27) 390 391 /* There are the 4 64-bit counter registers, one for each stream output */ 392 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 393 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 394 395 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 396 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 397 398 #define GEN9_WM_CHICKEN3 _MMIO(0x5588) 399 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) 400 401 #define CHICKEN_RASTER_1 _MMIO(0x6204) 402 #define DIS_SF_ROUND_NEAREST_EVEN REG_BIT(8) 403 404 #define CHICKEN_RASTER_2 _MMIO(0x6208) 405 #define TBIMR_FAST_CLIP REG_BIT(5) 406 407 #define VFLSKPD MCR_REG(0x62a8) 408 #define DIS_OVER_FETCH_CACHE REG_BIT(1) 409 #define DIS_MULT_MISS_RD_SQUASH REG_BIT(0) 410 411 #define GEN12_FF_MODE2 _MMIO(0x6604) 412 #define XEHP_FF_MODE2 MCR_REG(0x6604) 413 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24) 414 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224) 415 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16) 416 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4) 417 418 #define XEHPG_INSTDONE_GEOM_SVG MCR_REG(0x666c) 419 420 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 421 #define RC_OP_FLUSH_ENABLE (1 << 0) 422 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2) 423 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 424 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6) 425 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6) 426 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1) 427 428 #define GEN7_GT_MODE _MMIO(0x7008) 429 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 430 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 431 432 /* GEN7 chicken */ 433 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 434 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10) 435 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14) 436 437 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 438 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13) 439 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12) 440 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8) 441 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0) 442 443 #define HIZ_CHICKEN _MMIO(0x7018) 444 #define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15) 445 #define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14) 446 #define HZ_DEPTH_TEST_LE_GE_OPT_DISABLE REG_BIT(13) 447 #define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3) 448 449 #define GEN8_L3CNTLREG _MMIO(0x7034) 450 #define GEN8_ERRDETBCTRL (1 << 9) 451 452 #define GEN7_SC_INSTDONE _MMIO(0x7100) 453 #define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104) 454 #define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108) 455 456 /* GEN8 chicken */ 457 #define HDC_CHICKEN0 _MMIO(0x7300) 458 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15) 459 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14) 460 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11) 461 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5) 462 #define HDC_FORCE_NON_COHERENT (1 << 4) 463 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10) 464 465 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 466 467 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304) 468 #define XEHP_COMMON_SLICE_CHICKEN3 MCR_REG(0x7304) 469 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12) 470 #define XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE REG_BIT(12) 471 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11) 472 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9) 473 474 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 475 #define XEHP_SLICE_COMMON_ECO_CHICKEN1 MCR_REG(0x731c) 476 #define MSC_MSAA_REODER_BUF_BYPASS_DISABLE REG_BIT(14) 477 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11) 478 479 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4) 480 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 481 ((slice) % 3) * 0x4) 482 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 483 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2)) 484 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 485 486 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8) 487 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 488 ((slice) % 3) * 0x8) 489 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8) 490 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 491 ((slice) % 3) * 0x8) 492 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 493 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 494 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 495 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 496 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 497 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 498 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 499 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 500 501 #define VF_PREEMPTION _MMIO(0x83a4) 502 #define PREEMPTION_VERTEX_COUNT REG_GENMASK(15, 0) 503 504 #define VFG_PREEMPTION_CHICKEN _MMIO(0x83b4) 505 #define POLYGON_TRIFAN_LINELOOP_DISABLE REG_BIT(4) 506 507 #define GEN8_RC6_CTX_INFO _MMIO(0x8504) 508 509 #define XEHP_SQCM MCR_REG(0x8724) 510 #define EN_32B_ACCESS REG_BIT(30) 511 512 #define HSW_IDICR _MMIO(0x9008) 513 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 514 515 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 516 #define GEN6_MBC_SNPCR_SHIFT 21 517 #define GEN6_MBC_SNPCR_MASK (3 << 21) 518 #define GEN6_MBC_SNPCR_MAX (0 << 21) 519 #define GEN6_MBC_SNPCR_MED (1 << 21) 520 #define GEN6_MBC_SNPCR_LOW (2 << 21) 521 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */ 522 523 #define VLV_G3DCTL _MMIO(0x9024) 524 #define VLV_GSCKGCTL _MMIO(0x9028) 525 526 /* WaCatErrorRejectionIssue */ 527 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 528 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11) 529 530 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 531 #define FBC_LLC_FULLY_OPEN REG_BIT(30) 532 533 #define GEN6_MBCTL _MMIO(0x907c) 534 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 535 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 536 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 537 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 538 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 539 540 /* Fuse readout registers for GT */ 541 #define XEHP_FUSE4 _MMIO(0x9114) 542 #define GT_L3_EXC_MASK REG_GENMASK(6, 4) 543 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118) 544 #define GEN10_L3BANK_PAIR_COUNT 4 545 #define GEN10_L3BANK_MASK 0x0F 546 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */ 547 #define GEN12_MAX_MSLICES 4 548 #define GEN12_MEML3_EN_MASK 0x0F 549 550 #define HSW_PAVP_FUSE1 _MMIO(0x911c) 551 #define XEHP_SFC_ENABLE_MASK REG_GENMASK(27, 24) 552 #define HSW_F1_EU_DIS_MASK REG_GENMASK(17, 16) 553 #define HSW_F1_EU_DIS_10EUS 0 554 #define HSW_F1_EU_DIS_8EUS 1 555 #define HSW_F1_EU_DIS_6EUS 2 556 557 #define GEN8_FUSE2 _MMIO(0x9120) 558 #define GEN8_F2_SS_DIS_SHIFT 21 559 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 560 #define GEN8_F2_S_ENA_SHIFT 25 561 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 562 #define GEN9_F2_SS_DIS_SHIFT 20 563 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 564 #define GEN10_F2_S_ENA_SHIFT 22 565 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 566 #define GEN10_F2_SS_DIS_SHIFT 18 567 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 568 569 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 570 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4) 571 #define GEN11_EU_DISABLE _MMIO(0x9134) 572 #define GEN8_EU_DIS0_S0_MASK 0xffffff 573 #define GEN8_EU_DIS0_S1_SHIFT 24 574 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 575 #define GEN11_EU_DIS_MASK 0xFF 576 #define XEHP_EU_ENABLE _MMIO(0x9134) 577 #define XEHP_EU_ENA_MASK 0xFF 578 579 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 580 #define GEN8_EU_DIS1_S1_MASK 0xffff 581 #define GEN8_EU_DIS1_S2_SHIFT 16 582 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 583 584 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) 585 #define GEN11_GT_S_ENA_MASK 0xFF 586 587 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 588 #define GEN8_EU_DIS2_S2_MASK 0xff 589 590 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913c) 591 #define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913c) 592 593 #define GEN10_EU_DISABLE3 _MMIO(0x9140) 594 #define GEN10_EU_DIS_SS_MASK 0xff 595 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) 596 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff 597 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16 598 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT) 599 600 #define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144) 601 #define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT _MMIO(0x9148) 602 603 #define GEN6_UCGCTL1 _MMIO(0x9400) 604 #define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 605 #define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 606 #define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 607 #define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 608 609 #define GEN6_UCGCTL2 _MMIO(0x9404) 610 #define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 611 #define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 612 #define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 613 #define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 614 #define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 615 #define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 616 617 #define GEN6_UCGCTL3 _MMIO(0x9408) 618 #define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 619 620 #define GEN7_UCGCTL4 _MMIO(0x940c) 621 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25) 622 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14) 623 624 #define GEN6_RCGCTL1 _MMIO(0x9410) 625 #define GEN6_RCGCTL2 _MMIO(0x9414) 626 627 #define GEN6_GDRST _MMIO(0x941c) 628 #define GEN6_GRDOM_FULL (1 << 0) 629 #define GEN6_GRDOM_RENDER (1 << 1) 630 #define GEN6_GRDOM_MEDIA (1 << 2) 631 #define GEN6_GRDOM_BLT (1 << 3) 632 #define GEN6_GRDOM_VECS (1 << 4) 633 #define GEN9_GRDOM_GUC (1 << 5) 634 #define GEN8_GRDOM_MEDIA2 (1 << 7) 635 /* GEN11 changed all bit defs except for FULL & RENDER */ 636 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL 637 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER 638 #define XEHPC_GRDOM_BLT8 REG_BIT(31) 639 #define XEHPC_GRDOM_BLT7 REG_BIT(30) 640 #define XEHPC_GRDOM_BLT6 REG_BIT(29) 641 #define XEHPC_GRDOM_BLT5 REG_BIT(28) 642 #define XEHPC_GRDOM_BLT4 REG_BIT(27) 643 #define XEHPC_GRDOM_BLT3 REG_BIT(26) 644 #define XEHPC_GRDOM_BLT2 REG_BIT(25) 645 #define XEHPC_GRDOM_BLT1 REG_BIT(24) 646 #define GEN11_GRDOM_SFC3 REG_BIT(20) 647 #define GEN11_GRDOM_SFC2 REG_BIT(19) 648 #define GEN11_GRDOM_SFC1 REG_BIT(18) 649 #define GEN11_GRDOM_SFC0 REG_BIT(17) 650 #define GEN11_GRDOM_VECS4 REG_BIT(16) 651 #define GEN11_GRDOM_VECS3 REG_BIT(15) 652 #define GEN11_GRDOM_VECS2 REG_BIT(14) 653 #define GEN11_GRDOM_VECS REG_BIT(13) 654 #define GEN11_GRDOM_MEDIA8 REG_BIT(12) 655 #define GEN11_GRDOM_MEDIA7 REG_BIT(11) 656 #define GEN11_GRDOM_MEDIA6 REG_BIT(10) 657 #define GEN11_GRDOM_MEDIA5 REG_BIT(9) 658 #define GEN11_GRDOM_MEDIA4 REG_BIT(8) 659 #define GEN11_GRDOM_MEDIA3 REG_BIT(7) 660 #define GEN11_GRDOM_MEDIA2 REG_BIT(6) 661 #define GEN11_GRDOM_MEDIA REG_BIT(5) 662 #define GEN11_GRDOM_GUC REG_BIT(3) 663 #define GEN11_GRDOM_BLT REG_BIT(2) 664 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1)) 665 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance)) 666 667 #define GEN6_RSTCTL _MMIO(0x9420) 668 669 #define GEN7_MISCCPCTL _MMIO(0x9424) 670 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0) 671 672 #define GEN8_MISCCPCTL MCR_REG(0x9424) 673 #define GEN8_DOP_CLOCK_GATE_ENABLE REG_BIT(0) 674 #define GEN12_DOP_CLOCK_GATE_RENDER_ENABLE REG_BIT(1) 675 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2) 676 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4) 677 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6) 678 679 #define GEN8_UCGCTL6 _MMIO(0x9430) 680 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24) 681 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14) 682 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28) 683 684 #define UNSLCGCTL9430 _MMIO(0x9430) 685 #define MSQDUNIT_CLKGATE_DIS REG_BIT(3) 686 687 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) 688 #define VFUNIT_CLKGATE_DIS REG_BIT(20) 689 #define TSGUNIT_CLKGATE_DIS REG_BIT(17) /* XEHPSDV */ 690 #define CG3DDISCFEG_CLKGATE_DIS REG_BIT(17) /* DG2 */ 691 #define GAMEDIA_CLKGATE_DIS REG_BIT(11) 692 #define HSUNIT_CLKGATE_DIS REG_BIT(8) 693 #define VSUNIT_CLKGATE_DIS REG_BIT(3) 694 695 #define UNSLCGCTL9440 _MMIO(0x9440) 696 #define GAMTLBOACS_CLKGATE_DIS REG_BIT(28) 697 #define GAMTLBVDBOX5_CLKGATE_DIS REG_BIT(27) 698 #define GAMTLBVDBOX6_CLKGATE_DIS REG_BIT(26) 699 #define GAMTLBVDBOX3_CLKGATE_DIS REG_BIT(24) 700 #define GAMTLBVDBOX4_CLKGATE_DIS REG_BIT(23) 701 #define GAMTLBVDBOX7_CLKGATE_DIS REG_BIT(22) 702 #define GAMTLBVDBOX2_CLKGATE_DIS REG_BIT(21) 703 #define GAMTLBVDBOX0_CLKGATE_DIS REG_BIT(17) 704 #define GAMTLBKCR_CLKGATE_DIS REG_BIT(16) 705 #define GAMTLBGUC_CLKGATE_DIS REG_BIT(15) 706 #define GAMTLBBLT_CLKGATE_DIS REG_BIT(14) 707 #define GAMTLBVDBOX1_CLKGATE_DIS REG_BIT(6) 708 709 #define UNSLCGCTL9444 _MMIO(0x9444) 710 #define GAMTLBGFXA0_CLKGATE_DIS REG_BIT(30) 711 #define GAMTLBGFXA1_CLKGATE_DIS REG_BIT(29) 712 #define GAMTLBCOMPA0_CLKGATE_DIS REG_BIT(28) 713 #define GAMTLBCOMPA1_CLKGATE_DIS REG_BIT(27) 714 #define GAMTLBCOMPB0_CLKGATE_DIS REG_BIT(26) 715 #define GAMTLBCOMPB1_CLKGATE_DIS REG_BIT(25) 716 #define GAMTLBCOMPC0_CLKGATE_DIS REG_BIT(24) 717 #define GAMTLBCOMPC1_CLKGATE_DIS REG_BIT(23) 718 #define GAMTLBCOMPD0_CLKGATE_DIS REG_BIT(22) 719 #define GAMTLBCOMPD1_CLKGATE_DIS REG_BIT(21) 720 #define GAMTLBMERT_CLKGATE_DIS REG_BIT(20) 721 #define GAMTLBVEBOX3_CLKGATE_DIS REG_BIT(19) 722 #define GAMTLBVEBOX2_CLKGATE_DIS REG_BIT(18) 723 #define GAMTLBVEBOX1_CLKGATE_DIS REG_BIT(17) 724 #define GAMTLBVEBOX0_CLKGATE_DIS REG_BIT(16) 725 #define LTCDD_CLKGATE_DIS REG_BIT(10) 726 727 #define GEN11_SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 728 #define XEHP_SLICE_UNIT_LEVEL_CLKGATE MCR_REG(0x94d4) 729 #define SARBUNIT_CLKGATE_DIS (1 << 5) 730 #define RCCUNIT_CLKGATE_DIS (1 << 7) 731 #define MSCUNIT_CLKGATE_DIS (1 << 10) 732 #define NODEDSS_CLKGATE_DIS REG_BIT(12) 733 #define L3_CLKGATE_DIS REG_BIT(16) 734 #define L3_CR2X_CLKGATE_DIS REG_BIT(17) 735 736 #define SCCGCTL94DC MCR_REG(0x94dc) 737 #define CG3DDISURB REG_BIT(14) 738 739 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4) 740 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19) 741 #define PSDUNIT_CLKGATE_DIS REG_BIT(5) 742 743 #define GEN11_SUBSLICE_UNIT_LEVEL_CLKGATE MCR_REG(0x9524) 744 #define DSS_ROUTER_CLKGATE_DIS REG_BIT(28) 745 #define GWUNIT_CLKGATE_DIS REG_BIT(16) 746 747 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 MCR_REG(0x9528) 748 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9) 749 750 #define SSMCGCTL9530 MCR_REG(0x9530) 751 #define RTFUNIT_CLKGATE_DIS REG_BIT(18) 752 753 #define GEN10_DFR_RATIO_EN_AND_CHICKEN MCR_REG(0x9550) 754 #define DFR_DISABLE (1 << 9) 755 756 #define INF_UNIT_LEVEL_CLKGATE MCR_REG(0x9560) 757 #define CGPSF_CLKGATE_DIS (1 << 3) 758 759 #define MICRO_BP0_0 _MMIO(0x9800) 760 #define MICRO_BP0_2 _MMIO(0x9804) 761 #define MICRO_BP0_1 _MMIO(0x9808) 762 #define MICRO_BP1_0 _MMIO(0x980c) 763 #define MICRO_BP1_2 _MMIO(0x9810) 764 #define MICRO_BP1_1 _MMIO(0x9814) 765 #define MICRO_BP2_0 _MMIO(0x9818) 766 #define MICRO_BP2_2 _MMIO(0x981c) 767 #define MICRO_BP2_1 _MMIO(0x9820) 768 #define MICRO_BP3_0 _MMIO(0x9824) 769 #define MICRO_BP3_2 _MMIO(0x9828) 770 #define MICRO_BP3_1 _MMIO(0x982c) 771 #define MICRO_BP_TRIGGER _MMIO(0x9830) 772 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 773 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 774 #define MICRO_BP_FIRED_ARMED _MMIO(0x983c) 775 776 #define GEN6_GFXPAUSE _MMIO(0xa000) 777 #define GEN6_RPNSWREQ _MMIO(0xa008) 778 #define GEN6_TURBO_DISABLE (1 << 31) 779 #define GEN6_FREQUENCY(x) ((x) << 25) 780 #define HSW_FREQUENCY(x) ((x) << 24) 781 #define GEN9_FREQUENCY(x) ((x) << 23) 782 #define GEN6_OFFSET(x) ((x) << 19) 783 #define GEN6_AGGRESSIVE_TURBO (0 << 15) 784 #define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23 785 #define GEN9_IGNORE_SLICE_RATIO (0 << 0) 786 #define GEN12_MEDIA_FREQ_RATIO REG_BIT(13) 787 788 #define GEN6_RC_VIDEO_FREQ _MMIO(0xa00c) 789 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16) 790 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17) 791 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18) 792 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20) 793 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22) 794 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24) 795 #define GEN7_RC_CTL_TO_MODE (1 << 28) 796 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27) 797 #define GEN6_RC_CTL_HW_ENABLE (1 << 31) 798 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xa010) 799 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xa014) 800 #define GEN6_RPSTAT1 _MMIO(0xa01c) 801 #define GEN6_CAGF_SHIFT 8 802 #define HSW_CAGF_SHIFT 7 803 #define GEN9_CAGF_SHIFT 23 804 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 805 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 806 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 807 #define GEN6_RP_CONTROL _MMIO(0xa024) 808 #define GEN6_RP_MEDIA_TURBO (1 << 11) 809 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9) 810 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9) 811 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9) 812 #define GEN6_RP_MEDIA_HW_MODE (1 << 9) 813 #define GEN6_RP_MEDIA_SW_MODE (0 << 9) 814 #define GEN6_RP_MEDIA_IS_GFX (1 << 8) 815 #define GEN6_RP_ENABLE (1 << 7) 816 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3) 817 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3) 818 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3) 819 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0) 820 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0) 821 #define GEN6_RPSWCTL_SHIFT 9 822 #define GEN9_RPSWCTL_ENABLE (0x2 << GEN6_RPSWCTL_SHIFT) 823 #define GEN9_RPSWCTL_DISABLE (0x0 << GEN6_RPSWCTL_SHIFT) 824 #define GEN6_RP_UP_THRESHOLD _MMIO(0xa02c) 825 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xa030) 826 #define GEN6_RP_CUR_UP_EI _MMIO(0xa050) 827 #define GEN6_RP_EI_MASK 0xffffff 828 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 829 #define GEN6_RP_CUR_UP _MMIO(0xa054) 830 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 831 #define GEN6_RP_PREV_UP _MMIO(0xa058) 832 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xa05c) 833 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 834 #define GEN6_RP_CUR_DOWN _MMIO(0xa060) 835 #define GEN6_RP_PREV_DOWN _MMIO(0xa064) 836 #define GEN6_RP_UP_EI _MMIO(0xa068) 837 #define GEN6_RP_DOWN_EI _MMIO(0xa06c) 838 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xa070) 839 #define GEN6_RPDEUHWTC _MMIO(0xa080) 840 #define GEN6_RPDEUC _MMIO(0xa084) 841 #define GEN6_RPDEUCSW _MMIO(0xa088) 842 #define GEN6_RC_CONTROL _MMIO(0xa090) 843 #define GEN6_RC_STATE _MMIO(0xa094) 844 #define RC_SW_TARGET_STATE_SHIFT 16 845 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 846 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xa098) 847 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xa09c) 848 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xa0a0) 849 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xa0a0) 850 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xa0a8) 851 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xa0ac) 852 #define GEN6_RC_SLEEP _MMIO(0xa0b0) 853 #define GEN6_RCUBMABDTMR _MMIO(0xa0b0) 854 #define GEN6_RC1e_THRESHOLD _MMIO(0xa0b4) 855 #define GEN6_RC6_THRESHOLD _MMIO(0xa0b8) 856 #define GEN6_RC6p_THRESHOLD _MMIO(0xa0bc) 857 #define VLV_RCEDATA _MMIO(0xa0bc) 858 #define GEN6_RC6pp_THRESHOLD _MMIO(0xa0c0) 859 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xa0c4) 860 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xa0c8) 861 862 #define GEN6_PMINTRMSK _MMIO(0xa168) 863 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31) 864 #define ARAT_EXPIRED_INTRMSK (1 << 9) 865 866 #define GEN8_MISC_CTRL0 _MMIO(0xa180) 867 868 #define ECOBUS _MMIO(0xa180) 869 #define FORCEWAKE_MT_ENABLE (1 << 5) 870 871 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 872 #define FORCEWAKE_GT_GEN9 _MMIO(0xa188) 873 #define FORCEWAKE _MMIO(0xa18c) 874 875 #define VLV_SPAREG2H _MMIO(0xa194) 876 877 #define GEN9_PG_ENABLE _MMIO(0xa210) 878 #define GEN9_RENDER_PG_ENABLE REG_BIT(0) 879 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1) 880 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2) 881 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n)) 882 #define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n)) 883 884 #define GEN8_PUSHBUS_CONTROL _MMIO(0xa248) 885 #define GEN8_PUSHBUS_ENABLE _MMIO(0xa250) 886 #define GEN8_PUSHBUS_SHIFT _MMIO(0xa25c) 887 888 /* GPM unit config (Gen9+) */ 889 #define CTC_MODE _MMIO(0xa26c) 890 #define CTC_SOURCE_PARAMETER_MASK 1 891 #define CTC_SOURCE_CRYSTAL_CLOCK 0 892 #define CTC_SOURCE_DIVIDE_LOGIC 1 893 #define CTC_SHIFT_PARAMETER_SHIFT 1 894 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 895 896 /* GPM MSG_IDLE */ 897 #define MSG_IDLE_CS _MMIO(0x8000) 898 #define MSG_IDLE_VCS0 _MMIO(0x8004) 899 #define MSG_IDLE_VCS1 _MMIO(0x8008) 900 #define MSG_IDLE_BCS _MMIO(0x800C) 901 #define MSG_IDLE_VECS0 _MMIO(0x8010) 902 #define MSG_IDLE_VCS2 _MMIO(0x80C0) 903 #define MSG_IDLE_VCS3 _MMIO(0x80C4) 904 #define MSG_IDLE_VCS4 _MMIO(0x80C8) 905 #define MSG_IDLE_VCS5 _MMIO(0x80CC) 906 #define MSG_IDLE_VCS6 _MMIO(0x80D0) 907 #define MSG_IDLE_VCS7 _MMIO(0x80D4) 908 #define MSG_IDLE_VECS1 _MMIO(0x80D8) 909 #define MSG_IDLE_VECS2 _MMIO(0x80DC) 910 #define MSG_IDLE_VECS3 _MMIO(0x80E0) 911 #define MSG_IDLE_FW_MASK REG_GENMASK(13, 9) 912 #define MSG_IDLE_FW_SHIFT 9 913 914 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 915 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 916 917 #define VLV_PWRDWNUPCTL _MMIO(0xa294) 918 919 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xa2a0) 920 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 921 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 922 923 #define MISC_STATUS0 _MMIO(0xa500) 924 #define MISC_STATUS1 _MMIO(0xa504) 925 926 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) 927 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) 928 929 #define FORCEWAKE_REQ_GSC _MMIO(0xa618) 930 931 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 932 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 933 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 934 #define CHV_SS_PG_ENABLE (1 << 1) 935 #define CHV_EU08_PG_ENABLE (1 << 9) 936 #define CHV_EU19_PG_ENABLE (1 << 17) 937 #define CHV_EU210_PG_ENABLE (1 << 25) 938 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 939 #define CHV_EU311_PG_ENABLE (1 << 1) 940 941 #define GEN7_SARCHKMD _MMIO(0xb000) 942 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31) 943 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30) 944 945 #define GEN8_GARBCNTL _MMIO(0xb004) 946 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) 947 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) 948 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) 949 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) 950 951 #define GEN9_SCRATCH_LNCF1 _MMIO(0xb008) 952 #define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0) 953 954 #define GEN7_L3SQCREG1 _MMIO(0xb010) 955 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 956 957 #define GEN7_L3CNTLREG1 _MMIO(0xb01c) 958 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 959 #define GEN7_L3AGDIS (1 << 19) 960 961 #define XEHPC_LNCFMISCCFGREG0 _MMIO(0xb01c) 962 #define XEHPC_OVRLSCCC REG_BIT(0) 963 964 #define GEN7_L3CNTLREG2 _MMIO(0xb020) 965 966 /* MOCS (Memory Object Control State) registers */ 967 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 968 #define XEHP_LNCFCMOCS(i) MCR_REG(0xb020 + (i) * 4) 969 #define LNCFCMOCS_REG_COUNT 32 970 971 #define GEN7_L3CNTLREG3 _MMIO(0xb024) 972 973 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xb030) 974 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 975 976 #define GEN7_L3SQCREG4 _MMIO(0xb034) 977 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27) 978 979 #define HSW_SCRATCH1 _MMIO(0xb038) 980 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27) 981 982 #define GEN7_L3LOG(slice, i) _MMIO(0xb070 + (slice) * 0x200 + (i) * 4) 983 #define GEN7_L3LOG_SIZE 0x80 984 985 #define XEHP_L3NODEARBCFG MCR_REG(0xb0b4) 986 #define XEHP_LNESPARE REG_BIT(19) 987 988 #define GEN8_L3SQCREG1 MCR_REG(0xb100) 989 /* 990 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 991 * Using the formula in BSpec leads to a hang, while the formula here works 992 * fine and matches the formulas for all other platforms. A BSpec change 993 * request has been filed to clarify this. 994 */ 995 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 996 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 997 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 998 999 #define GEN8_L3SQCREG4 MCR_REG(0xb118) 1000 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) 1001 #define GEN8_LQSC_RO_PERF_DIS (1 << 27) 1002 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) 1003 #define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22) 1004 1005 #define GEN9_SCRATCH1 MCR_REG(0xb11c) 1006 #define EVICTION_PERF_FIX_ENABLE REG_BIT(8) 1007 1008 #define BDW_SCRATCH1 MCR_REG(0xb11c) 1009 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2) 1010 1011 #define GEN11_SCRATCH2 MCR_REG(0xb140) 1012 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19) 1013 1014 #define XEHP_L3SQCREG5 MCR_REG(0xb158) 1015 #define L3_PWM_TIMER_INIT_VAL_MASK REG_GENMASK(9, 0) 1016 1017 #define MLTICTXCTL MCR_REG(0xb170) 1018 #define TDONRENDER REG_BIT(2) 1019 1020 #define XEHP_L3SCQREG7 MCR_REG(0xb188) 1021 #define BLEND_FILL_CACHING_OPT_DIS REG_BIT(3) 1022 1023 #define XEHPC_L3SCRUB _MMIO(0xb18c) 1024 #define SCRUB_CL_DWNGRADE_SHARED REG_BIT(12) 1025 #define SCRUB_RATE_PER_BANK_MASK REG_GENMASK(2, 0) 1026 #define SCRUB_RATE_4B_PER_CLK REG_FIELD_PREP(SCRUB_RATE_PER_BANK_MASK, 0x6) 1027 1028 #define L3SQCREG1_CCS0 MCR_REG(0xb200) 1029 #define FLUSHALLNONCOH REG_BIT(5) 1030 1031 #define GEN11_GLBLINVL _MMIO(0xb404) 1032 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) 1033 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) 1034 1035 #define GEN11_LSN_UNSLCVC _MMIO(0xb43c) 1036 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) 1037 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) 1038 1039 #define GUCPMTIMESTAMP _MMIO(0xc3e8) 1040 1041 #define __GEN9_RCS0_MOCS0 0xc800 1042 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4) 1043 #define __GEN9_VCS0_MOCS0 0xc900 1044 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4) 1045 #define __GEN9_VCS1_MOCS0 0xca00 1046 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4) 1047 #define __GEN9_VECS0_MOCS0 0xcb00 1048 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4) 1049 #define __GEN9_BCS0_MOCS0 0xcc00 1050 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4) 1051 1052 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8) 1053 #define XEHP_FAULT_TLB_DATA0 MCR_REG(0xceb8) 1054 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc) 1055 #define XEHP_FAULT_TLB_DATA1 MCR_REG(0xcebc) 1056 #define FAULT_VA_HIGH_BITS (0xf << 0) 1057 #define FAULT_GTT_SEL (1 << 4) 1058 1059 #define GEN12_RING_FAULT_REG _MMIO(0xcec4) 1060 #define XEHP_RING_FAULT_REG MCR_REG(0xcec4) 1061 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 1062 #define RING_FAULT_GTTSEL_MASK (1 << 11) 1063 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 1064 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 1065 #define RING_FAULT_VALID (1 << 0) 1066 1067 #define GEN12_GFX_TLB_INV_CR _MMIO(0xced8) 1068 #define XEHP_GFX_TLB_INV_CR MCR_REG(0xced8) 1069 #define GEN12_VD_TLB_INV_CR _MMIO(0xcedc) 1070 #define XEHP_VD_TLB_INV_CR MCR_REG(0xcedc) 1071 #define GEN12_VE_TLB_INV_CR _MMIO(0xcee0) 1072 #define XEHP_VE_TLB_INV_CR MCR_REG(0xcee0) 1073 #define GEN12_BLT_TLB_INV_CR _MMIO(0xcee4) 1074 #define XEHP_BLT_TLB_INV_CR MCR_REG(0xcee4) 1075 #define GEN12_COMPCTX_TLB_INV_CR _MMIO(0xcf04) 1076 #define XEHP_COMPCTX_TLB_INV_CR MCR_REG(0xcf04) 1077 1078 #define XEHP_MERT_MOD_CTRL MCR_REG(0xcf28) 1079 #define RENDER_MOD_CTRL MCR_REG(0xcf2c) 1080 #define COMP_MOD_CTRL MCR_REG(0xcf30) 1081 #define VDBX_MOD_CTRL MCR_REG(0xcf34) 1082 #define VEBX_MOD_CTRL MCR_REG(0xcf38) 1083 #define FORCE_MISS_FTLB REG_BIT(3) 1084 1085 #define GEN12_GAMSTLB_CTRL _MMIO(0xcf4c) 1086 #define CONTROL_BLOCK_CLKGATE_DIS REG_BIT(12) 1087 #define EGRESS_BLOCK_CLKGATE_DIS REG_BIT(11) 1088 #define TAG_BLOCK_CLKGATE_DIS REG_BIT(7) 1089 1090 #define GEN12_GAMCNTRL_CTRL _MMIO(0xcf54) 1091 #define INVALIDATION_BROADCAST_MODE_DIS REG_BIT(12) 1092 #define GLOBAL_INVALIDATION_MODE REG_BIT(2) 1093 1094 #define GEN12_GAM_DONE _MMIO(0xcf68) 1095 1096 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 1097 #define GEN8_HALF_SLICE_CHICKEN1 MCR_REG(0xe100) 1098 #define GEN7_MAX_PS_THREAD_DEP (8 << 12) 1099 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10) 1100 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4) 1101 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3) 1102 1103 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 1104 #define GEN8_SAMPLER_INSTDONE MCR_REG(0xe160) 1105 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 1106 #define GEN8_ROW_INSTDONE MCR_REG(0xe164) 1107 1108 #define HALF_SLICE_CHICKEN2 MCR_REG(0xe180) 1109 #define GEN8_ST_PO_DISABLE (1 << 13) 1110 1111 #define HSW_HALF_SLICE_CHICKEN3 _MMIO(0xe184) 1112 #define GEN8_HALF_SLICE_CHICKEN3 MCR_REG(0xe184) 1113 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9) 1114 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8) 1115 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5) 1116 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1) 1117 1118 #define GEN9_HALF_SLICE_CHICKEN5 MCR_REG(0xe188) 1119 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5) 1120 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3) 1121 1122 #define GEN10_SAMPLER_MODE MCR_REG(0xe18c) 1123 #define ENABLE_SMALLPL REG_BIT(15) 1124 #define SC_DISABLE_POWER_OPTIMIZATION_EBB REG_BIT(9) 1125 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) 1126 1127 #define GEN9_HALF_SLICE_CHICKEN7 MCR_REG(0xe194) 1128 #define DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA REG_BIT(15) 1129 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR REG_BIT(8) 1130 #define GEN9_ENABLE_YV12_BUGFIX REG_BIT(4) 1131 #define GEN9_ENABLE_GPGPU_PREEMPTION REG_BIT(2) 1132 1133 #define GEN10_CACHE_MODE_SS MCR_REG(0xe420) 1134 #define ENABLE_EU_COUNT_FOR_TDL_FLUSH REG_BIT(10) 1135 #define DISABLE_ECC REG_BIT(5) 1136 #define FLOAT_BLEND_OPTIMIZATION_ENABLE REG_BIT(4) 1137 #define ENABLE_PREFETCH_INTO_IC REG_BIT(3) 1138 1139 #define EU_PERF_CNTL0 PERF_REG(0xe458) 1140 #define EU_PERF_CNTL4 PERF_REG(0xe45c) 1141 1142 #define GEN9_ROW_CHICKEN4 MCR_REG(0xe48c) 1143 #define GEN12_DISABLE_GRF_CLEAR REG_BIT(13) 1144 #define XEHP_DIS_BBL_SYSPIPE REG_BIT(11) 1145 #define GEN12_DISABLE_TDL_PUSH REG_BIT(9) 1146 #define GEN11_DIS_PICK_2ND_EU REG_BIT(7) 1147 #define GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX REG_BIT(4) 1148 #define THREAD_EX_ARB_MODE REG_GENMASK(3, 2) 1149 #define THREAD_EX_ARB_MODE_RR_AFTER_DEP REG_FIELD_PREP(THREAD_EX_ARB_MODE, 0x2) 1150 1151 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 1152 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 1153 1154 #define GEN8_ROW_CHICKEN MCR_REG(0xe4f0) 1155 #define FLOW_CONTROL_ENABLE REG_BIT(15) 1156 #define UGM_BACKUP_MODE REG_BIT(13) 1157 #define MDQ_ARBITRATION_MODE REG_BIT(12) 1158 #define SYSTOLIC_DOP_CLOCK_GATING_DIS REG_BIT(10) 1159 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE REG_BIT(8) 1160 #define STALL_DOP_GATING_DISABLE REG_BIT(5) 1161 #define THROTTLE_12_5 REG_GENMASK(4, 2) 1162 #define DISABLE_EARLY_EOT REG_BIT(1) 1163 1164 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 1165 1166 #define GEN8_ROW_CHICKEN2 MCR_REG(0xe4f4) 1167 #define GEN12_DISABLE_READ_SUPPRESSION REG_BIT(15) 1168 #define GEN12_DISABLE_EARLY_READ REG_BIT(14) 1169 #define GEN12_ENABLE_LARGE_GRF_MODE REG_BIT(12) 1170 #define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8) 1171 #define GEN12_DISABLE_DOP_GATING REG_BIT(0) 1172 1173 #define RT_CTRL MCR_REG(0xe530) 1174 #define DIS_NULL_QUERY REG_BIT(10) 1175 #define STACKID_CTRL REG_GENMASK(6, 5) 1176 #define STACKID_CTRL_512 REG_FIELD_PREP(STACKID_CTRL, 0x2) 1177 1178 #define EU_PERF_CNTL1 PERF_REG(0xe558) 1179 #define EU_PERF_CNTL5 PERF_REG(0xe55c) 1180 1181 #define XEHP_HDC_CHICKEN0 MCR_REG(0xe5f0) 1182 #define LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK REG_GENMASK(13, 11) 1183 #define ICL_HDC_MODE MCR_REG(0xe5f4) 1184 1185 #define EU_PERF_CNTL2 PERF_REG(0xe658) 1186 #define EU_PERF_CNTL6 PERF_REG(0xe65c) 1187 #define EU_PERF_CNTL3 PERF_REG(0xe758) 1188 1189 #define LSC_CHICKEN_BIT_0 MCR_REG(0xe7c8) 1190 #define DISABLE_D8_D16_COASLESCE REG_BIT(30) 1191 #define FORCE_1_SUB_MESSAGE_PER_FRAGMENT REG_BIT(15) 1192 #define LSC_CHICKEN_BIT_0_UDW MCR_REG(0xe7c8 + 4) 1193 #define DIS_CHAIN_2XSIMD8 REG_BIT(55 - 32) 1194 #define FORCE_SLM_FENCE_SCOPE_TO_TILE REG_BIT(42 - 32) 1195 #define FORCE_UGM_FENCE_SCOPE_TO_TILE REG_BIT(41 - 32) 1196 #define MAXREQS_PER_BANK REG_GENMASK(39 - 32, 37 - 32) 1197 #define DISABLE_128B_EVICTION_COMMAND_UDW REG_BIT(36 - 32) 1198 1199 #define SARB_CHICKEN1 MCR_REG(0xe90c) 1200 #define COMP_CKN_IN REG_GENMASK(30, 29) 1201 1202 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 1203 #define DOP_CLOCK_GATING_DISABLE (1 << 0) 1204 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8) 1205 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1) 1206 1207 #define __GEN11_VCS2_MOCS0 0x10000 1208 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4) 1209 1210 #define CRSTANDVID _MMIO(0x11100) 1211 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 1212 #define PXVFREQ_PX_MASK 0x7f000000 1213 #define PXVFREQ_PX_SHIFT 24 1214 #define VIDFREQ_BASE _MMIO(0x11110) 1215 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 1216 #define VIDFREQ2 _MMIO(0x11114) 1217 #define VIDFREQ3 _MMIO(0x11118) 1218 #define VIDFREQ4 _MMIO(0x1111c) 1219 #define VIDFREQ_P0_MASK 0x1f000000 1220 #define VIDFREQ_P0_SHIFT 24 1221 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 1222 #define VIDFREQ_P0_CSCLK_SHIFT 20 1223 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 1224 #define VIDFREQ_P0_CRCLK_SHIFT 16 1225 #define VIDFREQ_P1_MASK 0x00001f00 1226 #define VIDFREQ_P1_SHIFT 8 1227 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 1228 #define VIDFREQ_P1_CSCLK_SHIFT 4 1229 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 1230 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 1231 #define INTTOEXT_MAP3_SHIFT 24 1232 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 1233 #define INTTOEXT_MAP2_SHIFT 16 1234 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 1235 #define INTTOEXT_MAP1_SHIFT 8 1236 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 1237 #define INTTOEXT_MAP0_SHIFT 0 1238 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 1239 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 1240 #define MEMCTL_CMD_MASK 0xe000 1241 #define MEMCTL_CMD_SHIFT 13 1242 #define MEMCTL_CMD_RCLK_OFF 0 1243 #define MEMCTL_CMD_RCLK_ON 1 1244 #define MEMCTL_CMD_CHFREQ 2 1245 #define MEMCTL_CMD_CHVID 3 1246 #define MEMCTL_CMD_VMMOFF 4 1247 #define MEMCTL_CMD_VMMON 5 1248 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears 1249 when command complete */ 1250 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 1251 #define MEMCTL_FREQ_SHIFT 8 1252 #define MEMCTL_SFCAVM (1 << 7) 1253 #define MEMCTL_TGT_VID_MASK 0x007f 1254 #define MEMIHYST _MMIO(0x1117c) 1255 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 1256 #define MEMINT_RSEXIT_EN (1 << 8) 1257 #define MEMINT_CX_SUPR_EN (1 << 7) 1258 #define MEMINT_CONT_BUSY_EN (1 << 6) 1259 #define MEMINT_AVG_BUSY_EN (1 << 5) 1260 #define MEMINT_EVAL_CHG_EN (1 << 4) 1261 #define MEMINT_MON_IDLE_EN (1 << 3) 1262 #define MEMINT_UP_EVAL_EN (1 << 2) 1263 #define MEMINT_DOWN_EVAL_EN (1 << 1) 1264 #define MEMINT_SW_CMD_EN (1 << 0) 1265 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 1266 #define MEM_RSEXIT_MASK 0xc000 1267 #define MEM_RSEXIT_SHIFT 14 1268 #define MEM_CONT_BUSY_MASK 0x3000 1269 #define MEM_CONT_BUSY_SHIFT 12 1270 #define MEM_AVG_BUSY_MASK 0x0c00 1271 #define MEM_AVG_BUSY_SHIFT 10 1272 #define MEM_EVAL_CHG_MASK 0x0300 1273 #define MEM_EVAL_BUSY_SHIFT 8 1274 #define MEM_MON_IDLE_MASK 0x00c0 1275 #define MEM_MON_IDLE_SHIFT 6 1276 #define MEM_UP_EVAL_MASK 0x0030 1277 #define MEM_UP_EVAL_SHIFT 4 1278 #define MEM_DOWN_EVAL_MASK 0x000c 1279 #define MEM_DOWN_EVAL_SHIFT 2 1280 #define MEM_SW_CMD_MASK 0x0003 1281 #define MEM_INT_STEER_GFX 0 1282 #define MEM_INT_STEER_CMR 1 1283 #define MEM_INT_STEER_SMI 2 1284 #define MEM_INT_STEER_SCI 3 1285 #define MEMINTRSTS _MMIO(0x11184) 1286 #define MEMINT_RSEXIT (1 << 7) 1287 #define MEMINT_CONT_BUSY (1 << 6) 1288 #define MEMINT_AVG_BUSY (1 << 5) 1289 #define MEMINT_EVAL_CHG (1 << 4) 1290 #define MEMINT_MON_IDLE (1 << 3) 1291 #define MEMINT_UP_EVAL (1 << 2) 1292 #define MEMINT_DOWN_EVAL (1 << 1) 1293 #define MEMINT_SW_CMD (1 << 0) 1294 #define MEMMODECTL _MMIO(0x11190) 1295 #define MEMMODE_BOOST_EN (1 << 31) 1296 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 1297 #define MEMMODE_BOOST_FREQ_SHIFT 24 1298 #define MEMMODE_IDLE_MODE_MASK 0x00030000 1299 #define MEMMODE_IDLE_MODE_SHIFT 16 1300 #define MEMMODE_IDLE_MODE_EVAL 0 1301 #define MEMMODE_IDLE_MODE_CONT 1 1302 #define MEMMODE_HWIDLE_EN (1 << 15) 1303 #define MEMMODE_SWMODE_EN (1 << 14) 1304 #define MEMMODE_RCLK_GATE (1 << 13) 1305 #define MEMMODE_HW_UPDATE (1 << 12) 1306 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 1307 #define MEMMODE_FSTART_SHIFT 8 1308 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 1309 #define MEMMODE_FMAX_SHIFT 4 1310 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 1311 #define RCBMAXAVG _MMIO(0x1119c) 1312 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 1313 #define SWMEMCMD_RENDER_OFF (0 << 13) 1314 #define SWMEMCMD_RENDER_ON (1 << 13) 1315 #define SWMEMCMD_SWFREQ (2 << 13) 1316 #define SWMEMCMD_TARVID (3 << 13) 1317 #define SWMEMCMD_VRM_OFF (4 << 13) 1318 #define SWMEMCMD_VRM_ON (5 << 13) 1319 #define CMDSTS (1 << 12) 1320 #define SFCAVM (1 << 11) 1321 #define SWFREQ_MASK 0x0380 /* P0-7 */ 1322 #define SWFREQ_SHIFT 7 1323 #define TARVID_MASK 0x001f 1324 #define MEMSTAT_CTG _MMIO(0x111a0) 1325 #define RCBMINAVG _MMIO(0x111a0) 1326 #define RCUPEI _MMIO(0x111b0) 1327 #define RCDNEI _MMIO(0x111b4) 1328 #define RSTDBYCTL _MMIO(0x111b8) 1329 #define RS1EN (1 << 31) 1330 #define RS2EN (1 << 30) 1331 #define RS3EN (1 << 29) 1332 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */ 1333 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */ 1334 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */ 1335 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */ 1336 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */ 1337 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */ 1338 #define RSX_STATUS_MASK (7 << 20) 1339 #define RSX_STATUS_ON (0 << 20) 1340 #define RSX_STATUS_RC1 (1 << 20) 1341 #define RSX_STATUS_RC1E (2 << 20) 1342 #define RSX_STATUS_RS1 (3 << 20) 1343 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */ 1344 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */ 1345 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */ 1346 #define RSX_STATUS_RSVD2 (7 << 20) 1347 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */ 1348 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */ 1349 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */ 1350 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */ 1351 #define RS1CONTSAV_MASK (3 << 14) 1352 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */ 1353 #define RS1CONTSAV_RSVD (1 << 14) 1354 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */ 1355 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */ 1356 #define NORMSLEXLAT_MASK (3 << 12) 1357 #define SLOW_RS123 (0 << 12) 1358 #define SLOW_RS23 (1 << 12) 1359 #define SLOW_RS3 (2 << 12) 1360 #define NORMAL_RS123 (3 << 12) 1361 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */ 1362 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 1363 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */ 1364 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */ 1365 #define RS_CSTATE_MASK (3 << 4) 1366 #define RS_CSTATE_C367_RS1 (0 << 4) 1367 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4) 1368 #define RS_CSTATE_RSVD (2 << 4) 1369 #define RS_CSTATE_C367_RS2 (3 << 4) 1370 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */ 1371 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */ 1372 #define VIDCTL _MMIO(0x111c0) 1373 #define VIDSTS _MMIO(0x111c8) 1374 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 1375 #define MEMSTAT_ILK _MMIO(0x111f8) 1376 #define MEMSTAT_VID_MASK 0x7f00 1377 #define MEMSTAT_VID_SHIFT 8 1378 #define MEMSTAT_PSTATE_MASK 0x00f8 1379 #define MEMSTAT_PSTATE_SHIFT 3 1380 #define MEMSTAT_MON_ACTV (1 << 2) 1381 #define MEMSTAT_SRC_CTL_MASK 0x0003 1382 #define MEMSTAT_SRC_CTL_CORE 0 1383 #define MEMSTAT_SRC_CTL_TRB 1 1384 #define MEMSTAT_SRC_CTL_THM 2 1385 #define MEMSTAT_SRC_CTL_STDBY 3 1386 #define PMMISC _MMIO(0x11214) 1387 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */ 1388 #define SDEW _MMIO(0x1124c) 1389 #define CSIEW0 _MMIO(0x11250) 1390 #define CSIEW1 _MMIO(0x11254) 1391 #define CSIEW2 _MMIO(0x11258) 1392 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 1393 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 1394 #define MCHAFE _MMIO(0x112c0) 1395 #define CSIEC _MMIO(0x112e0) 1396 #define DMIEC _MMIO(0x112e4) 1397 #define DDREC _MMIO(0x112e8) 1398 #define PEG0EC _MMIO(0x112ec) 1399 #define PEG1EC _MMIO(0x112f0) 1400 #define GFXEC _MMIO(0x112f4) 1401 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 1402 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 1403 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 1404 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 1405 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 1406 #define ECR _MMIO(0x11600) 1407 #define ECR_GPFE (1 << 31) 1408 #define ECR_IMONE (1 << 30) 1409 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 1410 #define OGW0 _MMIO(0x11608) 1411 #define OGW1 _MMIO(0x1160c) 1412 #define EG0 _MMIO(0x11610) 1413 #define EG1 _MMIO(0x11614) 1414 #define EG2 _MMIO(0x11618) 1415 #define EG3 _MMIO(0x1161c) 1416 #define EG4 _MMIO(0x11620) 1417 #define EG5 _MMIO(0x11624) 1418 #define EG6 _MMIO(0x11628) 1419 #define EG7 _MMIO(0x1162c) 1420 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 1421 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 1422 #define LCFUSE02 _MMIO(0x116c0) 1423 #define LCFUSE_HIV_MASK 0x000000ff 1424 1425 #define GAC_ECO_BITS _MMIO(0x14090) 1426 #define ECOBITS_SNB_BIT (1 << 13) 1427 #define ECOBITS_PPGTT_CACHE64B (3 << 8) 1428 #define ECOBITS_PPGTT_CACHE4B (0 << 8) 1429 1430 #define GEN12_RCU_MODE _MMIO(0x14800) 1431 #define GEN12_RCU_MODE_CCS_ENABLE REG_BIT(0) 1432 1433 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 1434 #define CHV_FGT_DISABLE_SS0 (1 << 10) 1435 #define CHV_FGT_DISABLE_SS1 (1 << 11) 1436 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 1437 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 1438 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 1439 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 1440 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 1441 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 1442 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 1443 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 1444 1445 #define BCS_SWCTRL _MMIO(0x22200) 1446 #define BCS_SRC_Y REG_BIT(0) 1447 #define BCS_DST_Y REG_BIT(1) 1448 1449 #define GAB_CTL _MMIO(0x24000) 1450 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8) 1451 1452 #define GEN6_PMISR _MMIO(0x44020) 1453 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 1454 #define GEN6_PMIIR _MMIO(0x44028) 1455 #define GEN6_PMIER _MMIO(0x4402c) 1456 #define GEN6_PM_MBOX_EVENT (1 << 25) 1457 #define GEN6_PM_THERMAL_EVENT (1 << 24) 1458 /* 1459 * For Gen11 these are in the upper word of the GPM_WGBOXPERF 1460 * registers. Shifting is handled on accessing the imr and ier. 1461 */ 1462 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6) 1463 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5) 1464 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4) 1465 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2) 1466 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1) 1467 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \ 1468 GEN6_PM_RP_UP_THRESHOLD | \ 1469 GEN6_PM_RP_DOWN_EI_EXPIRED | \ 1470 GEN6_PM_RP_DOWN_THRESHOLD | \ 1471 GEN6_PM_RP_DOWN_TIMEOUT) 1472 1473 #define GEN7_GT_SCRATCH(i) _MMIO(0x4f100 + (i) * 4) 1474 #define GEN7_GT_SCRATCH_REG_NUM 8 1475 1476 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 1477 #define GFX_FLSH_CNTL_EN (1 << 0) 1478 1479 #define GTFIFODBG _MMIO(0x120000) 1480 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 1481 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 1482 #define GT_FIFO_SBDROPERR (1 << 6) 1483 #define GT_FIFO_BLOBDROPERR (1 << 5) 1484 #define GT_FIFO_SB_READ_ABORTERR (1 << 4) 1485 #define GT_FIFO_DROPERR (1 << 3) 1486 #define GT_FIFO_OVFERR (1 << 2) 1487 #define GT_FIFO_IAWRERR (1 << 1) 1488 #define GT_FIFO_IARDERR (1 << 0) 1489 1490 #define GTFIFOCTL _MMIO(0x120008) 1491 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 1492 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 1493 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 1494 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 1495 1496 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 1497 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 1498 #define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044) 1499 #define FORCEWAKE_KERNEL BIT(0) 1500 #define FORCEWAKE_USER BIT(1) 1501 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 1502 #define FORCEWAKE_ACK _MMIO(0x130090) 1503 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 1504 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 1505 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 1506 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 1507 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 1508 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 1509 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 1510 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 1511 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 1512 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 1513 #define VLV_GFX_CLK_STATUS_BIT (1 << 3) 1514 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2) 1515 #define FORCEWAKE_VLV _MMIO(0x1300b0) 1516 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 1517 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 1518 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 1519 1520 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 1521 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 1522 1523 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 1524 #define GEN6_CORE_CPD_STATE_MASK (7 << 4) 1525 #define GEN6_RCn_MASK 7 1526 #define GEN6_RC0 0 1527 #define GEN6_RC3 2 1528 #define GEN6_RC6 3 1529 #define GEN6_RC7 4 1530 1531 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 1532 #define GEN8_LSLICESTAT_MASK 0x7 1533 1534 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 1535 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 1536 #define VLV_COUNT_RANGE_HIGH (1 << 15) 1537 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5) 1538 #define VLV_RENDER_RC0_COUNT_EN (1 << 4) 1539 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1) 1540 #define VLV_RENDER_RC6_COUNT_EN (1 << 0) 1541 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 1542 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810c) 1543 1544 #define GEN6_GT_GFX_RC6p _MMIO(0x13810c) 1545 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 1546 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 1547 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811c) 1548 1549 #define GEN12_RPSTAT1 _MMIO(0x1381b4) 1550 #define GEN12_VOLTAGE_MASK REG_GENMASK(10, 0) 1551 1552 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4)) 1553 #define GEN11_CSME (31) 1554 #define GEN11_GUNIT (28) 1555 #define GEN11_GUC (25) 1556 #define GEN11_WDPERF (20) 1557 #define GEN11_KCR (19) 1558 #define GEN11_GTPM (16) 1559 #define GEN11_BCS (15) 1560 #define XEHPC_BCS1 (14) 1561 #define XEHPC_BCS2 (13) 1562 #define XEHPC_BCS3 (12) 1563 #define XEHPC_BCS4 (11) 1564 #define XEHPC_BCS5 (10) 1565 #define XEHPC_BCS6 (9) 1566 #define XEHPC_BCS7 (8) 1567 #define XEHPC_BCS8 (23) 1568 #define GEN12_CCS3 (7) 1569 #define GEN12_CCS2 (6) 1570 #define GEN12_CCS1 (5) 1571 #define GEN12_CCS0 (4) 1572 #define GEN11_RCS0 (0) 1573 #define GEN11_VECS(x) (31 - (x)) 1574 #define GEN11_VCS(x) (x) 1575 1576 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) 1577 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) 1578 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) 1579 #define ENGINE1_MASK REG_GENMASK(31, 16) 1580 #define ENGINE0_MASK REG_GENMASK(15, 0) 1581 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) 1582 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) 1583 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) 1584 #define GEN12_CCS_RSVD_INTR_ENABLE _MMIO(0x190048) 1585 1586 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4)) 1587 #define GEN11_INTR_DATA_VALID (1 << 31) 1588 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) 1589 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) 1590 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) 1591 /* irq instances for OTHER_CLASS */ 1592 #define OTHER_GUC_INSTANCE 0 1593 #define OTHER_GTPM_INSTANCE 1 1594 #define OTHER_KCR_INSTANCE 4 1595 #define OTHER_GSC_INSTANCE 6 1596 #define OTHER_MEDIA_GUC_INSTANCE 16 1597 #define OTHER_MEDIA_GTPM_INSTANCE 17 1598 1599 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4)) 1600 1601 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) 1602 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) 1603 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) 1604 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) 1605 #define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0) 1606 #define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4) 1607 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) 1608 #define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4) 1609 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) 1610 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) 1611 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) 1612 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) 1613 #define GEN12_CCS0_CCS1_INTR_MASK _MMIO(0x190100) 1614 #define GEN12_CCS2_CCS3_INTR_MASK _MMIO(0x190104) 1615 #define XEHPC_BCS1_BCS2_INTR_MASK _MMIO(0x190110) 1616 #define XEHPC_BCS3_BCS4_INTR_MASK _MMIO(0x190114) 1617 #define XEHPC_BCS5_BCS6_INTR_MASK _MMIO(0x190118) 1618 #define XEHPC_BCS7_BCS8_INTR_MASK _MMIO(0x19011c) 1619 1620 #define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000) 1621 1622 #define GT0_PACKAGE_ENERGY_STATUS _MMIO(0x250004) 1623 #define GT0_PACKAGE_RAPL_LIMIT _MMIO(0x250008) 1624 #define GT0_PACKAGE_POWER_SKU_UNIT _MMIO(0x250068) 1625 #define GT0_PLATFORM_ENERGY_STATUS _MMIO(0x25006c) 1626 1627 /* 1628 * Standalone Media's non-engine GT registers are located at their regular GT 1629 * offsets plus 0x380000. This extra offset is stored inside the intel_uncore 1630 * structure so that the existing code can be used for both GTs without 1631 * modification. 1632 */ 1633 #define MTL_MEDIA_GSI_BASE 0x380000 1634 1635 #endif /* __INTEL_GT_REGS__ */ 1636