1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2022 Intel Corporation 4 */ 5 6 #ifndef __INTEL_GT_REGS__ 7 #define __INTEL_GT_REGS__ 8 9 #include "i915_reg_defs.h" 10 11 /* RPM unit config (Gen8+) */ 12 #define RPM_CONFIG0 _MMIO(0xd00) 13 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 14 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 15 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 16 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 17 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 18 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 19 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 20 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 21 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 22 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 23 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 24 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 25 26 #define RPM_CONFIG1 _MMIO(0xd04) 27 #define GEN10_GT_NOA_ENABLE (1 << 9) 28 29 /* RCP unit config (Gen8+) */ 30 #define RCP_CONFIG _MMIO(0xd08) 31 32 #define RC6_LOCATION _MMIO(0xd40) 33 #define RC6_CTX_IN_DRAM (1 << 0) 34 #define RC6_CTX_BASE _MMIO(0xd48) 35 #define RC6_CTX_BASE_MASK 0xFFFFFFF0 36 37 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0xd50 + (n) * 4) 38 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0xd70 + (n) * 4) 39 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0xd84) 40 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0xd88) 41 42 #define MCFG_MCR_SELECTOR _MMIO(0xfd0) 43 #define SF_MCR_SELECTOR _MMIO(0xfd8) 44 #define GEN8_MCR_SELECTOR _MMIO(0xfdc) 45 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 46 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 47 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 48 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 49 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) 50 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) 51 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) 52 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) 53 54 #define IPEIR_I965 _MMIO(0x2064) 55 #define IPEHR_I965 _MMIO(0x2068) 56 57 /* 58 * On GEN4, only the render ring INSTDONE exists and has a different 59 * layout than the GEN7+ version. 60 * The GEN2 counterpart of this register is GEN2_INSTDONE. 61 */ 62 #define INSTPS _MMIO(0x2070) /* 965+ only */ 63 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 64 #define ACTHD_I965 _MMIO(0x2074) 65 #define HWS_PGA _MMIO(0x2080) 66 #define HWS_ADDRESS_MASK 0xfffff000 67 #define HWS_START_ADDRESS_SHIFT 4 68 69 #define _3D_CHICKEN _MMIO(0x2084) 70 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 71 72 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 73 #define PWRCTX_EN (1 << 0) 74 75 #define FF_SLICE_CHICKEN _MMIO(0x2088) 76 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) 77 78 /* GM45+ chicken bits -- debug workaround bits that may be required 79 * for various sorts of correct behavior. The top 16 bits of each are 80 * the enables for writing to the corresponding low bit. 81 */ 82 #define _3D_CHICKEN2 _MMIO(0x208c) 83 /* Disables pipelining of read flushes past the SF-WIZ interface. 84 * Required on all Ironlake steppings according to the B-Spec, but the 85 * particular danger of not doing so is not specified. 86 */ 87 #define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 88 89 #define _3D_CHICKEN3 _MMIO(0x2090) 90 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) 91 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 92 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 93 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 94 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */ 95 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 96 97 #define GEN2_INSTDONE _MMIO(0x2090) 98 #define NOPID _MMIO(0x2094) 99 #define HWSTAM _MMIO(0x2098) 100 101 #define WAIT_FOR_RC6_EXIT _MMIO(0x20cc) 102 /* HSW only */ 103 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 104 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 105 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 106 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 107 /* HSW+ */ 108 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 109 #define HSW_RCS_CONTEXT_ENABLE (1 << 7) 110 #define HSW_RCS_INHIBIT (1 << 8) 111 /* Gen8 */ 112 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 113 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 114 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 115 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 116 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 117 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 118 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 119 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 120 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 121 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 122 123 #define GEN6_GT_MODE _MMIO(0x20d0) 124 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 125 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 126 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 127 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 128 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 129 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 130 131 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 132 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20d4) 133 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 134 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7) 135 136 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 137 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14) 138 139 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 140 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8) 141 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10) 142 143 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 144 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1) 145 #define GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON _MMIO(0x20ec) 146 #define GEN12_REPLAY_MODE_GRANULARITY REG_BIT(0) 147 148 /* WaClearTdlStateAckDirtyBits */ 149 #define GEN8_STATE_ACK _MMIO(0x20f0) 150 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20f8) 151 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 152 #define GEN9_STATE_ACK_TDL0 (1 << 12) 153 #define GEN9_STATE_ACK_TDL1 (1 << 13) 154 #define GEN9_STATE_ACK_TDL2 (1 << 14) 155 #define GEN9_STATE_ACK_TDL3 (1 << 15) 156 #define GEN9_SUBSLICE_TDL_ACK_BITS \ 157 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 158 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 159 160 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 161 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8) 162 #define CM0_IZ_OPT_DISABLE (1 << 6) 163 #define CM0_ZR_OPT_DISABLE (1 << 5) 164 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5) 165 #define CM0_DEPTH_EVICT_DISABLE (1 << 4) 166 #define CM0_COLOR_EVICT_DISABLE (1 << 3) 167 #define CM0_DEPTH_WRITE_DISABLE (1 << 1) 168 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0) 169 170 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 171 172 /* 173 * Logical Context regs 174 */ 175 /* 176 * Notes on SNB/IVB/VLV context size: 177 * - Power context is saved elsewhere (LLC or stolen) 178 * - Ring/execlist context is saved on SNB, not on IVB 179 * - Extended context size already includes render context size 180 * - We always need to follow the extended context size. 181 * SNB BSpec has comments indicating that we should use the 182 * render context size instead if execlists are disabled, but 183 * based on empirical testing that's just nonsense. 184 * - Pipelined/VF state is saved on SNB/IVB respectively 185 * - GT1 size just indicates how much of render context 186 * doesn't need saving on GT1 187 */ 188 #define CXT_SIZE _MMIO(0x21a0) 189 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 190 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 191 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 192 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 193 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 194 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 195 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 196 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 197 #define GEN7_CXT_SIZE _MMIO(0x21a8) 198 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 199 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 200 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 201 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 202 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 203 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 204 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 205 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 206 207 #define HSW_MI_PREDICATE_RESULT_2 _MMIO(0x2214) 208 209 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 210 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11) 211 212 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 213 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 214 215 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 216 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 217 218 #define HS_INVOCATION_COUNT _MMIO(0x2300) 219 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 220 #define DS_INVOCATION_COUNT _MMIO(0x2308) 221 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 222 #define IA_VERTICES_COUNT _MMIO(0x2310) 223 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 224 #define IA_PRIMITIVES_COUNT _MMIO(0x2318) 225 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 226 #define VS_INVOCATION_COUNT _MMIO(0x2320) 227 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 228 #define GS_INVOCATION_COUNT _MMIO(0x2328) 229 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 230 #define GS_PRIMITIVES_COUNT _MMIO(0x2330) 231 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 232 #define CL_INVOCATION_COUNT _MMIO(0x2338) 233 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 234 #define CL_PRIMITIVES_COUNT _MMIO(0x2340) 235 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 236 #define PS_INVOCATION_COUNT _MMIO(0x2348) 237 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 238 #define PS_DEPTH_COUNT _MMIO(0x2350) 239 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 240 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 241 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 242 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 243 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 244 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243c) 245 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 246 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 247 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 248 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 249 250 #define GFX_MODE _MMIO(0x2520) 251 252 #define GEN8_CS_CHICKEN1 _MMIO(0x2580) 253 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0) 254 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 255 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 256 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 257 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 258 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 259 260 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */ 261 262 #define RENDER_HWS_PGA_GEN7 _MMIO(0x4080) 263 264 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 265 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 266 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) 267 268 #define GAM_ECOCHK _MMIO(0x4090) 269 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25) 270 #define ECOCHK_SNB_BIT (1 << 10) 271 #define ECOCHK_DIS_TLB (1 << 8) 272 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6) 273 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3) 274 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3) 275 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4) 276 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3) 277 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3) 278 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3) 279 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3) 280 281 #define GEN8_RING_FAULT_REG _MMIO(0x4094) 282 #define _RING_FAULT_REG_RCS 0x4094 283 #define _RING_FAULT_REG_VCS 0x4194 284 #define _RING_FAULT_REG_BCS 0x4294 285 #define _RING_FAULT_REG_VECS 0x4394 286 #define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \ 287 _RING_FAULT_REG_RCS, \ 288 _RING_FAULT_REG_VCS, \ 289 _RING_FAULT_REG_VECS, \ 290 _RING_FAULT_REG_BCS)) 291 292 #define ERROR_GEN6 _MMIO(0x40a0) 293 294 #define DONE_REG _MMIO(0x40b0) 295 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 296 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 297 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4) 298 #define BSD_HWS_PGA_GEN7 _MMIO(0x4180) 299 #define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208) 300 #define GEN12_VD0_AUX_NV _MMIO(0x4218) 301 #define GEN12_VD1_AUX_NV _MMIO(0x4228) 302 303 #define GEN8_RTCR _MMIO(0x4260) 304 #define GEN8_M1TCR _MMIO(0x4264) 305 #define GEN8_M2TCR _MMIO(0x4268) 306 #define GEN8_BTCR _MMIO(0x426c) 307 #define GEN8_VTCR _MMIO(0x4270) 308 309 #define GEN12_VD2_AUX_NV _MMIO(0x4298) 310 #define GEN12_VD3_AUX_NV _MMIO(0x42a8) 311 #define GEN12_VE0_AUX_NV _MMIO(0x4238) 312 313 #define BLT_HWS_PGA_GEN7 _MMIO(0x4280) 314 315 #define GEN12_VE1_AUX_NV _MMIO(0x42b8) 316 #define AUX_INV REG_BIT(0) 317 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x4380) 318 319 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4) 320 321 #define GEN7_TLB_RD_ADDR _MMIO(0x4700) 322 323 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4) 324 325 #define XEHPSDV_FLAT_CCS_BASE_ADDR _MMIO(0x4910) 326 #define XEHPSDV_CCS_BASE_SHIFT 8 327 328 #define GAMTARBMODE _MMIO(0x4a08) 329 #define ARB_MODE_BWGTLB_DISABLE (1 << 9) 330 #define ARB_MODE_SWIZZLE_BDW (1 << 1) 331 332 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 333 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18) 334 335 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 336 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31) 337 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28) 338 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24) 339 340 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 341 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 342 343 #define GEN11_GACB_PERF_CTRL _MMIO(0x4b80) 344 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) 345 #define GEN11_HASH_CTRL_BIT0 (1 << 0) 346 #define GEN11_HASH_CTRL_BIT4 (1 << 12) 347 348 /* gamt regs */ 349 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 350 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 351 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 352 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 353 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 354 355 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 356 #define MMCD_PCLA (1 << 31) 357 #define MMCD_HOTSPOT_EN (1 << 27) 358 359 /* There are the 4 64-bit counter registers, one for each stream output */ 360 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 361 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 362 363 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 364 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 365 366 #define GEN9_WM_CHICKEN3 _MMIO(0x5588) 367 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) 368 369 #define VFLSKPD _MMIO(0x62a8) 370 #define DIS_OVER_FETCH_CACHE REG_BIT(1) 371 #define DIS_MULT_MISS_RD_SQUASH REG_BIT(0) 372 373 #define FF_MODE2 _MMIO(0x6604) 374 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24) 375 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224) 376 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16) 377 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4) 378 379 #define XEHPG_INSTDONE_GEOM_SVG _MMIO(0x666c) 380 381 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 382 #define RC_OP_FLUSH_ENABLE (1 << 0) 383 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2) 384 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 385 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6) 386 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6) 387 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1) 388 389 #define GEN7_GT_MODE _MMIO(0x7008) 390 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 391 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 392 393 /* GEN7 chicken */ 394 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 395 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10) 396 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14) 397 398 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 399 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13) 400 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12) 401 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8) 402 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0) 403 404 #define HIZ_CHICKEN _MMIO(0x7018) 405 #define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15) 406 #define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14) 407 #define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3) 408 409 #define GEN8_L3CNTLREG _MMIO(0x7034) 410 #define GEN8_ERRDETBCTRL (1 << 9) 411 412 #define GEN7_SC_INSTDONE _MMIO(0x7100) 413 #define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104) 414 #define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108) 415 416 /* GEN8 chicken */ 417 #define HDC_CHICKEN0 _MMIO(0x7300) 418 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15) 419 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14) 420 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11) 421 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5) 422 #define HDC_FORCE_NON_COHERENT (1 << 4) 423 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10) 424 425 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 426 427 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304) 428 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12) 429 #define XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE REG_BIT(12) 430 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11) 431 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9) 432 433 /* GEN9 chicken */ 434 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 435 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 436 437 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 438 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14) 439 440 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 441 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11) 442 443 #define SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 444 #define MSC_MSAA_REODER_BUF_BYPASS_DISABLE REG_BIT(14) 445 446 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4) 447 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 448 ((slice) % 3) * 0x4) 449 #define GEN9_PGCTL_SLICE_ACK (1 << 0) 450 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2)) 451 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 452 453 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8) 454 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 455 ((slice) % 3) * 0x8) 456 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8) 457 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 458 ((slice) % 3) * 0x8) 459 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 460 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 461 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 462 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 463 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 464 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 465 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 466 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 467 468 #define GEN8_RC6_CTX_INFO _MMIO(0x8504) 469 470 #define GEN12_SQCM _MMIO(0x8724) 471 #define EN_32B_ACCESS REG_BIT(30) 472 473 #define HSW_IDICR _MMIO(0x9008) 474 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 475 476 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 477 #define GEN6_MBC_SNPCR_SHIFT 21 478 #define GEN6_MBC_SNPCR_MASK (3 << 21) 479 #define GEN6_MBC_SNPCR_MAX (0 << 21) 480 #define GEN6_MBC_SNPCR_MED (1 << 21) 481 #define GEN6_MBC_SNPCR_LOW (2 << 21) 482 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */ 483 484 #define VLV_G3DCTL _MMIO(0x9024) 485 #define VLV_GSCKGCTL _MMIO(0x9028) 486 487 /* WaCatErrorRejectionIssue */ 488 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 489 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11) 490 491 #define FBC_LLC_READ_CTRL _MMIO(0x9044) 492 #define FBC_LLC_FULLY_OPEN REG_BIT(30) 493 494 #define GEN6_MBCTL _MMIO(0x907c) 495 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 496 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 497 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 498 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 499 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 500 501 /* Fuse readout registers for GT */ 502 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118) 503 #define GEN10_L3BANK_PAIR_COUNT 4 504 #define GEN10_L3BANK_MASK 0x0F 505 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */ 506 #define GEN12_MAX_MSLICES 4 507 #define GEN12_MEML3_EN_MASK 0x0F 508 509 #define HSW_PAVP_FUSE1 _MMIO(0x911c) 510 #define XEHP_SFC_ENABLE_MASK REG_GENMASK(27, 24) 511 #define HSW_F1_EU_DIS_MASK REG_GENMASK(17, 16) 512 #define HSW_F1_EU_DIS_10EUS 0 513 #define HSW_F1_EU_DIS_8EUS 1 514 #define HSW_F1_EU_DIS_6EUS 2 515 516 #define GEN8_FUSE2 _MMIO(0x9120) 517 #define GEN8_F2_SS_DIS_SHIFT 21 518 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 519 #define GEN8_F2_S_ENA_SHIFT 25 520 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 521 #define GEN9_F2_SS_DIS_SHIFT 20 522 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 523 #define GEN10_F2_S_ENA_SHIFT 22 524 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 525 #define GEN10_F2_SS_DIS_SHIFT 18 526 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 527 528 #define GEN8_EU_DISABLE0 _MMIO(0x9134) 529 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4) 530 #define GEN11_EU_DISABLE _MMIO(0x9134) 531 #define GEN8_EU_DIS0_S0_MASK 0xffffff 532 #define GEN8_EU_DIS0_S1_SHIFT 24 533 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 534 #define GEN11_EU_DIS_MASK 0xFF 535 #define XEHP_EU_ENABLE _MMIO(0x9134) 536 #define XEHP_EU_ENA_MASK 0xFF 537 538 #define GEN8_EU_DISABLE1 _MMIO(0x9138) 539 #define GEN8_EU_DIS1_S1_MASK 0xffff 540 #define GEN8_EU_DIS1_S2_SHIFT 16 541 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 542 543 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) 544 #define GEN11_GT_S_ENA_MASK 0xFF 545 546 #define GEN8_EU_DISABLE2 _MMIO(0x913c) 547 #define GEN8_EU_DIS2_S2_MASK 0xff 548 549 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913c) 550 #define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913c) 551 552 #define GEN10_EU_DISABLE3 _MMIO(0x9140) 553 #define GEN10_EU_DIS_SS_MASK 0xff 554 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) 555 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff 556 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16 557 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT) 558 559 #define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144) 560 561 #define GEN6_UCGCTL1 _MMIO(0x9400) 562 #define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 563 #define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 564 #define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 565 #define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 566 567 #define GEN6_UCGCTL2 _MMIO(0x9404) 568 #define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 569 #define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 570 #define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 571 #define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 572 #define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 573 #define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 574 575 #define GEN6_UCGCTL3 _MMIO(0x9408) 576 #define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 577 578 #define GEN7_UCGCTL4 _MMIO(0x940c) 579 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25) 580 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14) 581 582 #define GEN6_RCGCTL1 _MMIO(0x9410) 583 #define GEN6_RCGCTL2 _MMIO(0x9414) 584 585 #define GEN6_GDRST _MMIO(0x941c) 586 #define GEN6_GRDOM_FULL (1 << 0) 587 #define GEN6_GRDOM_RENDER (1 << 1) 588 #define GEN6_GRDOM_MEDIA (1 << 2) 589 #define GEN6_GRDOM_BLT (1 << 3) 590 #define GEN6_GRDOM_VECS (1 << 4) 591 #define GEN9_GRDOM_GUC (1 << 5) 592 #define GEN8_GRDOM_MEDIA2 (1 << 7) 593 /* GEN11 changed all bit defs except for FULL & RENDER */ 594 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL 595 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER 596 #define GEN11_GRDOM_BLT (1 << 2) 597 #define GEN11_GRDOM_GUC (1 << 3) 598 #define GEN11_GRDOM_MEDIA (1 << 5) 599 #define GEN11_GRDOM_MEDIA2 (1 << 6) 600 #define GEN11_GRDOM_MEDIA3 (1 << 7) 601 #define GEN11_GRDOM_MEDIA4 (1 << 8) 602 #define GEN11_GRDOM_MEDIA5 (1 << 9) 603 #define GEN11_GRDOM_MEDIA6 (1 << 10) 604 #define GEN11_GRDOM_MEDIA7 (1 << 11) 605 #define GEN11_GRDOM_MEDIA8 (1 << 12) 606 #define GEN11_GRDOM_VECS (1 << 13) 607 #define GEN11_GRDOM_VECS2 (1 << 14) 608 #define GEN11_GRDOM_VECS3 (1 << 15) 609 #define GEN11_GRDOM_VECS4 (1 << 16) 610 #define GEN11_GRDOM_SFC0 (1 << 17) 611 #define GEN11_GRDOM_SFC1 (1 << 18) 612 #define GEN11_GRDOM_SFC2 (1 << 19) 613 #define GEN11_GRDOM_SFC3 (1 << 20) 614 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1)) 615 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance)) 616 617 #define GEN6_RSTCTL _MMIO(0x9420) 618 619 #define GEN7_MISCCPCTL _MMIO(0x9424) 620 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0) 621 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2) 622 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4) 623 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6) 624 625 #define GEN8_UCGCTL6 _MMIO(0x9430) 626 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24) 627 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14) 628 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28) 629 630 #define UNSLCGCTL9430 _MMIO(0x9430) 631 #define MSQDUNIT_CLKGATE_DIS REG_BIT(3) 632 633 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) 634 #define VFUNIT_CLKGATE_DIS REG_BIT(20) 635 #define TSGUNIT_CLKGATE_DIS REG_BIT(17) /* XEHPSDV */ 636 #define CG3DDISCFEG_CLKGATE_DIS REG_BIT(17) /* DG2 */ 637 #define GAMEDIA_CLKGATE_DIS REG_BIT(11) 638 #define HSUNIT_CLKGATE_DIS REG_BIT(8) 639 #define VSUNIT_CLKGATE_DIS REG_BIT(3) 640 641 #define UNSLCGCTL9440 _MMIO(0x9440) 642 #define GAMTLBOACS_CLKGATE_DIS REG_BIT(28) 643 #define GAMTLBVDBOX5_CLKGATE_DIS REG_BIT(27) 644 #define GAMTLBVDBOX6_CLKGATE_DIS REG_BIT(26) 645 #define GAMTLBVDBOX3_CLKGATE_DIS REG_BIT(24) 646 #define GAMTLBVDBOX4_CLKGATE_DIS REG_BIT(23) 647 #define GAMTLBVDBOX7_CLKGATE_DIS REG_BIT(22) 648 #define GAMTLBVDBOX2_CLKGATE_DIS REG_BIT(21) 649 #define GAMTLBVDBOX0_CLKGATE_DIS REG_BIT(17) 650 #define GAMTLBKCR_CLKGATE_DIS REG_BIT(16) 651 #define GAMTLBGUC_CLKGATE_DIS REG_BIT(15) 652 #define GAMTLBBLT_CLKGATE_DIS REG_BIT(14) 653 #define GAMTLBVDBOX1_CLKGATE_DIS REG_BIT(6) 654 655 #define UNSLCGCTL9444 _MMIO(0x9444) 656 #define GAMTLBGFXA0_CLKGATE_DIS REG_BIT(30) 657 #define GAMTLBGFXA1_CLKGATE_DIS REG_BIT(29) 658 #define GAMTLBCOMPA0_CLKGATE_DIS REG_BIT(28) 659 #define GAMTLBCOMPA1_CLKGATE_DIS REG_BIT(27) 660 #define GAMTLBCOMPB0_CLKGATE_DIS REG_BIT(26) 661 #define GAMTLBCOMPB1_CLKGATE_DIS REG_BIT(25) 662 #define GAMTLBCOMPC0_CLKGATE_DIS REG_BIT(24) 663 #define GAMTLBCOMPC1_CLKGATE_DIS REG_BIT(23) 664 #define GAMTLBCOMPD0_CLKGATE_DIS REG_BIT(22) 665 #define GAMTLBCOMPD1_CLKGATE_DIS REG_BIT(21) 666 #define GAMTLBMERT_CLKGATE_DIS REG_BIT(20) 667 #define GAMTLBVEBOX3_CLKGATE_DIS REG_BIT(19) 668 #define GAMTLBVEBOX2_CLKGATE_DIS REG_BIT(18) 669 #define GAMTLBVEBOX1_CLKGATE_DIS REG_BIT(17) 670 #define GAMTLBVEBOX0_CLKGATE_DIS REG_BIT(16) 671 #define LTCDD_CLKGATE_DIS REG_BIT(10) 672 673 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 674 #define SARBUNIT_CLKGATE_DIS (1 << 5) 675 #define RCCUNIT_CLKGATE_DIS (1 << 7) 676 #define MSCUNIT_CLKGATE_DIS (1 << 10) 677 #define NODEDSS_CLKGATE_DIS REG_BIT(12) 678 #define L3_CLKGATE_DIS REG_BIT(16) 679 #define L3_CR2X_CLKGATE_DIS REG_BIT(17) 680 681 #define SCCGCTL94DC _MMIO(0x94dc) 682 #define CG3DDISURB REG_BIT(14) 683 684 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4) 685 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19) 686 #define PSDUNIT_CLKGATE_DIS REG_BIT(5) 687 688 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524) 689 #define DSS_ROUTER_CLKGATE_DIS REG_BIT(28) 690 #define GWUNIT_CLKGATE_DIS REG_BIT(16) 691 692 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528) 693 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9) 694 695 #define SSMCGCTL9530 _MMIO(0x9530) 696 #define RTFUNIT_CLKGATE_DIS REG_BIT(18) 697 698 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550) 699 #define DFR_DISABLE (1 << 9) 700 701 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560) 702 #define CGPSF_CLKGATE_DIS (1 << 3) 703 704 #define MICRO_BP0_0 _MMIO(0x9800) 705 #define MICRO_BP0_2 _MMIO(0x9804) 706 #define MICRO_BP0_1 _MMIO(0x9808) 707 #define MICRO_BP1_0 _MMIO(0x980c) 708 #define MICRO_BP1_2 _MMIO(0x9810) 709 #define MICRO_BP1_1 _MMIO(0x9814) 710 #define MICRO_BP2_0 _MMIO(0x9818) 711 #define MICRO_BP2_2 _MMIO(0x981c) 712 #define MICRO_BP2_1 _MMIO(0x9820) 713 #define MICRO_BP3_0 _MMIO(0x9824) 714 #define MICRO_BP3_2 _MMIO(0x9828) 715 #define MICRO_BP3_1 _MMIO(0x982c) 716 #define MICRO_BP_TRIGGER _MMIO(0x9830) 717 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 718 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 719 #define MICRO_BP_FIRED_ARMED _MMIO(0x983c) 720 721 #define GEN6_GFXPAUSE _MMIO(0xa000) 722 #define GEN6_RPNSWREQ _MMIO(0xa008) 723 #define GEN6_TURBO_DISABLE (1 << 31) 724 #define GEN6_FREQUENCY(x) ((x) << 25) 725 #define HSW_FREQUENCY(x) ((x) << 24) 726 #define GEN9_FREQUENCY(x) ((x) << 23) 727 #define GEN6_OFFSET(x) ((x) << 19) 728 #define GEN6_AGGRESSIVE_TURBO (0 << 15) 729 #define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23 730 #define GEN9_IGNORE_SLICE_RATIO (0 << 0) 731 732 #define GEN6_RC_VIDEO_FREQ _MMIO(0xa00c) 733 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16) 734 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17) 735 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18) 736 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20) 737 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22) 738 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24) 739 #define GEN7_RC_CTL_TO_MODE (1 << 28) 740 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27) 741 #define GEN6_RC_CTL_HW_ENABLE (1 << 31) 742 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xa010) 743 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xa014) 744 #define GEN6_RPSTAT1 _MMIO(0xa01c) 745 #define GEN6_CAGF_SHIFT 8 746 #define HSW_CAGF_SHIFT 7 747 #define GEN9_CAGF_SHIFT 23 748 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 749 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 750 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 751 #define GEN6_RP_CONTROL _MMIO(0xa024) 752 #define GEN6_RP_MEDIA_TURBO (1 << 11) 753 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9) 754 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9) 755 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9) 756 #define GEN6_RP_MEDIA_HW_MODE (1 << 9) 757 #define GEN6_RP_MEDIA_SW_MODE (0 << 9) 758 #define GEN6_RP_MEDIA_IS_GFX (1 << 8) 759 #define GEN6_RP_ENABLE (1 << 7) 760 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3) 761 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3) 762 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3) 763 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0) 764 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0) 765 #define GEN6_RPSWCTL_SHIFT 9 766 #define GEN9_RPSWCTL_ENABLE (0x2 << GEN6_RPSWCTL_SHIFT) 767 #define GEN9_RPSWCTL_DISABLE (0x0 << GEN6_RPSWCTL_SHIFT) 768 #define GEN6_RP_UP_THRESHOLD _MMIO(0xa02c) 769 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xa030) 770 #define GEN6_RP_CUR_UP_EI _MMIO(0xa050) 771 #define GEN6_RP_EI_MASK 0xffffff 772 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 773 #define GEN6_RP_CUR_UP _MMIO(0xa054) 774 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 775 #define GEN6_RP_PREV_UP _MMIO(0xa058) 776 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xa05c) 777 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 778 #define GEN6_RP_CUR_DOWN _MMIO(0xa060) 779 #define GEN6_RP_PREV_DOWN _MMIO(0xa064) 780 #define GEN6_RP_UP_EI _MMIO(0xa068) 781 #define GEN6_RP_DOWN_EI _MMIO(0xa06c) 782 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xa070) 783 #define GEN6_RPDEUHWTC _MMIO(0xa080) 784 #define GEN6_RPDEUC _MMIO(0xa084) 785 #define GEN6_RPDEUCSW _MMIO(0xa088) 786 #define GEN6_RC_CONTROL _MMIO(0xa090) 787 #define GEN6_RC_STATE _MMIO(0xa094) 788 #define RC_SW_TARGET_STATE_SHIFT 16 789 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 790 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xa098) 791 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xa09c) 792 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xa0a0) 793 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xa0a0) 794 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xa0a8) 795 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xa0ac) 796 #define GEN6_RC_SLEEP _MMIO(0xa0b0) 797 #define GEN6_RCUBMABDTMR _MMIO(0xa0b0) 798 #define GEN6_RC1e_THRESHOLD _MMIO(0xa0b4) 799 #define GEN6_RC6_THRESHOLD _MMIO(0xa0b8) 800 #define GEN6_RC6p_THRESHOLD _MMIO(0xa0bc) 801 #define VLV_RCEDATA _MMIO(0xa0bc) 802 #define GEN6_RC6pp_THRESHOLD _MMIO(0xa0c0) 803 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xa0c4) 804 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xa0c8) 805 806 #define GEN6_PMINTRMSK _MMIO(0xa168) 807 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31) 808 #define ARAT_EXPIRED_INTRMSK (1 << 9) 809 810 #define GEN8_MISC_CTRL0 _MMIO(0xa180) 811 812 #define ECOBUS _MMIO(0xa180) 813 #define FORCEWAKE_MT_ENABLE (1 << 5) 814 815 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 816 #define FORCEWAKE_GT_GEN9 _MMIO(0xa188) 817 #define FORCEWAKE _MMIO(0xa18c) 818 819 #define VLV_SPAREG2H _MMIO(0xa194) 820 821 #define GEN9_PG_ENABLE _MMIO(0xa210) 822 #define GEN9_RENDER_PG_ENABLE REG_BIT(0) 823 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1) 824 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2) 825 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n)) 826 #define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n)) 827 828 #define GEN8_PUSHBUS_CONTROL _MMIO(0xa248) 829 #define GEN8_PUSHBUS_ENABLE _MMIO(0xa250) 830 #define GEN8_PUSHBUS_SHIFT _MMIO(0xa25c) 831 832 /* GPM unit config (Gen9+) */ 833 #define CTC_MODE _MMIO(0xa26c) 834 #define CTC_SOURCE_PARAMETER_MASK 1 835 #define CTC_SOURCE_CRYSTAL_CLOCK 0 836 #define CTC_SOURCE_DIVIDE_LOGIC 1 837 #define CTC_SHIFT_PARAMETER_SHIFT 1 838 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 839 840 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 841 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 842 843 #define VLV_PWRDWNUPCTL _MMIO(0xa294) 844 845 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xa2a0) 846 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 847 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 848 849 #define MISC_STATUS0 _MMIO(0xa500) 850 #define MISC_STATUS1 _MMIO(0xa504) 851 852 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) 853 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) 854 855 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 856 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 857 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 858 #define CHV_SS_PG_ENABLE (1 << 1) 859 #define CHV_EU08_PG_ENABLE (1 << 9) 860 #define CHV_EU19_PG_ENABLE (1 << 17) 861 #define CHV_EU210_PG_ENABLE (1 << 25) 862 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 863 #define CHV_EU311_PG_ENABLE (1 << 1) 864 865 #define GEN7_SARCHKMD _MMIO(0xb000) 866 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31) 867 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30) 868 869 #define GEN8_GARBCNTL _MMIO(0xb004) 870 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) 871 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) 872 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) 873 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) 874 875 #define GEN9_SCRATCH_LNCF1 _MMIO(0xb008) 876 #define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0) 877 878 #define GEN7_L3SQCREG1 _MMIO(0xb010) 879 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 880 881 #define GEN7_L3CNTLREG1 _MMIO(0xb01c) 882 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 883 #define GEN7_L3AGDIS (1 << 19) 884 #define GEN7_L3CNTLREG2 _MMIO(0xb020) 885 886 /* MOCS (Memory Object Control State) registers */ 887 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 888 #define GEN9_LNCFCMOCS_REG_COUNT 32 889 890 #define GEN7_L3CNTLREG3 _MMIO(0xb024) 891 892 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xb030) 893 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 894 895 #define GEN7_L3SQCREG4 _MMIO(0xb034) 896 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27) 897 898 #define HSW_SCRATCH1 _MMIO(0xb038) 899 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27) 900 901 #define GEN7_L3LOG(slice, i) _MMIO(0xb070 + (slice) * 0x200 + (i) * 4) 902 #define GEN7_L3LOG_SIZE 0x80 903 904 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0) 905 #define PMFLUSHDONE_LNICRSDROP (1 << 20) 906 #define PMFLUSH_GAPL3UNBLOCK (1 << 21) 907 #define PMFLUSHDONE_LNEBLK (1 << 22) 908 909 #define XEHP_L3NODEARBCFG _MMIO(0xb0b4) 910 #define XEHP_LNESPARE REG_BIT(19) 911 912 #define GEN8_L3SQCREG1 _MMIO(0xb100) 913 /* 914 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 915 * Using the formula in BSpec leads to a hang, while the formula here works 916 * fine and matches the formulas for all other platforms. A BSpec change 917 * request has been filed to clarify this. 918 */ 919 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 920 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 921 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 922 923 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xb114) 924 #define GEN11_I2M_WRITE_DISABLE (1 << 28) 925 926 #define GEN8_L3SQCREG4 _MMIO(0xb118) 927 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) 928 #define GEN8_LQSC_RO_PERF_DIS (1 << 27) 929 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) 930 #define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22) 931 932 #define GEN9_SCRATCH1 _MMIO(0xb11c) 933 #define EVICTION_PERF_FIX_ENABLE REG_BIT(8) 934 935 #define BDW_SCRATCH1 _MMIO(0xb11c) 936 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2) 937 938 #define GEN11_SCRATCH2 _MMIO(0xb140) 939 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19) 940 941 #define GEN11_L3SQCREG5 _MMIO(0xb158) 942 #define L3_PWM_TIMER_INIT_VAL_MASK REG_GENMASK(9, 0) 943 944 #define MLTICTXCTL _MMIO(0xb170) 945 #define TDONRENDER REG_BIT(2) 946 947 #define XEHP_L3SCQREG7 _MMIO(0xb188) 948 #define BLEND_FILL_CACHING_OPT_DIS REG_BIT(3) 949 950 #define L3SQCREG1_CCS0 _MMIO(0xb200) 951 #define FLUSHALLNONCOH REG_BIT(5) 952 953 #define GEN11_GLBLINVL _MMIO(0xb404) 954 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) 955 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) 956 957 #define GEN11_LSN_UNSLCVC _MMIO(0xb43c) 958 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) 959 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) 960 961 #define __GEN9_RCS0_MOCS0 0xc800 962 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4) 963 #define __GEN9_VCS0_MOCS0 0xc900 964 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4) 965 #define __GEN9_VCS1_MOCS0 0xca00 966 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4) 967 #define __GEN9_VECS0_MOCS0 0xcb00 968 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4) 969 #define __GEN9_BCS0_MOCS0 0xcc00 970 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4) 971 972 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8) 973 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc) 974 #define FAULT_VA_HIGH_BITS (0xf << 0) 975 #define FAULT_GTT_SEL (1 << 4) 976 977 #define GEN12_RING_FAULT_REG _MMIO(0xcec4) 978 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 979 #define RING_FAULT_GTTSEL_MASK (1 << 11) 980 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 981 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 982 #define RING_FAULT_VALID (1 << 0) 983 984 #define GEN12_GFX_TLB_INV_CR _MMIO(0xced8) 985 #define GEN12_VD_TLB_INV_CR _MMIO(0xcedc) 986 #define GEN12_VE_TLB_INV_CR _MMIO(0xcee0) 987 #define GEN12_BLT_TLB_INV_CR _MMIO(0xcee4) 988 989 #define GEN12_MERT_MOD_CTRL _MMIO(0xcf28) 990 #define RENDER_MOD_CTRL _MMIO(0xcf2c) 991 #define COMP_MOD_CTRL _MMIO(0xcf30) 992 #define VDBX_MOD_CTRL _MMIO(0xcf34) 993 #define VEBX_MOD_CTRL _MMIO(0xcf38) 994 #define FORCE_MISS_FTLB REG_BIT(3) 995 996 #define GEN12_GAMSTLB_CTRL _MMIO(0xcf4c) 997 #define CONTROL_BLOCK_CLKGATE_DIS REG_BIT(12) 998 #define EGRESS_BLOCK_CLKGATE_DIS REG_BIT(11) 999 #define TAG_BLOCK_CLKGATE_DIS REG_BIT(7) 1000 1001 #define GEN12_GAMCNTRL_CTRL _MMIO(0xcf54) 1002 #define INVALIDATION_BROADCAST_MODE_DIS REG_BIT(12) 1003 #define GLOBAL_INVALIDATION_MODE REG_BIT(2) 1004 1005 #define GEN12_GAM_DONE _MMIO(0xcf68) 1006 1007 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 1008 #define GEN7_MAX_PS_THREAD_DEP (8 << 12) 1009 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10) 1010 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4) 1011 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3) 1012 1013 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 1014 #define GEN7_ROW_INSTDONE _MMIO(0xe164) 1015 1016 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 1017 #define GEN8_ST_PO_DISABLE (1 << 13) 1018 1019 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 1020 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9) 1021 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8) 1022 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5) 1023 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1) 1024 1025 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 1026 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5) 1027 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3) 1028 1029 #define GEN10_SAMPLER_MODE _MMIO(0xe18c) 1030 #define ENABLE_SMALLPL REG_BIT(15) 1031 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) 1032 1033 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 1034 #define DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA REG_BIT(15) 1035 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR REG_BIT(8) 1036 #define GEN9_ENABLE_YV12_BUGFIX REG_BIT(4) 1037 #define GEN9_ENABLE_GPGPU_PREEMPTION REG_BIT(2) 1038 1039 #define GEN10_CACHE_MODE_SS _MMIO(0xe420) 1040 #define ENABLE_PREFETCH_INTO_IC REG_BIT(3) 1041 #define FLOAT_BLEND_OPTIMIZATION_ENABLE REG_BIT(4) 1042 1043 #define EU_PERF_CNTL0 _MMIO(0xe458) 1044 #define EU_PERF_CNTL4 _MMIO(0xe45c) 1045 1046 #define GEN9_ROW_CHICKEN4 _MMIO(0xe48c) 1047 #define GEN12_DISABLE_GRF_CLEAR REG_BIT(13) 1048 #define XEHP_DIS_BBL_SYSPIPE REG_BIT(11) 1049 #define GEN12_DISABLE_TDL_PUSH REG_BIT(9) 1050 #define GEN11_DIS_PICK_2ND_EU REG_BIT(7) 1051 #define GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX REG_BIT(4) 1052 1053 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 1054 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 1055 1056 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 1057 #define FLOW_CONTROL_ENABLE REG_BIT(15) 1058 #define UGM_BACKUP_MODE REG_BIT(13) 1059 #define MDQ_ARBITRATION_MODE REG_BIT(12) 1060 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE REG_BIT(8) 1061 #define STALL_DOP_GATING_DISABLE REG_BIT(5) 1062 #define THROTTLE_12_5 REG_GENMASK(4, 2) 1063 #define DISABLE_EARLY_EOT REG_BIT(1) 1064 1065 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 1066 #define GEN12_DISABLE_READ_SUPPRESSION REG_BIT(15) 1067 #define GEN12_DISABLE_EARLY_READ REG_BIT(14) 1068 #define GEN12_ENABLE_LARGE_GRF_MODE REG_BIT(12) 1069 #define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8) 1070 1071 #define RT_CTRL _MMIO(0xe530) 1072 #define DIS_NULL_QUERY REG_BIT(10) 1073 1074 #define EU_PERF_CNTL1 _MMIO(0xe558) 1075 #define EU_PERF_CNTL5 _MMIO(0xe55c) 1076 1077 #define GEN12_HDC_CHICKEN0 _MMIO(0xe5f0) 1078 #define LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK REG_GENMASK(13, 11) 1079 #define ICL_HDC_MODE _MMIO(0xe5f4) 1080 1081 #define EU_PERF_CNTL2 _MMIO(0xe658) 1082 #define EU_PERF_CNTL6 _MMIO(0xe65c) 1083 #define EU_PERF_CNTL3 _MMIO(0xe758) 1084 1085 #define LSC_CHICKEN_BIT_0 _MMIO(0xe7c8) 1086 #define FORCE_1_SUB_MESSAGE_PER_FRAGMENT REG_BIT(15) 1087 #define LSC_CHICKEN_BIT_0_UDW _MMIO(0xe7c8 + 4) 1088 #define DIS_CHAIN_2XSIMD8 REG_BIT(55 - 32) 1089 #define FORCE_SLM_FENCE_SCOPE_TO_TILE REG_BIT(42 - 32) 1090 #define FORCE_UGM_FENCE_SCOPE_TO_TILE REG_BIT(41 - 32) 1091 #define MAXREQS_PER_BANK REG_GENMASK(39 - 32, 37 - 32) 1092 #define DISABLE_128B_EVICTION_COMMAND_UDW REG_BIT(36 - 32) 1093 1094 #define SARB_CHICKEN1 _MMIO(0xe90c) 1095 #define COMP_CKN_IN REG_GENMASK(30, 29) 1096 1097 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 1098 1099 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 1100 #define DOP_CLOCK_GATING_DISABLE (1 << 0) 1101 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8) 1102 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1) 1103 1104 #define __GEN11_VCS2_MOCS0 0x10000 1105 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4) 1106 1107 #define CRSTANDVID _MMIO(0x11100) 1108 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 1109 #define PXVFREQ_PX_MASK 0x7f000000 1110 #define PXVFREQ_PX_SHIFT 24 1111 #define VIDFREQ_BASE _MMIO(0x11110) 1112 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 1113 #define VIDFREQ2 _MMIO(0x11114) 1114 #define VIDFREQ3 _MMIO(0x11118) 1115 #define VIDFREQ4 _MMIO(0x1111c) 1116 #define VIDFREQ_P0_MASK 0x1f000000 1117 #define VIDFREQ_P0_SHIFT 24 1118 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 1119 #define VIDFREQ_P0_CSCLK_SHIFT 20 1120 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 1121 #define VIDFREQ_P0_CRCLK_SHIFT 16 1122 #define VIDFREQ_P1_MASK 0x00001f00 1123 #define VIDFREQ_P1_SHIFT 8 1124 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 1125 #define VIDFREQ_P1_CSCLK_SHIFT 4 1126 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 1127 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 1128 #define INTTOEXT_MAP3_SHIFT 24 1129 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 1130 #define INTTOEXT_MAP2_SHIFT 16 1131 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 1132 #define INTTOEXT_MAP1_SHIFT 8 1133 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 1134 #define INTTOEXT_MAP0_SHIFT 0 1135 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 1136 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 1137 #define MEMCTL_CMD_MASK 0xe000 1138 #define MEMCTL_CMD_SHIFT 13 1139 #define MEMCTL_CMD_RCLK_OFF 0 1140 #define MEMCTL_CMD_RCLK_ON 1 1141 #define MEMCTL_CMD_CHFREQ 2 1142 #define MEMCTL_CMD_CHVID 3 1143 #define MEMCTL_CMD_VMMOFF 4 1144 #define MEMCTL_CMD_VMMON 5 1145 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears 1146 when command complete */ 1147 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 1148 #define MEMCTL_FREQ_SHIFT 8 1149 #define MEMCTL_SFCAVM (1 << 7) 1150 #define MEMCTL_TGT_VID_MASK 0x007f 1151 #define MEMIHYST _MMIO(0x1117c) 1152 #define MEMINTREN _MMIO(0x11180) /* 16 bits */ 1153 #define MEMINT_RSEXIT_EN (1 << 8) 1154 #define MEMINT_CX_SUPR_EN (1 << 7) 1155 #define MEMINT_CONT_BUSY_EN (1 << 6) 1156 #define MEMINT_AVG_BUSY_EN (1 << 5) 1157 #define MEMINT_EVAL_CHG_EN (1 << 4) 1158 #define MEMINT_MON_IDLE_EN (1 << 3) 1159 #define MEMINT_UP_EVAL_EN (1 << 2) 1160 #define MEMINT_DOWN_EVAL_EN (1 << 1) 1161 #define MEMINT_SW_CMD_EN (1 << 0) 1162 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 1163 #define MEM_RSEXIT_MASK 0xc000 1164 #define MEM_RSEXIT_SHIFT 14 1165 #define MEM_CONT_BUSY_MASK 0x3000 1166 #define MEM_CONT_BUSY_SHIFT 12 1167 #define MEM_AVG_BUSY_MASK 0x0c00 1168 #define MEM_AVG_BUSY_SHIFT 10 1169 #define MEM_EVAL_CHG_MASK 0x0300 1170 #define MEM_EVAL_BUSY_SHIFT 8 1171 #define MEM_MON_IDLE_MASK 0x00c0 1172 #define MEM_MON_IDLE_SHIFT 6 1173 #define MEM_UP_EVAL_MASK 0x0030 1174 #define MEM_UP_EVAL_SHIFT 4 1175 #define MEM_DOWN_EVAL_MASK 0x000c 1176 #define MEM_DOWN_EVAL_SHIFT 2 1177 #define MEM_SW_CMD_MASK 0x0003 1178 #define MEM_INT_STEER_GFX 0 1179 #define MEM_INT_STEER_CMR 1 1180 #define MEM_INT_STEER_SMI 2 1181 #define MEM_INT_STEER_SCI 3 1182 #define MEMINTRSTS _MMIO(0x11184) 1183 #define MEMINT_RSEXIT (1 << 7) 1184 #define MEMINT_CONT_BUSY (1 << 6) 1185 #define MEMINT_AVG_BUSY (1 << 5) 1186 #define MEMINT_EVAL_CHG (1 << 4) 1187 #define MEMINT_MON_IDLE (1 << 3) 1188 #define MEMINT_UP_EVAL (1 << 2) 1189 #define MEMINT_DOWN_EVAL (1 << 1) 1190 #define MEMINT_SW_CMD (1 << 0) 1191 #define MEMMODECTL _MMIO(0x11190) 1192 #define MEMMODE_BOOST_EN (1 << 31) 1193 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 1194 #define MEMMODE_BOOST_FREQ_SHIFT 24 1195 #define MEMMODE_IDLE_MODE_MASK 0x00030000 1196 #define MEMMODE_IDLE_MODE_SHIFT 16 1197 #define MEMMODE_IDLE_MODE_EVAL 0 1198 #define MEMMODE_IDLE_MODE_CONT 1 1199 #define MEMMODE_HWIDLE_EN (1 << 15) 1200 #define MEMMODE_SWMODE_EN (1 << 14) 1201 #define MEMMODE_RCLK_GATE (1 << 13) 1202 #define MEMMODE_HW_UPDATE (1 << 12) 1203 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 1204 #define MEMMODE_FSTART_SHIFT 8 1205 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 1206 #define MEMMODE_FMAX_SHIFT 4 1207 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 1208 #define RCBMAXAVG _MMIO(0x1119c) 1209 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 1210 #define SWMEMCMD_RENDER_OFF (0 << 13) 1211 #define SWMEMCMD_RENDER_ON (1 << 13) 1212 #define SWMEMCMD_SWFREQ (2 << 13) 1213 #define SWMEMCMD_TARVID (3 << 13) 1214 #define SWMEMCMD_VRM_OFF (4 << 13) 1215 #define SWMEMCMD_VRM_ON (5 << 13) 1216 #define CMDSTS (1 << 12) 1217 #define SFCAVM (1 << 11) 1218 #define SWFREQ_MASK 0x0380 /* P0-7 */ 1219 #define SWFREQ_SHIFT 7 1220 #define TARVID_MASK 0x001f 1221 #define MEMSTAT_CTG _MMIO(0x111a0) 1222 #define RCBMINAVG _MMIO(0x111a0) 1223 #define RCUPEI _MMIO(0x111b0) 1224 #define RCDNEI _MMIO(0x111b4) 1225 #define RSTDBYCTL _MMIO(0x111b8) 1226 #define RS1EN (1 << 31) 1227 #define RS2EN (1 << 30) 1228 #define RS3EN (1 << 29) 1229 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */ 1230 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */ 1231 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */ 1232 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */ 1233 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */ 1234 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */ 1235 #define RSX_STATUS_MASK (7 << 20) 1236 #define RSX_STATUS_ON (0 << 20) 1237 #define RSX_STATUS_RC1 (1 << 20) 1238 #define RSX_STATUS_RC1E (2 << 20) 1239 #define RSX_STATUS_RS1 (3 << 20) 1240 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */ 1241 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */ 1242 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */ 1243 #define RSX_STATUS_RSVD2 (7 << 20) 1244 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */ 1245 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */ 1246 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */ 1247 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */ 1248 #define RS1CONTSAV_MASK (3 << 14) 1249 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */ 1250 #define RS1CONTSAV_RSVD (1 << 14) 1251 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */ 1252 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */ 1253 #define NORMSLEXLAT_MASK (3 << 12) 1254 #define SLOW_RS123 (0 << 12) 1255 #define SLOW_RS23 (1 << 12) 1256 #define SLOW_RS3 (2 << 12) 1257 #define NORMAL_RS123 (3 << 12) 1258 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */ 1259 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 1260 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */ 1261 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */ 1262 #define RS_CSTATE_MASK (3 << 4) 1263 #define RS_CSTATE_C367_RS1 (0 << 4) 1264 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4) 1265 #define RS_CSTATE_RSVD (2 << 4) 1266 #define RS_CSTATE_C367_RS2 (3 << 4) 1267 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */ 1268 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */ 1269 #define VIDCTL _MMIO(0x111c0) 1270 #define VIDSTS _MMIO(0x111c8) 1271 #define VIDSTART _MMIO(0x111cc) /* 8 bits */ 1272 #define MEMSTAT_ILK _MMIO(0x111f8) 1273 #define MEMSTAT_VID_MASK 0x7f00 1274 #define MEMSTAT_VID_SHIFT 8 1275 #define MEMSTAT_PSTATE_MASK 0x00f8 1276 #define MEMSTAT_PSTATE_SHIFT 3 1277 #define MEMSTAT_MON_ACTV (1 << 2) 1278 #define MEMSTAT_SRC_CTL_MASK 0x0003 1279 #define MEMSTAT_SRC_CTL_CORE 0 1280 #define MEMSTAT_SRC_CTL_TRB 1 1281 #define MEMSTAT_SRC_CTL_THM 2 1282 #define MEMSTAT_SRC_CTL_STDBY 3 1283 #define PMMISC _MMIO(0x11214) 1284 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */ 1285 #define SDEW _MMIO(0x1124c) 1286 #define CSIEW0 _MMIO(0x11250) 1287 #define CSIEW1 _MMIO(0x11254) 1288 #define CSIEW2 _MMIO(0x11258) 1289 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 1290 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 1291 #define MCHAFE _MMIO(0x112c0) 1292 #define CSIEC _MMIO(0x112e0) 1293 #define DMIEC _MMIO(0x112e4) 1294 #define DDREC _MMIO(0x112e8) 1295 #define PEG0EC _MMIO(0x112ec) 1296 #define PEG1EC _MMIO(0x112f0) 1297 #define GFXEC _MMIO(0x112f4) 1298 #define INTTOEXT_BASE_ILK _MMIO(0x11300) 1299 #define RPPREVBSYTUPAVG _MMIO(0x113b8) 1300 #define RCPREVBSYTUPAVG _MMIO(0x113b8) 1301 #define RCPREVBSYTDNAVG _MMIO(0x113bc) 1302 #define RPPREVBSYTDNAVG _MMIO(0x113bc) 1303 #define ECR _MMIO(0x11600) 1304 #define ECR_GPFE (1 << 31) 1305 #define ECR_IMONE (1 << 30) 1306 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 1307 #define OGW0 _MMIO(0x11608) 1308 #define OGW1 _MMIO(0x1160c) 1309 #define EG0 _MMIO(0x11610) 1310 #define EG1 _MMIO(0x11614) 1311 #define EG2 _MMIO(0x11618) 1312 #define EG3 _MMIO(0x1161c) 1313 #define EG4 _MMIO(0x11620) 1314 #define EG5 _MMIO(0x11624) 1315 #define EG6 _MMIO(0x11628) 1316 #define EG7 _MMIO(0x1162c) 1317 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 1318 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 1319 #define LCFUSE02 _MMIO(0x116c0) 1320 #define LCFUSE_HIV_MASK 0x000000ff 1321 1322 #define GAC_ECO_BITS _MMIO(0x14090) 1323 #define ECOBITS_SNB_BIT (1 << 13) 1324 #define ECOBITS_PPGTT_CACHE64B (3 << 8) 1325 #define ECOBITS_PPGTT_CACHE4B (0 << 8) 1326 1327 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 1328 #define CHV_FGT_DISABLE_SS0 (1 << 10) 1329 #define CHV_FGT_DISABLE_SS1 (1 << 11) 1330 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 1331 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 1332 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 1333 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 1334 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 1335 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 1336 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 1337 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 1338 1339 #define BCS_SWCTRL _MMIO(0x22200) 1340 #define BCS_SRC_Y REG_BIT(0) 1341 #define BCS_DST_Y REG_BIT(1) 1342 1343 #define GAB_CTL _MMIO(0x24000) 1344 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8) 1345 1346 #define GEN6_PMISR _MMIO(0x44020) 1347 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 1348 #define GEN6_PMIIR _MMIO(0x44028) 1349 #define GEN6_PMIER _MMIO(0x4402c) 1350 #define GEN6_PM_MBOX_EVENT (1 << 25) 1351 #define GEN6_PM_THERMAL_EVENT (1 << 24) 1352 /* 1353 * For Gen11 these are in the upper word of the GPM_WGBOXPERF 1354 * registers. Shifting is handled on accessing the imr and ier. 1355 */ 1356 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6) 1357 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5) 1358 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4) 1359 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2) 1360 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1) 1361 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \ 1362 GEN6_PM_RP_UP_THRESHOLD | \ 1363 GEN6_PM_RP_DOWN_EI_EXPIRED | \ 1364 GEN6_PM_RP_DOWN_THRESHOLD | \ 1365 GEN6_PM_RP_DOWN_TIMEOUT) 1366 1367 #define GEN7_GT_SCRATCH(i) _MMIO(0x4f100 + (i) * 4) 1368 #define GEN7_GT_SCRATCH_REG_NUM 8 1369 1370 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 1371 #define GFX_FLSH_CNTL_EN (1 << 0) 1372 1373 #define GTFIFODBG _MMIO(0x120000) 1374 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 1375 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 1376 #define GT_FIFO_SBDROPERR (1 << 6) 1377 #define GT_FIFO_BLOBDROPERR (1 << 5) 1378 #define GT_FIFO_SB_READ_ABORTERR (1 << 4) 1379 #define GT_FIFO_DROPERR (1 << 3) 1380 #define GT_FIFO_OVFERR (1 << 2) 1381 #define GT_FIFO_IAWRERR (1 << 1) 1382 #define GT_FIFO_IARDERR (1 << 0) 1383 1384 #define GTFIFOCTL _MMIO(0x120008) 1385 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 1386 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 1387 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 1388 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 1389 1390 #define FORCEWAKE_MT_ACK _MMIO(0x130040) 1391 #define FORCEWAKE_ACK_HSW _MMIO(0x130044) 1392 #define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044) 1393 #define FORCEWAKE_KERNEL BIT(0) 1394 #define FORCEWAKE_USER BIT(1) 1395 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 1396 #define FORCEWAKE_ACK _MMIO(0x130090) 1397 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 1398 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 1399 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 1400 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 1401 #define VLV_GTLC_PW_STATUS _MMIO(0x130094) 1402 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 1403 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 1404 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 1405 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 1406 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 1407 #define VLV_GFX_CLK_STATUS_BIT (1 << 3) 1408 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2) 1409 #define FORCEWAKE_VLV _MMIO(0x1300b0) 1410 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 1411 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 1412 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 1413 1414 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 1415 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 1416 1417 #define GEN6_GT_CORE_STATUS _MMIO(0x138060) 1418 #define GEN6_CORE_CPD_STATE_MASK (7 << 4) 1419 #define GEN6_RCn_MASK 7 1420 #define GEN6_RC0 0 1421 #define GEN6_RC3 2 1422 #define GEN6_RC6 3 1423 #define GEN6_RC7 4 1424 1425 #define GEN8_GT_SLICE_INFO _MMIO(0x138064) 1426 #define GEN8_LSLICESTAT_MASK 0x7 1427 1428 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 1429 #define VLV_COUNTER_CONTROL _MMIO(0x138104) 1430 #define VLV_COUNT_RANGE_HIGH (1 << 15) 1431 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5) 1432 #define VLV_RENDER_RC0_COUNT_EN (1 << 4) 1433 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1) 1434 #define VLV_RENDER_RC6_COUNT_EN (1 << 0) 1435 #define GEN6_GT_GFX_RC6 _MMIO(0x138108) 1436 #define VLV_GT_RENDER_RC6 _MMIO(0x138108) 1437 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810c) 1438 1439 #define GEN6_GT_GFX_RC6p _MMIO(0x13810c) 1440 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 1441 #define VLV_RENDER_C0_COUNT _MMIO(0x138118) 1442 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811c) 1443 1444 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4)) 1445 #define GEN11_CSME (31) 1446 #define GEN11_GUNIT (28) 1447 #define GEN11_GUC (25) 1448 #define GEN11_WDPERF (20) 1449 #define GEN11_KCR (19) 1450 #define GEN11_GTPM (16) 1451 #define GEN11_BCS (15) 1452 #define GEN11_RCS0 (0) 1453 #define GEN11_VECS(x) (31 - (x)) 1454 #define GEN11_VCS(x) (x) 1455 1456 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) 1457 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) 1458 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) 1459 #define ENGINE1_MASK REG_GENMASK(31, 16) 1460 #define ENGINE0_MASK REG_GENMASK(15, 0) 1461 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) 1462 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) 1463 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) 1464 1465 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4)) 1466 #define GEN11_INTR_DATA_VALID (1 << 31) 1467 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) 1468 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) 1469 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) 1470 /* irq instances for OTHER_CLASS */ 1471 #define OTHER_GUC_INSTANCE 0 1472 #define OTHER_GTPM_INSTANCE 1 1473 #define OTHER_KCR_INSTANCE 4 1474 1475 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4)) 1476 1477 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) 1478 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) 1479 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) 1480 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) 1481 #define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0) 1482 #define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4) 1483 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) 1484 #define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4) 1485 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) 1486 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) 1487 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) 1488 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) 1489 1490 #define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000) 1491 1492 enum { 1493 INTEL_ADVANCED_CONTEXT = 0, 1494 INTEL_LEGACY_32B_CONTEXT, 1495 INTEL_ADVANCED_AD_CONTEXT, 1496 INTEL_LEGACY_64B_CONTEXT 1497 }; 1498 1499 enum { 1500 FAULT_AND_HANG = 0, 1501 FAULT_AND_HALT, /* Debug only */ 1502 FAULT_AND_STREAM, 1503 FAULT_AND_CONTINUE /* Unsupported */ 1504 }; 1505 1506 #define CTX_GTT_ADDRESS_MASK GENMASK(31, 12) 1507 #define GEN8_CTX_VALID (1 << 0) 1508 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1) 1509 #define GEN8_CTX_FORCE_RESTORE (1 << 2) 1510 #define GEN8_CTX_L3LLC_COHERENT (1 << 5) 1511 #define GEN8_CTX_PRIVILEGE (1 << 8) 1512 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 1513 #define GEN8_CTX_ID_SHIFT 32 1514 #define GEN8_CTX_ID_WIDTH 21 1515 #define GEN11_SW_CTX_ID_SHIFT 37 1516 #define GEN11_SW_CTX_ID_WIDTH 11 1517 #define GEN11_ENGINE_CLASS_SHIFT 61 1518 #define GEN11_ENGINE_CLASS_WIDTH 3 1519 #define GEN11_ENGINE_INSTANCE_SHIFT 48 1520 #define GEN11_ENGINE_INSTANCE_WIDTH 6 1521 #define XEHP_SW_CTX_ID_SHIFT 39 1522 #define XEHP_SW_CTX_ID_WIDTH 16 1523 #define XEHP_SW_COUNTER_SHIFT 58 1524 #define XEHP_SW_COUNTER_WIDTH 6 1525 1526 #endif /* __INTEL_GT_REGS__ */ 1527