1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2022 Intel Corporation
4  */
5 
6 #ifndef __INTEL_GT_REGS__
7 #define __INTEL_GT_REGS__
8 
9 #include "i915_reg_defs.h"
10 
11 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
12 #define  ILK_GRDOM_FULL		(0 << 1)
13 #define  ILK_GRDOM_RENDER	(1 << 1)
14 #define  ILK_GRDOM_MEDIA	(3 << 1)
15 #define  ILK_GRDOM_MASK		(3 << 1)
16 #define  ILK_GRDOM_RESET_ENABLE (1 << 0)
17 
18 #define GEN6_MBCUNIT_SNPCR	_MMIO(0x900c) /* for LLC config */
19 #define   GEN6_MBC_SNPCR_SHIFT	21
20 #define   GEN6_MBC_SNPCR_MASK	(3 << 21)
21 #define   GEN6_MBC_SNPCR_MAX	(0 << 21)
22 #define   GEN6_MBC_SNPCR_MED	(1 << 21)
23 #define   GEN6_MBC_SNPCR_LOW	(2 << 21)
24 #define   GEN6_MBC_SNPCR_MIN	(3 << 21) /* only 1/16th of the cache is shared */
25 
26 #define VLV_G3DCTL		_MMIO(0x9024)
27 #define VLV_GSCKGCTL		_MMIO(0x9028)
28 
29 #define FBC_LLC_READ_CTRL	_MMIO(0x9044)
30 #define   FBC_LLC_FULLY_OPEN	REG_BIT(30)
31 
32 #define GEN6_MBCTL		_MMIO(0x0907c)
33 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
34 #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
35 #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
36 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
37 #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
38 
39 #define GEN6_GDRST	_MMIO(0x941c)
40 #define  GEN6_GRDOM_FULL		(1 << 0)
41 #define  GEN6_GRDOM_RENDER		(1 << 1)
42 #define  GEN6_GRDOM_MEDIA		(1 << 2)
43 #define  GEN6_GRDOM_BLT			(1 << 3)
44 #define  GEN6_GRDOM_VECS		(1 << 4)
45 #define  GEN9_GRDOM_GUC			(1 << 5)
46 #define  GEN8_GRDOM_MEDIA2		(1 << 7)
47 /* GEN11 changed all bit defs except for FULL & RENDER */
48 #define  GEN11_GRDOM_FULL		GEN6_GRDOM_FULL
49 #define  GEN11_GRDOM_RENDER		GEN6_GRDOM_RENDER
50 #define  GEN11_GRDOM_BLT		(1 << 2)
51 #define  GEN11_GRDOM_GUC		(1 << 3)
52 #define  GEN11_GRDOM_MEDIA		(1 << 5)
53 #define  GEN11_GRDOM_MEDIA2		(1 << 6)
54 #define  GEN11_GRDOM_MEDIA3		(1 << 7)
55 #define  GEN11_GRDOM_MEDIA4		(1 << 8)
56 #define  GEN11_GRDOM_MEDIA5		(1 << 9)
57 #define  GEN11_GRDOM_MEDIA6		(1 << 10)
58 #define  GEN11_GRDOM_MEDIA7		(1 << 11)
59 #define  GEN11_GRDOM_MEDIA8		(1 << 12)
60 #define  GEN11_GRDOM_VECS		(1 << 13)
61 #define  GEN11_GRDOM_VECS2		(1 << 14)
62 #define  GEN11_GRDOM_VECS3		(1 << 15)
63 #define  GEN11_GRDOM_VECS4		(1 << 16)
64 #define  GEN11_GRDOM_SFC0		(1 << 17)
65 #define  GEN11_GRDOM_SFC1		(1 << 18)
66 #define  GEN11_GRDOM_SFC2		(1 << 19)
67 #define  GEN11_GRDOM_SFC3		(1 << 20)
68 #define  GEN11_VCS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << ((instance) >> 1))
69 #define  GEN11_VECS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << (instance))
70 
71 #define GEN11_VCS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x88C)
72 #define   GEN11_VCS_SFC_FORCED_LOCK_BIT		(1 << 0)
73 #define GEN11_VCS_SFC_LOCK_STATUS(engine)	_MMIO((engine)->mmio_base + 0x890)
74 #define   GEN11_VCS_SFC_USAGE_BIT		(1 << 0)
75 #define   GEN11_VCS_SFC_LOCK_ACK_BIT		(1 << 1)
76 
77 #define GEN11_VECS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x201C)
78 #define   GEN11_VECS_SFC_FORCED_LOCK_BIT	(1 << 0)
79 #define GEN11_VECS_SFC_LOCK_ACK(engine)		_MMIO((engine)->mmio_base + 0x2018)
80 #define   GEN11_VECS_SFC_LOCK_ACK_BIT		(1 << 0)
81 #define GEN11_VECS_SFC_USAGE(engine)		_MMIO((engine)->mmio_base + 0x2014)
82 #define   GEN11_VECS_SFC_USAGE_BIT		(1 << 0)
83 
84 #define GEN12_HCP_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x2910)
85 #define   GEN12_HCP_SFC_FORCED_LOCK_BIT		REG_BIT(0)
86 #define GEN12_HCP_SFC_LOCK_STATUS(engine)	_MMIO((engine)->mmio_base + 0x2914)
87 #define   GEN12_HCP_SFC_LOCK_ACK_BIT		REG_BIT(1)
88 #define   GEN12_HCP_SFC_USAGE_BIT			REG_BIT(0)
89 
90 #define GEN12_SFC_DONE(n)		_MMIO(0x1cc000 + (n) * 0x1000)
91 
92 #define WAIT_FOR_RC6_EXIT		_MMIO(0x20CC)
93 /* HSW only */
94 #define   HSW_SELECTIVE_READ_ADDRESSING_SHIFT		2
95 #define   HSW_SELECTIVE_READ_ADDRESSING_MASK		(0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
96 #define   HSW_SELECTIVE_WRITE_ADDRESS_SHIFT		4
97 #define   HSW_SELECTIVE_WRITE_ADDRESS_MASK		(0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
98 /* HSW+ */
99 #define   HSW_WAIT_FOR_RC6_EXIT_ENABLE			(1 << 0)
100 #define   HSW_RCS_CONTEXT_ENABLE			(1 << 7)
101 #define   HSW_RCS_INHIBIT				(1 << 8)
102 /* Gen8 */
103 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
104 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
105 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
106 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
107 #define   GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE	(1 << 6)
108 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT	9
109 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK	(0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
110 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT	11
111 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_MASK		(0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
112 #define   GEN8_SELECTIVE_READ_ADDRESSING_ENABLE         (1 << 13)
113 
114 #define GAM_ECOCHK			_MMIO(0x4090)
115 #define   BDW_DISABLE_HDC_INVALIDATION	(1 << 25)
116 #define   ECOCHK_SNB_BIT		(1 << 10)
117 #define   ECOCHK_DIS_TLB		(1 << 8)
118 #define   HSW_ECOCHK_ARB_PRIO_SOL	(1 << 6)
119 #define   ECOCHK_PPGTT_CACHE64B		(0x3 << 3)
120 #define   ECOCHK_PPGTT_CACHE4B		(0x0 << 3)
121 #define   ECOCHK_PPGTT_GFDT_IVB		(0x1 << 4)
122 #define   ECOCHK_PPGTT_LLC_IVB		(0x1 << 3)
123 #define   ECOCHK_PPGTT_UC_HSW		(0x1 << 3)
124 #define   ECOCHK_PPGTT_WT_HSW		(0x2 << 3)
125 #define   ECOCHK_PPGTT_WB_HSW		(0x3 << 3)
126 
127 #define GEN8_RC6_CTX_INFO		_MMIO(0x8504)
128 
129 #define GAC_ECO_BITS			_MMIO(0x14090)
130 #define   ECOBITS_SNB_BIT		(1 << 13)
131 #define   ECOBITS_PPGTT_CACHE64B	(3 << 8)
132 #define   ECOBITS_PPGTT_CACHE4B		(0 << 8)
133 
134 #define GEN12_GAMCNTRL_CTRL			_MMIO(0xcf54)
135 #define   INVALIDATION_BROADCAST_MODE_DIS	REG_BIT(12)
136 #define   GLOBAL_INVALIDATION_MODE		REG_BIT(2)
137 
138 #define GEN12_GAMSTLB_CTRL		_MMIO(0xcf4c)
139 #define   CONTROL_BLOCK_CLKGATE_DIS	REG_BIT(12)
140 #define   EGRESS_BLOCK_CLKGATE_DIS	REG_BIT(11)
141 #define   TAG_BLOCK_CLKGATE_DIS		REG_BIT(7)
142 
143 #define GEN12_MERT_MOD_CTRL		_MMIO(0xcf28)
144 #define RENDER_MOD_CTRL			_MMIO(0xcf2c)
145 #define COMP_MOD_CTRL			_MMIO(0xcf30)
146 #define VDBX_MOD_CTRL			_MMIO(0xcf34)
147 #define VEBX_MOD_CTRL			_MMIO(0xcf38)
148 #define   FORCE_MISS_FTLB		REG_BIT(3)
149 
150 #define GAB_CTL				_MMIO(0x24000)
151 #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1 << 8)
152 
153 #define HSW_MI_PREDICATE_RESULT_2	_MMIO(0x2214)
154 
155 /*
156  * Registers used only by the command parser
157  */
158 #define BCS_SWCTRL _MMIO(0x22200)
159 #define   BCS_SRC_Y REG_BIT(0)
160 #define   BCS_DST_Y REG_BIT(1)
161 
162 #define GPGPU_THREADS_DISPATCHED        _MMIO(0x2290)
163 #define GPGPU_THREADS_DISPATCHED_UDW	_MMIO(0x2290 + 4)
164 #define HS_INVOCATION_COUNT             _MMIO(0x2300)
165 #define HS_INVOCATION_COUNT_UDW		_MMIO(0x2300 + 4)
166 #define DS_INVOCATION_COUNT             _MMIO(0x2308)
167 #define DS_INVOCATION_COUNT_UDW		_MMIO(0x2308 + 4)
168 #define IA_VERTICES_COUNT               _MMIO(0x2310)
169 #define IA_VERTICES_COUNT_UDW		_MMIO(0x2310 + 4)
170 #define IA_PRIMITIVES_COUNT             _MMIO(0x2318)
171 #define IA_PRIMITIVES_COUNT_UDW		_MMIO(0x2318 + 4)
172 #define VS_INVOCATION_COUNT             _MMIO(0x2320)
173 #define VS_INVOCATION_COUNT_UDW		_MMIO(0x2320 + 4)
174 #define GS_INVOCATION_COUNT             _MMIO(0x2328)
175 #define GS_INVOCATION_COUNT_UDW		_MMIO(0x2328 + 4)
176 #define GS_PRIMITIVES_COUNT             _MMIO(0x2330)
177 #define GS_PRIMITIVES_COUNT_UDW		_MMIO(0x2330 + 4)
178 #define CL_INVOCATION_COUNT             _MMIO(0x2338)
179 #define CL_INVOCATION_COUNT_UDW		_MMIO(0x2338 + 4)
180 #define CL_PRIMITIVES_COUNT             _MMIO(0x2340)
181 #define CL_PRIMITIVES_COUNT_UDW		_MMIO(0x2340 + 4)
182 #define PS_INVOCATION_COUNT             _MMIO(0x2348)
183 #define PS_INVOCATION_COUNT_UDW		_MMIO(0x2348 + 4)
184 #define PS_DEPTH_COUNT                  _MMIO(0x2350)
185 #define PS_DEPTH_COUNT_UDW		_MMIO(0x2350 + 4)
186 
187 /* There are the 4 64-bit counter registers, one for each stream output */
188 #define GEN7_SO_NUM_PRIMS_WRITTEN(n)		_MMIO(0x5200 + (n) * 8)
189 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n)	_MMIO(0x5200 + (n) * 8 + 4)
190 
191 #define GEN7_SO_PRIM_STORAGE_NEEDED(n)		_MMIO(0x5240 + (n) * 8)
192 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n)	_MMIO(0x5240 + (n) * 8 + 4)
193 
194 #define GEN7_3DPRIM_END_OFFSET          _MMIO(0x2420)
195 #define GEN7_3DPRIM_START_VERTEX        _MMIO(0x2430)
196 #define GEN7_3DPRIM_VERTEX_COUNT        _MMIO(0x2434)
197 #define GEN7_3DPRIM_INSTANCE_COUNT      _MMIO(0x2438)
198 #define GEN7_3DPRIM_START_INSTANCE      _MMIO(0x243C)
199 #define GEN7_3DPRIM_BASE_VERTEX         _MMIO(0x2440)
200 
201 #define GEN7_GPGPU_DISPATCHDIMX         _MMIO(0x2500)
202 #define GEN7_GPGPU_DISPATCHDIMY         _MMIO(0x2504)
203 #define GEN7_GPGPU_DISPATCHDIMZ         _MMIO(0x2508)
204 
205 #define GEN12_SQCM		_MMIO(0x8724)
206 #define   EN_32B_ACCESS		REG_BIT(30)
207 
208 /*
209  * Flexible, Aggregate EU Counter Registers.
210  * Note: these aren't contiguous
211  */
212 #define EU_PERF_CNTL0	    _MMIO(0xe458)
213 #define EU_PERF_CNTL1	    _MMIO(0xe558)
214 #define EU_PERF_CNTL2	    _MMIO(0xe658)
215 #define EU_PERF_CNTL3	    _MMIO(0xe758)
216 #define EU_PERF_CNTL4	    _MMIO(0xe45c)
217 #define EU_PERF_CNTL5	    _MMIO(0xe55c)
218 #define EU_PERF_CNTL6	    _MMIO(0xe65c)
219 
220 #define RT_CTRL			_MMIO(0xe530)
221 #define  DIS_NULL_QUERY		REG_BIT(10)
222 
223 /* RPM unit config (Gen8+) */
224 #define RPM_CONFIG0	    _MMIO(0x0D00)
225 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
226 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
227 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	0
228 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	1
229 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
230 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
231 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	0
232 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	1
233 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ	2
234 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ	3
235 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT	1
236 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK	(0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
237 
238 #define RPM_CONFIG1	    _MMIO(0x0D04)
239 #define  GEN10_GT_NOA_ENABLE  (1 << 9)
240 
241 /* GPM unit config (Gen9+) */
242 #define CTC_MODE			_MMIO(0xA26C)
243 #define  CTC_SOURCE_PARAMETER_MASK 1
244 #define  CTC_SOURCE_CRYSTAL_CLOCK	0
245 #define  CTC_SOURCE_DIVIDE_LOGIC	1
246 #define  CTC_SHIFT_PARAMETER_SHIFT	1
247 #define  CTC_SHIFT_PARAMETER_MASK	(0x3 << CTC_SHIFT_PARAMETER_SHIFT)
248 
249 /* RCP unit config (Gen8+) */
250 #define RCP_CONFIG	    _MMIO(0x0D08)
251 
252 #define MICRO_BP0_0	    _MMIO(0x9800)
253 #define MICRO_BP0_2	    _MMIO(0x9804)
254 #define MICRO_BP0_1	    _MMIO(0x9808)
255 
256 #define MICRO_BP1_0	    _MMIO(0x980C)
257 #define MICRO_BP1_2	    _MMIO(0x9810)
258 #define MICRO_BP1_1	    _MMIO(0x9814)
259 
260 #define MICRO_BP2_0	    _MMIO(0x9818)
261 #define MICRO_BP2_2	    _MMIO(0x981C)
262 #define MICRO_BP2_1	    _MMIO(0x9820)
263 
264 #define MICRO_BP3_0	    _MMIO(0x9824)
265 #define MICRO_BP3_2	    _MMIO(0x9828)
266 #define MICRO_BP3_1	    _MMIO(0x982C)
267 
268 #define MICRO_BP_TRIGGER		_MMIO(0x9830)
269 #define MICRO_BP3_COUNT_STATUS01	_MMIO(0x9834)
270 #define MICRO_BP3_COUNT_STATUS23	_MMIO(0x9838)
271 #define MICRO_BP_FIRED_ARMED		_MMIO(0x983C)
272 
273 #define GAMTARBMODE		_MMIO(0x04a08)
274 #define   ARB_MODE_BWGTLB_DISABLE (1 << 9)
275 #define   ARB_MODE_SWIZZLE_BDW	(1 << 1)
276 #define RENDER_HWS_PGA_GEN7	_MMIO(0x04080)
277 
278 #define _RING_FAULT_REG_RCS        0x4094
279 #define _RING_FAULT_REG_VCS        0x4194
280 #define _RING_FAULT_REG_BCS        0x4294
281 #define _RING_FAULT_REG_VECS       0x4394
282 #define RING_FAULT_REG(engine)     _MMIO(_PICK((engine)->class, \
283 					       _RING_FAULT_REG_RCS, \
284 					       _RING_FAULT_REG_VCS, \
285 					       _RING_FAULT_REG_VECS, \
286 					       _RING_FAULT_REG_BCS))
287 #define GEN8_RING_FAULT_REG	_MMIO(0x4094)
288 #define GEN12_RING_FAULT_REG	_MMIO(0xcec4)
289 #define   GEN8_RING_FAULT_ENGINE_ID(x)	(((x) >> 12) & 0x7)
290 #define   RING_FAULT_GTTSEL_MASK (1 << 11)
291 #define   RING_FAULT_SRCID(x)	(((x) >> 3) & 0xff)
292 #define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
293 #define   RING_FAULT_VALID	(1 << 0)
294 #define DONE_REG		_MMIO(0x40b0)
295 #define GEN12_GAM_DONE		_MMIO(0xcf68)
296 #define GEN8_PRIVATE_PAT_LO	_MMIO(0x40e0)
297 #define GEN8_PRIVATE_PAT_HI	_MMIO(0x40e0 + 4)
298 #define GEN10_PAT_INDEX(index)	_MMIO(0x40e0 + (index) * 4)
299 #define GEN12_PAT_INDEX(index)	_MMIO(0x4800 + (index) * 4)
300 #define BSD_HWS_PGA_GEN7	_MMIO(0x04180)
301 #define GEN12_GFX_CCS_AUX_NV	_MMIO(0x4208)
302 #define GEN12_VD0_AUX_NV	_MMIO(0x4218)
303 #define GEN12_VD1_AUX_NV	_MMIO(0x4228)
304 #define GEN12_VD2_AUX_NV	_MMIO(0x4298)
305 #define GEN12_VD3_AUX_NV	_MMIO(0x42A8)
306 #define GEN12_VE0_AUX_NV	_MMIO(0x4238)
307 #define GEN12_VE1_AUX_NV	_MMIO(0x42B8)
308 #define   AUX_INV		REG_BIT(0)
309 #define BLT_HWS_PGA_GEN7	_MMIO(0x04280)
310 #define VEBOX_HWS_PGA_GEN7	_MMIO(0x04380)
311 
312 #define MISC_STATUS0		_MMIO(0xA500)
313 #define MISC_STATUS1		_MMIO(0xA504)
314 
315 #define GEN7_TLB_RD_ADDR	_MMIO(0x4700)
316 
317 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
318 #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS	(1 << 18)
319 
320 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
321 #define   GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
322 #define   GAMW_ECO_DEV_CTX_RELOAD_DISABLE	(1 << 7)
323 
324 #define GAMT_CHKN_BIT_REG	_MMIO(0x4ab8)
325 #define   GAMT_CHKN_DISABLE_L3_COH_PIPE			(1 << 31)
326 #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING	(1 << 28)
327 #define   GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT	(1 << 24)
328 
329 #define GEN8_RTCR	_MMIO(0x4260)
330 #define GEN8_M1TCR	_MMIO(0x4264)
331 #define GEN8_M2TCR	_MMIO(0x4268)
332 #define GEN8_BTCR	_MMIO(0x426c)
333 #define GEN8_VTCR	_MMIO(0x4270)
334 
335 #define IPEIR_I965	_MMIO(0x2064)
336 #define IPEHR_I965	_MMIO(0x2068)
337 #define GEN7_SC_INSTDONE	_MMIO(0x7100)
338 #define GEN12_SC_INSTDONE_EXTRA		_MMIO(0x7104)
339 #define GEN12_SC_INSTDONE_EXTRA2	_MMIO(0x7108)
340 #define GEN7_SAMPLER_INSTDONE	_MMIO(0xe160)
341 #define GEN7_ROW_INSTDONE	_MMIO(0xe164)
342 #define XEHPG_INSTDONE_GEOM_SVG		_MMIO(0x666c)
343 #define MCFG_MCR_SELECTOR		_MMIO(0xfd0)
344 #define SF_MCR_SELECTOR			_MMIO(0xfd8)
345 #define GEN8_MCR_SELECTOR		_MMIO(0xfdc)
346 #define   GEN8_MCR_SLICE(slice)		(((slice) & 3) << 26)
347 #define   GEN8_MCR_SLICE_MASK		GEN8_MCR_SLICE(3)
348 #define   GEN8_MCR_SUBSLICE(subslice)	(((subslice) & 3) << 24)
349 #define   GEN8_MCR_SUBSLICE_MASK	GEN8_MCR_SUBSLICE(3)
350 #define   GEN11_MCR_SLICE(slice)	(((slice) & 0xf) << 27)
351 #define   GEN11_MCR_SLICE_MASK		GEN11_MCR_SLICE(0xf)
352 #define   GEN11_MCR_SUBSLICE(subslice)	(((subslice) & 0x7) << 24)
353 #define   GEN11_MCR_SUBSLICE_MASK	GEN11_MCR_SUBSLICE(0x7)
354 /*
355  * On GEN4, only the render ring INSTDONE exists and has a different
356  * layout than the GEN7+ version.
357  * The GEN2 counterpart of this register is GEN2_INSTDONE.
358  */
359 #define INSTPS		_MMIO(0x2070) /* 965+ only */
360 #define GEN4_INSTDONE1	_MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
361 #define ACTHD_I965	_MMIO(0x2074)
362 #define HWS_PGA		_MMIO(0x2080)
363 #define HWS_ADDRESS_MASK	0xfffff000
364 #define HWS_START_ADDRESS_SHIFT	4
365 #define PWRCTXA		_MMIO(0x2088) /* 965GM+ only */
366 #define   PWRCTX_EN	(1 << 0)
367 #define GEN2_INSTDONE	_MMIO(0x2090)
368 #define NOPID		_MMIO(0x2094)
369 #define HWSTAM		_MMIO(0x2098)
370 
371 #define VDBOX_CGCTL3F18(base)		_MMIO((base) + 0x3f18)
372 #define   ALNUNIT_CLKGATE_DIS		REG_BIT(13)
373 
374 #define ERROR_GEN6	_MMIO(0x40a0)
375 
376 #define GEN8_FAULT_TLB_DATA0		_MMIO(0x4b10)
377 #define GEN8_FAULT_TLB_DATA1		_MMIO(0x4b14)
378 #define GEN12_FAULT_TLB_DATA0		_MMIO(0xceb8)
379 #define GEN12_FAULT_TLB_DATA1		_MMIO(0xcebc)
380 #define   FAULT_VA_HIGH_BITS		(0xf << 0)
381 #define   FAULT_GTT_SEL			(1 << 4)
382 
383 #define GEN12_GFX_TLB_INV_CR	_MMIO(0xced8)
384 #define GEN12_VD_TLB_INV_CR	_MMIO(0xcedc)
385 #define GEN12_VE_TLB_INV_CR	_MMIO(0xcee0)
386 #define GEN12_BLT_TLB_INV_CR	_MMIO(0xcee4)
387 
388 #define GEN12_AUX_ERR_DBG		_MMIO(0x43f4)
389 
390 /* GM45+ chicken bits -- debug workaround bits that may be required
391  * for various sorts of correct behavior.  The top 16 bits of each are
392  * the enables for writing to the corresponding low bit.
393  */
394 #define _3D_CHICKEN	_MMIO(0x2084)
395 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
396 #define _3D_CHICKEN2	_MMIO(0x208c)
397 
398 #define FF_SLICE_CHICKEN	_MMIO(0x2088)
399 #define  FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX	(1 << 1)
400 
401 /* Disables pipelining of read flushes past the SF-WIZ interface.
402  * Required on all Ironlake steppings according to the B-Spec, but the
403  * particular danger of not doing so is not specified.
404  */
405 # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
406 #define _3D_CHICKEN3	_MMIO(0x2090)
407 #define  _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX		(1 << 12)
408 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
409 #define  _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE	(1 << 5)
410 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
411 #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x) << 1) /* gen8+ */
412 #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
413 
414 #define MI_MODE		_MMIO(0x209c)
415 # define VS_TIMER_DISPATCH				(1 << 6)
416 # define MI_FLUSH_ENABLE				(1 << 12)
417 # define TGL_NESTED_BB_EN				(1 << 12)
418 # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
419 # define MODE_IDLE					(1 << 9)
420 # define STOP_RING					(1 << 8)
421 
422 #define GEN6_GT_MODE	_MMIO(0x20d0)
423 #define GEN7_GT_MODE	_MMIO(0x7008)
424 #define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
425 #define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
426 #define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
427 #define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
428 #define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
429 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
430 #define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << ((slice) * 2))
431 #define   GEN9_IZ_HASHING(slice, val)			((val) << ((slice) * 2))
432 
433 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
434 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
435 #define   GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
436 #define   GEN11_ENABLE_32_PLANE_MODE (1 << 7)
437 
438 #define SCCGCTL94DC		_MMIO(0x94dc)
439 #define   CG3DDISURB		REG_BIT(14)
440 
441 #define MLTICTXCTL		_MMIO(0xb170)
442 #define   TDONRENDER		REG_BIT(2)
443 
444 #define L3SQCREG1_CCS0		_MMIO(0xb200)
445 #define   FLUSHALLNONCOH	REG_BIT(5)
446 
447 /* WaClearTdlStateAckDirtyBits */
448 #define GEN8_STATE_ACK		_MMIO(0x20F0)
449 #define GEN9_STATE_ACK_SLICE1	_MMIO(0x20F8)
450 #define GEN9_STATE_ACK_SLICE2	_MMIO(0x2100)
451 #define   GEN9_STATE_ACK_TDL0 (1 << 12)
452 #define   GEN9_STATE_ACK_TDL1 (1 << 13)
453 #define   GEN9_STATE_ACK_TDL2 (1 << 14)
454 #define   GEN9_STATE_ACK_TDL3 (1 << 15)
455 #define   GEN9_SUBSLICE_TDL_ACK_BITS \
456 	(GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
457 	 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
458 
459 #define GFX_MODE	_MMIO(0x2520)
460 
461 #define CACHE_MODE_0	_MMIO(0x2120) /* 915+ only */
462 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
463 #define   CM0_IZ_OPT_DISABLE      (1 << 6)
464 #define   CM0_ZR_OPT_DISABLE      (1 << 5)
465 #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1 << 5)
466 #define   CM0_DEPTH_EVICT_DISABLE (1 << 4)
467 #define   CM0_COLOR_EVICT_DISABLE (1 << 3)
468 #define   CM0_DEPTH_WRITE_DISABLE (1 << 1)
469 #define   CM0_RC_OP_FLUSH_DISABLE (1 << 0)
470 #define GFX_FLSH_CNTL	_MMIO(0x2170) /* 915+ only */
471 #define GFX_FLSH_CNTL_GEN6	_MMIO(0x101008)
472 #define   GFX_FLSH_CNTL_EN	(1 << 0)
473 
474 #define CACHE_MODE_0_GEN7	_MMIO(0x7000) /* IVB+ */
475 #define RC_OP_FLUSH_ENABLE (1 << 0)
476 #define   HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
477 #define CACHE_MODE_1		_MMIO(0x7004) /* IVB+ */
478 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1 << 6)
479 #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1 << 6)
480 #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1 << 1)
481 
482 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
483 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
484 
485 #define GEN10_CACHE_MODE_SS			_MMIO(0xe420)
486 #define   ENABLE_PREFETCH_INTO_IC		REG_BIT(3)
487 #define   FLOAT_BLEND_OPTIMIZATION_ENABLE	REG_BIT(4)
488 
489 /* Fuse readout registers for GT */
490 #define HSW_PAVP_FUSE1			_MMIO(0x911C)
491 #define   XEHP_SFC_ENABLE_MASK		REG_GENMASK(27, 24)
492 #define   HSW_F1_EU_DIS_MASK		REG_GENMASK(17, 16)
493 #define   HSW_F1_EU_DIS_10EUS		0
494 #define   HSW_F1_EU_DIS_8EUS		1
495 #define   HSW_F1_EU_DIS_6EUS		2
496 
497 #define CHV_FUSE_GT			_MMIO(VLV_DISPLAY_BASE + 0x2168)
498 #define   CHV_FGT_DISABLE_SS0		(1 << 10)
499 #define   CHV_FGT_DISABLE_SS1		(1 << 11)
500 #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
501 #define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
502 #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
503 #define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
504 #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
505 #define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
506 #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
507 #define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
508 
509 #define GEN8_FUSE2			_MMIO(0x9120)
510 #define   GEN8_F2_SS_DIS_SHIFT		21
511 #define   GEN8_F2_SS_DIS_MASK		(0x7 << GEN8_F2_SS_DIS_SHIFT)
512 #define   GEN8_F2_S_ENA_SHIFT		25
513 #define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
514 
515 #define   GEN9_F2_SS_DIS_SHIFT		20
516 #define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
517 
518 #define   GEN10_F2_S_ENA_SHIFT		22
519 #define   GEN10_F2_S_ENA_MASK		(0x3f << GEN10_F2_S_ENA_SHIFT)
520 #define   GEN10_F2_SS_DIS_SHIFT		18
521 #define   GEN10_F2_SS_DIS_MASK		(0xf << GEN10_F2_SS_DIS_SHIFT)
522 
523 #define	GEN10_MIRROR_FUSE3		_MMIO(0x9118)
524 #define GEN10_L3BANK_PAIR_COUNT     4
525 #define GEN10_L3BANK_MASK   0x0F
526 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */
527 #define GEN12_MAX_MSLICES 4
528 #define GEN12_MEML3_EN_MASK 0x0F
529 
530 #define GEN8_EU_DISABLE0		_MMIO(0x9134)
531 #define   GEN8_EU_DIS0_S0_MASK		0xffffff
532 #define   GEN8_EU_DIS0_S1_SHIFT		24
533 #define   GEN8_EU_DIS0_S1_MASK		(0xff << GEN8_EU_DIS0_S1_SHIFT)
534 
535 #define GEN8_EU_DISABLE1		_MMIO(0x9138)
536 #define   GEN8_EU_DIS1_S1_MASK		0xffff
537 #define   GEN8_EU_DIS1_S2_SHIFT		16
538 #define   GEN8_EU_DIS1_S2_MASK		(0xffff << GEN8_EU_DIS1_S2_SHIFT)
539 
540 #define GEN8_EU_DISABLE2		_MMIO(0x913c)
541 #define   GEN8_EU_DIS2_S2_MASK		0xff
542 
543 #define GEN9_EU_DISABLE(slice)		_MMIO(0x9134 + (slice) * 0x4)
544 
545 #define GEN10_EU_DISABLE3		_MMIO(0x9140)
546 #define   GEN10_EU_DIS_SS_MASK		0xff
547 
548 #define GEN11_GT_VEBOX_VDBOX_DISABLE	_MMIO(0x9140)
549 #define   GEN11_GT_VDBOX_DISABLE_MASK	0xff
550 #define   GEN11_GT_VEBOX_DISABLE_SHIFT	16
551 #define   GEN11_GT_VEBOX_DISABLE_MASK	(0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
552 
553 #define GEN11_EU_DISABLE _MMIO(0x9134)
554 #define GEN11_EU_DIS_MASK 0xFF
555 
556 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
557 #define GEN11_GT_S_ENA_MASK 0xFF
558 
559 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
560 
561 #define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913C)
562 #define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144)
563 
564 #define XEHP_EU_ENABLE			_MMIO(0x9134)
565 #define XEHP_EU_ENA_MASK		0xFF
566 
567 #define CRSTANDVID		_MMIO(0x11100)
568 #define PXVFREQ(fstart)		_MMIO(0x11110 + (fstart) * 4)  /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
569 #define   PXVFREQ_PX_MASK	0x7f000000
570 #define   PXVFREQ_PX_SHIFT	24
571 #define VIDFREQ_BASE		_MMIO(0x11110)
572 #define VIDFREQ1		_MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
573 #define VIDFREQ2		_MMIO(0x11114)
574 #define VIDFREQ3		_MMIO(0x11118)
575 #define VIDFREQ4		_MMIO(0x1111c)
576 #define   VIDFREQ_P0_MASK	0x1f000000
577 #define   VIDFREQ_P0_SHIFT	24
578 #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
579 #define   VIDFREQ_P0_CSCLK_SHIFT 20
580 #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
581 #define   VIDFREQ_P0_CRCLK_SHIFT 16
582 #define   VIDFREQ_P1_MASK	0x00001f00
583 #define   VIDFREQ_P1_SHIFT	8
584 #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
585 #define   VIDFREQ_P1_CSCLK_SHIFT 4
586 #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
587 #define INTTOEXT_BASE_ILK	_MMIO(0x11300)
588 #define INTTOEXT_BASE		_MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
589 #define   INTTOEXT_MAP3_SHIFT	24
590 #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
591 #define   INTTOEXT_MAP2_SHIFT	16
592 #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
593 #define   INTTOEXT_MAP1_SHIFT	8
594 #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
595 #define   INTTOEXT_MAP0_SHIFT	0
596 #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
597 #define MEMSWCTL		_MMIO(0x11170) /* Ironlake only */
598 #define   MEMCTL_CMD_MASK	0xe000
599 #define   MEMCTL_CMD_SHIFT	13
600 #define   MEMCTL_CMD_RCLK_OFF	0
601 #define   MEMCTL_CMD_RCLK_ON	1
602 #define   MEMCTL_CMD_CHFREQ	2
603 #define   MEMCTL_CMD_CHVID	3
604 #define   MEMCTL_CMD_VMMOFF	4
605 #define   MEMCTL_CMD_VMMON	5
606 #define   MEMCTL_CMD_STS	(1 << 12) /* write 1 triggers command, clears
607 					     when command complete */
608 #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
609 #define   MEMCTL_FREQ_SHIFT	8
610 #define   MEMCTL_SFCAVM		(1 << 7)
611 #define   MEMCTL_TGT_VID_MASK	0x007f
612 #define MEMIHYST		_MMIO(0x1117c)
613 #define MEMINTREN		_MMIO(0x11180) /* 16 bits */
614 #define   MEMINT_RSEXIT_EN	(1 << 8)
615 #define   MEMINT_CX_SUPR_EN	(1 << 7)
616 #define   MEMINT_CONT_BUSY_EN	(1 << 6)
617 #define   MEMINT_AVG_BUSY_EN	(1 << 5)
618 #define   MEMINT_EVAL_CHG_EN	(1 << 4)
619 #define   MEMINT_MON_IDLE_EN	(1 << 3)
620 #define   MEMINT_UP_EVAL_EN	(1 << 2)
621 #define   MEMINT_DOWN_EVAL_EN	(1 << 1)
622 #define   MEMINT_SW_CMD_EN	(1 << 0)
623 #define MEMINTRSTR		_MMIO(0x11182) /* 16 bits */
624 #define   MEM_RSEXIT_MASK	0xc000
625 #define   MEM_RSEXIT_SHIFT	14
626 #define   MEM_CONT_BUSY_MASK	0x3000
627 #define   MEM_CONT_BUSY_SHIFT	12
628 #define   MEM_AVG_BUSY_MASK	0x0c00
629 #define   MEM_AVG_BUSY_SHIFT	10
630 #define   MEM_EVAL_CHG_MASK	0x0300
631 #define   MEM_EVAL_BUSY_SHIFT	8
632 #define   MEM_MON_IDLE_MASK	0x00c0
633 #define   MEM_MON_IDLE_SHIFT	6
634 #define   MEM_UP_EVAL_MASK	0x0030
635 #define   MEM_UP_EVAL_SHIFT	4
636 #define   MEM_DOWN_EVAL_MASK	0x000c
637 #define   MEM_DOWN_EVAL_SHIFT	2
638 #define   MEM_SW_CMD_MASK	0x0003
639 #define   MEM_INT_STEER_GFX	0
640 #define   MEM_INT_STEER_CMR	1
641 #define   MEM_INT_STEER_SMI	2
642 #define   MEM_INT_STEER_SCI	3
643 #define MEMINTRSTS		_MMIO(0x11184)
644 #define   MEMINT_RSEXIT		(1 << 7)
645 #define   MEMINT_CONT_BUSY	(1 << 6)
646 #define   MEMINT_AVG_BUSY	(1 << 5)
647 #define   MEMINT_EVAL_CHG	(1 << 4)
648 #define   MEMINT_MON_IDLE	(1 << 3)
649 #define   MEMINT_UP_EVAL	(1 << 2)
650 #define   MEMINT_DOWN_EVAL	(1 << 1)
651 #define   MEMINT_SW_CMD		(1 << 0)
652 #define MEMMODECTL		_MMIO(0x11190)
653 #define   MEMMODE_BOOST_EN	(1 << 31)
654 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
655 #define   MEMMODE_BOOST_FREQ_SHIFT 24
656 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
657 #define   MEMMODE_IDLE_MODE_SHIFT 16
658 #define   MEMMODE_IDLE_MODE_EVAL 0
659 #define   MEMMODE_IDLE_MODE_CONT 1
660 #define   MEMMODE_HWIDLE_EN	(1 << 15)
661 #define   MEMMODE_SWMODE_EN	(1 << 14)
662 #define   MEMMODE_RCLK_GATE	(1 << 13)
663 #define   MEMMODE_HW_UPDATE	(1 << 12)
664 #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
665 #define   MEMMODE_FSTART_SHIFT	8
666 #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
667 #define   MEMMODE_FMAX_SHIFT	4
668 #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
669 #define RCBMAXAVG		_MMIO(0x1119c)
670 #define MEMSWCTL2		_MMIO(0x1119e) /* Cantiga only */
671 #define   SWMEMCMD_RENDER_OFF	(0 << 13)
672 #define   SWMEMCMD_RENDER_ON	(1 << 13)
673 #define   SWMEMCMD_SWFREQ	(2 << 13)
674 #define   SWMEMCMD_TARVID	(3 << 13)
675 #define   SWMEMCMD_VRM_OFF	(4 << 13)
676 #define   SWMEMCMD_VRM_ON	(5 << 13)
677 #define   CMDSTS		(1 << 12)
678 #define   SFCAVM		(1 << 11)
679 #define   SWFREQ_MASK		0x0380 /* P0-7 */
680 #define   SWFREQ_SHIFT		7
681 #define   TARVID_MASK		0x001f
682 #define MEMSTAT_CTG		_MMIO(0x111a0)
683 #define RCBMINAVG		_MMIO(0x111a0)
684 #define RCUPEI			_MMIO(0x111b0)
685 #define RCDNEI			_MMIO(0x111b4)
686 #define RSTDBYCTL		_MMIO(0x111b8)
687 #define   RS1EN			(1 << 31)
688 #define   RS2EN			(1 << 30)
689 #define   RS3EN			(1 << 29)
690 #define   D3RS3EN		(1 << 28) /* Display D3 imlies RS3 */
691 #define   SWPROMORSX		(1 << 27) /* RSx promotion timers ignored */
692 #define   RCWAKERW		(1 << 26) /* Resetwarn from PCH causes wakeup */
693 #define   DPRSLPVREN		(1 << 25) /* Fast voltage ramp enable */
694 #define   GFXTGHYST		(1 << 24) /* Hysteresis to allow trunk gating */
695 #define   RCX_SW_EXIT		(1 << 23) /* Leave RSx and prevent re-entry */
696 #define   RSX_STATUS_MASK	(7 << 20)
697 #define   RSX_STATUS_ON		(0 << 20)
698 #define   RSX_STATUS_RC1	(1 << 20)
699 #define   RSX_STATUS_RC1E	(2 << 20)
700 #define   RSX_STATUS_RS1	(3 << 20)
701 #define   RSX_STATUS_RS2	(4 << 20) /* aka rc6 */
702 #define   RSX_STATUS_RSVD	(5 << 20) /* deep rc6 unsupported on ilk */
703 #define   RSX_STATUS_RS3	(6 << 20) /* rs3 unsupported on ilk */
704 #define   RSX_STATUS_RSVD2	(7 << 20)
705 #define   UWRCRSXE		(1 << 19) /* wake counter limit prevents rsx */
706 #define   RSCRP			(1 << 18) /* rs requests control on rs1/2 reqs */
707 #define   JRSC			(1 << 17) /* rsx coupled to cpu c-state */
708 #define   RS2INC0		(1 << 16) /* allow rs2 in cpu c0 */
709 #define   RS1CONTSAV_MASK	(3 << 14)
710 #define   RS1CONTSAV_NO_RS1	(0 << 14) /* rs1 doesn't save/restore context */
711 #define   RS1CONTSAV_RSVD	(1 << 14)
712 #define   RS1CONTSAV_SAVE_RS1	(2 << 14) /* rs1 saves context */
713 #define   RS1CONTSAV_FULL_RS1	(3 << 14) /* rs1 saves and restores context */
714 #define   NORMSLEXLAT_MASK	(3 << 12)
715 #define   SLOW_RS123		(0 << 12)
716 #define   SLOW_RS23		(1 << 12)
717 #define   SLOW_RS3		(2 << 12)
718 #define   NORMAL_RS123		(3 << 12)
719 #define   RCMODE_TIMEOUT	(1 << 11) /* 0 is eval interval method */
720 #define   IMPROMOEN		(1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
721 #define   RCENTSYNC		(1 << 9) /* rs coupled to cpu c-state (3/6/7) */
722 #define   STATELOCK		(1 << 7) /* locked to rs_cstate if 0 */
723 #define   RS_CSTATE_MASK	(3 << 4)
724 #define   RS_CSTATE_C367_RS1	(0 << 4)
725 #define   RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
726 #define   RS_CSTATE_RSVD	(2 << 4)
727 #define   RS_CSTATE_C367_RS2	(3 << 4)
728 #define   REDSAVES		(1 << 3) /* no context save if was idle during rs0 */
729 #define   REDRESTORES		(1 << 2) /* no restore if was idle during rs0 */
730 #define VIDCTL			_MMIO(0x111c0)
731 #define VIDSTS			_MMIO(0x111c8)
732 #define VIDSTART		_MMIO(0x111cc) /* 8 bits */
733 #define MEMSTAT_ILK		_MMIO(0x111f8)
734 #define   MEMSTAT_VID_MASK	0x7f00
735 #define   MEMSTAT_VID_SHIFT	8
736 #define   MEMSTAT_PSTATE_MASK	0x00f8
737 #define   MEMSTAT_PSTATE_SHIFT  3
738 #define   MEMSTAT_MON_ACTV	(1 << 2)
739 #define   MEMSTAT_SRC_CTL_MASK	0x0003
740 #define   MEMSTAT_SRC_CTL_CORE	0
741 #define   MEMSTAT_SRC_CTL_TRB	1
742 #define   MEMSTAT_SRC_CTL_THM	2
743 #define   MEMSTAT_SRC_CTL_STDBY 3
744 #define RCPREVBSYTUPAVG		_MMIO(0x113b8)
745 #define RCPREVBSYTDNAVG		_MMIO(0x113bc)
746 #define PMMISC			_MMIO(0x11214)
747 #define   MCPPCE_EN		(1 << 0) /* enable PM_MSG from PCH->MPC */
748 #define SDEW			_MMIO(0x1124c)
749 #define CSIEW0			_MMIO(0x11250)
750 #define CSIEW1			_MMIO(0x11254)
751 #define CSIEW2			_MMIO(0x11258)
752 #define PEW(i)			_MMIO(0x1125c + (i) * 4) /* 5 registers */
753 #define DEW(i)			_MMIO(0x11270 + (i) * 4) /* 3 registers */
754 #define MCHAFE			_MMIO(0x112c0)
755 #define CSIEC			_MMIO(0x112e0)
756 #define DMIEC			_MMIO(0x112e4)
757 #define DDREC			_MMIO(0x112e8)
758 #define PEG0EC			_MMIO(0x112ec)
759 #define PEG1EC			_MMIO(0x112f0)
760 #define GFXEC			_MMIO(0x112f4)
761 #define RPPREVBSYTUPAVG		_MMIO(0x113b8)
762 #define RPPREVBSYTDNAVG		_MMIO(0x113bc)
763 #define ECR			_MMIO(0x11600)
764 #define   ECR_GPFE		(1 << 31)
765 #define   ECR_IMONE		(1 << 30)
766 #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
767 #define OGW0			_MMIO(0x11608)
768 #define OGW1			_MMIO(0x1160c)
769 #define EG0			_MMIO(0x11610)
770 #define EG1			_MMIO(0x11614)
771 #define EG2			_MMIO(0x11618)
772 #define EG3			_MMIO(0x1161c)
773 #define EG4			_MMIO(0x11620)
774 #define EG5			_MMIO(0x11624)
775 #define EG6			_MMIO(0x11628)
776 #define EG7			_MMIO(0x1162c)
777 #define PXW(i)			_MMIO(0x11664 + (i) * 4) /* 4 registers */
778 #define PXWL(i)			_MMIO(0x11680 + (i) * 8) /* 8 registers */
779 #define LCFUSE02		_MMIO(0x116c0)
780 #define   LCFUSE_HIV_MASK	0x000000ff
781 
782 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
783 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
784 
785 /*
786  * Logical Context regs
787  */
788 /*
789  * Notes on SNB/IVB/VLV context size:
790  * - Power context is saved elsewhere (LLC or stolen)
791  * - Ring/execlist context is saved on SNB, not on IVB
792  * - Extended context size already includes render context size
793  * - We always need to follow the extended context size.
794  *   SNB BSpec has comments indicating that we should use the
795  *   render context size instead if execlists are disabled, but
796  *   based on empirical testing that's just nonsense.
797  * - Pipelined/VF state is saved on SNB/IVB respectively
798  * - GT1 size just indicates how much of render context
799  *   doesn't need saving on GT1
800  */
801 #define CXT_SIZE		_MMIO(0x21a0)
802 #define GEN6_CXT_POWER_SIZE(cxt_reg)	(((cxt_reg) >> 24) & 0x3f)
803 #define GEN6_CXT_RING_SIZE(cxt_reg)	(((cxt_reg) >> 18) & 0x3f)
804 #define GEN6_CXT_RENDER_SIZE(cxt_reg)	(((cxt_reg) >> 12) & 0x3f)
805 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
806 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
807 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
808 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
809 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
810 #define GEN7_CXT_SIZE		_MMIO(0x21a8)
811 #define GEN7_CXT_POWER_SIZE(ctx_reg)	(((ctx_reg) >> 25) & 0x7f)
812 #define GEN7_CXT_RING_SIZE(ctx_reg)	(((ctx_reg) >> 22) & 0x7)
813 #define GEN7_CXT_RENDER_SIZE(ctx_reg)	(((ctx_reg) >> 16) & 0x3f)
814 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
815 #define GEN7_CXT_GT1_SIZE(ctx_reg)	(((ctx_reg) >> 6) & 0x7)
816 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
817 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
818 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
819 
820 enum {
821 	INTEL_ADVANCED_CONTEXT = 0,
822 	INTEL_LEGACY_32B_CONTEXT,
823 	INTEL_ADVANCED_AD_CONTEXT,
824 	INTEL_LEGACY_64B_CONTEXT
825 };
826 
827 enum {
828 	FAULT_AND_HANG = 0,
829 	FAULT_AND_HALT, /* Debug only */
830 	FAULT_AND_STREAM,
831 	FAULT_AND_CONTINUE /* Unsupported */
832 };
833 
834 #define CTX_GTT_ADDRESS_MASK GENMASK(31, 12)
835 #define GEN8_CTX_VALID (1 << 0)
836 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
837 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
838 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
839 #define GEN8_CTX_PRIVILEGE (1 << 8)
840 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
841 
842 #define GEN8_CTX_ID_SHIFT 32
843 #define GEN8_CTX_ID_WIDTH 21
844 #define GEN11_SW_CTX_ID_SHIFT 37
845 #define GEN11_SW_CTX_ID_WIDTH 11
846 #define GEN11_ENGINE_CLASS_SHIFT 61
847 #define GEN11_ENGINE_CLASS_WIDTH 3
848 #define GEN11_ENGINE_INSTANCE_SHIFT 48
849 #define GEN11_ENGINE_INSTANCE_WIDTH 6
850 
851 #define XEHP_SW_CTX_ID_SHIFT 39
852 #define XEHP_SW_CTX_ID_WIDTH 16
853 #define XEHP_SW_COUNTER_SHIFT 58
854 #define XEHP_SW_COUNTER_WIDTH 6
855 
856 #define UNSLCGCTL9440			_MMIO(0x9440)
857 #define   GAMTLBOACS_CLKGATE_DIS	REG_BIT(28)
858 #define   GAMTLBVDBOX5_CLKGATE_DIS	REG_BIT(27)
859 #define   GAMTLBVDBOX6_CLKGATE_DIS	REG_BIT(26)
860 #define   GAMTLBVDBOX3_CLKGATE_DIS	REG_BIT(24)
861 #define   GAMTLBVDBOX4_CLKGATE_DIS	REG_BIT(23)
862 #define   GAMTLBVDBOX7_CLKGATE_DIS	REG_BIT(22)
863 #define   GAMTLBVDBOX2_CLKGATE_DIS	REG_BIT(21)
864 #define   GAMTLBVDBOX0_CLKGATE_DIS	REG_BIT(17)
865 #define   GAMTLBKCR_CLKGATE_DIS		REG_BIT(16)
866 #define   GAMTLBGUC_CLKGATE_DIS		REG_BIT(15)
867 #define   GAMTLBBLT_CLKGATE_DIS		REG_BIT(14)
868 #define   GAMTLBVDBOX1_CLKGATE_DIS	REG_BIT(6)
869 
870 #define UNSLCGCTL9444			_MMIO(0x9444)
871 #define   GAMTLBGFXA0_CLKGATE_DIS	REG_BIT(30)
872 #define   GAMTLBGFXA1_CLKGATE_DIS	REG_BIT(29)
873 #define   GAMTLBCOMPA0_CLKGATE_DIS	REG_BIT(28)
874 #define   GAMTLBCOMPA1_CLKGATE_DIS	REG_BIT(27)
875 #define   GAMTLBCOMPB0_CLKGATE_DIS	REG_BIT(26)
876 #define   GAMTLBCOMPB1_CLKGATE_DIS	REG_BIT(25)
877 #define   GAMTLBCOMPC0_CLKGATE_DIS	REG_BIT(24)
878 #define   GAMTLBCOMPC1_CLKGATE_DIS	REG_BIT(23)
879 #define   GAMTLBCOMPD0_CLKGATE_DIS	REG_BIT(22)
880 #define   GAMTLBCOMPD1_CLKGATE_DIS	REG_BIT(21)
881 #define   GAMTLBMERT_CLKGATE_DIS	REG_BIT(20)
882 #define   GAMTLBVEBOX3_CLKGATE_DIS	REG_BIT(19)
883 #define   GAMTLBVEBOX2_CLKGATE_DIS	REG_BIT(18)
884 #define   GAMTLBVEBOX1_CLKGATE_DIS	REG_BIT(17)
885 #define   GAMTLBVEBOX0_CLKGATE_DIS	REG_BIT(16)
886 #define   LTCDD_CLKGATE_DIS		REG_BIT(10)
887 
888 #define SLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x94d4)
889 #define  SARBUNIT_CLKGATE_DIS		(1 << 5)
890 #define  RCCUNIT_CLKGATE_DIS		(1 << 7)
891 #define  MSCUNIT_CLKGATE_DIS		(1 << 10)
892 #define  NODEDSS_CLKGATE_DIS		REG_BIT(12)
893 #define  L3_CLKGATE_DIS			REG_BIT(16)
894 #define  L3_CR2X_CLKGATE_DIS		REG_BIT(17)
895 
896 #define SUBSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9524)
897 #define   DSS_ROUTER_CLKGATE_DIS	REG_BIT(28)
898 #define   GWUNIT_CLKGATE_DIS		REG_BIT(16)
899 
900 #define SUBSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x9528)
901 #define  CPSSUNIT_CLKGATE_DIS		REG_BIT(9)
902 
903 #define SSMCGCTL9530			_MMIO(0x9530)
904 #define   RTFUNIT_CLKGATE_DIS		REG_BIT(18)
905 
906 #define UNSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9434)
907 #define   VFUNIT_CLKGATE_DIS		REG_BIT(20)
908 #define   TSGUNIT_CLKGATE_DIS		REG_BIT(17) /* XEHPSDV */
909 #define   CG3DDISCFEG_CLKGATE_DIS	REG_BIT(17) /* DG2 */
910 #define   GAMEDIA_CLKGATE_DIS		REG_BIT(11)
911 #define   HSUNIT_CLKGATE_DIS		REG_BIT(8)
912 #define   VSUNIT_CLKGATE_DIS		REG_BIT(3)
913 
914 #define UNSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x94e4)
915 #define   VSUNIT_CLKGATE_DIS_TGL	REG_BIT(19)
916 #define   PSDUNIT_CLKGATE_DIS		REG_BIT(5)
917 
918 #define INF_UNIT_LEVEL_CLKGATE		_MMIO(0x9560)
919 #define   CGPSF_CLKGATE_DIS		(1 << 3)
920 
921 #define GEN11_GT_INTR_DW0		_MMIO(0x190018)
922 #define  GEN11_CSME			(31)
923 #define  GEN11_GUNIT			(28)
924 #define  GEN11_GUC			(25)
925 #define  GEN11_WDPERF			(20)
926 #define  GEN11_KCR			(19)
927 #define  GEN11_GTPM			(16)
928 #define  GEN11_BCS			(15)
929 #define  GEN11_RCS0			(0)
930 
931 #define GEN11_GT_INTR_DW1		_MMIO(0x19001c)
932 #define  GEN11_VECS(x)			(31 - (x))
933 #define  GEN11_VCS(x)			(x)
934 
935 #define GEN11_GT_INTR_DW(x)		_MMIO(0x190018 + ((x) * 4))
936 
937 #define GEN11_INTR_IDENTITY_REG0	_MMIO(0x190060)
938 #define GEN11_INTR_IDENTITY_REG1	_MMIO(0x190064)
939 #define  GEN11_INTR_DATA_VALID		(1 << 31)
940 #define  GEN11_INTR_ENGINE_CLASS(x)	(((x) & GENMASK(18, 16)) >> 16)
941 #define  GEN11_INTR_ENGINE_INSTANCE(x)	(((x) & GENMASK(25, 20)) >> 20)
942 #define  GEN11_INTR_ENGINE_INTR(x)	((x) & 0xffff)
943 /* irq instances for OTHER_CLASS */
944 #define OTHER_GUC_INSTANCE	0
945 #define OTHER_GTPM_INSTANCE	1
946 #define OTHER_KCR_INSTANCE	4
947 
948 #define GEN11_INTR_IDENTITY_REG(x)	_MMIO(0x190060 + ((x) * 4))
949 
950 #define GEN11_IIR_REG0_SELECTOR		_MMIO(0x190070)
951 #define GEN11_IIR_REG1_SELECTOR		_MMIO(0x190074)
952 
953 #define GEN11_IIR_REG_SELECTOR(x)	_MMIO(0x190070 + ((x) * 4))
954 
955 #define GEN11_RENDER_COPY_INTR_ENABLE	_MMIO(0x190030)
956 #define GEN11_VCS_VECS_INTR_ENABLE	_MMIO(0x190034)
957 #define GEN11_GUC_SG_INTR_ENABLE	_MMIO(0x190038)
958 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE	_MMIO(0x19003c)
959 #define GEN11_CRYPTO_RSVD_INTR_ENABLE	_MMIO(0x190040)
960 #define GEN11_GUNIT_CSME_INTR_ENABLE	_MMIO(0x190044)
961 
962 #define GEN11_RCS0_RSVD_INTR_MASK	_MMIO(0x190090)
963 #define GEN11_BCS_RSVD_INTR_MASK	_MMIO(0x1900a0)
964 #define GEN11_VCS0_VCS1_INTR_MASK	_MMIO(0x1900a8)
965 #define GEN11_VCS2_VCS3_INTR_MASK	_MMIO(0x1900ac)
966 #define GEN12_VCS4_VCS5_INTR_MASK	_MMIO(0x1900b0)
967 #define GEN12_VCS6_VCS7_INTR_MASK	_MMIO(0x1900b4)
968 #define GEN11_VECS0_VECS1_INTR_MASK	_MMIO(0x1900d0)
969 #define GEN12_VECS2_VECS3_INTR_MASK	_MMIO(0x1900d4)
970 #define GEN11_GUC_SG_INTR_MASK		_MMIO(0x1900e8)
971 #define GEN11_GPM_WGBOXPERF_INTR_MASK	_MMIO(0x1900ec)
972 #define GEN11_CRYPTO_RSVD_INTR_MASK	_MMIO(0x1900f0)
973 #define GEN11_GUNIT_CSME_INTR_MASK	_MMIO(0x1900f4)
974 
975 #define   ENGINE1_MASK			REG_GENMASK(31, 16)
976 #define   ENGINE0_MASK			REG_GENMASK(15, 0)
977 
978 #define GEN7_FF_SLICE_CS_CHICKEN1	_MMIO(0x20e0)
979 #define   GEN9_FFSC_PERCTX_PREEMPT_CTRL	(1 << 14)
980 
981 #define FF_SLICE_CS_CHICKEN2			_MMIO(0x20e4)
982 #define  GEN9_TSG_BARRIER_ACK_DISABLE		(1 << 8)
983 #define  GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE  (1 << 10)
984 
985 #define GEN9_CS_DEBUG_MODE1		_MMIO(0x20ec)
986 #define   FF_DOP_CLOCK_GATE_DISABLE	REG_BIT(1)
987 #define GEN9_CTX_PREEMPT_REG		_MMIO(0x2248)
988 #define   GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
989 
990 #define GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON		_MMIO(0x20EC)
991 #define   GEN12_REPLAY_MODE_GRANULARITY			REG_BIT(0)
992 
993 #define GEN8_CS_CHICKEN1		_MMIO(0x2580)
994 #define GEN9_PREEMPT_3D_OBJECT_LEVEL		(1 << 0)
995 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo)	(((hi) << 2) | ((lo) << 1))
996 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
997 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
998 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
999 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK		GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
1000 
1001 /* GEN7 chicken */
1002 #define GEN7_COMMON_SLICE_CHICKEN1		_MMIO(0x7010)
1003   #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	(1 << 10)
1004   #define GEN9_RHWO_OPTIMIZATION_DISABLE	(1 << 14)
1005 
1006 #define COMMON_SLICE_CHICKEN2					_MMIO(0x7014)
1007   #define GEN9_PBE_COMPRESSED_HASH_SELECTION			(1 << 13)
1008   #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE	(1 << 12)
1009   #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION		(1 << 8)
1010   #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE			(1 << 0)
1011 
1012 #define GEN8_L3CNTLREG	_MMIO(0x7034)
1013   #define GEN8_ERRDETBCTRL (1 << 9)
1014 
1015 #define GEN11_COMMON_SLICE_CHICKEN3			_MMIO(0x7304)
1016 #define   DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN	REG_BIT(12)
1017 #define   XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE		REG_BIT(12)
1018 #define   GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC		REG_BIT(11)
1019 #define   GEN12_DISABLE_CPS_AWARE_COLOR_PIPE		REG_BIT(9)
1020 
1021 #define HIZ_CHICKEN					_MMIO(0x7018)
1022 # define CHV_HZ_8X8_MODE_IN_1X				REG_BIT(15)
1023 # define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE   REG_BIT(14)
1024 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	REG_BIT(3)
1025 
1026 #define GEN9_SLICE_COMMON_ECO_CHICKEN0		_MMIO(0x7308)
1027 #define  DISABLE_PIXEL_MASK_CAMMING		(1 << 14)
1028 
1029 #define GEN9_SLICE_COMMON_ECO_CHICKEN1		_MMIO(0x731c)
1030 #define   GEN11_STATE_CACHE_REDIRECT_TO_CS	(1 << 11)
1031 
1032 #define GEN7_SARCHKMD				_MMIO(0xB000)
1033 #define GEN7_DISABLE_DEMAND_PREFETCH		(1 << 31)
1034 #define GEN7_DISABLE_SAMPLER_PREFETCH           (1 << 30)
1035 
1036 #define GEN7_L3SQCREG1				_MMIO(0xB010)
1037 #define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
1038 
1039 #define GEN8_L3SQCREG1				_MMIO(0xB100)
1040 /*
1041  * Note that on CHV the following has an off-by-one error wrt. to BSpec.
1042  * Using the formula in BSpec leads to a hang, while the formula here works
1043  * fine and matches the formulas for all other platforms. A BSpec change
1044  * request has been filed to clarify this.
1045  */
1046 #define  L3_GENERAL_PRIO_CREDITS(x)		(((x) >> 1) << 19)
1047 #define  L3_HIGH_PRIO_CREDITS(x)		(((x) >> 1) << 14)
1048 #define  L3_PRIO_CREDITS_MASK			((0x1f << 19) | (0x1f << 14))
1049 
1050 #define GEN7_L3CNTLREG1				_MMIO(0xB01C)
1051 #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
1052 #define  GEN7_L3AGDIS				(1 << 19)
1053 #define GEN7_L3CNTLREG2				_MMIO(0xB020)
1054 #define GEN7_L3CNTLREG3				_MMIO(0xB024)
1055 
1056 #define GEN7_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB030)
1057 #define   GEN7_WA_L3_CHICKEN_MODE		0x20000000
1058 #define GEN10_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB114)
1059 #define   GEN11_I2M_WRITE_DISABLE		(1 << 28)
1060 
1061 #define GEN7_L3SQCREG4				_MMIO(0xb034)
1062 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1 << 27)
1063 
1064 #define GEN11_SCRATCH2					_MMIO(0xb140)
1065 #define  GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE	(1 << 19)
1066 
1067 #define GEN8_L3SQCREG4				_MMIO(0xb118)
1068 #define  GEN11_LQSC_CLEAN_EVICT_DISABLE		(1 << 6)
1069 #define  GEN8_LQSC_RO_PERF_DIS			(1 << 27)
1070 #define  GEN8_LQSC_FLUSH_COHERENT_LINES		(1 << 21)
1071 #define  GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
1072 
1073 #define GEN11_L3SQCREG5				_MMIO(0xb158)
1074 #define   L3_PWM_TIMER_INIT_VAL_MASK		REG_GENMASK(9, 0)
1075 
1076 #define XEHP_L3SCQREG7				_MMIO(0xb188)
1077 #define   BLEND_FILL_CACHING_OPT_DIS		REG_BIT(3)
1078 
1079 /* GEN8 chicken */
1080 #define HDC_CHICKEN0				_MMIO(0x7300)
1081 #define ICL_HDC_MODE				_MMIO(0xE5F4)
1082 #define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1 << 15)
1083 #define  HDC_FENCE_DEST_SLM_DISABLE		(1 << 14)
1084 #define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1 << 11)
1085 #define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1 << 5)
1086 #define  HDC_FORCE_NON_COHERENT			(1 << 4)
1087 #define  HDC_BARRIER_PERFORMANCE_DISABLE	(1 << 10)
1088 
1089 #define GEN12_HDC_CHICKEN0					_MMIO(0xE5F0)
1090 #define   LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK	REG_GENMASK(13, 11)
1091 
1092 #define SARB_CHICKEN1				_MMIO(0xe90c)
1093 #define   COMP_CKN_IN				REG_GENMASK(30, 29)
1094 
1095 #define GEN8_HDC_CHICKEN1			_MMIO(0x7304)
1096 
1097 /* GEN9 chicken */
1098 #define SLICE_ECO_CHICKEN0			_MMIO(0x7308)
1099 #define   PIXEL_MASK_CAMMING_DISABLE		(1 << 14)
1100 
1101 #define GEN9_WM_CHICKEN3			_MMIO(0x5588)
1102 #define   GEN9_FACTOR_IN_CLR_VAL_HIZ		(1 << 9)
1103 
1104 /* WaCatErrorRejectionIssue */
1105 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		_MMIO(0x9030)
1106 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1 << 11)
1107 
1108 #define HSW_SCRATCH1				_MMIO(0xb038)
1109 #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1 << 27)
1110 
1111 #define BDW_SCRATCH1					_MMIO(0xb11c)
1112 #define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1 << 2)
1113 
1114 #define VFLSKPD				_MMIO(0x62a8)
1115 #define   DIS_OVER_FETCH_CACHE		REG_BIT(1)
1116 #define   DIS_MULT_MISS_RD_SQUASH	REG_BIT(0)
1117 
1118 #define FF_MODE2			_MMIO(0x6604)
1119 #define   FF_MODE2_GS_TIMER_MASK	REG_GENMASK(31, 24)
1120 #define   FF_MODE2_GS_TIMER_224		REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
1121 #define   FF_MODE2_TDS_TIMER_MASK	REG_GENMASK(23, 16)
1122 #define   FF_MODE2_TDS_TIMER_128	REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
1123 
1124 #define  RC6_LOCATION				_MMIO(0xD40)
1125 #define	   RC6_CTX_IN_DRAM			(1 << 0)
1126 #define  RC6_CTX_BASE				_MMIO(0xD48)
1127 #define    RC6_CTX_BASE_MASK			0xFFFFFFF0
1128 #define  FORCEWAKE				_MMIO(0xA18C)
1129 #define  FORCEWAKE_VLV				_MMIO(0x1300b0)
1130 #define  FORCEWAKE_ACK_VLV			_MMIO(0x1300b4)
1131 #define  FORCEWAKE_MEDIA_VLV			_MMIO(0x1300b8)
1132 #define  FORCEWAKE_ACK_MEDIA_VLV		_MMIO(0x1300bc)
1133 #define  FORCEWAKE_ACK_HSW			_MMIO(0x130044)
1134 #define  FORCEWAKE_ACK				_MMIO(0x130090)
1135 #define  VLV_GTLC_WAKE_CTRL			_MMIO(0x130090)
1136 #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
1137 #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
1138 #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
1139 
1140 #define  VLV_GTLC_PW_STATUS			_MMIO(0x130094)
1141 #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
1142 #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
1143 #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
1144 #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
1145 #define  FORCEWAKE_MT				_MMIO(0xa188) /* multi-threaded */
1146 #define  FORCEWAKE_MEDIA_GEN9			_MMIO(0xa270)
1147 #define  FORCEWAKE_MEDIA_VDBOX_GEN11(n)		_MMIO(0xa540 + (n) * 4)
1148 #define  FORCEWAKE_MEDIA_VEBOX_GEN11(n)		_MMIO(0xa560 + (n) * 4)
1149 #define  FORCEWAKE_RENDER_GEN9			_MMIO(0xa278)
1150 #define  FORCEWAKE_GT_GEN9			_MMIO(0xa188)
1151 #define  FORCEWAKE_ACK_MEDIA_GEN9		_MMIO(0x0D88)
1152 #define  FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n)	_MMIO(0x0D50 + (n) * 4)
1153 #define  FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n)	_MMIO(0x0D70 + (n) * 4)
1154 #define  FORCEWAKE_ACK_RENDER_GEN9		_MMIO(0x0D84)
1155 #define  FORCEWAKE_ACK_GT_GEN9			_MMIO(0x130044)
1156 #define   FORCEWAKE_KERNEL			BIT(0)
1157 #define   FORCEWAKE_USER			BIT(1)
1158 #define   FORCEWAKE_KERNEL_FALLBACK		BIT(15)
1159 #define  FORCEWAKE_MT_ACK			_MMIO(0x130040)
1160 #define  ECOBUS					_MMIO(0xa180)
1161 #define    FORCEWAKE_MT_ENABLE			(1 << 5)
1162 #define  VLV_SPAREG2H				_MMIO(0xA194)
1163 #define  GEN9_PWRGT_DOMAIN_STATUS		_MMIO(0xA2A0)
1164 #define   GEN9_PWRGT_MEDIA_STATUS_MASK		(1 << 0)
1165 #define   GEN9_PWRGT_RENDER_STATUS_MASK		(1 << 1)
1166 
1167 #define  GTFIFODBG				_MMIO(0x120000)
1168 #define    GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV	(0x1f << 20)
1169 #define    GT_FIFO_FREE_ENTRIES_CHV		(0x7f << 13)
1170 #define    GT_FIFO_SBDROPERR			(1 << 6)
1171 #define    GT_FIFO_BLOBDROPERR			(1 << 5)
1172 #define    GT_FIFO_SB_READ_ABORTERR		(1 << 4)
1173 #define    GT_FIFO_DROPERR			(1 << 3)
1174 #define    GT_FIFO_OVFERR			(1 << 2)
1175 #define    GT_FIFO_IAWRERR			(1 << 1)
1176 #define    GT_FIFO_IARDERR			(1 << 0)
1177 
1178 #define  GTFIFOCTL				_MMIO(0x120008)
1179 #define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
1180 #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
1181 #define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
1182 #define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
1183 
1184 #define  HSW_IDICR				_MMIO(0x9008)
1185 #define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
1186 
1187 #define GEN6_UCGCTL1				_MMIO(0x9400)
1188 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE		(1 << 22)
1189 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
1190 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
1191 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
1192 
1193 #define GEN6_UCGCTL2				_MMIO(0x9404)
1194 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE			(1 << 31)
1195 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
1196 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
1197 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
1198 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
1199 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
1200 
1201 #define GEN6_UCGCTL3				_MMIO(0x9408)
1202 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE		(1 << 20)
1203 
1204 #define GEN7_UCGCTL4				_MMIO(0x940c)
1205 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1 << 25)
1206 #define  GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE	(1 << 14)
1207 
1208 #define GEN6_RCGCTL1				_MMIO(0x9410)
1209 #define GEN6_RCGCTL2				_MMIO(0x9414)
1210 #define GEN6_RSTCTL				_MMIO(0x9420)
1211 
1212 #define GEN8_UCGCTL6				_MMIO(0x9430)
1213 #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1 << 24)
1214 #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1 << 14)
1215 #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
1216 
1217 #define UNSLCGCTL9430				_MMIO(0x9430)
1218 #define   MSQDUNIT_CLKGATE_DIS			REG_BIT(3)
1219 
1220 #define GEN6_GFXPAUSE				_MMIO(0xA000)
1221 #define GEN6_RPNSWREQ				_MMIO(0xA008)
1222 #define   GEN6_TURBO_DISABLE			(1 << 31)
1223 #define   GEN6_FREQUENCY(x)			((x) << 25)
1224 #define   HSW_FREQUENCY(x)			((x) << 24)
1225 #define   GEN9_FREQUENCY(x)			((x) << 23)
1226 #define   GEN6_OFFSET(x)			((x) << 19)
1227 #define   GEN6_AGGRESSIVE_TURBO			(0 << 15)
1228 #define   GEN9_SW_REQ_UNSLICE_RATIO_SHIFT	23
1229 #define   GEN9_IGNORE_SLICE_RATIO		(0 << 0)
1230 
1231 #define GEN6_RC_VIDEO_FREQ			_MMIO(0xA00C)
1232 #define GEN6_RC_CONTROL				_MMIO(0xA090)
1233 #define   GEN6_RC_CTL_RC6pp_ENABLE		(1 << 16)
1234 #define   GEN6_RC_CTL_RC6p_ENABLE		(1 << 17)
1235 #define   GEN6_RC_CTL_RC6_ENABLE		(1 << 18)
1236 #define   GEN6_RC_CTL_RC1e_ENABLE		(1 << 20)
1237 #define   GEN6_RC_CTL_RC7_ENABLE		(1 << 22)
1238 #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1 << 24)
1239 #define   GEN7_RC_CTL_TO_MODE			(1 << 28)
1240 #define   GEN6_RC_CTL_EI_MODE(x)		((x) << 27)
1241 #define   GEN6_RC_CTL_HW_ENABLE			(1 << 31)
1242 #define GEN6_RP_DOWN_TIMEOUT			_MMIO(0xA010)
1243 #define GEN6_RP_INTERRUPT_LIMITS		_MMIO(0xA014)
1244 #define GEN6_RPSTAT1				_MMIO(0xA01C)
1245 #define   GEN6_CAGF_SHIFT			8
1246 #define   HSW_CAGF_SHIFT			7
1247 #define   GEN9_CAGF_SHIFT			23
1248 #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
1249 #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
1250 #define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
1251 #define GEN6_RP_CONTROL				_MMIO(0xA024)
1252 #define   GEN6_RP_MEDIA_TURBO			(1 << 11)
1253 #define   GEN6_RP_MEDIA_MODE_MASK		(3 << 9)
1254 #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3 << 9)
1255 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2 << 9)
1256 #define   GEN6_RP_MEDIA_HW_MODE			(1 << 9)
1257 #define   GEN6_RP_MEDIA_SW_MODE			(0 << 9)
1258 #define   GEN6_RP_MEDIA_IS_GFX			(1 << 8)
1259 #define   GEN6_RP_ENABLE			(1 << 7)
1260 #define   GEN6_RP_UP_IDLE_MIN			(0x1 << 3)
1261 #define   GEN6_RP_UP_BUSY_AVG			(0x2 << 3)
1262 #define   GEN6_RP_UP_BUSY_CONT			(0x4 << 3)
1263 #define   GEN6_RP_DOWN_IDLE_AVG			(0x2 << 0)
1264 #define   GEN6_RP_DOWN_IDLE_CONT		(0x1 << 0)
1265 #define   GEN6_RPSWCTL_SHIFT			9
1266 #define   GEN9_RPSWCTL_ENABLE			(0x2 << GEN6_RPSWCTL_SHIFT)
1267 #define   GEN9_RPSWCTL_DISABLE			(0x0 << GEN6_RPSWCTL_SHIFT)
1268 #define GEN6_RP_UP_THRESHOLD			_MMIO(0xA02C)
1269 #define GEN6_RP_DOWN_THRESHOLD			_MMIO(0xA030)
1270 #define GEN6_RP_CUR_UP_EI			_MMIO(0xA050)
1271 #define   GEN6_RP_EI_MASK			0xffffff
1272 #define   GEN6_CURICONT_MASK			GEN6_RP_EI_MASK
1273 #define GEN6_RP_CUR_UP				_MMIO(0xA054)
1274 #define   GEN6_CURBSYTAVG_MASK			GEN6_RP_EI_MASK
1275 #define GEN6_RP_PREV_UP				_MMIO(0xA058)
1276 #define GEN6_RP_CUR_DOWN_EI			_MMIO(0xA05C)
1277 #define   GEN6_CURIAVG_MASK			GEN6_RP_EI_MASK
1278 #define GEN6_RP_CUR_DOWN			_MMIO(0xA060)
1279 #define GEN6_RP_PREV_DOWN			_MMIO(0xA064)
1280 #define GEN6_RP_UP_EI				_MMIO(0xA068)
1281 #define GEN6_RP_DOWN_EI				_MMIO(0xA06C)
1282 #define GEN6_RP_IDLE_HYSTERSIS			_MMIO(0xA070)
1283 #define GEN6_RPDEUHWTC				_MMIO(0xA080)
1284 #define GEN6_RPDEUC				_MMIO(0xA084)
1285 #define GEN6_RPDEUCSW				_MMIO(0xA088)
1286 #define GEN6_RC_STATE				_MMIO(0xA094)
1287 #define   RC_SW_TARGET_STATE_SHIFT		16
1288 #define   RC_SW_TARGET_STATE_MASK		(7 << RC_SW_TARGET_STATE_SHIFT)
1289 #define GEN6_RC1_WAKE_RATE_LIMIT		_MMIO(0xA098)
1290 #define GEN6_RC6_WAKE_RATE_LIMIT		_MMIO(0xA09C)
1291 #define GEN6_RC6pp_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
1292 #define GEN10_MEDIA_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
1293 #define GEN6_RC_EVALUATION_INTERVAL		_MMIO(0xA0A8)
1294 #define GEN6_RC_IDLE_HYSTERSIS			_MMIO(0xA0AC)
1295 #define GEN6_RC_SLEEP				_MMIO(0xA0B0)
1296 #define GEN6_RCUBMABDTMR			_MMIO(0xA0B0)
1297 #define GEN6_RC1e_THRESHOLD			_MMIO(0xA0B4)
1298 #define GEN6_RC6_THRESHOLD			_MMIO(0xA0B8)
1299 #define GEN6_RC6p_THRESHOLD			_MMIO(0xA0BC)
1300 #define VLV_RCEDATA				_MMIO(0xA0BC)
1301 #define GEN6_RC6pp_THRESHOLD			_MMIO(0xA0C0)
1302 #define GEN6_PMINTRMSK				_MMIO(0xA168)
1303 #define   GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC	(1 << 31)
1304 #define   ARAT_EXPIRED_INTRMSK			(1 << 9)
1305 #define GEN8_MISC_CTRL0				_MMIO(0xA180)
1306 #define VLV_PWRDWNUPCTL				_MMIO(0xA294)
1307 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS		_MMIO(0xA0C4)
1308 #define GEN9_RENDER_PG_IDLE_HYSTERESIS		_MMIO(0xA0C8)
1309 #define GEN9_PG_ENABLE				_MMIO(0xA210)
1310 #define   GEN9_RENDER_PG_ENABLE			REG_BIT(0)
1311 #define   GEN9_MEDIA_PG_ENABLE			REG_BIT(1)
1312 #define   GEN11_MEDIA_SAMPLER_PG_ENABLE		REG_BIT(2)
1313 #define   VDN_HCP_POWERGATE_ENABLE(n)		REG_BIT(3 + 2 * (n))
1314 #define   VDN_MFX_POWERGATE_ENABLE(n)		REG_BIT(4 + 2 * (n))
1315 #define GEN8_PUSHBUS_CONTROL			_MMIO(0xA248)
1316 #define GEN8_PUSHBUS_ENABLE			_MMIO(0xA250)
1317 #define GEN8_PUSHBUS_SHIFT			_MMIO(0xA25C)
1318 
1319 #define GEN6_PMISR				_MMIO(0x44020)
1320 #define GEN6_PMIMR				_MMIO(0x44024) /* rps_lock */
1321 #define GEN6_PMIIR				_MMIO(0x44028)
1322 #define GEN6_PMIER				_MMIO(0x4402C)
1323 #define  GEN6_PM_MBOX_EVENT			(1 << 25)
1324 #define  GEN6_PM_THERMAL_EVENT			(1 << 24)
1325 
1326 /*
1327  * For Gen11 these are in the upper word of the GPM_WGBOXPERF
1328  * registers. Shifting is handled on accessing the imr and ier.
1329  */
1330 #define  GEN6_PM_RP_DOWN_TIMEOUT		(1 << 6)
1331 #define  GEN6_PM_RP_UP_THRESHOLD		(1 << 5)
1332 #define  GEN6_PM_RP_DOWN_THRESHOLD		(1 << 4)
1333 #define  GEN6_PM_RP_UP_EI_EXPIRED		(1 << 2)
1334 #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1 << 1)
1335 #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_EI_EXPIRED   | \
1336 						 GEN6_PM_RP_UP_THRESHOLD    | \
1337 						 GEN6_PM_RP_DOWN_EI_EXPIRED | \
1338 						 GEN6_PM_RP_DOWN_THRESHOLD  | \
1339 						 GEN6_PM_RP_DOWN_TIMEOUT)
1340 
1341 #define GEN7_GT_SCRATCH(i)			_MMIO(0x4F100 + (i) * 4)
1342 #define GEN7_GT_SCRATCH_REG_NUM			8
1343 
1344 #define VLV_GTLC_SURVIVABILITY_REG              _MMIO(0x130098)
1345 #define VLV_GFX_CLK_STATUS_BIT			(1 << 3)
1346 #define VLV_GFX_CLK_FORCE_ON_BIT		(1 << 2)
1347 
1348 #define GEN6_GT_GFX_RC6_LOCKED			_MMIO(0x138104)
1349 #define VLV_COUNTER_CONTROL			_MMIO(0x138104)
1350 #define   VLV_COUNT_RANGE_HIGH			(1 << 15)
1351 #define   VLV_MEDIA_RC0_COUNT_EN		(1 << 5)
1352 #define   VLV_RENDER_RC0_COUNT_EN		(1 << 4)
1353 #define   VLV_MEDIA_RC6_COUNT_EN		(1 << 1)
1354 #define   VLV_RENDER_RC6_COUNT_EN		(1 << 0)
1355 #define GEN6_GT_GFX_RC6				_MMIO(0x138108)
1356 #define VLV_GT_RENDER_RC6			_MMIO(0x138108)
1357 #define VLV_GT_MEDIA_RC6			_MMIO(0x13810C)
1358 
1359 #define GEN6_GT_GFX_RC6p			_MMIO(0x13810C)
1360 #define GEN6_GT_GFX_RC6pp			_MMIO(0x138110)
1361 #define VLV_RENDER_C0_COUNT			_MMIO(0x138118)
1362 #define VLV_MEDIA_C0_COUNT			_MMIO(0x13811C)
1363 
1364 #define GEN6_GT_CORE_STATUS		_MMIO(0x138060)
1365 #define   GEN6_CORE_CPD_STATE_MASK	(7 << 4)
1366 #define   GEN6_RCn_MASK			7
1367 #define   GEN6_RC0			0
1368 #define   GEN6_RC3			2
1369 #define   GEN6_RC6			3
1370 #define   GEN6_RC7			4
1371 
1372 #define GEN8_GT_SLICE_INFO		_MMIO(0x138064)
1373 #define   GEN8_LSLICESTAT_MASK		0x7
1374 
1375 #define CHV_POWER_SS0_SIG1		_MMIO(0xa720)
1376 #define CHV_POWER_SS1_SIG1		_MMIO(0xa728)
1377 #define   CHV_SS_PG_ENABLE		(1 << 1)
1378 #define   CHV_EU08_PG_ENABLE		(1 << 9)
1379 #define   CHV_EU19_PG_ENABLE		(1 << 17)
1380 #define   CHV_EU210_PG_ENABLE		(1 << 25)
1381 
1382 #define CHV_POWER_SS0_SIG2		_MMIO(0xa724)
1383 #define CHV_POWER_SS1_SIG2		_MMIO(0xa72c)
1384 #define   CHV_EU311_PG_ENABLE		(1 << 1)
1385 
1386 #define GEN9_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + (slice) * 0x4)
1387 #define GEN10_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + ((slice) / 3) * 0x34 + \
1388 					      ((slice) % 3) * 0x4)
1389 #define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
1390 #define   GEN9_PGCTL_SS_ACK(subslice)	(1 << (2 + (subslice) * 2))
1391 #define   GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
1392 
1393 #define GEN9_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + (slice) * 0x8)
1394 #define GEN10_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + ((slice) / 3) * 0x30 + \
1395 					      ((slice) % 3) * 0x8)
1396 #define GEN9_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + (slice) * 0x8)
1397 #define GEN10_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + ((slice) / 3) * 0x30 + \
1398 					      ((slice) % 3) * 0x8)
1399 #define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
1400 #define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
1401 #define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
1402 #define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
1403 #define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
1404 #define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
1405 #define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
1406 #define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
1407 
1408 #define GEN7_MISCCPCTL				_MMIO(0x9424)
1409 #define   GEN7_DOP_CLOCK_GATE_ENABLE		(1 << 0)
1410 #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1 << 2)
1411 #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1 << 4)
1412 #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1 << 6)
1413 
1414 #define GEN8_GARBCNTL				_MMIO(0xB004)
1415 #define   GEN9_GAPS_TSV_CREDIT_DISABLE		(1 << 7)
1416 #define   GEN11_ARBITRATION_PRIO_ORDER_MASK	(0x3f << 22)
1417 #define   GEN11_HASH_CTRL_EXCL_MASK		(0x7f << 0)
1418 #define   GEN11_HASH_CTRL_EXCL_BIT0		(1 << 0)
1419 
1420 #define GEN11_GLBLINVL				_MMIO(0xB404)
1421 #define   GEN11_BANK_HASH_ADDR_EXCL_MASK	(0x7f << 5)
1422 #define   GEN11_BANK_HASH_ADDR_EXCL_BIT0	(1 << 5)
1423 
1424 #define GEN10_DFR_RATIO_EN_AND_CHICKEN	_MMIO(0x9550)
1425 #define   DFR_DISABLE			(1 << 9)
1426 
1427 #define GEN11_GACB_PERF_CTRL			_MMIO(0x4B80)
1428 #define   GEN11_HASH_CTRL_MASK			(0x3 << 12 | 0xf << 0)
1429 #define   GEN11_HASH_CTRL_BIT0			(1 << 0)
1430 #define   GEN11_HASH_CTRL_BIT4			(1 << 12)
1431 
1432 #define GEN11_LSN_UNSLCVC				_MMIO(0xB43C)
1433 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC	(1 << 9)
1434 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC	(1 << 7)
1435 
1436 #define GEN10_SAMPLER_MODE		_MMIO(0xE18C)
1437 #define   ENABLE_SMALLPL			REG_BIT(15)
1438 #define   GEN11_SAMPLER_ENABLE_HEADLESS_MSG	REG_BIT(5)
1439 
1440 #define GEN7_L3LOG(slice, i)		_MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
1441 #define GEN7_L3LOG_SIZE			0x80
1442 
1443 #define GEN7_HALF_SLICE_CHICKEN1	_MMIO(0xe100) /* IVB GT1 + VLV */
1444 #define GEN7_HALF_SLICE_CHICKEN1_GT2	_MMIO(0xf100)
1445 #define   GEN7_MAX_PS_THREAD_DEP		(8 << 12)
1446 #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1 << 10)
1447 #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1 << 4)
1448 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1 << 3)
1449 
1450 #define GEN9_HALF_SLICE_CHICKEN5	_MMIO(0xe188)
1451 #define   GEN9_DG_MIRROR_FIX_ENABLE	(1 << 5)
1452 #define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1 << 3)
1453 
1454 #define GEN8_ROW_CHICKEN		_MMIO(0xe4f0)
1455 #define   FLOW_CONTROL_ENABLE			REG_BIT(15)
1456 #define   UGM_BACKUP_MODE			REG_BIT(13)
1457 #define   MDQ_ARBITRATION_MODE			REG_BIT(12)
1458 #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	REG_BIT(8)
1459 #define   STALL_DOP_GATING_DISABLE		REG_BIT(5)
1460 #define   THROTTLE_12_5				REG_GENMASK(4, 2)
1461 #define   DISABLE_EARLY_EOT			REG_BIT(1)
1462 
1463 #define GEN7_ROW_CHICKEN2			_MMIO(0xe4f4)
1464 #define   GEN12_DISABLE_READ_SUPPRESSION	REG_BIT(15)
1465 #define   GEN12_DISABLE_EARLY_READ		REG_BIT(14)
1466 #define   GEN12_ENABLE_LARGE_GRF_MODE		REG_BIT(12)
1467 #define   GEN12_PUSH_CONST_DEREF_HOLD_DIS	REG_BIT(8)
1468 
1469 #define LSC_CHICKEN_BIT_0			_MMIO(0xe7c8)
1470 #define   FORCE_1_SUB_MESSAGE_PER_FRAGMENT	REG_BIT(15)
1471 #define LSC_CHICKEN_BIT_0_UDW			_MMIO(0xe7c8 + 4)
1472 #define   DIS_CHAIN_2XSIMD8			REG_BIT(55 - 32)
1473 #define   FORCE_SLM_FENCE_SCOPE_TO_TILE		REG_BIT(42 - 32)
1474 #define   FORCE_UGM_FENCE_SCOPE_TO_TILE		REG_BIT(41 - 32)
1475 #define   MAXREQS_PER_BANK			REG_GENMASK(39 - 32, 37 - 32)
1476 #define   DISABLE_128B_EVICTION_COMMAND_UDW	REG_BIT(36 - 32)
1477 
1478 #define GEN7_ROW_CHICKEN2_GT2		_MMIO(0xf4f4)
1479 #define   DOP_CLOCK_GATING_DISABLE	(1 << 0)
1480 #define   PUSH_CONSTANT_DEREF_DISABLE	(1 << 8)
1481 #define   GEN11_TDL_CLOCK_GATING_FIX_DISABLE	(1 << 1)
1482 
1483 #define GEN9_ROW_CHICKEN4				_MMIO(0xe48c)
1484 #define   GEN12_DISABLE_GRF_CLEAR			REG_BIT(13)
1485 #define   GEN12_DISABLE_TDL_PUSH			REG_BIT(9)
1486 #define   GEN11_DIS_PICK_2ND_EU				REG_BIT(7)
1487 #define   GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX	REG_BIT(4)
1488 
1489 #define HSW_ROW_CHICKEN3		_MMIO(0xe49c)
1490 #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
1491 
1492 #define HALF_SLICE_CHICKEN2		_MMIO(0xe180)
1493 #define   GEN8_ST_PO_DISABLE		(1 << 13)
1494 
1495 #define HALF_SLICE_CHICKEN3		_MMIO(0xe184)
1496 #define   HSW_SAMPLE_C_PERFORMANCE	(1 << 9)
1497 #define   GEN8_CENTROID_PIXEL_OPT_DIS	(1 << 8)
1498 #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1 << 5)
1499 #define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1 << 1)
1500 
1501 #define GEN9_HALF_SLICE_CHICKEN7	_MMIO(0xe194)
1502 #define   DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA	REG_BIT(15)
1503 #define   GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR	REG_BIT(8)
1504 #define   GEN9_ENABLE_YV12_BUGFIX			REG_BIT(4)
1505 #define   GEN9_ENABLE_GPGPU_PREEMPTION			REG_BIT(2)
1506 
1507 /* MOCS (Memory Object Control State) registers */
1508 #define GEN9_LNCFCMOCS(i)	_MMIO(0xb020 + (i) * 4)	/* L3 Cache Control */
1509 #define GEN9_LNCFCMOCS_REG_COUNT	32
1510 
1511 #define __GEN9_RCS0_MOCS0	0xc800
1512 #define GEN9_GFX_MOCS(i)	_MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
1513 #define __GEN9_VCS0_MOCS0	0xc900
1514 #define GEN9_MFX0_MOCS(i)	_MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
1515 #define __GEN9_VCS1_MOCS0	0xca00
1516 #define GEN9_MFX1_MOCS(i)	_MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
1517 #define __GEN9_VECS0_MOCS0	0xcb00
1518 #define GEN9_VEBOX_MOCS(i)	_MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
1519 #define __GEN9_BCS0_MOCS0	0xcc00
1520 #define GEN9_BLT_MOCS(i)	_MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
1521 #define __GEN11_VCS2_MOCS0	0x10000
1522 #define GEN11_MFX2_MOCS(i)	_MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
1523 
1524 #define GEN9_SCRATCH_LNCF1		_MMIO(0xb008)
1525 #define   GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
1526 
1527 #define GEN9_SCRATCH1			_MMIO(0xb11c)
1528 #define   EVICTION_PERF_FIX_ENABLE	REG_BIT(8)
1529 
1530 #define GEN10_SCRATCH_LNCF2		_MMIO(0xb0a0)
1531 #define   PMFLUSHDONE_LNICRSDROP	(1 << 20)
1532 #define   PMFLUSH_GAPL3UNBLOCK		(1 << 21)
1533 #define   PMFLUSHDONE_LNEBLK		(1 << 22)
1534 
1535 #define XEHP_L3NODEARBCFG		_MMIO(0xb0b4)
1536 #define   XEHP_LNESPARE			REG_BIT(19)
1537 
1538 #define GEN12_GLOBAL_MOCS(i)	_MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
1539 
1540 /* gamt regs */
1541 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
1542 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW  0x67F1427F /* max/min for LRA1/2 */
1543 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV  0x5FF101FF /* max/min for LRA1/2 */
1544 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL  0x67F1427F /*    "        " */
1545 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT  0x5FF101FF /*    "        " */
1546 
1547 #define MMCD_MISC_CTRL		_MMIO(0x4ddc) /* skl+ */
1548 #define  MMCD_PCLA		(1 << 31)
1549 #define  MMCD_HOTSPOT_EN	(1 << 27)
1550 
1551 #define SLICE_COMMON_ECO_CHICKEN1		_MMIO(0x731C)
1552 #define   MSC_MSAA_REODER_BUF_BYPASS_DISABLE	REG_BIT(14)
1553 
1554 #endif /* __INTEL_GT_REGS__ */
1555