1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2016 Intel Corporation 4 */ 5 6 #include <linux/string_helpers.h> 7 8 #include <drm/drm_print.h> 9 10 #include "gem/i915_gem_context.h" 11 #include "gem/i915_gem_internal.h" 12 #include "gt/intel_gt_print.h" 13 #include "gt/intel_gt_regs.h" 14 15 #include "i915_cmd_parser.h" 16 #include "i915_drv.h" 17 #include "i915_irq.h" 18 #include "i915_reg.h" 19 #include "intel_breadcrumbs.h" 20 #include "intel_context.h" 21 #include "intel_engine.h" 22 #include "intel_engine_pm.h" 23 #include "intel_engine_regs.h" 24 #include "intel_engine_user.h" 25 #include "intel_execlists_submission.h" 26 #include "intel_gt.h" 27 #include "intel_gt_mcr.h" 28 #include "intel_gt_pm.h" 29 #include "intel_gt_requests.h" 30 #include "intel_lrc.h" 31 #include "intel_lrc_reg.h" 32 #include "intel_reset.h" 33 #include "intel_ring.h" 34 #include "uc/intel_guc_submission.h" 35 36 /* Haswell does have the CXT_SIZE register however it does not appear to be 37 * valid. Now, docs explain in dwords what is in the context object. The full 38 * size is 70720 bytes, however, the power context and execlist context will 39 * never be saved (power context is stored elsewhere, and execlists don't work 40 * on HSW) - so the final size, including the extra state required for the 41 * Resource Streamer, is 66944 bytes, which rounds to 17 pages. 42 */ 43 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE) 44 45 #define DEFAULT_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE) 46 #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE) 47 #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE) 48 #define GEN11_LR_CONTEXT_RENDER_SIZE (14 * PAGE_SIZE) 49 50 #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE) 51 52 #define MAX_MMIO_BASES 3 53 struct engine_info { 54 u8 class; 55 u8 instance; 56 /* mmio bases table *must* be sorted in reverse graphics_ver order */ 57 struct engine_mmio_base { 58 u32 graphics_ver : 8; 59 u32 base : 24; 60 } mmio_bases[MAX_MMIO_BASES]; 61 }; 62 63 static const struct engine_info intel_engines[] = { 64 [RCS0] = { 65 .class = RENDER_CLASS, 66 .instance = 0, 67 .mmio_bases = { 68 { .graphics_ver = 1, .base = RENDER_RING_BASE } 69 }, 70 }, 71 [BCS0] = { 72 .class = COPY_ENGINE_CLASS, 73 .instance = 0, 74 .mmio_bases = { 75 { .graphics_ver = 6, .base = BLT_RING_BASE } 76 }, 77 }, 78 [BCS1] = { 79 .class = COPY_ENGINE_CLASS, 80 .instance = 1, 81 .mmio_bases = { 82 { .graphics_ver = 12, .base = XEHPC_BCS1_RING_BASE } 83 }, 84 }, 85 [BCS2] = { 86 .class = COPY_ENGINE_CLASS, 87 .instance = 2, 88 .mmio_bases = { 89 { .graphics_ver = 12, .base = XEHPC_BCS2_RING_BASE } 90 }, 91 }, 92 [BCS3] = { 93 .class = COPY_ENGINE_CLASS, 94 .instance = 3, 95 .mmio_bases = { 96 { .graphics_ver = 12, .base = XEHPC_BCS3_RING_BASE } 97 }, 98 }, 99 [BCS4] = { 100 .class = COPY_ENGINE_CLASS, 101 .instance = 4, 102 .mmio_bases = { 103 { .graphics_ver = 12, .base = XEHPC_BCS4_RING_BASE } 104 }, 105 }, 106 [BCS5] = { 107 .class = COPY_ENGINE_CLASS, 108 .instance = 5, 109 .mmio_bases = { 110 { .graphics_ver = 12, .base = XEHPC_BCS5_RING_BASE } 111 }, 112 }, 113 [BCS6] = { 114 .class = COPY_ENGINE_CLASS, 115 .instance = 6, 116 .mmio_bases = { 117 { .graphics_ver = 12, .base = XEHPC_BCS6_RING_BASE } 118 }, 119 }, 120 [BCS7] = { 121 .class = COPY_ENGINE_CLASS, 122 .instance = 7, 123 .mmio_bases = { 124 { .graphics_ver = 12, .base = XEHPC_BCS7_RING_BASE } 125 }, 126 }, 127 [BCS8] = { 128 .class = COPY_ENGINE_CLASS, 129 .instance = 8, 130 .mmio_bases = { 131 { .graphics_ver = 12, .base = XEHPC_BCS8_RING_BASE } 132 }, 133 }, 134 [VCS0] = { 135 .class = VIDEO_DECODE_CLASS, 136 .instance = 0, 137 .mmio_bases = { 138 { .graphics_ver = 11, .base = GEN11_BSD_RING_BASE }, 139 { .graphics_ver = 6, .base = GEN6_BSD_RING_BASE }, 140 { .graphics_ver = 4, .base = BSD_RING_BASE } 141 }, 142 }, 143 [VCS1] = { 144 .class = VIDEO_DECODE_CLASS, 145 .instance = 1, 146 .mmio_bases = { 147 { .graphics_ver = 11, .base = GEN11_BSD2_RING_BASE }, 148 { .graphics_ver = 8, .base = GEN8_BSD2_RING_BASE } 149 }, 150 }, 151 [VCS2] = { 152 .class = VIDEO_DECODE_CLASS, 153 .instance = 2, 154 .mmio_bases = { 155 { .graphics_ver = 11, .base = GEN11_BSD3_RING_BASE } 156 }, 157 }, 158 [VCS3] = { 159 .class = VIDEO_DECODE_CLASS, 160 .instance = 3, 161 .mmio_bases = { 162 { .graphics_ver = 11, .base = GEN11_BSD4_RING_BASE } 163 }, 164 }, 165 [VCS4] = { 166 .class = VIDEO_DECODE_CLASS, 167 .instance = 4, 168 .mmio_bases = { 169 { .graphics_ver = 12, .base = XEHP_BSD5_RING_BASE } 170 }, 171 }, 172 [VCS5] = { 173 .class = VIDEO_DECODE_CLASS, 174 .instance = 5, 175 .mmio_bases = { 176 { .graphics_ver = 12, .base = XEHP_BSD6_RING_BASE } 177 }, 178 }, 179 [VCS6] = { 180 .class = VIDEO_DECODE_CLASS, 181 .instance = 6, 182 .mmio_bases = { 183 { .graphics_ver = 12, .base = XEHP_BSD7_RING_BASE } 184 }, 185 }, 186 [VCS7] = { 187 .class = VIDEO_DECODE_CLASS, 188 .instance = 7, 189 .mmio_bases = { 190 { .graphics_ver = 12, .base = XEHP_BSD8_RING_BASE } 191 }, 192 }, 193 [VECS0] = { 194 .class = VIDEO_ENHANCEMENT_CLASS, 195 .instance = 0, 196 .mmio_bases = { 197 { .graphics_ver = 11, .base = GEN11_VEBOX_RING_BASE }, 198 { .graphics_ver = 7, .base = VEBOX_RING_BASE } 199 }, 200 }, 201 [VECS1] = { 202 .class = VIDEO_ENHANCEMENT_CLASS, 203 .instance = 1, 204 .mmio_bases = { 205 { .graphics_ver = 11, .base = GEN11_VEBOX2_RING_BASE } 206 }, 207 }, 208 [VECS2] = { 209 .class = VIDEO_ENHANCEMENT_CLASS, 210 .instance = 2, 211 .mmio_bases = { 212 { .graphics_ver = 12, .base = XEHP_VEBOX3_RING_BASE } 213 }, 214 }, 215 [VECS3] = { 216 .class = VIDEO_ENHANCEMENT_CLASS, 217 .instance = 3, 218 .mmio_bases = { 219 { .graphics_ver = 12, .base = XEHP_VEBOX4_RING_BASE } 220 }, 221 }, 222 [CCS0] = { 223 .class = COMPUTE_CLASS, 224 .instance = 0, 225 .mmio_bases = { 226 { .graphics_ver = 12, .base = GEN12_COMPUTE0_RING_BASE } 227 } 228 }, 229 [CCS1] = { 230 .class = COMPUTE_CLASS, 231 .instance = 1, 232 .mmio_bases = { 233 { .graphics_ver = 12, .base = GEN12_COMPUTE1_RING_BASE } 234 } 235 }, 236 [CCS2] = { 237 .class = COMPUTE_CLASS, 238 .instance = 2, 239 .mmio_bases = { 240 { .graphics_ver = 12, .base = GEN12_COMPUTE2_RING_BASE } 241 } 242 }, 243 [CCS3] = { 244 .class = COMPUTE_CLASS, 245 .instance = 3, 246 .mmio_bases = { 247 { .graphics_ver = 12, .base = GEN12_COMPUTE3_RING_BASE } 248 } 249 }, 250 [GSC0] = { 251 .class = OTHER_CLASS, 252 .instance = OTHER_GSC_INSTANCE, 253 .mmio_bases = { 254 { .graphics_ver = 12, .base = MTL_GSC_RING_BASE } 255 } 256 }, 257 }; 258 259 /** 260 * intel_engine_context_size() - return the size of the context for an engine 261 * @gt: the gt 262 * @class: engine class 263 * 264 * Each engine class may require a different amount of space for a context 265 * image. 266 * 267 * Return: size (in bytes) of an engine class specific context image 268 * 269 * Note: this size includes the HWSP, which is part of the context image 270 * in LRC mode, but does not include the "shared data page" used with 271 * GuC submission. The caller should account for this if using the GuC. 272 */ 273 u32 intel_engine_context_size(struct intel_gt *gt, u8 class) 274 { 275 struct intel_uncore *uncore = gt->uncore; 276 u32 cxt_size; 277 278 BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE); 279 280 switch (class) { 281 case COMPUTE_CLASS: 282 fallthrough; 283 case RENDER_CLASS: 284 switch (GRAPHICS_VER(gt->i915)) { 285 default: 286 MISSING_CASE(GRAPHICS_VER(gt->i915)); 287 return DEFAULT_LR_CONTEXT_RENDER_SIZE; 288 case 12: 289 case 11: 290 return GEN11_LR_CONTEXT_RENDER_SIZE; 291 case 9: 292 return GEN9_LR_CONTEXT_RENDER_SIZE; 293 case 8: 294 return GEN8_LR_CONTEXT_RENDER_SIZE; 295 case 7: 296 if (IS_HASWELL(gt->i915)) 297 return HSW_CXT_TOTAL_SIZE; 298 299 cxt_size = intel_uncore_read(uncore, GEN7_CXT_SIZE); 300 return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64, 301 PAGE_SIZE); 302 case 6: 303 cxt_size = intel_uncore_read(uncore, CXT_SIZE); 304 return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64, 305 PAGE_SIZE); 306 case 5: 307 case 4: 308 /* 309 * There is a discrepancy here between the size reported 310 * by the register and the size of the context layout 311 * in the docs. Both are described as authorative! 312 * 313 * The discrepancy is on the order of a few cachelines, 314 * but the total is under one page (4k), which is our 315 * minimum allocation anyway so it should all come 316 * out in the wash. 317 */ 318 cxt_size = intel_uncore_read(uncore, CXT_SIZE) + 1; 319 drm_dbg(>->i915->drm, 320 "graphics_ver = %d CXT_SIZE = %d bytes [0x%08x]\n", 321 GRAPHICS_VER(gt->i915), cxt_size * 64, 322 cxt_size - 1); 323 return round_up(cxt_size * 64, PAGE_SIZE); 324 case 3: 325 case 2: 326 /* For the special day when i810 gets merged. */ 327 case 1: 328 return 0; 329 } 330 break; 331 default: 332 MISSING_CASE(class); 333 fallthrough; 334 case VIDEO_DECODE_CLASS: 335 case VIDEO_ENHANCEMENT_CLASS: 336 case COPY_ENGINE_CLASS: 337 case OTHER_CLASS: 338 if (GRAPHICS_VER(gt->i915) < 8) 339 return 0; 340 return GEN8_LR_CONTEXT_OTHER_SIZE; 341 } 342 } 343 344 static u32 __engine_mmio_base(struct drm_i915_private *i915, 345 const struct engine_mmio_base *bases) 346 { 347 int i; 348 349 for (i = 0; i < MAX_MMIO_BASES; i++) 350 if (GRAPHICS_VER(i915) >= bases[i].graphics_ver) 351 break; 352 353 GEM_BUG_ON(i == MAX_MMIO_BASES); 354 GEM_BUG_ON(!bases[i].base); 355 356 return bases[i].base; 357 } 358 359 static void __sprint_engine_name(struct intel_engine_cs *engine) 360 { 361 /* 362 * Before we know what the uABI name for this engine will be, 363 * we still would like to keep track of this engine in the debug logs. 364 * We throw in a ' here as a reminder that this isn't its final name. 365 */ 366 GEM_WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s'%u", 367 intel_engine_class_repr(engine->class), 368 engine->instance) >= sizeof(engine->name)); 369 } 370 371 void intel_engine_set_hwsp_writemask(struct intel_engine_cs *engine, u32 mask) 372 { 373 /* 374 * Though they added more rings on g4x/ilk, they did not add 375 * per-engine HWSTAM until gen6. 376 */ 377 if (GRAPHICS_VER(engine->i915) < 6 && engine->class != RENDER_CLASS) 378 return; 379 380 if (GRAPHICS_VER(engine->i915) >= 3) 381 ENGINE_WRITE(engine, RING_HWSTAM, mask); 382 else 383 ENGINE_WRITE16(engine, RING_HWSTAM, mask); 384 } 385 386 static void intel_engine_sanitize_mmio(struct intel_engine_cs *engine) 387 { 388 /* Mask off all writes into the unknown HWSP */ 389 intel_engine_set_hwsp_writemask(engine, ~0u); 390 } 391 392 static void nop_irq_handler(struct intel_engine_cs *engine, u16 iir) 393 { 394 GEM_DEBUG_WARN_ON(iir); 395 } 396 397 static u32 get_reset_domain(u8 ver, enum intel_engine_id id) 398 { 399 u32 reset_domain; 400 401 if (ver >= 11) { 402 static const u32 engine_reset_domains[] = { 403 [RCS0] = GEN11_GRDOM_RENDER, 404 [BCS0] = GEN11_GRDOM_BLT, 405 [BCS1] = XEHPC_GRDOM_BLT1, 406 [BCS2] = XEHPC_GRDOM_BLT2, 407 [BCS3] = XEHPC_GRDOM_BLT3, 408 [BCS4] = XEHPC_GRDOM_BLT4, 409 [BCS5] = XEHPC_GRDOM_BLT5, 410 [BCS6] = XEHPC_GRDOM_BLT6, 411 [BCS7] = XEHPC_GRDOM_BLT7, 412 [BCS8] = XEHPC_GRDOM_BLT8, 413 [VCS0] = GEN11_GRDOM_MEDIA, 414 [VCS1] = GEN11_GRDOM_MEDIA2, 415 [VCS2] = GEN11_GRDOM_MEDIA3, 416 [VCS3] = GEN11_GRDOM_MEDIA4, 417 [VCS4] = GEN11_GRDOM_MEDIA5, 418 [VCS5] = GEN11_GRDOM_MEDIA6, 419 [VCS6] = GEN11_GRDOM_MEDIA7, 420 [VCS7] = GEN11_GRDOM_MEDIA8, 421 [VECS0] = GEN11_GRDOM_VECS, 422 [VECS1] = GEN11_GRDOM_VECS2, 423 [VECS2] = GEN11_GRDOM_VECS3, 424 [VECS3] = GEN11_GRDOM_VECS4, 425 [CCS0] = GEN11_GRDOM_RENDER, 426 [CCS1] = GEN11_GRDOM_RENDER, 427 [CCS2] = GEN11_GRDOM_RENDER, 428 [CCS3] = GEN11_GRDOM_RENDER, 429 [GSC0] = GEN12_GRDOM_GSC, 430 }; 431 GEM_BUG_ON(id >= ARRAY_SIZE(engine_reset_domains) || 432 !engine_reset_domains[id]); 433 reset_domain = engine_reset_domains[id]; 434 } else { 435 static const u32 engine_reset_domains[] = { 436 [RCS0] = GEN6_GRDOM_RENDER, 437 [BCS0] = GEN6_GRDOM_BLT, 438 [VCS0] = GEN6_GRDOM_MEDIA, 439 [VCS1] = GEN8_GRDOM_MEDIA2, 440 [VECS0] = GEN6_GRDOM_VECS, 441 }; 442 GEM_BUG_ON(id >= ARRAY_SIZE(engine_reset_domains) || 443 !engine_reset_domains[id]); 444 reset_domain = engine_reset_domains[id]; 445 } 446 447 return reset_domain; 448 } 449 450 static int intel_engine_setup(struct intel_gt *gt, enum intel_engine_id id, 451 u8 logical_instance) 452 { 453 const struct engine_info *info = &intel_engines[id]; 454 struct drm_i915_private *i915 = gt->i915; 455 struct intel_engine_cs *engine; 456 u8 guc_class; 457 458 BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH)); 459 BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH)); 460 BUILD_BUG_ON(I915_MAX_VCS > (MAX_ENGINE_INSTANCE + 1)); 461 BUILD_BUG_ON(I915_MAX_VECS > (MAX_ENGINE_INSTANCE + 1)); 462 463 if (GEM_DEBUG_WARN_ON(id >= ARRAY_SIZE(gt->engine))) 464 return -EINVAL; 465 466 if (GEM_DEBUG_WARN_ON(info->class > MAX_ENGINE_CLASS)) 467 return -EINVAL; 468 469 if (GEM_DEBUG_WARN_ON(info->instance > MAX_ENGINE_INSTANCE)) 470 return -EINVAL; 471 472 if (GEM_DEBUG_WARN_ON(gt->engine_class[info->class][info->instance])) 473 return -EINVAL; 474 475 engine = kzalloc(sizeof(*engine), GFP_KERNEL); 476 if (!engine) 477 return -ENOMEM; 478 479 BUILD_BUG_ON(BITS_PER_TYPE(engine->mask) < I915_NUM_ENGINES); 480 481 INIT_LIST_HEAD(&engine->pinned_contexts_list); 482 engine->id = id; 483 engine->legacy_idx = INVALID_ENGINE; 484 engine->mask = BIT(id); 485 engine->reset_domain = get_reset_domain(GRAPHICS_VER(gt->i915), 486 id); 487 engine->i915 = i915; 488 engine->gt = gt; 489 engine->uncore = gt->uncore; 490 guc_class = engine_class_to_guc_class(info->class); 491 engine->guc_id = MAKE_GUC_ID(guc_class, info->instance); 492 engine->mmio_base = __engine_mmio_base(i915, info->mmio_bases); 493 494 engine->irq_handler = nop_irq_handler; 495 496 engine->class = info->class; 497 engine->instance = info->instance; 498 engine->logical_mask = BIT(logical_instance); 499 __sprint_engine_name(engine); 500 501 if ((engine->class == COMPUTE_CLASS && !RCS_MASK(engine->gt) && 502 __ffs(CCS_MASK(engine->gt)) == engine->instance) || 503 engine->class == RENDER_CLASS) 504 engine->flags |= I915_ENGINE_FIRST_RENDER_COMPUTE; 505 506 /* features common between engines sharing EUs */ 507 if (engine->class == RENDER_CLASS || engine->class == COMPUTE_CLASS) { 508 engine->flags |= I915_ENGINE_HAS_RCS_REG_STATE; 509 engine->flags |= I915_ENGINE_HAS_EU_PRIORITY; 510 } 511 512 engine->props.heartbeat_interval_ms = 513 CONFIG_DRM_I915_HEARTBEAT_INTERVAL; 514 engine->props.max_busywait_duration_ns = 515 CONFIG_DRM_I915_MAX_REQUEST_BUSYWAIT; 516 engine->props.preempt_timeout_ms = 517 CONFIG_DRM_I915_PREEMPT_TIMEOUT; 518 engine->props.stop_timeout_ms = 519 CONFIG_DRM_I915_STOP_TIMEOUT; 520 engine->props.timeslice_duration_ms = 521 CONFIG_DRM_I915_TIMESLICE_DURATION; 522 523 /* 524 * Mid-thread pre-emption is not available in Gen12. Unfortunately, 525 * some compute workloads run quite long threads. That means they get 526 * reset due to not pre-empting in a timely manner. So, bump the 527 * pre-emption timeout value to be much higher for compute engines. 528 */ 529 if (GRAPHICS_VER(i915) == 12 && (engine->flags & I915_ENGINE_HAS_RCS_REG_STATE)) 530 engine->props.preempt_timeout_ms = CONFIG_DRM_I915_PREEMPT_TIMEOUT_COMPUTE; 531 532 /* Cap properties according to any system limits */ 533 #define CLAMP_PROP(field) \ 534 do { \ 535 u64 clamp = intel_clamp_##field(engine, engine->props.field); \ 536 if (clamp != engine->props.field) { \ 537 drm_notice(&engine->i915->drm, \ 538 "Warning, clamping %s to %lld to prevent overflow\n", \ 539 #field, clamp); \ 540 engine->props.field = clamp; \ 541 } \ 542 } while (0) 543 544 CLAMP_PROP(heartbeat_interval_ms); 545 CLAMP_PROP(max_busywait_duration_ns); 546 CLAMP_PROP(preempt_timeout_ms); 547 CLAMP_PROP(stop_timeout_ms); 548 CLAMP_PROP(timeslice_duration_ms); 549 550 #undef CLAMP_PROP 551 552 engine->defaults = engine->props; /* never to change again */ 553 554 engine->context_size = intel_engine_context_size(gt, engine->class); 555 if (WARN_ON(engine->context_size > BIT(20))) 556 engine->context_size = 0; 557 if (engine->context_size) 558 DRIVER_CAPS(i915)->has_logical_contexts = true; 559 560 ewma__engine_latency_init(&engine->latency); 561 562 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier); 563 564 /* Scrub mmio state on takeover */ 565 intel_engine_sanitize_mmio(engine); 566 567 gt->engine_class[info->class][info->instance] = engine; 568 gt->engine[id] = engine; 569 570 return 0; 571 } 572 573 u64 intel_clamp_heartbeat_interval_ms(struct intel_engine_cs *engine, u64 value) 574 { 575 value = min_t(u64, value, jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT)); 576 577 return value; 578 } 579 580 u64 intel_clamp_max_busywait_duration_ns(struct intel_engine_cs *engine, u64 value) 581 { 582 value = min(value, jiffies_to_nsecs(2)); 583 584 return value; 585 } 586 587 u64 intel_clamp_preempt_timeout_ms(struct intel_engine_cs *engine, u64 value) 588 { 589 /* 590 * NB: The GuC API only supports 32bit values. However, the limit is further 591 * reduced due to internal calculations which would otherwise overflow. 592 */ 593 if (intel_guc_submission_is_wanted(&engine->gt->uc.guc)) 594 value = min_t(u64, value, guc_policy_max_preempt_timeout_ms()); 595 596 value = min_t(u64, value, jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT)); 597 598 return value; 599 } 600 601 u64 intel_clamp_stop_timeout_ms(struct intel_engine_cs *engine, u64 value) 602 { 603 value = min_t(u64, value, jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT)); 604 605 return value; 606 } 607 608 u64 intel_clamp_timeslice_duration_ms(struct intel_engine_cs *engine, u64 value) 609 { 610 /* 611 * NB: The GuC API only supports 32bit values. However, the limit is further 612 * reduced due to internal calculations which would otherwise overflow. 613 */ 614 if (intel_guc_submission_is_wanted(&engine->gt->uc.guc)) 615 value = min_t(u64, value, guc_policy_max_exec_quantum_ms()); 616 617 value = min_t(u64, value, jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT)); 618 619 return value; 620 } 621 622 static void __setup_engine_capabilities(struct intel_engine_cs *engine) 623 { 624 struct drm_i915_private *i915 = engine->i915; 625 626 if (engine->class == VIDEO_DECODE_CLASS) { 627 /* 628 * HEVC support is present on first engine instance 629 * before Gen11 and on all instances afterwards. 630 */ 631 if (GRAPHICS_VER(i915) >= 11 || 632 (GRAPHICS_VER(i915) >= 9 && engine->instance == 0)) 633 engine->uabi_capabilities |= 634 I915_VIDEO_CLASS_CAPABILITY_HEVC; 635 636 /* 637 * SFC block is present only on even logical engine 638 * instances. 639 */ 640 if ((GRAPHICS_VER(i915) >= 11 && 641 (engine->gt->info.vdbox_sfc_access & 642 BIT(engine->instance))) || 643 (GRAPHICS_VER(i915) >= 9 && engine->instance == 0)) 644 engine->uabi_capabilities |= 645 I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC; 646 } else if (engine->class == VIDEO_ENHANCEMENT_CLASS) { 647 if (GRAPHICS_VER(i915) >= 9 && 648 engine->gt->info.sfc_mask & BIT(engine->instance)) 649 engine->uabi_capabilities |= 650 I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC; 651 } 652 } 653 654 static void intel_setup_engine_capabilities(struct intel_gt *gt) 655 { 656 struct intel_engine_cs *engine; 657 enum intel_engine_id id; 658 659 for_each_engine(engine, gt, id) 660 __setup_engine_capabilities(engine); 661 } 662 663 /** 664 * intel_engines_release() - free the resources allocated for Command Streamers 665 * @gt: pointer to struct intel_gt 666 */ 667 void intel_engines_release(struct intel_gt *gt) 668 { 669 struct intel_engine_cs *engine; 670 enum intel_engine_id id; 671 672 /* 673 * Before we release the resources held by engine, we must be certain 674 * that the HW is no longer accessing them -- having the GPU scribble 675 * to or read from a page being used for something else causes no end 676 * of fun. 677 * 678 * The GPU should be reset by this point, but assume the worst just 679 * in case we aborted before completely initialising the engines. 680 */ 681 GEM_BUG_ON(intel_gt_pm_is_awake(gt)); 682 if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display) 683 __intel_gt_reset(gt, ALL_ENGINES); 684 685 /* Decouple the backend; but keep the layout for late GPU resets */ 686 for_each_engine(engine, gt, id) { 687 if (!engine->release) 688 continue; 689 690 intel_wakeref_wait_for_idle(&engine->wakeref); 691 GEM_BUG_ON(intel_engine_pm_is_awake(engine)); 692 693 engine->release(engine); 694 engine->release = NULL; 695 696 memset(&engine->reset, 0, sizeof(engine->reset)); 697 } 698 } 699 700 void intel_engine_free_request_pool(struct intel_engine_cs *engine) 701 { 702 if (!engine->request_pool) 703 return; 704 705 kmem_cache_free(i915_request_slab_cache(), engine->request_pool); 706 } 707 708 void intel_engines_free(struct intel_gt *gt) 709 { 710 struct intel_engine_cs *engine; 711 enum intel_engine_id id; 712 713 /* Free the requests! dma-resv keeps fences around for an eternity */ 714 rcu_barrier(); 715 716 for_each_engine(engine, gt, id) { 717 intel_engine_free_request_pool(engine); 718 kfree(engine); 719 gt->engine[id] = NULL; 720 } 721 } 722 723 static 724 bool gen11_vdbox_has_sfc(struct intel_gt *gt, 725 unsigned int physical_vdbox, 726 unsigned int logical_vdbox, u16 vdbox_mask) 727 { 728 struct drm_i915_private *i915 = gt->i915; 729 730 /* 731 * In Gen11, only even numbered logical VDBOXes are hooked 732 * up to an SFC (Scaler & Format Converter) unit. 733 * In Gen12, Even numbered physical instance always are connected 734 * to an SFC. Odd numbered physical instances have SFC only if 735 * previous even instance is fused off. 736 * 737 * Starting with Xe_HP, there's also a dedicated SFC_ENABLE field 738 * in the fuse register that tells us whether a specific SFC is present. 739 */ 740 if ((gt->info.sfc_mask & BIT(physical_vdbox / 2)) == 0) 741 return false; 742 else if (MEDIA_VER(i915) >= 12) 743 return (physical_vdbox % 2 == 0) || 744 !(BIT(physical_vdbox - 1) & vdbox_mask); 745 else if (MEDIA_VER(i915) == 11) 746 return logical_vdbox % 2 == 0; 747 748 return false; 749 } 750 751 static void engine_mask_apply_media_fuses(struct intel_gt *gt) 752 { 753 struct drm_i915_private *i915 = gt->i915; 754 unsigned int logical_vdbox = 0; 755 unsigned int i; 756 u32 media_fuse, fuse1; 757 u16 vdbox_mask; 758 u16 vebox_mask; 759 760 if (MEDIA_VER(gt->i915) < 11) 761 return; 762 763 /* 764 * On newer platforms the fusing register is called 'enable' and has 765 * enable semantics, while on older platforms it is called 'disable' 766 * and bits have disable semantices. 767 */ 768 media_fuse = intel_uncore_read(gt->uncore, GEN11_GT_VEBOX_VDBOX_DISABLE); 769 if (MEDIA_VER_FULL(i915) < IP_VER(12, 50)) 770 media_fuse = ~media_fuse; 771 772 vdbox_mask = media_fuse & GEN11_GT_VDBOX_DISABLE_MASK; 773 vebox_mask = (media_fuse & GEN11_GT_VEBOX_DISABLE_MASK) >> 774 GEN11_GT_VEBOX_DISABLE_SHIFT; 775 776 if (MEDIA_VER_FULL(i915) >= IP_VER(12, 50)) { 777 fuse1 = intel_uncore_read(gt->uncore, HSW_PAVP_FUSE1); 778 gt->info.sfc_mask = REG_FIELD_GET(XEHP_SFC_ENABLE_MASK, fuse1); 779 } else { 780 gt->info.sfc_mask = ~0; 781 } 782 783 for (i = 0; i < I915_MAX_VCS; i++) { 784 if (!HAS_ENGINE(gt, _VCS(i))) { 785 vdbox_mask &= ~BIT(i); 786 continue; 787 } 788 789 if (!(BIT(i) & vdbox_mask)) { 790 gt->info.engine_mask &= ~BIT(_VCS(i)); 791 drm_dbg(&i915->drm, "vcs%u fused off\n", i); 792 continue; 793 } 794 795 if (gen11_vdbox_has_sfc(gt, i, logical_vdbox, vdbox_mask)) 796 gt->info.vdbox_sfc_access |= BIT(i); 797 logical_vdbox++; 798 } 799 drm_dbg(&i915->drm, "vdbox enable: %04x, instances: %04lx\n", 800 vdbox_mask, VDBOX_MASK(gt)); 801 GEM_BUG_ON(vdbox_mask != VDBOX_MASK(gt)); 802 803 for (i = 0; i < I915_MAX_VECS; i++) { 804 if (!HAS_ENGINE(gt, _VECS(i))) { 805 vebox_mask &= ~BIT(i); 806 continue; 807 } 808 809 if (!(BIT(i) & vebox_mask)) { 810 gt->info.engine_mask &= ~BIT(_VECS(i)); 811 drm_dbg(&i915->drm, "vecs%u fused off\n", i); 812 } 813 } 814 drm_dbg(&i915->drm, "vebox enable: %04x, instances: %04lx\n", 815 vebox_mask, VEBOX_MASK(gt)); 816 GEM_BUG_ON(vebox_mask != VEBOX_MASK(gt)); 817 } 818 819 static void engine_mask_apply_compute_fuses(struct intel_gt *gt) 820 { 821 struct drm_i915_private *i915 = gt->i915; 822 struct intel_gt_info *info = >->info; 823 int ss_per_ccs = info->sseu.max_subslices / I915_MAX_CCS; 824 unsigned long ccs_mask; 825 unsigned int i; 826 827 if (GRAPHICS_VER(i915) < 11) 828 return; 829 830 if (hweight32(CCS_MASK(gt)) <= 1) 831 return; 832 833 ccs_mask = intel_slicemask_from_xehp_dssmask(info->sseu.compute_subslice_mask, 834 ss_per_ccs); 835 /* 836 * If all DSS in a quadrant are fused off, the corresponding CCS 837 * engine is not available for use. 838 */ 839 for_each_clear_bit(i, &ccs_mask, I915_MAX_CCS) { 840 info->engine_mask &= ~BIT(_CCS(i)); 841 drm_dbg(&i915->drm, "ccs%u fused off\n", i); 842 } 843 } 844 845 static void engine_mask_apply_copy_fuses(struct intel_gt *gt) 846 { 847 struct drm_i915_private *i915 = gt->i915; 848 struct intel_gt_info *info = >->info; 849 unsigned long meml3_mask; 850 unsigned long quad; 851 852 if (!(GRAPHICS_VER_FULL(i915) >= IP_VER(12, 60) && 853 GRAPHICS_VER_FULL(i915) < IP_VER(12, 70))) 854 return; 855 856 meml3_mask = intel_uncore_read(gt->uncore, GEN10_MIRROR_FUSE3); 857 meml3_mask = REG_FIELD_GET(GEN12_MEML3_EN_MASK, meml3_mask); 858 859 /* 860 * Link Copy engines may be fused off according to meml3_mask. Each 861 * bit is a quad that houses 2 Link Copy and two Sub Copy engines. 862 */ 863 for_each_clear_bit(quad, &meml3_mask, GEN12_MAX_MSLICES) { 864 unsigned int instance = quad * 2 + 1; 865 intel_engine_mask_t mask = GENMASK(_BCS(instance + 1), 866 _BCS(instance)); 867 868 if (mask & info->engine_mask) { 869 drm_dbg(&i915->drm, "bcs%u fused off\n", instance); 870 drm_dbg(&i915->drm, "bcs%u fused off\n", instance + 1); 871 872 info->engine_mask &= ~mask; 873 } 874 } 875 } 876 877 /* 878 * Determine which engines are fused off in our particular hardware. 879 * Note that we have a catch-22 situation where we need to be able to access 880 * the blitter forcewake domain to read the engine fuses, but at the same time 881 * we need to know which engines are available on the system to know which 882 * forcewake domains are present. We solve this by intializing the forcewake 883 * domains based on the full engine mask in the platform capabilities before 884 * calling this function and pruning the domains for fused-off engines 885 * afterwards. 886 */ 887 static intel_engine_mask_t init_engine_mask(struct intel_gt *gt) 888 { 889 struct intel_gt_info *info = >->info; 890 891 GEM_BUG_ON(!info->engine_mask); 892 893 engine_mask_apply_media_fuses(gt); 894 engine_mask_apply_compute_fuses(gt); 895 engine_mask_apply_copy_fuses(gt); 896 897 /* 898 * The only use of the GSC CS is to load and communicate with the GSC 899 * FW, so we have no use for it if we don't have the FW. 900 * 901 * IMPORTANT: in cases where we don't have the GSC FW, we have a 902 * catch-22 situation that breaks media C6 due to 2 requirements: 903 * 1) once turned on, the GSC power well will not go to sleep unless the 904 * GSC FW is loaded. 905 * 2) to enable idling (which is required for media C6) we need to 906 * initialize the IDLE_MSG register for the GSC CS and do at least 1 907 * submission, which will wake up the GSC power well. 908 */ 909 if (__HAS_ENGINE(info->engine_mask, GSC0) && !intel_uc_wants_gsc_uc(>->uc)) { 910 drm_notice(>->i915->drm, 911 "No GSC FW selected, disabling GSC CS and media C6\n"); 912 info->engine_mask &= ~BIT(GSC0); 913 } 914 915 /* 916 * Do not create the command streamer for CCS slices beyond the first. 917 * All the workload submitted to the first engine will be shared among 918 * all the slices. 919 * 920 * Once the user will be allowed to customize the CCS mode, then this 921 * check needs to be removed. 922 */ 923 if (IS_DG2(gt->i915)) { 924 u8 first_ccs = __ffs(CCS_MASK(gt)); 925 926 /* Mask off all the CCS engine */ 927 info->engine_mask &= ~GENMASK(CCS3, CCS0); 928 /* Put back in the first CCS engine */ 929 info->engine_mask |= BIT(_CCS(first_ccs)); 930 } 931 932 return info->engine_mask; 933 } 934 935 static void populate_logical_ids(struct intel_gt *gt, u8 *logical_ids, 936 u8 class, const u8 *map, u8 num_instances) 937 { 938 int i, j; 939 u8 current_logical_id = 0; 940 941 for (j = 0; j < num_instances; ++j) { 942 for (i = 0; i < ARRAY_SIZE(intel_engines); ++i) { 943 if (!HAS_ENGINE(gt, i) || 944 intel_engines[i].class != class) 945 continue; 946 947 if (intel_engines[i].instance == map[j]) { 948 logical_ids[intel_engines[i].instance] = 949 current_logical_id++; 950 break; 951 } 952 } 953 } 954 } 955 956 static void setup_logical_ids(struct intel_gt *gt, u8 *logical_ids, u8 class) 957 { 958 /* 959 * Logical to physical mapping is needed for proper support 960 * to split-frame feature. 961 */ 962 if (MEDIA_VER(gt->i915) >= 11 && class == VIDEO_DECODE_CLASS) { 963 const u8 map[] = { 0, 2, 4, 6, 1, 3, 5, 7 }; 964 965 populate_logical_ids(gt, logical_ids, class, 966 map, ARRAY_SIZE(map)); 967 } else { 968 int i; 969 u8 map[MAX_ENGINE_INSTANCE + 1]; 970 971 for (i = 0; i < MAX_ENGINE_INSTANCE + 1; ++i) 972 map[i] = i; 973 populate_logical_ids(gt, logical_ids, class, 974 map, ARRAY_SIZE(map)); 975 } 976 } 977 978 /** 979 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers 980 * @gt: pointer to struct intel_gt 981 * 982 * Return: non-zero if the initialization failed. 983 */ 984 int intel_engines_init_mmio(struct intel_gt *gt) 985 { 986 struct drm_i915_private *i915 = gt->i915; 987 const unsigned int engine_mask = init_engine_mask(gt); 988 unsigned int mask = 0; 989 unsigned int i, class; 990 u8 logical_ids[MAX_ENGINE_INSTANCE + 1]; 991 int err; 992 993 drm_WARN_ON(&i915->drm, engine_mask == 0); 994 drm_WARN_ON(&i915->drm, engine_mask & 995 GENMASK(BITS_PER_TYPE(mask) - 1, I915_NUM_ENGINES)); 996 997 if (i915_inject_probe_failure(i915)) 998 return -ENODEV; 999 1000 for (class = 0; class < MAX_ENGINE_CLASS + 1; ++class) { 1001 setup_logical_ids(gt, logical_ids, class); 1002 1003 for (i = 0; i < ARRAY_SIZE(intel_engines); ++i) { 1004 u8 instance = intel_engines[i].instance; 1005 1006 if (intel_engines[i].class != class || 1007 !HAS_ENGINE(gt, i)) 1008 continue; 1009 1010 err = intel_engine_setup(gt, i, 1011 logical_ids[instance]); 1012 if (err) 1013 goto cleanup; 1014 1015 mask |= BIT(i); 1016 } 1017 } 1018 1019 /* 1020 * Catch failures to update intel_engines table when the new engines 1021 * are added to the driver by a warning and disabling the forgotten 1022 * engines. 1023 */ 1024 if (drm_WARN_ON(&i915->drm, mask != engine_mask)) 1025 gt->info.engine_mask = mask; 1026 1027 gt->info.num_engines = hweight32(mask); 1028 1029 intel_gt_check_and_clear_faults(gt); 1030 1031 intel_setup_engine_capabilities(gt); 1032 1033 intel_uncore_prune_engine_fw_domains(gt->uncore, gt); 1034 1035 return 0; 1036 1037 cleanup: 1038 intel_engines_free(gt); 1039 return err; 1040 } 1041 1042 void intel_engine_init_execlists(struct intel_engine_cs *engine) 1043 { 1044 struct intel_engine_execlists * const execlists = &engine->execlists; 1045 1046 execlists->port_mask = 1; 1047 GEM_BUG_ON(!is_power_of_2(execlists_num_ports(execlists))); 1048 GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS); 1049 1050 memset(execlists->pending, 0, sizeof(execlists->pending)); 1051 execlists->active = 1052 memset(execlists->inflight, 0, sizeof(execlists->inflight)); 1053 } 1054 1055 static void cleanup_status_page(struct intel_engine_cs *engine) 1056 { 1057 struct i915_vma *vma; 1058 1059 /* Prevent writes into HWSP after returning the page to the system */ 1060 intel_engine_set_hwsp_writemask(engine, ~0u); 1061 1062 vma = fetch_and_zero(&engine->status_page.vma); 1063 if (!vma) 1064 return; 1065 1066 if (!HWS_NEEDS_PHYSICAL(engine->i915)) 1067 i915_vma_unpin(vma); 1068 1069 i915_gem_object_unpin_map(vma->obj); 1070 i915_gem_object_put(vma->obj); 1071 } 1072 1073 static int pin_ggtt_status_page(struct intel_engine_cs *engine, 1074 struct i915_gem_ww_ctx *ww, 1075 struct i915_vma *vma) 1076 { 1077 unsigned int flags; 1078 1079 if (!HAS_LLC(engine->i915) && i915_ggtt_has_aperture(engine->gt->ggtt)) 1080 /* 1081 * On g33, we cannot place HWS above 256MiB, so 1082 * restrict its pinning to the low mappable arena. 1083 * Though this restriction is not documented for 1084 * gen4, gen5, or byt, they also behave similarly 1085 * and hang if the HWS is placed at the top of the 1086 * GTT. To generalise, it appears that all !llc 1087 * platforms have issues with us placing the HWS 1088 * above the mappable region (even though we never 1089 * actually map it). 1090 */ 1091 flags = PIN_MAPPABLE; 1092 else 1093 flags = PIN_HIGH; 1094 1095 return i915_ggtt_pin(vma, ww, 0, flags); 1096 } 1097 1098 static int init_status_page(struct intel_engine_cs *engine) 1099 { 1100 struct drm_i915_gem_object *obj; 1101 struct i915_gem_ww_ctx ww; 1102 struct i915_vma *vma; 1103 void *vaddr; 1104 int ret; 1105 1106 INIT_LIST_HEAD(&engine->status_page.timelines); 1107 1108 /* 1109 * Though the HWS register does support 36bit addresses, historically 1110 * we have had hangs and corruption reported due to wild writes if 1111 * the HWS is placed above 4G. We only allow objects to be allocated 1112 * in GFP_DMA32 for i965, and no earlier physical address users had 1113 * access to more than 4G. 1114 */ 1115 obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE); 1116 if (IS_ERR(obj)) { 1117 drm_err(&engine->i915->drm, 1118 "Failed to allocate status page\n"); 1119 return PTR_ERR(obj); 1120 } 1121 1122 i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC); 1123 1124 vma = i915_vma_instance(obj, &engine->gt->ggtt->vm, NULL); 1125 if (IS_ERR(vma)) { 1126 ret = PTR_ERR(vma); 1127 goto err_put; 1128 } 1129 1130 i915_gem_ww_ctx_init(&ww, true); 1131 retry: 1132 ret = i915_gem_object_lock(obj, &ww); 1133 if (!ret && !HWS_NEEDS_PHYSICAL(engine->i915)) 1134 ret = pin_ggtt_status_page(engine, &ww, vma); 1135 if (ret) 1136 goto err; 1137 1138 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB); 1139 if (IS_ERR(vaddr)) { 1140 ret = PTR_ERR(vaddr); 1141 goto err_unpin; 1142 } 1143 1144 engine->status_page.addr = memset(vaddr, 0, PAGE_SIZE); 1145 engine->status_page.vma = vma; 1146 1147 err_unpin: 1148 if (ret) 1149 i915_vma_unpin(vma); 1150 err: 1151 if (ret == -EDEADLK) { 1152 ret = i915_gem_ww_ctx_backoff(&ww); 1153 if (!ret) 1154 goto retry; 1155 } 1156 i915_gem_ww_ctx_fini(&ww); 1157 err_put: 1158 if (ret) 1159 i915_gem_object_put(obj); 1160 return ret; 1161 } 1162 1163 static int intel_engine_init_tlb_invalidation(struct intel_engine_cs *engine) 1164 { 1165 static const union intel_engine_tlb_inv_reg gen8_regs[] = { 1166 [RENDER_CLASS].reg = GEN8_RTCR, 1167 [VIDEO_DECODE_CLASS].reg = GEN8_M1TCR, /* , GEN8_M2TCR */ 1168 [VIDEO_ENHANCEMENT_CLASS].reg = GEN8_VTCR, 1169 [COPY_ENGINE_CLASS].reg = GEN8_BTCR, 1170 }; 1171 static const union intel_engine_tlb_inv_reg gen12_regs[] = { 1172 [RENDER_CLASS].reg = GEN12_GFX_TLB_INV_CR, 1173 [VIDEO_DECODE_CLASS].reg = GEN12_VD_TLB_INV_CR, 1174 [VIDEO_ENHANCEMENT_CLASS].reg = GEN12_VE_TLB_INV_CR, 1175 [COPY_ENGINE_CLASS].reg = GEN12_BLT_TLB_INV_CR, 1176 [COMPUTE_CLASS].reg = GEN12_COMPCTX_TLB_INV_CR, 1177 }; 1178 static const union intel_engine_tlb_inv_reg xehp_regs[] = { 1179 [RENDER_CLASS].mcr_reg = XEHP_GFX_TLB_INV_CR, 1180 [VIDEO_DECODE_CLASS].mcr_reg = XEHP_VD_TLB_INV_CR, 1181 [VIDEO_ENHANCEMENT_CLASS].mcr_reg = XEHP_VE_TLB_INV_CR, 1182 [COPY_ENGINE_CLASS].mcr_reg = XEHP_BLT_TLB_INV_CR, 1183 [COMPUTE_CLASS].mcr_reg = XEHP_COMPCTX_TLB_INV_CR, 1184 }; 1185 static const union intel_engine_tlb_inv_reg xelpmp_regs[] = { 1186 [VIDEO_DECODE_CLASS].reg = GEN12_VD_TLB_INV_CR, 1187 [VIDEO_ENHANCEMENT_CLASS].reg = GEN12_VE_TLB_INV_CR, 1188 [OTHER_CLASS].reg = XELPMP_GSC_TLB_INV_CR, 1189 }; 1190 struct drm_i915_private *i915 = engine->i915; 1191 const unsigned int instance = engine->instance; 1192 const unsigned int class = engine->class; 1193 const union intel_engine_tlb_inv_reg *regs; 1194 union intel_engine_tlb_inv_reg reg; 1195 unsigned int num = 0; 1196 u32 val; 1197 1198 /* 1199 * New platforms should not be added with catch-all-newer (>=) 1200 * condition so that any later platform added triggers the below warning 1201 * and in turn mandates a human cross-check of whether the invalidation 1202 * flows have compatible semantics. 1203 * 1204 * For instance with the 11.00 -> 12.00 transition three out of five 1205 * respective engine registers were moved to masked type. Then after the 1206 * 12.00 -> 12.50 transition multi cast handling is required too. 1207 */ 1208 1209 if (engine->gt->type == GT_MEDIA) { 1210 if (MEDIA_VER_FULL(i915) == IP_VER(13, 0)) { 1211 regs = xelpmp_regs; 1212 num = ARRAY_SIZE(xelpmp_regs); 1213 } 1214 } else { 1215 if (GRAPHICS_VER_FULL(i915) == IP_VER(12, 71) || 1216 GRAPHICS_VER_FULL(i915) == IP_VER(12, 70) || 1217 GRAPHICS_VER_FULL(i915) == IP_VER(12, 50) || 1218 GRAPHICS_VER_FULL(i915) == IP_VER(12, 55)) { 1219 regs = xehp_regs; 1220 num = ARRAY_SIZE(xehp_regs); 1221 } else if (GRAPHICS_VER_FULL(i915) == IP_VER(12, 0) || 1222 GRAPHICS_VER_FULL(i915) == IP_VER(12, 10)) { 1223 regs = gen12_regs; 1224 num = ARRAY_SIZE(gen12_regs); 1225 } else if (GRAPHICS_VER(i915) >= 8 && GRAPHICS_VER(i915) <= 11) { 1226 regs = gen8_regs; 1227 num = ARRAY_SIZE(gen8_regs); 1228 } else if (GRAPHICS_VER(i915) < 8) { 1229 return 0; 1230 } 1231 } 1232 1233 if (gt_WARN_ONCE(engine->gt, !num, 1234 "Platform does not implement TLB invalidation!")) 1235 return -ENODEV; 1236 1237 if (gt_WARN_ON_ONCE(engine->gt, 1238 class >= num || 1239 (!regs[class].reg.reg && 1240 !regs[class].mcr_reg.reg))) 1241 return -ERANGE; 1242 1243 reg = regs[class]; 1244 1245 if (regs == xelpmp_regs && class == OTHER_CLASS) { 1246 /* 1247 * There's only a single GSC instance, but it uses register bit 1248 * 1 instead of either 0 or OTHER_GSC_INSTANCE. 1249 */ 1250 GEM_WARN_ON(instance != OTHER_GSC_INSTANCE); 1251 val = 1; 1252 } else if (regs == gen8_regs && class == VIDEO_DECODE_CLASS && instance == 1) { 1253 reg.reg = GEN8_M2TCR; 1254 val = 0; 1255 } else { 1256 val = instance; 1257 } 1258 1259 val = BIT(val); 1260 1261 engine->tlb_inv.mcr = regs == xehp_regs; 1262 engine->tlb_inv.reg = reg; 1263 engine->tlb_inv.done = val; 1264 1265 if (GRAPHICS_VER(i915) >= 12 && 1266 (engine->class == VIDEO_DECODE_CLASS || 1267 engine->class == VIDEO_ENHANCEMENT_CLASS || 1268 engine->class == COMPUTE_CLASS || 1269 engine->class == OTHER_CLASS)) 1270 engine->tlb_inv.request = _MASKED_BIT_ENABLE(val); 1271 else 1272 engine->tlb_inv.request = val; 1273 1274 return 0; 1275 } 1276 1277 static int engine_setup_common(struct intel_engine_cs *engine) 1278 { 1279 int err; 1280 1281 init_llist_head(&engine->barrier_tasks); 1282 1283 err = intel_engine_init_tlb_invalidation(engine); 1284 if (err) 1285 return err; 1286 1287 err = init_status_page(engine); 1288 if (err) 1289 return err; 1290 1291 engine->breadcrumbs = intel_breadcrumbs_create(engine); 1292 if (!engine->breadcrumbs) { 1293 err = -ENOMEM; 1294 goto err_status; 1295 } 1296 1297 engine->sched_engine = i915_sched_engine_create(ENGINE_PHYSICAL); 1298 if (!engine->sched_engine) { 1299 err = -ENOMEM; 1300 goto err_sched_engine; 1301 } 1302 engine->sched_engine->private_data = engine; 1303 1304 err = intel_engine_init_cmd_parser(engine); 1305 if (err) 1306 goto err_cmd_parser; 1307 1308 intel_engine_init_execlists(engine); 1309 intel_engine_init__pm(engine); 1310 intel_engine_init_retire(engine); 1311 1312 /* Use the whole device by default */ 1313 engine->sseu = 1314 intel_sseu_from_device_info(&engine->gt->info.sseu); 1315 1316 intel_engine_init_workarounds(engine); 1317 intel_engine_init_whitelist(engine); 1318 intel_engine_init_ctx_wa(engine); 1319 1320 if (GRAPHICS_VER(engine->i915) >= 12) 1321 engine->flags |= I915_ENGINE_HAS_RELATIVE_MMIO; 1322 1323 return 0; 1324 1325 err_cmd_parser: 1326 i915_sched_engine_put(engine->sched_engine); 1327 err_sched_engine: 1328 intel_breadcrumbs_put(engine->breadcrumbs); 1329 err_status: 1330 cleanup_status_page(engine); 1331 return err; 1332 } 1333 1334 struct measure_breadcrumb { 1335 struct i915_request rq; 1336 struct intel_ring ring; 1337 u32 cs[2048]; 1338 }; 1339 1340 static int measure_breadcrumb_dw(struct intel_context *ce) 1341 { 1342 struct intel_engine_cs *engine = ce->engine; 1343 struct measure_breadcrumb *frame; 1344 int dw; 1345 1346 GEM_BUG_ON(!engine->gt->scratch); 1347 1348 frame = kzalloc(sizeof(*frame), GFP_KERNEL); 1349 if (!frame) 1350 return -ENOMEM; 1351 1352 frame->rq.i915 = engine->i915; 1353 frame->rq.engine = engine; 1354 frame->rq.context = ce; 1355 rcu_assign_pointer(frame->rq.timeline, ce->timeline); 1356 frame->rq.hwsp_seqno = ce->timeline->hwsp_seqno; 1357 1358 frame->ring.vaddr = frame->cs; 1359 frame->ring.size = sizeof(frame->cs); 1360 frame->ring.wrap = 1361 BITS_PER_TYPE(frame->ring.size) - ilog2(frame->ring.size); 1362 frame->ring.effective_size = frame->ring.size; 1363 intel_ring_update_space(&frame->ring); 1364 frame->rq.ring = &frame->ring; 1365 1366 mutex_lock(&ce->timeline->mutex); 1367 spin_lock_irq(&engine->sched_engine->lock); 1368 1369 dw = engine->emit_fini_breadcrumb(&frame->rq, frame->cs) - frame->cs; 1370 1371 spin_unlock_irq(&engine->sched_engine->lock); 1372 mutex_unlock(&ce->timeline->mutex); 1373 1374 GEM_BUG_ON(dw & 1); /* RING_TAIL must be qword aligned */ 1375 1376 kfree(frame); 1377 return dw; 1378 } 1379 1380 struct intel_context * 1381 intel_engine_create_pinned_context(struct intel_engine_cs *engine, 1382 struct i915_address_space *vm, 1383 unsigned int ring_size, 1384 unsigned int hwsp, 1385 struct lock_class_key *key, 1386 const char *name) 1387 { 1388 struct intel_context *ce; 1389 int err; 1390 1391 ce = intel_context_create(engine); 1392 if (IS_ERR(ce)) 1393 return ce; 1394 1395 __set_bit(CONTEXT_BARRIER_BIT, &ce->flags); 1396 ce->timeline = page_pack_bits(NULL, hwsp); 1397 ce->ring = NULL; 1398 ce->ring_size = ring_size; 1399 1400 i915_vm_put(ce->vm); 1401 ce->vm = i915_vm_get(vm); 1402 1403 err = intel_context_pin(ce); /* perma-pin so it is always available */ 1404 if (err) { 1405 intel_context_put(ce); 1406 return ERR_PTR(err); 1407 } 1408 1409 list_add_tail(&ce->pinned_contexts_link, &engine->pinned_contexts_list); 1410 1411 /* 1412 * Give our perma-pinned kernel timelines a separate lockdep class, 1413 * so that we can use them from within the normal user timelines 1414 * should we need to inject GPU operations during their request 1415 * construction. 1416 */ 1417 lockdep_set_class_and_name(&ce->timeline->mutex, key, name); 1418 1419 return ce; 1420 } 1421 1422 void intel_engine_destroy_pinned_context(struct intel_context *ce) 1423 { 1424 struct intel_engine_cs *engine = ce->engine; 1425 struct i915_vma *hwsp = engine->status_page.vma; 1426 1427 GEM_BUG_ON(ce->timeline->hwsp_ggtt != hwsp); 1428 1429 mutex_lock(&hwsp->vm->mutex); 1430 list_del(&ce->timeline->engine_link); 1431 mutex_unlock(&hwsp->vm->mutex); 1432 1433 list_del(&ce->pinned_contexts_link); 1434 intel_context_unpin(ce); 1435 intel_context_put(ce); 1436 } 1437 1438 static struct intel_context * 1439 create_kernel_context(struct intel_engine_cs *engine) 1440 { 1441 static struct lock_class_key kernel; 1442 1443 return intel_engine_create_pinned_context(engine, engine->gt->vm, SZ_4K, 1444 I915_GEM_HWS_SEQNO_ADDR, 1445 &kernel, "kernel_context"); 1446 } 1447 1448 /* 1449 * engine_init_common - initialize engine state which might require hw access 1450 * @engine: Engine to initialize. 1451 * 1452 * Initializes @engine@ structure members shared between legacy and execlists 1453 * submission modes which do require hardware access. 1454 * 1455 * Typcally done at later stages of submission mode specific engine setup. 1456 * 1457 * Returns zero on success or an error code on failure. 1458 */ 1459 static int engine_init_common(struct intel_engine_cs *engine) 1460 { 1461 struct intel_context *ce; 1462 int ret; 1463 1464 engine->set_default_submission(engine); 1465 1466 /* 1467 * We may need to do things with the shrinker which 1468 * require us to immediately switch back to the default 1469 * context. This can cause a problem as pinning the 1470 * default context also requires GTT space which may not 1471 * be available. To avoid this we always pin the default 1472 * context. 1473 */ 1474 ce = create_kernel_context(engine); 1475 if (IS_ERR(ce)) 1476 return PTR_ERR(ce); 1477 1478 ret = measure_breadcrumb_dw(ce); 1479 if (ret < 0) 1480 goto err_context; 1481 1482 engine->emit_fini_breadcrumb_dw = ret; 1483 engine->kernel_context = ce; 1484 1485 return 0; 1486 1487 err_context: 1488 intel_engine_destroy_pinned_context(ce); 1489 return ret; 1490 } 1491 1492 int intel_engines_init(struct intel_gt *gt) 1493 { 1494 int (*setup)(struct intel_engine_cs *engine); 1495 struct intel_engine_cs *engine; 1496 enum intel_engine_id id; 1497 int err; 1498 1499 if (intel_uc_uses_guc_submission(>->uc)) { 1500 gt->submission_method = INTEL_SUBMISSION_GUC; 1501 setup = intel_guc_submission_setup; 1502 } else if (HAS_EXECLISTS(gt->i915)) { 1503 gt->submission_method = INTEL_SUBMISSION_ELSP; 1504 setup = intel_execlists_submission_setup; 1505 } else { 1506 gt->submission_method = INTEL_SUBMISSION_RING; 1507 setup = intel_ring_submission_setup; 1508 } 1509 1510 for_each_engine(engine, gt, id) { 1511 err = engine_setup_common(engine); 1512 if (err) 1513 return err; 1514 1515 err = setup(engine); 1516 if (err) { 1517 intel_engine_cleanup_common(engine); 1518 return err; 1519 } 1520 1521 /* The backend should now be responsible for cleanup */ 1522 GEM_BUG_ON(engine->release == NULL); 1523 1524 err = engine_init_common(engine); 1525 if (err) 1526 return err; 1527 1528 intel_engine_add_user(engine); 1529 } 1530 1531 return 0; 1532 } 1533 1534 /** 1535 * intel_engine_cleanup_common - cleans up the engine state created by 1536 * the common initiailizers. 1537 * @engine: Engine to cleanup. 1538 * 1539 * This cleans up everything created by the common helpers. 1540 */ 1541 void intel_engine_cleanup_common(struct intel_engine_cs *engine) 1542 { 1543 GEM_BUG_ON(!list_empty(&engine->sched_engine->requests)); 1544 1545 i915_sched_engine_put(engine->sched_engine); 1546 intel_breadcrumbs_put(engine->breadcrumbs); 1547 1548 intel_engine_fini_retire(engine); 1549 intel_engine_cleanup_cmd_parser(engine); 1550 1551 if (engine->default_state) 1552 fput(engine->default_state); 1553 1554 if (engine->kernel_context) 1555 intel_engine_destroy_pinned_context(engine->kernel_context); 1556 1557 GEM_BUG_ON(!llist_empty(&engine->barrier_tasks)); 1558 cleanup_status_page(engine); 1559 1560 intel_wa_list_free(&engine->ctx_wa_list); 1561 intel_wa_list_free(&engine->wa_list); 1562 intel_wa_list_free(&engine->whitelist); 1563 } 1564 1565 /** 1566 * intel_engine_resume - re-initializes the HW state of the engine 1567 * @engine: Engine to resume. 1568 * 1569 * Returns zero on success or an error code on failure. 1570 */ 1571 int intel_engine_resume(struct intel_engine_cs *engine) 1572 { 1573 intel_engine_apply_workarounds(engine); 1574 intel_engine_apply_whitelist(engine); 1575 1576 return engine->resume(engine); 1577 } 1578 1579 u64 intel_engine_get_active_head(const struct intel_engine_cs *engine) 1580 { 1581 struct drm_i915_private *i915 = engine->i915; 1582 1583 u64 acthd; 1584 1585 if (GRAPHICS_VER(i915) >= 8) 1586 acthd = ENGINE_READ64(engine, RING_ACTHD, RING_ACTHD_UDW); 1587 else if (GRAPHICS_VER(i915) >= 4) 1588 acthd = ENGINE_READ(engine, RING_ACTHD); 1589 else 1590 acthd = ENGINE_READ(engine, ACTHD); 1591 1592 return acthd; 1593 } 1594 1595 u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine) 1596 { 1597 u64 bbaddr; 1598 1599 if (GRAPHICS_VER(engine->i915) >= 8) 1600 bbaddr = ENGINE_READ64(engine, RING_BBADDR, RING_BBADDR_UDW); 1601 else 1602 bbaddr = ENGINE_READ(engine, RING_BBADDR); 1603 1604 return bbaddr; 1605 } 1606 1607 static unsigned long stop_timeout(const struct intel_engine_cs *engine) 1608 { 1609 if (in_atomic() || irqs_disabled()) /* inside atomic preempt-reset? */ 1610 return 0; 1611 1612 /* 1613 * If we are doing a normal GPU reset, we can take our time and allow 1614 * the engine to quiesce. We've stopped submission to the engine, and 1615 * if we wait long enough an innocent context should complete and 1616 * leave the engine idle. So they should not be caught unaware by 1617 * the forthcoming GPU reset (which usually follows the stop_cs)! 1618 */ 1619 return READ_ONCE(engine->props.stop_timeout_ms); 1620 } 1621 1622 static int __intel_engine_stop_cs(struct intel_engine_cs *engine, 1623 int fast_timeout_us, 1624 int slow_timeout_ms) 1625 { 1626 struct intel_uncore *uncore = engine->uncore; 1627 const i915_reg_t mode = RING_MI_MODE(engine->mmio_base); 1628 int err; 1629 1630 intel_uncore_write_fw(uncore, mode, _MASKED_BIT_ENABLE(STOP_RING)); 1631 1632 /* 1633 * Wa_22011802037: Prior to doing a reset, ensure CS is 1634 * stopped, set ring stop bit and prefetch disable bit to halt CS 1635 */ 1636 if (intel_engine_reset_needs_wa_22011802037(engine->gt)) 1637 intel_uncore_write_fw(uncore, RING_MODE_GEN7(engine->mmio_base), 1638 _MASKED_BIT_ENABLE(GEN12_GFX_PREFETCH_DISABLE)); 1639 1640 err = __intel_wait_for_register_fw(engine->uncore, mode, 1641 MODE_IDLE, MODE_IDLE, 1642 fast_timeout_us, 1643 slow_timeout_ms, 1644 NULL); 1645 1646 /* A final mmio read to let GPU writes be hopefully flushed to memory */ 1647 intel_uncore_posting_read_fw(uncore, mode); 1648 return err; 1649 } 1650 1651 int intel_engine_stop_cs(struct intel_engine_cs *engine) 1652 { 1653 int err = 0; 1654 1655 if (GRAPHICS_VER(engine->i915) < 3) 1656 return -ENODEV; 1657 1658 ENGINE_TRACE(engine, "\n"); 1659 /* 1660 * TODO: Find out why occasionally stopping the CS times out. Seen 1661 * especially with gem_eio tests. 1662 * 1663 * Occasionally trying to stop the cs times out, but does not adversely 1664 * affect functionality. The timeout is set as a config parameter that 1665 * defaults to 100ms. In most cases the follow up operation is to wait 1666 * for pending MI_FORCE_WAKES. The assumption is that this timeout is 1667 * sufficient for any pending MI_FORCEWAKEs to complete. Once root 1668 * caused, the caller must check and handle the return from this 1669 * function. 1670 */ 1671 if (__intel_engine_stop_cs(engine, 1000, stop_timeout(engine))) { 1672 ENGINE_TRACE(engine, 1673 "timed out on STOP_RING -> IDLE; HEAD:%04x, TAIL:%04x\n", 1674 ENGINE_READ_FW(engine, RING_HEAD) & HEAD_ADDR, 1675 ENGINE_READ_FW(engine, RING_TAIL) & TAIL_ADDR); 1676 1677 /* 1678 * Sometimes we observe that the idle flag is not 1679 * set even though the ring is empty. So double 1680 * check before giving up. 1681 */ 1682 if ((ENGINE_READ_FW(engine, RING_HEAD) & HEAD_ADDR) != 1683 (ENGINE_READ_FW(engine, RING_TAIL) & TAIL_ADDR)) 1684 err = -ETIMEDOUT; 1685 } 1686 1687 return err; 1688 } 1689 1690 void intel_engine_cancel_stop_cs(struct intel_engine_cs *engine) 1691 { 1692 ENGINE_TRACE(engine, "\n"); 1693 1694 ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING)); 1695 } 1696 1697 static u32 __cs_pending_mi_force_wakes(struct intel_engine_cs *engine) 1698 { 1699 static const i915_reg_t _reg[I915_NUM_ENGINES] = { 1700 [RCS0] = MSG_IDLE_CS, 1701 [BCS0] = MSG_IDLE_BCS, 1702 [VCS0] = MSG_IDLE_VCS0, 1703 [VCS1] = MSG_IDLE_VCS1, 1704 [VCS2] = MSG_IDLE_VCS2, 1705 [VCS3] = MSG_IDLE_VCS3, 1706 [VCS4] = MSG_IDLE_VCS4, 1707 [VCS5] = MSG_IDLE_VCS5, 1708 [VCS6] = MSG_IDLE_VCS6, 1709 [VCS7] = MSG_IDLE_VCS7, 1710 [VECS0] = MSG_IDLE_VECS0, 1711 [VECS1] = MSG_IDLE_VECS1, 1712 [VECS2] = MSG_IDLE_VECS2, 1713 [VECS3] = MSG_IDLE_VECS3, 1714 [CCS0] = MSG_IDLE_CS, 1715 [CCS1] = MSG_IDLE_CS, 1716 [CCS2] = MSG_IDLE_CS, 1717 [CCS3] = MSG_IDLE_CS, 1718 }; 1719 u32 val; 1720 1721 if (!_reg[engine->id].reg) 1722 return 0; 1723 1724 val = intel_uncore_read(engine->uncore, _reg[engine->id]); 1725 1726 /* bits[29:25] & bits[13:9] >> shift */ 1727 return (val & (val >> 16) & MSG_IDLE_FW_MASK) >> MSG_IDLE_FW_SHIFT; 1728 } 1729 1730 static void __gpm_wait_for_fw_complete(struct intel_gt *gt, u32 fw_mask) 1731 { 1732 int ret; 1733 1734 /* Ensure GPM receives fw up/down after CS is stopped */ 1735 udelay(1); 1736 1737 /* Wait for forcewake request to complete in GPM */ 1738 ret = __intel_wait_for_register_fw(gt->uncore, 1739 GEN9_PWRGT_DOMAIN_STATUS, 1740 fw_mask, fw_mask, 5000, 0, NULL); 1741 1742 /* Ensure CS receives fw ack from GPM */ 1743 udelay(1); 1744 1745 if (ret) 1746 GT_TRACE(gt, "Failed to complete pending forcewake %d\n", ret); 1747 } 1748 1749 /* 1750 * Wa_22011802037:gen12: In addition to stopping the cs, we need to wait for any 1751 * pending MI_FORCE_WAKEUP requests that the CS has initiated to complete. The 1752 * pending status is indicated by bits[13:9] (masked by bits[29:25]) in the 1753 * MSG_IDLE register. There's one MSG_IDLE register per reset domain. Since we 1754 * are concerned only with the gt reset here, we use a logical OR of pending 1755 * forcewakeups from all reset domains and then wait for them to complete by 1756 * querying PWRGT_DOMAIN_STATUS. 1757 */ 1758 void intel_engine_wait_for_pending_mi_fw(struct intel_engine_cs *engine) 1759 { 1760 u32 fw_pending = __cs_pending_mi_force_wakes(engine); 1761 1762 if (fw_pending) 1763 __gpm_wait_for_fw_complete(engine->gt, fw_pending); 1764 } 1765 1766 /* NB: please notice the memset */ 1767 void intel_engine_get_instdone(const struct intel_engine_cs *engine, 1768 struct intel_instdone *instdone) 1769 { 1770 struct drm_i915_private *i915 = engine->i915; 1771 struct intel_uncore *uncore = engine->uncore; 1772 u32 mmio_base = engine->mmio_base; 1773 int slice; 1774 int subslice; 1775 int iter; 1776 1777 memset(instdone, 0, sizeof(*instdone)); 1778 1779 if (GRAPHICS_VER(i915) >= 8) { 1780 instdone->instdone = 1781 intel_uncore_read(uncore, RING_INSTDONE(mmio_base)); 1782 1783 if (engine->id != RCS0) 1784 return; 1785 1786 instdone->slice_common = 1787 intel_uncore_read(uncore, GEN7_SC_INSTDONE); 1788 if (GRAPHICS_VER(i915) >= 12) { 1789 instdone->slice_common_extra[0] = 1790 intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA); 1791 instdone->slice_common_extra[1] = 1792 intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA2); 1793 } 1794 1795 for_each_ss_steering(iter, engine->gt, slice, subslice) { 1796 instdone->sampler[slice][subslice] = 1797 intel_gt_mcr_read(engine->gt, 1798 GEN8_SAMPLER_INSTDONE, 1799 slice, subslice); 1800 instdone->row[slice][subslice] = 1801 intel_gt_mcr_read(engine->gt, 1802 GEN8_ROW_INSTDONE, 1803 slice, subslice); 1804 } 1805 1806 if (GRAPHICS_VER_FULL(i915) >= IP_VER(12, 55)) { 1807 for_each_ss_steering(iter, engine->gt, slice, subslice) 1808 instdone->geom_svg[slice][subslice] = 1809 intel_gt_mcr_read(engine->gt, 1810 XEHPG_INSTDONE_GEOM_SVG, 1811 slice, subslice); 1812 } 1813 } else if (GRAPHICS_VER(i915) >= 7) { 1814 instdone->instdone = 1815 intel_uncore_read(uncore, RING_INSTDONE(mmio_base)); 1816 1817 if (engine->id != RCS0) 1818 return; 1819 1820 instdone->slice_common = 1821 intel_uncore_read(uncore, GEN7_SC_INSTDONE); 1822 instdone->sampler[0][0] = 1823 intel_uncore_read(uncore, GEN7_SAMPLER_INSTDONE); 1824 instdone->row[0][0] = 1825 intel_uncore_read(uncore, GEN7_ROW_INSTDONE); 1826 } else if (GRAPHICS_VER(i915) >= 4) { 1827 instdone->instdone = 1828 intel_uncore_read(uncore, RING_INSTDONE(mmio_base)); 1829 if (engine->id == RCS0) 1830 /* HACK: Using the wrong struct member */ 1831 instdone->slice_common = 1832 intel_uncore_read(uncore, GEN4_INSTDONE1); 1833 } else { 1834 instdone->instdone = intel_uncore_read(uncore, GEN2_INSTDONE); 1835 } 1836 } 1837 1838 static bool ring_is_idle(struct intel_engine_cs *engine) 1839 { 1840 bool idle = true; 1841 1842 if (I915_SELFTEST_ONLY(!engine->mmio_base)) 1843 return true; 1844 1845 if (!intel_engine_pm_get_if_awake(engine)) 1846 return true; 1847 1848 /* First check that no commands are left in the ring */ 1849 if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) != 1850 (ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR)) 1851 idle = false; 1852 1853 /* No bit for gen2, so assume the CS parser is idle */ 1854 if (GRAPHICS_VER(engine->i915) > 2 && 1855 !(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE)) 1856 idle = false; 1857 1858 intel_engine_pm_put(engine); 1859 1860 return idle; 1861 } 1862 1863 void __intel_engine_flush_submission(struct intel_engine_cs *engine, bool sync) 1864 { 1865 struct tasklet_struct *t = &engine->sched_engine->tasklet; 1866 1867 if (!t->callback) 1868 return; 1869 1870 local_bh_disable(); 1871 if (tasklet_trylock(t)) { 1872 /* Must wait for any GPU reset in progress. */ 1873 if (__tasklet_is_enabled(t)) 1874 t->callback(t); 1875 tasklet_unlock(t); 1876 } 1877 local_bh_enable(); 1878 1879 /* Synchronise and wait for the tasklet on another CPU */ 1880 if (sync) 1881 tasklet_unlock_wait(t); 1882 } 1883 1884 /** 1885 * intel_engine_is_idle() - Report if the engine has finished process all work 1886 * @engine: the intel_engine_cs 1887 * 1888 * Return true if there are no requests pending, nothing left to be submitted 1889 * to hardware, and that the engine is idle. 1890 */ 1891 bool intel_engine_is_idle(struct intel_engine_cs *engine) 1892 { 1893 /* More white lies, if wedged, hw state is inconsistent */ 1894 if (intel_gt_is_wedged(engine->gt)) 1895 return true; 1896 1897 if (!intel_engine_pm_is_awake(engine)) 1898 return true; 1899 1900 /* Waiting to drain ELSP? */ 1901 intel_synchronize_hardirq(engine->i915); 1902 intel_engine_flush_submission(engine); 1903 1904 /* ELSP is empty, but there are ready requests? E.g. after reset */ 1905 if (!i915_sched_engine_is_empty(engine->sched_engine)) 1906 return false; 1907 1908 /* Ring stopped? */ 1909 return ring_is_idle(engine); 1910 } 1911 1912 bool intel_engines_are_idle(struct intel_gt *gt) 1913 { 1914 struct intel_engine_cs *engine; 1915 enum intel_engine_id id; 1916 1917 /* 1918 * If the driver is wedged, HW state may be very inconsistent and 1919 * report that it is still busy, even though we have stopped using it. 1920 */ 1921 if (intel_gt_is_wedged(gt)) 1922 return true; 1923 1924 /* Already parked (and passed an idleness test); must still be idle */ 1925 if (!READ_ONCE(gt->awake)) 1926 return true; 1927 1928 for_each_engine(engine, gt, id) { 1929 if (!intel_engine_is_idle(engine)) 1930 return false; 1931 } 1932 1933 return true; 1934 } 1935 1936 bool intel_engine_irq_enable(struct intel_engine_cs *engine) 1937 { 1938 if (!engine->irq_enable) 1939 return false; 1940 1941 /* Caller disables interrupts */ 1942 spin_lock(engine->gt->irq_lock); 1943 engine->irq_enable(engine); 1944 spin_unlock(engine->gt->irq_lock); 1945 1946 return true; 1947 } 1948 1949 void intel_engine_irq_disable(struct intel_engine_cs *engine) 1950 { 1951 if (!engine->irq_disable) 1952 return; 1953 1954 /* Caller disables interrupts */ 1955 spin_lock(engine->gt->irq_lock); 1956 engine->irq_disable(engine); 1957 spin_unlock(engine->gt->irq_lock); 1958 } 1959 1960 void intel_engines_reset_default_submission(struct intel_gt *gt) 1961 { 1962 struct intel_engine_cs *engine; 1963 enum intel_engine_id id; 1964 1965 for_each_engine(engine, gt, id) { 1966 if (engine->sanitize) 1967 engine->sanitize(engine); 1968 1969 engine->set_default_submission(engine); 1970 } 1971 } 1972 1973 bool intel_engine_can_store_dword(struct intel_engine_cs *engine) 1974 { 1975 switch (GRAPHICS_VER(engine->i915)) { 1976 case 2: 1977 return false; /* uses physical not virtual addresses */ 1978 case 3: 1979 /* maybe only uses physical not virtual addresses */ 1980 return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915)); 1981 case 4: 1982 return !IS_I965G(engine->i915); /* who knows! */ 1983 case 6: 1984 return engine->class != VIDEO_DECODE_CLASS; /* b0rked */ 1985 default: 1986 return true; 1987 } 1988 } 1989 1990 static struct intel_timeline *get_timeline(struct i915_request *rq) 1991 { 1992 struct intel_timeline *tl; 1993 1994 /* 1995 * Even though we are holding the engine->sched_engine->lock here, there 1996 * is no control over the submission queue per-se and we are 1997 * inspecting the active state at a random point in time, with an 1998 * unknown queue. Play safe and make sure the timeline remains valid. 1999 * (Only being used for pretty printing, one extra kref shouldn't 2000 * cause a camel stampede!) 2001 */ 2002 rcu_read_lock(); 2003 tl = rcu_dereference(rq->timeline); 2004 if (!kref_get_unless_zero(&tl->kref)) 2005 tl = NULL; 2006 rcu_read_unlock(); 2007 2008 return tl; 2009 } 2010 2011 static int print_ring(char *buf, int sz, struct i915_request *rq) 2012 { 2013 int len = 0; 2014 2015 if (!i915_request_signaled(rq)) { 2016 struct intel_timeline *tl = get_timeline(rq); 2017 2018 len = scnprintf(buf, sz, 2019 "ring:{start:%08x, hwsp:%08x, seqno:%08x, runtime:%llums}, ", 2020 i915_ggtt_offset(rq->ring->vma), 2021 tl ? tl->hwsp_offset : 0, 2022 hwsp_seqno(rq), 2023 DIV_ROUND_CLOSEST_ULL(intel_context_get_total_runtime_ns(rq->context), 2024 1000 * 1000)); 2025 2026 if (tl) 2027 intel_timeline_put(tl); 2028 } 2029 2030 return len; 2031 } 2032 2033 static void hexdump(struct drm_printer *m, const void *buf, size_t len) 2034 { 2035 const size_t rowsize = 8 * sizeof(u32); 2036 const void *prev = NULL; 2037 bool skip = false; 2038 size_t pos; 2039 2040 for (pos = 0; pos < len; pos += rowsize) { 2041 char line[128]; 2042 2043 if (prev && !memcmp(prev, buf + pos, rowsize)) { 2044 if (!skip) { 2045 drm_printf(m, "*\n"); 2046 skip = true; 2047 } 2048 continue; 2049 } 2050 2051 WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos, 2052 rowsize, sizeof(u32), 2053 line, sizeof(line), 2054 false) >= sizeof(line)); 2055 drm_printf(m, "[%04zx] %s\n", pos, line); 2056 2057 prev = buf + pos; 2058 skip = false; 2059 } 2060 } 2061 2062 static const char *repr_timer(const struct timer_list *t) 2063 { 2064 if (!READ_ONCE(t->expires)) 2065 return "inactive"; 2066 2067 if (timer_pending(t)) 2068 return "active"; 2069 2070 return "expired"; 2071 } 2072 2073 static void intel_engine_print_registers(struct intel_engine_cs *engine, 2074 struct drm_printer *m) 2075 { 2076 struct drm_i915_private *i915 = engine->i915; 2077 struct intel_engine_execlists * const execlists = &engine->execlists; 2078 u64 addr; 2079 2080 if (engine->id == RENDER_CLASS && IS_GRAPHICS_VER(i915, 4, 7)) 2081 drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID)); 2082 if (HAS_EXECLISTS(i915)) { 2083 drm_printf(m, "\tEL_STAT_HI: 0x%08x\n", 2084 ENGINE_READ(engine, RING_EXECLIST_STATUS_HI)); 2085 drm_printf(m, "\tEL_STAT_LO: 0x%08x\n", 2086 ENGINE_READ(engine, RING_EXECLIST_STATUS_LO)); 2087 } 2088 drm_printf(m, "\tRING_START: 0x%08x\n", 2089 ENGINE_READ(engine, RING_START)); 2090 drm_printf(m, "\tRING_HEAD: 0x%08x\n", 2091 ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR); 2092 drm_printf(m, "\tRING_TAIL: 0x%08x\n", 2093 ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR); 2094 drm_printf(m, "\tRING_CTL: 0x%08x%s\n", 2095 ENGINE_READ(engine, RING_CTL), 2096 ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : ""); 2097 if (GRAPHICS_VER(engine->i915) > 2) { 2098 drm_printf(m, "\tRING_MODE: 0x%08x%s\n", 2099 ENGINE_READ(engine, RING_MI_MODE), 2100 ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : ""); 2101 } 2102 2103 if (GRAPHICS_VER(i915) >= 6) { 2104 drm_printf(m, "\tRING_IMR: 0x%08x\n", 2105 ENGINE_READ(engine, RING_IMR)); 2106 drm_printf(m, "\tRING_ESR: 0x%08x\n", 2107 ENGINE_READ(engine, RING_ESR)); 2108 drm_printf(m, "\tRING_EMR: 0x%08x\n", 2109 ENGINE_READ(engine, RING_EMR)); 2110 drm_printf(m, "\tRING_EIR: 0x%08x\n", 2111 ENGINE_READ(engine, RING_EIR)); 2112 } 2113 2114 addr = intel_engine_get_active_head(engine); 2115 drm_printf(m, "\tACTHD: 0x%08x_%08x\n", 2116 upper_32_bits(addr), lower_32_bits(addr)); 2117 addr = intel_engine_get_last_batch_head(engine); 2118 drm_printf(m, "\tBBADDR: 0x%08x_%08x\n", 2119 upper_32_bits(addr), lower_32_bits(addr)); 2120 if (GRAPHICS_VER(i915) >= 8) 2121 addr = ENGINE_READ64(engine, RING_DMA_FADD, RING_DMA_FADD_UDW); 2122 else if (GRAPHICS_VER(i915) >= 4) 2123 addr = ENGINE_READ(engine, RING_DMA_FADD); 2124 else 2125 addr = ENGINE_READ(engine, DMA_FADD_I8XX); 2126 drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n", 2127 upper_32_bits(addr), lower_32_bits(addr)); 2128 if (GRAPHICS_VER(i915) >= 4) { 2129 drm_printf(m, "\tIPEIR: 0x%08x\n", 2130 ENGINE_READ(engine, RING_IPEIR)); 2131 drm_printf(m, "\tIPEHR: 0x%08x\n", 2132 ENGINE_READ(engine, RING_IPEHR)); 2133 } else { 2134 drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR)); 2135 drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR)); 2136 } 2137 2138 if (HAS_EXECLISTS(i915) && !intel_engine_uses_guc(engine)) { 2139 struct i915_request * const *port, *rq; 2140 const u32 *hws = 2141 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX]; 2142 const u8 num_entries = execlists->csb_size; 2143 unsigned int idx; 2144 u8 read, write; 2145 2146 drm_printf(m, "\tExeclist tasklet queued? %s (%s), preempt? %s, timeslice? %s\n", 2147 str_yes_no(test_bit(TASKLET_STATE_SCHED, &engine->sched_engine->tasklet.state)), 2148 str_enabled_disabled(!atomic_read(&engine->sched_engine->tasklet.count)), 2149 repr_timer(&engine->execlists.preempt), 2150 repr_timer(&engine->execlists.timer)); 2151 2152 read = execlists->csb_head; 2153 write = READ_ONCE(*execlists->csb_write); 2154 2155 drm_printf(m, "\tExeclist status: 0x%08x %08x; CSB read:%d, write:%d, entries:%d\n", 2156 ENGINE_READ(engine, RING_EXECLIST_STATUS_LO), 2157 ENGINE_READ(engine, RING_EXECLIST_STATUS_HI), 2158 read, write, num_entries); 2159 2160 if (read >= num_entries) 2161 read = 0; 2162 if (write >= num_entries) 2163 write = 0; 2164 if (read > write) 2165 write += num_entries; 2166 while (read < write) { 2167 idx = ++read % num_entries; 2168 drm_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n", 2169 idx, hws[idx * 2], hws[idx * 2 + 1]); 2170 } 2171 2172 i915_sched_engine_active_lock_bh(engine->sched_engine); 2173 rcu_read_lock(); 2174 for (port = execlists->active; (rq = *port); port++) { 2175 char hdr[160]; 2176 int len; 2177 2178 len = scnprintf(hdr, sizeof(hdr), 2179 "\t\tActive[%d]: ccid:%08x%s%s, ", 2180 (int)(port - execlists->active), 2181 rq->context->lrc.ccid, 2182 intel_context_is_closed(rq->context) ? "!" : "", 2183 intel_context_is_banned(rq->context) ? "*" : ""); 2184 len += print_ring(hdr + len, sizeof(hdr) - len, rq); 2185 scnprintf(hdr + len, sizeof(hdr) - len, "rq: "); 2186 i915_request_show(m, rq, hdr, 0); 2187 } 2188 for (port = execlists->pending; (rq = *port); port++) { 2189 char hdr[160]; 2190 int len; 2191 2192 len = scnprintf(hdr, sizeof(hdr), 2193 "\t\tPending[%d]: ccid:%08x%s%s, ", 2194 (int)(port - execlists->pending), 2195 rq->context->lrc.ccid, 2196 intel_context_is_closed(rq->context) ? "!" : "", 2197 intel_context_is_banned(rq->context) ? "*" : ""); 2198 len += print_ring(hdr + len, sizeof(hdr) - len, rq); 2199 scnprintf(hdr + len, sizeof(hdr) - len, "rq: "); 2200 i915_request_show(m, rq, hdr, 0); 2201 } 2202 rcu_read_unlock(); 2203 i915_sched_engine_active_unlock_bh(engine->sched_engine); 2204 } else if (GRAPHICS_VER(i915) > 6) { 2205 drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n", 2206 ENGINE_READ(engine, RING_PP_DIR_BASE)); 2207 drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n", 2208 ENGINE_READ(engine, RING_PP_DIR_BASE_READ)); 2209 drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n", 2210 ENGINE_READ(engine, RING_PP_DIR_DCLV)); 2211 } 2212 } 2213 2214 static void print_request_ring(struct drm_printer *m, struct i915_request *rq) 2215 { 2216 struct i915_vma_resource *vma_res = rq->batch_res; 2217 void *ring; 2218 int size; 2219 2220 drm_printf(m, 2221 "[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]:\n", 2222 rq->head, rq->postfix, rq->tail, 2223 vma_res ? upper_32_bits(vma_res->start) : ~0u, 2224 vma_res ? lower_32_bits(vma_res->start) : ~0u); 2225 2226 size = rq->tail - rq->head; 2227 if (rq->tail < rq->head) 2228 size += rq->ring->size; 2229 2230 ring = kmalloc(size, GFP_ATOMIC); 2231 if (ring) { 2232 const void *vaddr = rq->ring->vaddr; 2233 unsigned int head = rq->head; 2234 unsigned int len = 0; 2235 2236 if (rq->tail < head) { 2237 len = rq->ring->size - head; 2238 memcpy(ring, vaddr + head, len); 2239 head = 0; 2240 } 2241 memcpy(ring + len, vaddr + head, size - len); 2242 2243 hexdump(m, ring, size); 2244 kfree(ring); 2245 } 2246 } 2247 2248 static unsigned long read_ul(void *p, size_t x) 2249 { 2250 return *(unsigned long *)(p + x); 2251 } 2252 2253 static void print_properties(struct intel_engine_cs *engine, 2254 struct drm_printer *m) 2255 { 2256 static const struct pmap { 2257 size_t offset; 2258 const char *name; 2259 } props[] = { 2260 #define P(x) { \ 2261 .offset = offsetof(typeof(engine->props), x), \ 2262 .name = #x \ 2263 } 2264 P(heartbeat_interval_ms), 2265 P(max_busywait_duration_ns), 2266 P(preempt_timeout_ms), 2267 P(stop_timeout_ms), 2268 P(timeslice_duration_ms), 2269 2270 {}, 2271 #undef P 2272 }; 2273 const struct pmap *p; 2274 2275 drm_printf(m, "\tProperties:\n"); 2276 for (p = props; p->name; p++) 2277 drm_printf(m, "\t\t%s: %lu [default %lu]\n", 2278 p->name, 2279 read_ul(&engine->props, p->offset), 2280 read_ul(&engine->defaults, p->offset)); 2281 } 2282 2283 static void engine_dump_request(struct i915_request *rq, struct drm_printer *m, const char *msg) 2284 { 2285 struct intel_timeline *tl = get_timeline(rq); 2286 2287 i915_request_show(m, rq, msg, 0); 2288 2289 drm_printf(m, "\t\tring->start: 0x%08x\n", 2290 i915_ggtt_offset(rq->ring->vma)); 2291 drm_printf(m, "\t\tring->head: 0x%08x\n", 2292 rq->ring->head); 2293 drm_printf(m, "\t\tring->tail: 0x%08x\n", 2294 rq->ring->tail); 2295 drm_printf(m, "\t\tring->emit: 0x%08x\n", 2296 rq->ring->emit); 2297 drm_printf(m, "\t\tring->space: 0x%08x\n", 2298 rq->ring->space); 2299 2300 if (tl) { 2301 drm_printf(m, "\t\tring->hwsp: 0x%08x\n", 2302 tl->hwsp_offset); 2303 intel_timeline_put(tl); 2304 } 2305 2306 print_request_ring(m, rq); 2307 2308 if (rq->context->lrc_reg_state) { 2309 drm_printf(m, "Logical Ring Context:\n"); 2310 hexdump(m, rq->context->lrc_reg_state, PAGE_SIZE); 2311 } 2312 } 2313 2314 void intel_engine_dump_active_requests(struct list_head *requests, 2315 struct i915_request *hung_rq, 2316 struct drm_printer *m) 2317 { 2318 struct i915_request *rq; 2319 const char *msg; 2320 enum i915_request_state state; 2321 2322 list_for_each_entry(rq, requests, sched.link) { 2323 if (rq == hung_rq) 2324 continue; 2325 2326 state = i915_test_request_state(rq); 2327 if (state < I915_REQUEST_QUEUED) 2328 continue; 2329 2330 if (state == I915_REQUEST_ACTIVE) 2331 msg = "\t\tactive on engine"; 2332 else 2333 msg = "\t\tactive in queue"; 2334 2335 engine_dump_request(rq, m, msg); 2336 } 2337 } 2338 2339 static void engine_dump_active_requests(struct intel_engine_cs *engine, 2340 struct drm_printer *m) 2341 { 2342 struct intel_context *hung_ce = NULL; 2343 struct i915_request *hung_rq = NULL; 2344 2345 /* 2346 * No need for an engine->irq_seqno_barrier() before the seqno reads. 2347 * The GPU is still running so requests are still executing and any 2348 * hardware reads will be out of date by the time they are reported. 2349 * But the intention here is just to report an instantaneous snapshot 2350 * so that's fine. 2351 */ 2352 intel_engine_get_hung_entity(engine, &hung_ce, &hung_rq); 2353 2354 drm_printf(m, "\tRequests:\n"); 2355 2356 if (hung_rq) 2357 engine_dump_request(hung_rq, m, "\t\thung"); 2358 else if (hung_ce) 2359 drm_printf(m, "\t\tGot hung ce but no hung rq!\n"); 2360 2361 if (intel_uc_uses_guc_submission(&engine->gt->uc)) 2362 intel_guc_dump_active_requests(engine, hung_rq, m); 2363 else 2364 intel_execlists_dump_active_requests(engine, hung_rq, m); 2365 2366 if (hung_rq) 2367 i915_request_put(hung_rq); 2368 } 2369 2370 void intel_engine_dump(struct intel_engine_cs *engine, 2371 struct drm_printer *m, 2372 const char *header, ...) 2373 { 2374 struct i915_gpu_error * const error = &engine->i915->gpu_error; 2375 struct i915_request *rq; 2376 intel_wakeref_t wakeref; 2377 ktime_t dummy; 2378 2379 if (header) { 2380 va_list ap; 2381 2382 va_start(ap, header); 2383 drm_vprintf(m, header, &ap); 2384 va_end(ap); 2385 } 2386 2387 if (intel_gt_is_wedged(engine->gt)) 2388 drm_printf(m, "*** WEDGED ***\n"); 2389 2390 drm_printf(m, "\tAwake? %d\n", atomic_read(&engine->wakeref.count)); 2391 drm_printf(m, "\tBarriers?: %s\n", 2392 str_yes_no(!llist_empty(&engine->barrier_tasks))); 2393 drm_printf(m, "\tLatency: %luus\n", 2394 ewma__engine_latency_read(&engine->latency)); 2395 if (intel_engine_supports_stats(engine)) 2396 drm_printf(m, "\tRuntime: %llums\n", 2397 ktime_to_ms(intel_engine_get_busy_time(engine, 2398 &dummy))); 2399 drm_printf(m, "\tForcewake: %x domains, %d active\n", 2400 engine->fw_domain, READ_ONCE(engine->fw_active)); 2401 2402 rcu_read_lock(); 2403 rq = READ_ONCE(engine->heartbeat.systole); 2404 if (rq) 2405 drm_printf(m, "\tHeartbeat: %d ms ago\n", 2406 jiffies_to_msecs(jiffies - rq->emitted_jiffies)); 2407 rcu_read_unlock(); 2408 drm_printf(m, "\tReset count: %d (global %d)\n", 2409 i915_reset_engine_count(error, engine), 2410 i915_reset_count(error)); 2411 print_properties(engine, m); 2412 2413 engine_dump_active_requests(engine, m); 2414 2415 drm_printf(m, "\tMMIO base: 0x%08x\n", engine->mmio_base); 2416 wakeref = intel_runtime_pm_get_if_in_use(engine->uncore->rpm); 2417 if (wakeref) { 2418 intel_engine_print_registers(engine, m); 2419 intel_runtime_pm_put(engine->uncore->rpm, wakeref); 2420 } else { 2421 drm_printf(m, "\tDevice is asleep; skipping register dump\n"); 2422 } 2423 2424 intel_execlists_show_requests(engine, m, i915_request_show, 8); 2425 2426 drm_printf(m, "HWSP:\n"); 2427 hexdump(m, engine->status_page.addr, PAGE_SIZE); 2428 2429 drm_printf(m, "Idle? %s\n", str_yes_no(intel_engine_is_idle(engine))); 2430 2431 intel_engine_print_breadcrumbs(engine, m); 2432 } 2433 2434 /** 2435 * intel_engine_get_busy_time() - Return current accumulated engine busyness 2436 * @engine: engine to report on 2437 * @now: monotonic timestamp of sampling 2438 * 2439 * Returns accumulated time @engine was busy since engine stats were enabled. 2440 */ 2441 ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine, ktime_t *now) 2442 { 2443 return engine->busyness(engine, now); 2444 } 2445 2446 struct intel_context * 2447 intel_engine_create_virtual(struct intel_engine_cs **siblings, 2448 unsigned int count, unsigned long flags) 2449 { 2450 if (count == 0) 2451 return ERR_PTR(-EINVAL); 2452 2453 if (count == 1 && !(flags & FORCE_VIRTUAL)) 2454 return intel_context_create(siblings[0]); 2455 2456 GEM_BUG_ON(!siblings[0]->cops->create_virtual); 2457 return siblings[0]->cops->create_virtual(siblings, count, flags); 2458 } 2459 2460 static struct i915_request *engine_execlist_find_hung_request(struct intel_engine_cs *engine) 2461 { 2462 struct i915_request *request, *active = NULL; 2463 2464 /* 2465 * This search does not work in GuC submission mode. However, the GuC 2466 * will report the hanging context directly to the driver itself. So 2467 * the driver should never get here when in GuC mode. 2468 */ 2469 GEM_BUG_ON(intel_uc_uses_guc_submission(&engine->gt->uc)); 2470 2471 /* 2472 * We are called by the error capture, reset and to dump engine 2473 * state at random points in time. In particular, note that neither is 2474 * crucially ordered with an interrupt. After a hang, the GPU is dead 2475 * and we assume that no more writes can happen (we waited long enough 2476 * for all writes that were in transaction to be flushed) - adding an 2477 * extra delay for a recent interrupt is pointless. Hence, we do 2478 * not need an engine->irq_seqno_barrier() before the seqno reads. 2479 * At all other times, we must assume the GPU is still running, but 2480 * we only care about the snapshot of this moment. 2481 */ 2482 lockdep_assert_held(&engine->sched_engine->lock); 2483 2484 rcu_read_lock(); 2485 request = execlists_active(&engine->execlists); 2486 if (request) { 2487 struct intel_timeline *tl = request->context->timeline; 2488 2489 list_for_each_entry_from_reverse(request, &tl->requests, link) { 2490 if (__i915_request_is_complete(request)) 2491 break; 2492 2493 active = request; 2494 } 2495 } 2496 rcu_read_unlock(); 2497 if (active) 2498 return active; 2499 2500 list_for_each_entry(request, &engine->sched_engine->requests, 2501 sched.link) { 2502 if (i915_test_request_state(request) != I915_REQUEST_ACTIVE) 2503 continue; 2504 2505 active = request; 2506 break; 2507 } 2508 2509 return active; 2510 } 2511 2512 void intel_engine_get_hung_entity(struct intel_engine_cs *engine, 2513 struct intel_context **ce, struct i915_request **rq) 2514 { 2515 unsigned long flags; 2516 2517 *ce = intel_engine_get_hung_context(engine); 2518 if (*ce) { 2519 intel_engine_clear_hung_context(engine); 2520 2521 *rq = intel_context_get_active_request(*ce); 2522 return; 2523 } 2524 2525 /* 2526 * Getting here with GuC enabled means it is a forced error capture 2527 * with no actual hang. So, no need to attempt the execlist search. 2528 */ 2529 if (intel_uc_uses_guc_submission(&engine->gt->uc)) 2530 return; 2531 2532 spin_lock_irqsave(&engine->sched_engine->lock, flags); 2533 *rq = engine_execlist_find_hung_request(engine); 2534 if (*rq) 2535 *rq = i915_request_get_rcu(*rq); 2536 spin_unlock_irqrestore(&engine->sched_engine->lock, flags); 2537 } 2538 2539 void xehp_enable_ccs_engines(struct intel_engine_cs *engine) 2540 { 2541 /* 2542 * If there are any non-fused-off CCS engines, we need to enable CCS 2543 * support in the RCU_MODE register. This only needs to be done once, 2544 * so for simplicity we'll take care of this in the RCS engine's 2545 * resume handler; since the RCS and all CCS engines belong to the 2546 * same reset domain and are reset together, this will also take care 2547 * of re-applying the setting after i915-triggered resets. 2548 */ 2549 if (!CCS_MASK(engine->gt)) 2550 return; 2551 2552 intel_uncore_write(engine->uncore, GEN12_RCU_MODE, 2553 _MASKED_BIT_ENABLE(GEN12_RCU_MODE_CCS_ENABLE)); 2554 } 2555 2556 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) 2557 #include "mock_engine.c" 2558 #include "selftest_engine.c" 2559 #include "selftest_engine_cs.c" 2560 #endif 2561