1 /* 2 * Copyright © 2006-2016 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21 * SOFTWARE. 22 * 23 * Authors: 24 * Eric Anholt <eric@anholt.net> 25 * 26 */ 27 28 /* 29 * This information is private to VBT parsing in intel_bios.c. 30 * 31 * Please do NOT include anywhere else. 32 */ 33 #ifndef _INTEL_BIOS_PRIVATE 34 #error "intel_vbt_defs.h is private to intel_bios.c" 35 #endif 36 37 #ifndef _INTEL_VBT_DEFS_H_ 38 #define _INTEL_VBT_DEFS_H_ 39 40 #include "intel_bios.h" 41 42 /** 43 * struct vbt_header - VBT Header structure 44 * @signature: VBT signature, always starts with "$VBT" 45 * @version: Version of this structure 46 * @header_size: Size of this structure 47 * @vbt_size: Size of VBT (VBT Header, BDB Header and data blocks) 48 * @vbt_checksum: Checksum 49 * @reserved0: Reserved 50 * @bdb_offset: Offset of &struct bdb_header from beginning of VBT 51 * @aim_offset: Offsets of add-in data blocks from beginning of VBT 52 */ 53 struct vbt_header { 54 u8 signature[20]; 55 u16 version; 56 u16 header_size; 57 u16 vbt_size; 58 u8 vbt_checksum; 59 u8 reserved0; 60 u32 bdb_offset; 61 u32 aim_offset[4]; 62 } __packed; 63 64 /** 65 * struct bdb_header - BDB Header structure 66 * @signature: BDB signature "BIOS_DATA_BLOCK" 67 * @version: Version of the data block definitions 68 * @header_size: Size of this structure 69 * @bdb_size: Size of BDB (BDB Header and data blocks) 70 */ 71 struct bdb_header { 72 u8 signature[16]; 73 u16 version; 74 u16 header_size; 75 u16 bdb_size; 76 } __packed; 77 78 /* 79 * There are several types of BIOS data blocks (BDBs), each block has 80 * an ID and size in the first 3 bytes (ID in first, size in next 2). 81 * Known types are listed below. 82 */ 83 enum bdb_block_id { 84 BDB_GENERAL_FEATURES = 1, 85 BDB_GENERAL_DEFINITIONS = 2, 86 BDB_OLD_TOGGLE_LIST = 3, 87 BDB_MODE_SUPPORT_LIST = 4, 88 BDB_GENERIC_MODE_TABLE = 5, 89 BDB_EXT_MMIO_REGS = 6, 90 BDB_SWF_IO = 7, 91 BDB_SWF_MMIO = 8, 92 BDB_PSR = 9, 93 BDB_MODE_REMOVAL_TABLE = 10, 94 BDB_CHILD_DEVICE_TABLE = 11, 95 BDB_DRIVER_FEATURES = 12, 96 BDB_DRIVER_PERSISTENCE = 13, 97 BDB_EXT_TABLE_PTRS = 14, 98 BDB_DOT_CLOCK_OVERRIDE = 15, 99 BDB_DISPLAY_SELECT = 16, 100 BDB_DRIVER_ROTATION = 18, 101 BDB_DISPLAY_REMOVE = 19, 102 BDB_OEM_CUSTOM = 20, 103 BDB_EFP_LIST = 21, /* workarounds for VGA hsync/vsync */ 104 BDB_SDVO_LVDS_OPTIONS = 22, 105 BDB_SDVO_PANEL_DTDS = 23, 106 BDB_SDVO_LVDS_PNP_IDS = 24, 107 BDB_SDVO_LVDS_POWER_SEQ = 25, 108 BDB_TV_OPTIONS = 26, 109 BDB_EDP = 27, 110 BDB_LVDS_OPTIONS = 40, 111 BDB_LVDS_LFP_DATA_PTRS = 41, 112 BDB_LVDS_LFP_DATA = 42, 113 BDB_LVDS_BACKLIGHT = 43, 114 BDB_LVDS_POWER = 44, 115 BDB_MIPI_CONFIG = 52, 116 BDB_MIPI_SEQUENCE = 53, 117 BDB_SKIP = 254, /* VBIOS private block, ignore */ 118 }; 119 120 /* 121 * Block 1 - General Bit Definitions 122 */ 123 124 struct bdb_general_features { 125 /* bits 1 */ 126 u8 panel_fitting:2; 127 u8 flexaim:1; 128 u8 msg_enable:1; 129 u8 clear_screen:3; 130 u8 color_flip:1; 131 132 /* bits 2 */ 133 u8 download_ext_vbt:1; 134 u8 enable_ssc:1; 135 u8 ssc_freq:1; 136 u8 enable_lfp_on_override:1; 137 u8 disable_ssc_ddt:1; 138 u8 underscan_vga_timings:1; 139 u8 display_clock_mode:1; 140 u8 vbios_hotplug_support:1; 141 142 /* bits 3 */ 143 u8 disable_smooth_vision:1; 144 u8 single_dvi:1; 145 u8 rotate_180:1; /* 181 */ 146 u8 fdi_rx_polarity_inverted:1; 147 u8 vbios_extended_mode:1; /* 160 */ 148 u8 copy_ilfp_dtd_to_sdvo_lvds_dtd:1; /* 160 */ 149 u8 panel_best_fit_timing:1; /* 160 */ 150 u8 ignore_strap_state:1; /* 160 */ 151 152 /* bits 4 */ 153 u8 legacy_monitor_detect; 154 155 /* bits 5 */ 156 u8 int_crt_support:1; 157 u8 int_tv_support:1; 158 u8 int_efp_support:1; 159 u8 dp_ssc_enable:1; /* PCH attached eDP supports SSC */ 160 u8 dp_ssc_freq:1; /* SSC freq for PCH attached eDP */ 161 u8 dp_ssc_dongle_supported:1; 162 u8 rsvd11:2; /* finish byte */ 163 } __packed; 164 165 /* 166 * Block 2 - General Bytes Definition 167 */ 168 169 /* pre-915 */ 170 #define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */ 171 #define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */ 172 #define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */ 173 #define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */ 174 175 /* Pre 915 */ 176 #define DEVICE_TYPE_NONE 0x00 177 #define DEVICE_TYPE_CRT 0x01 178 #define DEVICE_TYPE_TV 0x09 179 #define DEVICE_TYPE_EFP 0x12 180 #define DEVICE_TYPE_LFP 0x22 181 /* On 915+ */ 182 #define DEVICE_TYPE_CRT_DPMS 0x6001 183 #define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001 184 #define DEVICE_TYPE_TV_COMPOSITE 0x0209 185 #define DEVICE_TYPE_TV_MACROVISION 0x0289 186 #define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c 187 #define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609 188 #define DEVICE_TYPE_TV_SCART 0x0209 189 #define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009 190 #define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012 191 #define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052 192 #define DEVICE_TYPE_EFP_DVI_I 0x6053 193 #define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152 194 #define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2 195 #define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062 196 #define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162 197 #define DEVICE_TYPE_LFP_PANELLINK 0x5012 198 #define DEVICE_TYPE_LFP_CMOS_PWR 0x5042 199 #define DEVICE_TYPE_LFP_LVDS_PWR 0x5062 200 #define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162 201 #define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2 202 203 /* Add the device class for LFP, TV, HDMI */ 204 #define DEVICE_TYPE_INT_LFP 0x1022 205 #define DEVICE_TYPE_INT_TV 0x1009 206 #define DEVICE_TYPE_HDMI 0x60D2 207 #define DEVICE_TYPE_DP 0x68C6 208 #define DEVICE_TYPE_DP_DUAL_MODE 0x60D6 209 #define DEVICE_TYPE_eDP 0x78C6 210 211 #define DEVICE_TYPE_CLASS_EXTENSION (1 << 15) 212 #define DEVICE_TYPE_POWER_MANAGEMENT (1 << 14) 213 #define DEVICE_TYPE_HOTPLUG_SIGNALING (1 << 13) 214 #define DEVICE_TYPE_INTERNAL_CONNECTOR (1 << 12) 215 #define DEVICE_TYPE_NOT_HDMI_OUTPUT (1 << 11) 216 #define DEVICE_TYPE_MIPI_OUTPUT (1 << 10) 217 #define DEVICE_TYPE_COMPOSITE_OUTPUT (1 << 9) 218 #define DEVICE_TYPE_DUAL_CHANNEL (1 << 8) 219 #define DEVICE_TYPE_HIGH_SPEED_LINK (1 << 6) 220 #define DEVICE_TYPE_LVDS_SIGNALING (1 << 5) 221 #define DEVICE_TYPE_TMDS_DVI_SIGNALING (1 << 4) 222 #define DEVICE_TYPE_VIDEO_SIGNALING (1 << 3) 223 #define DEVICE_TYPE_DISPLAYPORT_OUTPUT (1 << 2) 224 #define DEVICE_TYPE_DIGITAL_OUTPUT (1 << 1) 225 #define DEVICE_TYPE_ANALOG_OUTPUT (1 << 0) 226 227 /* 228 * Bits we care about when checking for DEVICE_TYPE_eDP. Depending on the 229 * system, the other bits may or may not be set for eDP outputs. 230 */ 231 #define DEVICE_TYPE_eDP_BITS \ 232 (DEVICE_TYPE_INTERNAL_CONNECTOR | \ 233 DEVICE_TYPE_MIPI_OUTPUT | \ 234 DEVICE_TYPE_COMPOSITE_OUTPUT | \ 235 DEVICE_TYPE_DUAL_CHANNEL | \ 236 DEVICE_TYPE_LVDS_SIGNALING | \ 237 DEVICE_TYPE_TMDS_DVI_SIGNALING | \ 238 DEVICE_TYPE_VIDEO_SIGNALING | \ 239 DEVICE_TYPE_DISPLAYPORT_OUTPUT | \ 240 DEVICE_TYPE_ANALOG_OUTPUT) 241 242 #define DEVICE_TYPE_DP_DUAL_MODE_BITS \ 243 (DEVICE_TYPE_INTERNAL_CONNECTOR | \ 244 DEVICE_TYPE_MIPI_OUTPUT | \ 245 DEVICE_TYPE_COMPOSITE_OUTPUT | \ 246 DEVICE_TYPE_LVDS_SIGNALING | \ 247 DEVICE_TYPE_TMDS_DVI_SIGNALING | \ 248 DEVICE_TYPE_VIDEO_SIGNALING | \ 249 DEVICE_TYPE_DISPLAYPORT_OUTPUT | \ 250 DEVICE_TYPE_DIGITAL_OUTPUT | \ 251 DEVICE_TYPE_ANALOG_OUTPUT) 252 253 #define DEVICE_CFG_NONE 0x00 254 #define DEVICE_CFG_12BIT_DVOB 0x01 255 #define DEVICE_CFG_12BIT_DVOC 0x02 256 #define DEVICE_CFG_24BIT_DVOBC 0x09 257 #define DEVICE_CFG_24BIT_DVOCB 0x0a 258 #define DEVICE_CFG_DUAL_DVOB 0x11 259 #define DEVICE_CFG_DUAL_DVOC 0x12 260 #define DEVICE_CFG_DUAL_DVOBC 0x13 261 #define DEVICE_CFG_DUAL_LINK_DVOBC 0x19 262 #define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a 263 264 #define DEVICE_WIRE_NONE 0x00 265 #define DEVICE_WIRE_DVOB 0x01 266 #define DEVICE_WIRE_DVOC 0x02 267 #define DEVICE_WIRE_DVOBC 0x03 268 #define DEVICE_WIRE_DVOBB 0x05 269 #define DEVICE_WIRE_DVOCC 0x06 270 #define DEVICE_WIRE_DVOB_MASTER 0x0d 271 #define DEVICE_WIRE_DVOC_MASTER 0x0e 272 273 /* dvo_port pre BDB 155 */ 274 #define DEVICE_PORT_DVOA 0x00 /* none on 845+ */ 275 #define DEVICE_PORT_DVOB 0x01 276 #define DEVICE_PORT_DVOC 0x02 277 278 /* dvo_port BDB 155+ */ 279 #define DVO_PORT_HDMIA 0 280 #define DVO_PORT_HDMIB 1 281 #define DVO_PORT_HDMIC 2 282 #define DVO_PORT_HDMID 3 283 #define DVO_PORT_LVDS 4 284 #define DVO_PORT_TV 5 285 #define DVO_PORT_CRT 6 286 #define DVO_PORT_DPB 7 287 #define DVO_PORT_DPC 8 288 #define DVO_PORT_DPD 9 289 #define DVO_PORT_DPA 10 290 #define DVO_PORT_DPE 11 /* 193 */ 291 #define DVO_PORT_HDMIE 12 /* 193 */ 292 #define DVO_PORT_DPF 13 /* N/A */ 293 #define DVO_PORT_HDMIF 14 /* N/A */ 294 #define DVO_PORT_MIPIA 21 /* 171 */ 295 #define DVO_PORT_MIPIB 22 /* 171 */ 296 #define DVO_PORT_MIPIC 23 /* 171 */ 297 #define DVO_PORT_MIPID 24 /* 171 */ 298 299 #define HDMI_MAX_DATA_RATE_PLATFORM 0 /* 204 */ 300 #define HDMI_MAX_DATA_RATE_297 1 /* 204 */ 301 #define HDMI_MAX_DATA_RATE_165 2 /* 204 */ 302 303 #define LEGACY_CHILD_DEVICE_CONFIG_SIZE 33 304 305 /* DDC Bus DDI Type 155+ */ 306 enum vbt_gmbus_ddi { 307 DDC_BUS_DDI_B = 0x1, 308 DDC_BUS_DDI_C, 309 DDC_BUS_DDI_D, 310 DDC_BUS_DDI_F, 311 ICL_DDC_BUS_DDI_A = 0x1, 312 ICL_DDC_BUS_DDI_B, 313 TGL_DDC_BUS_DDI_C, 314 ICL_DDC_BUS_PORT_1 = 0x4, 315 ICL_DDC_BUS_PORT_2, 316 ICL_DDC_BUS_PORT_3, 317 ICL_DDC_BUS_PORT_4, 318 TGL_DDC_BUS_PORT_5, 319 TGL_DDC_BUS_PORT_6, 320 MCC_DDC_BUS_DDI_A = 0x1, 321 MCC_DDC_BUS_DDI_B, 322 MCC_DDC_BUS_DDI_C = 0x4, 323 }; 324 325 #define DP_AUX_A 0x40 326 #define DP_AUX_B 0x10 327 #define DP_AUX_C 0x20 328 #define DP_AUX_D 0x30 329 #define DP_AUX_E 0x50 330 #define DP_AUX_F 0x60 331 332 #define VBT_DP_MAX_LINK_RATE_HBR3 0 333 #define VBT_DP_MAX_LINK_RATE_HBR2 1 334 #define VBT_DP_MAX_LINK_RATE_HBR 2 335 #define VBT_DP_MAX_LINK_RATE_LBR 3 336 337 /* 338 * The child device config, aka the display device data structure, provides a 339 * description of a port and its configuration on the platform. 340 * 341 * The child device config size has been increased, and fields have been added 342 * and their meaning has changed over time. Care must be taken when accessing 343 * basically any of the fields to ensure the correct interpretation for the BDB 344 * version in question. 345 * 346 * When we copy the child device configs to dev_priv->vbt.child_dev, we reserve 347 * space for the full structure below, and initialize the tail not actually 348 * present in VBT to zeros. Accessing those fields is fine, as long as the 349 * default zero is taken into account, again according to the BDB version. 350 * 351 * BDB versions 155 and below are considered legacy, and version 155 seems to be 352 * a baseline for some of the VBT documentation. When adding new fields, please 353 * include the BDB version when the field was added, if it's above that. 354 */ 355 struct child_device_config { 356 u16 handle; 357 u16 device_type; /* See DEVICE_TYPE_* above */ 358 359 union { 360 u8 device_id[10]; /* ascii string */ 361 struct { 362 u8 i2c_speed; 363 u8 dp_onboard_redriver; /* 158 */ 364 u8 dp_ondock_redriver; /* 158 */ 365 u8 hdmi_level_shifter_value:5; /* 169 */ 366 u8 hdmi_max_data_rate:3; /* 204 */ 367 u16 dtd_buf_ptr; /* 161 */ 368 u8 edidless_efp:1; /* 161 */ 369 u8 compression_enable:1; /* 198 */ 370 u8 compression_method:1; /* 198 */ 371 u8 ganged_edp:1; /* 202 */ 372 u8 reserved0:4; 373 u8 compression_structure_index:4; /* 198 */ 374 u8 reserved1:4; 375 u8 slave_port; /* 202 */ 376 u8 reserved2; 377 } __packed; 378 } __packed; 379 380 u16 addin_offset; 381 u8 dvo_port; /* See DEVICE_PORT_* and DVO_PORT_* above */ 382 u8 i2c_pin; 383 u8 slave_addr; 384 u8 ddc_pin; 385 u16 edid_ptr; 386 u8 dvo_cfg; /* See DEVICE_CFG_* above */ 387 388 union { 389 struct { 390 u8 dvo2_port; 391 u8 i2c2_pin; 392 u8 slave2_addr; 393 u8 ddc2_pin; 394 } __packed; 395 struct { 396 u8 efp_routed:1; /* 158 */ 397 u8 lane_reversal:1; /* 184 */ 398 u8 lspcon:1; /* 192 */ 399 u8 iboost:1; /* 196 */ 400 u8 hpd_invert:1; /* 196 */ 401 u8 use_vbt_vswing:1; /* 218 */ 402 u8 flag_reserved:2; 403 u8 hdmi_support:1; /* 158 */ 404 u8 dp_support:1; /* 158 */ 405 u8 tmds_support:1; /* 158 */ 406 u8 support_reserved:5; 407 u8 aux_channel; 408 u8 dongle_detect; 409 } __packed; 410 } __packed; 411 412 u8 pipe_cap:2; 413 u8 sdvo_stall:1; /* 158 */ 414 u8 hpd_status:2; 415 u8 integrated_encoder:1; 416 u8 capabilities_reserved:2; 417 u8 dvo_wiring; /* See DEVICE_WIRE_* above */ 418 419 union { 420 u8 dvo2_wiring; 421 u8 mipi_bridge_type; /* 171 */ 422 } __packed; 423 424 u16 extended_type; 425 u8 dvo_function; 426 u8 dp_usb_type_c:1; /* 195 */ 427 u8 tbt:1; /* 209 */ 428 u8 flags2_reserved:2; /* 195 */ 429 u8 dp_port_trace_length:4; /* 209 */ 430 u8 dp_gpio_index; /* 195 */ 431 u16 dp_gpio_pin_num; /* 195 */ 432 u8 dp_iboost_level:4; /* 196 */ 433 u8 hdmi_iboost_level:4; /* 196 */ 434 u8 dp_max_link_rate:2; /* 216 CNL+ */ 435 u8 dp_max_link_rate_reserved:6; /* 216 */ 436 } __packed; 437 438 struct bdb_general_definitions { 439 /* DDC GPIO */ 440 u8 crt_ddc_gmbus_pin; 441 442 /* DPMS bits */ 443 u8 dpms_acpi:1; 444 u8 skip_boot_crt_detect:1; 445 u8 dpms_aim:1; 446 u8 rsvd1:5; /* finish byte */ 447 448 /* boot device bits */ 449 u8 boot_display[2]; 450 u8 child_dev_size; 451 452 /* 453 * Device info: 454 * If TV is present, it'll be at devices[0]. 455 * LVDS will be next, either devices[0] or [1], if present. 456 * On some platforms the number of device is 6. But could be as few as 457 * 4 if both TV and LVDS are missing. 458 * And the device num is related with the size of general definition 459 * block. It is obtained by using the following formula: 460 * number = (block_size - sizeof(bdb_general_definitions))/ 461 * defs->child_dev_size; 462 */ 463 u8 devices[0]; 464 } __packed; 465 466 /* 467 * Block 9 - SRD Feature Block 468 */ 469 470 struct psr_table { 471 /* Feature bits */ 472 u8 full_link:1; 473 u8 require_aux_to_wakeup:1; 474 u8 feature_bits_rsvd:6; 475 476 /* Wait times */ 477 u8 idle_frames:4; 478 u8 lines_to_wait:3; 479 u8 wait_times_rsvd:1; 480 481 /* TP wake up time in multiple of 100 */ 482 u16 tp1_wakeup_time; 483 u16 tp2_tp3_wakeup_time; 484 } __packed; 485 486 struct bdb_psr { 487 struct psr_table psr_table[16]; 488 489 /* PSR2 TP2/TP3 wakeup time for 16 panels */ 490 u32 psr2_tp2_tp3_wakeup_time; 491 } __packed; 492 493 /* 494 * Block 12 - Driver Features Data Block 495 */ 496 497 #define BDB_DRIVER_FEATURE_NO_LVDS 0 498 #define BDB_DRIVER_FEATURE_INT_LVDS 1 499 #define BDB_DRIVER_FEATURE_SDVO_LVDS 2 500 #define BDB_DRIVER_FEATURE_INT_SDVO_LVDS 3 501 502 struct bdb_driver_features { 503 u8 boot_dev_algorithm:1; 504 u8 block_display_switch:1; 505 u8 allow_display_switch:1; 506 u8 hotplug_dvo:1; 507 u8 dual_view_zoom:1; 508 u8 int15h_hook:1; 509 u8 sprite_in_clone:1; 510 u8 primary_lfp_id:1; 511 512 u16 boot_mode_x; 513 u16 boot_mode_y; 514 u8 boot_mode_bpp; 515 u8 boot_mode_refresh; 516 517 u16 enable_lfp_primary:1; 518 u16 selective_mode_pruning:1; 519 u16 dual_frequency:1; 520 u16 render_clock_freq:1; /* 0: high freq; 1: low freq */ 521 u16 nt_clone_support:1; 522 u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */ 523 u16 sprite_display_assign:1; /* 0: secondary; 1: primary */ 524 u16 cui_aspect_scaling:1; 525 u16 preserve_aspect_ratio:1; 526 u16 sdvo_device_power_down:1; 527 u16 crt_hotplug:1; 528 u16 lvds_config:2; 529 u16 tv_hotplug:1; 530 u16 hdmi_config:2; 531 532 u8 static_display:1; 533 u8 reserved2:7; 534 u16 legacy_crt_max_x; 535 u16 legacy_crt_max_y; 536 u8 legacy_crt_max_refresh; 537 538 u8 hdmi_termination; 539 u8 custom_vbt_version; 540 /* Driver features data block */ 541 u16 rmpm_enabled:1; 542 u16 s2ddt_enabled:1; 543 u16 dpst_enabled:1; 544 u16 bltclt_enabled:1; 545 u16 adb_enabled:1; 546 u16 drrs_enabled:1; 547 u16 grs_enabled:1; 548 u16 gpmt_enabled:1; 549 u16 tbt_enabled:1; 550 u16 psr_enabled:1; 551 u16 ips_enabled:1; 552 u16 reserved3:4; 553 u16 pc_feature_valid:1; 554 } __packed; 555 556 /* 557 * Block 22 - SDVO LVDS General Options 558 */ 559 560 struct bdb_sdvo_lvds_options { 561 u8 panel_backlight; 562 u8 h40_set_panel_type; 563 u8 panel_type; 564 u8 ssc_clk_freq; 565 u16 als_low_trip; 566 u16 als_high_trip; 567 u8 sclalarcoeff_tab_row_num; 568 u8 sclalarcoeff_tab_row_size; 569 u8 coefficient[8]; 570 u8 panel_misc_bits_1; 571 u8 panel_misc_bits_2; 572 u8 panel_misc_bits_3; 573 u8 panel_misc_bits_4; 574 } __packed; 575 576 /* 577 * Block 23 - SDVO LVDS Panel DTDs 578 */ 579 580 struct lvds_dvo_timing { 581 u16 clock; /**< In 10khz */ 582 u8 hactive_lo; 583 u8 hblank_lo; 584 u8 hblank_hi:4; 585 u8 hactive_hi:4; 586 u8 vactive_lo; 587 u8 vblank_lo; 588 u8 vblank_hi:4; 589 u8 vactive_hi:4; 590 u8 hsync_off_lo; 591 u8 hsync_pulse_width_lo; 592 u8 vsync_pulse_width_lo:4; 593 u8 vsync_off_lo:4; 594 u8 vsync_pulse_width_hi:2; 595 u8 vsync_off_hi:2; 596 u8 hsync_pulse_width_hi:2; 597 u8 hsync_off_hi:2; 598 u8 himage_lo; 599 u8 vimage_lo; 600 u8 vimage_hi:4; 601 u8 himage_hi:4; 602 u8 h_border; 603 u8 v_border; 604 u8 rsvd1:3; 605 u8 digital:2; 606 u8 vsync_positive:1; 607 u8 hsync_positive:1; 608 u8 non_interlaced:1; 609 } __packed; 610 611 struct bdb_sdvo_panel_dtds { 612 struct lvds_dvo_timing dtds[4]; 613 } __packed; 614 615 /* 616 * Block 27 - eDP VBT Block 617 */ 618 619 #define EDP_18BPP 0 620 #define EDP_24BPP 1 621 #define EDP_30BPP 2 622 #define EDP_RATE_1_62 0 623 #define EDP_RATE_2_7 1 624 #define EDP_LANE_1 0 625 #define EDP_LANE_2 1 626 #define EDP_LANE_4 3 627 #define EDP_PREEMPHASIS_NONE 0 628 #define EDP_PREEMPHASIS_3_5dB 1 629 #define EDP_PREEMPHASIS_6dB 2 630 #define EDP_PREEMPHASIS_9_5dB 3 631 #define EDP_VSWING_0_4V 0 632 #define EDP_VSWING_0_6V 1 633 #define EDP_VSWING_0_8V 2 634 #define EDP_VSWING_1_2V 3 635 636 637 struct edp_fast_link_params { 638 u8 rate:4; 639 u8 lanes:4; 640 u8 preemphasis:4; 641 u8 vswing:4; 642 } __packed; 643 644 struct edp_pwm_delays { 645 u16 pwm_on_to_backlight_enable; 646 u16 backlight_disable_to_pwm_off; 647 } __packed; 648 649 struct edp_full_link_params { 650 u8 preemphasis:4; 651 u8 vswing:4; 652 } __packed; 653 654 struct bdb_edp { 655 struct edp_power_seq power_seqs[16]; 656 u32 color_depth; 657 struct edp_fast_link_params fast_link_params[16]; 658 u32 sdrrs_msa_timing_delay; 659 660 /* ith bit indicates enabled/disabled for (i+1)th panel */ 661 u16 edp_s3d_feature; /* 162 */ 662 u16 edp_t3_optimization; /* 165 */ 663 u64 edp_vswing_preemph; /* 173 */ 664 u16 fast_link_training; /* 182 */ 665 u16 dpcd_600h_write_required; /* 185 */ 666 struct edp_pwm_delays pwm_delays[16]; /* 186 */ 667 u16 full_link_params_provided; /* 199 */ 668 struct edp_full_link_params full_link_params[16]; /* 199 */ 669 } __packed; 670 671 /* 672 * Block 40 - LFP Data Block 673 */ 674 675 /* Mask for DRRS / Panel Channel / SSC / BLT control bits extraction */ 676 #define MODE_MASK 0x3 677 678 struct bdb_lvds_options { 679 u8 panel_type; 680 u8 panel_type2; /* 212 */ 681 /* LVDS capabilities, stored in a dword */ 682 u8 pfit_mode:2; 683 u8 pfit_text_mode_enhanced:1; 684 u8 pfit_gfx_mode_enhanced:1; 685 u8 pfit_ratio_auto:1; 686 u8 pixel_dither:1; 687 u8 lvds_edid:1; 688 u8 rsvd2:1; 689 u8 rsvd4; 690 /* LVDS Panel channel bits stored here */ 691 u32 lvds_panel_channel_bits; 692 /* LVDS SSC (Spread Spectrum Clock) bits stored here. */ 693 u16 ssc_bits; 694 u16 ssc_freq; 695 u16 ssc_ddt; 696 /* Panel color depth defined here */ 697 u16 panel_color_depth; 698 /* LVDS panel type bits stored here */ 699 u32 dps_panel_type_bits; 700 /* LVDS backlight control type bits stored here */ 701 u32 blt_control_type_bits; 702 703 u16 lcdvcc_s0_enable; /* 200 */ 704 u32 rotation; /* 228 */ 705 } __packed; 706 707 /* 708 * Block 41 - LFP Data Table Pointers 709 */ 710 711 /* LFP pointer table contains entries to the struct below */ 712 struct lvds_lfp_data_ptr { 713 u16 fp_timing_offset; /* offsets are from start of bdb */ 714 u8 fp_table_size; 715 u16 dvo_timing_offset; 716 u8 dvo_table_size; 717 u16 panel_pnp_id_offset; 718 u8 pnp_table_size; 719 } __packed; 720 721 struct bdb_lvds_lfp_data_ptrs { 722 u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */ 723 struct lvds_lfp_data_ptr ptr[16]; 724 } __packed; 725 726 /* 727 * Block 42 - LFP Data Tables 728 */ 729 730 /* LFP data has 3 blocks per entry */ 731 struct lvds_fp_timing { 732 u16 x_res; 733 u16 y_res; 734 u32 lvds_reg; 735 u32 lvds_reg_val; 736 u32 pp_on_reg; 737 u32 pp_on_reg_val; 738 u32 pp_off_reg; 739 u32 pp_off_reg_val; 740 u32 pp_cycle_reg; 741 u32 pp_cycle_reg_val; 742 u32 pfit_reg; 743 u32 pfit_reg_val; 744 u16 terminator; 745 } __packed; 746 747 struct lvds_pnp_id { 748 u16 mfg_name; 749 u16 product_code; 750 u32 serial; 751 u8 mfg_week; 752 u8 mfg_year; 753 } __packed; 754 755 struct lvds_lfp_data_entry { 756 struct lvds_fp_timing fp_timing; 757 struct lvds_dvo_timing dvo_timing; 758 struct lvds_pnp_id pnp_id; 759 } __packed; 760 761 struct bdb_lvds_lfp_data { 762 struct lvds_lfp_data_entry data[16]; 763 } __packed; 764 765 /* 766 * Block 43 - LFP Backlight Control Data Block 767 */ 768 769 #define BDB_BACKLIGHT_TYPE_NONE 0 770 #define BDB_BACKLIGHT_TYPE_PWM 2 771 772 struct lfp_backlight_data_entry { 773 u8 type:2; 774 u8 active_low_pwm:1; 775 u8 obsolete1:5; 776 u16 pwm_freq_hz; 777 u8 min_brightness; 778 u8 obsolete2; 779 u8 obsolete3; 780 } __packed; 781 782 struct lfp_backlight_control_method { 783 u8 type:4; 784 u8 controller:4; 785 } __packed; 786 787 struct bdb_lfp_backlight_data { 788 u8 entry_size; 789 struct lfp_backlight_data_entry data[16]; 790 u8 level[16]; 791 struct lfp_backlight_control_method backlight_control[16]; 792 } __packed; 793 794 /* 795 * Block 52 - MIPI Configuration Block 796 */ 797 798 #define MAX_MIPI_CONFIGURATIONS 6 799 800 struct bdb_mipi_config { 801 struct mipi_config config[MAX_MIPI_CONFIGURATIONS]; 802 struct mipi_pps_data pps[MAX_MIPI_CONFIGURATIONS]; 803 } __packed; 804 805 /* 806 * Block 53 - MIPI Sequence Block 807 */ 808 809 struct bdb_mipi_sequence { 810 u8 version; 811 u8 data[0]; /* up to 6 variable length blocks */ 812 } __packed; 813 814 #endif /* _INTEL_VBT_DEFS_H_ */ 815