xref: /openbmc/linux/drivers/gpu/drm/i915/display/intel_pch_display.c (revision 25ebbc57ca56df3cf9149e9da6b1d3169c8487db)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright © 2021 Intel Corporation
4  */
5 
6 #include "g4x_dp.h"
7 #include "i915_reg.h"
8 #include "intel_crt.h"
9 #include "intel_de.h"
10 #include "intel_display_types.h"
11 #include "intel_fdi.h"
12 #include "intel_lvds.h"
13 #include "intel_lvds_regs.h"
14 #include "intel_pch_display.h"
15 #include "intel_pch_refclk.h"
16 #include "intel_pps.h"
17 #include "intel_sdvo.h"
18 
19 bool intel_has_pch_trancoder(struct drm_i915_private *i915,
20 			     enum pipe pch_transcoder)
21 {
22 	return HAS_PCH_IBX(i915) || HAS_PCH_CPT(i915) ||
23 		(HAS_PCH_LPT_H(i915) && pch_transcoder == PIPE_A);
24 }
25 
26 enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
27 {
28 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
29 
30 	if (HAS_PCH_LPT(i915))
31 		return PIPE_A;
32 	else
33 		return crtc->pipe;
34 }
35 
36 static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
37 				   enum pipe pipe, enum port port,
38 				   i915_reg_t dp_reg)
39 {
40 	enum pipe port_pipe;
41 	bool state;
42 
43 	state = g4x_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
44 
45 	I915_STATE_WARN(state && port_pipe == pipe,
46 			"PCH DP %c enabled on transcoder %c, should be disabled\n",
47 			port_name(port), pipe_name(pipe));
48 
49 	I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
50 			"IBX PCH DP %c still using transcoder B\n",
51 			port_name(port));
52 }
53 
54 static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
55 				     enum pipe pipe, enum port port,
56 				     i915_reg_t hdmi_reg)
57 {
58 	enum pipe port_pipe;
59 	bool state;
60 
61 	state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
62 
63 	I915_STATE_WARN(state && port_pipe == pipe,
64 			"PCH HDMI %c enabled on transcoder %c, should be disabled\n",
65 			port_name(port), pipe_name(pipe));
66 
67 	I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
68 			"IBX PCH HDMI %c still using transcoder B\n",
69 			port_name(port));
70 }
71 
72 static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
73 				      enum pipe pipe)
74 {
75 	enum pipe port_pipe;
76 
77 	assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
78 	assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
79 	assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
80 
81 	I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
82 			port_pipe == pipe,
83 			"PCH VGA enabled on transcoder %c, should be disabled\n",
84 			pipe_name(pipe));
85 
86 	I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
87 			port_pipe == pipe,
88 			"PCH LVDS enabled on transcoder %c, should be disabled\n",
89 			pipe_name(pipe));
90 
91 	/* PCH SDVOB multiplex with HDMIB */
92 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
93 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
94 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
95 }
96 
97 static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
98 					   enum pipe pipe)
99 {
100 	u32 val;
101 	bool enabled;
102 
103 	val = intel_de_read(dev_priv, PCH_TRANSCONF(pipe));
104 	enabled = !!(val & TRANS_ENABLE);
105 	I915_STATE_WARN(enabled,
106 			"transcoder assertion failed, should be off on pipe %c but is still active\n",
107 			pipe_name(pipe));
108 }
109 
110 static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
111 				       enum port port, i915_reg_t hdmi_reg)
112 {
113 	u32 val = intel_de_read(dev_priv, hdmi_reg);
114 
115 	if (val & SDVO_ENABLE ||
116 	    (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A))
117 		return;
118 
119 	drm_dbg_kms(&dev_priv->drm,
120 		    "Sanitizing transcoder select for HDMI %c\n",
121 		    port_name(port));
122 
123 	val &= ~SDVO_PIPE_SEL_MASK;
124 	val |= SDVO_PIPE_SEL(PIPE_A);
125 
126 	intel_de_write(dev_priv, hdmi_reg, val);
127 }
128 
129 static void ibx_sanitize_pch_dp_port(struct drm_i915_private *dev_priv,
130 				     enum port port, i915_reg_t dp_reg)
131 {
132 	u32 val = intel_de_read(dev_priv, dp_reg);
133 
134 	if (val & DP_PORT_EN ||
135 	    (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A))
136 		return;
137 
138 	drm_dbg_kms(&dev_priv->drm,
139 		    "Sanitizing transcoder select for DP %c\n",
140 		    port_name(port));
141 
142 	val &= ~DP_PIPE_SEL_MASK;
143 	val |= DP_PIPE_SEL(PIPE_A);
144 
145 	intel_de_write(dev_priv, dp_reg, val);
146 }
147 
148 static void ibx_sanitize_pch_ports(struct drm_i915_private *dev_priv)
149 {
150 	/*
151 	 * The BIOS may select transcoder B on some of the PCH
152 	 * ports even it doesn't enable the port. This would trip
153 	 * assert_pch_dp_disabled() and assert_pch_hdmi_disabled().
154 	 * Sanitize the transcoder select bits to prevent that. We
155 	 * assume that the BIOS never actually enabled the port,
156 	 * because if it did we'd actually have to toggle the port
157 	 * on and back off to make the transcoder A select stick
158 	 * (see. intel_dp_link_down(), intel_disable_hdmi(),
159 	 * intel_disable_sdvo()).
160 	 */
161 	ibx_sanitize_pch_dp_port(dev_priv, PORT_B, PCH_DP_B);
162 	ibx_sanitize_pch_dp_port(dev_priv, PORT_C, PCH_DP_C);
163 	ibx_sanitize_pch_dp_port(dev_priv, PORT_D, PCH_DP_D);
164 
165 	/* PCH SDVOB multiplex with HDMIB */
166 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_B, PCH_HDMIB);
167 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_C, PCH_HDMIC);
168 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_D, PCH_HDMID);
169 }
170 
171 static void intel_pch_transcoder_set_m1_n1(struct intel_crtc *crtc,
172 					   const struct intel_link_m_n *m_n)
173 {
174 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
175 	enum pipe pipe = crtc->pipe;
176 
177 	intel_set_m_n(dev_priv, m_n,
178 		      PCH_TRANS_DATA_M1(pipe), PCH_TRANS_DATA_N1(pipe),
179 		      PCH_TRANS_LINK_M1(pipe), PCH_TRANS_LINK_N1(pipe));
180 }
181 
182 static void intel_pch_transcoder_set_m2_n2(struct intel_crtc *crtc,
183 					   const struct intel_link_m_n *m_n)
184 {
185 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
186 	enum pipe pipe = crtc->pipe;
187 
188 	intel_set_m_n(dev_priv, m_n,
189 		      PCH_TRANS_DATA_M2(pipe), PCH_TRANS_DATA_N2(pipe),
190 		      PCH_TRANS_LINK_M2(pipe), PCH_TRANS_LINK_N2(pipe));
191 }
192 
193 void intel_pch_transcoder_get_m1_n1(struct intel_crtc *crtc,
194 				    struct intel_link_m_n *m_n)
195 {
196 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
197 	enum pipe pipe = crtc->pipe;
198 
199 	intel_get_m_n(dev_priv, m_n,
200 		      PCH_TRANS_DATA_M1(pipe), PCH_TRANS_DATA_N1(pipe),
201 		      PCH_TRANS_LINK_M1(pipe), PCH_TRANS_LINK_N1(pipe));
202 }
203 
204 void intel_pch_transcoder_get_m2_n2(struct intel_crtc *crtc,
205 				    struct intel_link_m_n *m_n)
206 {
207 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
208 	enum pipe pipe = crtc->pipe;
209 
210 	intel_get_m_n(dev_priv, m_n,
211 		      PCH_TRANS_DATA_M2(pipe), PCH_TRANS_DATA_N2(pipe),
212 		      PCH_TRANS_LINK_M2(pipe), PCH_TRANS_LINK_N2(pipe));
213 }
214 
215 static void ilk_pch_transcoder_set_timings(const struct intel_crtc_state *crtc_state,
216 					   enum pipe pch_transcoder)
217 {
218 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
219 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
220 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
221 
222 	intel_de_write(dev_priv, PCH_TRANS_HTOTAL(pch_transcoder),
223 		       intel_de_read(dev_priv, TRANS_HTOTAL(cpu_transcoder)));
224 	intel_de_write(dev_priv, PCH_TRANS_HBLANK(pch_transcoder),
225 		       intel_de_read(dev_priv, TRANS_HBLANK(cpu_transcoder)));
226 	intel_de_write(dev_priv, PCH_TRANS_HSYNC(pch_transcoder),
227 		       intel_de_read(dev_priv, TRANS_HSYNC(cpu_transcoder)));
228 
229 	intel_de_write(dev_priv, PCH_TRANS_VTOTAL(pch_transcoder),
230 		       intel_de_read(dev_priv, TRANS_VTOTAL(cpu_transcoder)));
231 	intel_de_write(dev_priv, PCH_TRANS_VBLANK(pch_transcoder),
232 		       intel_de_read(dev_priv, TRANS_VBLANK(cpu_transcoder)));
233 	intel_de_write(dev_priv, PCH_TRANS_VSYNC(pch_transcoder),
234 		       intel_de_read(dev_priv, TRANS_VSYNC(cpu_transcoder)));
235 	intel_de_write(dev_priv, PCH_TRANS_VSYNCSHIFT(pch_transcoder),
236 		       intel_de_read(dev_priv, TRANS_VSYNCSHIFT(cpu_transcoder)));
237 }
238 
239 static void ilk_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
240 {
241 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
242 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
243 	enum pipe pipe = crtc->pipe;
244 	i915_reg_t reg;
245 	u32 val, pipeconf_val;
246 
247 	/* Make sure PCH DPLL is enabled */
248 	assert_shared_dpll_enabled(dev_priv, crtc_state->shared_dpll);
249 
250 	/* FDI must be feeding us bits for PCH ports */
251 	assert_fdi_tx_enabled(dev_priv, pipe);
252 	assert_fdi_rx_enabled(dev_priv, pipe);
253 
254 	if (HAS_PCH_CPT(dev_priv)) {
255 		reg = TRANS_CHICKEN2(pipe);
256 		val = intel_de_read(dev_priv, reg);
257 		/*
258 		 * Workaround: Set the timing override bit
259 		 * before enabling the pch transcoder.
260 		 */
261 		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
262 		/* Configure frame start delay to match the CPU */
263 		val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
264 		val |= TRANS_CHICKEN2_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
265 		intel_de_write(dev_priv, reg, val);
266 	}
267 
268 	reg = PCH_TRANSCONF(pipe);
269 	val = intel_de_read(dev_priv, reg);
270 	pipeconf_val = intel_de_read(dev_priv, TRANSCONF(pipe));
271 
272 	if (HAS_PCH_IBX(dev_priv)) {
273 		/* Configure frame start delay to match the CPU */
274 		val &= ~TRANS_FRAME_START_DELAY_MASK;
275 		val |= TRANS_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
276 
277 		/*
278 		 * Make the BPC in transcoder be consistent with
279 		 * that in pipeconf reg. For HDMI we must use 8bpc
280 		 * here for both 8bpc and 12bpc.
281 		 */
282 		val &= ~TRANSCONF_BPC_MASK;
283 		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
284 			val |= TRANSCONF_BPC_8;
285 		else
286 			val |= pipeconf_val & TRANSCONF_BPC_MASK;
287 	}
288 
289 	val &= ~TRANS_INTERLACE_MASK;
290 	if ((pipeconf_val & TRANSCONF_INTERLACE_MASK_ILK) == TRANSCONF_INTERLACE_IF_ID_ILK) {
291 		if (HAS_PCH_IBX(dev_priv) &&
292 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
293 			val |= TRANS_INTERLACE_LEGACY_VSYNC_IBX;
294 		else
295 			val |= TRANS_INTERLACE_INTERLACED;
296 	} else {
297 		val |= TRANS_INTERLACE_PROGRESSIVE;
298 	}
299 
300 	intel_de_write(dev_priv, reg, val | TRANS_ENABLE);
301 	if (intel_de_wait_for_set(dev_priv, reg, TRANS_STATE_ENABLE, 100))
302 		drm_err(&dev_priv->drm, "failed to enable transcoder %c\n",
303 			pipe_name(pipe));
304 }
305 
306 static void ilk_disable_pch_transcoder(struct intel_crtc *crtc)
307 {
308 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
309 	enum pipe pipe = crtc->pipe;
310 	i915_reg_t reg;
311 
312 	/* FDI relies on the transcoder */
313 	assert_fdi_tx_disabled(dev_priv, pipe);
314 	assert_fdi_rx_disabled(dev_priv, pipe);
315 
316 	/* Ports must be off as well */
317 	assert_pch_ports_disabled(dev_priv, pipe);
318 
319 	reg = PCH_TRANSCONF(pipe);
320 	intel_de_rmw(dev_priv, reg, TRANS_ENABLE, 0);
321 	/* wait for PCH transcoder off, transcoder state */
322 	if (intel_de_wait_for_clear(dev_priv, reg, TRANS_STATE_ENABLE, 50))
323 		drm_err(&dev_priv->drm, "failed to disable transcoder %c\n",
324 			pipe_name(pipe));
325 
326 	if (HAS_PCH_CPT(dev_priv))
327 		/* Workaround: Clear the timing override chicken bit again. */
328 		intel_de_rmw(dev_priv, TRANS_CHICKEN2(pipe),
329 			     TRANS_CHICKEN2_TIMING_OVERRIDE, 0);
330 }
331 
332 void ilk_pch_pre_enable(struct intel_atomic_state *state,
333 			struct intel_crtc *crtc)
334 {
335 	const struct intel_crtc_state *crtc_state =
336 		intel_atomic_get_new_crtc_state(state, crtc);
337 
338 	/*
339 	 * Note: FDI PLL enabling _must_ be done before we enable the
340 	 * cpu pipes, hence this is separate from all the other fdi/pch
341 	 * enabling.
342 	 */
343 	ilk_fdi_pll_enable(crtc_state);
344 }
345 
346 /*
347  * Enable PCH resources required for PCH ports:
348  *   - PCH PLLs
349  *   - FDI training & RX/TX
350  *   - update transcoder timings
351  *   - DP transcoding bits
352  *   - transcoder
353  */
354 void ilk_pch_enable(struct intel_atomic_state *state,
355 		    struct intel_crtc *crtc)
356 {
357 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
358 	const struct intel_crtc_state *crtc_state =
359 		intel_atomic_get_new_crtc_state(state, crtc);
360 	enum pipe pipe = crtc->pipe;
361 	u32 temp;
362 
363 	assert_pch_transcoder_disabled(dev_priv, pipe);
364 
365 	/* For PCH output, training FDI link */
366 	intel_fdi_link_train(crtc, crtc_state);
367 
368 	/*
369 	 * We need to program the right clock selection
370 	 * before writing the pixel multiplier into the DPLL.
371 	 */
372 	if (HAS_PCH_CPT(dev_priv)) {
373 		u32 sel;
374 
375 		temp = intel_de_read(dev_priv, PCH_DPLL_SEL);
376 		temp |= TRANS_DPLL_ENABLE(pipe);
377 		sel = TRANS_DPLLB_SEL(pipe);
378 		if (crtc_state->shared_dpll ==
379 		    intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
380 			temp |= sel;
381 		else
382 			temp &= ~sel;
383 		intel_de_write(dev_priv, PCH_DPLL_SEL, temp);
384 	}
385 
386 	/*
387 	 * XXX: pch pll's can be enabled any time before we enable the PCH
388 	 * transcoder, and we actually should do this to not upset any PCH
389 	 * transcoder that already use the clock when we share it.
390 	 *
391 	 * Note that enable_shared_dpll tries to do the right thing, but
392 	 * get_shared_dpll unconditionally resets the pll - we need that
393 	 * to have the right LVDS enable sequence.
394 	 */
395 	intel_enable_shared_dpll(crtc_state);
396 
397 	/* set transcoder timing, panel must allow it */
398 	assert_pps_unlocked(dev_priv, pipe);
399 	if (intel_crtc_has_dp_encoder(crtc_state)) {
400 		intel_pch_transcoder_set_m1_n1(crtc, &crtc_state->dp_m_n);
401 		intel_pch_transcoder_set_m2_n2(crtc, &crtc_state->dp_m2_n2);
402 	}
403 	ilk_pch_transcoder_set_timings(crtc_state, pipe);
404 
405 	intel_fdi_normal_train(crtc);
406 
407 	/* For PCH DP, enable TRANS_DP_CTL */
408 	if (HAS_PCH_CPT(dev_priv) &&
409 	    intel_crtc_has_dp_encoder(crtc_state)) {
410 		const struct drm_display_mode *adjusted_mode =
411 			&crtc_state->hw.adjusted_mode;
412 		u32 bpc = (intel_de_read(dev_priv, TRANSCONF(pipe)) & TRANSCONF_BPC_MASK) >> 5;
413 		i915_reg_t reg = TRANS_DP_CTL(pipe);
414 		enum port port;
415 
416 		temp = intel_de_read(dev_priv, reg);
417 		temp &= ~(TRANS_DP_PORT_SEL_MASK |
418 			  TRANS_DP_VSYNC_ACTIVE_HIGH |
419 			  TRANS_DP_HSYNC_ACTIVE_HIGH |
420 			  TRANS_DP_BPC_MASK);
421 		temp |= TRANS_DP_OUTPUT_ENABLE;
422 		temp |= bpc << 9; /* same format but at 11:9 */
423 
424 		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
425 			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
426 		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
427 			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
428 
429 		port = intel_get_crtc_new_encoder(state, crtc_state)->port;
430 		drm_WARN_ON(&dev_priv->drm, port < PORT_B || port > PORT_D);
431 		temp |= TRANS_DP_PORT_SEL(port);
432 
433 		intel_de_write(dev_priv, reg, temp);
434 	}
435 
436 	ilk_enable_pch_transcoder(crtc_state);
437 }
438 
439 void ilk_pch_disable(struct intel_atomic_state *state,
440 		     struct intel_crtc *crtc)
441 {
442 	ilk_fdi_disable(crtc);
443 }
444 
445 void ilk_pch_post_disable(struct intel_atomic_state *state,
446 			  struct intel_crtc *crtc)
447 {
448 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
449 	enum pipe pipe = crtc->pipe;
450 
451 	ilk_disable_pch_transcoder(crtc);
452 
453 	if (HAS_PCH_CPT(dev_priv)) {
454 		/* disable TRANS_DP_CTL */
455 		intel_de_rmw(dev_priv, TRANS_DP_CTL(pipe),
456 			     TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK,
457 			     TRANS_DP_PORT_SEL_NONE);
458 
459 		/* disable DPLL_SEL */
460 		intel_de_rmw(dev_priv, PCH_DPLL_SEL,
461 			     TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe), 0);
462 	}
463 
464 	ilk_fdi_pll_disable(crtc);
465 }
466 
467 static void ilk_pch_clock_get(struct intel_crtc_state *crtc_state)
468 {
469 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
470 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
471 
472 	/* read out port_clock from the DPLL */
473 	i9xx_crtc_clock_get(crtc, crtc_state);
474 
475 	/*
476 	 * In case there is an active pipe without active ports,
477 	 * we may need some idea for the dotclock anyway.
478 	 * Calculate one based on the FDI configuration.
479 	 */
480 	crtc_state->hw.adjusted_mode.crtc_clock =
481 		intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, crtc_state),
482 					 &crtc_state->fdi_m_n);
483 }
484 
485 void ilk_pch_get_config(struct intel_crtc_state *crtc_state)
486 {
487 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
488 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
489 	struct intel_shared_dpll *pll;
490 	enum pipe pipe = crtc->pipe;
491 	enum intel_dpll_id pll_id;
492 	bool pll_active;
493 	u32 tmp;
494 
495 	if ((intel_de_read(dev_priv, PCH_TRANSCONF(pipe)) & TRANS_ENABLE) == 0)
496 		return;
497 
498 	crtc_state->has_pch_encoder = true;
499 
500 	tmp = intel_de_read(dev_priv, FDI_RX_CTL(pipe));
501 	crtc_state->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
502 				 FDI_DP_PORT_WIDTH_SHIFT) + 1;
503 
504 	intel_cpu_transcoder_get_m1_n1(crtc, crtc_state->cpu_transcoder,
505 				       &crtc_state->fdi_m_n);
506 
507 	if (HAS_PCH_IBX(dev_priv)) {
508 		/*
509 		 * The pipe->pch transcoder and pch transcoder->pll
510 		 * mapping is fixed.
511 		 */
512 		pll_id = (enum intel_dpll_id) pipe;
513 	} else {
514 		tmp = intel_de_read(dev_priv, PCH_DPLL_SEL);
515 		if (tmp & TRANS_DPLLB_SEL(pipe))
516 			pll_id = DPLL_ID_PCH_PLL_B;
517 		else
518 			pll_id = DPLL_ID_PCH_PLL_A;
519 	}
520 
521 	crtc_state->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, pll_id);
522 	pll = crtc_state->shared_dpll;
523 
524 	pll_active = intel_dpll_get_hw_state(dev_priv, pll,
525 					     &crtc_state->dpll_hw_state);
526 	drm_WARN_ON(&dev_priv->drm, !pll_active);
527 
528 	tmp = crtc_state->dpll_hw_state.dpll;
529 	crtc_state->pixel_multiplier =
530 		((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
531 		 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
532 
533 	ilk_pch_clock_get(crtc_state);
534 }
535 
536 static void lpt_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
537 {
538 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
539 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
540 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
541 	u32 val, pipeconf_val;
542 
543 	/* FDI must be feeding us bits for PCH ports */
544 	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
545 	assert_fdi_rx_enabled(dev_priv, PIPE_A);
546 
547 	val = intel_de_read(dev_priv, TRANS_CHICKEN2(PIPE_A));
548 	/* Workaround: set timing override bit. */
549 	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
550 	/* Configure frame start delay to match the CPU */
551 	val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
552 	val |= TRANS_CHICKEN2_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
553 	intel_de_write(dev_priv, TRANS_CHICKEN2(PIPE_A), val);
554 
555 	val = TRANS_ENABLE;
556 	pipeconf_val = intel_de_read(dev_priv, TRANSCONF(cpu_transcoder));
557 
558 	if ((pipeconf_val & TRANSCONF_INTERLACE_MASK_HSW) == TRANSCONF_INTERLACE_IF_ID_ILK)
559 		val |= TRANS_INTERLACE_INTERLACED;
560 	else
561 		val |= TRANS_INTERLACE_PROGRESSIVE;
562 
563 	intel_de_write(dev_priv, LPT_TRANSCONF, val);
564 	if (intel_de_wait_for_set(dev_priv, LPT_TRANSCONF,
565 				  TRANS_STATE_ENABLE, 100))
566 		drm_err(&dev_priv->drm, "Failed to enable PCH transcoder\n");
567 }
568 
569 static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
570 {
571 	intel_de_rmw(dev_priv, LPT_TRANSCONF, TRANS_ENABLE, 0);
572 	/* wait for PCH transcoder off, transcoder state */
573 	if (intel_de_wait_for_clear(dev_priv, LPT_TRANSCONF,
574 				    TRANS_STATE_ENABLE, 50))
575 		drm_err(&dev_priv->drm, "Failed to disable PCH transcoder\n");
576 
577 	/* Workaround: clear timing override bit. */
578 	intel_de_rmw(dev_priv, TRANS_CHICKEN2(PIPE_A), TRANS_CHICKEN2_TIMING_OVERRIDE, 0);
579 }
580 
581 void lpt_pch_enable(struct intel_atomic_state *state,
582 		    struct intel_crtc *crtc)
583 {
584 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
585 	const struct intel_crtc_state *crtc_state =
586 		intel_atomic_get_new_crtc_state(state, crtc);
587 
588 	assert_pch_transcoder_disabled(dev_priv, PIPE_A);
589 
590 	lpt_program_iclkip(crtc_state);
591 
592 	/* Set transcoder timing. */
593 	ilk_pch_transcoder_set_timings(crtc_state, PIPE_A);
594 
595 	lpt_enable_pch_transcoder(crtc_state);
596 }
597 
598 void lpt_pch_disable(struct intel_atomic_state *state,
599 		     struct intel_crtc *crtc)
600 {
601 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
602 
603 	lpt_disable_pch_transcoder(dev_priv);
604 
605 	lpt_disable_iclkip(dev_priv);
606 }
607 
608 void lpt_pch_get_config(struct intel_crtc_state *crtc_state)
609 {
610 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
611 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
612 	u32 tmp;
613 
614 	if ((intel_de_read(dev_priv, LPT_TRANSCONF) & TRANS_ENABLE) == 0)
615 		return;
616 
617 	crtc_state->has_pch_encoder = true;
618 
619 	tmp = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
620 	crtc_state->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
621 				 FDI_DP_PORT_WIDTH_SHIFT) + 1;
622 
623 	intel_cpu_transcoder_get_m1_n1(crtc, crtc_state->cpu_transcoder,
624 				       &crtc_state->fdi_m_n);
625 
626 	crtc_state->hw.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
627 }
628 
629 void intel_pch_sanitize(struct drm_i915_private *i915)
630 {
631 	if (HAS_PCH_IBX(i915))
632 		ibx_sanitize_pch_ports(i915);
633 }
634