1df0566a6SJani Nikula /*
2df0566a6SJani Nikula  * Copyright © 2009
3df0566a6SJani Nikula  *
4df0566a6SJani Nikula  * Permission is hereby granted, free of charge, to any person obtaining a
5df0566a6SJani Nikula  * copy of this software and associated documentation files (the "Software"),
6df0566a6SJani Nikula  * to deal in the Software without restriction, including without limitation
7df0566a6SJani Nikula  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8df0566a6SJani Nikula  * and/or sell copies of the Software, and to permit persons to whom the
9df0566a6SJani Nikula  * Software is furnished to do so, subject to the following conditions:
10df0566a6SJani Nikula  *
11df0566a6SJani Nikula  * The above copyright notice and this permission notice (including the next
12df0566a6SJani Nikula  * paragraph) shall be included in all copies or substantial portions of the
13df0566a6SJani Nikula  * Software.
14df0566a6SJani Nikula  *
15df0566a6SJani Nikula  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16df0566a6SJani Nikula  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17df0566a6SJani Nikula  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18df0566a6SJani Nikula  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19df0566a6SJani Nikula  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20df0566a6SJani Nikula  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21df0566a6SJani Nikula  * SOFTWARE.
22df0566a6SJani Nikula  *
23df0566a6SJani Nikula  * Authors:
24df0566a6SJani Nikula  *    Daniel Vetter <daniel@ffwll.ch>
25df0566a6SJani Nikula  *
26df0566a6SJani Nikula  * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27df0566a6SJani Nikula  */
28df0566a6SJani Nikula 
29df0566a6SJani Nikula #include <drm/drm_fourcc.h>
30df0566a6SJani Nikula #include <drm/i915_drm.h>
31df0566a6SJani Nikula 
32df0566a6SJani Nikula #include "gem/i915_gem_pm.h"
33df0566a6SJani Nikula 
34df0566a6SJani Nikula #include "i915_drv.h"
35df0566a6SJani Nikula #include "i915_reg.h"
36df0566a6SJani Nikula #include "intel_drv.h"
37df0566a6SJani Nikula #include "intel_frontbuffer.h"
38df0566a6SJani Nikula #include "intel_overlay.h"
39df0566a6SJani Nikula 
40df0566a6SJani Nikula /* Limits for overlay size. According to intel doc, the real limits are:
41df0566a6SJani Nikula  * Y width: 4095, UV width (planar): 2047, Y height: 2047,
42df0566a6SJani Nikula  * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
43df0566a6SJani Nikula  * the mininum of both.  */
44df0566a6SJani Nikula #define IMAGE_MAX_WIDTH		2048
45df0566a6SJani Nikula #define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
46df0566a6SJani Nikula /* on 830 and 845 these large limits result in the card hanging */
47df0566a6SJani Nikula #define IMAGE_MAX_WIDTH_LEGACY	1024
48df0566a6SJani Nikula #define IMAGE_MAX_HEIGHT_LEGACY	1088
49df0566a6SJani Nikula 
50df0566a6SJani Nikula /* overlay register definitions */
51df0566a6SJani Nikula /* OCMD register */
52df0566a6SJani Nikula #define OCMD_TILED_SURFACE	(0x1<<19)
53df0566a6SJani Nikula #define OCMD_MIRROR_MASK	(0x3<<17)
54df0566a6SJani Nikula #define OCMD_MIRROR_MODE	(0x3<<17)
55df0566a6SJani Nikula #define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
56df0566a6SJani Nikula #define OCMD_MIRROR_VERTICAL	(0x2<<17)
57df0566a6SJani Nikula #define OCMD_MIRROR_BOTH	(0x3<<17)
58df0566a6SJani Nikula #define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
59df0566a6SJani Nikula #define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
60df0566a6SJani Nikula #define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
61df0566a6SJani Nikula #define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
62df0566a6SJani Nikula #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
63df0566a6SJani Nikula #define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
64df0566a6SJani Nikula #define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
65df0566a6SJani Nikula #define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
66df0566a6SJani Nikula #define OCMD_YUV_422_PACKED	(0x8<<10)
67df0566a6SJani Nikula #define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
68df0566a6SJani Nikula #define OCMD_YUV_420_PLANAR	(0xc<<10)
69df0566a6SJani Nikula #define OCMD_YUV_422_PLANAR	(0xd<<10)
70df0566a6SJani Nikula #define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
71df0566a6SJani Nikula #define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
72df0566a6SJani Nikula #define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
73df0566a6SJani Nikula #define OCMD_BUF_TYPE_MASK	(0x1<<5)
74df0566a6SJani Nikula #define OCMD_BUF_TYPE_FRAME	(0x0<<5)
75df0566a6SJani Nikula #define OCMD_BUF_TYPE_FIELD	(0x1<<5)
76df0566a6SJani Nikula #define OCMD_TEST_MODE		(0x1<<4)
77df0566a6SJani Nikula #define OCMD_BUFFER_SELECT	(0x3<<2)
78df0566a6SJani Nikula #define OCMD_BUFFER0		(0x0<<2)
79df0566a6SJani Nikula #define OCMD_BUFFER1		(0x1<<2)
80df0566a6SJani Nikula #define OCMD_FIELD_SELECT	(0x1<<2)
81df0566a6SJani Nikula #define OCMD_FIELD0		(0x0<<1)
82df0566a6SJani Nikula #define OCMD_FIELD1		(0x1<<1)
83df0566a6SJani Nikula #define OCMD_ENABLE		(0x1<<0)
84df0566a6SJani Nikula 
85df0566a6SJani Nikula /* OCONFIG register */
86df0566a6SJani Nikula #define OCONF_PIPE_MASK		(0x1<<18)
87df0566a6SJani Nikula #define OCONF_PIPE_A		(0x0<<18)
88df0566a6SJani Nikula #define OCONF_PIPE_B		(0x1<<18)
89df0566a6SJani Nikula #define OCONF_GAMMA2_ENABLE	(0x1<<16)
90df0566a6SJani Nikula #define OCONF_CSC_MODE_BT601	(0x0<<5)
91df0566a6SJani Nikula #define OCONF_CSC_MODE_BT709	(0x1<<5)
92df0566a6SJani Nikula #define OCONF_CSC_BYPASS	(0x1<<4)
93df0566a6SJani Nikula #define OCONF_CC_OUT_8BIT	(0x1<<3)
94df0566a6SJani Nikula #define OCONF_TEST_MODE		(0x1<<2)
95df0566a6SJani Nikula #define OCONF_THREE_LINE_BUFFER	(0x1<<0)
96df0566a6SJani Nikula #define OCONF_TWO_LINE_BUFFER	(0x0<<0)
97df0566a6SJani Nikula 
98df0566a6SJani Nikula /* DCLRKM (dst-key) register */
99df0566a6SJani Nikula #define DST_KEY_ENABLE		(0x1<<31)
100df0566a6SJani Nikula #define CLK_RGB24_MASK		0x0
101df0566a6SJani Nikula #define CLK_RGB16_MASK		0x070307
102df0566a6SJani Nikula #define CLK_RGB15_MASK		0x070707
103df0566a6SJani Nikula #define CLK_RGB8I_MASK		0xffffff
104df0566a6SJani Nikula 
105df0566a6SJani Nikula #define RGB16_TO_COLORKEY(c) \
106df0566a6SJani Nikula 	(((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
107df0566a6SJani Nikula #define RGB15_TO_COLORKEY(c) \
108df0566a6SJani Nikula 	(((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
109df0566a6SJani Nikula 
110df0566a6SJani Nikula /* overlay flip addr flag */
111df0566a6SJani Nikula #define OFC_UPDATE		0x1
112df0566a6SJani Nikula 
113df0566a6SJani Nikula /* polyphase filter coefficients */
114df0566a6SJani Nikula #define N_HORIZ_Y_TAPS          5
115df0566a6SJani Nikula #define N_VERT_Y_TAPS           3
116df0566a6SJani Nikula #define N_HORIZ_UV_TAPS         3
117df0566a6SJani Nikula #define N_VERT_UV_TAPS          3
118df0566a6SJani Nikula #define N_PHASES                17
119df0566a6SJani Nikula #define MAX_TAPS                5
120df0566a6SJani Nikula 
121df0566a6SJani Nikula /* memory bufferd overlay registers */
122df0566a6SJani Nikula struct overlay_registers {
123df0566a6SJani Nikula 	u32 OBUF_0Y;
124df0566a6SJani Nikula 	u32 OBUF_1Y;
125df0566a6SJani Nikula 	u32 OBUF_0U;
126df0566a6SJani Nikula 	u32 OBUF_0V;
127df0566a6SJani Nikula 	u32 OBUF_1U;
128df0566a6SJani Nikula 	u32 OBUF_1V;
129df0566a6SJani Nikula 	u32 OSTRIDE;
130df0566a6SJani Nikula 	u32 YRGB_VPH;
131df0566a6SJani Nikula 	u32 UV_VPH;
132df0566a6SJani Nikula 	u32 HORZ_PH;
133df0566a6SJani Nikula 	u32 INIT_PHS;
134df0566a6SJani Nikula 	u32 DWINPOS;
135df0566a6SJani Nikula 	u32 DWINSZ;
136df0566a6SJani Nikula 	u32 SWIDTH;
137df0566a6SJani Nikula 	u32 SWIDTHSW;
138df0566a6SJani Nikula 	u32 SHEIGHT;
139df0566a6SJani Nikula 	u32 YRGBSCALE;
140df0566a6SJani Nikula 	u32 UVSCALE;
141df0566a6SJani Nikula 	u32 OCLRC0;
142df0566a6SJani Nikula 	u32 OCLRC1;
143df0566a6SJani Nikula 	u32 DCLRKV;
144df0566a6SJani Nikula 	u32 DCLRKM;
145df0566a6SJani Nikula 	u32 SCLRKVH;
146df0566a6SJani Nikula 	u32 SCLRKVL;
147df0566a6SJani Nikula 	u32 SCLRKEN;
148df0566a6SJani Nikula 	u32 OCONFIG;
149df0566a6SJani Nikula 	u32 OCMD;
150df0566a6SJani Nikula 	u32 RESERVED1; /* 0x6C */
151df0566a6SJani Nikula 	u32 OSTART_0Y;
152df0566a6SJani Nikula 	u32 OSTART_1Y;
153df0566a6SJani Nikula 	u32 OSTART_0U;
154df0566a6SJani Nikula 	u32 OSTART_0V;
155df0566a6SJani Nikula 	u32 OSTART_1U;
156df0566a6SJani Nikula 	u32 OSTART_1V;
157df0566a6SJani Nikula 	u32 OTILEOFF_0Y;
158df0566a6SJani Nikula 	u32 OTILEOFF_1Y;
159df0566a6SJani Nikula 	u32 OTILEOFF_0U;
160df0566a6SJani Nikula 	u32 OTILEOFF_0V;
161df0566a6SJani Nikula 	u32 OTILEOFF_1U;
162df0566a6SJani Nikula 	u32 OTILEOFF_1V;
163df0566a6SJani Nikula 	u32 FASTHSCALE; /* 0xA0 */
164df0566a6SJani Nikula 	u32 UVSCALEV; /* 0xA4 */
165df0566a6SJani Nikula 	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
166df0566a6SJani Nikula 	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
167df0566a6SJani Nikula 	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
168df0566a6SJani Nikula 	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
169df0566a6SJani Nikula 	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
170df0566a6SJani Nikula 	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
171df0566a6SJani Nikula 	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
172df0566a6SJani Nikula 	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
173df0566a6SJani Nikula 	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
174df0566a6SJani Nikula };
175df0566a6SJani Nikula 
176df0566a6SJani Nikula struct intel_overlay {
177df0566a6SJani Nikula 	struct drm_i915_private *i915;
178ec22f256SChris Wilson 	struct intel_context *context;
179df0566a6SJani Nikula 	struct intel_crtc *crtc;
180df0566a6SJani Nikula 	struct i915_vma *vma;
181df0566a6SJani Nikula 	struct i915_vma *old_vma;
182df0566a6SJani Nikula 	bool active;
183df0566a6SJani Nikula 	bool pfit_active;
184df0566a6SJani Nikula 	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
185df0566a6SJani Nikula 	u32 color_key:24;
186df0566a6SJani Nikula 	u32 color_key_enabled:1;
187df0566a6SJani Nikula 	u32 brightness, contrast, saturation;
188df0566a6SJani Nikula 	u32 old_xscale, old_yscale;
189df0566a6SJani Nikula 	/* register access */
190df0566a6SJani Nikula 	struct drm_i915_gem_object *reg_bo;
191df0566a6SJani Nikula 	struct overlay_registers __iomem *regs;
192df0566a6SJani Nikula 	u32 flip_addr;
193df0566a6SJani Nikula 	/* flip handling */
194df0566a6SJani Nikula 	struct i915_active_request last_flip;
195df0566a6SJani Nikula };
196df0566a6SJani Nikula 
197df0566a6SJani Nikula static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
198df0566a6SJani Nikula 				      bool enable)
199df0566a6SJani Nikula {
200df0566a6SJani Nikula 	struct pci_dev *pdev = dev_priv->drm.pdev;
201df0566a6SJani Nikula 	u8 val;
202df0566a6SJani Nikula 
203df0566a6SJani Nikula 	/* WA_OVERLAY_CLKGATE:alm */
204df0566a6SJani Nikula 	if (enable)
205df0566a6SJani Nikula 		I915_WRITE(DSPCLK_GATE_D, 0);
206df0566a6SJani Nikula 	else
207df0566a6SJani Nikula 		I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
208df0566a6SJani Nikula 
209df0566a6SJani Nikula 	/* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
210df0566a6SJani Nikula 	pci_bus_read_config_byte(pdev->bus,
211df0566a6SJani Nikula 				 PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
212df0566a6SJani Nikula 	if (enable)
213df0566a6SJani Nikula 		val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
214df0566a6SJani Nikula 	else
215df0566a6SJani Nikula 		val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
216df0566a6SJani Nikula 	pci_bus_write_config_byte(pdev->bus,
217df0566a6SJani Nikula 				  PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
218df0566a6SJani Nikula }
219df0566a6SJani Nikula 
220df0566a6SJani Nikula static void intel_overlay_submit_request(struct intel_overlay *overlay,
221df0566a6SJani Nikula 					 struct i915_request *rq,
222df0566a6SJani Nikula 					 i915_active_retire_fn retire)
223df0566a6SJani Nikula {
224df0566a6SJani Nikula 	GEM_BUG_ON(i915_active_request_peek(&overlay->last_flip,
225df0566a6SJani Nikula 					    &overlay->i915->drm.struct_mutex));
226df0566a6SJani Nikula 	i915_active_request_set_retire_fn(&overlay->last_flip, retire,
227df0566a6SJani Nikula 					  &overlay->i915->drm.struct_mutex);
228df0566a6SJani Nikula 	__i915_active_request_set(&overlay->last_flip, rq);
229df0566a6SJani Nikula 	i915_request_add(rq);
230df0566a6SJani Nikula }
231df0566a6SJani Nikula 
232df0566a6SJani Nikula static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
233df0566a6SJani Nikula 					 struct i915_request *rq,
234df0566a6SJani Nikula 					 i915_active_retire_fn retire)
235df0566a6SJani Nikula {
236df0566a6SJani Nikula 	intel_overlay_submit_request(overlay, rq, retire);
237df0566a6SJani Nikula 	return i915_active_request_retire(&overlay->last_flip,
238df0566a6SJani Nikula 					  &overlay->i915->drm.struct_mutex);
239df0566a6SJani Nikula }
240df0566a6SJani Nikula 
241df0566a6SJani Nikula static struct i915_request *alloc_request(struct intel_overlay *overlay)
242df0566a6SJani Nikula {
243ec22f256SChris Wilson 	return i915_request_create(overlay->context);
244df0566a6SJani Nikula }
245df0566a6SJani Nikula 
246df0566a6SJani Nikula /* overlay needs to be disable in OCMD reg */
247df0566a6SJani Nikula static int intel_overlay_on(struct intel_overlay *overlay)
248df0566a6SJani Nikula {
249df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
250df0566a6SJani Nikula 	struct i915_request *rq;
251df0566a6SJani Nikula 	u32 *cs;
252df0566a6SJani Nikula 
253df0566a6SJani Nikula 	WARN_ON(overlay->active);
254df0566a6SJani Nikula 
255df0566a6SJani Nikula 	rq = alloc_request(overlay);
256df0566a6SJani Nikula 	if (IS_ERR(rq))
257df0566a6SJani Nikula 		return PTR_ERR(rq);
258df0566a6SJani Nikula 
259df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 4);
260df0566a6SJani Nikula 	if (IS_ERR(cs)) {
261df0566a6SJani Nikula 		i915_request_add(rq);
262df0566a6SJani Nikula 		return PTR_ERR(cs);
263df0566a6SJani Nikula 	}
264df0566a6SJani Nikula 
265df0566a6SJani Nikula 	overlay->active = true;
266df0566a6SJani Nikula 
267df0566a6SJani Nikula 	if (IS_I830(dev_priv))
268df0566a6SJani Nikula 		i830_overlay_clock_gating(dev_priv, false);
269df0566a6SJani Nikula 
270df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
271df0566a6SJani Nikula 	*cs++ = overlay->flip_addr | OFC_UPDATE;
272df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
273df0566a6SJani Nikula 	*cs++ = MI_NOOP;
274df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
275df0566a6SJani Nikula 
276df0566a6SJani Nikula 	return intel_overlay_do_wait_request(overlay, rq, NULL);
277df0566a6SJani Nikula }
278df0566a6SJani Nikula 
279df0566a6SJani Nikula static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
280df0566a6SJani Nikula 				       struct i915_vma *vma)
281df0566a6SJani Nikula {
282df0566a6SJani Nikula 	enum pipe pipe = overlay->crtc->pipe;
283df0566a6SJani Nikula 
284df0566a6SJani Nikula 	WARN_ON(overlay->old_vma);
285df0566a6SJani Nikula 
286df0566a6SJani Nikula 	i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
287df0566a6SJani Nikula 			  vma ? vma->obj : NULL,
288df0566a6SJani Nikula 			  INTEL_FRONTBUFFER_OVERLAY(pipe));
289df0566a6SJani Nikula 
290df0566a6SJani Nikula 	intel_frontbuffer_flip_prepare(overlay->i915,
291df0566a6SJani Nikula 				       INTEL_FRONTBUFFER_OVERLAY(pipe));
292df0566a6SJani Nikula 
293df0566a6SJani Nikula 	overlay->old_vma = overlay->vma;
294df0566a6SJani Nikula 	if (vma)
295df0566a6SJani Nikula 		overlay->vma = i915_vma_get(vma);
296df0566a6SJani Nikula 	else
297df0566a6SJani Nikula 		overlay->vma = NULL;
298df0566a6SJani Nikula }
299df0566a6SJani Nikula 
300df0566a6SJani Nikula /* overlay needs to be enabled in OCMD reg */
301df0566a6SJani Nikula static int intel_overlay_continue(struct intel_overlay *overlay,
302df0566a6SJani Nikula 				  struct i915_vma *vma,
303df0566a6SJani Nikula 				  bool load_polyphase_filter)
304df0566a6SJani Nikula {
305df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
306df0566a6SJani Nikula 	struct i915_request *rq;
307df0566a6SJani Nikula 	u32 flip_addr = overlay->flip_addr;
308df0566a6SJani Nikula 	u32 tmp, *cs;
309df0566a6SJani Nikula 
310df0566a6SJani Nikula 	WARN_ON(!overlay->active);
311df0566a6SJani Nikula 
312df0566a6SJani Nikula 	if (load_polyphase_filter)
313df0566a6SJani Nikula 		flip_addr |= OFC_UPDATE;
314df0566a6SJani Nikula 
315df0566a6SJani Nikula 	/* check for underruns */
316df0566a6SJani Nikula 	tmp = I915_READ(DOVSTA);
317df0566a6SJani Nikula 	if (tmp & (1 << 17))
318df0566a6SJani Nikula 		DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
319df0566a6SJani Nikula 
320df0566a6SJani Nikula 	rq = alloc_request(overlay);
321df0566a6SJani Nikula 	if (IS_ERR(rq))
322df0566a6SJani Nikula 		return PTR_ERR(rq);
323df0566a6SJani Nikula 
324df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 2);
325df0566a6SJani Nikula 	if (IS_ERR(cs)) {
326df0566a6SJani Nikula 		i915_request_add(rq);
327df0566a6SJani Nikula 		return PTR_ERR(cs);
328df0566a6SJani Nikula 	}
329df0566a6SJani Nikula 
330df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
331df0566a6SJani Nikula 	*cs++ = flip_addr;
332df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
333df0566a6SJani Nikula 
334df0566a6SJani Nikula 	intel_overlay_flip_prepare(overlay, vma);
335df0566a6SJani Nikula 
336df0566a6SJani Nikula 	intel_overlay_submit_request(overlay, rq, NULL);
337df0566a6SJani Nikula 
338df0566a6SJani Nikula 	return 0;
339df0566a6SJani Nikula }
340df0566a6SJani Nikula 
341df0566a6SJani Nikula static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
342df0566a6SJani Nikula {
343df0566a6SJani Nikula 	struct i915_vma *vma;
344df0566a6SJani Nikula 
345df0566a6SJani Nikula 	vma = fetch_and_zero(&overlay->old_vma);
346df0566a6SJani Nikula 	if (WARN_ON(!vma))
347df0566a6SJani Nikula 		return;
348df0566a6SJani Nikula 
349df0566a6SJani Nikula 	intel_frontbuffer_flip_complete(overlay->i915,
350df0566a6SJani Nikula 					INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
351df0566a6SJani Nikula 
352df0566a6SJani Nikula 	i915_gem_object_unpin_from_display_plane(vma);
353df0566a6SJani Nikula 	i915_vma_put(vma);
354df0566a6SJani Nikula }
355df0566a6SJani Nikula 
356df0566a6SJani Nikula static void
357df0566a6SJani Nikula intel_overlay_release_old_vid_tail(struct i915_active_request *active,
358df0566a6SJani Nikula 				   struct i915_request *rq)
359df0566a6SJani Nikula {
360df0566a6SJani Nikula 	struct intel_overlay *overlay =
361df0566a6SJani Nikula 		container_of(active, typeof(*overlay), last_flip);
362df0566a6SJani Nikula 
363df0566a6SJani Nikula 	intel_overlay_release_old_vma(overlay);
364df0566a6SJani Nikula }
365df0566a6SJani Nikula 
366df0566a6SJani Nikula static void intel_overlay_off_tail(struct i915_active_request *active,
367df0566a6SJani Nikula 				   struct i915_request *rq)
368df0566a6SJani Nikula {
369df0566a6SJani Nikula 	struct intel_overlay *overlay =
370df0566a6SJani Nikula 		container_of(active, typeof(*overlay), last_flip);
371df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
372df0566a6SJani Nikula 
373df0566a6SJani Nikula 	intel_overlay_release_old_vma(overlay);
374df0566a6SJani Nikula 
375df0566a6SJani Nikula 	overlay->crtc->overlay = NULL;
376df0566a6SJani Nikula 	overlay->crtc = NULL;
377df0566a6SJani Nikula 	overlay->active = false;
378df0566a6SJani Nikula 
379df0566a6SJani Nikula 	if (IS_I830(dev_priv))
380df0566a6SJani Nikula 		i830_overlay_clock_gating(dev_priv, true);
381df0566a6SJani Nikula }
382df0566a6SJani Nikula 
383df0566a6SJani Nikula /* overlay needs to be disabled in OCMD reg */
384df0566a6SJani Nikula static int intel_overlay_off(struct intel_overlay *overlay)
385df0566a6SJani Nikula {
386df0566a6SJani Nikula 	struct i915_request *rq;
387df0566a6SJani Nikula 	u32 *cs, flip_addr = overlay->flip_addr;
388df0566a6SJani Nikula 
389df0566a6SJani Nikula 	WARN_ON(!overlay->active);
390df0566a6SJani Nikula 
391df0566a6SJani Nikula 	/* According to intel docs the overlay hw may hang (when switching
392df0566a6SJani Nikula 	 * off) without loading the filter coeffs. It is however unclear whether
393df0566a6SJani Nikula 	 * this applies to the disabling of the overlay or to the switching off
394df0566a6SJani Nikula 	 * of the hw. Do it in both cases */
395df0566a6SJani Nikula 	flip_addr |= OFC_UPDATE;
396df0566a6SJani Nikula 
397df0566a6SJani Nikula 	rq = alloc_request(overlay);
398df0566a6SJani Nikula 	if (IS_ERR(rq))
399df0566a6SJani Nikula 		return PTR_ERR(rq);
400df0566a6SJani Nikula 
401df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 6);
402df0566a6SJani Nikula 	if (IS_ERR(cs)) {
403df0566a6SJani Nikula 		i915_request_add(rq);
404df0566a6SJani Nikula 		return PTR_ERR(cs);
405df0566a6SJani Nikula 	}
406df0566a6SJani Nikula 
407df0566a6SJani Nikula 	/* wait for overlay to go idle */
408df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
409df0566a6SJani Nikula 	*cs++ = flip_addr;
410df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
411df0566a6SJani Nikula 
412df0566a6SJani Nikula 	/* turn overlay off */
413df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
414df0566a6SJani Nikula 	*cs++ = flip_addr;
415df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
416df0566a6SJani Nikula 
417df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
418df0566a6SJani Nikula 
419df0566a6SJani Nikula 	intel_overlay_flip_prepare(overlay, NULL);
420df0566a6SJani Nikula 
421df0566a6SJani Nikula 	return intel_overlay_do_wait_request(overlay, rq,
422df0566a6SJani Nikula 					     intel_overlay_off_tail);
423df0566a6SJani Nikula }
424df0566a6SJani Nikula 
425df0566a6SJani Nikula /* recover from an interruption due to a signal
426df0566a6SJani Nikula  * We have to be careful not to repeat work forever an make forward progess. */
427df0566a6SJani Nikula static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
428df0566a6SJani Nikula {
429df0566a6SJani Nikula 	return i915_active_request_retire(&overlay->last_flip,
430df0566a6SJani Nikula 					  &overlay->i915->drm.struct_mutex);
431df0566a6SJani Nikula }
432df0566a6SJani Nikula 
433df0566a6SJani Nikula /* Wait for pending overlay flip and release old frame.
434df0566a6SJani Nikula  * Needs to be called before the overlay register are changed
435df0566a6SJani Nikula  * via intel_overlay_(un)map_regs
436df0566a6SJani Nikula  */
437df0566a6SJani Nikula static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
438df0566a6SJani Nikula {
439df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
440df0566a6SJani Nikula 	u32 *cs;
441df0566a6SJani Nikula 	int ret;
442df0566a6SJani Nikula 
443df0566a6SJani Nikula 	lockdep_assert_held(&dev_priv->drm.struct_mutex);
444df0566a6SJani Nikula 
445df0566a6SJani Nikula 	/* Only wait if there is actually an old frame to release to
446df0566a6SJani Nikula 	 * guarantee forward progress.
447df0566a6SJani Nikula 	 */
448df0566a6SJani Nikula 	if (!overlay->old_vma)
449df0566a6SJani Nikula 		return 0;
450df0566a6SJani Nikula 
451df0566a6SJani Nikula 	if (I915_READ(GEN2_ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
452df0566a6SJani Nikula 		/* synchronous slowpath */
453df0566a6SJani Nikula 		struct i915_request *rq;
454df0566a6SJani Nikula 
455df0566a6SJani Nikula 		rq = alloc_request(overlay);
456df0566a6SJani Nikula 		if (IS_ERR(rq))
457df0566a6SJani Nikula 			return PTR_ERR(rq);
458df0566a6SJani Nikula 
459df0566a6SJani Nikula 		cs = intel_ring_begin(rq, 2);
460df0566a6SJani Nikula 		if (IS_ERR(cs)) {
461df0566a6SJani Nikula 			i915_request_add(rq);
462df0566a6SJani Nikula 			return PTR_ERR(cs);
463df0566a6SJani Nikula 		}
464df0566a6SJani Nikula 
465df0566a6SJani Nikula 		*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
466df0566a6SJani Nikula 		*cs++ = MI_NOOP;
467df0566a6SJani Nikula 		intel_ring_advance(rq, cs);
468df0566a6SJani Nikula 
469df0566a6SJani Nikula 		ret = intel_overlay_do_wait_request(overlay, rq,
470df0566a6SJani Nikula 						    intel_overlay_release_old_vid_tail);
471df0566a6SJani Nikula 		if (ret)
472df0566a6SJani Nikula 			return ret;
473df0566a6SJani Nikula 	} else
474df0566a6SJani Nikula 		intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
475df0566a6SJani Nikula 
476df0566a6SJani Nikula 	return 0;
477df0566a6SJani Nikula }
478df0566a6SJani Nikula 
479df0566a6SJani Nikula void intel_overlay_reset(struct drm_i915_private *dev_priv)
480df0566a6SJani Nikula {
481df0566a6SJani Nikula 	struct intel_overlay *overlay = dev_priv->overlay;
482df0566a6SJani Nikula 
483df0566a6SJani Nikula 	if (!overlay)
484df0566a6SJani Nikula 		return;
485df0566a6SJani Nikula 
486df0566a6SJani Nikula 	overlay->old_xscale = 0;
487df0566a6SJani Nikula 	overlay->old_yscale = 0;
488df0566a6SJani Nikula 	overlay->crtc = NULL;
489df0566a6SJani Nikula 	overlay->active = false;
490df0566a6SJani Nikula }
491df0566a6SJani Nikula 
492df0566a6SJani Nikula static int packed_depth_bytes(u32 format)
493df0566a6SJani Nikula {
494df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
495df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
496df0566a6SJani Nikula 		return 4;
497df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
498df0566a6SJani Nikula 		/* return 6; not implemented */
499df0566a6SJani Nikula 	default:
500df0566a6SJani Nikula 		return -EINVAL;
501df0566a6SJani Nikula 	}
502df0566a6SJani Nikula }
503df0566a6SJani Nikula 
504df0566a6SJani Nikula static int packed_width_bytes(u32 format, short width)
505df0566a6SJani Nikula {
506df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
507df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
508df0566a6SJani Nikula 		return width << 1;
509df0566a6SJani Nikula 	default:
510df0566a6SJani Nikula 		return -EINVAL;
511df0566a6SJani Nikula 	}
512df0566a6SJani Nikula }
513df0566a6SJani Nikula 
514df0566a6SJani Nikula static int uv_hsubsampling(u32 format)
515df0566a6SJani Nikula {
516df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
517df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
518df0566a6SJani Nikula 	case I915_OVERLAY_YUV420:
519df0566a6SJani Nikula 		return 2;
520df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
521df0566a6SJani Nikula 	case I915_OVERLAY_YUV410:
522df0566a6SJani Nikula 		return 4;
523df0566a6SJani Nikula 	default:
524df0566a6SJani Nikula 		return -EINVAL;
525df0566a6SJani Nikula 	}
526df0566a6SJani Nikula }
527df0566a6SJani Nikula 
528df0566a6SJani Nikula static int uv_vsubsampling(u32 format)
529df0566a6SJani Nikula {
530df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
531df0566a6SJani Nikula 	case I915_OVERLAY_YUV420:
532df0566a6SJani Nikula 	case I915_OVERLAY_YUV410:
533df0566a6SJani Nikula 		return 2;
534df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
535df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
536df0566a6SJani Nikula 		return 1;
537df0566a6SJani Nikula 	default:
538df0566a6SJani Nikula 		return -EINVAL;
539df0566a6SJani Nikula 	}
540df0566a6SJani Nikula }
541df0566a6SJani Nikula 
542df0566a6SJani Nikula static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
543df0566a6SJani Nikula {
544df0566a6SJani Nikula 	u32 sw;
545df0566a6SJani Nikula 
546df0566a6SJani Nikula 	if (IS_GEN(dev_priv, 2))
547df0566a6SJani Nikula 		sw = ALIGN((offset & 31) + width, 32);
548df0566a6SJani Nikula 	else
549df0566a6SJani Nikula 		sw = ALIGN((offset & 63) + width, 64);
550df0566a6SJani Nikula 
551df0566a6SJani Nikula 	if (sw == 0)
552df0566a6SJani Nikula 		return 0;
553df0566a6SJani Nikula 
554df0566a6SJani Nikula 	return (sw - 32) >> 3;
555df0566a6SJani Nikula }
556df0566a6SJani Nikula 
557df0566a6SJani Nikula static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
558df0566a6SJani Nikula 	[ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
559df0566a6SJani Nikula 	[ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
560df0566a6SJani Nikula 	[ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
561df0566a6SJani Nikula 	[ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
562df0566a6SJani Nikula 	[ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
563df0566a6SJani Nikula 	[ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
564df0566a6SJani Nikula 	[ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
565df0566a6SJani Nikula 	[ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
566df0566a6SJani Nikula 	[ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
567df0566a6SJani Nikula 	[ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
568df0566a6SJani Nikula 	[10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
569df0566a6SJani Nikula 	[11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
570df0566a6SJani Nikula 	[12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
571df0566a6SJani Nikula 	[13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
572df0566a6SJani Nikula 	[14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
573df0566a6SJani Nikula 	[15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
574df0566a6SJani Nikula 	[16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
575df0566a6SJani Nikula };
576df0566a6SJani Nikula 
577df0566a6SJani Nikula static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
578df0566a6SJani Nikula 	[ 0] = { 0x3000, 0x1800, 0x1800, },
579df0566a6SJani Nikula 	[ 1] = { 0xb000, 0x18d0, 0x2e60, },
580df0566a6SJani Nikula 	[ 2] = { 0xb000, 0x1990, 0x2ce0, },
581df0566a6SJani Nikula 	[ 3] = { 0xb020, 0x1a68, 0x2b40, },
582df0566a6SJani Nikula 	[ 4] = { 0xb040, 0x1b20, 0x29e0, },
583df0566a6SJani Nikula 	[ 5] = { 0xb060, 0x1bd8, 0x2880, },
584df0566a6SJani Nikula 	[ 6] = { 0xb080, 0x1c88, 0x3e60, },
585df0566a6SJani Nikula 	[ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
586df0566a6SJani Nikula 	[ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
587df0566a6SJani Nikula 	[ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
588df0566a6SJani Nikula 	[10] = { 0xb100, 0x1eb8, 0x3620, },
589df0566a6SJani Nikula 	[11] = { 0xb100, 0x1f18, 0x34a0, },
590df0566a6SJani Nikula 	[12] = { 0xb100, 0x1f68, 0x3360, },
591df0566a6SJani Nikula 	[13] = { 0xb0e0, 0x1fa8, 0x3240, },
592df0566a6SJani Nikula 	[14] = { 0xb0c0, 0x1fe0, 0x3140, },
593df0566a6SJani Nikula 	[15] = { 0xb060, 0x1ff0, 0x30a0, },
594df0566a6SJani Nikula 	[16] = { 0x3000, 0x0800, 0x3000, },
595df0566a6SJani Nikula };
596df0566a6SJani Nikula 
597df0566a6SJani Nikula static void update_polyphase_filter(struct overlay_registers __iomem *regs)
598df0566a6SJani Nikula {
599df0566a6SJani Nikula 	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
600df0566a6SJani Nikula 	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
601df0566a6SJani Nikula 		    sizeof(uv_static_hcoeffs));
602df0566a6SJani Nikula }
603df0566a6SJani Nikula 
604df0566a6SJani Nikula static bool update_scaling_factors(struct intel_overlay *overlay,
605df0566a6SJani Nikula 				   struct overlay_registers __iomem *regs,
606df0566a6SJani Nikula 				   struct drm_intel_overlay_put_image *params)
607df0566a6SJani Nikula {
608df0566a6SJani Nikula 	/* fixed point with a 12 bit shift */
609df0566a6SJani Nikula 	u32 xscale, yscale, xscale_UV, yscale_UV;
610df0566a6SJani Nikula #define FP_SHIFT 12
611df0566a6SJani Nikula #define FRACT_MASK 0xfff
612df0566a6SJani Nikula 	bool scale_changed = false;
613df0566a6SJani Nikula 	int uv_hscale = uv_hsubsampling(params->flags);
614df0566a6SJani Nikula 	int uv_vscale = uv_vsubsampling(params->flags);
615df0566a6SJani Nikula 
616df0566a6SJani Nikula 	if (params->dst_width > 1)
617df0566a6SJani Nikula 		xscale = ((params->src_scan_width - 1) << FP_SHIFT) /
618df0566a6SJani Nikula 			params->dst_width;
619df0566a6SJani Nikula 	else
620df0566a6SJani Nikula 		xscale = 1 << FP_SHIFT;
621df0566a6SJani Nikula 
622df0566a6SJani Nikula 	if (params->dst_height > 1)
623df0566a6SJani Nikula 		yscale = ((params->src_scan_height - 1) << FP_SHIFT) /
624df0566a6SJani Nikula 			params->dst_height;
625df0566a6SJani Nikula 	else
626df0566a6SJani Nikula 		yscale = 1 << FP_SHIFT;
627df0566a6SJani Nikula 
628df0566a6SJani Nikula 	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
629df0566a6SJani Nikula 	xscale_UV = xscale/uv_hscale;
630df0566a6SJani Nikula 	yscale_UV = yscale/uv_vscale;
631df0566a6SJani Nikula 	/* make the Y scale to UV scale ratio an exact multiply */
632df0566a6SJani Nikula 	xscale = xscale_UV * uv_hscale;
633df0566a6SJani Nikula 	yscale = yscale_UV * uv_vscale;
634df0566a6SJani Nikula 	/*} else {
635df0566a6SJani Nikula 	  xscale_UV = 0;
636df0566a6SJani Nikula 	  yscale_UV = 0;
637df0566a6SJani Nikula 	  }*/
638df0566a6SJani Nikula 
639df0566a6SJani Nikula 	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
640df0566a6SJani Nikula 		scale_changed = true;
641df0566a6SJani Nikula 	overlay->old_xscale = xscale;
642df0566a6SJani Nikula 	overlay->old_yscale = yscale;
643df0566a6SJani Nikula 
644df0566a6SJani Nikula 	iowrite32(((yscale & FRACT_MASK) << 20) |
645df0566a6SJani Nikula 		  ((xscale >> FP_SHIFT)  << 16) |
646df0566a6SJani Nikula 		  ((xscale & FRACT_MASK) << 3),
647df0566a6SJani Nikula 		 &regs->YRGBSCALE);
648df0566a6SJani Nikula 
649df0566a6SJani Nikula 	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
650df0566a6SJani Nikula 		  ((xscale_UV >> FP_SHIFT)  << 16) |
651df0566a6SJani Nikula 		  ((xscale_UV & FRACT_MASK) << 3),
652df0566a6SJani Nikula 		 &regs->UVSCALE);
653df0566a6SJani Nikula 
654df0566a6SJani Nikula 	iowrite32((((yscale    >> FP_SHIFT) << 16) |
655df0566a6SJani Nikula 		   ((yscale_UV >> FP_SHIFT) << 0)),
656df0566a6SJani Nikula 		 &regs->UVSCALEV);
657df0566a6SJani Nikula 
658df0566a6SJani Nikula 	if (scale_changed)
659df0566a6SJani Nikula 		update_polyphase_filter(regs);
660df0566a6SJani Nikula 
661df0566a6SJani Nikula 	return scale_changed;
662df0566a6SJani Nikula }
663df0566a6SJani Nikula 
664df0566a6SJani Nikula static void update_colorkey(struct intel_overlay *overlay,
665df0566a6SJani Nikula 			    struct overlay_registers __iomem *regs)
666df0566a6SJani Nikula {
667df0566a6SJani Nikula 	const struct intel_plane_state *state =
668df0566a6SJani Nikula 		to_intel_plane_state(overlay->crtc->base.primary->state);
669df0566a6SJani Nikula 	u32 key = overlay->color_key;
670df0566a6SJani Nikula 	u32 format = 0;
671df0566a6SJani Nikula 	u32 flags = 0;
672df0566a6SJani Nikula 
673df0566a6SJani Nikula 	if (overlay->color_key_enabled)
674df0566a6SJani Nikula 		flags |= DST_KEY_ENABLE;
675df0566a6SJani Nikula 
676df0566a6SJani Nikula 	if (state->base.visible)
677df0566a6SJani Nikula 		format = state->base.fb->format->format;
678df0566a6SJani Nikula 
679df0566a6SJani Nikula 	switch (format) {
680df0566a6SJani Nikula 	case DRM_FORMAT_C8:
681df0566a6SJani Nikula 		key = 0;
682df0566a6SJani Nikula 		flags |= CLK_RGB8I_MASK;
683df0566a6SJani Nikula 		break;
684df0566a6SJani Nikula 	case DRM_FORMAT_XRGB1555:
685df0566a6SJani Nikula 		key = RGB15_TO_COLORKEY(key);
686df0566a6SJani Nikula 		flags |= CLK_RGB15_MASK;
687df0566a6SJani Nikula 		break;
688df0566a6SJani Nikula 	case DRM_FORMAT_RGB565:
689df0566a6SJani Nikula 		key = RGB16_TO_COLORKEY(key);
690df0566a6SJani Nikula 		flags |= CLK_RGB16_MASK;
691df0566a6SJani Nikula 		break;
692df0566a6SJani Nikula 	default:
693df0566a6SJani Nikula 		flags |= CLK_RGB24_MASK;
694df0566a6SJani Nikula 		break;
695df0566a6SJani Nikula 	}
696df0566a6SJani Nikula 
697df0566a6SJani Nikula 	iowrite32(key, &regs->DCLRKV);
698df0566a6SJani Nikula 	iowrite32(flags, &regs->DCLRKM);
699df0566a6SJani Nikula }
700df0566a6SJani Nikula 
701df0566a6SJani Nikula static u32 overlay_cmd_reg(struct drm_intel_overlay_put_image *params)
702df0566a6SJani Nikula {
703df0566a6SJani Nikula 	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
704df0566a6SJani Nikula 
705df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
706df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
707df0566a6SJani Nikula 		case I915_OVERLAY_YUV422:
708df0566a6SJani Nikula 			cmd |= OCMD_YUV_422_PLANAR;
709df0566a6SJani Nikula 			break;
710df0566a6SJani Nikula 		case I915_OVERLAY_YUV420:
711df0566a6SJani Nikula 			cmd |= OCMD_YUV_420_PLANAR;
712df0566a6SJani Nikula 			break;
713df0566a6SJani Nikula 		case I915_OVERLAY_YUV411:
714df0566a6SJani Nikula 		case I915_OVERLAY_YUV410:
715df0566a6SJani Nikula 			cmd |= OCMD_YUV_410_PLANAR;
716df0566a6SJani Nikula 			break;
717df0566a6SJani Nikula 		}
718df0566a6SJani Nikula 	} else { /* YUV packed */
719df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
720df0566a6SJani Nikula 		case I915_OVERLAY_YUV422:
721df0566a6SJani Nikula 			cmd |= OCMD_YUV_422_PACKED;
722df0566a6SJani Nikula 			break;
723df0566a6SJani Nikula 		case I915_OVERLAY_YUV411:
724df0566a6SJani Nikula 			cmd |= OCMD_YUV_411_PACKED;
725df0566a6SJani Nikula 			break;
726df0566a6SJani Nikula 		}
727df0566a6SJani Nikula 
728df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_SWAP_MASK) {
729df0566a6SJani Nikula 		case I915_OVERLAY_NO_SWAP:
730df0566a6SJani Nikula 			break;
731df0566a6SJani Nikula 		case I915_OVERLAY_UV_SWAP:
732df0566a6SJani Nikula 			cmd |= OCMD_UV_SWAP;
733df0566a6SJani Nikula 			break;
734df0566a6SJani Nikula 		case I915_OVERLAY_Y_SWAP:
735df0566a6SJani Nikula 			cmd |= OCMD_Y_SWAP;
736df0566a6SJani Nikula 			break;
737df0566a6SJani Nikula 		case I915_OVERLAY_Y_AND_UV_SWAP:
738df0566a6SJani Nikula 			cmd |= OCMD_Y_AND_UV_SWAP;
739df0566a6SJani Nikula 			break;
740df0566a6SJani Nikula 		}
741df0566a6SJani Nikula 	}
742df0566a6SJani Nikula 
743df0566a6SJani Nikula 	return cmd;
744df0566a6SJani Nikula }
745df0566a6SJani Nikula 
746df0566a6SJani Nikula static int intel_overlay_do_put_image(struct intel_overlay *overlay,
747df0566a6SJani Nikula 				      struct drm_i915_gem_object *new_bo,
748df0566a6SJani Nikula 				      struct drm_intel_overlay_put_image *params)
749df0566a6SJani Nikula {
750df0566a6SJani Nikula 	struct overlay_registers __iomem *regs = overlay->regs;
751df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
752df0566a6SJani Nikula 	u32 swidth, swidthsw, sheight, ostride;
753df0566a6SJani Nikula 	enum pipe pipe = overlay->crtc->pipe;
754df0566a6SJani Nikula 	bool scale_changed = false;
755df0566a6SJani Nikula 	struct i915_vma *vma;
756df0566a6SJani Nikula 	int ret, tmp_width;
757df0566a6SJani Nikula 
758df0566a6SJani Nikula 	lockdep_assert_held(&dev_priv->drm.struct_mutex);
759df0566a6SJani Nikula 	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
760df0566a6SJani Nikula 
761df0566a6SJani Nikula 	ret = intel_overlay_release_old_vid(overlay);
762df0566a6SJani Nikula 	if (ret != 0)
763df0566a6SJani Nikula 		return ret;
764df0566a6SJani Nikula 
765df0566a6SJani Nikula 	atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
766df0566a6SJani Nikula 
767df0566a6SJani Nikula 	i915_gem_object_lock(new_bo);
768df0566a6SJani Nikula 	vma = i915_gem_object_pin_to_display_plane(new_bo,
769df0566a6SJani Nikula 						   0, NULL, PIN_MAPPABLE);
770df0566a6SJani Nikula 	i915_gem_object_unlock(new_bo);
771df0566a6SJani Nikula 	if (IS_ERR(vma)) {
772df0566a6SJani Nikula 		ret = PTR_ERR(vma);
773df0566a6SJani Nikula 		goto out_pin_section;
774df0566a6SJani Nikula 	}
775df0566a6SJani Nikula 	intel_fb_obj_flush(new_bo, ORIGIN_DIRTYFB);
776df0566a6SJani Nikula 
777df0566a6SJani Nikula 	ret = i915_vma_put_fence(vma);
778df0566a6SJani Nikula 	if (ret)
779df0566a6SJani Nikula 		goto out_unpin;
780df0566a6SJani Nikula 
781df0566a6SJani Nikula 	if (!overlay->active) {
782df0566a6SJani Nikula 		u32 oconfig;
783df0566a6SJani Nikula 
784df0566a6SJani Nikula 		oconfig = OCONF_CC_OUT_8BIT;
785df0566a6SJani Nikula 		if (IS_GEN(dev_priv, 4))
786df0566a6SJani Nikula 			oconfig |= OCONF_CSC_MODE_BT709;
787df0566a6SJani Nikula 		oconfig |= pipe == 0 ?
788df0566a6SJani Nikula 			OCONF_PIPE_A : OCONF_PIPE_B;
789df0566a6SJani Nikula 		iowrite32(oconfig, &regs->OCONFIG);
790df0566a6SJani Nikula 
791df0566a6SJani Nikula 		ret = intel_overlay_on(overlay);
792df0566a6SJani Nikula 		if (ret != 0)
793df0566a6SJani Nikula 			goto out_unpin;
794df0566a6SJani Nikula 	}
795df0566a6SJani Nikula 
796df0566a6SJani Nikula 	iowrite32(params->dst_y << 16 | params->dst_x, &regs->DWINPOS);
797df0566a6SJani Nikula 	iowrite32(params->dst_height << 16 | params->dst_width, &regs->DWINSZ);
798df0566a6SJani Nikula 
799df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PACKED)
800df0566a6SJani Nikula 		tmp_width = packed_width_bytes(params->flags,
801df0566a6SJani Nikula 					       params->src_width);
802df0566a6SJani Nikula 	else
803df0566a6SJani Nikula 		tmp_width = params->src_width;
804df0566a6SJani Nikula 
805df0566a6SJani Nikula 	swidth = params->src_width;
806df0566a6SJani Nikula 	swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
807df0566a6SJani Nikula 	sheight = params->src_height;
808df0566a6SJani Nikula 	iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
809df0566a6SJani Nikula 	ostride = params->stride_Y;
810df0566a6SJani Nikula 
811df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
812df0566a6SJani Nikula 		int uv_hscale = uv_hsubsampling(params->flags);
813df0566a6SJani Nikula 		int uv_vscale = uv_vsubsampling(params->flags);
814df0566a6SJani Nikula 		u32 tmp_U, tmp_V;
815df0566a6SJani Nikula 
816df0566a6SJani Nikula 		swidth |= (params->src_width / uv_hscale) << 16;
817df0566a6SJani Nikula 		sheight |= (params->src_height / uv_vscale) << 16;
818df0566a6SJani Nikula 
819df0566a6SJani Nikula 		tmp_U = calc_swidthsw(dev_priv, params->offset_U,
820df0566a6SJani Nikula 				      params->src_width / uv_hscale);
821df0566a6SJani Nikula 		tmp_V = calc_swidthsw(dev_priv, params->offset_V,
822df0566a6SJani Nikula 				      params->src_width / uv_hscale);
823df0566a6SJani Nikula 		swidthsw |= max(tmp_U, tmp_V) << 16;
824df0566a6SJani Nikula 
825df0566a6SJani Nikula 		iowrite32(i915_ggtt_offset(vma) + params->offset_U,
826df0566a6SJani Nikula 			  &regs->OBUF_0U);
827df0566a6SJani Nikula 		iowrite32(i915_ggtt_offset(vma) + params->offset_V,
828df0566a6SJani Nikula 			  &regs->OBUF_0V);
829df0566a6SJani Nikula 
830df0566a6SJani Nikula 		ostride |= params->stride_UV << 16;
831df0566a6SJani Nikula 	}
832df0566a6SJani Nikula 
833df0566a6SJani Nikula 	iowrite32(swidth, &regs->SWIDTH);
834df0566a6SJani Nikula 	iowrite32(swidthsw, &regs->SWIDTHSW);
835df0566a6SJani Nikula 	iowrite32(sheight, &regs->SHEIGHT);
836df0566a6SJani Nikula 	iowrite32(ostride, &regs->OSTRIDE);
837df0566a6SJani Nikula 
838df0566a6SJani Nikula 	scale_changed = update_scaling_factors(overlay, regs, params);
839df0566a6SJani Nikula 
840df0566a6SJani Nikula 	update_colorkey(overlay, regs);
841df0566a6SJani Nikula 
842df0566a6SJani Nikula 	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
843df0566a6SJani Nikula 
844df0566a6SJani Nikula 	ret = intel_overlay_continue(overlay, vma, scale_changed);
845df0566a6SJani Nikula 	if (ret)
846df0566a6SJani Nikula 		goto out_unpin;
847df0566a6SJani Nikula 
848df0566a6SJani Nikula 	return 0;
849df0566a6SJani Nikula 
850df0566a6SJani Nikula out_unpin:
851df0566a6SJani Nikula 	i915_gem_object_unpin_from_display_plane(vma);
852df0566a6SJani Nikula out_pin_section:
853df0566a6SJani Nikula 	atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
854df0566a6SJani Nikula 
855df0566a6SJani Nikula 	return ret;
856df0566a6SJani Nikula }
857df0566a6SJani Nikula 
858df0566a6SJani Nikula int intel_overlay_switch_off(struct intel_overlay *overlay)
859df0566a6SJani Nikula {
860df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
861df0566a6SJani Nikula 	int ret;
862df0566a6SJani Nikula 
863df0566a6SJani Nikula 	lockdep_assert_held(&dev_priv->drm.struct_mutex);
864df0566a6SJani Nikula 	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
865df0566a6SJani Nikula 
866df0566a6SJani Nikula 	ret = intel_overlay_recover_from_interrupt(overlay);
867df0566a6SJani Nikula 	if (ret != 0)
868df0566a6SJani Nikula 		return ret;
869df0566a6SJani Nikula 
870df0566a6SJani Nikula 	if (!overlay->active)
871df0566a6SJani Nikula 		return 0;
872df0566a6SJani Nikula 
873df0566a6SJani Nikula 	ret = intel_overlay_release_old_vid(overlay);
874df0566a6SJani Nikula 	if (ret != 0)
875df0566a6SJani Nikula 		return ret;
876df0566a6SJani Nikula 
877df0566a6SJani Nikula 	iowrite32(0, &overlay->regs->OCMD);
878df0566a6SJani Nikula 
879df0566a6SJani Nikula 	return intel_overlay_off(overlay);
880df0566a6SJani Nikula }
881df0566a6SJani Nikula 
882df0566a6SJani Nikula static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
883df0566a6SJani Nikula 					  struct intel_crtc *crtc)
884df0566a6SJani Nikula {
885df0566a6SJani Nikula 	if (!crtc->active)
886df0566a6SJani Nikula 		return -EINVAL;
887df0566a6SJani Nikula 
888df0566a6SJani Nikula 	/* can't use the overlay with double wide pipe */
889df0566a6SJani Nikula 	if (crtc->config->double_wide)
890df0566a6SJani Nikula 		return -EINVAL;
891df0566a6SJani Nikula 
892df0566a6SJani Nikula 	return 0;
893df0566a6SJani Nikula }
894df0566a6SJani Nikula 
895df0566a6SJani Nikula static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
896df0566a6SJani Nikula {
897df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
898df0566a6SJani Nikula 	u32 pfit_control = I915_READ(PFIT_CONTROL);
899df0566a6SJani Nikula 	u32 ratio;
900df0566a6SJani Nikula 
901df0566a6SJani Nikula 	/* XXX: This is not the same logic as in the xorg driver, but more in
902df0566a6SJani Nikula 	 * line with the intel documentation for the i965
903df0566a6SJani Nikula 	 */
904df0566a6SJani Nikula 	if (INTEL_GEN(dev_priv) >= 4) {
905df0566a6SJani Nikula 		/* on i965 use the PGM reg to read out the autoscaler values */
906df0566a6SJani Nikula 		ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
907df0566a6SJani Nikula 	} else {
908df0566a6SJani Nikula 		if (pfit_control & VERT_AUTO_SCALE)
909df0566a6SJani Nikula 			ratio = I915_READ(PFIT_AUTO_RATIOS);
910df0566a6SJani Nikula 		else
911df0566a6SJani Nikula 			ratio = I915_READ(PFIT_PGM_RATIOS);
912df0566a6SJani Nikula 		ratio >>= PFIT_VERT_SCALE_SHIFT;
913df0566a6SJani Nikula 	}
914df0566a6SJani Nikula 
915df0566a6SJani Nikula 	overlay->pfit_vscale_ratio = ratio;
916df0566a6SJani Nikula }
917df0566a6SJani Nikula 
918df0566a6SJani Nikula static int check_overlay_dst(struct intel_overlay *overlay,
919df0566a6SJani Nikula 			     struct drm_intel_overlay_put_image *rec)
920df0566a6SJani Nikula {
921df0566a6SJani Nikula 	const struct intel_crtc_state *pipe_config =
922df0566a6SJani Nikula 		overlay->crtc->config;
923df0566a6SJani Nikula 
924df0566a6SJani Nikula 	if (rec->dst_x < pipe_config->pipe_src_w &&
925df0566a6SJani Nikula 	    rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
926df0566a6SJani Nikula 	    rec->dst_y < pipe_config->pipe_src_h &&
927df0566a6SJani Nikula 	    rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
928df0566a6SJani Nikula 		return 0;
929df0566a6SJani Nikula 	else
930df0566a6SJani Nikula 		return -EINVAL;
931df0566a6SJani Nikula }
932df0566a6SJani Nikula 
933df0566a6SJani Nikula static int check_overlay_scaling(struct drm_intel_overlay_put_image *rec)
934df0566a6SJani Nikula {
935df0566a6SJani Nikula 	u32 tmp;
936df0566a6SJani Nikula 
937df0566a6SJani Nikula 	/* downscaling limit is 8.0 */
938df0566a6SJani Nikula 	tmp = ((rec->src_scan_height << 16) / rec->dst_height) >> 16;
939df0566a6SJani Nikula 	if (tmp > 7)
940df0566a6SJani Nikula 		return -EINVAL;
941df0566a6SJani Nikula 
942df0566a6SJani Nikula 	tmp = ((rec->src_scan_width << 16) / rec->dst_width) >> 16;
943df0566a6SJani Nikula 	if (tmp > 7)
944df0566a6SJani Nikula 		return -EINVAL;
945df0566a6SJani Nikula 
946df0566a6SJani Nikula 	return 0;
947df0566a6SJani Nikula }
948df0566a6SJani Nikula 
949df0566a6SJani Nikula static int check_overlay_src(struct drm_i915_private *dev_priv,
950df0566a6SJani Nikula 			     struct drm_intel_overlay_put_image *rec,
951df0566a6SJani Nikula 			     struct drm_i915_gem_object *new_bo)
952df0566a6SJani Nikula {
953df0566a6SJani Nikula 	int uv_hscale = uv_hsubsampling(rec->flags);
954df0566a6SJani Nikula 	int uv_vscale = uv_vsubsampling(rec->flags);
955df0566a6SJani Nikula 	u32 stride_mask;
956df0566a6SJani Nikula 	int depth;
957df0566a6SJani Nikula 	u32 tmp;
958df0566a6SJani Nikula 
959df0566a6SJani Nikula 	/* check src dimensions */
960df0566a6SJani Nikula 	if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
961df0566a6SJani Nikula 		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
962df0566a6SJani Nikula 		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
963df0566a6SJani Nikula 			return -EINVAL;
964df0566a6SJani Nikula 	} else {
965df0566a6SJani Nikula 		if (rec->src_height > IMAGE_MAX_HEIGHT ||
966df0566a6SJani Nikula 		    rec->src_width  > IMAGE_MAX_WIDTH)
967df0566a6SJani Nikula 			return -EINVAL;
968df0566a6SJani Nikula 	}
969df0566a6SJani Nikula 
970df0566a6SJani Nikula 	/* better safe than sorry, use 4 as the maximal subsampling ratio */
971df0566a6SJani Nikula 	if (rec->src_height < N_VERT_Y_TAPS*4 ||
972df0566a6SJani Nikula 	    rec->src_width  < N_HORIZ_Y_TAPS*4)
973df0566a6SJani Nikula 		return -EINVAL;
974df0566a6SJani Nikula 
975df0566a6SJani Nikula 	/* check alignment constraints */
976df0566a6SJani Nikula 	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
977df0566a6SJani Nikula 	case I915_OVERLAY_RGB:
978df0566a6SJani Nikula 		/* not implemented */
979df0566a6SJani Nikula 		return -EINVAL;
980df0566a6SJani Nikula 
981df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PACKED:
982df0566a6SJani Nikula 		if (uv_vscale != 1)
983df0566a6SJani Nikula 			return -EINVAL;
984df0566a6SJani Nikula 
985df0566a6SJani Nikula 		depth = packed_depth_bytes(rec->flags);
986df0566a6SJani Nikula 		if (depth < 0)
987df0566a6SJani Nikula 			return depth;
988df0566a6SJani Nikula 
989df0566a6SJani Nikula 		/* ignore UV planes */
990df0566a6SJani Nikula 		rec->stride_UV = 0;
991df0566a6SJani Nikula 		rec->offset_U = 0;
992df0566a6SJani Nikula 		rec->offset_V = 0;
993df0566a6SJani Nikula 		/* check pixel alignment */
994df0566a6SJani Nikula 		if (rec->offset_Y % depth)
995df0566a6SJani Nikula 			return -EINVAL;
996df0566a6SJani Nikula 		break;
997df0566a6SJani Nikula 
998df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PLANAR:
999df0566a6SJani Nikula 		if (uv_vscale < 0 || uv_hscale < 0)
1000df0566a6SJani Nikula 			return -EINVAL;
1001df0566a6SJani Nikula 		/* no offset restrictions for planar formats */
1002df0566a6SJani Nikula 		break;
1003df0566a6SJani Nikula 
1004df0566a6SJani Nikula 	default:
1005df0566a6SJani Nikula 		return -EINVAL;
1006df0566a6SJani Nikula 	}
1007df0566a6SJani Nikula 
1008df0566a6SJani Nikula 	if (rec->src_width % uv_hscale)
1009df0566a6SJani Nikula 		return -EINVAL;
1010df0566a6SJani Nikula 
1011df0566a6SJani Nikula 	/* stride checking */
1012df0566a6SJani Nikula 	if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1013df0566a6SJani Nikula 		stride_mask = 255;
1014df0566a6SJani Nikula 	else
1015df0566a6SJani Nikula 		stride_mask = 63;
1016df0566a6SJani Nikula 
1017df0566a6SJani Nikula 	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1018df0566a6SJani Nikula 		return -EINVAL;
1019df0566a6SJani Nikula 	if (IS_GEN(dev_priv, 4) && rec->stride_Y < 512)
1020df0566a6SJani Nikula 		return -EINVAL;
1021df0566a6SJani Nikula 
1022df0566a6SJani Nikula 	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1023df0566a6SJani Nikula 		4096 : 8192;
1024df0566a6SJani Nikula 	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1025df0566a6SJani Nikula 		return -EINVAL;
1026df0566a6SJani Nikula 
1027df0566a6SJani Nikula 	/* check buffer dimensions */
1028df0566a6SJani Nikula 	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1029df0566a6SJani Nikula 	case I915_OVERLAY_RGB:
1030df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PACKED:
1031df0566a6SJani Nikula 		/* always 4 Y values per depth pixels */
1032df0566a6SJani Nikula 		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1033df0566a6SJani Nikula 			return -EINVAL;
1034df0566a6SJani Nikula 
1035df0566a6SJani Nikula 		tmp = rec->stride_Y*rec->src_height;
1036df0566a6SJani Nikula 		if (rec->offset_Y + tmp > new_bo->base.size)
1037df0566a6SJani Nikula 			return -EINVAL;
1038df0566a6SJani Nikula 		break;
1039df0566a6SJani Nikula 
1040df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PLANAR:
1041df0566a6SJani Nikula 		if (rec->src_width > rec->stride_Y)
1042df0566a6SJani Nikula 			return -EINVAL;
1043df0566a6SJani Nikula 		if (rec->src_width/uv_hscale > rec->stride_UV)
1044df0566a6SJani Nikula 			return -EINVAL;
1045df0566a6SJani Nikula 
1046df0566a6SJani Nikula 		tmp = rec->stride_Y * rec->src_height;
1047df0566a6SJani Nikula 		if (rec->offset_Y + tmp > new_bo->base.size)
1048df0566a6SJani Nikula 			return -EINVAL;
1049df0566a6SJani Nikula 
1050df0566a6SJani Nikula 		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1051df0566a6SJani Nikula 		if (rec->offset_U + tmp > new_bo->base.size ||
1052df0566a6SJani Nikula 		    rec->offset_V + tmp > new_bo->base.size)
1053df0566a6SJani Nikula 			return -EINVAL;
1054df0566a6SJani Nikula 		break;
1055df0566a6SJani Nikula 	}
1056df0566a6SJani Nikula 
1057df0566a6SJani Nikula 	return 0;
1058df0566a6SJani Nikula }
1059df0566a6SJani Nikula 
1060df0566a6SJani Nikula int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1061df0566a6SJani Nikula 				  struct drm_file *file_priv)
1062df0566a6SJani Nikula {
1063df0566a6SJani Nikula 	struct drm_intel_overlay_put_image *params = data;
1064df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1065df0566a6SJani Nikula 	struct intel_overlay *overlay;
1066df0566a6SJani Nikula 	struct drm_crtc *drmmode_crtc;
1067df0566a6SJani Nikula 	struct intel_crtc *crtc;
1068df0566a6SJani Nikula 	struct drm_i915_gem_object *new_bo;
1069df0566a6SJani Nikula 	int ret;
1070df0566a6SJani Nikula 
1071df0566a6SJani Nikula 	overlay = dev_priv->overlay;
1072df0566a6SJani Nikula 	if (!overlay) {
1073df0566a6SJani Nikula 		DRM_DEBUG("userspace bug: no overlay\n");
1074df0566a6SJani Nikula 		return -ENODEV;
1075df0566a6SJani Nikula 	}
1076df0566a6SJani Nikula 
1077df0566a6SJani Nikula 	if (!(params->flags & I915_OVERLAY_ENABLE)) {
1078df0566a6SJani Nikula 		drm_modeset_lock_all(dev);
1079df0566a6SJani Nikula 		mutex_lock(&dev->struct_mutex);
1080df0566a6SJani Nikula 
1081df0566a6SJani Nikula 		ret = intel_overlay_switch_off(overlay);
1082df0566a6SJani Nikula 
1083df0566a6SJani Nikula 		mutex_unlock(&dev->struct_mutex);
1084df0566a6SJani Nikula 		drm_modeset_unlock_all(dev);
1085df0566a6SJani Nikula 
1086df0566a6SJani Nikula 		return ret;
1087df0566a6SJani Nikula 	}
1088df0566a6SJani Nikula 
1089df0566a6SJani Nikula 	drmmode_crtc = drm_crtc_find(dev, file_priv, params->crtc_id);
1090df0566a6SJani Nikula 	if (!drmmode_crtc)
1091df0566a6SJani Nikula 		return -ENOENT;
1092df0566a6SJani Nikula 	crtc = to_intel_crtc(drmmode_crtc);
1093df0566a6SJani Nikula 
1094df0566a6SJani Nikula 	new_bo = i915_gem_object_lookup(file_priv, params->bo_handle);
1095df0566a6SJani Nikula 	if (!new_bo)
1096df0566a6SJani Nikula 		return -ENOENT;
1097df0566a6SJani Nikula 
1098df0566a6SJani Nikula 	drm_modeset_lock_all(dev);
1099df0566a6SJani Nikula 	mutex_lock(&dev->struct_mutex);
1100df0566a6SJani Nikula 
1101df0566a6SJani Nikula 	if (i915_gem_object_is_tiled(new_bo)) {
1102df0566a6SJani Nikula 		DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
1103df0566a6SJani Nikula 		ret = -EINVAL;
1104df0566a6SJani Nikula 		goto out_unlock;
1105df0566a6SJani Nikula 	}
1106df0566a6SJani Nikula 
1107df0566a6SJani Nikula 	ret = intel_overlay_recover_from_interrupt(overlay);
1108df0566a6SJani Nikula 	if (ret != 0)
1109df0566a6SJani Nikula 		goto out_unlock;
1110df0566a6SJani Nikula 
1111df0566a6SJani Nikula 	if (overlay->crtc != crtc) {
1112df0566a6SJani Nikula 		ret = intel_overlay_switch_off(overlay);
1113df0566a6SJani Nikula 		if (ret != 0)
1114df0566a6SJani Nikula 			goto out_unlock;
1115df0566a6SJani Nikula 
1116df0566a6SJani Nikula 		ret = check_overlay_possible_on_crtc(overlay, crtc);
1117df0566a6SJani Nikula 		if (ret != 0)
1118df0566a6SJani Nikula 			goto out_unlock;
1119df0566a6SJani Nikula 
1120df0566a6SJani Nikula 		overlay->crtc = crtc;
1121df0566a6SJani Nikula 		crtc->overlay = overlay;
1122df0566a6SJani Nikula 
1123df0566a6SJani Nikula 		/* line too wide, i.e. one-line-mode */
1124df0566a6SJani Nikula 		if (crtc->config->pipe_src_w > 1024 &&
1125df0566a6SJani Nikula 		    crtc->config->gmch_pfit.control & PFIT_ENABLE) {
1126df0566a6SJani Nikula 			overlay->pfit_active = true;
1127df0566a6SJani Nikula 			update_pfit_vscale_ratio(overlay);
1128df0566a6SJani Nikula 		} else
1129df0566a6SJani Nikula 			overlay->pfit_active = false;
1130df0566a6SJani Nikula 	}
1131df0566a6SJani Nikula 
1132df0566a6SJani Nikula 	ret = check_overlay_dst(overlay, params);
1133df0566a6SJani Nikula 	if (ret != 0)
1134df0566a6SJani Nikula 		goto out_unlock;
1135df0566a6SJani Nikula 
1136df0566a6SJani Nikula 	if (overlay->pfit_active) {
1137df0566a6SJani Nikula 		params->dst_y = (((u32)params->dst_y << 12) /
1138df0566a6SJani Nikula 				 overlay->pfit_vscale_ratio);
1139df0566a6SJani Nikula 		/* shifting right rounds downwards, so add 1 */
1140df0566a6SJani Nikula 		params->dst_height = (((u32)params->dst_height << 12) /
1141df0566a6SJani Nikula 				 overlay->pfit_vscale_ratio) + 1;
1142df0566a6SJani Nikula 	}
1143df0566a6SJani Nikula 
1144df0566a6SJani Nikula 	if (params->src_scan_height > params->src_height ||
1145df0566a6SJani Nikula 	    params->src_scan_width > params->src_width) {
1146df0566a6SJani Nikula 		ret = -EINVAL;
1147df0566a6SJani Nikula 		goto out_unlock;
1148df0566a6SJani Nikula 	}
1149df0566a6SJani Nikula 
1150df0566a6SJani Nikula 	ret = check_overlay_src(dev_priv, params, new_bo);
1151df0566a6SJani Nikula 	if (ret != 0)
1152df0566a6SJani Nikula 		goto out_unlock;
1153df0566a6SJani Nikula 
1154df0566a6SJani Nikula 	/* Check scaling after src size to prevent a divide-by-zero. */
1155df0566a6SJani Nikula 	ret = check_overlay_scaling(params);
1156df0566a6SJani Nikula 	if (ret != 0)
1157df0566a6SJani Nikula 		goto out_unlock;
1158df0566a6SJani Nikula 
1159df0566a6SJani Nikula 	ret = intel_overlay_do_put_image(overlay, new_bo, params);
1160df0566a6SJani Nikula 	if (ret != 0)
1161df0566a6SJani Nikula 		goto out_unlock;
1162df0566a6SJani Nikula 
1163df0566a6SJani Nikula 	mutex_unlock(&dev->struct_mutex);
1164df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1165df0566a6SJani Nikula 	i915_gem_object_put(new_bo);
1166df0566a6SJani Nikula 
1167df0566a6SJani Nikula 	return 0;
1168df0566a6SJani Nikula 
1169df0566a6SJani Nikula out_unlock:
1170df0566a6SJani Nikula 	mutex_unlock(&dev->struct_mutex);
1171df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1172df0566a6SJani Nikula 	i915_gem_object_put(new_bo);
1173df0566a6SJani Nikula 
1174df0566a6SJani Nikula 	return ret;
1175df0566a6SJani Nikula }
1176df0566a6SJani Nikula 
1177df0566a6SJani Nikula static void update_reg_attrs(struct intel_overlay *overlay,
1178df0566a6SJani Nikula 			     struct overlay_registers __iomem *regs)
1179df0566a6SJani Nikula {
1180df0566a6SJani Nikula 	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1181df0566a6SJani Nikula 		  &regs->OCLRC0);
1182df0566a6SJani Nikula 	iowrite32(overlay->saturation, &regs->OCLRC1);
1183df0566a6SJani Nikula }
1184df0566a6SJani Nikula 
1185df0566a6SJani Nikula static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1186df0566a6SJani Nikula {
1187df0566a6SJani Nikula 	int i;
1188df0566a6SJani Nikula 
1189df0566a6SJani Nikula 	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1190df0566a6SJani Nikula 		return false;
1191df0566a6SJani Nikula 
1192df0566a6SJani Nikula 	for (i = 0; i < 3; i++) {
1193df0566a6SJani Nikula 		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1194df0566a6SJani Nikula 			return false;
1195df0566a6SJani Nikula 	}
1196df0566a6SJani Nikula 
1197df0566a6SJani Nikula 	return true;
1198df0566a6SJani Nikula }
1199df0566a6SJani Nikula 
1200df0566a6SJani Nikula static bool check_gamma5_errata(u32 gamma5)
1201df0566a6SJani Nikula {
1202df0566a6SJani Nikula 	int i;
1203df0566a6SJani Nikula 
1204df0566a6SJani Nikula 	for (i = 0; i < 3; i++) {
1205df0566a6SJani Nikula 		if (((gamma5 >> i*8) & 0xff) == 0x80)
1206df0566a6SJani Nikula 			return false;
1207df0566a6SJani Nikula 	}
1208df0566a6SJani Nikula 
1209df0566a6SJani Nikula 	return true;
1210df0566a6SJani Nikula }
1211df0566a6SJani Nikula 
1212df0566a6SJani Nikula static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1213df0566a6SJani Nikula {
1214df0566a6SJani Nikula 	if (!check_gamma_bounds(0, attrs->gamma0) ||
1215df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1216df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1217df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1218df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1219df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1220df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1221df0566a6SJani Nikula 		return -EINVAL;
1222df0566a6SJani Nikula 
1223df0566a6SJani Nikula 	if (!check_gamma5_errata(attrs->gamma5))
1224df0566a6SJani Nikula 		return -EINVAL;
1225df0566a6SJani Nikula 
1226df0566a6SJani Nikula 	return 0;
1227df0566a6SJani Nikula }
1228df0566a6SJani Nikula 
1229df0566a6SJani Nikula int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1230df0566a6SJani Nikula 			      struct drm_file *file_priv)
1231df0566a6SJani Nikula {
1232df0566a6SJani Nikula 	struct drm_intel_overlay_attrs *attrs = data;
1233df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1234df0566a6SJani Nikula 	struct intel_overlay *overlay;
1235df0566a6SJani Nikula 	int ret;
1236df0566a6SJani Nikula 
1237df0566a6SJani Nikula 	overlay = dev_priv->overlay;
1238df0566a6SJani Nikula 	if (!overlay) {
1239df0566a6SJani Nikula 		DRM_DEBUG("userspace bug: no overlay\n");
1240df0566a6SJani Nikula 		return -ENODEV;
1241df0566a6SJani Nikula 	}
1242df0566a6SJani Nikula 
1243df0566a6SJani Nikula 	drm_modeset_lock_all(dev);
1244df0566a6SJani Nikula 	mutex_lock(&dev->struct_mutex);
1245df0566a6SJani Nikula 
1246df0566a6SJani Nikula 	ret = -EINVAL;
1247df0566a6SJani Nikula 	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1248df0566a6SJani Nikula 		attrs->color_key  = overlay->color_key;
1249df0566a6SJani Nikula 		attrs->brightness = overlay->brightness;
1250df0566a6SJani Nikula 		attrs->contrast   = overlay->contrast;
1251df0566a6SJani Nikula 		attrs->saturation = overlay->saturation;
1252df0566a6SJani Nikula 
1253df0566a6SJani Nikula 		if (!IS_GEN(dev_priv, 2)) {
1254df0566a6SJani Nikula 			attrs->gamma0 = I915_READ(OGAMC0);
1255df0566a6SJani Nikula 			attrs->gamma1 = I915_READ(OGAMC1);
1256df0566a6SJani Nikula 			attrs->gamma2 = I915_READ(OGAMC2);
1257df0566a6SJani Nikula 			attrs->gamma3 = I915_READ(OGAMC3);
1258df0566a6SJani Nikula 			attrs->gamma4 = I915_READ(OGAMC4);
1259df0566a6SJani Nikula 			attrs->gamma5 = I915_READ(OGAMC5);
1260df0566a6SJani Nikula 		}
1261df0566a6SJani Nikula 	} else {
1262df0566a6SJani Nikula 		if (attrs->brightness < -128 || attrs->brightness > 127)
1263df0566a6SJani Nikula 			goto out_unlock;
1264df0566a6SJani Nikula 		if (attrs->contrast > 255)
1265df0566a6SJani Nikula 			goto out_unlock;
1266df0566a6SJani Nikula 		if (attrs->saturation > 1023)
1267df0566a6SJani Nikula 			goto out_unlock;
1268df0566a6SJani Nikula 
1269df0566a6SJani Nikula 		overlay->color_key  = attrs->color_key;
1270df0566a6SJani Nikula 		overlay->brightness = attrs->brightness;
1271df0566a6SJani Nikula 		overlay->contrast   = attrs->contrast;
1272df0566a6SJani Nikula 		overlay->saturation = attrs->saturation;
1273df0566a6SJani Nikula 
1274df0566a6SJani Nikula 		update_reg_attrs(overlay, overlay->regs);
1275df0566a6SJani Nikula 
1276df0566a6SJani Nikula 		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1277df0566a6SJani Nikula 			if (IS_GEN(dev_priv, 2))
1278df0566a6SJani Nikula 				goto out_unlock;
1279df0566a6SJani Nikula 
1280df0566a6SJani Nikula 			if (overlay->active) {
1281df0566a6SJani Nikula 				ret = -EBUSY;
1282df0566a6SJani Nikula 				goto out_unlock;
1283df0566a6SJani Nikula 			}
1284df0566a6SJani Nikula 
1285df0566a6SJani Nikula 			ret = check_gamma(attrs);
1286df0566a6SJani Nikula 			if (ret)
1287df0566a6SJani Nikula 				goto out_unlock;
1288df0566a6SJani Nikula 
1289df0566a6SJani Nikula 			I915_WRITE(OGAMC0, attrs->gamma0);
1290df0566a6SJani Nikula 			I915_WRITE(OGAMC1, attrs->gamma1);
1291df0566a6SJani Nikula 			I915_WRITE(OGAMC2, attrs->gamma2);
1292df0566a6SJani Nikula 			I915_WRITE(OGAMC3, attrs->gamma3);
1293df0566a6SJani Nikula 			I915_WRITE(OGAMC4, attrs->gamma4);
1294df0566a6SJani Nikula 			I915_WRITE(OGAMC5, attrs->gamma5);
1295df0566a6SJani Nikula 		}
1296df0566a6SJani Nikula 	}
1297df0566a6SJani Nikula 	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1298df0566a6SJani Nikula 
1299df0566a6SJani Nikula 	ret = 0;
1300df0566a6SJani Nikula out_unlock:
1301df0566a6SJani Nikula 	mutex_unlock(&dev->struct_mutex);
1302df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1303df0566a6SJani Nikula 
1304df0566a6SJani Nikula 	return ret;
1305df0566a6SJani Nikula }
1306df0566a6SJani Nikula 
1307df0566a6SJani Nikula static int get_registers(struct intel_overlay *overlay, bool use_phys)
1308df0566a6SJani Nikula {
1309df0566a6SJani Nikula 	struct drm_i915_private *i915 = overlay->i915;
1310df0566a6SJani Nikula 	struct drm_i915_gem_object *obj;
1311df0566a6SJani Nikula 	struct i915_vma *vma;
1312df0566a6SJani Nikula 	int err;
1313df0566a6SJani Nikula 
1314df0566a6SJani Nikula 	mutex_lock(&i915->drm.struct_mutex);
1315df0566a6SJani Nikula 
1316df0566a6SJani Nikula 	obj = i915_gem_object_create_stolen(i915, PAGE_SIZE);
1317df0566a6SJani Nikula 	if (obj == NULL)
1318df0566a6SJani Nikula 		obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
1319df0566a6SJani Nikula 	if (IS_ERR(obj)) {
1320df0566a6SJani Nikula 		err = PTR_ERR(obj);
1321df0566a6SJani Nikula 		goto err_unlock;
1322df0566a6SJani Nikula 	}
1323df0566a6SJani Nikula 
1324df0566a6SJani Nikula 	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
1325df0566a6SJani Nikula 	if (IS_ERR(vma)) {
1326df0566a6SJani Nikula 		err = PTR_ERR(vma);
1327df0566a6SJani Nikula 		goto err_put_bo;
1328df0566a6SJani Nikula 	}
1329df0566a6SJani Nikula 
1330df0566a6SJani Nikula 	if (use_phys)
1331df0566a6SJani Nikula 		overlay->flip_addr = sg_dma_address(obj->mm.pages->sgl);
1332df0566a6SJani Nikula 	else
1333df0566a6SJani Nikula 		overlay->flip_addr = i915_ggtt_offset(vma);
1334df0566a6SJani Nikula 	overlay->regs = i915_vma_pin_iomap(vma);
1335df0566a6SJani Nikula 	i915_vma_unpin(vma);
1336df0566a6SJani Nikula 
1337df0566a6SJani Nikula 	if (IS_ERR(overlay->regs)) {
1338df0566a6SJani Nikula 		err = PTR_ERR(overlay->regs);
1339df0566a6SJani Nikula 		goto err_put_bo;
1340df0566a6SJani Nikula 	}
1341df0566a6SJani Nikula 
1342df0566a6SJani Nikula 	overlay->reg_bo = obj;
1343df0566a6SJani Nikula 	mutex_unlock(&i915->drm.struct_mutex);
1344df0566a6SJani Nikula 	return 0;
1345df0566a6SJani Nikula 
1346df0566a6SJani Nikula err_put_bo:
1347df0566a6SJani Nikula 	i915_gem_object_put(obj);
1348df0566a6SJani Nikula err_unlock:
1349df0566a6SJani Nikula 	mutex_unlock(&i915->drm.struct_mutex);
1350df0566a6SJani Nikula 	return err;
1351df0566a6SJani Nikula }
1352df0566a6SJani Nikula 
1353df0566a6SJani Nikula void intel_overlay_setup(struct drm_i915_private *dev_priv)
1354df0566a6SJani Nikula {
1355df0566a6SJani Nikula 	struct intel_overlay *overlay;
1356df0566a6SJani Nikula 	int ret;
1357df0566a6SJani Nikula 
1358df0566a6SJani Nikula 	if (!HAS_OVERLAY(dev_priv))
1359df0566a6SJani Nikula 		return;
1360df0566a6SJani Nikula 
1361ec22f256SChris Wilson 	if (!HAS_ENGINE(dev_priv, RCS0))
1362ec22f256SChris Wilson 		return;
1363ec22f256SChris Wilson 
1364df0566a6SJani Nikula 	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1365df0566a6SJani Nikula 	if (!overlay)
1366df0566a6SJani Nikula 		return;
1367df0566a6SJani Nikula 
1368df0566a6SJani Nikula 	overlay->i915 = dev_priv;
1369ec22f256SChris Wilson 	overlay->context = dev_priv->engine[RCS0]->kernel_context;
1370ec22f256SChris Wilson 	GEM_BUG_ON(!overlay->context);
1371df0566a6SJani Nikula 
1372df0566a6SJani Nikula 	overlay->color_key = 0x0101fe;
1373df0566a6SJani Nikula 	overlay->color_key_enabled = true;
1374df0566a6SJani Nikula 	overlay->brightness = -19;
1375df0566a6SJani Nikula 	overlay->contrast = 75;
1376df0566a6SJani Nikula 	overlay->saturation = 146;
1377df0566a6SJani Nikula 
1378df0566a6SJani Nikula 	INIT_ACTIVE_REQUEST(&overlay->last_flip);
1379df0566a6SJani Nikula 
1380df0566a6SJani Nikula 	ret = get_registers(overlay, OVERLAY_NEEDS_PHYSICAL(dev_priv));
1381df0566a6SJani Nikula 	if (ret)
1382df0566a6SJani Nikula 		goto out_free;
1383df0566a6SJani Nikula 
1384df0566a6SJani Nikula 	memset_io(overlay->regs, 0, sizeof(struct overlay_registers));
1385df0566a6SJani Nikula 	update_polyphase_filter(overlay->regs);
1386df0566a6SJani Nikula 	update_reg_attrs(overlay, overlay->regs);
1387df0566a6SJani Nikula 
1388df0566a6SJani Nikula 	dev_priv->overlay = overlay;
1389df0566a6SJani Nikula 	DRM_INFO("Initialized overlay support.\n");
1390df0566a6SJani Nikula 	return;
1391df0566a6SJani Nikula 
1392df0566a6SJani Nikula out_free:
1393df0566a6SJani Nikula 	kfree(overlay);
1394df0566a6SJani Nikula }
1395df0566a6SJani Nikula 
1396df0566a6SJani Nikula void intel_overlay_cleanup(struct drm_i915_private *dev_priv)
1397df0566a6SJani Nikula {
1398df0566a6SJani Nikula 	struct intel_overlay *overlay;
1399df0566a6SJani Nikula 
1400df0566a6SJani Nikula 	overlay = fetch_and_zero(&dev_priv->overlay);
1401df0566a6SJani Nikula 	if (!overlay)
1402df0566a6SJani Nikula 		return;
1403df0566a6SJani Nikula 
1404df0566a6SJani Nikula 	/*
1405df0566a6SJani Nikula 	 * The bo's should be free'd by the generic code already.
1406df0566a6SJani Nikula 	 * Furthermore modesetting teardown happens beforehand so the
1407df0566a6SJani Nikula 	 * hardware should be off already.
1408df0566a6SJani Nikula 	 */
1409df0566a6SJani Nikula 	WARN_ON(overlay->active);
1410df0566a6SJani Nikula 
1411df0566a6SJani Nikula 	i915_gem_object_put(overlay->reg_bo);
1412df0566a6SJani Nikula 
1413df0566a6SJani Nikula 	kfree(overlay);
1414df0566a6SJani Nikula }
1415df0566a6SJani Nikula 
1416df0566a6SJani Nikula #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1417df0566a6SJani Nikula 
1418df0566a6SJani Nikula struct intel_overlay_error_state {
1419df0566a6SJani Nikula 	struct overlay_registers regs;
1420df0566a6SJani Nikula 	unsigned long base;
1421df0566a6SJani Nikula 	u32 dovsta;
1422df0566a6SJani Nikula 	u32 isr;
1423df0566a6SJani Nikula };
1424df0566a6SJani Nikula 
1425df0566a6SJani Nikula struct intel_overlay_error_state *
1426df0566a6SJani Nikula intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1427df0566a6SJani Nikula {
1428df0566a6SJani Nikula 	struct intel_overlay *overlay = dev_priv->overlay;
1429df0566a6SJani Nikula 	struct intel_overlay_error_state *error;
1430df0566a6SJani Nikula 
1431df0566a6SJani Nikula 	if (!overlay || !overlay->active)
1432df0566a6SJani Nikula 		return NULL;
1433df0566a6SJani Nikula 
1434df0566a6SJani Nikula 	error = kmalloc(sizeof(*error), GFP_ATOMIC);
1435df0566a6SJani Nikula 	if (error == NULL)
1436df0566a6SJani Nikula 		return NULL;
1437df0566a6SJani Nikula 
1438df0566a6SJani Nikula 	error->dovsta = I915_READ(DOVSTA);
1439df0566a6SJani Nikula 	error->isr = I915_READ(GEN2_ISR);
1440df0566a6SJani Nikula 	error->base = overlay->flip_addr;
1441df0566a6SJani Nikula 
1442df0566a6SJani Nikula 	memcpy_fromio(&error->regs, overlay->regs, sizeof(error->regs));
1443df0566a6SJani Nikula 
1444df0566a6SJani Nikula 	return error;
1445df0566a6SJani Nikula }
1446df0566a6SJani Nikula 
1447df0566a6SJani Nikula void
1448df0566a6SJani Nikula intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1449df0566a6SJani Nikula 				struct intel_overlay_error_state *error)
1450df0566a6SJani Nikula {
1451df0566a6SJani Nikula 	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1452df0566a6SJani Nikula 			  error->dovsta, error->isr);
1453df0566a6SJani Nikula 	i915_error_printf(m, "  Register file at 0x%08lx:\n",
1454df0566a6SJani Nikula 			  error->base);
1455df0566a6SJani Nikula 
1456df0566a6SJani Nikula #define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1457df0566a6SJani Nikula 	P(OBUF_0Y);
1458df0566a6SJani Nikula 	P(OBUF_1Y);
1459df0566a6SJani Nikula 	P(OBUF_0U);
1460df0566a6SJani Nikula 	P(OBUF_0V);
1461df0566a6SJani Nikula 	P(OBUF_1U);
1462df0566a6SJani Nikula 	P(OBUF_1V);
1463df0566a6SJani Nikula 	P(OSTRIDE);
1464df0566a6SJani Nikula 	P(YRGB_VPH);
1465df0566a6SJani Nikula 	P(UV_VPH);
1466df0566a6SJani Nikula 	P(HORZ_PH);
1467df0566a6SJani Nikula 	P(INIT_PHS);
1468df0566a6SJani Nikula 	P(DWINPOS);
1469df0566a6SJani Nikula 	P(DWINSZ);
1470df0566a6SJani Nikula 	P(SWIDTH);
1471df0566a6SJani Nikula 	P(SWIDTHSW);
1472df0566a6SJani Nikula 	P(SHEIGHT);
1473df0566a6SJani Nikula 	P(YRGBSCALE);
1474df0566a6SJani Nikula 	P(UVSCALE);
1475df0566a6SJani Nikula 	P(OCLRC0);
1476df0566a6SJani Nikula 	P(OCLRC1);
1477df0566a6SJani Nikula 	P(DCLRKV);
1478df0566a6SJani Nikula 	P(DCLRKM);
1479df0566a6SJani Nikula 	P(SCLRKVH);
1480df0566a6SJani Nikula 	P(SCLRKVL);
1481df0566a6SJani Nikula 	P(SCLRKEN);
1482df0566a6SJani Nikula 	P(OCONFIG);
1483df0566a6SJani Nikula 	P(OCMD);
1484df0566a6SJani Nikula 	P(OSTART_0Y);
1485df0566a6SJani Nikula 	P(OSTART_1Y);
1486df0566a6SJani Nikula 	P(OSTART_0U);
1487df0566a6SJani Nikula 	P(OSTART_0V);
1488df0566a6SJani Nikula 	P(OSTART_1U);
1489df0566a6SJani Nikula 	P(OSTART_1V);
1490df0566a6SJani Nikula 	P(OTILEOFF_0Y);
1491df0566a6SJani Nikula 	P(OTILEOFF_1Y);
1492df0566a6SJani Nikula 	P(OTILEOFF_0U);
1493df0566a6SJani Nikula 	P(OTILEOFF_0V);
1494df0566a6SJani Nikula 	P(OTILEOFF_1U);
1495df0566a6SJani Nikula 	P(OTILEOFF_1V);
1496df0566a6SJani Nikula 	P(FASTHSCALE);
1497df0566a6SJani Nikula 	P(UVSCALEV);
1498df0566a6SJani Nikula #undef P
1499df0566a6SJani Nikula }
1500df0566a6SJani Nikula 
1501df0566a6SJani Nikula #endif
1502