1df0566a6SJani Nikula /*
2df0566a6SJani Nikula  * Copyright © 2009
3df0566a6SJani Nikula  *
4df0566a6SJani Nikula  * Permission is hereby granted, free of charge, to any person obtaining a
5df0566a6SJani Nikula  * copy of this software and associated documentation files (the "Software"),
6df0566a6SJani Nikula  * to deal in the Software without restriction, including without limitation
7df0566a6SJani Nikula  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8df0566a6SJani Nikula  * and/or sell copies of the Software, and to permit persons to whom the
9df0566a6SJani Nikula  * Software is furnished to do so, subject to the following conditions:
10df0566a6SJani Nikula  *
11df0566a6SJani Nikula  * The above copyright notice and this permission notice (including the next
12df0566a6SJani Nikula  * paragraph) shall be included in all copies or substantial portions of the
13df0566a6SJani Nikula  * Software.
14df0566a6SJani Nikula  *
15df0566a6SJani Nikula  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16df0566a6SJani Nikula  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17df0566a6SJani Nikula  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18df0566a6SJani Nikula  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19df0566a6SJani Nikula  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20df0566a6SJani Nikula  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21df0566a6SJani Nikula  * SOFTWARE.
22df0566a6SJani Nikula  *
23df0566a6SJani Nikula  * Authors:
24df0566a6SJani Nikula  *    Daniel Vetter <daniel@ffwll.ch>
25df0566a6SJani Nikula  *
26df0566a6SJani Nikula  * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27df0566a6SJani Nikula  */
28df0566a6SJani Nikula 
29df0566a6SJani Nikula #include <drm/drm_fourcc.h>
30df0566a6SJani Nikula 
31b508d01fSJani Nikula #include "gem/i915_gem_internal.h"
32df0566a6SJani Nikula #include "gem/i915_gem_pm.h"
3345233ab2SChris Wilson #include "gt/intel_gpu_commands.h"
342871ea85SChris Wilson #include "gt/intel_ring.h"
35df0566a6SJani Nikula 
36df0566a6SJani Nikula #include "i915_drv.h"
37df0566a6SJani Nikula #include "i915_reg.h"
387785ae0bSVille Syrjälä #include "intel_de.h"
391d455f8dSJani Nikula #include "intel_display_types.h"
40df0566a6SJani Nikula #include "intel_frontbuffer.h"
41df0566a6SJani Nikula #include "intel_overlay.h"
427e470f10SJani Nikula #include "intel_pci_config.h"
43df0566a6SJani Nikula 
44df0566a6SJani Nikula /* Limits for overlay size. According to intel doc, the real limits are:
45df0566a6SJani Nikula  * Y width: 4095, UV width (planar): 2047, Y height: 2047,
46df0566a6SJani Nikula  * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
47df0566a6SJani Nikula  * the mininum of both.  */
48df0566a6SJani Nikula #define IMAGE_MAX_WIDTH		2048
49df0566a6SJani Nikula #define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
50df0566a6SJani Nikula /* on 830 and 845 these large limits result in the card hanging */
51df0566a6SJani Nikula #define IMAGE_MAX_WIDTH_LEGACY	1024
52df0566a6SJani Nikula #define IMAGE_MAX_HEIGHT_LEGACY	1088
53df0566a6SJani Nikula 
54df0566a6SJani Nikula /* overlay register definitions */
55df0566a6SJani Nikula /* OCMD register */
56df0566a6SJani Nikula #define OCMD_TILED_SURFACE	(0x1<<19)
57df0566a6SJani Nikula #define OCMD_MIRROR_MASK	(0x3<<17)
58df0566a6SJani Nikula #define OCMD_MIRROR_MODE	(0x3<<17)
59df0566a6SJani Nikula #define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
60df0566a6SJani Nikula #define OCMD_MIRROR_VERTICAL	(0x2<<17)
61df0566a6SJani Nikula #define OCMD_MIRROR_BOTH	(0x3<<17)
62df0566a6SJani Nikula #define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
63df0566a6SJani Nikula #define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
64df0566a6SJani Nikula #define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
65df0566a6SJani Nikula #define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
66df0566a6SJani Nikula #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
67df0566a6SJani Nikula #define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
68df0566a6SJani Nikula #define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
69df0566a6SJani Nikula #define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
70df0566a6SJani Nikula #define OCMD_YUV_422_PACKED	(0x8<<10)
71df0566a6SJani Nikula #define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
72df0566a6SJani Nikula #define OCMD_YUV_420_PLANAR	(0xc<<10)
73df0566a6SJani Nikula #define OCMD_YUV_422_PLANAR	(0xd<<10)
74df0566a6SJani Nikula #define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
75df0566a6SJani Nikula #define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
76df0566a6SJani Nikula #define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
77df0566a6SJani Nikula #define OCMD_BUF_TYPE_MASK	(0x1<<5)
78df0566a6SJani Nikula #define OCMD_BUF_TYPE_FRAME	(0x0<<5)
79df0566a6SJani Nikula #define OCMD_BUF_TYPE_FIELD	(0x1<<5)
80df0566a6SJani Nikula #define OCMD_TEST_MODE		(0x1<<4)
81df0566a6SJani Nikula #define OCMD_BUFFER_SELECT	(0x3<<2)
82df0566a6SJani Nikula #define OCMD_BUFFER0		(0x0<<2)
83df0566a6SJani Nikula #define OCMD_BUFFER1		(0x1<<2)
84df0566a6SJani Nikula #define OCMD_FIELD_SELECT	(0x1<<2)
85df0566a6SJani Nikula #define OCMD_FIELD0		(0x0<<1)
86df0566a6SJani Nikula #define OCMD_FIELD1		(0x1<<1)
87df0566a6SJani Nikula #define OCMD_ENABLE		(0x1<<0)
88df0566a6SJani Nikula 
89df0566a6SJani Nikula /* OCONFIG register */
90df0566a6SJani Nikula #define OCONF_PIPE_MASK		(0x1<<18)
91df0566a6SJani Nikula #define OCONF_PIPE_A		(0x0<<18)
92df0566a6SJani Nikula #define OCONF_PIPE_B		(0x1<<18)
93df0566a6SJani Nikula #define OCONF_GAMMA2_ENABLE	(0x1<<16)
94df0566a6SJani Nikula #define OCONF_CSC_MODE_BT601	(0x0<<5)
95df0566a6SJani Nikula #define OCONF_CSC_MODE_BT709	(0x1<<5)
96df0566a6SJani Nikula #define OCONF_CSC_BYPASS	(0x1<<4)
97df0566a6SJani Nikula #define OCONF_CC_OUT_8BIT	(0x1<<3)
98df0566a6SJani Nikula #define OCONF_TEST_MODE		(0x1<<2)
99df0566a6SJani Nikula #define OCONF_THREE_LINE_BUFFER	(0x1<<0)
100df0566a6SJani Nikula #define OCONF_TWO_LINE_BUFFER	(0x0<<0)
101df0566a6SJani Nikula 
102df0566a6SJani Nikula /* DCLRKM (dst-key) register */
103df0566a6SJani Nikula #define DST_KEY_ENABLE		(0x1<<31)
104df0566a6SJani Nikula #define CLK_RGB24_MASK		0x0
105df0566a6SJani Nikula #define CLK_RGB16_MASK		0x070307
106df0566a6SJani Nikula #define CLK_RGB15_MASK		0x070707
107df0566a6SJani Nikula 
1080e12b4e3SVille Syrjälä #define RGB30_TO_COLORKEY(c) \
109963f328bSVille Syrjälä 	((((c) & 0x3fc00000) >> 6) | (((c) & 0x000ff000) >> 4) | (((c) & 0x000003fc) >> 2))
110df0566a6SJani Nikula #define RGB16_TO_COLORKEY(c) \
111963f328bSVille Syrjälä 	((((c) & 0xf800) << 8) | (((c) & 0x07e0) << 5) | (((c) & 0x001f) << 3))
112df0566a6SJani Nikula #define RGB15_TO_COLORKEY(c) \
113963f328bSVille Syrjälä 	((((c) & 0x7c00) << 9) | (((c) & 0x03e0) << 6) | (((c) & 0x001f) << 3))
1140e12b4e3SVille Syrjälä #define RGB8I_TO_COLORKEY(c) \
115963f328bSVille Syrjälä 	((((c) & 0xff) << 16) | (((c) & 0xff) << 8) | (((c) & 0xff) << 0))
116df0566a6SJani Nikula 
117df0566a6SJani Nikula /* overlay flip addr flag */
118df0566a6SJani Nikula #define OFC_UPDATE		0x1
119df0566a6SJani Nikula 
120df0566a6SJani Nikula /* polyphase filter coefficients */
121df0566a6SJani Nikula #define N_HORIZ_Y_TAPS          5
122df0566a6SJani Nikula #define N_VERT_Y_TAPS           3
123df0566a6SJani Nikula #define N_HORIZ_UV_TAPS         3
124df0566a6SJani Nikula #define N_VERT_UV_TAPS          3
125df0566a6SJani Nikula #define N_PHASES                17
126df0566a6SJani Nikula #define MAX_TAPS                5
127df0566a6SJani Nikula 
128df0566a6SJani Nikula /* memory bufferd overlay registers */
129df0566a6SJani Nikula struct overlay_registers {
130df0566a6SJani Nikula 	u32 OBUF_0Y;
131df0566a6SJani Nikula 	u32 OBUF_1Y;
132df0566a6SJani Nikula 	u32 OBUF_0U;
133df0566a6SJani Nikula 	u32 OBUF_0V;
134df0566a6SJani Nikula 	u32 OBUF_1U;
135df0566a6SJani Nikula 	u32 OBUF_1V;
136df0566a6SJani Nikula 	u32 OSTRIDE;
137df0566a6SJani Nikula 	u32 YRGB_VPH;
138df0566a6SJani Nikula 	u32 UV_VPH;
139df0566a6SJani Nikula 	u32 HORZ_PH;
140df0566a6SJani Nikula 	u32 INIT_PHS;
141df0566a6SJani Nikula 	u32 DWINPOS;
142df0566a6SJani Nikula 	u32 DWINSZ;
143df0566a6SJani Nikula 	u32 SWIDTH;
144df0566a6SJani Nikula 	u32 SWIDTHSW;
145df0566a6SJani Nikula 	u32 SHEIGHT;
146df0566a6SJani Nikula 	u32 YRGBSCALE;
147df0566a6SJani Nikula 	u32 UVSCALE;
148df0566a6SJani Nikula 	u32 OCLRC0;
149df0566a6SJani Nikula 	u32 OCLRC1;
150df0566a6SJani Nikula 	u32 DCLRKV;
151df0566a6SJani Nikula 	u32 DCLRKM;
152df0566a6SJani Nikula 	u32 SCLRKVH;
153df0566a6SJani Nikula 	u32 SCLRKVL;
154df0566a6SJani Nikula 	u32 SCLRKEN;
155df0566a6SJani Nikula 	u32 OCONFIG;
156df0566a6SJani Nikula 	u32 OCMD;
157df0566a6SJani Nikula 	u32 RESERVED1; /* 0x6C */
158df0566a6SJani Nikula 	u32 OSTART_0Y;
159df0566a6SJani Nikula 	u32 OSTART_1Y;
160df0566a6SJani Nikula 	u32 OSTART_0U;
161df0566a6SJani Nikula 	u32 OSTART_0V;
162df0566a6SJani Nikula 	u32 OSTART_1U;
163df0566a6SJani Nikula 	u32 OSTART_1V;
164df0566a6SJani Nikula 	u32 OTILEOFF_0Y;
165df0566a6SJani Nikula 	u32 OTILEOFF_1Y;
166df0566a6SJani Nikula 	u32 OTILEOFF_0U;
167df0566a6SJani Nikula 	u32 OTILEOFF_0V;
168df0566a6SJani Nikula 	u32 OTILEOFF_1U;
169df0566a6SJani Nikula 	u32 OTILEOFF_1V;
170df0566a6SJani Nikula 	u32 FASTHSCALE; /* 0xA0 */
171df0566a6SJani Nikula 	u32 UVSCALEV; /* 0xA4 */
172df0566a6SJani Nikula 	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
173df0566a6SJani Nikula 	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
174df0566a6SJani Nikula 	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
175df0566a6SJani Nikula 	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
176df0566a6SJani Nikula 	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
177df0566a6SJani Nikula 	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
178df0566a6SJani Nikula 	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
179df0566a6SJani Nikula 	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
180df0566a6SJani Nikula 	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
181df0566a6SJani Nikula };
182df0566a6SJani Nikula 
183df0566a6SJani Nikula struct intel_overlay {
184df0566a6SJani Nikula 	struct drm_i915_private *i915;
185ec22f256SChris Wilson 	struct intel_context *context;
186df0566a6SJani Nikula 	struct intel_crtc *crtc;
187df0566a6SJani Nikula 	struct i915_vma *vma;
188df0566a6SJani Nikula 	struct i915_vma *old_vma;
189553c23bdSVille Syrjälä 	struct intel_frontbuffer *frontbuffer;
190df0566a6SJani Nikula 	bool active;
191df0566a6SJani Nikula 	bool pfit_active;
192df0566a6SJani Nikula 	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
193df0566a6SJani Nikula 	u32 color_key:24;
194df0566a6SJani Nikula 	u32 color_key_enabled:1;
195df0566a6SJani Nikula 	u32 brightness, contrast, saturation;
196df0566a6SJani Nikula 	u32 old_xscale, old_yscale;
197df0566a6SJani Nikula 	/* register access */
198df0566a6SJani Nikula 	struct drm_i915_gem_object *reg_bo;
199df0566a6SJani Nikula 	struct overlay_registers __iomem *regs;
200df0566a6SJani Nikula 	u32 flip_addr;
201df0566a6SJani Nikula 	/* flip handling */
202a21ce8adSChris Wilson 	struct i915_active last_flip;
203a21ce8adSChris Wilson 	void (*flip_complete)(struct intel_overlay *ovl);
204df0566a6SJani Nikula };
205df0566a6SJani Nikula 
i830_overlay_clock_gating(struct drm_i915_private * dev_priv,bool enable)206df0566a6SJani Nikula static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
207df0566a6SJani Nikula 				      bool enable)
208df0566a6SJani Nikula {
2098ff5446aSThomas Zimmermann 	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
210df0566a6SJani Nikula 	u8 val;
211df0566a6SJani Nikula 
212df0566a6SJani Nikula 	/* WA_OVERLAY_CLKGATE:alm */
213df0566a6SJani Nikula 	if (enable)
2143721d4fbSJani Nikula 		intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv), 0);
215df0566a6SJani Nikula 	else
2163721d4fbSJani Nikula 		intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv),
21782e1b12eSJani Nikula 			       OVRUNIT_CLOCK_GATE_DISABLE);
218df0566a6SJani Nikula 
219df0566a6SJani Nikula 	/* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
220df0566a6SJani Nikula 	pci_bus_read_config_byte(pdev->bus,
221df0566a6SJani Nikula 				 PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
222df0566a6SJani Nikula 	if (enable)
223df0566a6SJani Nikula 		val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
224df0566a6SJani Nikula 	else
225df0566a6SJani Nikula 		val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
226df0566a6SJani Nikula 	pci_bus_write_config_byte(pdev->bus,
227df0566a6SJani Nikula 				  PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
228df0566a6SJani Nikula }
229df0566a6SJani Nikula 
230a21ce8adSChris Wilson static struct i915_request *
alloc_request(struct intel_overlay * overlay,void (* fn)(struct intel_overlay *))231a21ce8adSChris Wilson alloc_request(struct intel_overlay *overlay, void (*fn)(struct intel_overlay *))
232df0566a6SJani Nikula {
233a21ce8adSChris Wilson 	struct i915_request *rq;
234a21ce8adSChris Wilson 	int err;
235a21ce8adSChris Wilson 
236a21ce8adSChris Wilson 	overlay->flip_complete = fn;
237a21ce8adSChris Wilson 
238a21ce8adSChris Wilson 	rq = i915_request_create(overlay->context);
239a21ce8adSChris Wilson 	if (IS_ERR(rq))
240a21ce8adSChris Wilson 		return rq;
241a21ce8adSChris Wilson 
242d19d71fcSChris Wilson 	err = i915_active_add_request(&overlay->last_flip, rq);
243a21ce8adSChris Wilson 	if (err) {
244df0566a6SJani Nikula 		i915_request_add(rq);
245a21ce8adSChris Wilson 		return ERR_PTR(err);
246df0566a6SJani Nikula 	}
247df0566a6SJani Nikula 
248a21ce8adSChris Wilson 	return rq;
249df0566a6SJani Nikula }
250df0566a6SJani Nikula 
251df0566a6SJani Nikula /* overlay needs to be disable in OCMD reg */
intel_overlay_on(struct intel_overlay * overlay)252df0566a6SJani Nikula static int intel_overlay_on(struct intel_overlay *overlay)
253df0566a6SJani Nikula {
254df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
255df0566a6SJani Nikula 	struct i915_request *rq;
256df0566a6SJani Nikula 	u32 *cs;
257df0566a6SJani Nikula 
258b0b2ed0cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, overlay->active);
259df0566a6SJani Nikula 
260a21ce8adSChris Wilson 	rq = alloc_request(overlay, NULL);
261df0566a6SJani Nikula 	if (IS_ERR(rq))
262df0566a6SJani Nikula 		return PTR_ERR(rq);
263df0566a6SJani Nikula 
264df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 4);
265df0566a6SJani Nikula 	if (IS_ERR(cs)) {
266df0566a6SJani Nikula 		i915_request_add(rq);
267df0566a6SJani Nikula 		return PTR_ERR(cs);
268df0566a6SJani Nikula 	}
269df0566a6SJani Nikula 
270df0566a6SJani Nikula 	overlay->active = true;
271df0566a6SJani Nikula 
272df0566a6SJani Nikula 	if (IS_I830(dev_priv))
273df0566a6SJani Nikula 		i830_overlay_clock_gating(dev_priv, false);
274df0566a6SJani Nikula 
275df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
276df0566a6SJani Nikula 	*cs++ = overlay->flip_addr | OFC_UPDATE;
277df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
278df0566a6SJani Nikula 	*cs++ = MI_NOOP;
279df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
280df0566a6SJani Nikula 
281a21ce8adSChris Wilson 	i915_request_add(rq);
282a21ce8adSChris Wilson 
283a21ce8adSChris Wilson 	return i915_active_wait(&overlay->last_flip);
284df0566a6SJani Nikula }
285df0566a6SJani Nikula 
intel_overlay_flip_prepare(struct intel_overlay * overlay,struct i915_vma * vma)286df0566a6SJani Nikula static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
287df0566a6SJani Nikula 				       struct i915_vma *vma)
288df0566a6SJani Nikula {
289df0566a6SJani Nikula 	enum pipe pipe = overlay->crtc->pipe;
290553c23bdSVille Syrjälä 	struct intel_frontbuffer *frontbuffer = NULL;
291df0566a6SJani Nikula 
292e278f076SPankaj Bharadiya 	drm_WARN_ON(&overlay->i915->drm, overlay->old_vma);
293df0566a6SJani Nikula 
294da42104fSChris Wilson 	if (vma)
295553c23bdSVille Syrjälä 		frontbuffer = intel_frontbuffer_get(vma->obj);
296da42104fSChris Wilson 
297553c23bdSVille Syrjälä 	intel_frontbuffer_track(overlay->frontbuffer, frontbuffer,
298553c23bdSVille Syrjälä 				INTEL_FRONTBUFFER_OVERLAY(pipe));
299da42104fSChris Wilson 
300553c23bdSVille Syrjälä 	if (overlay->frontbuffer)
301553c23bdSVille Syrjälä 		intel_frontbuffer_put(overlay->frontbuffer);
302553c23bdSVille Syrjälä 	overlay->frontbuffer = frontbuffer;
303df0566a6SJani Nikula 
304df0566a6SJani Nikula 	intel_frontbuffer_flip_prepare(overlay->i915,
305df0566a6SJani Nikula 				       INTEL_FRONTBUFFER_OVERLAY(pipe));
306df0566a6SJani Nikula 
307df0566a6SJani Nikula 	overlay->old_vma = overlay->vma;
308df0566a6SJani Nikula 	if (vma)
309df0566a6SJani Nikula 		overlay->vma = i915_vma_get(vma);
310df0566a6SJani Nikula 	else
311df0566a6SJani Nikula 		overlay->vma = NULL;
312df0566a6SJani Nikula }
313df0566a6SJani Nikula 
314df0566a6SJani Nikula /* overlay needs to be enabled in OCMD reg */
intel_overlay_continue(struct intel_overlay * overlay,struct i915_vma * vma,bool load_polyphase_filter)315df0566a6SJani Nikula static int intel_overlay_continue(struct intel_overlay *overlay,
316df0566a6SJani Nikula 				  struct i915_vma *vma,
317df0566a6SJani Nikula 				  bool load_polyphase_filter)
318df0566a6SJani Nikula {
319df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
320df0566a6SJani Nikula 	struct i915_request *rq;
321df0566a6SJani Nikula 	u32 flip_addr = overlay->flip_addr;
322df0566a6SJani Nikula 	u32 tmp, *cs;
323df0566a6SJani Nikula 
324b0b2ed0cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !overlay->active);
325df0566a6SJani Nikula 
326df0566a6SJani Nikula 	if (load_polyphase_filter)
327df0566a6SJani Nikula 		flip_addr |= OFC_UPDATE;
328df0566a6SJani Nikula 
329df0566a6SJani Nikula 	/* check for underruns */
33082e1b12eSJani Nikula 	tmp = intel_de_read(dev_priv, DOVSTA);
331df0566a6SJani Nikula 	if (tmp & (1 << 17))
3323c4e93e9SWambui Karuga 		drm_dbg(&dev_priv->drm, "overlay underrun, DOVSTA: %x\n", tmp);
333df0566a6SJani Nikula 
334a21ce8adSChris Wilson 	rq = alloc_request(overlay, NULL);
335df0566a6SJani Nikula 	if (IS_ERR(rq))
336df0566a6SJani Nikula 		return PTR_ERR(rq);
337df0566a6SJani Nikula 
338df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 2);
339df0566a6SJani Nikula 	if (IS_ERR(cs)) {
340df0566a6SJani Nikula 		i915_request_add(rq);
341df0566a6SJani Nikula 		return PTR_ERR(cs);
342df0566a6SJani Nikula 	}
343df0566a6SJani Nikula 
344df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
345df0566a6SJani Nikula 	*cs++ = flip_addr;
346df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
347df0566a6SJani Nikula 
348df0566a6SJani Nikula 	intel_overlay_flip_prepare(overlay, vma);
349a21ce8adSChris Wilson 	i915_request_add(rq);
350df0566a6SJani Nikula 
351df0566a6SJani Nikula 	return 0;
352df0566a6SJani Nikula }
353df0566a6SJani Nikula 
intel_overlay_release_old_vma(struct intel_overlay * overlay)354df0566a6SJani Nikula static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
355df0566a6SJani Nikula {
356df0566a6SJani Nikula 	struct i915_vma *vma;
357df0566a6SJani Nikula 
358df0566a6SJani Nikula 	vma = fetch_and_zero(&overlay->old_vma);
359e278f076SPankaj Bharadiya 	if (drm_WARN_ON(&overlay->i915->drm, !vma))
360df0566a6SJani Nikula 		return;
361df0566a6SJani Nikula 
362df0566a6SJani Nikula 	intel_frontbuffer_flip_complete(overlay->i915,
363df0566a6SJani Nikula 					INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
364df0566a6SJani Nikula 
365761c70a5SChris Wilson 	i915_vma_unpin(vma);
366df0566a6SJani Nikula 	i915_vma_put(vma);
367df0566a6SJani Nikula }
368df0566a6SJani Nikula 
369df0566a6SJani Nikula static void
intel_overlay_release_old_vid_tail(struct intel_overlay * overlay)370a21ce8adSChris Wilson intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
371df0566a6SJani Nikula {
372df0566a6SJani Nikula 	intel_overlay_release_old_vma(overlay);
373df0566a6SJani Nikula }
374df0566a6SJani Nikula 
intel_overlay_off_tail(struct intel_overlay * overlay)375a21ce8adSChris Wilson static void intel_overlay_off_tail(struct intel_overlay *overlay)
376df0566a6SJani Nikula {
377df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
378df0566a6SJani Nikula 
379df0566a6SJani Nikula 	intel_overlay_release_old_vma(overlay);
380df0566a6SJani Nikula 
381df0566a6SJani Nikula 	overlay->crtc->overlay = NULL;
382df0566a6SJani Nikula 	overlay->crtc = NULL;
383df0566a6SJani Nikula 	overlay->active = false;
384df0566a6SJani Nikula 
385df0566a6SJani Nikula 	if (IS_I830(dev_priv))
386df0566a6SJani Nikula 		i830_overlay_clock_gating(dev_priv, true);
387df0566a6SJani Nikula }
388df0566a6SJani Nikula 
intel_overlay_last_flip_retire(struct i915_active * active)389c3b14760SMatthew Auld static void intel_overlay_last_flip_retire(struct i915_active *active)
390a21ce8adSChris Wilson {
391a21ce8adSChris Wilson 	struct intel_overlay *overlay =
392a21ce8adSChris Wilson 		container_of(active, typeof(*overlay), last_flip);
393a21ce8adSChris Wilson 
394a21ce8adSChris Wilson 	if (overlay->flip_complete)
395a21ce8adSChris Wilson 		overlay->flip_complete(overlay);
396a21ce8adSChris Wilson }
397a21ce8adSChris Wilson 
398df0566a6SJani Nikula /* overlay needs to be disabled in OCMD reg */
intel_overlay_off(struct intel_overlay * overlay)399df0566a6SJani Nikula static int intel_overlay_off(struct intel_overlay *overlay)
400df0566a6SJani Nikula {
401df0566a6SJani Nikula 	struct i915_request *rq;
402df0566a6SJani Nikula 	u32 *cs, flip_addr = overlay->flip_addr;
403df0566a6SJani Nikula 
404e278f076SPankaj Bharadiya 	drm_WARN_ON(&overlay->i915->drm, !overlay->active);
405df0566a6SJani Nikula 
406df0566a6SJani Nikula 	/* According to intel docs the overlay hw may hang (when switching
407df0566a6SJani Nikula 	 * off) without loading the filter coeffs. It is however unclear whether
408df0566a6SJani Nikula 	 * this applies to the disabling of the overlay or to the switching off
409df0566a6SJani Nikula 	 * of the hw. Do it in both cases */
410df0566a6SJani Nikula 	flip_addr |= OFC_UPDATE;
411df0566a6SJani Nikula 
412a21ce8adSChris Wilson 	rq = alloc_request(overlay, intel_overlay_off_tail);
413df0566a6SJani Nikula 	if (IS_ERR(rq))
414df0566a6SJani Nikula 		return PTR_ERR(rq);
415df0566a6SJani Nikula 
416df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 6);
417df0566a6SJani Nikula 	if (IS_ERR(cs)) {
418df0566a6SJani Nikula 		i915_request_add(rq);
419df0566a6SJani Nikula 		return PTR_ERR(cs);
420df0566a6SJani Nikula 	}
421df0566a6SJani Nikula 
422df0566a6SJani Nikula 	/* wait for overlay to go idle */
423df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
424df0566a6SJani Nikula 	*cs++ = flip_addr;
425df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
426df0566a6SJani Nikula 
427df0566a6SJani Nikula 	/* turn overlay off */
428df0566a6SJani Nikula 	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
429df0566a6SJani Nikula 	*cs++ = flip_addr;
430df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
431df0566a6SJani Nikula 
432df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
433df0566a6SJani Nikula 
434df0566a6SJani Nikula 	intel_overlay_flip_prepare(overlay, NULL);
435a21ce8adSChris Wilson 	i915_request_add(rq);
436df0566a6SJani Nikula 
437a21ce8adSChris Wilson 	return i915_active_wait(&overlay->last_flip);
438df0566a6SJani Nikula }
439df0566a6SJani Nikula 
440df0566a6SJani Nikula /* recover from an interruption due to a signal
441df0566a6SJani Nikula  * We have to be careful not to repeat work forever an make forward progess. */
intel_overlay_recover_from_interrupt(struct intel_overlay * overlay)442df0566a6SJani Nikula static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
443df0566a6SJani Nikula {
444a21ce8adSChris Wilson 	return i915_active_wait(&overlay->last_flip);
445df0566a6SJani Nikula }
446df0566a6SJani Nikula 
447df0566a6SJani Nikula /* Wait for pending overlay flip and release old frame.
448df0566a6SJani Nikula  * Needs to be called before the overlay register are changed
449df0566a6SJani Nikula  * via intel_overlay_(un)map_regs
450df0566a6SJani Nikula  */
intel_overlay_release_old_vid(struct intel_overlay * overlay)451df0566a6SJani Nikula static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
452df0566a6SJani Nikula {
453df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
454a21ce8adSChris Wilson 	struct i915_request *rq;
455df0566a6SJani Nikula 	u32 *cs;
456df0566a6SJani Nikula 
457a21ce8adSChris Wilson 	/*
458a21ce8adSChris Wilson 	 * Only wait if there is actually an old frame to release to
459df0566a6SJani Nikula 	 * guarantee forward progress.
460df0566a6SJani Nikula 	 */
461df0566a6SJani Nikula 	if (!overlay->old_vma)
462df0566a6SJani Nikula 		return 0;
463df0566a6SJani Nikula 
46482e1b12eSJani Nikula 	if (!(intel_de_read(dev_priv, GEN2_ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT)) {
465a21ce8adSChris Wilson 		intel_overlay_release_old_vid_tail(overlay);
466a21ce8adSChris Wilson 		return 0;
467a21ce8adSChris Wilson 	}
468df0566a6SJani Nikula 
469a21ce8adSChris Wilson 	rq = alloc_request(overlay, intel_overlay_release_old_vid_tail);
470df0566a6SJani Nikula 	if (IS_ERR(rq))
471df0566a6SJani Nikula 		return PTR_ERR(rq);
472df0566a6SJani Nikula 
473df0566a6SJani Nikula 	cs = intel_ring_begin(rq, 2);
474df0566a6SJani Nikula 	if (IS_ERR(cs)) {
475df0566a6SJani Nikula 		i915_request_add(rq);
476df0566a6SJani Nikula 		return PTR_ERR(cs);
477df0566a6SJani Nikula 	}
478df0566a6SJani Nikula 
479df0566a6SJani Nikula 	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
480df0566a6SJani Nikula 	*cs++ = MI_NOOP;
481df0566a6SJani Nikula 	intel_ring_advance(rq, cs);
482df0566a6SJani Nikula 
483a21ce8adSChris Wilson 	i915_request_add(rq);
484df0566a6SJani Nikula 
485a21ce8adSChris Wilson 	return i915_active_wait(&overlay->last_flip);
486df0566a6SJani Nikula }
487df0566a6SJani Nikula 
intel_overlay_reset(struct drm_i915_private * dev_priv)488df0566a6SJani Nikula void intel_overlay_reset(struct drm_i915_private *dev_priv)
489df0566a6SJani Nikula {
490304ebaebSJani Nikula 	struct intel_overlay *overlay = dev_priv->display.overlay;
491df0566a6SJani Nikula 
492df0566a6SJani Nikula 	if (!overlay)
493df0566a6SJani Nikula 		return;
494df0566a6SJani Nikula 
495df0566a6SJani Nikula 	overlay->old_xscale = 0;
496df0566a6SJani Nikula 	overlay->old_yscale = 0;
497df0566a6SJani Nikula 	overlay->crtc = NULL;
498df0566a6SJani Nikula 	overlay->active = false;
499df0566a6SJani Nikula }
500df0566a6SJani Nikula 
packed_depth_bytes(u32 format)501df0566a6SJani Nikula static int packed_depth_bytes(u32 format)
502df0566a6SJani Nikula {
503df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
504df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
505df0566a6SJani Nikula 		return 4;
506df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
507df0566a6SJani Nikula 		/* return 6; not implemented */
508df0566a6SJani Nikula 	default:
509df0566a6SJani Nikula 		return -EINVAL;
510df0566a6SJani Nikula 	}
511df0566a6SJani Nikula }
512df0566a6SJani Nikula 
packed_width_bytes(u32 format,short width)513df0566a6SJani Nikula static int packed_width_bytes(u32 format, short width)
514df0566a6SJani Nikula {
515df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
516df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
517df0566a6SJani Nikula 		return width << 1;
518df0566a6SJani Nikula 	default:
519df0566a6SJani Nikula 		return -EINVAL;
520df0566a6SJani Nikula 	}
521df0566a6SJani Nikula }
522df0566a6SJani Nikula 
uv_hsubsampling(u32 format)523df0566a6SJani Nikula static int uv_hsubsampling(u32 format)
524df0566a6SJani Nikula {
525df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
526df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
527df0566a6SJani Nikula 	case I915_OVERLAY_YUV420:
528df0566a6SJani Nikula 		return 2;
529df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
530df0566a6SJani Nikula 	case I915_OVERLAY_YUV410:
531df0566a6SJani Nikula 		return 4;
532df0566a6SJani Nikula 	default:
533df0566a6SJani Nikula 		return -EINVAL;
534df0566a6SJani Nikula 	}
535df0566a6SJani Nikula }
536df0566a6SJani Nikula 
uv_vsubsampling(u32 format)537df0566a6SJani Nikula static int uv_vsubsampling(u32 format)
538df0566a6SJani Nikula {
539df0566a6SJani Nikula 	switch (format & I915_OVERLAY_DEPTH_MASK) {
540df0566a6SJani Nikula 	case I915_OVERLAY_YUV420:
541df0566a6SJani Nikula 	case I915_OVERLAY_YUV410:
542df0566a6SJani Nikula 		return 2;
543df0566a6SJani Nikula 	case I915_OVERLAY_YUV422:
544df0566a6SJani Nikula 	case I915_OVERLAY_YUV411:
545df0566a6SJani Nikula 		return 1;
546df0566a6SJani Nikula 	default:
547df0566a6SJani Nikula 		return -EINVAL;
548df0566a6SJani Nikula 	}
549df0566a6SJani Nikula }
550df0566a6SJani Nikula 
calc_swidthsw(struct drm_i915_private * dev_priv,u32 offset,u32 width)551df0566a6SJani Nikula static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
552df0566a6SJani Nikula {
553df0566a6SJani Nikula 	u32 sw;
554df0566a6SJani Nikula 
55593e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 2)
556df0566a6SJani Nikula 		sw = ALIGN((offset & 31) + width, 32);
557df0566a6SJani Nikula 	else
558df0566a6SJani Nikula 		sw = ALIGN((offset & 63) + width, 64);
559df0566a6SJani Nikula 
560df0566a6SJani Nikula 	if (sw == 0)
561df0566a6SJani Nikula 		return 0;
562df0566a6SJani Nikula 
563df0566a6SJani Nikula 	return (sw - 32) >> 3;
564df0566a6SJani Nikula }
565df0566a6SJani Nikula 
566df0566a6SJani Nikula static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
567df0566a6SJani Nikula 	[ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
568df0566a6SJani Nikula 	[ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
569df0566a6SJani Nikula 	[ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
570df0566a6SJani Nikula 	[ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
571df0566a6SJani Nikula 	[ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
572df0566a6SJani Nikula 	[ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
573df0566a6SJani Nikula 	[ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
574df0566a6SJani Nikula 	[ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
575df0566a6SJani Nikula 	[ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
576df0566a6SJani Nikula 	[ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
577df0566a6SJani Nikula 	[10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
578df0566a6SJani Nikula 	[11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
579df0566a6SJani Nikula 	[12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
580df0566a6SJani Nikula 	[13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
581df0566a6SJani Nikula 	[14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
582df0566a6SJani Nikula 	[15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
583df0566a6SJani Nikula 	[16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
584df0566a6SJani Nikula };
585df0566a6SJani Nikula 
586df0566a6SJani Nikula static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
587df0566a6SJani Nikula 	[ 0] = { 0x3000, 0x1800, 0x1800, },
588df0566a6SJani Nikula 	[ 1] = { 0xb000, 0x18d0, 0x2e60, },
589df0566a6SJani Nikula 	[ 2] = { 0xb000, 0x1990, 0x2ce0, },
590df0566a6SJani Nikula 	[ 3] = { 0xb020, 0x1a68, 0x2b40, },
591df0566a6SJani Nikula 	[ 4] = { 0xb040, 0x1b20, 0x29e0, },
592df0566a6SJani Nikula 	[ 5] = { 0xb060, 0x1bd8, 0x2880, },
593df0566a6SJani Nikula 	[ 6] = { 0xb080, 0x1c88, 0x3e60, },
594df0566a6SJani Nikula 	[ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
595df0566a6SJani Nikula 	[ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
596df0566a6SJani Nikula 	[ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
597df0566a6SJani Nikula 	[10] = { 0xb100, 0x1eb8, 0x3620, },
598df0566a6SJani Nikula 	[11] = { 0xb100, 0x1f18, 0x34a0, },
599df0566a6SJani Nikula 	[12] = { 0xb100, 0x1f68, 0x3360, },
600df0566a6SJani Nikula 	[13] = { 0xb0e0, 0x1fa8, 0x3240, },
601df0566a6SJani Nikula 	[14] = { 0xb0c0, 0x1fe0, 0x3140, },
602df0566a6SJani Nikula 	[15] = { 0xb060, 0x1ff0, 0x30a0, },
603df0566a6SJani Nikula 	[16] = { 0x3000, 0x0800, 0x3000, },
604df0566a6SJani Nikula };
605df0566a6SJani Nikula 
update_polyphase_filter(struct overlay_registers __iomem * regs)606df0566a6SJani Nikula static void update_polyphase_filter(struct overlay_registers __iomem *regs)
607df0566a6SJani Nikula {
608df0566a6SJani Nikula 	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
609df0566a6SJani Nikula 	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
610df0566a6SJani Nikula 		    sizeof(uv_static_hcoeffs));
611df0566a6SJani Nikula }
612df0566a6SJani Nikula 
update_scaling_factors(struct intel_overlay * overlay,struct overlay_registers __iomem * regs,struct drm_intel_overlay_put_image * params)613df0566a6SJani Nikula static bool update_scaling_factors(struct intel_overlay *overlay,
614df0566a6SJani Nikula 				   struct overlay_registers __iomem *regs,
615df0566a6SJani Nikula 				   struct drm_intel_overlay_put_image *params)
616df0566a6SJani Nikula {
617df0566a6SJani Nikula 	/* fixed point with a 12 bit shift */
618df0566a6SJani Nikula 	u32 xscale, yscale, xscale_UV, yscale_UV;
619df0566a6SJani Nikula #define FP_SHIFT 12
620df0566a6SJani Nikula #define FRACT_MASK 0xfff
621df0566a6SJani Nikula 	bool scale_changed = false;
622df0566a6SJani Nikula 	int uv_hscale = uv_hsubsampling(params->flags);
623df0566a6SJani Nikula 	int uv_vscale = uv_vsubsampling(params->flags);
624df0566a6SJani Nikula 
625df0566a6SJani Nikula 	if (params->dst_width > 1)
626df0566a6SJani Nikula 		xscale = ((params->src_scan_width - 1) << FP_SHIFT) /
627df0566a6SJani Nikula 			params->dst_width;
628df0566a6SJani Nikula 	else
629df0566a6SJani Nikula 		xscale = 1 << FP_SHIFT;
630df0566a6SJani Nikula 
631df0566a6SJani Nikula 	if (params->dst_height > 1)
632df0566a6SJani Nikula 		yscale = ((params->src_scan_height - 1) << FP_SHIFT) /
633df0566a6SJani Nikula 			params->dst_height;
634df0566a6SJani Nikula 	else
635df0566a6SJani Nikula 		yscale = 1 << FP_SHIFT;
636df0566a6SJani Nikula 
637df0566a6SJani Nikula 	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
638df0566a6SJani Nikula 	xscale_UV = xscale/uv_hscale;
639df0566a6SJani Nikula 	yscale_UV = yscale/uv_vscale;
640df0566a6SJani Nikula 	/* make the Y scale to UV scale ratio an exact multiply */
641df0566a6SJani Nikula 	xscale = xscale_UV * uv_hscale;
642df0566a6SJani Nikula 	yscale = yscale_UV * uv_vscale;
643df0566a6SJani Nikula 	/*} else {
644df0566a6SJani Nikula 	  xscale_UV = 0;
645df0566a6SJani Nikula 	  yscale_UV = 0;
646df0566a6SJani Nikula 	  }*/
647df0566a6SJani Nikula 
648df0566a6SJani Nikula 	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
649df0566a6SJani Nikula 		scale_changed = true;
650df0566a6SJani Nikula 	overlay->old_xscale = xscale;
651df0566a6SJani Nikula 	overlay->old_yscale = yscale;
652df0566a6SJani Nikula 
653df0566a6SJani Nikula 	iowrite32(((yscale & FRACT_MASK) << 20) |
654df0566a6SJani Nikula 		  ((xscale >> FP_SHIFT)  << 16) |
655df0566a6SJani Nikula 		  ((xscale & FRACT_MASK) << 3),
656df0566a6SJani Nikula 		 &regs->YRGBSCALE);
657df0566a6SJani Nikula 
658df0566a6SJani Nikula 	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
659df0566a6SJani Nikula 		  ((xscale_UV >> FP_SHIFT)  << 16) |
660df0566a6SJani Nikula 		  ((xscale_UV & FRACT_MASK) << 3),
661df0566a6SJani Nikula 		 &regs->UVSCALE);
662df0566a6SJani Nikula 
663df0566a6SJani Nikula 	iowrite32((((yscale    >> FP_SHIFT) << 16) |
664df0566a6SJani Nikula 		   ((yscale_UV >> FP_SHIFT) << 0)),
665df0566a6SJani Nikula 		 &regs->UVSCALEV);
666df0566a6SJani Nikula 
667df0566a6SJani Nikula 	if (scale_changed)
668df0566a6SJani Nikula 		update_polyphase_filter(regs);
669df0566a6SJani Nikula 
670df0566a6SJani Nikula 	return scale_changed;
671df0566a6SJani Nikula }
672df0566a6SJani Nikula 
update_colorkey(struct intel_overlay * overlay,struct overlay_registers __iomem * regs)673df0566a6SJani Nikula static void update_colorkey(struct intel_overlay *overlay,
674df0566a6SJani Nikula 			    struct overlay_registers __iomem *regs)
675df0566a6SJani Nikula {
676df0566a6SJani Nikula 	const struct intel_plane_state *state =
677df0566a6SJani Nikula 		to_intel_plane_state(overlay->crtc->base.primary->state);
678df0566a6SJani Nikula 	u32 key = overlay->color_key;
679df0566a6SJani Nikula 	u32 format = 0;
680df0566a6SJani Nikula 	u32 flags = 0;
681df0566a6SJani Nikula 
682df0566a6SJani Nikula 	if (overlay->color_key_enabled)
683df0566a6SJani Nikula 		flags |= DST_KEY_ENABLE;
684df0566a6SJani Nikula 
685f90a85e7SMaarten Lankhorst 	if (state->uapi.visible)
6867b3cb17aSMaarten Lankhorst 		format = state->hw.fb->format->format;
687df0566a6SJani Nikula 
688df0566a6SJani Nikula 	switch (format) {
689df0566a6SJani Nikula 	case DRM_FORMAT_C8:
6900e12b4e3SVille Syrjälä 		key = RGB8I_TO_COLORKEY(key);
6910e12b4e3SVille Syrjälä 		flags |= CLK_RGB24_MASK;
692df0566a6SJani Nikula 		break;
693df0566a6SJani Nikula 	case DRM_FORMAT_XRGB1555:
694df0566a6SJani Nikula 		key = RGB15_TO_COLORKEY(key);
695df0566a6SJani Nikula 		flags |= CLK_RGB15_MASK;
696df0566a6SJani Nikula 		break;
697df0566a6SJani Nikula 	case DRM_FORMAT_RGB565:
698df0566a6SJani Nikula 		key = RGB16_TO_COLORKEY(key);
699df0566a6SJani Nikula 		flags |= CLK_RGB16_MASK;
700df0566a6SJani Nikula 		break;
7010e12b4e3SVille Syrjälä 	case DRM_FORMAT_XRGB2101010:
7020e12b4e3SVille Syrjälä 	case DRM_FORMAT_XBGR2101010:
7030e12b4e3SVille Syrjälä 		key = RGB30_TO_COLORKEY(key);
7040e12b4e3SVille Syrjälä 		flags |= CLK_RGB24_MASK;
7050e12b4e3SVille Syrjälä 		break;
706df0566a6SJani Nikula 	default:
707df0566a6SJani Nikula 		flags |= CLK_RGB24_MASK;
708df0566a6SJani Nikula 		break;
709df0566a6SJani Nikula 	}
710df0566a6SJani Nikula 
711df0566a6SJani Nikula 	iowrite32(key, &regs->DCLRKV);
712df0566a6SJani Nikula 	iowrite32(flags, &regs->DCLRKM);
713df0566a6SJani Nikula }
714df0566a6SJani Nikula 
overlay_cmd_reg(struct drm_intel_overlay_put_image * params)715df0566a6SJani Nikula static u32 overlay_cmd_reg(struct drm_intel_overlay_put_image *params)
716df0566a6SJani Nikula {
717df0566a6SJani Nikula 	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
718df0566a6SJani Nikula 
719df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
720df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
721df0566a6SJani Nikula 		case I915_OVERLAY_YUV422:
722df0566a6SJani Nikula 			cmd |= OCMD_YUV_422_PLANAR;
723df0566a6SJani Nikula 			break;
724df0566a6SJani Nikula 		case I915_OVERLAY_YUV420:
725df0566a6SJani Nikula 			cmd |= OCMD_YUV_420_PLANAR;
726df0566a6SJani Nikula 			break;
727df0566a6SJani Nikula 		case I915_OVERLAY_YUV411:
728df0566a6SJani Nikula 		case I915_OVERLAY_YUV410:
729df0566a6SJani Nikula 			cmd |= OCMD_YUV_410_PLANAR;
730df0566a6SJani Nikula 			break;
731df0566a6SJani Nikula 		}
732df0566a6SJani Nikula 	} else { /* YUV packed */
733df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
734df0566a6SJani Nikula 		case I915_OVERLAY_YUV422:
735df0566a6SJani Nikula 			cmd |= OCMD_YUV_422_PACKED;
736df0566a6SJani Nikula 			break;
737df0566a6SJani Nikula 		case I915_OVERLAY_YUV411:
738df0566a6SJani Nikula 			cmd |= OCMD_YUV_411_PACKED;
739df0566a6SJani Nikula 			break;
740df0566a6SJani Nikula 		}
741df0566a6SJani Nikula 
742df0566a6SJani Nikula 		switch (params->flags & I915_OVERLAY_SWAP_MASK) {
743df0566a6SJani Nikula 		case I915_OVERLAY_NO_SWAP:
744df0566a6SJani Nikula 			break;
745df0566a6SJani Nikula 		case I915_OVERLAY_UV_SWAP:
746df0566a6SJani Nikula 			cmd |= OCMD_UV_SWAP;
747df0566a6SJani Nikula 			break;
748df0566a6SJani Nikula 		case I915_OVERLAY_Y_SWAP:
749df0566a6SJani Nikula 			cmd |= OCMD_Y_SWAP;
750df0566a6SJani Nikula 			break;
751df0566a6SJani Nikula 		case I915_OVERLAY_Y_AND_UV_SWAP:
752df0566a6SJani Nikula 			cmd |= OCMD_Y_AND_UV_SWAP;
753df0566a6SJani Nikula 			break;
754df0566a6SJani Nikula 		}
755df0566a6SJani Nikula 	}
756df0566a6SJani Nikula 
757df0566a6SJani Nikula 	return cmd;
758df0566a6SJani Nikula }
759df0566a6SJani Nikula 
intel_overlay_pin_fb(struct drm_i915_gem_object * new_bo)7601b321026SMaarten Lankhorst static struct i915_vma *intel_overlay_pin_fb(struct drm_i915_gem_object *new_bo)
7611b321026SMaarten Lankhorst {
7621b321026SMaarten Lankhorst 	struct i915_gem_ww_ctx ww;
7631b321026SMaarten Lankhorst 	struct i915_vma *vma;
7641b321026SMaarten Lankhorst 	int ret;
7651b321026SMaarten Lankhorst 
7661b321026SMaarten Lankhorst 	i915_gem_ww_ctx_init(&ww, true);
7671b321026SMaarten Lankhorst retry:
7681b321026SMaarten Lankhorst 	ret = i915_gem_object_lock(new_bo, &ww);
7691b321026SMaarten Lankhorst 	if (!ret) {
7701b321026SMaarten Lankhorst 		vma = i915_gem_object_pin_to_display_plane(new_bo, &ww, 0,
7711b321026SMaarten Lankhorst 							   NULL, PIN_MAPPABLE);
7721b321026SMaarten Lankhorst 		ret = PTR_ERR_OR_ZERO(vma);
7731b321026SMaarten Lankhorst 	}
7741b321026SMaarten Lankhorst 	if (ret == -EDEADLK) {
7751b321026SMaarten Lankhorst 		ret = i915_gem_ww_ctx_backoff(&ww);
7761b321026SMaarten Lankhorst 		if (!ret)
7771b321026SMaarten Lankhorst 			goto retry;
7781b321026SMaarten Lankhorst 	}
7791b321026SMaarten Lankhorst 	i915_gem_ww_ctx_fini(&ww);
7801b321026SMaarten Lankhorst 	if (ret)
7811b321026SMaarten Lankhorst 		return ERR_PTR(ret);
7821b321026SMaarten Lankhorst 
7831b321026SMaarten Lankhorst 	return vma;
7841b321026SMaarten Lankhorst }
7851b321026SMaarten Lankhorst 
intel_overlay_do_put_image(struct intel_overlay * overlay,struct drm_i915_gem_object * new_bo,struct drm_intel_overlay_put_image * params)786df0566a6SJani Nikula static int intel_overlay_do_put_image(struct intel_overlay *overlay,
787df0566a6SJani Nikula 				      struct drm_i915_gem_object *new_bo,
788df0566a6SJani Nikula 				      struct drm_intel_overlay_put_image *params)
789df0566a6SJani Nikula {
790df0566a6SJani Nikula 	struct overlay_registers __iomem *regs = overlay->regs;
791df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
792df0566a6SJani Nikula 	u32 swidth, swidthsw, sheight, ostride;
793df0566a6SJani Nikula 	enum pipe pipe = overlay->crtc->pipe;
794df0566a6SJani Nikula 	bool scale_changed = false;
795df0566a6SJani Nikula 	struct i915_vma *vma;
796df0566a6SJani Nikula 	int ret, tmp_width;
797df0566a6SJani Nikula 
798b0b2ed0cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm,
799b0b2ed0cSPankaj Bharadiya 		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
800df0566a6SJani Nikula 
801df0566a6SJani Nikula 	ret = intel_overlay_release_old_vid(overlay);
802df0566a6SJani Nikula 	if (ret != 0)
803df0566a6SJani Nikula 		return ret;
804df0566a6SJani Nikula 
805df0566a6SJani Nikula 	atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
806df0566a6SJani Nikula 
8071b321026SMaarten Lankhorst 	vma = intel_overlay_pin_fb(new_bo);
80863b6c7beSDan Carpenter 	if (IS_ERR(vma)) {
80963b6c7beSDan Carpenter 		ret = PTR_ERR(vma);
810df0566a6SJani Nikula 		goto out_pin_section;
81163b6c7beSDan Carpenter 	}
8121b321026SMaarten Lankhorst 
813da42104fSChris Wilson 	i915_gem_object_flush_frontbuffer(new_bo, ORIGIN_DIRTYFB);
814df0566a6SJani Nikula 
815df0566a6SJani Nikula 	if (!overlay->active) {
816e0b5d48eSVille Syrjälä 		const struct intel_crtc_state *crtc_state =
817e0b5d48eSVille Syrjälä 			overlay->crtc->config;
818e0b5d48eSVille Syrjälä 		u32 oconfig = 0;
819df0566a6SJani Nikula 
820e0b5d48eSVille Syrjälä 		if (crtc_state->gamma_enable &&
821e0b5d48eSVille Syrjälä 		    crtc_state->gamma_mode == GAMMA_MODE_MODE_8BIT)
822e0b5d48eSVille Syrjälä 			oconfig |= OCONF_CC_OUT_8BIT;
8237cd0f220SVille Syrjälä 		if (crtc_state->gamma_enable)
8247cd0f220SVille Syrjälä 			oconfig |= OCONF_GAMMA2_ENABLE;
82593e7e61eSLucas De Marchi 		if (DISPLAY_VER(dev_priv) == 4)
826df0566a6SJani Nikula 			oconfig |= OCONF_CSC_MODE_BT709;
827df0566a6SJani Nikula 		oconfig |= pipe == 0 ?
828df0566a6SJani Nikula 			OCONF_PIPE_A : OCONF_PIPE_B;
829df0566a6SJani Nikula 		iowrite32(oconfig, &regs->OCONFIG);
830df0566a6SJani Nikula 
831df0566a6SJani Nikula 		ret = intel_overlay_on(overlay);
832df0566a6SJani Nikula 		if (ret != 0)
833df0566a6SJani Nikula 			goto out_unpin;
834df0566a6SJani Nikula 	}
835df0566a6SJani Nikula 
836df0566a6SJani Nikula 	iowrite32(params->dst_y << 16 | params->dst_x, &regs->DWINPOS);
837df0566a6SJani Nikula 	iowrite32(params->dst_height << 16 | params->dst_width, &regs->DWINSZ);
838df0566a6SJani Nikula 
839df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PACKED)
840df0566a6SJani Nikula 		tmp_width = packed_width_bytes(params->flags,
841df0566a6SJani Nikula 					       params->src_width);
842df0566a6SJani Nikula 	else
843df0566a6SJani Nikula 		tmp_width = params->src_width;
844df0566a6SJani Nikula 
845df0566a6SJani Nikula 	swidth = params->src_width;
846df0566a6SJani Nikula 	swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
847df0566a6SJani Nikula 	sheight = params->src_height;
848df0566a6SJani Nikula 	iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
849df0566a6SJani Nikula 	ostride = params->stride_Y;
850df0566a6SJani Nikula 
851df0566a6SJani Nikula 	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
852df0566a6SJani Nikula 		int uv_hscale = uv_hsubsampling(params->flags);
853df0566a6SJani Nikula 		int uv_vscale = uv_vsubsampling(params->flags);
854df0566a6SJani Nikula 		u32 tmp_U, tmp_V;
855df0566a6SJani Nikula 
856df0566a6SJani Nikula 		swidth |= (params->src_width / uv_hscale) << 16;
857df0566a6SJani Nikula 		sheight |= (params->src_height / uv_vscale) << 16;
858df0566a6SJani Nikula 
859df0566a6SJani Nikula 		tmp_U = calc_swidthsw(dev_priv, params->offset_U,
860df0566a6SJani Nikula 				      params->src_width / uv_hscale);
861df0566a6SJani Nikula 		tmp_V = calc_swidthsw(dev_priv, params->offset_V,
862df0566a6SJani Nikula 				      params->src_width / uv_hscale);
863df0566a6SJani Nikula 		swidthsw |= max(tmp_U, tmp_V) << 16;
864df0566a6SJani Nikula 
865df0566a6SJani Nikula 		iowrite32(i915_ggtt_offset(vma) + params->offset_U,
866df0566a6SJani Nikula 			  &regs->OBUF_0U);
867df0566a6SJani Nikula 		iowrite32(i915_ggtt_offset(vma) + params->offset_V,
868df0566a6SJani Nikula 			  &regs->OBUF_0V);
869df0566a6SJani Nikula 
870df0566a6SJani Nikula 		ostride |= params->stride_UV << 16;
871df0566a6SJani Nikula 	}
872df0566a6SJani Nikula 
873df0566a6SJani Nikula 	iowrite32(swidth, &regs->SWIDTH);
874df0566a6SJani Nikula 	iowrite32(swidthsw, &regs->SWIDTHSW);
875df0566a6SJani Nikula 	iowrite32(sheight, &regs->SHEIGHT);
876df0566a6SJani Nikula 	iowrite32(ostride, &regs->OSTRIDE);
877df0566a6SJani Nikula 
878df0566a6SJani Nikula 	scale_changed = update_scaling_factors(overlay, regs, params);
879df0566a6SJani Nikula 
880df0566a6SJani Nikula 	update_colorkey(overlay, regs);
881df0566a6SJani Nikula 
882df0566a6SJani Nikula 	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
883df0566a6SJani Nikula 
884df0566a6SJani Nikula 	ret = intel_overlay_continue(overlay, vma, scale_changed);
885df0566a6SJani Nikula 	if (ret)
886df0566a6SJani Nikula 		goto out_unpin;
887df0566a6SJani Nikula 
888df0566a6SJani Nikula 	return 0;
889df0566a6SJani Nikula 
890df0566a6SJani Nikula out_unpin:
891761c70a5SChris Wilson 	i915_vma_unpin(vma);
892df0566a6SJani Nikula out_pin_section:
893df0566a6SJani Nikula 	atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
894df0566a6SJani Nikula 
895df0566a6SJani Nikula 	return ret;
896df0566a6SJani Nikula }
897df0566a6SJani Nikula 
intel_overlay_switch_off(struct intel_overlay * overlay)898df0566a6SJani Nikula int intel_overlay_switch_off(struct intel_overlay *overlay)
899df0566a6SJani Nikula {
900df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
901df0566a6SJani Nikula 	int ret;
902df0566a6SJani Nikula 
903b0b2ed0cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm,
904b0b2ed0cSPankaj Bharadiya 		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
905df0566a6SJani Nikula 
906df0566a6SJani Nikula 	ret = intel_overlay_recover_from_interrupt(overlay);
907df0566a6SJani Nikula 	if (ret != 0)
908df0566a6SJani Nikula 		return ret;
909df0566a6SJani Nikula 
910df0566a6SJani Nikula 	if (!overlay->active)
911df0566a6SJani Nikula 		return 0;
912df0566a6SJani Nikula 
913df0566a6SJani Nikula 	ret = intel_overlay_release_old_vid(overlay);
914df0566a6SJani Nikula 	if (ret != 0)
915df0566a6SJani Nikula 		return ret;
916df0566a6SJani Nikula 
917df0566a6SJani Nikula 	iowrite32(0, &overlay->regs->OCMD);
918df0566a6SJani Nikula 
919df0566a6SJani Nikula 	return intel_overlay_off(overlay);
920df0566a6SJani Nikula }
921df0566a6SJani Nikula 
check_overlay_possible_on_crtc(struct intel_overlay * overlay,struct intel_crtc * crtc)922df0566a6SJani Nikula static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
923df0566a6SJani Nikula 					  struct intel_crtc *crtc)
924df0566a6SJani Nikula {
925df0566a6SJani Nikula 	if (!crtc->active)
926df0566a6SJani Nikula 		return -EINVAL;
927df0566a6SJani Nikula 
928df0566a6SJani Nikula 	/* can't use the overlay with double wide pipe */
929df0566a6SJani Nikula 	if (crtc->config->double_wide)
930df0566a6SJani Nikula 		return -EINVAL;
931df0566a6SJani Nikula 
932df0566a6SJani Nikula 	return 0;
933df0566a6SJani Nikula }
934df0566a6SJani Nikula 
update_pfit_vscale_ratio(struct intel_overlay * overlay)935df0566a6SJani Nikula static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
936df0566a6SJani Nikula {
937df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = overlay->i915;
938df0566a6SJani Nikula 	u32 ratio;
939df0566a6SJani Nikula 
940df0566a6SJani Nikula 	/* XXX: This is not the same logic as in the xorg driver, but more in
941df0566a6SJani Nikula 	 * line with the intel documentation for the i965
942df0566a6SJani Nikula 	 */
943005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4) {
94408df6d30SVille Syrjälä 		u32 tmp = intel_de_read(dev_priv, PFIT_PGM_RATIOS);
94508df6d30SVille Syrjälä 
946df0566a6SJani Nikula 		/* on i965 use the PGM reg to read out the autoscaler values */
94708df6d30SVille Syrjälä 		ratio = REG_FIELD_GET(PFIT_VERT_SCALE_MASK_965, tmp);
948df0566a6SJani Nikula 	} else {
94908df6d30SVille Syrjälä 		u32 tmp;
95008df6d30SVille Syrjälä 
951e27525ccSVille Syrjälä 		if (intel_de_read(dev_priv, PFIT_CONTROL) & PFIT_VERT_AUTO_SCALE)
95208df6d30SVille Syrjälä 			tmp = intel_de_read(dev_priv, PFIT_AUTO_RATIOS);
953df0566a6SJani Nikula 		else
95408df6d30SVille Syrjälä 			tmp = intel_de_read(dev_priv, PFIT_PGM_RATIOS);
95508df6d30SVille Syrjälä 
95608df6d30SVille Syrjälä 		ratio = REG_FIELD_GET(PFIT_VERT_SCALE_MASK, tmp);
957df0566a6SJani Nikula 	}
958df0566a6SJani Nikula 
959df0566a6SJani Nikula 	overlay->pfit_vscale_ratio = ratio;
960df0566a6SJani Nikula }
961df0566a6SJani Nikula 
check_overlay_dst(struct intel_overlay * overlay,struct drm_intel_overlay_put_image * rec)962df0566a6SJani Nikula static int check_overlay_dst(struct intel_overlay *overlay,
963df0566a6SJani Nikula 			     struct drm_intel_overlay_put_image *rec)
964df0566a6SJani Nikula {
9658d8b2dd3SVille Syrjälä 	const struct intel_crtc_state *crtc_state =
966df0566a6SJani Nikula 		overlay->crtc->config;
9678d8b2dd3SVille Syrjälä 	struct drm_rect req, clipped;
968df0566a6SJani Nikula 
9698d8b2dd3SVille Syrjälä 	drm_rect_init(&req, rec->dst_x, rec->dst_y,
9708d8b2dd3SVille Syrjälä 		      rec->dst_width, rec->dst_height);
9718d8b2dd3SVille Syrjälä 
9728d8b2dd3SVille Syrjälä 	clipped = req;
9738d8b2dd3SVille Syrjälä 	drm_rect_intersect(&clipped, &crtc_state->pipe_src);
9748d8b2dd3SVille Syrjälä 
9758d8b2dd3SVille Syrjälä 	if (!drm_rect_visible(&clipped) ||
9768d8b2dd3SVille Syrjälä 	    !drm_rect_equals(&clipped, &req))
977cf5b64f7SDan Carpenter 		return -EINVAL;
978cf5b64f7SDan Carpenter 
979df0566a6SJani Nikula 	return 0;
980df0566a6SJani Nikula }
981df0566a6SJani Nikula 
check_overlay_scaling(struct drm_intel_overlay_put_image * rec)982df0566a6SJani Nikula static int check_overlay_scaling(struct drm_intel_overlay_put_image *rec)
983df0566a6SJani Nikula {
984df0566a6SJani Nikula 	u32 tmp;
985df0566a6SJani Nikula 
986df0566a6SJani Nikula 	/* downscaling limit is 8.0 */
987df0566a6SJani Nikula 	tmp = ((rec->src_scan_height << 16) / rec->dst_height) >> 16;
988df0566a6SJani Nikula 	if (tmp > 7)
989df0566a6SJani Nikula 		return -EINVAL;
990df0566a6SJani Nikula 
991df0566a6SJani Nikula 	tmp = ((rec->src_scan_width << 16) / rec->dst_width) >> 16;
992df0566a6SJani Nikula 	if (tmp > 7)
993df0566a6SJani Nikula 		return -EINVAL;
994df0566a6SJani Nikula 
995df0566a6SJani Nikula 	return 0;
996df0566a6SJani Nikula }
997df0566a6SJani Nikula 
check_overlay_src(struct drm_i915_private * dev_priv,struct drm_intel_overlay_put_image * rec,struct drm_i915_gem_object * new_bo)998df0566a6SJani Nikula static int check_overlay_src(struct drm_i915_private *dev_priv,
999df0566a6SJani Nikula 			     struct drm_intel_overlay_put_image *rec,
1000df0566a6SJani Nikula 			     struct drm_i915_gem_object *new_bo)
1001df0566a6SJani Nikula {
1002df0566a6SJani Nikula 	int uv_hscale = uv_hsubsampling(rec->flags);
1003df0566a6SJani Nikula 	int uv_vscale = uv_vsubsampling(rec->flags);
1004df0566a6SJani Nikula 	u32 stride_mask;
1005df0566a6SJani Nikula 	int depth;
1006df0566a6SJani Nikula 	u32 tmp;
1007df0566a6SJani Nikula 
1008df0566a6SJani Nikula 	/* check src dimensions */
1009df0566a6SJani Nikula 	if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
1010df0566a6SJani Nikula 		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
1011df0566a6SJani Nikula 		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
1012df0566a6SJani Nikula 			return -EINVAL;
1013df0566a6SJani Nikula 	} else {
1014df0566a6SJani Nikula 		if (rec->src_height > IMAGE_MAX_HEIGHT ||
1015df0566a6SJani Nikula 		    rec->src_width  > IMAGE_MAX_WIDTH)
1016df0566a6SJani Nikula 			return -EINVAL;
1017df0566a6SJani Nikula 	}
1018df0566a6SJani Nikula 
1019df0566a6SJani Nikula 	/* better safe than sorry, use 4 as the maximal subsampling ratio */
1020df0566a6SJani Nikula 	if (rec->src_height < N_VERT_Y_TAPS*4 ||
1021df0566a6SJani Nikula 	    rec->src_width  < N_HORIZ_Y_TAPS*4)
1022df0566a6SJani Nikula 		return -EINVAL;
1023df0566a6SJani Nikula 
1024df0566a6SJani Nikula 	/* check alignment constraints */
1025df0566a6SJani Nikula 	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1026df0566a6SJani Nikula 	case I915_OVERLAY_RGB:
1027df0566a6SJani Nikula 		/* not implemented */
1028df0566a6SJani Nikula 		return -EINVAL;
1029df0566a6SJani Nikula 
1030df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PACKED:
1031df0566a6SJani Nikula 		if (uv_vscale != 1)
1032df0566a6SJani Nikula 			return -EINVAL;
1033df0566a6SJani Nikula 
1034df0566a6SJani Nikula 		depth = packed_depth_bytes(rec->flags);
1035df0566a6SJani Nikula 		if (depth < 0)
1036df0566a6SJani Nikula 			return depth;
1037df0566a6SJani Nikula 
1038df0566a6SJani Nikula 		/* ignore UV planes */
1039df0566a6SJani Nikula 		rec->stride_UV = 0;
1040df0566a6SJani Nikula 		rec->offset_U = 0;
1041df0566a6SJani Nikula 		rec->offset_V = 0;
1042df0566a6SJani Nikula 		/* check pixel alignment */
1043df0566a6SJani Nikula 		if (rec->offset_Y % depth)
1044df0566a6SJani Nikula 			return -EINVAL;
1045df0566a6SJani Nikula 		break;
1046df0566a6SJani Nikula 
1047df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PLANAR:
1048df0566a6SJani Nikula 		if (uv_vscale < 0 || uv_hscale < 0)
1049df0566a6SJani Nikula 			return -EINVAL;
1050df0566a6SJani Nikula 		/* no offset restrictions for planar formats */
1051df0566a6SJani Nikula 		break;
1052df0566a6SJani Nikula 
1053df0566a6SJani Nikula 	default:
1054df0566a6SJani Nikula 		return -EINVAL;
1055df0566a6SJani Nikula 	}
1056df0566a6SJani Nikula 
1057df0566a6SJani Nikula 	if (rec->src_width % uv_hscale)
1058df0566a6SJani Nikula 		return -EINVAL;
1059df0566a6SJani Nikula 
1060df0566a6SJani Nikula 	/* stride checking */
1061df0566a6SJani Nikula 	if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1062df0566a6SJani Nikula 		stride_mask = 255;
1063df0566a6SJani Nikula 	else
1064df0566a6SJani Nikula 		stride_mask = 63;
1065df0566a6SJani Nikula 
1066df0566a6SJani Nikula 	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1067df0566a6SJani Nikula 		return -EINVAL;
106893e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 4 && rec->stride_Y < 512)
1069df0566a6SJani Nikula 		return -EINVAL;
1070df0566a6SJani Nikula 
1071df0566a6SJani Nikula 	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1072df0566a6SJani Nikula 		4096 : 8192;
1073df0566a6SJani Nikula 	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1074df0566a6SJani Nikula 		return -EINVAL;
1075df0566a6SJani Nikula 
1076df0566a6SJani Nikula 	/* check buffer dimensions */
1077df0566a6SJani Nikula 	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1078df0566a6SJani Nikula 	case I915_OVERLAY_RGB:
1079df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PACKED:
1080df0566a6SJani Nikula 		/* always 4 Y values per depth pixels */
1081df0566a6SJani Nikula 		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1082df0566a6SJani Nikula 			return -EINVAL;
1083df0566a6SJani Nikula 
1084df0566a6SJani Nikula 		tmp = rec->stride_Y*rec->src_height;
1085df0566a6SJani Nikula 		if (rec->offset_Y + tmp > new_bo->base.size)
1086df0566a6SJani Nikula 			return -EINVAL;
1087df0566a6SJani Nikula 		break;
1088df0566a6SJani Nikula 
1089df0566a6SJani Nikula 	case I915_OVERLAY_YUV_PLANAR:
1090df0566a6SJani Nikula 		if (rec->src_width > rec->stride_Y)
1091df0566a6SJani Nikula 			return -EINVAL;
1092df0566a6SJani Nikula 		if (rec->src_width/uv_hscale > rec->stride_UV)
1093df0566a6SJani Nikula 			return -EINVAL;
1094df0566a6SJani Nikula 
1095df0566a6SJani Nikula 		tmp = rec->stride_Y * rec->src_height;
1096df0566a6SJani Nikula 		if (rec->offset_Y + tmp > new_bo->base.size)
1097df0566a6SJani Nikula 			return -EINVAL;
1098df0566a6SJani Nikula 
1099df0566a6SJani Nikula 		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1100df0566a6SJani Nikula 		if (rec->offset_U + tmp > new_bo->base.size ||
1101df0566a6SJani Nikula 		    rec->offset_V + tmp > new_bo->base.size)
1102df0566a6SJani Nikula 			return -EINVAL;
1103df0566a6SJani Nikula 		break;
1104df0566a6SJani Nikula 	}
1105df0566a6SJani Nikula 
1106df0566a6SJani Nikula 	return 0;
1107df0566a6SJani Nikula }
1108df0566a6SJani Nikula 
intel_overlay_put_image_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)1109df0566a6SJani Nikula int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1110df0566a6SJani Nikula 				  struct drm_file *file_priv)
1111df0566a6SJani Nikula {
1112df0566a6SJani Nikula 	struct drm_intel_overlay_put_image *params = data;
1113df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1114df0566a6SJani Nikula 	struct intel_overlay *overlay;
1115df0566a6SJani Nikula 	struct drm_crtc *drmmode_crtc;
1116df0566a6SJani Nikula 	struct intel_crtc *crtc;
1117df0566a6SJani Nikula 	struct drm_i915_gem_object *new_bo;
1118df0566a6SJani Nikula 	int ret;
1119df0566a6SJani Nikula 
1120304ebaebSJani Nikula 	overlay = dev_priv->display.overlay;
1121df0566a6SJani Nikula 	if (!overlay) {
11223c4e93e9SWambui Karuga 		drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1123df0566a6SJani Nikula 		return -ENODEV;
1124df0566a6SJani Nikula 	}
1125df0566a6SJani Nikula 
1126df0566a6SJani Nikula 	if (!(params->flags & I915_OVERLAY_ENABLE)) {
1127df0566a6SJani Nikula 		drm_modeset_lock_all(dev);
1128df0566a6SJani Nikula 		ret = intel_overlay_switch_off(overlay);
1129df0566a6SJani Nikula 		drm_modeset_unlock_all(dev);
1130df0566a6SJani Nikula 
1131df0566a6SJani Nikula 		return ret;
1132df0566a6SJani Nikula 	}
1133df0566a6SJani Nikula 
1134df0566a6SJani Nikula 	drmmode_crtc = drm_crtc_find(dev, file_priv, params->crtc_id);
1135df0566a6SJani Nikula 	if (!drmmode_crtc)
1136df0566a6SJani Nikula 		return -ENOENT;
1137df0566a6SJani Nikula 	crtc = to_intel_crtc(drmmode_crtc);
1138df0566a6SJani Nikula 
1139df0566a6SJani Nikula 	new_bo = i915_gem_object_lookup(file_priv, params->bo_handle);
1140df0566a6SJani Nikula 	if (!new_bo)
1141df0566a6SJani Nikula 		return -ENOENT;
1142df0566a6SJani Nikula 
1143df0566a6SJani Nikula 	drm_modeset_lock_all(dev);
1144df0566a6SJani Nikula 
1145df0566a6SJani Nikula 	if (i915_gem_object_is_tiled(new_bo)) {
11463c4e93e9SWambui Karuga 		drm_dbg_kms(&dev_priv->drm,
11473c4e93e9SWambui Karuga 			    "buffer used for overlay image can not be tiled\n");
1148df0566a6SJani Nikula 		ret = -EINVAL;
1149df0566a6SJani Nikula 		goto out_unlock;
1150df0566a6SJani Nikula 	}
1151df0566a6SJani Nikula 
1152df0566a6SJani Nikula 	ret = intel_overlay_recover_from_interrupt(overlay);
1153df0566a6SJani Nikula 	if (ret != 0)
1154df0566a6SJani Nikula 		goto out_unlock;
1155df0566a6SJani Nikula 
1156df0566a6SJani Nikula 	if (overlay->crtc != crtc) {
1157df0566a6SJani Nikula 		ret = intel_overlay_switch_off(overlay);
1158df0566a6SJani Nikula 		if (ret != 0)
1159df0566a6SJani Nikula 			goto out_unlock;
1160df0566a6SJani Nikula 
1161df0566a6SJani Nikula 		ret = check_overlay_possible_on_crtc(overlay, crtc);
1162df0566a6SJani Nikula 		if (ret != 0)
1163df0566a6SJani Nikula 			goto out_unlock;
1164df0566a6SJani Nikula 
1165df0566a6SJani Nikula 		overlay->crtc = crtc;
1166df0566a6SJani Nikula 		crtc->overlay = overlay;
1167df0566a6SJani Nikula 
1168df0566a6SJani Nikula 		/* line too wide, i.e. one-line-mode */
116926111a16SVille Syrjälä 		if (drm_rect_width(&crtc->config->pipe_src) > 1024 &&
1170df0566a6SJani Nikula 		    crtc->config->gmch_pfit.control & PFIT_ENABLE) {
1171df0566a6SJani Nikula 			overlay->pfit_active = true;
1172df0566a6SJani Nikula 			update_pfit_vscale_ratio(overlay);
1173df0566a6SJani Nikula 		} else
1174df0566a6SJani Nikula 			overlay->pfit_active = false;
1175df0566a6SJani Nikula 	}
1176df0566a6SJani Nikula 
1177df0566a6SJani Nikula 	ret = check_overlay_dst(overlay, params);
1178df0566a6SJani Nikula 	if (ret != 0)
1179df0566a6SJani Nikula 		goto out_unlock;
1180df0566a6SJani Nikula 
1181df0566a6SJani Nikula 	if (overlay->pfit_active) {
1182df0566a6SJani Nikula 		params->dst_y = (((u32)params->dst_y << 12) /
1183df0566a6SJani Nikula 				 overlay->pfit_vscale_ratio);
1184df0566a6SJani Nikula 		/* shifting right rounds downwards, so add 1 */
1185df0566a6SJani Nikula 		params->dst_height = (((u32)params->dst_height << 12) /
1186df0566a6SJani Nikula 				 overlay->pfit_vscale_ratio) + 1;
1187df0566a6SJani Nikula 	}
1188df0566a6SJani Nikula 
1189df0566a6SJani Nikula 	if (params->src_scan_height > params->src_height ||
1190df0566a6SJani Nikula 	    params->src_scan_width > params->src_width) {
1191df0566a6SJani Nikula 		ret = -EINVAL;
1192df0566a6SJani Nikula 		goto out_unlock;
1193df0566a6SJani Nikula 	}
1194df0566a6SJani Nikula 
1195df0566a6SJani Nikula 	ret = check_overlay_src(dev_priv, params, new_bo);
1196df0566a6SJani Nikula 	if (ret != 0)
1197df0566a6SJani Nikula 		goto out_unlock;
1198df0566a6SJani Nikula 
1199df0566a6SJani Nikula 	/* Check scaling after src size to prevent a divide-by-zero. */
1200df0566a6SJani Nikula 	ret = check_overlay_scaling(params);
1201df0566a6SJani Nikula 	if (ret != 0)
1202df0566a6SJani Nikula 		goto out_unlock;
1203df0566a6SJani Nikula 
1204df0566a6SJani Nikula 	ret = intel_overlay_do_put_image(overlay, new_bo, params);
1205df0566a6SJani Nikula 	if (ret != 0)
1206df0566a6SJani Nikula 		goto out_unlock;
1207df0566a6SJani Nikula 
1208df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1209df0566a6SJani Nikula 	i915_gem_object_put(new_bo);
1210df0566a6SJani Nikula 
1211df0566a6SJani Nikula 	return 0;
1212df0566a6SJani Nikula 
1213df0566a6SJani Nikula out_unlock:
1214df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1215df0566a6SJani Nikula 	i915_gem_object_put(new_bo);
1216df0566a6SJani Nikula 
1217df0566a6SJani Nikula 	return ret;
1218df0566a6SJani Nikula }
1219df0566a6SJani Nikula 
update_reg_attrs(struct intel_overlay * overlay,struct overlay_registers __iomem * regs)1220df0566a6SJani Nikula static void update_reg_attrs(struct intel_overlay *overlay,
1221df0566a6SJani Nikula 			     struct overlay_registers __iomem *regs)
1222df0566a6SJani Nikula {
1223df0566a6SJani Nikula 	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1224df0566a6SJani Nikula 		  &regs->OCLRC0);
1225df0566a6SJani Nikula 	iowrite32(overlay->saturation, &regs->OCLRC1);
1226df0566a6SJani Nikula }
1227df0566a6SJani Nikula 
check_gamma_bounds(u32 gamma1,u32 gamma2)1228df0566a6SJani Nikula static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1229df0566a6SJani Nikula {
1230df0566a6SJani Nikula 	int i;
1231df0566a6SJani Nikula 
1232df0566a6SJani Nikula 	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1233df0566a6SJani Nikula 		return false;
1234df0566a6SJani Nikula 
1235df0566a6SJani Nikula 	for (i = 0; i < 3; i++) {
1236df0566a6SJani Nikula 		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1237df0566a6SJani Nikula 			return false;
1238df0566a6SJani Nikula 	}
1239df0566a6SJani Nikula 
1240df0566a6SJani Nikula 	return true;
1241df0566a6SJani Nikula }
1242df0566a6SJani Nikula 
check_gamma5_errata(u32 gamma5)1243df0566a6SJani Nikula static bool check_gamma5_errata(u32 gamma5)
1244df0566a6SJani Nikula {
1245df0566a6SJani Nikula 	int i;
1246df0566a6SJani Nikula 
1247df0566a6SJani Nikula 	for (i = 0; i < 3; i++) {
1248df0566a6SJani Nikula 		if (((gamma5 >> i*8) & 0xff) == 0x80)
1249df0566a6SJani Nikula 			return false;
1250df0566a6SJani Nikula 	}
1251df0566a6SJani Nikula 
1252df0566a6SJani Nikula 	return true;
1253df0566a6SJani Nikula }
1254df0566a6SJani Nikula 
check_gamma(struct drm_intel_overlay_attrs * attrs)1255df0566a6SJani Nikula static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1256df0566a6SJani Nikula {
1257df0566a6SJani Nikula 	if (!check_gamma_bounds(0, attrs->gamma0) ||
1258df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1259df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1260df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1261df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1262df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1263df0566a6SJani Nikula 	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1264df0566a6SJani Nikula 		return -EINVAL;
1265df0566a6SJani Nikula 
1266df0566a6SJani Nikula 	if (!check_gamma5_errata(attrs->gamma5))
1267df0566a6SJani Nikula 		return -EINVAL;
1268df0566a6SJani Nikula 
1269df0566a6SJani Nikula 	return 0;
1270df0566a6SJani Nikula }
1271df0566a6SJani Nikula 
intel_overlay_attrs_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)1272df0566a6SJani Nikula int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1273df0566a6SJani Nikula 			      struct drm_file *file_priv)
1274df0566a6SJani Nikula {
1275df0566a6SJani Nikula 	struct drm_intel_overlay_attrs *attrs = data;
1276df0566a6SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1277df0566a6SJani Nikula 	struct intel_overlay *overlay;
1278df0566a6SJani Nikula 	int ret;
1279df0566a6SJani Nikula 
1280304ebaebSJani Nikula 	overlay = dev_priv->display.overlay;
1281df0566a6SJani Nikula 	if (!overlay) {
12823c4e93e9SWambui Karuga 		drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1283df0566a6SJani Nikula 		return -ENODEV;
1284df0566a6SJani Nikula 	}
1285df0566a6SJani Nikula 
1286df0566a6SJani Nikula 	drm_modeset_lock_all(dev);
1287df0566a6SJani Nikula 
1288df0566a6SJani Nikula 	ret = -EINVAL;
1289df0566a6SJani Nikula 	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1290df0566a6SJani Nikula 		attrs->color_key  = overlay->color_key;
1291df0566a6SJani Nikula 		attrs->brightness = overlay->brightness;
1292df0566a6SJani Nikula 		attrs->contrast   = overlay->contrast;
1293df0566a6SJani Nikula 		attrs->saturation = overlay->saturation;
1294df0566a6SJani Nikula 
129593e7e61eSLucas De Marchi 		if (DISPLAY_VER(dev_priv) != 2) {
129682e1b12eSJani Nikula 			attrs->gamma0 = intel_de_read(dev_priv, OGAMC0);
129782e1b12eSJani Nikula 			attrs->gamma1 = intel_de_read(dev_priv, OGAMC1);
129882e1b12eSJani Nikula 			attrs->gamma2 = intel_de_read(dev_priv, OGAMC2);
129982e1b12eSJani Nikula 			attrs->gamma3 = intel_de_read(dev_priv, OGAMC3);
130082e1b12eSJani Nikula 			attrs->gamma4 = intel_de_read(dev_priv, OGAMC4);
130182e1b12eSJani Nikula 			attrs->gamma5 = intel_de_read(dev_priv, OGAMC5);
1302df0566a6SJani Nikula 		}
1303df0566a6SJani Nikula 	} else {
1304df0566a6SJani Nikula 		if (attrs->brightness < -128 || attrs->brightness > 127)
1305df0566a6SJani Nikula 			goto out_unlock;
1306df0566a6SJani Nikula 		if (attrs->contrast > 255)
1307df0566a6SJani Nikula 			goto out_unlock;
1308df0566a6SJani Nikula 		if (attrs->saturation > 1023)
1309df0566a6SJani Nikula 			goto out_unlock;
1310df0566a6SJani Nikula 
1311df0566a6SJani Nikula 		overlay->color_key  = attrs->color_key;
1312df0566a6SJani Nikula 		overlay->brightness = attrs->brightness;
1313df0566a6SJani Nikula 		overlay->contrast   = attrs->contrast;
1314df0566a6SJani Nikula 		overlay->saturation = attrs->saturation;
1315df0566a6SJani Nikula 
1316df0566a6SJani Nikula 		update_reg_attrs(overlay, overlay->regs);
1317df0566a6SJani Nikula 
1318df0566a6SJani Nikula 		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
131993e7e61eSLucas De Marchi 			if (DISPLAY_VER(dev_priv) == 2)
1320df0566a6SJani Nikula 				goto out_unlock;
1321df0566a6SJani Nikula 
1322df0566a6SJani Nikula 			if (overlay->active) {
1323df0566a6SJani Nikula 				ret = -EBUSY;
1324df0566a6SJani Nikula 				goto out_unlock;
1325df0566a6SJani Nikula 			}
1326df0566a6SJani Nikula 
1327df0566a6SJani Nikula 			ret = check_gamma(attrs);
1328df0566a6SJani Nikula 			if (ret)
1329df0566a6SJani Nikula 				goto out_unlock;
1330df0566a6SJani Nikula 
133182e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC0, attrs->gamma0);
133282e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC1, attrs->gamma1);
133382e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC2, attrs->gamma2);
133482e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC3, attrs->gamma3);
133582e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC4, attrs->gamma4);
133682e1b12eSJani Nikula 			intel_de_write(dev_priv, OGAMC5, attrs->gamma5);
1337df0566a6SJani Nikula 		}
1338df0566a6SJani Nikula 	}
1339df0566a6SJani Nikula 	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1340df0566a6SJani Nikula 
1341df0566a6SJani Nikula 	ret = 0;
1342df0566a6SJani Nikula out_unlock:
1343df0566a6SJani Nikula 	drm_modeset_unlock_all(dev);
1344df0566a6SJani Nikula 
1345df0566a6SJani Nikula 	return ret;
1346df0566a6SJani Nikula }
1347df0566a6SJani Nikula 
get_registers(struct intel_overlay * overlay,bool use_phys)1348df0566a6SJani Nikula static int get_registers(struct intel_overlay *overlay, bool use_phys)
1349df0566a6SJani Nikula {
1350df0566a6SJani Nikula 	struct drm_i915_private *i915 = overlay->i915;
1351*c5741c5cSNirmoy Das 	struct drm_i915_gem_object *obj = ERR_PTR(-ENODEV);
1352df0566a6SJani Nikula 	struct i915_vma *vma;
1353df0566a6SJani Nikula 	int err;
1354df0566a6SJani Nikula 
1355*c5741c5cSNirmoy Das 	if (!IS_METEORLAKE(i915)) /* Wa_22018444074 */
1356df0566a6SJani Nikula 		obj = i915_gem_object_create_stolen(i915, PAGE_SIZE);
13570e5493caSCQ Tang 	if (IS_ERR(obj))
1358df0566a6SJani Nikula 		obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
13592850748eSChris Wilson 	if (IS_ERR(obj))
13602850748eSChris Wilson 		return PTR_ERR(obj);
1361df0566a6SJani Nikula 
1362df0566a6SJani Nikula 	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
1363df0566a6SJani Nikula 	if (IS_ERR(vma)) {
1364df0566a6SJani Nikula 		err = PTR_ERR(vma);
1365df0566a6SJani Nikula 		goto err_put_bo;
1366df0566a6SJani Nikula 	}
1367df0566a6SJani Nikula 
1368df0566a6SJani Nikula 	if (use_phys)
1369df0566a6SJani Nikula 		overlay->flip_addr = sg_dma_address(obj->mm.pages->sgl);
1370df0566a6SJani Nikula 	else
1371df0566a6SJani Nikula 		overlay->flip_addr = i915_ggtt_offset(vma);
1372df0566a6SJani Nikula 	overlay->regs = i915_vma_pin_iomap(vma);
1373df0566a6SJani Nikula 	i915_vma_unpin(vma);
1374df0566a6SJani Nikula 
1375df0566a6SJani Nikula 	if (IS_ERR(overlay->regs)) {
1376df0566a6SJani Nikula 		err = PTR_ERR(overlay->regs);
1377df0566a6SJani Nikula 		goto err_put_bo;
1378df0566a6SJani Nikula 	}
1379df0566a6SJani Nikula 
1380df0566a6SJani Nikula 	overlay->reg_bo = obj;
1381df0566a6SJani Nikula 	return 0;
1382df0566a6SJani Nikula 
1383df0566a6SJani Nikula err_put_bo:
1384df0566a6SJani Nikula 	i915_gem_object_put(obj);
1385df0566a6SJani Nikula 	return err;
1386df0566a6SJani Nikula }
1387df0566a6SJani Nikula 
intel_overlay_setup(struct drm_i915_private * dev_priv)1388df0566a6SJani Nikula void intel_overlay_setup(struct drm_i915_private *dev_priv)
1389df0566a6SJani Nikula {
1390df0566a6SJani Nikula 	struct intel_overlay *overlay;
1391e26b6d43SChris Wilson 	struct intel_engine_cs *engine;
1392df0566a6SJani Nikula 	int ret;
1393df0566a6SJani Nikula 
1394df0566a6SJani Nikula 	if (!HAS_OVERLAY(dev_priv))
1395df0566a6SJani Nikula 		return;
1396df0566a6SJani Nikula 
139762e94f92SMichał Winiarski 	engine = to_gt(dev_priv)->engine[RCS0];
1398e26b6d43SChris Wilson 	if (!engine || !engine->kernel_context)
1399ec22f256SChris Wilson 		return;
1400ec22f256SChris Wilson 
1401df0566a6SJani Nikula 	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1402df0566a6SJani Nikula 	if (!overlay)
1403df0566a6SJani Nikula 		return;
1404df0566a6SJani Nikula 
1405df0566a6SJani Nikula 	overlay->i915 = dev_priv;
1406e26b6d43SChris Wilson 	overlay->context = engine->kernel_context;
1407df0566a6SJani Nikula 	overlay->color_key = 0x0101fe;
1408df0566a6SJani Nikula 	overlay->color_key_enabled = true;
1409df0566a6SJani Nikula 	overlay->brightness = -19;
1410df0566a6SJani Nikula 	overlay->contrast = 75;
1411df0566a6SJani Nikula 	overlay->saturation = 146;
1412df0566a6SJani Nikula 
1413b1e3177bSChris Wilson 	i915_active_init(&overlay->last_flip,
1414c3b14760SMatthew Auld 			 NULL, intel_overlay_last_flip_retire, 0);
1415df0566a6SJani Nikula 
1416df0566a6SJani Nikula 	ret = get_registers(overlay, OVERLAY_NEEDS_PHYSICAL(dev_priv));
1417df0566a6SJani Nikula 	if (ret)
1418df0566a6SJani Nikula 		goto out_free;
1419df0566a6SJani Nikula 
1420df0566a6SJani Nikula 	memset_io(overlay->regs, 0, sizeof(struct overlay_registers));
1421df0566a6SJani Nikula 	update_polyphase_filter(overlay->regs);
1422df0566a6SJani Nikula 	update_reg_attrs(overlay, overlay->regs);
1423df0566a6SJani Nikula 
1424304ebaebSJani Nikula 	dev_priv->display.overlay = overlay;
14253c4e93e9SWambui Karuga 	drm_info(&dev_priv->drm, "Initialized overlay support.\n");
1426df0566a6SJani Nikula 	return;
1427df0566a6SJani Nikula 
1428df0566a6SJani Nikula out_free:
1429df0566a6SJani Nikula 	kfree(overlay);
1430df0566a6SJani Nikula }
1431df0566a6SJani Nikula 
intel_overlay_cleanup(struct drm_i915_private * dev_priv)1432df0566a6SJani Nikula void intel_overlay_cleanup(struct drm_i915_private *dev_priv)
1433df0566a6SJani Nikula {
1434df0566a6SJani Nikula 	struct intel_overlay *overlay;
1435df0566a6SJani Nikula 
1436304ebaebSJani Nikula 	overlay = fetch_and_zero(&dev_priv->display.overlay);
1437df0566a6SJani Nikula 	if (!overlay)
1438df0566a6SJani Nikula 		return;
1439df0566a6SJani Nikula 
1440df0566a6SJani Nikula 	/*
1441df0566a6SJani Nikula 	 * The bo's should be free'd by the generic code already.
1442df0566a6SJani Nikula 	 * Furthermore modesetting teardown happens beforehand so the
1443df0566a6SJani Nikula 	 * hardware should be off already.
1444df0566a6SJani Nikula 	 */
1445b0b2ed0cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, overlay->active);
1446df0566a6SJani Nikula 
1447df0566a6SJani Nikula 	i915_gem_object_put(overlay->reg_bo);
1448a21ce8adSChris Wilson 	i915_active_fini(&overlay->last_flip);
1449df0566a6SJani Nikula 
1450df0566a6SJani Nikula 	kfree(overlay);
1451df0566a6SJani Nikula }
1452df0566a6SJani Nikula 
1453df0566a6SJani Nikula #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1454df0566a6SJani Nikula 
1455df0566a6SJani Nikula struct intel_overlay_error_state {
1456df0566a6SJani Nikula 	struct overlay_registers regs;
1457df0566a6SJani Nikula 	unsigned long base;
1458df0566a6SJani Nikula 	u32 dovsta;
1459df0566a6SJani Nikula 	u32 isr;
1460df0566a6SJani Nikula };
1461df0566a6SJani Nikula 
1462df0566a6SJani Nikula struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private * dev_priv)1463df0566a6SJani Nikula intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1464df0566a6SJani Nikula {
1465304ebaebSJani Nikula 	struct intel_overlay *overlay = dev_priv->display.overlay;
1466df0566a6SJani Nikula 	struct intel_overlay_error_state *error;
1467df0566a6SJani Nikula 
1468df0566a6SJani Nikula 	if (!overlay || !overlay->active)
1469df0566a6SJani Nikula 		return NULL;
1470df0566a6SJani Nikula 
1471df0566a6SJani Nikula 	error = kmalloc(sizeof(*error), GFP_ATOMIC);
1472df0566a6SJani Nikula 	if (error == NULL)
1473df0566a6SJani Nikula 		return NULL;
1474df0566a6SJani Nikula 
147582e1b12eSJani Nikula 	error->dovsta = intel_de_read(dev_priv, DOVSTA);
147682e1b12eSJani Nikula 	error->isr = intel_de_read(dev_priv, GEN2_ISR);
1477df0566a6SJani Nikula 	error->base = overlay->flip_addr;
1478df0566a6SJani Nikula 
1479df0566a6SJani Nikula 	memcpy_fromio(&error->regs, overlay->regs, sizeof(error->regs));
1480df0566a6SJani Nikula 
1481df0566a6SJani Nikula 	return error;
1482df0566a6SJani Nikula }
1483df0566a6SJani Nikula 
1484df0566a6SJani Nikula void
intel_overlay_print_error_state(struct drm_i915_error_state_buf * m,struct intel_overlay_error_state * error)1485df0566a6SJani Nikula intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1486df0566a6SJani Nikula 				struct intel_overlay_error_state *error)
1487df0566a6SJani Nikula {
1488df0566a6SJani Nikula 	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1489df0566a6SJani Nikula 			  error->dovsta, error->isr);
1490df0566a6SJani Nikula 	i915_error_printf(m, "  Register file at 0x%08lx:\n",
1491df0566a6SJani Nikula 			  error->base);
1492df0566a6SJani Nikula 
1493df0566a6SJani Nikula #define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1494df0566a6SJani Nikula 	P(OBUF_0Y);
1495df0566a6SJani Nikula 	P(OBUF_1Y);
1496df0566a6SJani Nikula 	P(OBUF_0U);
1497df0566a6SJani Nikula 	P(OBUF_0V);
1498df0566a6SJani Nikula 	P(OBUF_1U);
1499df0566a6SJani Nikula 	P(OBUF_1V);
1500df0566a6SJani Nikula 	P(OSTRIDE);
1501df0566a6SJani Nikula 	P(YRGB_VPH);
1502df0566a6SJani Nikula 	P(UV_VPH);
1503df0566a6SJani Nikula 	P(HORZ_PH);
1504df0566a6SJani Nikula 	P(INIT_PHS);
1505df0566a6SJani Nikula 	P(DWINPOS);
1506df0566a6SJani Nikula 	P(DWINSZ);
1507df0566a6SJani Nikula 	P(SWIDTH);
1508df0566a6SJani Nikula 	P(SWIDTHSW);
1509df0566a6SJani Nikula 	P(SHEIGHT);
1510df0566a6SJani Nikula 	P(YRGBSCALE);
1511df0566a6SJani Nikula 	P(UVSCALE);
1512df0566a6SJani Nikula 	P(OCLRC0);
1513df0566a6SJani Nikula 	P(OCLRC1);
1514df0566a6SJani Nikula 	P(DCLRKV);
1515df0566a6SJani Nikula 	P(DCLRKM);
1516df0566a6SJani Nikula 	P(SCLRKVH);
1517df0566a6SJani Nikula 	P(SCLRKVL);
1518df0566a6SJani Nikula 	P(SCLRKEN);
1519df0566a6SJani Nikula 	P(OCONFIG);
1520df0566a6SJani Nikula 	P(OCMD);
1521df0566a6SJani Nikula 	P(OSTART_0Y);
1522df0566a6SJani Nikula 	P(OSTART_1Y);
1523df0566a6SJani Nikula 	P(OSTART_0U);
1524df0566a6SJani Nikula 	P(OSTART_0V);
1525df0566a6SJani Nikula 	P(OSTART_1U);
1526df0566a6SJani Nikula 	P(OSTART_1V);
1527df0566a6SJani Nikula 	P(OTILEOFF_0Y);
1528df0566a6SJani Nikula 	P(OTILEOFF_1Y);
1529df0566a6SJani Nikula 	P(OTILEOFF_0U);
1530df0566a6SJani Nikula 	P(OTILEOFF_0V);
1531df0566a6SJani Nikula 	P(OTILEOFF_1U);
1532df0566a6SJani Nikula 	P(OTILEOFF_1V);
1533df0566a6SJani Nikula 	P(FASTHSCALE);
1534df0566a6SJani Nikula 	P(UVSCALEV);
1535df0566a6SJani Nikula #undef P
1536df0566a6SJani Nikula }
1537df0566a6SJani Nikula 
1538df0566a6SJani Nikula #endif
1539