1 /* 2 * Copyright 2006 Dave Airlie <airlied@linux.ie> 3 * Copyright © 2006-2009 Intel Corporation 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 22 * DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: 25 * Eric Anholt <eric@anholt.net> 26 * Jesse Barnes <jesse.barnes@intel.com> 27 */ 28 29 #include <linux/delay.h> 30 #include <linux/hdmi.h> 31 #include <linux/i2c.h> 32 #include <linux/slab.h> 33 34 #include <drm/drm_atomic_helper.h> 35 #include <drm/drm_crtc.h> 36 #include <drm/drm_edid.h> 37 #include <drm/drm_hdcp.h> 38 #include <drm/drm_scdc_helper.h> 39 #include <drm/intel_lpe_audio.h> 40 41 #include "i915_debugfs.h" 42 #include "i915_drv.h" 43 #include "intel_atomic.h" 44 #include "intel_audio.h" 45 #include "intel_connector.h" 46 #include "intel_ddi.h" 47 #include "intel_display_types.h" 48 #include "intel_dp.h" 49 #include "intel_dpio_phy.h" 50 #include "intel_fifo_underrun.h" 51 #include "intel_gmbus.h" 52 #include "intel_hdcp.h" 53 #include "intel_hdmi.h" 54 #include "intel_hotplug.h" 55 #include "intel_lspcon.h" 56 #include "intel_panel.h" 57 #include "intel_sdvo.h" 58 #include "intel_sideband.h" 59 60 static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi) 61 { 62 return hdmi_to_dig_port(intel_hdmi)->base.base.dev; 63 } 64 65 static void 66 assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi) 67 { 68 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi); 69 struct drm_i915_private *dev_priv = to_i915(dev); 70 u32 enabled_bits; 71 72 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE; 73 74 drm_WARN(dev, 75 intel_de_read(dev_priv, intel_hdmi->hdmi_reg) & enabled_bits, 76 "HDMI port enabled, expecting disabled\n"); 77 } 78 79 static void 80 assert_hdmi_transcoder_func_disabled(struct drm_i915_private *dev_priv, 81 enum transcoder cpu_transcoder) 82 { 83 drm_WARN(&dev_priv->drm, 84 intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder)) & 85 TRANS_DDI_FUNC_ENABLE, 86 "HDMI transcoder function enabled, expecting disabled\n"); 87 } 88 89 struct intel_hdmi *enc_to_intel_hdmi(struct intel_encoder *encoder) 90 { 91 struct intel_digital_port *intel_dig_port = 92 container_of(&encoder->base, struct intel_digital_port, 93 base.base); 94 return &intel_dig_port->hdmi; 95 } 96 97 static struct intel_hdmi *intel_attached_hdmi(struct intel_connector *connector) 98 { 99 return enc_to_intel_hdmi(intel_attached_encoder(connector)); 100 } 101 102 static u32 g4x_infoframe_index(unsigned int type) 103 { 104 switch (type) { 105 case HDMI_PACKET_TYPE_GAMUT_METADATA: 106 return VIDEO_DIP_SELECT_GAMUT; 107 case HDMI_INFOFRAME_TYPE_AVI: 108 return VIDEO_DIP_SELECT_AVI; 109 case HDMI_INFOFRAME_TYPE_SPD: 110 return VIDEO_DIP_SELECT_SPD; 111 case HDMI_INFOFRAME_TYPE_VENDOR: 112 return VIDEO_DIP_SELECT_VENDOR; 113 default: 114 MISSING_CASE(type); 115 return 0; 116 } 117 } 118 119 static u32 g4x_infoframe_enable(unsigned int type) 120 { 121 switch (type) { 122 case HDMI_PACKET_TYPE_GENERAL_CONTROL: 123 return VIDEO_DIP_ENABLE_GCP; 124 case HDMI_PACKET_TYPE_GAMUT_METADATA: 125 return VIDEO_DIP_ENABLE_GAMUT; 126 case DP_SDP_VSC: 127 return 0; 128 case HDMI_INFOFRAME_TYPE_AVI: 129 return VIDEO_DIP_ENABLE_AVI; 130 case HDMI_INFOFRAME_TYPE_SPD: 131 return VIDEO_DIP_ENABLE_SPD; 132 case HDMI_INFOFRAME_TYPE_VENDOR: 133 return VIDEO_DIP_ENABLE_VENDOR; 134 case HDMI_INFOFRAME_TYPE_DRM: 135 return 0; 136 default: 137 MISSING_CASE(type); 138 return 0; 139 } 140 } 141 142 static u32 hsw_infoframe_enable(unsigned int type) 143 { 144 switch (type) { 145 case HDMI_PACKET_TYPE_GENERAL_CONTROL: 146 return VIDEO_DIP_ENABLE_GCP_HSW; 147 case HDMI_PACKET_TYPE_GAMUT_METADATA: 148 return VIDEO_DIP_ENABLE_GMP_HSW; 149 case DP_SDP_VSC: 150 return VIDEO_DIP_ENABLE_VSC_HSW; 151 case DP_SDP_PPS: 152 return VDIP_ENABLE_PPS; 153 case HDMI_INFOFRAME_TYPE_AVI: 154 return VIDEO_DIP_ENABLE_AVI_HSW; 155 case HDMI_INFOFRAME_TYPE_SPD: 156 return VIDEO_DIP_ENABLE_SPD_HSW; 157 case HDMI_INFOFRAME_TYPE_VENDOR: 158 return VIDEO_DIP_ENABLE_VS_HSW; 159 case HDMI_INFOFRAME_TYPE_DRM: 160 return VIDEO_DIP_ENABLE_DRM_GLK; 161 default: 162 MISSING_CASE(type); 163 return 0; 164 } 165 } 166 167 static i915_reg_t 168 hsw_dip_data_reg(struct drm_i915_private *dev_priv, 169 enum transcoder cpu_transcoder, 170 unsigned int type, 171 int i) 172 { 173 switch (type) { 174 case HDMI_PACKET_TYPE_GAMUT_METADATA: 175 return HSW_TVIDEO_DIP_GMP_DATA(cpu_transcoder, i); 176 case DP_SDP_VSC: 177 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i); 178 case DP_SDP_PPS: 179 return ICL_VIDEO_DIP_PPS_DATA(cpu_transcoder, i); 180 case HDMI_INFOFRAME_TYPE_AVI: 181 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i); 182 case HDMI_INFOFRAME_TYPE_SPD: 183 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i); 184 case HDMI_INFOFRAME_TYPE_VENDOR: 185 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i); 186 case HDMI_INFOFRAME_TYPE_DRM: 187 return GLK_TVIDEO_DIP_DRM_DATA(cpu_transcoder, i); 188 default: 189 MISSING_CASE(type); 190 return INVALID_MMIO_REG; 191 } 192 } 193 194 static int hsw_dip_data_size(struct drm_i915_private *dev_priv, 195 unsigned int type) 196 { 197 switch (type) { 198 case DP_SDP_VSC: 199 return VIDEO_DIP_VSC_DATA_SIZE; 200 case DP_SDP_PPS: 201 return VIDEO_DIP_PPS_DATA_SIZE; 202 case HDMI_PACKET_TYPE_GAMUT_METADATA: 203 if (INTEL_GEN(dev_priv) >= 11) 204 return VIDEO_DIP_GMP_DATA_SIZE; 205 else 206 return VIDEO_DIP_DATA_SIZE; 207 default: 208 return VIDEO_DIP_DATA_SIZE; 209 } 210 } 211 212 static void g4x_write_infoframe(struct intel_encoder *encoder, 213 const struct intel_crtc_state *crtc_state, 214 unsigned int type, 215 const void *frame, ssize_t len) 216 { 217 const u32 *data = frame; 218 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 219 u32 val = intel_de_read(dev_priv, VIDEO_DIP_CTL); 220 int i; 221 222 drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE), 223 "Writing DIP with CTL reg disabled\n"); 224 225 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 226 val |= g4x_infoframe_index(type); 227 228 val &= ~g4x_infoframe_enable(type); 229 230 intel_de_write(dev_priv, VIDEO_DIP_CTL, val); 231 232 for (i = 0; i < len; i += 4) { 233 intel_de_write(dev_priv, VIDEO_DIP_DATA, *data); 234 data++; 235 } 236 /* Write every possible data byte to force correct ECC calculation. */ 237 for (; i < VIDEO_DIP_DATA_SIZE; i += 4) 238 intel_de_write(dev_priv, VIDEO_DIP_DATA, 0); 239 240 val |= g4x_infoframe_enable(type); 241 val &= ~VIDEO_DIP_FREQ_MASK; 242 val |= VIDEO_DIP_FREQ_VSYNC; 243 244 intel_de_write(dev_priv, VIDEO_DIP_CTL, val); 245 intel_de_posting_read(dev_priv, VIDEO_DIP_CTL); 246 } 247 248 static void g4x_read_infoframe(struct intel_encoder *encoder, 249 const struct intel_crtc_state *crtc_state, 250 unsigned int type, 251 void *frame, ssize_t len) 252 { 253 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 254 u32 val, *data = frame; 255 int i; 256 257 val = intel_de_read(dev_priv, VIDEO_DIP_CTL); 258 259 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 260 val |= g4x_infoframe_index(type); 261 262 intel_de_write(dev_priv, VIDEO_DIP_CTL, val); 263 264 for (i = 0; i < len; i += 4) 265 *data++ = intel_de_read(dev_priv, VIDEO_DIP_DATA); 266 } 267 268 static u32 g4x_infoframes_enabled(struct intel_encoder *encoder, 269 const struct intel_crtc_state *pipe_config) 270 { 271 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 272 u32 val = intel_de_read(dev_priv, VIDEO_DIP_CTL); 273 274 if ((val & VIDEO_DIP_ENABLE) == 0) 275 return 0; 276 277 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port)) 278 return 0; 279 280 return val & (VIDEO_DIP_ENABLE_AVI | 281 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); 282 } 283 284 static void ibx_write_infoframe(struct intel_encoder *encoder, 285 const struct intel_crtc_state *crtc_state, 286 unsigned int type, 287 const void *frame, ssize_t len) 288 { 289 const u32 *data = frame; 290 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 292 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); 293 u32 val = intel_de_read(dev_priv, reg); 294 int i; 295 296 drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE), 297 "Writing DIP with CTL reg disabled\n"); 298 299 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 300 val |= g4x_infoframe_index(type); 301 302 val &= ~g4x_infoframe_enable(type); 303 304 intel_de_write(dev_priv, reg, val); 305 306 for (i = 0; i < len; i += 4) { 307 intel_de_write(dev_priv, TVIDEO_DIP_DATA(intel_crtc->pipe), 308 *data); 309 data++; 310 } 311 /* Write every possible data byte to force correct ECC calculation. */ 312 for (; i < VIDEO_DIP_DATA_SIZE; i += 4) 313 intel_de_write(dev_priv, TVIDEO_DIP_DATA(intel_crtc->pipe), 0); 314 315 val |= g4x_infoframe_enable(type); 316 val &= ~VIDEO_DIP_FREQ_MASK; 317 val |= VIDEO_DIP_FREQ_VSYNC; 318 319 intel_de_write(dev_priv, reg, val); 320 intel_de_posting_read(dev_priv, reg); 321 } 322 323 static void ibx_read_infoframe(struct intel_encoder *encoder, 324 const struct intel_crtc_state *crtc_state, 325 unsigned int type, 326 void *frame, ssize_t len) 327 { 328 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 329 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 330 u32 val, *data = frame; 331 int i; 332 333 val = intel_de_read(dev_priv, TVIDEO_DIP_CTL(crtc->pipe)); 334 335 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 336 val |= g4x_infoframe_index(type); 337 338 intel_de_write(dev_priv, TVIDEO_DIP_CTL(crtc->pipe), val); 339 340 for (i = 0; i < len; i += 4) 341 *data++ = intel_de_read(dev_priv, TVIDEO_DIP_DATA(crtc->pipe)); 342 } 343 344 static u32 ibx_infoframes_enabled(struct intel_encoder *encoder, 345 const struct intel_crtc_state *pipe_config) 346 { 347 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 348 enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe; 349 i915_reg_t reg = TVIDEO_DIP_CTL(pipe); 350 u32 val = intel_de_read(dev_priv, reg); 351 352 if ((val & VIDEO_DIP_ENABLE) == 0) 353 return 0; 354 355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port)) 356 return 0; 357 358 return val & (VIDEO_DIP_ENABLE_AVI | 359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 361 } 362 363 static void cpt_write_infoframe(struct intel_encoder *encoder, 364 const struct intel_crtc_state *crtc_state, 365 unsigned int type, 366 const void *frame, ssize_t len) 367 { 368 const u32 *data = frame; 369 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 371 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); 372 u32 val = intel_de_read(dev_priv, reg); 373 int i; 374 375 drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE), 376 "Writing DIP with CTL reg disabled\n"); 377 378 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 379 val |= g4x_infoframe_index(type); 380 381 /* The DIP control register spec says that we need to update the AVI 382 * infoframe without clearing its enable bit */ 383 if (type != HDMI_INFOFRAME_TYPE_AVI) 384 val &= ~g4x_infoframe_enable(type); 385 386 intel_de_write(dev_priv, reg, val); 387 388 for (i = 0; i < len; i += 4) { 389 intel_de_write(dev_priv, TVIDEO_DIP_DATA(intel_crtc->pipe), 390 *data); 391 data++; 392 } 393 /* Write every possible data byte to force correct ECC calculation. */ 394 for (; i < VIDEO_DIP_DATA_SIZE; i += 4) 395 intel_de_write(dev_priv, TVIDEO_DIP_DATA(intel_crtc->pipe), 0); 396 397 val |= g4x_infoframe_enable(type); 398 val &= ~VIDEO_DIP_FREQ_MASK; 399 val |= VIDEO_DIP_FREQ_VSYNC; 400 401 intel_de_write(dev_priv, reg, val); 402 intel_de_posting_read(dev_priv, reg); 403 } 404 405 static void cpt_read_infoframe(struct intel_encoder *encoder, 406 const struct intel_crtc_state *crtc_state, 407 unsigned int type, 408 void *frame, ssize_t len) 409 { 410 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 411 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 412 u32 val, *data = frame; 413 int i; 414 415 val = intel_de_read(dev_priv, TVIDEO_DIP_CTL(crtc->pipe)); 416 417 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 418 val |= g4x_infoframe_index(type); 419 420 intel_de_write(dev_priv, TVIDEO_DIP_CTL(crtc->pipe), val); 421 422 for (i = 0; i < len; i += 4) 423 *data++ = intel_de_read(dev_priv, TVIDEO_DIP_DATA(crtc->pipe)); 424 } 425 426 static u32 cpt_infoframes_enabled(struct intel_encoder *encoder, 427 const struct intel_crtc_state *pipe_config) 428 { 429 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 430 enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe; 431 u32 val = intel_de_read(dev_priv, TVIDEO_DIP_CTL(pipe)); 432 433 if ((val & VIDEO_DIP_ENABLE) == 0) 434 return 0; 435 436 return val & (VIDEO_DIP_ENABLE_AVI | 437 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 438 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 439 } 440 441 static void vlv_write_infoframe(struct intel_encoder *encoder, 442 const struct intel_crtc_state *crtc_state, 443 unsigned int type, 444 const void *frame, ssize_t len) 445 { 446 const u32 *data = frame; 447 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 449 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); 450 u32 val = intel_de_read(dev_priv, reg); 451 int i; 452 453 drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE), 454 "Writing DIP with CTL reg disabled\n"); 455 456 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 457 val |= g4x_infoframe_index(type); 458 459 val &= ~g4x_infoframe_enable(type); 460 461 intel_de_write(dev_priv, reg, val); 462 463 for (i = 0; i < len; i += 4) { 464 intel_de_write(dev_priv, 465 VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data); 466 data++; 467 } 468 /* Write every possible data byte to force correct ECC calculation. */ 469 for (; i < VIDEO_DIP_DATA_SIZE; i += 4) 470 intel_de_write(dev_priv, 471 VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0); 472 473 val |= g4x_infoframe_enable(type); 474 val &= ~VIDEO_DIP_FREQ_MASK; 475 val |= VIDEO_DIP_FREQ_VSYNC; 476 477 intel_de_write(dev_priv, reg, val); 478 intel_de_posting_read(dev_priv, reg); 479 } 480 481 static void vlv_read_infoframe(struct intel_encoder *encoder, 482 const struct intel_crtc_state *crtc_state, 483 unsigned int type, 484 void *frame, ssize_t len) 485 { 486 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 487 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 488 u32 val, *data = frame; 489 int i; 490 491 val = intel_de_read(dev_priv, VLV_TVIDEO_DIP_CTL(crtc->pipe)); 492 493 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ 494 val |= g4x_infoframe_index(type); 495 496 intel_de_write(dev_priv, VLV_TVIDEO_DIP_CTL(crtc->pipe), val); 497 498 for (i = 0; i < len; i += 4) 499 *data++ = intel_de_read(dev_priv, 500 VLV_TVIDEO_DIP_DATA(crtc->pipe)); 501 } 502 503 static u32 vlv_infoframes_enabled(struct intel_encoder *encoder, 504 const struct intel_crtc_state *pipe_config) 505 { 506 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 507 enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe; 508 u32 val = intel_de_read(dev_priv, VLV_TVIDEO_DIP_CTL(pipe)); 509 510 if ((val & VIDEO_DIP_ENABLE) == 0) 511 return 0; 512 513 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port)) 514 return 0; 515 516 return val & (VIDEO_DIP_ENABLE_AVI | 517 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 518 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 519 } 520 521 static void hsw_write_infoframe(struct intel_encoder *encoder, 522 const struct intel_crtc_state *crtc_state, 523 unsigned int type, 524 const void *frame, ssize_t len) 525 { 526 const u32 *data = frame; 527 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 528 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; 529 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder); 530 int data_size; 531 int i; 532 u32 val = intel_de_read(dev_priv, ctl_reg); 533 534 data_size = hsw_dip_data_size(dev_priv, type); 535 536 drm_WARN_ON(&dev_priv->drm, len > data_size); 537 538 val &= ~hsw_infoframe_enable(type); 539 intel_de_write(dev_priv, ctl_reg, val); 540 541 for (i = 0; i < len; i += 4) { 542 intel_de_write(dev_priv, 543 hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2), 544 *data); 545 data++; 546 } 547 /* Write every possible data byte to force correct ECC calculation. */ 548 for (; i < data_size; i += 4) 549 intel_de_write(dev_priv, 550 hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2), 551 0); 552 553 val |= hsw_infoframe_enable(type); 554 intel_de_write(dev_priv, ctl_reg, val); 555 intel_de_posting_read(dev_priv, ctl_reg); 556 } 557 558 static void hsw_read_infoframe(struct intel_encoder *encoder, 559 const struct intel_crtc_state *crtc_state, 560 unsigned int type, 561 void *frame, ssize_t len) 562 { 563 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 564 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; 565 u32 val, *data = frame; 566 int i; 567 568 val = intel_de_read(dev_priv, HSW_TVIDEO_DIP_CTL(cpu_transcoder)); 569 570 for (i = 0; i < len; i += 4) 571 *data++ = intel_de_read(dev_priv, 572 hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2)); 573 } 574 575 static u32 hsw_infoframes_enabled(struct intel_encoder *encoder, 576 const struct intel_crtc_state *pipe_config) 577 { 578 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 579 u32 val = intel_de_read(dev_priv, 580 HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder)); 581 u32 mask; 582 583 mask = (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | 584 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | 585 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW); 586 587 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) 588 mask |= VIDEO_DIP_ENABLE_DRM_GLK; 589 590 return val & mask; 591 } 592 593 static const u8 infoframe_type_to_idx[] = { 594 HDMI_PACKET_TYPE_GENERAL_CONTROL, 595 HDMI_PACKET_TYPE_GAMUT_METADATA, 596 DP_SDP_VSC, 597 HDMI_INFOFRAME_TYPE_AVI, 598 HDMI_INFOFRAME_TYPE_SPD, 599 HDMI_INFOFRAME_TYPE_VENDOR, 600 HDMI_INFOFRAME_TYPE_DRM, 601 }; 602 603 u32 intel_hdmi_infoframe_enable(unsigned int type) 604 { 605 int i; 606 607 for (i = 0; i < ARRAY_SIZE(infoframe_type_to_idx); i++) { 608 if (infoframe_type_to_idx[i] == type) 609 return BIT(i); 610 } 611 612 return 0; 613 } 614 615 u32 intel_hdmi_infoframes_enabled(struct intel_encoder *encoder, 616 const struct intel_crtc_state *crtc_state) 617 { 618 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 619 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 620 u32 val, ret = 0; 621 int i; 622 623 val = dig_port->infoframes_enabled(encoder, crtc_state); 624 625 /* map from hardware bits to dip idx */ 626 for (i = 0; i < ARRAY_SIZE(infoframe_type_to_idx); i++) { 627 unsigned int type = infoframe_type_to_idx[i]; 628 629 if (HAS_DDI(dev_priv)) { 630 if (val & hsw_infoframe_enable(type)) 631 ret |= BIT(i); 632 } else { 633 if (val & g4x_infoframe_enable(type)) 634 ret |= BIT(i); 635 } 636 } 637 638 return ret; 639 } 640 641 /* 642 * The data we write to the DIP data buffer registers is 1 byte bigger than the 643 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting 644 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be 645 * used for both technologies. 646 * 647 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0 648 * DW1: DB3 | DB2 | DB1 | DB0 649 * DW2: DB7 | DB6 | DB5 | DB4 650 * DW3: ... 651 * 652 * (HB is Header Byte, DB is Data Byte) 653 * 654 * The hdmi pack() functions don't know about that hardware specific hole so we 655 * trick them by giving an offset into the buffer and moving back the header 656 * bytes by one. 657 */ 658 static void intel_write_infoframe(struct intel_encoder *encoder, 659 const struct intel_crtc_state *crtc_state, 660 enum hdmi_infoframe_type type, 661 const union hdmi_infoframe *frame) 662 { 663 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); 664 u8 buffer[VIDEO_DIP_DATA_SIZE]; 665 ssize_t len; 666 667 if ((crtc_state->infoframes.enable & 668 intel_hdmi_infoframe_enable(type)) == 0) 669 return; 670 671 if (drm_WARN_ON(encoder->base.dev, frame->any.type != type)) 672 return; 673 674 /* see comment above for the reason for this offset */ 675 len = hdmi_infoframe_pack_only(frame, buffer + 1, sizeof(buffer) - 1); 676 if (drm_WARN_ON(encoder->base.dev, len < 0)) 677 return; 678 679 /* Insert the 'hole' (see big comment above) at position 3 */ 680 memmove(&buffer[0], &buffer[1], 3); 681 buffer[3] = 0; 682 len++; 683 684 intel_dig_port->write_infoframe(encoder, crtc_state, type, buffer, len); 685 } 686 687 void intel_read_infoframe(struct intel_encoder *encoder, 688 const struct intel_crtc_state *crtc_state, 689 enum hdmi_infoframe_type type, 690 union hdmi_infoframe *frame) 691 { 692 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); 693 u8 buffer[VIDEO_DIP_DATA_SIZE]; 694 int ret; 695 696 if ((crtc_state->infoframes.enable & 697 intel_hdmi_infoframe_enable(type)) == 0) 698 return; 699 700 intel_dig_port->read_infoframe(encoder, crtc_state, 701 type, buffer, sizeof(buffer)); 702 703 /* Fill the 'hole' (see big comment above) at position 3 */ 704 memmove(&buffer[1], &buffer[0], 3); 705 706 /* see comment above for the reason for this offset */ 707 ret = hdmi_infoframe_unpack(frame, buffer + 1, sizeof(buffer) - 1); 708 if (ret) { 709 drm_dbg_kms(encoder->base.dev, 710 "Failed to unpack infoframe type 0x%02x\n", type); 711 return; 712 } 713 714 if (frame->any.type != type) 715 drm_dbg_kms(encoder->base.dev, 716 "Found the wrong infoframe type 0x%x (expected 0x%02x)\n", 717 frame->any.type, type); 718 } 719 720 static bool 721 intel_hdmi_compute_avi_infoframe(struct intel_encoder *encoder, 722 struct intel_crtc_state *crtc_state, 723 struct drm_connector_state *conn_state) 724 { 725 struct hdmi_avi_infoframe *frame = &crtc_state->infoframes.avi.avi; 726 const struct drm_display_mode *adjusted_mode = 727 &crtc_state->hw.adjusted_mode; 728 struct drm_connector *connector = conn_state->connector; 729 int ret; 730 731 if (!crtc_state->has_infoframe) 732 return true; 733 734 crtc_state->infoframes.enable |= 735 intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_AVI); 736 737 ret = drm_hdmi_avi_infoframe_from_display_mode(frame, connector, 738 adjusted_mode); 739 if (ret) 740 return false; 741 742 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 743 frame->colorspace = HDMI_COLORSPACE_YUV420; 744 else if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444) 745 frame->colorspace = HDMI_COLORSPACE_YUV444; 746 else 747 frame->colorspace = HDMI_COLORSPACE_RGB; 748 749 drm_hdmi_avi_infoframe_colorspace(frame, conn_state); 750 751 /* nonsense combination */ 752 drm_WARN_ON(encoder->base.dev, crtc_state->limited_color_range && 753 crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB); 754 755 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_RGB) { 756 drm_hdmi_avi_infoframe_quant_range(frame, connector, 757 adjusted_mode, 758 crtc_state->limited_color_range ? 759 HDMI_QUANTIZATION_RANGE_LIMITED : 760 HDMI_QUANTIZATION_RANGE_FULL); 761 } else { 762 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT; 763 frame->ycc_quantization_range = HDMI_YCC_QUANTIZATION_RANGE_LIMITED; 764 } 765 766 drm_hdmi_avi_infoframe_content_type(frame, conn_state); 767 768 /* TODO: handle pixel repetition for YCBCR420 outputs */ 769 770 ret = hdmi_avi_infoframe_check(frame); 771 if (drm_WARN_ON(encoder->base.dev, ret)) 772 return false; 773 774 return true; 775 } 776 777 static bool 778 intel_hdmi_compute_spd_infoframe(struct intel_encoder *encoder, 779 struct intel_crtc_state *crtc_state, 780 struct drm_connector_state *conn_state) 781 { 782 struct hdmi_spd_infoframe *frame = &crtc_state->infoframes.spd.spd; 783 int ret; 784 785 if (!crtc_state->has_infoframe) 786 return true; 787 788 crtc_state->infoframes.enable |= 789 intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_SPD); 790 791 ret = hdmi_spd_infoframe_init(frame, "Intel", "Integrated gfx"); 792 if (drm_WARN_ON(encoder->base.dev, ret)) 793 return false; 794 795 frame->sdi = HDMI_SPD_SDI_PC; 796 797 ret = hdmi_spd_infoframe_check(frame); 798 if (drm_WARN_ON(encoder->base.dev, ret)) 799 return false; 800 801 return true; 802 } 803 804 static bool 805 intel_hdmi_compute_hdmi_infoframe(struct intel_encoder *encoder, 806 struct intel_crtc_state *crtc_state, 807 struct drm_connector_state *conn_state) 808 { 809 struct hdmi_vendor_infoframe *frame = 810 &crtc_state->infoframes.hdmi.vendor.hdmi; 811 const struct drm_display_info *info = 812 &conn_state->connector->display_info; 813 int ret; 814 815 if (!crtc_state->has_infoframe || !info->has_hdmi_infoframe) 816 return true; 817 818 crtc_state->infoframes.enable |= 819 intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_VENDOR); 820 821 ret = drm_hdmi_vendor_infoframe_from_display_mode(frame, 822 conn_state->connector, 823 &crtc_state->hw.adjusted_mode); 824 if (drm_WARN_ON(encoder->base.dev, ret)) 825 return false; 826 827 ret = hdmi_vendor_infoframe_check(frame); 828 if (drm_WARN_ON(encoder->base.dev, ret)) 829 return false; 830 831 return true; 832 } 833 834 static bool 835 intel_hdmi_compute_drm_infoframe(struct intel_encoder *encoder, 836 struct intel_crtc_state *crtc_state, 837 struct drm_connector_state *conn_state) 838 { 839 struct hdmi_drm_infoframe *frame = &crtc_state->infoframes.drm.drm; 840 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 841 int ret; 842 843 if (!(INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))) 844 return true; 845 846 if (!crtc_state->has_infoframe) 847 return true; 848 849 if (!conn_state->hdr_output_metadata) 850 return true; 851 852 crtc_state->infoframes.enable |= 853 intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_DRM); 854 855 ret = drm_hdmi_infoframe_set_hdr_metadata(frame, conn_state); 856 if (ret < 0) { 857 drm_dbg_kms(&dev_priv->drm, 858 "couldn't set HDR metadata in infoframe\n"); 859 return false; 860 } 861 862 ret = hdmi_drm_infoframe_check(frame); 863 if (drm_WARN_ON(&dev_priv->drm, ret)) 864 return false; 865 866 return true; 867 } 868 869 static void g4x_set_infoframes(struct intel_encoder *encoder, 870 bool enable, 871 const struct intel_crtc_state *crtc_state, 872 const struct drm_connector_state *conn_state) 873 { 874 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 875 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); 876 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; 877 i915_reg_t reg = VIDEO_DIP_CTL; 878 u32 val = intel_de_read(dev_priv, reg); 879 u32 port = VIDEO_DIP_PORT(encoder->port); 880 881 assert_hdmi_port_disabled(intel_hdmi); 882 883 /* If the registers were not initialized yet, they might be zeroes, 884 * which means we're selecting the AVI DIP and we're setting its 885 * frequency to once. This seems to really confuse the HW and make 886 * things stop working (the register spec says the AVI always needs to 887 * be sent every VSync). So here we avoid writing to the register more 888 * than we need and also explicitly select the AVI DIP and explicitly 889 * set its frequency to every VSync. Avoiding to write it twice seems to 890 * be enough to solve the problem, but being defensive shouldn't hurt us 891 * either. */ 892 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; 893 894 if (!enable) { 895 if (!(val & VIDEO_DIP_ENABLE)) 896 return; 897 if (port != (val & VIDEO_DIP_PORT_MASK)) { 898 drm_dbg_kms(&dev_priv->drm, 899 "video DIP still enabled on port %c\n", 900 (val & VIDEO_DIP_PORT_MASK) >> 29); 901 return; 902 } 903 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | 904 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); 905 intel_de_write(dev_priv, reg, val); 906 intel_de_posting_read(dev_priv, reg); 907 return; 908 } 909 910 if (port != (val & VIDEO_DIP_PORT_MASK)) { 911 if (val & VIDEO_DIP_ENABLE) { 912 drm_dbg_kms(&dev_priv->drm, 913 "video DIP already enabled on port %c\n", 914 (val & VIDEO_DIP_PORT_MASK) >> 29); 915 return; 916 } 917 val &= ~VIDEO_DIP_PORT_MASK; 918 val |= port; 919 } 920 921 val |= VIDEO_DIP_ENABLE; 922 val &= ~(VIDEO_DIP_ENABLE_AVI | 923 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); 924 925 intel_de_write(dev_priv, reg, val); 926 intel_de_posting_read(dev_priv, reg); 927 928 intel_write_infoframe(encoder, crtc_state, 929 HDMI_INFOFRAME_TYPE_AVI, 930 &crtc_state->infoframes.avi); 931 intel_write_infoframe(encoder, crtc_state, 932 HDMI_INFOFRAME_TYPE_SPD, 933 &crtc_state->infoframes.spd); 934 intel_write_infoframe(encoder, crtc_state, 935 HDMI_INFOFRAME_TYPE_VENDOR, 936 &crtc_state->infoframes.hdmi); 937 } 938 939 /* 940 * Determine if default_phase=1 can be indicated in the GCP infoframe. 941 * 942 * From HDMI specification 1.4a: 943 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0 944 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0 945 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase 946 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing 947 * phase of 0 948 */ 949 static bool gcp_default_phase_possible(int pipe_bpp, 950 const struct drm_display_mode *mode) 951 { 952 unsigned int pixels_per_group; 953 954 switch (pipe_bpp) { 955 case 30: 956 /* 4 pixels in 5 clocks */ 957 pixels_per_group = 4; 958 break; 959 case 36: 960 /* 2 pixels in 3 clocks */ 961 pixels_per_group = 2; 962 break; 963 case 48: 964 /* 1 pixel in 2 clocks */ 965 pixels_per_group = 1; 966 break; 967 default: 968 /* phase information not relevant for 8bpc */ 969 return false; 970 } 971 972 return mode->crtc_hdisplay % pixels_per_group == 0 && 973 mode->crtc_htotal % pixels_per_group == 0 && 974 mode->crtc_hblank_start % pixels_per_group == 0 && 975 mode->crtc_hblank_end % pixels_per_group == 0 && 976 mode->crtc_hsync_start % pixels_per_group == 0 && 977 mode->crtc_hsync_end % pixels_per_group == 0 && 978 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 || 979 mode->crtc_htotal/2 % pixels_per_group == 0); 980 } 981 982 static bool intel_hdmi_set_gcp_infoframe(struct intel_encoder *encoder, 983 const struct intel_crtc_state *crtc_state, 984 const struct drm_connector_state *conn_state) 985 { 986 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 987 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 988 i915_reg_t reg; 989 990 if ((crtc_state->infoframes.enable & 991 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL)) == 0) 992 return false; 993 994 if (HAS_DDI(dev_priv)) 995 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder); 996 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 997 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe); 998 else if (HAS_PCH_SPLIT(dev_priv)) 999 reg = TVIDEO_DIP_GCP(crtc->pipe); 1000 else 1001 return false; 1002 1003 intel_de_write(dev_priv, reg, crtc_state->infoframes.gcp); 1004 1005 return true; 1006 } 1007 1008 void intel_hdmi_read_gcp_infoframe(struct intel_encoder *encoder, 1009 struct intel_crtc_state *crtc_state) 1010 { 1011 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1012 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 1013 i915_reg_t reg; 1014 1015 if ((crtc_state->infoframes.enable & 1016 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL)) == 0) 1017 return; 1018 1019 if (HAS_DDI(dev_priv)) 1020 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder); 1021 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 1022 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe); 1023 else if (HAS_PCH_SPLIT(dev_priv)) 1024 reg = TVIDEO_DIP_GCP(crtc->pipe); 1025 else 1026 return; 1027 1028 crtc_state->infoframes.gcp = intel_de_read(dev_priv, reg); 1029 } 1030 1031 static void intel_hdmi_compute_gcp_infoframe(struct intel_encoder *encoder, 1032 struct intel_crtc_state *crtc_state, 1033 struct drm_connector_state *conn_state) 1034 { 1035 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1036 1037 if (IS_G4X(dev_priv) || !crtc_state->has_infoframe) 1038 return; 1039 1040 crtc_state->infoframes.enable |= 1041 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL); 1042 1043 /* Indicate color indication for deep color mode */ 1044 if (crtc_state->pipe_bpp > 24) 1045 crtc_state->infoframes.gcp |= GCP_COLOR_INDICATION; 1046 1047 /* Enable default_phase whenever the display mode is suitably aligned */ 1048 if (gcp_default_phase_possible(crtc_state->pipe_bpp, 1049 &crtc_state->hw.adjusted_mode)) 1050 crtc_state->infoframes.gcp |= GCP_DEFAULT_PHASE_ENABLE; 1051 } 1052 1053 static void ibx_set_infoframes(struct intel_encoder *encoder, 1054 bool enable, 1055 const struct intel_crtc_state *crtc_state, 1056 const struct drm_connector_state *conn_state) 1057 { 1058 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 1060 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); 1061 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; 1062 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); 1063 u32 val = intel_de_read(dev_priv, reg); 1064 u32 port = VIDEO_DIP_PORT(encoder->port); 1065 1066 assert_hdmi_port_disabled(intel_hdmi); 1067 1068 /* See the big comment in g4x_set_infoframes() */ 1069 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; 1070 1071 if (!enable) { 1072 if (!(val & VIDEO_DIP_ENABLE)) 1073 return; 1074 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | 1075 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1076 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1077 intel_de_write(dev_priv, reg, val); 1078 intel_de_posting_read(dev_priv, reg); 1079 return; 1080 } 1081 1082 if (port != (val & VIDEO_DIP_PORT_MASK)) { 1083 drm_WARN(&dev_priv->drm, val & VIDEO_DIP_ENABLE, 1084 "DIP already enabled on port %c\n", 1085 (val & VIDEO_DIP_PORT_MASK) >> 29); 1086 val &= ~VIDEO_DIP_PORT_MASK; 1087 val |= port; 1088 } 1089 1090 val |= VIDEO_DIP_ENABLE; 1091 val &= ~(VIDEO_DIP_ENABLE_AVI | 1092 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1093 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1094 1095 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) 1096 val |= VIDEO_DIP_ENABLE_GCP; 1097 1098 intel_de_write(dev_priv, reg, val); 1099 intel_de_posting_read(dev_priv, reg); 1100 1101 intel_write_infoframe(encoder, crtc_state, 1102 HDMI_INFOFRAME_TYPE_AVI, 1103 &crtc_state->infoframes.avi); 1104 intel_write_infoframe(encoder, crtc_state, 1105 HDMI_INFOFRAME_TYPE_SPD, 1106 &crtc_state->infoframes.spd); 1107 intel_write_infoframe(encoder, crtc_state, 1108 HDMI_INFOFRAME_TYPE_VENDOR, 1109 &crtc_state->infoframes.hdmi); 1110 } 1111 1112 static void cpt_set_infoframes(struct intel_encoder *encoder, 1113 bool enable, 1114 const struct intel_crtc_state *crtc_state, 1115 const struct drm_connector_state *conn_state) 1116 { 1117 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 1119 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1120 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); 1121 u32 val = intel_de_read(dev_priv, reg); 1122 1123 assert_hdmi_port_disabled(intel_hdmi); 1124 1125 /* See the big comment in g4x_set_infoframes() */ 1126 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; 1127 1128 if (!enable) { 1129 if (!(val & VIDEO_DIP_ENABLE)) 1130 return; 1131 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | 1132 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1133 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1134 intel_de_write(dev_priv, reg, val); 1135 intel_de_posting_read(dev_priv, reg); 1136 return; 1137 } 1138 1139 /* Set both together, unset both together: see the spec. */ 1140 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI; 1141 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1142 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1143 1144 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) 1145 val |= VIDEO_DIP_ENABLE_GCP; 1146 1147 intel_de_write(dev_priv, reg, val); 1148 intel_de_posting_read(dev_priv, reg); 1149 1150 intel_write_infoframe(encoder, crtc_state, 1151 HDMI_INFOFRAME_TYPE_AVI, 1152 &crtc_state->infoframes.avi); 1153 intel_write_infoframe(encoder, crtc_state, 1154 HDMI_INFOFRAME_TYPE_SPD, 1155 &crtc_state->infoframes.spd); 1156 intel_write_infoframe(encoder, crtc_state, 1157 HDMI_INFOFRAME_TYPE_VENDOR, 1158 &crtc_state->infoframes.hdmi); 1159 } 1160 1161 static void vlv_set_infoframes(struct intel_encoder *encoder, 1162 bool enable, 1163 const struct intel_crtc_state *crtc_state, 1164 const struct drm_connector_state *conn_state) 1165 { 1166 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 1168 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1169 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); 1170 u32 val = intel_de_read(dev_priv, reg); 1171 u32 port = VIDEO_DIP_PORT(encoder->port); 1172 1173 assert_hdmi_port_disabled(intel_hdmi); 1174 1175 /* See the big comment in g4x_set_infoframes() */ 1176 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; 1177 1178 if (!enable) { 1179 if (!(val & VIDEO_DIP_ENABLE)) 1180 return; 1181 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | 1182 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1183 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1184 intel_de_write(dev_priv, reg, val); 1185 intel_de_posting_read(dev_priv, reg); 1186 return; 1187 } 1188 1189 if (port != (val & VIDEO_DIP_PORT_MASK)) { 1190 drm_WARN(&dev_priv->drm, val & VIDEO_DIP_ENABLE, 1191 "DIP already enabled on port %c\n", 1192 (val & VIDEO_DIP_PORT_MASK) >> 29); 1193 val &= ~VIDEO_DIP_PORT_MASK; 1194 val |= port; 1195 } 1196 1197 val |= VIDEO_DIP_ENABLE; 1198 val &= ~(VIDEO_DIP_ENABLE_AVI | 1199 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | 1200 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); 1201 1202 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) 1203 val |= VIDEO_DIP_ENABLE_GCP; 1204 1205 intel_de_write(dev_priv, reg, val); 1206 intel_de_posting_read(dev_priv, reg); 1207 1208 intel_write_infoframe(encoder, crtc_state, 1209 HDMI_INFOFRAME_TYPE_AVI, 1210 &crtc_state->infoframes.avi); 1211 intel_write_infoframe(encoder, crtc_state, 1212 HDMI_INFOFRAME_TYPE_SPD, 1213 &crtc_state->infoframes.spd); 1214 intel_write_infoframe(encoder, crtc_state, 1215 HDMI_INFOFRAME_TYPE_VENDOR, 1216 &crtc_state->infoframes.hdmi); 1217 } 1218 1219 static void hsw_set_infoframes(struct intel_encoder *encoder, 1220 bool enable, 1221 const struct intel_crtc_state *crtc_state, 1222 const struct drm_connector_state *conn_state) 1223 { 1224 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1225 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder); 1226 u32 val = intel_de_read(dev_priv, reg); 1227 1228 assert_hdmi_transcoder_func_disabled(dev_priv, 1229 crtc_state->cpu_transcoder); 1230 1231 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | 1232 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | 1233 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW | 1234 VIDEO_DIP_ENABLE_DRM_GLK); 1235 1236 if (!enable) { 1237 intel_de_write(dev_priv, reg, val); 1238 intel_de_posting_read(dev_priv, reg); 1239 return; 1240 } 1241 1242 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) 1243 val |= VIDEO_DIP_ENABLE_GCP_HSW; 1244 1245 intel_de_write(dev_priv, reg, val); 1246 intel_de_posting_read(dev_priv, reg); 1247 1248 intel_write_infoframe(encoder, crtc_state, 1249 HDMI_INFOFRAME_TYPE_AVI, 1250 &crtc_state->infoframes.avi); 1251 intel_write_infoframe(encoder, crtc_state, 1252 HDMI_INFOFRAME_TYPE_SPD, 1253 &crtc_state->infoframes.spd); 1254 intel_write_infoframe(encoder, crtc_state, 1255 HDMI_INFOFRAME_TYPE_VENDOR, 1256 &crtc_state->infoframes.hdmi); 1257 intel_write_infoframe(encoder, crtc_state, 1258 HDMI_INFOFRAME_TYPE_DRM, 1259 &crtc_state->infoframes.drm); 1260 } 1261 1262 void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable) 1263 { 1264 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); 1265 struct i2c_adapter *adapter = 1266 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); 1267 1268 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI) 1269 return; 1270 1271 drm_dbg_kms(&dev_priv->drm, "%s DP dual mode adaptor TMDS output\n", 1272 enable ? "Enabling" : "Disabling"); 1273 1274 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type, 1275 adapter, enable); 1276 } 1277 1278 static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port, 1279 unsigned int offset, void *buffer, size_t size) 1280 { 1281 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1282 struct intel_hdmi *hdmi = &intel_dig_port->hdmi; 1283 struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915, 1284 hdmi->ddc_bus); 1285 int ret; 1286 u8 start = offset & 0xff; 1287 struct i2c_msg msgs[] = { 1288 { 1289 .addr = DRM_HDCP_DDC_ADDR, 1290 .flags = 0, 1291 .len = 1, 1292 .buf = &start, 1293 }, 1294 { 1295 .addr = DRM_HDCP_DDC_ADDR, 1296 .flags = I2C_M_RD, 1297 .len = size, 1298 .buf = buffer 1299 } 1300 }; 1301 ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs)); 1302 if (ret == ARRAY_SIZE(msgs)) 1303 return 0; 1304 return ret >= 0 ? -EIO : ret; 1305 } 1306 1307 static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port, 1308 unsigned int offset, void *buffer, size_t size) 1309 { 1310 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1311 struct intel_hdmi *hdmi = &intel_dig_port->hdmi; 1312 struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915, 1313 hdmi->ddc_bus); 1314 int ret; 1315 u8 *write_buf; 1316 struct i2c_msg msg; 1317 1318 write_buf = kzalloc(size + 1, GFP_KERNEL); 1319 if (!write_buf) 1320 return -ENOMEM; 1321 1322 write_buf[0] = offset & 0xff; 1323 memcpy(&write_buf[1], buffer, size); 1324 1325 msg.addr = DRM_HDCP_DDC_ADDR; 1326 msg.flags = 0, 1327 msg.len = size + 1, 1328 msg.buf = write_buf; 1329 1330 ret = i2c_transfer(adapter, &msg, 1); 1331 if (ret == 1) 1332 ret = 0; 1333 else if (ret >= 0) 1334 ret = -EIO; 1335 1336 kfree(write_buf); 1337 return ret; 1338 } 1339 1340 static 1341 int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port, 1342 u8 *an) 1343 { 1344 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1345 struct intel_hdmi *hdmi = &intel_dig_port->hdmi; 1346 struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915, 1347 hdmi->ddc_bus); 1348 int ret; 1349 1350 ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an, 1351 DRM_HDCP_AN_LEN); 1352 if (ret) { 1353 drm_dbg_kms(&i915->drm, "Write An over DDC failed (%d)\n", 1354 ret); 1355 return ret; 1356 } 1357 1358 ret = intel_gmbus_output_aksv(adapter); 1359 if (ret < 0) { 1360 drm_dbg_kms(&i915->drm, "Failed to output aksv (%d)\n", ret); 1361 return ret; 1362 } 1363 return 0; 1364 } 1365 1366 static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port, 1367 u8 *bksv) 1368 { 1369 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1370 1371 int ret; 1372 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv, 1373 DRM_HDCP_KSV_LEN); 1374 if (ret) 1375 drm_dbg_kms(&i915->drm, "Read Bksv over DDC failed (%d)\n", 1376 ret); 1377 return ret; 1378 } 1379 1380 static 1381 int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port, 1382 u8 *bstatus) 1383 { 1384 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1385 1386 int ret; 1387 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS, 1388 bstatus, DRM_HDCP_BSTATUS_LEN); 1389 if (ret) 1390 drm_dbg_kms(&i915->drm, "Read bstatus over DDC failed (%d)\n", 1391 ret); 1392 return ret; 1393 } 1394 1395 static 1396 int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port, 1397 bool *repeater_present) 1398 { 1399 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1400 int ret; 1401 u8 val; 1402 1403 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1); 1404 if (ret) { 1405 drm_dbg_kms(&i915->drm, "Read bcaps over DDC failed (%d)\n", 1406 ret); 1407 return ret; 1408 } 1409 *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT; 1410 return 0; 1411 } 1412 1413 static 1414 int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port, 1415 u8 *ri_prime) 1416 { 1417 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1418 1419 int ret; 1420 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME, 1421 ri_prime, DRM_HDCP_RI_LEN); 1422 if (ret) 1423 drm_dbg_kms(&i915->drm, "Read Ri' over DDC failed (%d)\n", 1424 ret); 1425 return ret; 1426 } 1427 1428 static 1429 int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port, 1430 bool *ksv_ready) 1431 { 1432 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1433 int ret; 1434 u8 val; 1435 1436 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1); 1437 if (ret) { 1438 drm_dbg_kms(&i915->drm, "Read bcaps over DDC failed (%d)\n", 1439 ret); 1440 return ret; 1441 } 1442 *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY; 1443 return 0; 1444 } 1445 1446 static 1447 int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port, 1448 int num_downstream, u8 *ksv_fifo) 1449 { 1450 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1451 int ret; 1452 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO, 1453 ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN); 1454 if (ret) { 1455 drm_dbg_kms(&i915->drm, 1456 "Read ksv fifo over DDC failed (%d)\n", ret); 1457 return ret; 1458 } 1459 return 0; 1460 } 1461 1462 static 1463 int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port, 1464 int i, u32 *part) 1465 { 1466 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1467 int ret; 1468 1469 if (i >= DRM_HDCP_V_PRIME_NUM_PARTS) 1470 return -EINVAL; 1471 1472 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i), 1473 part, DRM_HDCP_V_PRIME_PART_LEN); 1474 if (ret) 1475 drm_dbg_kms(&i915->drm, "Read V'[%d] over DDC failed (%d)\n", 1476 i, ret); 1477 return ret; 1478 } 1479 1480 static int kbl_repositioning_enc_en_signal(struct intel_connector *connector) 1481 { 1482 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 1483 struct intel_digital_port *intel_dig_port = intel_attached_dig_port(connector); 1484 struct drm_crtc *crtc = connector->base.state->crtc; 1485 struct intel_crtc *intel_crtc = container_of(crtc, 1486 struct intel_crtc, base); 1487 u32 scanline; 1488 int ret; 1489 1490 for (;;) { 1491 scanline = intel_de_read(dev_priv, PIPEDSL(intel_crtc->pipe)); 1492 if (scanline > 100 && scanline < 200) 1493 break; 1494 usleep_range(25, 50); 1495 } 1496 1497 ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, false); 1498 if (ret) { 1499 drm_err(&dev_priv->drm, 1500 "Disable HDCP signalling failed (%d)\n", ret); 1501 return ret; 1502 } 1503 ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, true); 1504 if (ret) { 1505 drm_err(&dev_priv->drm, 1506 "Enable HDCP signalling failed (%d)\n", ret); 1507 return ret; 1508 } 1509 1510 return 0; 1511 } 1512 1513 static 1514 int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port, 1515 bool enable) 1516 { 1517 struct intel_hdmi *hdmi = &intel_dig_port->hdmi; 1518 struct intel_connector *connector = hdmi->attached_connector; 1519 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 1520 int ret; 1521 1522 if (!enable) 1523 usleep_range(6, 60); /* Bspec says >= 6us */ 1524 1525 ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable); 1526 if (ret) { 1527 drm_err(&dev_priv->drm, "%s HDCP signalling failed (%d)\n", 1528 enable ? "Enable" : "Disable", ret); 1529 return ret; 1530 } 1531 1532 /* 1533 * WA: To fix incorrect positioning of the window of 1534 * opportunity and enc_en signalling in KABYLAKE. 1535 */ 1536 if (IS_KABYLAKE(dev_priv) && enable) 1537 return kbl_repositioning_enc_en_signal(connector); 1538 1539 return 0; 1540 } 1541 1542 static 1543 bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port) 1544 { 1545 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1546 struct intel_connector *connector = 1547 intel_dig_port->hdmi.attached_connector; 1548 enum port port = intel_dig_port->base.port; 1549 enum transcoder cpu_transcoder = connector->hdcp.cpu_transcoder; 1550 int ret; 1551 union { 1552 u32 reg; 1553 u8 shim[DRM_HDCP_RI_LEN]; 1554 } ri; 1555 1556 ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim); 1557 if (ret) 1558 return false; 1559 1560 intel_de_write(i915, HDCP_RPRIME(i915, cpu_transcoder, port), ri.reg); 1561 1562 /* Wait for Ri prime match */ 1563 if (wait_for((intel_de_read(i915, HDCP_STATUS(i915, cpu_transcoder, port)) & 1564 (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC)) == 1565 (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) { 1566 drm_err(&i915->drm, 1567 "Ri' mismatch detected, link check failed (%x)\n", 1568 intel_de_read(i915, HDCP_STATUS(i915, cpu_transcoder, 1569 port))); 1570 return false; 1571 } 1572 return true; 1573 } 1574 1575 struct hdcp2_hdmi_msg_timeout { 1576 u8 msg_id; 1577 u16 timeout; 1578 }; 1579 1580 static const struct hdcp2_hdmi_msg_timeout hdcp2_msg_timeout[] = { 1581 { HDCP_2_2_AKE_SEND_CERT, HDCP_2_2_CERT_TIMEOUT_MS, }, 1582 { HDCP_2_2_AKE_SEND_PAIRING_INFO, HDCP_2_2_PAIRING_TIMEOUT_MS, }, 1583 { HDCP_2_2_LC_SEND_LPRIME, HDCP_2_2_HDMI_LPRIME_TIMEOUT_MS, }, 1584 { HDCP_2_2_REP_SEND_RECVID_LIST, HDCP_2_2_RECVID_LIST_TIMEOUT_MS, }, 1585 { HDCP_2_2_REP_STREAM_READY, HDCP_2_2_STREAM_READY_TIMEOUT_MS, }, 1586 }; 1587 1588 static 1589 int intel_hdmi_hdcp2_read_rx_status(struct intel_digital_port *intel_dig_port, 1590 u8 *rx_status) 1591 { 1592 return intel_hdmi_hdcp_read(intel_dig_port, 1593 HDCP_2_2_HDMI_REG_RXSTATUS_OFFSET, 1594 rx_status, 1595 HDCP_2_2_HDMI_RXSTATUS_LEN); 1596 } 1597 1598 static int get_hdcp2_msg_timeout(u8 msg_id, bool is_paired) 1599 { 1600 int i; 1601 1602 if (msg_id == HDCP_2_2_AKE_SEND_HPRIME) { 1603 if (is_paired) 1604 return HDCP_2_2_HPRIME_PAIRED_TIMEOUT_MS; 1605 else 1606 return HDCP_2_2_HPRIME_NO_PAIRED_TIMEOUT_MS; 1607 } 1608 1609 for (i = 0; i < ARRAY_SIZE(hdcp2_msg_timeout); i++) { 1610 if (hdcp2_msg_timeout[i].msg_id == msg_id) 1611 return hdcp2_msg_timeout[i].timeout; 1612 } 1613 1614 return -EINVAL; 1615 } 1616 1617 static int 1618 hdcp2_detect_msg_availability(struct intel_digital_port *intel_dig_port, 1619 u8 msg_id, bool *msg_ready, 1620 ssize_t *msg_sz) 1621 { 1622 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1623 u8 rx_status[HDCP_2_2_HDMI_RXSTATUS_LEN]; 1624 int ret; 1625 1626 ret = intel_hdmi_hdcp2_read_rx_status(intel_dig_port, rx_status); 1627 if (ret < 0) { 1628 drm_dbg_kms(&i915->drm, "rx_status read failed. Err %d\n", 1629 ret); 1630 return ret; 1631 } 1632 1633 *msg_sz = ((HDCP_2_2_HDMI_RXSTATUS_MSG_SZ_HI(rx_status[1]) << 8) | 1634 rx_status[0]); 1635 1636 if (msg_id == HDCP_2_2_REP_SEND_RECVID_LIST) 1637 *msg_ready = (HDCP_2_2_HDMI_RXSTATUS_READY(rx_status[1]) && 1638 *msg_sz); 1639 else 1640 *msg_ready = *msg_sz; 1641 1642 return 0; 1643 } 1644 1645 static ssize_t 1646 intel_hdmi_hdcp2_wait_for_msg(struct intel_digital_port *intel_dig_port, 1647 u8 msg_id, bool paired) 1648 { 1649 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1650 bool msg_ready = false; 1651 int timeout, ret; 1652 ssize_t msg_sz = 0; 1653 1654 timeout = get_hdcp2_msg_timeout(msg_id, paired); 1655 if (timeout < 0) 1656 return timeout; 1657 1658 ret = __wait_for(ret = hdcp2_detect_msg_availability(intel_dig_port, 1659 msg_id, &msg_ready, 1660 &msg_sz), 1661 !ret && msg_ready && msg_sz, timeout * 1000, 1662 1000, 5 * 1000); 1663 if (ret) 1664 drm_dbg_kms(&i915->drm, "msg_id: %d, ret: %d, timeout: %d\n", 1665 msg_id, ret, timeout); 1666 1667 return ret ? ret : msg_sz; 1668 } 1669 1670 static 1671 int intel_hdmi_hdcp2_write_msg(struct intel_digital_port *intel_dig_port, 1672 void *buf, size_t size) 1673 { 1674 unsigned int offset; 1675 1676 offset = HDCP_2_2_HDMI_REG_WR_MSG_OFFSET; 1677 return intel_hdmi_hdcp_write(intel_dig_port, offset, buf, size); 1678 } 1679 1680 static 1681 int intel_hdmi_hdcp2_read_msg(struct intel_digital_port *intel_dig_port, 1682 u8 msg_id, void *buf, size_t size) 1683 { 1684 struct drm_i915_private *i915 = to_i915(intel_dig_port->base.base.dev); 1685 struct intel_hdmi *hdmi = &intel_dig_port->hdmi; 1686 struct intel_hdcp *hdcp = &hdmi->attached_connector->hdcp; 1687 unsigned int offset; 1688 ssize_t ret; 1689 1690 ret = intel_hdmi_hdcp2_wait_for_msg(intel_dig_port, msg_id, 1691 hdcp->is_paired); 1692 if (ret < 0) 1693 return ret; 1694 1695 /* 1696 * Available msg size should be equal to or lesser than the 1697 * available buffer. 1698 */ 1699 if (ret > size) { 1700 drm_dbg_kms(&i915->drm, 1701 "msg_sz(%zd) is more than exp size(%zu)\n", 1702 ret, size); 1703 return -1; 1704 } 1705 1706 offset = HDCP_2_2_HDMI_REG_RD_MSG_OFFSET; 1707 ret = intel_hdmi_hdcp_read(intel_dig_port, offset, buf, ret); 1708 if (ret) 1709 drm_dbg_kms(&i915->drm, "Failed to read msg_id: %d(%zd)\n", 1710 msg_id, ret); 1711 1712 return ret; 1713 } 1714 1715 static 1716 int intel_hdmi_hdcp2_check_link(struct intel_digital_port *intel_dig_port) 1717 { 1718 u8 rx_status[HDCP_2_2_HDMI_RXSTATUS_LEN]; 1719 int ret; 1720 1721 ret = intel_hdmi_hdcp2_read_rx_status(intel_dig_port, rx_status); 1722 if (ret) 1723 return ret; 1724 1725 /* 1726 * Re-auth request and Link Integrity Failures are represented by 1727 * same bit. i.e reauth_req. 1728 */ 1729 if (HDCP_2_2_HDMI_RXSTATUS_REAUTH_REQ(rx_status[1])) 1730 ret = HDCP_REAUTH_REQUEST; 1731 else if (HDCP_2_2_HDMI_RXSTATUS_READY(rx_status[1])) 1732 ret = HDCP_TOPOLOGY_CHANGE; 1733 1734 return ret; 1735 } 1736 1737 static 1738 int intel_hdmi_hdcp2_capable(struct intel_digital_port *intel_dig_port, 1739 bool *capable) 1740 { 1741 u8 hdcp2_version; 1742 int ret; 1743 1744 *capable = false; 1745 ret = intel_hdmi_hdcp_read(intel_dig_port, HDCP_2_2_HDMI_REG_VER_OFFSET, 1746 &hdcp2_version, sizeof(hdcp2_version)); 1747 if (!ret && hdcp2_version & HDCP_2_2_HDMI_SUPPORT_MASK) 1748 *capable = true; 1749 1750 return ret; 1751 } 1752 1753 static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = { 1754 .write_an_aksv = intel_hdmi_hdcp_write_an_aksv, 1755 .read_bksv = intel_hdmi_hdcp_read_bksv, 1756 .read_bstatus = intel_hdmi_hdcp_read_bstatus, 1757 .repeater_present = intel_hdmi_hdcp_repeater_present, 1758 .read_ri_prime = intel_hdmi_hdcp_read_ri_prime, 1759 .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready, 1760 .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo, 1761 .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part, 1762 .toggle_signalling = intel_hdmi_hdcp_toggle_signalling, 1763 .check_link = intel_hdmi_hdcp_check_link, 1764 .write_2_2_msg = intel_hdmi_hdcp2_write_msg, 1765 .read_2_2_msg = intel_hdmi_hdcp2_read_msg, 1766 .check_2_2_link = intel_hdmi_hdcp2_check_link, 1767 .hdcp_2_2_capable = intel_hdmi_hdcp2_capable, 1768 .protocol = HDCP_PROTOCOL_HDMI, 1769 }; 1770 1771 static void intel_hdmi_prepare(struct intel_encoder *encoder, 1772 const struct intel_crtc_state *crtc_state) 1773 { 1774 struct drm_device *dev = encoder->base.dev; 1775 struct drm_i915_private *dev_priv = to_i915(dev); 1776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 1777 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1778 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode; 1779 u32 hdmi_val; 1780 1781 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true); 1782 1783 hdmi_val = SDVO_ENCODING_HDMI; 1784 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range) 1785 hdmi_val |= HDMI_COLOR_RANGE_16_235; 1786 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) 1787 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH; 1788 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) 1789 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH; 1790 1791 if (crtc_state->pipe_bpp > 24) 1792 hdmi_val |= HDMI_COLOR_FORMAT_12bpc; 1793 else 1794 hdmi_val |= SDVO_COLOR_FORMAT_8bpc; 1795 1796 if (crtc_state->has_hdmi_sink) 1797 hdmi_val |= HDMI_MODE_SELECT_HDMI; 1798 1799 if (HAS_PCH_CPT(dev_priv)) 1800 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe); 1801 else if (IS_CHERRYVIEW(dev_priv)) 1802 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe); 1803 else 1804 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe); 1805 1806 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, hdmi_val); 1807 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1808 } 1809 1810 static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder, 1811 enum pipe *pipe) 1812 { 1813 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1814 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1815 intel_wakeref_t wakeref; 1816 bool ret; 1817 1818 wakeref = intel_display_power_get_if_enabled(dev_priv, 1819 encoder->power_domain); 1820 if (!wakeref) 1821 return false; 1822 1823 ret = intel_sdvo_port_enabled(dev_priv, intel_hdmi->hdmi_reg, pipe); 1824 1825 intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 1826 1827 return ret; 1828 } 1829 1830 static void intel_hdmi_get_config(struct intel_encoder *encoder, 1831 struct intel_crtc_state *pipe_config) 1832 { 1833 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1834 struct drm_device *dev = encoder->base.dev; 1835 struct drm_i915_private *dev_priv = to_i915(dev); 1836 u32 tmp, flags = 0; 1837 int dotclock; 1838 1839 pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI); 1840 1841 tmp = intel_de_read(dev_priv, intel_hdmi->hdmi_reg); 1842 1843 if (tmp & SDVO_HSYNC_ACTIVE_HIGH) 1844 flags |= DRM_MODE_FLAG_PHSYNC; 1845 else 1846 flags |= DRM_MODE_FLAG_NHSYNC; 1847 1848 if (tmp & SDVO_VSYNC_ACTIVE_HIGH) 1849 flags |= DRM_MODE_FLAG_PVSYNC; 1850 else 1851 flags |= DRM_MODE_FLAG_NVSYNC; 1852 1853 if (tmp & HDMI_MODE_SELECT_HDMI) 1854 pipe_config->has_hdmi_sink = true; 1855 1856 pipe_config->infoframes.enable |= 1857 intel_hdmi_infoframes_enabled(encoder, pipe_config); 1858 1859 if (pipe_config->infoframes.enable) 1860 pipe_config->has_infoframe = true; 1861 1862 if (tmp & HDMI_AUDIO_ENABLE) 1863 pipe_config->has_audio = true; 1864 1865 if (!HAS_PCH_SPLIT(dev_priv) && 1866 tmp & HDMI_COLOR_RANGE_16_235) 1867 pipe_config->limited_color_range = true; 1868 1869 pipe_config->hw.adjusted_mode.flags |= flags; 1870 1871 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc) 1872 dotclock = pipe_config->port_clock * 2 / 3; 1873 else 1874 dotclock = pipe_config->port_clock; 1875 1876 if (pipe_config->pixel_multiplier) 1877 dotclock /= pipe_config->pixel_multiplier; 1878 1879 pipe_config->hw.adjusted_mode.crtc_clock = dotclock; 1880 1881 pipe_config->lane_count = 4; 1882 1883 intel_hdmi_read_gcp_infoframe(encoder, pipe_config); 1884 1885 intel_read_infoframe(encoder, pipe_config, 1886 HDMI_INFOFRAME_TYPE_AVI, 1887 &pipe_config->infoframes.avi); 1888 intel_read_infoframe(encoder, pipe_config, 1889 HDMI_INFOFRAME_TYPE_SPD, 1890 &pipe_config->infoframes.spd); 1891 intel_read_infoframe(encoder, pipe_config, 1892 HDMI_INFOFRAME_TYPE_VENDOR, 1893 &pipe_config->infoframes.hdmi); 1894 } 1895 1896 static void intel_enable_hdmi_audio(struct intel_encoder *encoder, 1897 const struct intel_crtc_state *pipe_config, 1898 const struct drm_connector_state *conn_state) 1899 { 1900 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1901 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1902 1903 drm_WARN_ON(&i915->drm, !pipe_config->has_hdmi_sink); 1904 drm_dbg_kms(&i915->drm, "Enabling HDMI audio on pipe %c\n", 1905 pipe_name(crtc->pipe)); 1906 intel_audio_codec_enable(encoder, pipe_config, conn_state); 1907 } 1908 1909 static void g4x_enable_hdmi(struct intel_atomic_state *state, 1910 struct intel_encoder *encoder, 1911 const struct intel_crtc_state *pipe_config, 1912 const struct drm_connector_state *conn_state) 1913 { 1914 struct drm_device *dev = encoder->base.dev; 1915 struct drm_i915_private *dev_priv = to_i915(dev); 1916 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1917 u32 temp; 1918 1919 temp = intel_de_read(dev_priv, intel_hdmi->hdmi_reg); 1920 1921 temp |= SDVO_ENABLE; 1922 if (pipe_config->has_audio) 1923 temp |= HDMI_AUDIO_ENABLE; 1924 1925 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 1926 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1927 1928 if (pipe_config->has_audio) 1929 intel_enable_hdmi_audio(encoder, pipe_config, conn_state); 1930 } 1931 1932 static void ibx_enable_hdmi(struct intel_atomic_state *state, 1933 struct intel_encoder *encoder, 1934 const struct intel_crtc_state *pipe_config, 1935 const struct drm_connector_state *conn_state) 1936 { 1937 struct drm_device *dev = encoder->base.dev; 1938 struct drm_i915_private *dev_priv = to_i915(dev); 1939 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1940 u32 temp; 1941 1942 temp = intel_de_read(dev_priv, intel_hdmi->hdmi_reg); 1943 1944 temp |= SDVO_ENABLE; 1945 if (pipe_config->has_audio) 1946 temp |= HDMI_AUDIO_ENABLE; 1947 1948 /* 1949 * HW workaround, need to write this twice for issue 1950 * that may result in first write getting masked. 1951 */ 1952 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 1953 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1954 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 1955 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1956 1957 /* 1958 * HW workaround, need to toggle enable bit off and on 1959 * for 12bpc with pixel repeat. 1960 * 1961 * FIXME: BSpec says this should be done at the end of 1962 * of the modeset sequence, so not sure if this isn't too soon. 1963 */ 1964 if (pipe_config->pipe_bpp > 24 && 1965 pipe_config->pixel_multiplier > 1) { 1966 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, 1967 temp & ~SDVO_ENABLE); 1968 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1969 1970 /* 1971 * HW workaround, need to write this twice for issue 1972 * that may result in first write getting masked. 1973 */ 1974 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 1975 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1976 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 1977 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 1978 } 1979 1980 if (pipe_config->has_audio) 1981 intel_enable_hdmi_audio(encoder, pipe_config, conn_state); 1982 } 1983 1984 static void cpt_enable_hdmi(struct intel_atomic_state *state, 1985 struct intel_encoder *encoder, 1986 const struct intel_crtc_state *pipe_config, 1987 const struct drm_connector_state *conn_state) 1988 { 1989 struct drm_device *dev = encoder->base.dev; 1990 struct drm_i915_private *dev_priv = to_i915(dev); 1991 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1992 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 1993 enum pipe pipe = crtc->pipe; 1994 u32 temp; 1995 1996 temp = intel_de_read(dev_priv, intel_hdmi->hdmi_reg); 1997 1998 temp |= SDVO_ENABLE; 1999 if (pipe_config->has_audio) 2000 temp |= HDMI_AUDIO_ENABLE; 2001 2002 /* 2003 * WaEnableHDMI8bpcBefore12bpc:snb,ivb 2004 * 2005 * The procedure for 12bpc is as follows: 2006 * 1. disable HDMI clock gating 2007 * 2. enable HDMI with 8bpc 2008 * 3. enable HDMI with 12bpc 2009 * 4. enable HDMI clock gating 2010 */ 2011 2012 if (pipe_config->pipe_bpp > 24) { 2013 intel_de_write(dev_priv, TRANS_CHICKEN1(pipe), 2014 intel_de_read(dev_priv, TRANS_CHICKEN1(pipe)) | TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); 2015 2016 temp &= ~SDVO_COLOR_FORMAT_MASK; 2017 temp |= SDVO_COLOR_FORMAT_8bpc; 2018 } 2019 2020 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2021 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2022 2023 if (pipe_config->pipe_bpp > 24) { 2024 temp &= ~SDVO_COLOR_FORMAT_MASK; 2025 temp |= HDMI_COLOR_FORMAT_12bpc; 2026 2027 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2028 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2029 2030 intel_de_write(dev_priv, TRANS_CHICKEN1(pipe), 2031 intel_de_read(dev_priv, TRANS_CHICKEN1(pipe)) & ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); 2032 } 2033 2034 if (pipe_config->has_audio) 2035 intel_enable_hdmi_audio(encoder, pipe_config, conn_state); 2036 } 2037 2038 static void vlv_enable_hdmi(struct intel_atomic_state *state, 2039 struct intel_encoder *encoder, 2040 const struct intel_crtc_state *pipe_config, 2041 const struct drm_connector_state *conn_state) 2042 { 2043 } 2044 2045 static void intel_disable_hdmi(struct intel_atomic_state *state, 2046 struct intel_encoder *encoder, 2047 const struct intel_crtc_state *old_crtc_state, 2048 const struct drm_connector_state *old_conn_state) 2049 { 2050 struct drm_device *dev = encoder->base.dev; 2051 struct drm_i915_private *dev_priv = to_i915(dev); 2052 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 2053 struct intel_digital_port *intel_dig_port = 2054 hdmi_to_dig_port(intel_hdmi); 2055 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc); 2056 u32 temp; 2057 2058 temp = intel_de_read(dev_priv, intel_hdmi->hdmi_reg); 2059 2060 temp &= ~(SDVO_ENABLE | HDMI_AUDIO_ENABLE); 2061 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2062 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2063 2064 /* 2065 * HW workaround for IBX, we need to move the port 2066 * to transcoder A after disabling it to allow the 2067 * matching DP port to be enabled on transcoder A. 2068 */ 2069 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) { 2070 /* 2071 * We get CPU/PCH FIFO underruns on the other pipe when 2072 * doing the workaround. Sweep them under the rug. 2073 */ 2074 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); 2075 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); 2076 2077 temp &= ~SDVO_PIPE_SEL_MASK; 2078 temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A); 2079 /* 2080 * HW workaround, need to write this twice for issue 2081 * that may result in first write getting masked. 2082 */ 2083 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2084 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2085 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2086 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2087 2088 temp &= ~SDVO_ENABLE; 2089 intel_de_write(dev_priv, intel_hdmi->hdmi_reg, temp); 2090 intel_de_posting_read(dev_priv, intel_hdmi->hdmi_reg); 2091 2092 intel_wait_for_vblank_if_active(dev_priv, PIPE_A); 2093 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); 2094 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); 2095 } 2096 2097 intel_dig_port->set_infoframes(encoder, 2098 false, 2099 old_crtc_state, old_conn_state); 2100 2101 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false); 2102 } 2103 2104 static void g4x_disable_hdmi(struct intel_atomic_state *state, 2105 struct intel_encoder *encoder, 2106 const struct intel_crtc_state *old_crtc_state, 2107 const struct drm_connector_state *old_conn_state) 2108 { 2109 if (old_crtc_state->has_audio) 2110 intel_audio_codec_disable(encoder, 2111 old_crtc_state, old_conn_state); 2112 2113 intel_disable_hdmi(state, encoder, old_crtc_state, old_conn_state); 2114 } 2115 2116 static void pch_disable_hdmi(struct intel_atomic_state *state, 2117 struct intel_encoder *encoder, 2118 const struct intel_crtc_state *old_crtc_state, 2119 const struct drm_connector_state *old_conn_state) 2120 { 2121 if (old_crtc_state->has_audio) 2122 intel_audio_codec_disable(encoder, 2123 old_crtc_state, old_conn_state); 2124 } 2125 2126 static void pch_post_disable_hdmi(struct intel_atomic_state *state, 2127 struct intel_encoder *encoder, 2128 const struct intel_crtc_state *old_crtc_state, 2129 const struct drm_connector_state *old_conn_state) 2130 { 2131 intel_disable_hdmi(state, encoder, old_crtc_state, old_conn_state); 2132 } 2133 2134 static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder) 2135 { 2136 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2137 int max_tmds_clock, vbt_max_tmds_clock; 2138 2139 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) 2140 max_tmds_clock = 594000; 2141 else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) 2142 max_tmds_clock = 300000; 2143 else if (INTEL_GEN(dev_priv) >= 5) 2144 max_tmds_clock = 225000; 2145 else 2146 max_tmds_clock = 165000; 2147 2148 vbt_max_tmds_clock = intel_bios_max_tmds_clock(encoder); 2149 if (vbt_max_tmds_clock) 2150 max_tmds_clock = min(max_tmds_clock, vbt_max_tmds_clock); 2151 2152 return max_tmds_clock; 2153 } 2154 2155 static bool intel_has_hdmi_sink(struct intel_hdmi *hdmi, 2156 const struct drm_connector_state *conn_state) 2157 { 2158 return hdmi->has_hdmi_sink && 2159 READ_ONCE(to_intel_digital_connector_state(conn_state)->force_audio) != HDMI_AUDIO_OFF_DVI; 2160 } 2161 2162 static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, 2163 bool respect_downstream_limits, 2164 bool has_hdmi_sink) 2165 { 2166 struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base; 2167 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder); 2168 2169 if (respect_downstream_limits) { 2170 struct intel_connector *connector = hdmi->attached_connector; 2171 const struct drm_display_info *info = &connector->base.display_info; 2172 2173 if (hdmi->dp_dual_mode.max_tmds_clock) 2174 max_tmds_clock = min(max_tmds_clock, 2175 hdmi->dp_dual_mode.max_tmds_clock); 2176 2177 if (info->max_tmds_clock) 2178 max_tmds_clock = min(max_tmds_clock, 2179 info->max_tmds_clock); 2180 else if (!has_hdmi_sink) 2181 max_tmds_clock = min(max_tmds_clock, 165000); 2182 } 2183 2184 return max_tmds_clock; 2185 } 2186 2187 static enum drm_mode_status 2188 hdmi_port_clock_valid(struct intel_hdmi *hdmi, 2189 int clock, bool respect_downstream_limits, 2190 bool has_hdmi_sink) 2191 { 2192 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); 2193 2194 if (clock < 25000) 2195 return MODE_CLOCK_LOW; 2196 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, 2197 has_hdmi_sink)) 2198 return MODE_CLOCK_HIGH; 2199 2200 /* BXT DPLL can't generate 223-240 MHz */ 2201 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000) 2202 return MODE_CLOCK_RANGE; 2203 2204 /* CHV DPLL can't generate 216-240 MHz */ 2205 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000) 2206 return MODE_CLOCK_RANGE; 2207 2208 return MODE_OK; 2209 } 2210 2211 static enum drm_mode_status 2212 intel_hdmi_mode_valid(struct drm_connector *connector, 2213 struct drm_display_mode *mode) 2214 { 2215 struct intel_hdmi *hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2216 struct drm_device *dev = intel_hdmi_to_dev(hdmi); 2217 struct drm_i915_private *dev_priv = to_i915(dev); 2218 enum drm_mode_status status; 2219 int clock = mode->clock; 2220 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; 2221 bool has_hdmi_sink = intel_has_hdmi_sink(hdmi, connector->state); 2222 2223 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) 2224 return MODE_NO_DBLESCAN; 2225 2226 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING) 2227 clock *= 2; 2228 2229 if (clock > max_dotclk) 2230 return MODE_CLOCK_HIGH; 2231 2232 if (mode->flags & DRM_MODE_FLAG_DBLCLK) 2233 clock *= 2; 2234 2235 if (drm_mode_is_420_only(&connector->display_info, mode)) 2236 clock /= 2; 2237 2238 /* check if we can do 8bpc */ 2239 status = hdmi_port_clock_valid(hdmi, clock, true, has_hdmi_sink); 2240 2241 if (has_hdmi_sink) { 2242 /* if we can't do 8bpc we may still be able to do 12bpc */ 2243 if (status != MODE_OK && !HAS_GMCH(dev_priv)) 2244 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, 2245 true, has_hdmi_sink); 2246 2247 /* if we can't do 8,12bpc we may still be able to do 10bpc */ 2248 if (status != MODE_OK && INTEL_GEN(dev_priv) >= 11) 2249 status = hdmi_port_clock_valid(hdmi, clock * 5 / 4, 2250 true, has_hdmi_sink); 2251 } 2252 if (status != MODE_OK) 2253 return status; 2254 2255 return intel_mode_valid_max_plane_size(dev_priv, mode); 2256 } 2257 2258 static bool hdmi_deep_color_possible(const struct intel_crtc_state *crtc_state, 2259 int bpc) 2260 { 2261 struct drm_i915_private *dev_priv = 2262 to_i915(crtc_state->uapi.crtc->dev); 2263 struct drm_atomic_state *state = crtc_state->uapi.state; 2264 struct drm_connector_state *connector_state; 2265 struct drm_connector *connector; 2266 const struct drm_display_mode *adjusted_mode = 2267 &crtc_state->hw.adjusted_mode; 2268 int i; 2269 2270 if (HAS_GMCH(dev_priv)) 2271 return false; 2272 2273 if (bpc == 10 && INTEL_GEN(dev_priv) < 11) 2274 return false; 2275 2276 if (crtc_state->pipe_bpp < bpc * 3) 2277 return false; 2278 2279 if (!crtc_state->has_hdmi_sink) 2280 return false; 2281 2282 /* 2283 * HDMI deep color affects the clocks, so it's only possible 2284 * when not cloning with other encoder types. 2285 */ 2286 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI) 2287 return false; 2288 2289 for_each_new_connector_in_state(state, connector, connector_state, i) { 2290 const struct drm_display_info *info = &connector->display_info; 2291 2292 if (connector_state->crtc != crtc_state->uapi.crtc) 2293 continue; 2294 2295 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) { 2296 const struct drm_hdmi_info *hdmi = &info->hdmi; 2297 2298 if (bpc == 12 && !(hdmi->y420_dc_modes & 2299 DRM_EDID_YCBCR420_DC_36)) 2300 return false; 2301 else if (bpc == 10 && !(hdmi->y420_dc_modes & 2302 DRM_EDID_YCBCR420_DC_30)) 2303 return false; 2304 } else { 2305 if (bpc == 12 && !(info->edid_hdmi_dc_modes & 2306 DRM_EDID_HDMI_DC_36)) 2307 return false; 2308 else if (bpc == 10 && !(info->edid_hdmi_dc_modes & 2309 DRM_EDID_HDMI_DC_30)) 2310 return false; 2311 } 2312 } 2313 2314 /* Display Wa_1405510057:icl,ehl */ 2315 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 && 2316 bpc == 10 && IS_GEN(dev_priv, 11) && 2317 (adjusted_mode->crtc_hblank_end - 2318 adjusted_mode->crtc_hblank_start) % 8 == 2) 2319 return false; 2320 2321 return true; 2322 } 2323 2324 static int 2325 intel_hdmi_ycbcr420_config(struct intel_crtc_state *crtc_state, 2326 const struct drm_connector_state *conn_state) 2327 { 2328 struct drm_connector *connector = conn_state->connector; 2329 struct drm_i915_private *i915 = to_i915(connector->dev); 2330 const struct drm_display_mode *adjusted_mode = 2331 &crtc_state->hw.adjusted_mode; 2332 2333 if (!drm_mode_is_420_only(&connector->display_info, adjusted_mode)) 2334 return 0; 2335 2336 if (!connector->ycbcr_420_allowed) { 2337 drm_err(&i915->drm, 2338 "Platform doesn't support YCBCR420 output\n"); 2339 return -EINVAL; 2340 } 2341 2342 crtc_state->output_format = INTEL_OUTPUT_FORMAT_YCBCR420; 2343 2344 return intel_pch_panel_fitting(crtc_state, conn_state); 2345 } 2346 2347 static int intel_hdmi_port_clock(int clock, int bpc) 2348 { 2349 /* 2350 * Need to adjust the port link by: 2351 * 1.5x for 12bpc 2352 * 1.25x for 10bpc 2353 */ 2354 return clock * bpc / 8; 2355 } 2356 2357 static int intel_hdmi_compute_bpc(struct intel_encoder *encoder, 2358 struct intel_crtc_state *crtc_state, 2359 int clock) 2360 { 2361 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 2362 int bpc; 2363 2364 for (bpc = 12; bpc >= 10; bpc -= 2) { 2365 if (hdmi_deep_color_possible(crtc_state, bpc) && 2366 hdmi_port_clock_valid(intel_hdmi, 2367 intel_hdmi_port_clock(clock, bpc), 2368 true, crtc_state->has_hdmi_sink) == MODE_OK) 2369 return bpc; 2370 } 2371 2372 return 8; 2373 } 2374 2375 static int intel_hdmi_compute_clock(struct intel_encoder *encoder, 2376 struct intel_crtc_state *crtc_state) 2377 { 2378 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2379 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 2380 const struct drm_display_mode *adjusted_mode = 2381 &crtc_state->hw.adjusted_mode; 2382 int bpc, clock = adjusted_mode->crtc_clock; 2383 2384 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) 2385 clock *= 2; 2386 2387 /* YCBCR420 TMDS rate requirement is half the pixel clock */ 2388 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 2389 clock /= 2; 2390 2391 bpc = intel_hdmi_compute_bpc(encoder, crtc_state, clock); 2392 2393 crtc_state->port_clock = intel_hdmi_port_clock(clock, bpc); 2394 2395 /* 2396 * pipe_bpp could already be below 8bpc due to 2397 * FDI bandwidth constraints. We shouldn't bump it 2398 * back up to 8bpc in that case. 2399 */ 2400 if (crtc_state->pipe_bpp > bpc * 3) 2401 crtc_state->pipe_bpp = bpc * 3; 2402 2403 drm_dbg_kms(&i915->drm, 2404 "picking %d bpc for HDMI output (pipe bpp: %d)\n", 2405 bpc, crtc_state->pipe_bpp); 2406 2407 if (hdmi_port_clock_valid(intel_hdmi, crtc_state->port_clock, 2408 false, crtc_state->has_hdmi_sink) != MODE_OK) { 2409 drm_dbg_kms(&i915->drm, 2410 "unsupported HDMI clock (%d kHz), rejecting mode\n", 2411 crtc_state->port_clock); 2412 return -EINVAL; 2413 } 2414 2415 return 0; 2416 } 2417 2418 static bool intel_hdmi_limited_color_range(const struct intel_crtc_state *crtc_state, 2419 const struct drm_connector_state *conn_state) 2420 { 2421 const struct intel_digital_connector_state *intel_conn_state = 2422 to_intel_digital_connector_state(conn_state); 2423 const struct drm_display_mode *adjusted_mode = 2424 &crtc_state->hw.adjusted_mode; 2425 2426 /* 2427 * Our YCbCr output is always limited range. 2428 * crtc_state->limited_color_range only applies to RGB, 2429 * and it must never be set for YCbCr or we risk setting 2430 * some conflicting bits in PIPECONF which will mess up 2431 * the colors on the monitor. 2432 */ 2433 if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB) 2434 return false; 2435 2436 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { 2437 /* See CEA-861-E - 5.1 Default Encoding Parameters */ 2438 return crtc_state->has_hdmi_sink && 2439 drm_default_rgb_quant_range(adjusted_mode) == 2440 HDMI_QUANTIZATION_RANGE_LIMITED; 2441 } else { 2442 return intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED; 2443 } 2444 } 2445 2446 int intel_hdmi_compute_config(struct intel_encoder *encoder, 2447 struct intel_crtc_state *pipe_config, 2448 struct drm_connector_state *conn_state) 2449 { 2450 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 2451 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2452 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode; 2453 struct drm_connector *connector = conn_state->connector; 2454 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc; 2455 struct intel_digital_connector_state *intel_conn_state = 2456 to_intel_digital_connector_state(conn_state); 2457 int ret; 2458 2459 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 2460 return -EINVAL; 2461 2462 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 2463 pipe_config->has_hdmi_sink = intel_has_hdmi_sink(intel_hdmi, 2464 conn_state); 2465 2466 if (pipe_config->has_hdmi_sink) 2467 pipe_config->has_infoframe = true; 2468 2469 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) 2470 pipe_config->pixel_multiplier = 2; 2471 2472 ret = intel_hdmi_ycbcr420_config(pipe_config, conn_state); 2473 if (ret) 2474 return ret; 2475 2476 pipe_config->limited_color_range = 2477 intel_hdmi_limited_color_range(pipe_config, conn_state); 2478 2479 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv)) 2480 pipe_config->has_pch_encoder = true; 2481 2482 if (pipe_config->has_hdmi_sink) { 2483 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 2484 pipe_config->has_audio = intel_hdmi->has_audio; 2485 else 2486 pipe_config->has_audio = 2487 intel_conn_state->force_audio == HDMI_AUDIO_ON; 2488 } 2489 2490 ret = intel_hdmi_compute_clock(encoder, pipe_config); 2491 if (ret) 2492 return ret; 2493 2494 if (conn_state->picture_aspect_ratio) 2495 adjusted_mode->picture_aspect_ratio = 2496 conn_state->picture_aspect_ratio; 2497 2498 pipe_config->lane_count = 4; 2499 2500 if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 || 2501 IS_GEMINILAKE(dev_priv))) { 2502 if (scdc->scrambling.low_rates) 2503 pipe_config->hdmi_scrambling = true; 2504 2505 if (pipe_config->port_clock > 340000) { 2506 pipe_config->hdmi_scrambling = true; 2507 pipe_config->hdmi_high_tmds_clock_ratio = true; 2508 } 2509 } 2510 2511 intel_hdmi_compute_gcp_infoframe(encoder, pipe_config, 2512 conn_state); 2513 2514 if (!intel_hdmi_compute_avi_infoframe(encoder, pipe_config, conn_state)) { 2515 drm_dbg_kms(&dev_priv->drm, "bad AVI infoframe\n"); 2516 return -EINVAL; 2517 } 2518 2519 if (!intel_hdmi_compute_spd_infoframe(encoder, pipe_config, conn_state)) { 2520 drm_dbg_kms(&dev_priv->drm, "bad SPD infoframe\n"); 2521 return -EINVAL; 2522 } 2523 2524 if (!intel_hdmi_compute_hdmi_infoframe(encoder, pipe_config, conn_state)) { 2525 drm_dbg_kms(&dev_priv->drm, "bad HDMI infoframe\n"); 2526 return -EINVAL; 2527 } 2528 2529 if (!intel_hdmi_compute_drm_infoframe(encoder, pipe_config, conn_state)) { 2530 drm_dbg_kms(&dev_priv->drm, "bad DRM infoframe\n"); 2531 return -EINVAL; 2532 } 2533 2534 return 0; 2535 } 2536 2537 static void 2538 intel_hdmi_unset_edid(struct drm_connector *connector) 2539 { 2540 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2541 2542 intel_hdmi->has_hdmi_sink = false; 2543 intel_hdmi->has_audio = false; 2544 2545 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE; 2546 intel_hdmi->dp_dual_mode.max_tmds_clock = 0; 2547 2548 kfree(to_intel_connector(connector)->detect_edid); 2549 to_intel_connector(connector)->detect_edid = NULL; 2550 } 2551 2552 static void 2553 intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid) 2554 { 2555 struct drm_i915_private *dev_priv = to_i915(connector->dev); 2556 struct intel_hdmi *hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2557 enum port port = hdmi_to_dig_port(hdmi)->base.port; 2558 struct i2c_adapter *adapter = 2559 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); 2560 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter); 2561 2562 /* 2563 * Type 1 DVI adaptors are not required to implement any 2564 * registers, so we can't always detect their presence. 2565 * Ideally we should be able to check the state of the 2566 * CONFIG1 pin, but no such luck on our hardware. 2567 * 2568 * The only method left to us is to check the VBT to see 2569 * if the port is a dual mode capable DP port. But let's 2570 * only do that when we sucesfully read the EDID, to avoid 2571 * confusing log messages about DP dual mode adaptors when 2572 * there's nothing connected to the port. 2573 */ 2574 if (type == DRM_DP_DUAL_MODE_UNKNOWN) { 2575 /* An overridden EDID imply that we want this port for testing. 2576 * Make sure not to set limits for that port. 2577 */ 2578 if (has_edid && !connector->override_edid && 2579 intel_bios_is_port_dp_dual_mode(dev_priv, port)) { 2580 drm_dbg_kms(&dev_priv->drm, 2581 "Assuming DP dual mode adaptor presence based on VBT\n"); 2582 type = DRM_DP_DUAL_MODE_TYPE1_DVI; 2583 } else { 2584 type = DRM_DP_DUAL_MODE_NONE; 2585 } 2586 } 2587 2588 if (type == DRM_DP_DUAL_MODE_NONE) 2589 return; 2590 2591 hdmi->dp_dual_mode.type = type; 2592 hdmi->dp_dual_mode.max_tmds_clock = 2593 drm_dp_dual_mode_max_tmds_clock(type, adapter); 2594 2595 drm_dbg_kms(&dev_priv->drm, 2596 "DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n", 2597 drm_dp_get_dual_mode_type_name(type), 2598 hdmi->dp_dual_mode.max_tmds_clock); 2599 } 2600 2601 static bool 2602 intel_hdmi_set_edid(struct drm_connector *connector) 2603 { 2604 struct drm_i915_private *dev_priv = to_i915(connector->dev); 2605 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2606 intel_wakeref_t wakeref; 2607 struct edid *edid; 2608 bool connected = false; 2609 struct i2c_adapter *i2c; 2610 2611 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); 2612 2613 i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); 2614 2615 edid = drm_get_edid(connector, i2c); 2616 2617 if (!edid && !intel_gmbus_is_forced_bit(i2c)) { 2618 drm_dbg_kms(&dev_priv->drm, 2619 "HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n"); 2620 intel_gmbus_force_bit(i2c, true); 2621 edid = drm_get_edid(connector, i2c); 2622 intel_gmbus_force_bit(i2c, false); 2623 } 2624 2625 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL); 2626 2627 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref); 2628 2629 to_intel_connector(connector)->detect_edid = edid; 2630 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) { 2631 intel_hdmi->has_audio = drm_detect_monitor_audio(edid); 2632 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid); 2633 2634 connected = true; 2635 } 2636 2637 cec_notifier_set_phys_addr_from_edid(intel_hdmi->cec_notifier, edid); 2638 2639 return connected; 2640 } 2641 2642 static enum drm_connector_status 2643 intel_hdmi_detect(struct drm_connector *connector, bool force) 2644 { 2645 enum drm_connector_status status = connector_status_disconnected; 2646 struct drm_i915_private *dev_priv = to_i915(connector->dev); 2647 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2648 struct intel_encoder *encoder = &hdmi_to_dig_port(intel_hdmi)->base; 2649 intel_wakeref_t wakeref; 2650 2651 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n", 2652 connector->base.id, connector->name); 2653 2654 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); 2655 2656 if (INTEL_GEN(dev_priv) >= 11 && 2657 !intel_digital_port_connected(encoder)) 2658 goto out; 2659 2660 intel_hdmi_unset_edid(connector); 2661 2662 if (intel_hdmi_set_edid(connector)) 2663 status = connector_status_connected; 2664 2665 out: 2666 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref); 2667 2668 if (status != connector_status_connected) 2669 cec_notifier_phys_addr_invalidate(intel_hdmi->cec_notifier); 2670 2671 /* 2672 * Make sure the refs for power wells enabled during detect are 2673 * dropped to avoid a new detect cycle triggered by HPD polling. 2674 */ 2675 intel_display_power_flush_work(dev_priv); 2676 2677 return status; 2678 } 2679 2680 static void 2681 intel_hdmi_force(struct drm_connector *connector) 2682 { 2683 struct drm_i915_private *i915 = to_i915(connector->dev); 2684 2685 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s]\n", 2686 connector->base.id, connector->name); 2687 2688 intel_hdmi_unset_edid(connector); 2689 2690 if (connector->status != connector_status_connected) 2691 return; 2692 2693 intel_hdmi_set_edid(connector); 2694 } 2695 2696 static int intel_hdmi_get_modes(struct drm_connector *connector) 2697 { 2698 struct edid *edid; 2699 2700 edid = to_intel_connector(connector)->detect_edid; 2701 if (edid == NULL) 2702 return 0; 2703 2704 return intel_connector_update_modes(connector, edid); 2705 } 2706 2707 static void intel_hdmi_pre_enable(struct intel_atomic_state *state, 2708 struct intel_encoder *encoder, 2709 const struct intel_crtc_state *pipe_config, 2710 const struct drm_connector_state *conn_state) 2711 { 2712 struct intel_digital_port *intel_dig_port = 2713 enc_to_dig_port(encoder); 2714 2715 intel_hdmi_prepare(encoder, pipe_config); 2716 2717 intel_dig_port->set_infoframes(encoder, 2718 pipe_config->has_infoframe, 2719 pipe_config, conn_state); 2720 } 2721 2722 static void vlv_hdmi_pre_enable(struct intel_atomic_state *state, 2723 struct intel_encoder *encoder, 2724 const struct intel_crtc_state *pipe_config, 2725 const struct drm_connector_state *conn_state) 2726 { 2727 struct intel_digital_port *dport = enc_to_dig_port(encoder); 2728 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2729 2730 vlv_phy_pre_encoder_enable(encoder, pipe_config); 2731 2732 /* HDMI 1.0V-2dB */ 2733 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a, 2734 0x2b247878); 2735 2736 dport->set_infoframes(encoder, 2737 pipe_config->has_infoframe, 2738 pipe_config, conn_state); 2739 2740 g4x_enable_hdmi(state, encoder, pipe_config, conn_state); 2741 2742 vlv_wait_port_ready(dev_priv, dport, 0x0); 2743 } 2744 2745 static void vlv_hdmi_pre_pll_enable(struct intel_atomic_state *state, 2746 struct intel_encoder *encoder, 2747 const struct intel_crtc_state *pipe_config, 2748 const struct drm_connector_state *conn_state) 2749 { 2750 intel_hdmi_prepare(encoder, pipe_config); 2751 2752 vlv_phy_pre_pll_enable(encoder, pipe_config); 2753 } 2754 2755 static void chv_hdmi_pre_pll_enable(struct intel_atomic_state *state, 2756 struct intel_encoder *encoder, 2757 const struct intel_crtc_state *pipe_config, 2758 const struct drm_connector_state *conn_state) 2759 { 2760 intel_hdmi_prepare(encoder, pipe_config); 2761 2762 chv_phy_pre_pll_enable(encoder, pipe_config); 2763 } 2764 2765 static void chv_hdmi_post_pll_disable(struct intel_atomic_state *state, 2766 struct intel_encoder *encoder, 2767 const struct intel_crtc_state *old_crtc_state, 2768 const struct drm_connector_state *old_conn_state) 2769 { 2770 chv_phy_post_pll_disable(encoder, old_crtc_state); 2771 } 2772 2773 static void vlv_hdmi_post_disable(struct intel_atomic_state *state, 2774 struct intel_encoder *encoder, 2775 const struct intel_crtc_state *old_crtc_state, 2776 const struct drm_connector_state *old_conn_state) 2777 { 2778 /* Reset lanes to avoid HDMI flicker (VLV w/a) */ 2779 vlv_phy_reset_lanes(encoder, old_crtc_state); 2780 } 2781 2782 static void chv_hdmi_post_disable(struct intel_atomic_state *state, 2783 struct intel_encoder *encoder, 2784 const struct intel_crtc_state *old_crtc_state, 2785 const struct drm_connector_state *old_conn_state) 2786 { 2787 struct drm_device *dev = encoder->base.dev; 2788 struct drm_i915_private *dev_priv = to_i915(dev); 2789 2790 vlv_dpio_get(dev_priv); 2791 2792 /* Assert data lane reset */ 2793 chv_data_lane_soft_reset(encoder, old_crtc_state, true); 2794 2795 vlv_dpio_put(dev_priv); 2796 } 2797 2798 static void chv_hdmi_pre_enable(struct intel_atomic_state *state, 2799 struct intel_encoder *encoder, 2800 const struct intel_crtc_state *pipe_config, 2801 const struct drm_connector_state *conn_state) 2802 { 2803 struct intel_digital_port *dport = enc_to_dig_port(encoder); 2804 struct drm_device *dev = encoder->base.dev; 2805 struct drm_i915_private *dev_priv = to_i915(dev); 2806 2807 chv_phy_pre_encoder_enable(encoder, pipe_config); 2808 2809 /* FIXME: Program the support xxx V-dB */ 2810 /* Use 800mV-0dB */ 2811 chv_set_phy_signal_level(encoder, 128, 102, false); 2812 2813 dport->set_infoframes(encoder, 2814 pipe_config->has_infoframe, 2815 pipe_config, conn_state); 2816 2817 g4x_enable_hdmi(state, encoder, pipe_config, conn_state); 2818 2819 vlv_wait_port_ready(dev_priv, dport, 0x0); 2820 2821 /* Second common lane will stay alive on its own now */ 2822 chv_phy_release_cl2_override(encoder); 2823 } 2824 2825 static struct i2c_adapter * 2826 intel_hdmi_get_i2c_adapter(struct drm_connector *connector) 2827 { 2828 struct drm_i915_private *dev_priv = to_i915(connector->dev); 2829 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector)); 2830 2831 return intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); 2832 } 2833 2834 static void intel_hdmi_create_i2c_symlink(struct drm_connector *connector) 2835 { 2836 struct drm_i915_private *i915 = to_i915(connector->dev); 2837 struct i2c_adapter *adapter = intel_hdmi_get_i2c_adapter(connector); 2838 struct kobject *i2c_kobj = &adapter->dev.kobj; 2839 struct kobject *connector_kobj = &connector->kdev->kobj; 2840 int ret; 2841 2842 ret = sysfs_create_link(connector_kobj, i2c_kobj, i2c_kobj->name); 2843 if (ret) 2844 drm_err(&i915->drm, "Failed to create i2c symlink (%d)\n", ret); 2845 } 2846 2847 static void intel_hdmi_remove_i2c_symlink(struct drm_connector *connector) 2848 { 2849 struct i2c_adapter *adapter = intel_hdmi_get_i2c_adapter(connector); 2850 struct kobject *i2c_kobj = &adapter->dev.kobj; 2851 struct kobject *connector_kobj = &connector->kdev->kobj; 2852 2853 sysfs_remove_link(connector_kobj, i2c_kobj->name); 2854 } 2855 2856 static int 2857 intel_hdmi_connector_register(struct drm_connector *connector) 2858 { 2859 int ret; 2860 2861 ret = intel_connector_register(connector); 2862 if (ret) 2863 return ret; 2864 2865 intel_hdmi_create_i2c_symlink(connector); 2866 2867 return ret; 2868 } 2869 2870 static void intel_hdmi_destroy(struct drm_connector *connector) 2871 { 2872 struct cec_notifier *n = intel_attached_hdmi(to_intel_connector(connector))->cec_notifier; 2873 2874 cec_notifier_conn_unregister(n); 2875 2876 intel_connector_destroy(connector); 2877 } 2878 2879 static void intel_hdmi_connector_unregister(struct drm_connector *connector) 2880 { 2881 intel_hdmi_remove_i2c_symlink(connector); 2882 2883 intel_connector_unregister(connector); 2884 } 2885 2886 static const struct drm_connector_funcs intel_hdmi_connector_funcs = { 2887 .detect = intel_hdmi_detect, 2888 .force = intel_hdmi_force, 2889 .fill_modes = drm_helper_probe_single_connector_modes, 2890 .atomic_get_property = intel_digital_connector_atomic_get_property, 2891 .atomic_set_property = intel_digital_connector_atomic_set_property, 2892 .late_register = intel_hdmi_connector_register, 2893 .early_unregister = intel_hdmi_connector_unregister, 2894 .destroy = intel_hdmi_destroy, 2895 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 2896 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 2897 }; 2898 2899 static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = { 2900 .get_modes = intel_hdmi_get_modes, 2901 .mode_valid = intel_hdmi_mode_valid, 2902 .atomic_check = intel_digital_connector_atomic_check, 2903 }; 2904 2905 static const struct drm_encoder_funcs intel_hdmi_enc_funcs = { 2906 .destroy = intel_encoder_destroy, 2907 }; 2908 2909 static void 2910 intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector) 2911 { 2912 struct drm_i915_private *dev_priv = to_i915(connector->dev); 2913 struct intel_digital_port *intel_dig_port = 2914 hdmi_to_dig_port(intel_hdmi); 2915 2916 intel_attach_force_audio_property(connector); 2917 intel_attach_broadcast_rgb_property(connector); 2918 intel_attach_aspect_ratio_property(connector); 2919 2920 /* 2921 * Attach Colorspace property for Non LSPCON based device 2922 * ToDo: This needs to be extended for LSPCON implementation 2923 * as well. Will be implemented separately. 2924 */ 2925 if (!intel_dig_port->lspcon.active) 2926 intel_attach_colorspace_property(connector); 2927 2928 drm_connector_attach_content_type_property(connector); 2929 2930 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) 2931 drm_object_attach_property(&connector->base, 2932 connector->dev->mode_config.hdr_output_metadata_property, 0); 2933 2934 if (!HAS_GMCH(dev_priv)) 2935 drm_connector_attach_max_bpc_property(connector, 8, 12); 2936 } 2937 2938 /* 2939 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup 2940 * @encoder: intel_encoder 2941 * @connector: drm_connector 2942 * @high_tmds_clock_ratio = bool to indicate if the function needs to set 2943 * or reset the high tmds clock ratio for scrambling 2944 * @scrambling: bool to Indicate if the function needs to set or reset 2945 * sink scrambling 2946 * 2947 * This function handles scrambling on HDMI 2.0 capable sinks. 2948 * If required clock rate is > 340 Mhz && scrambling is supported by sink 2949 * it enables scrambling. This should be called before enabling the HDMI 2950 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't 2951 * detect a scrambled clock within 100 ms. 2952 * 2953 * Returns: 2954 * True on success, false on failure. 2955 */ 2956 bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder, 2957 struct drm_connector *connector, 2958 bool high_tmds_clock_ratio, 2959 bool scrambling) 2960 { 2961 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2962 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); 2963 struct drm_scrambling *sink_scrambling = 2964 &connector->display_info.hdmi.scdc.scrambling; 2965 struct i2c_adapter *adapter = 2966 intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); 2967 2968 if (!sink_scrambling->supported) 2969 return true; 2970 2971 drm_dbg_kms(&dev_priv->drm, 2972 "[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n", 2973 connector->base.id, connector->name, 2974 yesno(scrambling), high_tmds_clock_ratio ? 40 : 10); 2975 2976 /* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */ 2977 return drm_scdc_set_high_tmds_clock_ratio(adapter, 2978 high_tmds_clock_ratio) && 2979 drm_scdc_set_scrambling(adapter, scrambling); 2980 } 2981 2982 static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) 2983 { 2984 u8 ddc_pin; 2985 2986 switch (port) { 2987 case PORT_B: 2988 ddc_pin = GMBUS_PIN_DPB; 2989 break; 2990 case PORT_C: 2991 ddc_pin = GMBUS_PIN_DPC; 2992 break; 2993 case PORT_D: 2994 ddc_pin = GMBUS_PIN_DPD_CHV; 2995 break; 2996 default: 2997 MISSING_CASE(port); 2998 ddc_pin = GMBUS_PIN_DPB; 2999 break; 3000 } 3001 return ddc_pin; 3002 } 3003 3004 static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) 3005 { 3006 u8 ddc_pin; 3007 3008 switch (port) { 3009 case PORT_B: 3010 ddc_pin = GMBUS_PIN_1_BXT; 3011 break; 3012 case PORT_C: 3013 ddc_pin = GMBUS_PIN_2_BXT; 3014 break; 3015 default: 3016 MISSING_CASE(port); 3017 ddc_pin = GMBUS_PIN_1_BXT; 3018 break; 3019 } 3020 return ddc_pin; 3021 } 3022 3023 static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv, 3024 enum port port) 3025 { 3026 u8 ddc_pin; 3027 3028 switch (port) { 3029 case PORT_B: 3030 ddc_pin = GMBUS_PIN_1_BXT; 3031 break; 3032 case PORT_C: 3033 ddc_pin = GMBUS_PIN_2_BXT; 3034 break; 3035 case PORT_D: 3036 ddc_pin = GMBUS_PIN_4_CNP; 3037 break; 3038 case PORT_F: 3039 ddc_pin = GMBUS_PIN_3_BXT; 3040 break; 3041 default: 3042 MISSING_CASE(port); 3043 ddc_pin = GMBUS_PIN_1_BXT; 3044 break; 3045 } 3046 return ddc_pin; 3047 } 3048 3049 static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) 3050 { 3051 enum phy phy = intel_port_to_phy(dev_priv, port); 3052 3053 if (intel_phy_is_combo(dev_priv, phy)) 3054 return GMBUS_PIN_1_BXT + port; 3055 else if (intel_phy_is_tc(dev_priv, phy)) 3056 return GMBUS_PIN_9_TC1_ICP + intel_port_to_tc(dev_priv, port); 3057 3058 drm_WARN(&dev_priv->drm, 1, "Unknown port:%c\n", port_name(port)); 3059 return GMBUS_PIN_2_BXT; 3060 } 3061 3062 static u8 mcc_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) 3063 { 3064 enum phy phy = intel_port_to_phy(dev_priv, port); 3065 u8 ddc_pin; 3066 3067 switch (phy) { 3068 case PHY_A: 3069 ddc_pin = GMBUS_PIN_1_BXT; 3070 break; 3071 case PHY_B: 3072 ddc_pin = GMBUS_PIN_2_BXT; 3073 break; 3074 case PHY_C: 3075 ddc_pin = GMBUS_PIN_9_TC1_ICP; 3076 break; 3077 default: 3078 MISSING_CASE(phy); 3079 ddc_pin = GMBUS_PIN_1_BXT; 3080 break; 3081 } 3082 return ddc_pin; 3083 } 3084 3085 static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv, 3086 enum port port) 3087 { 3088 u8 ddc_pin; 3089 3090 switch (port) { 3091 case PORT_B: 3092 ddc_pin = GMBUS_PIN_DPB; 3093 break; 3094 case PORT_C: 3095 ddc_pin = GMBUS_PIN_DPC; 3096 break; 3097 case PORT_D: 3098 ddc_pin = GMBUS_PIN_DPD; 3099 break; 3100 default: 3101 MISSING_CASE(port); 3102 ddc_pin = GMBUS_PIN_DPB; 3103 break; 3104 } 3105 return ddc_pin; 3106 } 3107 3108 static u8 intel_hdmi_ddc_pin(struct intel_encoder *encoder) 3109 { 3110 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3111 enum port port = encoder->port; 3112 u8 ddc_pin; 3113 3114 ddc_pin = intel_bios_alternate_ddc_pin(encoder); 3115 if (ddc_pin) { 3116 drm_dbg_kms(&dev_priv->drm, 3117 "Using DDC pin 0x%x for port %c (VBT)\n", 3118 ddc_pin, port_name(port)); 3119 return ddc_pin; 3120 } 3121 3122 if (HAS_PCH_MCC(dev_priv)) 3123 ddc_pin = mcc_port_to_ddc_pin(dev_priv, port); 3124 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3125 ddc_pin = icl_port_to_ddc_pin(dev_priv, port); 3126 else if (HAS_PCH_CNP(dev_priv)) 3127 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port); 3128 else if (IS_GEN9_LP(dev_priv)) 3129 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port); 3130 else if (IS_CHERRYVIEW(dev_priv)) 3131 ddc_pin = chv_port_to_ddc_pin(dev_priv, port); 3132 else 3133 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port); 3134 3135 drm_dbg_kms(&dev_priv->drm, 3136 "Using DDC pin 0x%x for port %c (platform default)\n", 3137 ddc_pin, port_name(port)); 3138 3139 return ddc_pin; 3140 } 3141 3142 void intel_infoframe_init(struct intel_digital_port *intel_dig_port) 3143 { 3144 struct drm_i915_private *dev_priv = 3145 to_i915(intel_dig_port->base.base.dev); 3146 3147 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 3148 intel_dig_port->write_infoframe = vlv_write_infoframe; 3149 intel_dig_port->read_infoframe = vlv_read_infoframe; 3150 intel_dig_port->set_infoframes = vlv_set_infoframes; 3151 intel_dig_port->infoframes_enabled = vlv_infoframes_enabled; 3152 } else if (IS_G4X(dev_priv)) { 3153 intel_dig_port->write_infoframe = g4x_write_infoframe; 3154 intel_dig_port->read_infoframe = g4x_read_infoframe; 3155 intel_dig_port->set_infoframes = g4x_set_infoframes; 3156 intel_dig_port->infoframes_enabled = g4x_infoframes_enabled; 3157 } else if (HAS_DDI(dev_priv)) { 3158 if (intel_dig_port->lspcon.active) { 3159 intel_dig_port->write_infoframe = lspcon_write_infoframe; 3160 intel_dig_port->read_infoframe = lspcon_read_infoframe; 3161 intel_dig_port->set_infoframes = lspcon_set_infoframes; 3162 intel_dig_port->infoframes_enabled = lspcon_infoframes_enabled; 3163 } else { 3164 intel_dig_port->write_infoframe = hsw_write_infoframe; 3165 intel_dig_port->read_infoframe = hsw_read_infoframe; 3166 intel_dig_port->set_infoframes = hsw_set_infoframes; 3167 intel_dig_port->infoframes_enabled = hsw_infoframes_enabled; 3168 } 3169 } else if (HAS_PCH_IBX(dev_priv)) { 3170 intel_dig_port->write_infoframe = ibx_write_infoframe; 3171 intel_dig_port->read_infoframe = ibx_read_infoframe; 3172 intel_dig_port->set_infoframes = ibx_set_infoframes; 3173 intel_dig_port->infoframes_enabled = ibx_infoframes_enabled; 3174 } else { 3175 intel_dig_port->write_infoframe = cpt_write_infoframe; 3176 intel_dig_port->read_infoframe = cpt_read_infoframe; 3177 intel_dig_port->set_infoframes = cpt_set_infoframes; 3178 intel_dig_port->infoframes_enabled = cpt_infoframes_enabled; 3179 } 3180 } 3181 3182 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, 3183 struct intel_connector *intel_connector) 3184 { 3185 struct drm_connector *connector = &intel_connector->base; 3186 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; 3187 struct intel_encoder *intel_encoder = &intel_dig_port->base; 3188 struct drm_device *dev = intel_encoder->base.dev; 3189 struct drm_i915_private *dev_priv = to_i915(dev); 3190 struct i2c_adapter *ddc; 3191 enum port port = intel_encoder->port; 3192 struct cec_connector_info conn_info; 3193 3194 drm_dbg_kms(&dev_priv->drm, 3195 "Adding HDMI connector on [ENCODER:%d:%s]\n", 3196 intel_encoder->base.base.id, intel_encoder->base.name); 3197 3198 if (INTEL_GEN(dev_priv) < 12 && drm_WARN_ON(dev, port == PORT_A)) 3199 return; 3200 3201 if (drm_WARN(dev, intel_dig_port->max_lanes < 4, 3202 "Not enough lanes (%d) for HDMI on [ENCODER:%d:%s]\n", 3203 intel_dig_port->max_lanes, intel_encoder->base.base.id, 3204 intel_encoder->base.name)) 3205 return; 3206 3207 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(intel_encoder); 3208 ddc = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); 3209 3210 drm_connector_init_with_ddc(dev, connector, 3211 &intel_hdmi_connector_funcs, 3212 DRM_MODE_CONNECTOR_HDMIA, 3213 ddc); 3214 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs); 3215 3216 connector->interlace_allowed = 1; 3217 connector->doublescan_allowed = 0; 3218 connector->stereo_allowed = 1; 3219 3220 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) 3221 connector->ycbcr_420_allowed = true; 3222 3223 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port); 3224 intel_connector->polled = DRM_CONNECTOR_POLL_HPD; 3225 3226 if (HAS_DDI(dev_priv)) 3227 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; 3228 else 3229 intel_connector->get_hw_state = intel_connector_get_hw_state; 3230 3231 intel_hdmi_add_properties(intel_hdmi, connector); 3232 3233 intel_connector_attach_encoder(intel_connector, intel_encoder); 3234 intel_hdmi->attached_connector = intel_connector; 3235 3236 if (is_hdcp_supported(dev_priv, port)) { 3237 int ret = intel_hdcp_init(intel_connector, 3238 &intel_hdmi_hdcp_shim); 3239 if (ret) 3240 drm_dbg_kms(&dev_priv->drm, 3241 "HDCP init failed, skipping.\n"); 3242 } 3243 3244 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written 3245 * 0xd. Failure to do so will result in spurious interrupts being 3246 * generated on the port when a cable is not attached. 3247 */ 3248 if (IS_G45(dev_priv)) { 3249 u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA); 3250 intel_de_write(dev_priv, PEG_BAND_GAP_DATA, 3251 (temp & ~0xf) | 0xd); 3252 } 3253 3254 cec_fill_conn_info_from_drm(&conn_info, connector); 3255 3256 intel_hdmi->cec_notifier = 3257 cec_notifier_conn_register(dev->dev, port_identifier(port), 3258 &conn_info); 3259 if (!intel_hdmi->cec_notifier) 3260 drm_dbg_kms(&dev_priv->drm, "CEC notifier get failed\n"); 3261 } 3262 3263 static enum intel_hotplug_state 3264 intel_hdmi_hotplug(struct intel_encoder *encoder, 3265 struct intel_connector *connector) 3266 { 3267 enum intel_hotplug_state state; 3268 3269 state = intel_encoder_hotplug(encoder, connector); 3270 3271 /* 3272 * On many platforms the HDMI live state signal is known to be 3273 * unreliable, so we can't use it to detect if a sink is connected or 3274 * not. Instead we detect if it's connected based on whether we can 3275 * read the EDID or not. That in turn has a problem during disconnect, 3276 * since the HPD interrupt may be raised before the DDC lines get 3277 * disconnected (due to how the required length of DDC vs. HPD 3278 * connector pins are specified) and so we'll still be able to get a 3279 * valid EDID. To solve this schedule another detection cycle if this 3280 * time around we didn't detect any change in the sink's connection 3281 * status. 3282 */ 3283 if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries) 3284 state = INTEL_HOTPLUG_RETRY; 3285 3286 return state; 3287 } 3288 3289 void intel_hdmi_init(struct drm_i915_private *dev_priv, 3290 i915_reg_t hdmi_reg, enum port port) 3291 { 3292 struct intel_digital_port *intel_dig_port; 3293 struct intel_encoder *intel_encoder; 3294 struct intel_connector *intel_connector; 3295 3296 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); 3297 if (!intel_dig_port) 3298 return; 3299 3300 intel_connector = intel_connector_alloc(); 3301 if (!intel_connector) { 3302 kfree(intel_dig_port); 3303 return; 3304 } 3305 3306 intel_encoder = &intel_dig_port->base; 3307 3308 drm_encoder_init(&dev_priv->drm, &intel_encoder->base, 3309 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS, 3310 "HDMI %c", port_name(port)); 3311 3312 intel_encoder->hotplug = intel_hdmi_hotplug; 3313 intel_encoder->compute_config = intel_hdmi_compute_config; 3314 if (HAS_PCH_SPLIT(dev_priv)) { 3315 intel_encoder->disable = pch_disable_hdmi; 3316 intel_encoder->post_disable = pch_post_disable_hdmi; 3317 } else { 3318 intel_encoder->disable = g4x_disable_hdmi; 3319 } 3320 intel_encoder->get_hw_state = intel_hdmi_get_hw_state; 3321 intel_encoder->get_config = intel_hdmi_get_config; 3322 if (IS_CHERRYVIEW(dev_priv)) { 3323 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable; 3324 intel_encoder->pre_enable = chv_hdmi_pre_enable; 3325 intel_encoder->enable = vlv_enable_hdmi; 3326 intel_encoder->post_disable = chv_hdmi_post_disable; 3327 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable; 3328 } else if (IS_VALLEYVIEW(dev_priv)) { 3329 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable; 3330 intel_encoder->pre_enable = vlv_hdmi_pre_enable; 3331 intel_encoder->enable = vlv_enable_hdmi; 3332 intel_encoder->post_disable = vlv_hdmi_post_disable; 3333 } else { 3334 intel_encoder->pre_enable = intel_hdmi_pre_enable; 3335 if (HAS_PCH_CPT(dev_priv)) 3336 intel_encoder->enable = cpt_enable_hdmi; 3337 else if (HAS_PCH_IBX(dev_priv)) 3338 intel_encoder->enable = ibx_enable_hdmi; 3339 else 3340 intel_encoder->enable = g4x_enable_hdmi; 3341 } 3342 3343 intel_encoder->type = INTEL_OUTPUT_HDMI; 3344 intel_encoder->power_domain = intel_port_to_power_domain(port); 3345 intel_encoder->port = port; 3346 if (IS_CHERRYVIEW(dev_priv)) { 3347 if (port == PORT_D) 3348 intel_encoder->pipe_mask = BIT(PIPE_C); 3349 else 3350 intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B); 3351 } else { 3352 intel_encoder->pipe_mask = ~0; 3353 } 3354 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG; 3355 /* 3356 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems 3357 * to work on real hardware. And since g4x can send infoframes to 3358 * only one port anyway, nothing is lost by allowing it. 3359 */ 3360 if (IS_G4X(dev_priv)) 3361 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI; 3362 3363 intel_dig_port->hdmi.hdmi_reg = hdmi_reg; 3364 intel_dig_port->dp.output_reg = INVALID_MMIO_REG; 3365 intel_dig_port->max_lanes = 4; 3366 3367 intel_infoframe_init(intel_dig_port); 3368 3369 intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port); 3370 intel_hdmi_init_connector(intel_dig_port, intel_connector); 3371 } 3372