1a1b63119SJosé Roberto de Souza // SPDX-License-Identifier: MIT
2a1b63119SJosé Roberto de Souza /*
3a1b63119SJosé Roberto de Souza  * Copyright © 2021 Intel Corporation
4a1b63119SJosé Roberto de Souza  */
5a1b63119SJosé Roberto de Souza 
6a1b63119SJosé Roberto de Souza #include "i915_drv.h"
7a1b63119SJosé Roberto de Souza #include "intel_atomic.h"
8a1b63119SJosé Roberto de Souza #include "intel_de.h"
9a1b63119SJosé Roberto de Souza #include "intel_display_types.h"
10a1b63119SJosé Roberto de Souza #include "intel_drrs.h"
11a1b63119SJosé Roberto de Souza #include "intel_panel.h"
12a1b63119SJosé Roberto de Souza 
13a1b63119SJosé Roberto de Souza /**
14a1b63119SJosé Roberto de Souza  * DOC: Display Refresh Rate Switching (DRRS)
15a1b63119SJosé Roberto de Souza  *
16a1b63119SJosé Roberto de Souza  * Display Refresh Rate Switching (DRRS) is a power conservation feature
17a1b63119SJosé Roberto de Souza  * which enables swtching between low and high refresh rates,
18a1b63119SJosé Roberto de Souza  * dynamically, based on the usage scenario. This feature is applicable
19a1b63119SJosé Roberto de Souza  * for internal panels.
20a1b63119SJosé Roberto de Souza  *
21a1b63119SJosé Roberto de Souza  * Indication that the panel supports DRRS is given by the panel EDID, which
22a1b63119SJosé Roberto de Souza  * would list multiple refresh rates for one resolution.
23a1b63119SJosé Roberto de Souza  *
24a1b63119SJosé Roberto de Souza  * DRRS is of 2 types - static and seamless.
25a1b63119SJosé Roberto de Souza  * Static DRRS involves changing refresh rate (RR) by doing a full modeset
26a1b63119SJosé Roberto de Souza  * (may appear as a blink on screen) and is used in dock-undock scenario.
27a1b63119SJosé Roberto de Souza  * Seamless DRRS involves changing RR without any visual effect to the user
28a1b63119SJosé Roberto de Souza  * and can be used during normal system usage. This is done by programming
29a1b63119SJosé Roberto de Souza  * certain registers.
30a1b63119SJosé Roberto de Souza  *
31a1b63119SJosé Roberto de Souza  * Support for static/seamless DRRS may be indicated in the VBT based on
32a1b63119SJosé Roberto de Souza  * inputs from the panel spec.
33a1b63119SJosé Roberto de Souza  *
34a1b63119SJosé Roberto de Souza  * DRRS saves power by switching to low RR based on usage scenarios.
35a1b63119SJosé Roberto de Souza  *
36a1b63119SJosé Roberto de Souza  * The implementation is based on frontbuffer tracking implementation.  When
37a1b63119SJosé Roberto de Souza  * there is a disturbance on the screen triggered by user activity or a periodic
38a1b63119SJosé Roberto de Souza  * system activity, DRRS is disabled (RR is changed to high RR).  When there is
39a1b63119SJosé Roberto de Souza  * no movement on screen, after a timeout of 1 second, a switch to low RR is
40a1b63119SJosé Roberto de Souza  * made.
41a1b63119SJosé Roberto de Souza  *
423a3dd534SJosé Roberto de Souza  * For integration with frontbuffer tracking code, intel_drrs_invalidate()
433a3dd534SJosé Roberto de Souza  * and intel_drrs_flush() are called.
44a1b63119SJosé Roberto de Souza  *
45a1b63119SJosé Roberto de Souza  * DRRS can be further extended to support other internal panels and also
46a1b63119SJosé Roberto de Souza  * the scenario of video playback wherein RR is set based on the rate
47a1b63119SJosé Roberto de Souza  * requested by userspace.
48a1b63119SJosé Roberto de Souza  */
49a1b63119SJosé Roberto de Souza 
50a1b952d4SVille Syrjälä const char *intel_drrs_type_str(enum drrs_type drrs_type)
51a1b952d4SVille Syrjälä {
52a1b952d4SVille Syrjälä 	static const char * const str[] = {
53a1b952d4SVille Syrjälä 		[DRRS_TYPE_NONE] = "none",
54a1b952d4SVille Syrjälä 		[DRRS_TYPE_STATIC] = "static",
55a1b952d4SVille Syrjälä 		[DRRS_TYPE_SEAMLESS] = "seamless",
56a1b952d4SVille Syrjälä 	};
57a1b952d4SVille Syrjälä 
58a1b952d4SVille Syrjälä 	if (drrs_type >= ARRAY_SIZE(str))
59a1b952d4SVille Syrjälä 		return "<invalid>";
60a1b952d4SVille Syrjälä 
61a1b952d4SVille Syrjälä 	return str[drrs_type];
62a1b952d4SVille Syrjälä }
63a1b952d4SVille Syrjälä 
64c3e27f43SVille Syrjälä static bool can_enable_drrs(struct intel_connector *connector,
65f0a57798SVille Syrjälä 			    const struct intel_crtc_state *pipe_config)
66a1b63119SJosé Roberto de Souza {
67a1b63119SJosé Roberto de Souza 	if (pipe_config->vrr.enable)
68c3e27f43SVille Syrjälä 		return false;
69a1b63119SJosé Roberto de Souza 
70a1b63119SJosé Roberto de Souza 	/*
71a1b63119SJosé Roberto de Souza 	 * DRRS and PSR can't be enable together, so giving preference to PSR
72a1b63119SJosé Roberto de Souza 	 * as it allows more power-savings by complete shutting down display,
733a3dd534SJosé Roberto de Souza 	 * so to guarantee this, intel_drrs_compute_config() must be called
74a1b63119SJosé Roberto de Souza 	 * after intel_psr_compute_config().
75a1b63119SJosé Roberto de Souza 	 */
76a1b63119SJosé Roberto de Souza 	if (pipe_config->has_psr)
77c3e27f43SVille Syrjälä 		return false;
78a1b63119SJosé Roberto de Souza 
79f0a57798SVille Syrjälä 	return intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
80c3e27f43SVille Syrjälä }
81c3e27f43SVille Syrjälä 
82c3e27f43SVille Syrjälä void
83ba770ce3SVille Syrjälä intel_drrs_compute_config(struct intel_connector *connector,
84c3e27f43SVille Syrjälä 			  struct intel_crtc_state *pipe_config,
85c3e27f43SVille Syrjälä 			  int output_bpp, bool constant_n)
86c3e27f43SVille Syrjälä {
871d06c820SVille Syrjälä 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
8809270678SVille Syrjälä 	const struct drm_display_mode *downclock_mode =
8909270678SVille Syrjälä 		intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode);
90c3e27f43SVille Syrjälä 	int pixel_clock;
91c3e27f43SVille Syrjälä 
92f0a57798SVille Syrjälä 	if (!can_enable_drrs(connector, pipe_config)) {
931d06c820SVille Syrjälä 		if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder))
941d06c820SVille Syrjälä 			intel_zero_m_n(&pipe_config->dp_m2_n2);
95a1b63119SJosé Roberto de Souza 		return;
961d06c820SVille Syrjälä 	}
97a1b63119SJosé Roberto de Souza 
981fa7bb12SVille Syrjälä 	if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915))
991fa7bb12SVille Syrjälä 		pipe_config->msa_timing_delay = i915->vbt.edp.drrs_msa_timing_delay;
1001fa7bb12SVille Syrjälä 
101a1b63119SJosé Roberto de Souza 	pipe_config->has_drrs = true;
102a1b63119SJosé Roberto de Souza 
10309270678SVille Syrjälä 	pixel_clock = downclock_mode->clock;
104a1b63119SJosé Roberto de Souza 	if (pipe_config->splitter.enable)
105a1b63119SJosé Roberto de Souza 		pixel_clock /= pipe_config->splitter.link_count;
106a1b63119SJosé Roberto de Souza 
107a1b63119SJosé Roberto de Souza 	intel_link_compute_m_n(output_bpp, pipe_config->lane_count, pixel_clock,
108a1b63119SJosé Roberto de Souza 			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
109a1b63119SJosé Roberto de Souza 			       constant_n, pipe_config->fec_enable);
110a1b63119SJosé Roberto de Souza 
111a1b63119SJosé Roberto de Souza 	/* FIXME: abstract this better */
112a1b63119SJosé Roberto de Souza 	if (pipe_config->splitter.enable)
1135f721a5dSVille Syrjälä 		pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count;
114a1b63119SJosé Roberto de Souza }
115a1b63119SJosé Roberto de Souza 
11614683babSVille Syrjälä static void
117851f15feSVille Syrjälä intel_drrs_set_refresh_rate_pipeconf(struct intel_crtc *crtc,
1185a220c53SVille Syrjälä 				     enum drrs_refresh_rate refresh_rate)
11914683babSVille Syrjälä {
12014683babSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
121851f15feSVille Syrjälä 	enum transcoder cpu_transcoder = crtc->drrs.cpu_transcoder;
12214683babSVille Syrjälä 	u32 val, bit;
12314683babSVille Syrjälä 
12414683babSVille Syrjälä 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
125dd7ae6b3SVille Syrjälä 		bit = PIPECONF_REFRESH_RATE_ALT_VLV;
12614683babSVille Syrjälä 	else
127dd7ae6b3SVille Syrjälä 		bit = PIPECONF_REFRESH_RATE_ALT_ILK;
12814683babSVille Syrjälä 
12914683babSVille Syrjälä 	val = intel_de_read(dev_priv, PIPECONF(cpu_transcoder));
13014683babSVille Syrjälä 
1315a220c53SVille Syrjälä 	if (refresh_rate == DRRS_REFRESH_RATE_LOW)
13214683babSVille Syrjälä 		val |= bit;
13314683babSVille Syrjälä 	else
13414683babSVille Syrjälä 		val &= ~bit;
13514683babSVille Syrjälä 
13614683babSVille Syrjälä 	intel_de_write(dev_priv, PIPECONF(cpu_transcoder), val);
13714683babSVille Syrjälä }
13814683babSVille Syrjälä 
13914683babSVille Syrjälä static void
140851f15feSVille Syrjälä intel_drrs_set_refresh_rate_m_n(struct intel_crtc *crtc,
1415a220c53SVille Syrjälä 				enum drrs_refresh_rate refresh_rate)
14214683babSVille Syrjälä {
143851f15feSVille Syrjälä 	intel_cpu_transcoder_set_m1_n1(crtc, crtc->drrs.cpu_transcoder,
1445a220c53SVille Syrjälä 				       refresh_rate == DRRS_REFRESH_RATE_LOW ?
145851f15feSVille Syrjälä 				       &crtc->drrs.m2_n2 : &crtc->drrs.m_n);
14614683babSVille Syrjälä }
14714683babSVille Syrjälä 
148851f15feSVille Syrjälä bool intel_drrs_is_enabled(struct intel_crtc *crtc)
149a1b63119SJosé Roberto de Souza {
150851f15feSVille Syrjälä 	return crtc->drrs.cpu_transcoder != INVALID_TRANSCODER;
151a1b63119SJosé Roberto de Souza }
152a1b63119SJosé Roberto de Souza 
153851f15feSVille Syrjälä static void intel_drrs_set_state(struct intel_crtc *crtc,
154851f15feSVille Syrjälä 				 enum drrs_refresh_rate refresh_rate)
155a1b63119SJosé Roberto de Souza {
156ba770ce3SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
157a1b63119SJosé Roberto de Souza 
158851f15feSVille Syrjälä 	if (refresh_rate == crtc->drrs.refresh_rate)
159851f15feSVille Syrjälä 		return;
160851f15feSVille Syrjälä 
161c2f12155SVille Syrjälä 	if (intel_cpu_transcoder_has_m2_n2(dev_priv, crtc->drrs.cpu_transcoder))
162851f15feSVille Syrjälä 		intel_drrs_set_refresh_rate_pipeconf(crtc, refresh_rate);
163c2f12155SVille Syrjälä 	else
164c2f12155SVille Syrjälä 		intel_drrs_set_refresh_rate_m_n(crtc, refresh_rate);
165851f15feSVille Syrjälä 
166851f15feSVille Syrjälä 	crtc->drrs.refresh_rate = refresh_rate;
167a1b63119SJosé Roberto de Souza }
168a1b63119SJosé Roberto de Souza 
169a1b63119SJosé Roberto de Souza /**
1703a3dd534SJosé Roberto de Souza  * intel_drrs_enable - init drrs struct if supported
171a1b63119SJosé Roberto de Souza  * @crtc_state: A pointer to the active crtc state.
172a1b63119SJosé Roberto de Souza  *
173a1b63119SJosé Roberto de Souza  * Initializes frontbuffer_bits and drrs.dp
174a1b63119SJosé Roberto de Souza  */
175ba770ce3SVille Syrjälä void intel_drrs_enable(const struct intel_crtc_state *crtc_state)
176a1b63119SJosé Roberto de Souza {
177ba770ce3SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
178ba770ce3SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
179a1b63119SJosé Roberto de Souza 
180a1b63119SJosé Roberto de Souza 	if (!crtc_state->has_drrs)
181a1b63119SJosé Roberto de Souza 		return;
182a1b63119SJosé Roberto de Souza 
183851f15feSVille Syrjälä 	drm_dbg_kms(&dev_priv->drm, "[CRTC:%d:%s] Enabling DRRS\n",
184851f15feSVille Syrjälä 		    crtc->base.base.id, crtc->base.name);
185a1b63119SJosé Roberto de Souza 
186851f15feSVille Syrjälä 	mutex_lock(&crtc->drrs.mutex);
187a1b63119SJosé Roberto de Souza 
188851f15feSVille Syrjälä 	crtc->drrs.cpu_transcoder = crtc_state->cpu_transcoder;
189851f15feSVille Syrjälä 	crtc->drrs.m_n = crtc_state->dp_m_n;
190851f15feSVille Syrjälä 	crtc->drrs.m2_n2 = crtc_state->dp_m2_n2;
191851f15feSVille Syrjälä 	crtc->drrs.busy_frontbuffer_bits = 0;
192a1b63119SJosé Roberto de Souza 
193851f15feSVille Syrjälä 	mutex_unlock(&crtc->drrs.mutex);
194a1b63119SJosé Roberto de Souza }
195a1b63119SJosé Roberto de Souza 
196a1b63119SJosé Roberto de Souza /**
1973a3dd534SJosé Roberto de Souza  * intel_drrs_disable - Disable DRRS
198a1b63119SJosé Roberto de Souza  * @old_crtc_state: Pointer to old crtc_state.
199a1b63119SJosé Roberto de Souza  */
200ba770ce3SVille Syrjälä void intel_drrs_disable(const struct intel_crtc_state *old_crtc_state)
201a1b63119SJosé Roberto de Souza {
202ba770ce3SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
203ba770ce3SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
204a1b63119SJosé Roberto de Souza 
205a1b63119SJosé Roberto de Souza 	if (!old_crtc_state->has_drrs)
206a1b63119SJosé Roberto de Souza 		return;
207a1b63119SJosé Roberto de Souza 
208851f15feSVille Syrjälä 	drm_dbg_kms(&dev_priv->drm, "[CRTC:%d:%s] Disabling DRRS\n",
209851f15feSVille Syrjälä 		    crtc->base.base.id, crtc->base.name);
210a1b63119SJosé Roberto de Souza 
211851f15feSVille Syrjälä 	mutex_lock(&crtc->drrs.mutex);
212a1b63119SJosé Roberto de Souza 
213851f15feSVille Syrjälä 	if (intel_drrs_is_enabled(crtc))
214851f15feSVille Syrjälä 		intel_drrs_set_state(crtc, DRRS_REFRESH_RATE_HIGH);
215851f15feSVille Syrjälä 
216851f15feSVille Syrjälä 	crtc->drrs.cpu_transcoder = INVALID_TRANSCODER;
217851f15feSVille Syrjälä 	crtc->drrs.busy_frontbuffer_bits = 0;
218851f15feSVille Syrjälä 
219851f15feSVille Syrjälä 	mutex_unlock(&crtc->drrs.mutex);
220851f15feSVille Syrjälä 
221851f15feSVille Syrjälä 	cancel_delayed_work_sync(&crtc->drrs.work);
222a1b63119SJosé Roberto de Souza }
223a1b63119SJosé Roberto de Souza 
224a1b63119SJosé Roberto de Souza /**
225851f15feSVille Syrjälä  * intel_drrs_update - Update DRRS during fastset
226851f15feSVille Syrjälä  * @state: atomic state
227851f15feSVille Syrjälä  * @crtc: crtc
228a1b63119SJosé Roberto de Souza  */
229851f15feSVille Syrjälä void intel_drrs_update(struct intel_atomic_state *state,
230851f15feSVille Syrjälä 		       struct intel_crtc *crtc)
231a1b63119SJosé Roberto de Souza {
232851f15feSVille Syrjälä 	const struct intel_crtc_state *old_crtc_state =
233851f15feSVille Syrjälä 		intel_atomic_get_old_crtc_state(state, crtc);
234851f15feSVille Syrjälä 	const struct intel_crtc_state *new_crtc_state =
235851f15feSVille Syrjälä 		intel_atomic_get_new_crtc_state(state, crtc);
236a1b63119SJosé Roberto de Souza 
237851f15feSVille Syrjälä 	if (old_crtc_state->has_drrs == new_crtc_state->has_drrs)
238a1b63119SJosé Roberto de Souza 		return;
239a1b63119SJosé Roberto de Souza 
240851f15feSVille Syrjälä 	if (new_crtc_state->has_drrs)
241851f15feSVille Syrjälä 		intel_drrs_enable(new_crtc_state);
242a1b63119SJosé Roberto de Souza 	else
243851f15feSVille Syrjälä 		intel_drrs_disable(old_crtc_state);
244a1b63119SJosé Roberto de Souza }
245a1b63119SJosé Roberto de Souza 
2463a3dd534SJosé Roberto de Souza static void intel_drrs_downclock_work(struct work_struct *work)
247a1b63119SJosé Roberto de Souza {
248851f15feSVille Syrjälä 	struct intel_crtc *crtc = container_of(work, typeof(*crtc), drrs.work.work);
249a1b63119SJosé Roberto de Souza 
250851f15feSVille Syrjälä 	mutex_lock(&crtc->drrs.mutex);
251a1b63119SJosé Roberto de Souza 
252851f15feSVille Syrjälä 	if (intel_drrs_is_enabled(crtc) && !crtc->drrs.busy_frontbuffer_bits)
253851f15feSVille Syrjälä 		intel_drrs_set_state(crtc, DRRS_REFRESH_RATE_LOW);
254a1b63119SJosé Roberto de Souza 
255851f15feSVille Syrjälä 	mutex_unlock(&crtc->drrs.mutex);
256a1b63119SJosé Roberto de Souza }
257a1b63119SJosé Roberto de Souza 
2586bd58b70SJosé Roberto de Souza static void intel_drrs_frontbuffer_update(struct drm_i915_private *dev_priv,
2596bd58b70SJosé Roberto de Souza 					  unsigned int frontbuffer_bits,
2606bd58b70SJosé Roberto de Souza 					  bool invalidate)
261a1b63119SJosé Roberto de Souza {
262ba770ce3SVille Syrjälä 	struct intel_crtc *crtc;
263a1b63119SJosé Roberto de Souza 
264c25300f0SVille Syrjälä 	if (dev_priv->vbt.drrs_type != DRRS_TYPE_SEAMLESS)
265a1b63119SJosé Roberto de Souza 		return;
266a1b63119SJosé Roberto de Souza 
267851f15feSVille Syrjälä 	for_each_intel_crtc(&dev_priv->drm, crtc) {
268851f15feSVille Syrjälä 		cancel_delayed_work(&crtc->drrs.work);
269a1b63119SJosé Roberto de Souza 
270851f15feSVille Syrjälä 		mutex_lock(&crtc->drrs.mutex);
271a1b63119SJosé Roberto de Souza 
272851f15feSVille Syrjälä 		if (!intel_drrs_is_enabled(crtc)) {
273851f15feSVille Syrjälä 			mutex_unlock(&crtc->drrs.mutex);
274851f15feSVille Syrjälä 			continue;
275a1b63119SJosé Roberto de Souza 		}
276a1b63119SJosé Roberto de Souza 
277ba770ce3SVille Syrjälä 		frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(crtc->pipe);
2786bd58b70SJosé Roberto de Souza 		if (invalidate)
279851f15feSVille Syrjälä 			crtc->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
2806bd58b70SJosé Roberto de Souza 		else
281851f15feSVille Syrjälä 			crtc->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
282a1b63119SJosé Roberto de Souza 
2836bd58b70SJosé Roberto de Souza 		/* flush/invalidate means busy screen hence upclock */
284c7c4dfb6SJosé Roberto de Souza 		if (frontbuffer_bits)
285851f15feSVille Syrjälä 			intel_drrs_set_state(crtc, DRRS_REFRESH_RATE_HIGH);
286a1b63119SJosé Roberto de Souza 
2876bd58b70SJosé Roberto de Souza 		/*
2886bd58b70SJosé Roberto de Souza 		 * flush also means no more activity hence schedule downclock, if all
2896bd58b70SJosé Roberto de Souza 		 * other fbs are quiescent too
2906bd58b70SJosé Roberto de Souza 		 */
291851f15feSVille Syrjälä 		if (!invalidate && !crtc->drrs.busy_frontbuffer_bits)
292851f15feSVille Syrjälä 			schedule_delayed_work(&crtc->drrs.work,
2936bd58b70SJosé Roberto de Souza 					      msecs_to_jiffies(1000));
294851f15feSVille Syrjälä 
295851f15feSVille Syrjälä 		mutex_unlock(&crtc->drrs.mutex);
296851f15feSVille Syrjälä 	}
297a1b63119SJosé Roberto de Souza }
298a1b63119SJosé Roberto de Souza 
299a1b63119SJosé Roberto de Souza /**
3006bd58b70SJosé Roberto de Souza  * intel_drrs_invalidate - Disable Idleness DRRS
3016bd58b70SJosé Roberto de Souza  * @dev_priv: i915 device
3026bd58b70SJosé Roberto de Souza  * @frontbuffer_bits: frontbuffer plane tracking bits
3036bd58b70SJosé Roberto de Souza  *
3046bd58b70SJosé Roberto de Souza  * This function gets called everytime rendering on the given planes start.
3056bd58b70SJosé Roberto de Souza  * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
3066bd58b70SJosé Roberto de Souza  *
3076bd58b70SJosé Roberto de Souza  * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
3086bd58b70SJosé Roberto de Souza  */
3096bd58b70SJosé Roberto de Souza void intel_drrs_invalidate(struct drm_i915_private *dev_priv,
3106bd58b70SJosé Roberto de Souza 			   unsigned int frontbuffer_bits)
3116bd58b70SJosé Roberto de Souza {
3126bd58b70SJosé Roberto de Souza 	intel_drrs_frontbuffer_update(dev_priv, frontbuffer_bits, true);
3136bd58b70SJosé Roberto de Souza }
3146bd58b70SJosé Roberto de Souza 
3156bd58b70SJosé Roberto de Souza /**
3163a3dd534SJosé Roberto de Souza  * intel_drrs_flush - Restart Idleness DRRS
317a1b63119SJosé Roberto de Souza  * @dev_priv: i915 device
318a1b63119SJosé Roberto de Souza  * @frontbuffer_bits: frontbuffer plane tracking bits
319a1b63119SJosé Roberto de Souza  *
320a1b63119SJosé Roberto de Souza  * This function gets called every time rendering on the given planes has
321a1b63119SJosé Roberto de Souza  * completed or flip on a crtc is completed. So DRRS should be upclocked
322a1b63119SJosé Roberto de Souza  * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
323a1b63119SJosé Roberto de Souza  * if no other planes are dirty.
324a1b63119SJosé Roberto de Souza  *
325a1b63119SJosé Roberto de Souza  * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
326a1b63119SJosé Roberto de Souza  */
3273a3dd534SJosé Roberto de Souza void intel_drrs_flush(struct drm_i915_private *dev_priv,
328a1b63119SJosé Roberto de Souza 		      unsigned int frontbuffer_bits)
329a1b63119SJosé Roberto de Souza {
3306bd58b70SJosé Roberto de Souza 	intel_drrs_frontbuffer_update(dev_priv, frontbuffer_bits, false);
331a1b63119SJosé Roberto de Souza }
332a1b63119SJosé Roberto de Souza 
333851f15feSVille Syrjälä void intel_drrs_page_flip(struct intel_crtc *crtc)
3340f3692b5SJosé Roberto de Souza {
335851f15feSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3360f3692b5SJosé Roberto de Souza 	unsigned int frontbuffer_bits = INTEL_FRONTBUFFER_ALL_MASK(crtc->pipe);
3370f3692b5SJosé Roberto de Souza 
3380f3692b5SJosé Roberto de Souza 	intel_drrs_frontbuffer_update(dev_priv, frontbuffer_bits, false);
3390f3692b5SJosé Roberto de Souza }
3400f3692b5SJosé Roberto de Souza 
341a1b63119SJosé Roberto de Souza /**
342851f15feSVille Syrjälä  * intel_crtc_drrs_init - Init DRRS for CRTC
343851f15feSVille Syrjälä  * @crtc: crtc
344a1b63119SJosé Roberto de Souza  *
345a1b63119SJosé Roberto de Souza  * This function is called only once at driver load to initialize basic
346a1b63119SJosé Roberto de Souza  * DRRS stuff.
347a1b63119SJosé Roberto de Souza  *
348851f15feSVille Syrjälä  */
349851f15feSVille Syrjälä void intel_crtc_drrs_init(struct intel_crtc *crtc)
350851f15feSVille Syrjälä {
351851f15feSVille Syrjälä 	INIT_DELAYED_WORK(&crtc->drrs.work, intel_drrs_downclock_work);
352851f15feSVille Syrjälä 	mutex_init(&crtc->drrs.mutex);
353851f15feSVille Syrjälä 	crtc->drrs.cpu_transcoder = INVALID_TRANSCODER;
354851f15feSVille Syrjälä }
355851f15feSVille Syrjälä 
356851f15feSVille Syrjälä /**
357851f15feSVille Syrjälä  * intel_drrs_init - Init DRRS for eDP connector
358851f15feSVille Syrjälä  * @connector: eDP connector
359851f15feSVille Syrjälä  * @fixed_mode: preferred mode of panel
360851f15feSVille Syrjälä  *
361851f15feSVille Syrjälä  * This function is called only once at driver load to initialize
362851f15feSVille Syrjälä  * DRRS support for the connector.
363851f15feSVille Syrjälä  *
364a1b63119SJosé Roberto de Souza  * Returns:
365a1b63119SJosé Roberto de Souza  * Downclock mode if panel supports it, else return NULL.
366a1b63119SJosé Roberto de Souza  * DRRS support is determined by the presence of downclock mode (apart
367a1b63119SJosé Roberto de Souza  * from VBT setting).
368a1b63119SJosé Roberto de Souza  */
369a1b63119SJosé Roberto de Souza struct drm_display_mode *
3703a3dd534SJosé Roberto de Souza intel_drrs_init(struct intel_connector *connector,
371faf6e8fcSVille Syrjälä 		const struct drm_display_mode *fixed_mode)
372a1b63119SJosé Roberto de Souza {
373a1b63119SJosé Roberto de Souza 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
374f0d4ce59SVille Syrjälä 	struct intel_encoder *encoder = connector->encoder;
375851f15feSVille Syrjälä 	struct drm_display_mode *downclock_mode;
376a1b63119SJosé Roberto de Souza 
377c2f12155SVille Syrjälä 	if (DISPLAY_VER(dev_priv) < 5) {
378a1b63119SJosé Roberto de Souza 		drm_dbg_kms(&dev_priv->drm,
3795f6a9beaSVille Syrjälä 			    "[CONNECTOR:%d:%s] DRRS not supported on platform\n",
3805f6a9beaSVille Syrjälä 			    connector->base.base.id, connector->base.name);
381a1b63119SJosé Roberto de Souza 		return NULL;
382a1b63119SJosé Roberto de Souza 	}
383a1b63119SJosé Roberto de Souza 
384f0d4ce59SVille Syrjälä 	if ((DISPLAY_VER(dev_priv) < 8 && !HAS_GMCH(dev_priv)) &&
385f0d4ce59SVille Syrjälä 	    encoder->port != PORT_A) {
386f0d4ce59SVille Syrjälä 		drm_dbg_kms(&dev_priv->drm,
3875f6a9beaSVille Syrjälä 			    "[CONNECTOR:%d:%s] DRRS not supported on [ENCODER:%d:%s]\n",
3885f6a9beaSVille Syrjälä 			    connector->base.base.id, connector->base.name,
3895f6a9beaSVille Syrjälä 			    encoder->base.base.id, encoder->base.name);
390f0d4ce59SVille Syrjälä 		return NULL;
391f0d4ce59SVille Syrjälä 	}
392f0d4ce59SVille Syrjälä 
393*c5ee2343SVille Syrjälä 	if (dev_priv->vbt.drrs_type == DRRS_TYPE_NONE) {
3945f6a9beaSVille Syrjälä 		drm_dbg_kms(&dev_priv->drm,
3955f6a9beaSVille Syrjälä 			    "[CONNECTOR:%d:%s] DRRS not supported according to VBT\n",
3965f6a9beaSVille Syrjälä 			    connector->base.base.id, connector->base.name);
397a1b63119SJosé Roberto de Souza 		return NULL;
398a1b63119SJosé Roberto de Souza 	}
399a1b63119SJosé Roberto de Souza 
400a1b63119SJosé Roberto de Souza 	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
401a1b63119SJosé Roberto de Souza 	if (!downclock_mode) {
402a1b63119SJosé Roberto de Souza 		drm_dbg_kms(&dev_priv->drm,
4035f6a9beaSVille Syrjälä 			    "[CONNECTOR:%d:%s] DRRS not supported due to lack of downclock mode\n",
4045f6a9beaSVille Syrjälä 			    connector->base.base.id, connector->base.name);
405a1b63119SJosé Roberto de Souza 		return NULL;
406a1b63119SJosé Roberto de Souza 	}
407a1b63119SJosé Roberto de Souza 
408a1b63119SJosé Roberto de Souza 	drm_dbg_kms(&dev_priv->drm,
409a1b952d4SVille Syrjälä 		    "[CONNECTOR:%d:%s] %s DRRS supported\n",
410a1b952d4SVille Syrjälä 		    connector->base.base.id, connector->base.name,
411a1b952d4SVille Syrjälä 		    intel_drrs_type_str(dev_priv->vbt.drrs_type));
4125f6a9beaSVille Syrjälä 
413a1b63119SJosé Roberto de Souza 	return downclock_mode;
414a1b63119SJosé Roberto de Souza }
415