1 /* 2 * Copyright © 2008 Intel Corporation 3 * 2014 Red Hat Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 22 * IN THE SOFTWARE. 23 * 24 */ 25 26 #include <drm/drm_atomic.h> 27 #include <drm/drm_atomic_helper.h> 28 #include <drm/drm_edid.h> 29 #include <drm/drm_probe_helper.h> 30 31 #include "i915_drv.h" 32 #include "intel_atomic.h" 33 #include "intel_audio.h" 34 #include "intel_connector.h" 35 #include "intel_ddi.h" 36 #include "intel_display_types.h" 37 #include "intel_hotplug.h" 38 #include "intel_dp.h" 39 #include "intel_dp_mst.h" 40 #include "intel_dpio_phy.h" 41 #include "intel_hdcp.h" 42 43 static int intel_dp_mst_compute_link_config(struct intel_encoder *encoder, 44 struct intel_crtc_state *crtc_state, 45 struct drm_connector_state *conn_state, 46 struct link_config_limits *limits) 47 { 48 struct drm_atomic_state *state = crtc_state->uapi.state; 49 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 50 struct intel_dp *intel_dp = &intel_mst->primary->dp; 51 struct intel_connector *connector = 52 to_intel_connector(conn_state->connector); 53 struct drm_i915_private *i915 = to_i915(connector->base.dev); 54 const struct drm_display_mode *adjusted_mode = 55 &crtc_state->hw.adjusted_mode; 56 bool constant_n = drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CONSTANT_N); 57 int bpp, slots = -EINVAL; 58 59 crtc_state->lane_count = limits->max_lane_count; 60 crtc_state->port_clock = limits->max_clock; 61 62 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 63 crtc_state->pipe_bpp = bpp; 64 65 crtc_state->pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock, 66 crtc_state->pipe_bpp, 67 false); 68 69 slots = drm_dp_atomic_find_vcpi_slots(state, &intel_dp->mst_mgr, 70 connector->port, 71 crtc_state->pbn, 72 drm_dp_get_vc_payload_bw(crtc_state->port_clock, 73 crtc_state->lane_count)); 74 if (slots == -EDEADLK) 75 return slots; 76 if (slots >= 0) 77 break; 78 } 79 80 if (slots < 0) { 81 drm_dbg_kms(&i915->drm, "failed finding vcpi slots:%d\n", 82 slots); 83 return slots; 84 } 85 86 intel_link_compute_m_n(crtc_state->pipe_bpp, 87 crtc_state->lane_count, 88 adjusted_mode->crtc_clock, 89 crtc_state->port_clock, 90 &crtc_state->dp_m_n, 91 constant_n, crtc_state->fec_enable); 92 crtc_state->dp_m_n.tu = slots; 93 94 return 0; 95 } 96 97 static int intel_dp_mst_compute_config(struct intel_encoder *encoder, 98 struct intel_crtc_state *pipe_config, 99 struct drm_connector_state *conn_state) 100 { 101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 102 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 103 struct intel_dp *intel_dp = &intel_mst->primary->dp; 104 struct intel_connector *connector = 105 to_intel_connector(conn_state->connector); 106 struct intel_digital_connector_state *intel_conn_state = 107 to_intel_digital_connector_state(conn_state); 108 const struct drm_display_mode *adjusted_mode = 109 &pipe_config->hw.adjusted_mode; 110 struct link_config_limits limits; 111 int ret; 112 113 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 114 return -EINVAL; 115 116 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 117 pipe_config->has_pch_encoder = false; 118 119 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 120 pipe_config->has_audio = connector->port->has_audio; 121 else 122 pipe_config->has_audio = 123 intel_conn_state->force_audio == HDMI_AUDIO_ON; 124 125 /* 126 * for MST we always configure max link bw - the spec doesn't 127 * seem to suggest we should do otherwise. 128 */ 129 limits.min_clock = 130 limits.max_clock = intel_dp_max_link_rate(intel_dp); 131 132 limits.min_lane_count = 133 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 134 135 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 136 /* 137 * FIXME: If all the streams can't fit into the link with 138 * their current pipe_bpp we should reduce pipe_bpp across 139 * the board until things start to fit. Until then we 140 * limit to <= 8bpc since that's what was hardcoded for all 141 * MST streams previously. This hack should be removed once 142 * we have the proper retry logic in place. 143 */ 144 limits.max_bpp = min(pipe_config->pipe_bpp, 24); 145 146 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 147 148 ret = intel_dp_mst_compute_link_config(encoder, pipe_config, 149 conn_state, &limits); 150 if (ret) 151 return ret; 152 153 pipe_config->limited_color_range = 154 intel_dp_limited_color_range(pipe_config, conn_state); 155 156 if (IS_GEN9_LP(dev_priv)) 157 pipe_config->lane_lat_optim_mask = 158 bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count); 159 160 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config); 161 162 return 0; 163 } 164 165 /* 166 * Iterate over all connectors and return a mask of 167 * all CPU transcoders streaming over the same DP link. 168 */ 169 static unsigned int 170 intel_dp_mst_transcoder_mask(struct intel_atomic_state *state, 171 struct intel_dp *mst_port) 172 { 173 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 174 const struct intel_digital_connector_state *conn_state; 175 struct intel_connector *connector; 176 u8 transcoders = 0; 177 int i; 178 179 if (INTEL_GEN(dev_priv) < 12) 180 return 0; 181 182 for_each_new_intel_connector_in_state(state, connector, conn_state, i) { 183 const struct intel_crtc_state *crtc_state; 184 struct intel_crtc *crtc; 185 186 if (connector->mst_port != mst_port || !conn_state->base.crtc) 187 continue; 188 189 crtc = to_intel_crtc(conn_state->base.crtc); 190 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 191 192 if (!crtc_state->hw.active) 193 continue; 194 195 transcoders |= BIT(crtc_state->cpu_transcoder); 196 } 197 198 return transcoders; 199 } 200 201 static int intel_dp_mst_compute_config_late(struct intel_encoder *encoder, 202 struct intel_crtc_state *crtc_state, 203 struct drm_connector_state *conn_state) 204 { 205 struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state); 206 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 207 struct intel_dp *intel_dp = &intel_mst->primary->dp; 208 209 /* lowest numbered transcoder will be designated master */ 210 crtc_state->mst_master_transcoder = 211 ffs(intel_dp_mst_transcoder_mask(state, intel_dp)) - 1; 212 213 return 0; 214 } 215 216 /* 217 * If one of the connectors in a MST stream needs a modeset, mark all CRTCs 218 * that shares the same MST stream as mode changed, 219 * intel_modeset_pipe_config()+intel_crtc_check_fastset() will take care to do 220 * a fastset when possible. 221 */ 222 static int 223 intel_dp_mst_atomic_master_trans_check(struct intel_connector *connector, 224 struct intel_atomic_state *state) 225 { 226 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 227 struct drm_connector_list_iter connector_list_iter; 228 struct intel_connector *connector_iter; 229 230 if (INTEL_GEN(dev_priv) < 12) 231 return 0; 232 233 if (!intel_connector_needs_modeset(state, &connector->base)) 234 return 0; 235 236 drm_connector_list_iter_begin(&dev_priv->drm, &connector_list_iter); 237 for_each_intel_connector_iter(connector_iter, &connector_list_iter) { 238 struct intel_digital_connector_state *conn_iter_state; 239 struct intel_crtc_state *crtc_state; 240 struct intel_crtc *crtc; 241 int ret; 242 243 if (connector_iter->mst_port != connector->mst_port || 244 connector_iter == connector) 245 continue; 246 247 conn_iter_state = intel_atomic_get_digital_connector_state(state, 248 connector_iter); 249 if (IS_ERR(conn_iter_state)) { 250 drm_connector_list_iter_end(&connector_list_iter); 251 return PTR_ERR(conn_iter_state); 252 } 253 254 if (!conn_iter_state->base.crtc) 255 continue; 256 257 crtc = to_intel_crtc(conn_iter_state->base.crtc); 258 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 259 if (IS_ERR(crtc_state)) { 260 drm_connector_list_iter_end(&connector_list_iter); 261 return PTR_ERR(crtc_state); 262 } 263 264 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 265 if (ret) { 266 drm_connector_list_iter_end(&connector_list_iter); 267 return ret; 268 } 269 crtc_state->uapi.mode_changed = true; 270 } 271 drm_connector_list_iter_end(&connector_list_iter); 272 273 return 0; 274 } 275 276 static int 277 intel_dp_mst_atomic_check(struct drm_connector *connector, 278 struct drm_atomic_state *_state) 279 { 280 struct intel_atomic_state *state = to_intel_atomic_state(_state); 281 struct drm_connector_state *new_conn_state = 282 drm_atomic_get_new_connector_state(&state->base, connector); 283 struct drm_connector_state *old_conn_state = 284 drm_atomic_get_old_connector_state(&state->base, connector); 285 struct intel_connector *intel_connector = 286 to_intel_connector(connector); 287 struct drm_crtc *new_crtc = new_conn_state->crtc; 288 struct drm_dp_mst_topology_mgr *mgr; 289 int ret; 290 291 ret = intel_digital_connector_atomic_check(connector, &state->base); 292 if (ret) 293 return ret; 294 295 ret = intel_dp_mst_atomic_master_trans_check(intel_connector, state); 296 if (ret) 297 return ret; 298 299 if (!old_conn_state->crtc) 300 return 0; 301 302 /* We only want to free VCPI if this state disables the CRTC on this 303 * connector 304 */ 305 if (new_crtc) { 306 struct intel_crtc *intel_crtc = to_intel_crtc(new_crtc); 307 struct intel_crtc_state *crtc_state = 308 intel_atomic_get_new_crtc_state(state, intel_crtc); 309 310 if (!crtc_state || 311 !drm_atomic_crtc_needs_modeset(&crtc_state->uapi) || 312 crtc_state->uapi.enable) 313 return 0; 314 } 315 316 mgr = &enc_to_mst(to_intel_encoder(old_conn_state->best_encoder))->primary->dp.mst_mgr; 317 ret = drm_dp_atomic_release_vcpi_slots(&state->base, mgr, 318 intel_connector->port); 319 320 return ret; 321 } 322 323 static void clear_act_sent(struct intel_encoder *encoder, 324 const struct intel_crtc_state *crtc_state) 325 { 326 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 327 328 intel_de_write(i915, dp_tp_status_reg(encoder, crtc_state), 329 DP_TP_STATUS_ACT_SENT); 330 } 331 332 static void wait_for_act_sent(struct intel_encoder *encoder, 333 const struct intel_crtc_state *crtc_state) 334 { 335 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 336 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 337 struct intel_dp *intel_dp = &intel_mst->primary->dp; 338 339 if (intel_de_wait_for_set(i915, dp_tp_status_reg(encoder, crtc_state), 340 DP_TP_STATUS_ACT_SENT, 1)) 341 drm_err(&i915->drm, "Timed out waiting for ACT sent\n"); 342 343 drm_dp_check_act_status(&intel_dp->mst_mgr); 344 } 345 346 static void intel_mst_disable_dp(struct intel_atomic_state *state, 347 struct intel_encoder *encoder, 348 const struct intel_crtc_state *old_crtc_state, 349 const struct drm_connector_state *old_conn_state) 350 { 351 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 352 struct intel_digital_port *dig_port = intel_mst->primary; 353 struct intel_dp *intel_dp = &dig_port->dp; 354 struct intel_connector *connector = 355 to_intel_connector(old_conn_state->connector); 356 struct drm_i915_private *i915 = to_i915(connector->base.dev); 357 int ret; 358 359 drm_dbg_kms(&i915->drm, "active links %d\n", 360 intel_dp->active_mst_links); 361 362 intel_hdcp_disable(intel_mst->connector); 363 364 drm_dp_mst_reset_vcpi_slots(&intel_dp->mst_mgr, connector->port); 365 366 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr); 367 if (ret) { 368 drm_dbg_kms(&i915->drm, "failed to update payload %d\n", ret); 369 } 370 if (old_crtc_state->has_audio) 371 intel_audio_codec_disable(encoder, 372 old_crtc_state, old_conn_state); 373 } 374 375 static void intel_mst_post_disable_dp(struct intel_atomic_state *state, 376 struct intel_encoder *encoder, 377 const struct intel_crtc_state *old_crtc_state, 378 const struct drm_connector_state *old_conn_state) 379 { 380 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 381 struct intel_digital_port *dig_port = intel_mst->primary; 382 struct intel_dp *intel_dp = &dig_port->dp; 383 struct intel_connector *connector = 384 to_intel_connector(old_conn_state->connector); 385 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 386 bool last_mst_stream; 387 u32 val; 388 389 intel_dp->active_mst_links--; 390 last_mst_stream = intel_dp->active_mst_links == 0; 391 drm_WARN_ON(&dev_priv->drm, 392 INTEL_GEN(dev_priv) >= 12 && last_mst_stream && 393 !intel_dp_mst_is_master_trans(old_crtc_state)); 394 395 intel_crtc_vblank_off(old_crtc_state); 396 397 intel_disable_pipe(old_crtc_state); 398 399 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 400 401 clear_act_sent(encoder, old_crtc_state); 402 403 val = intel_de_read(dev_priv, 404 TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder)); 405 val &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC; 406 intel_de_write(dev_priv, 407 TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder), 408 val); 409 410 wait_for_act_sent(encoder, old_crtc_state); 411 412 drm_dp_mst_deallocate_vcpi(&intel_dp->mst_mgr, connector->port); 413 414 intel_ddi_disable_transcoder_func(old_crtc_state); 415 416 if (INTEL_GEN(dev_priv) >= 9) 417 skl_scaler_disable(old_crtc_state); 418 else 419 ilk_pfit_disable(old_crtc_state); 420 421 /* 422 * Power down mst path before disabling the port, otherwise we end 423 * up getting interrupts from the sink upon detecting link loss. 424 */ 425 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, 426 false); 427 428 /* 429 * BSpec 4287: disable DIP after the transcoder is disabled and before 430 * the transcoder clock select is set to none. 431 */ 432 if (last_mst_stream) 433 intel_dp_set_infoframes(&dig_port->base, false, 434 old_crtc_state, NULL); 435 /* 436 * From TGL spec: "If multi-stream slave transcoder: Configure 437 * Transcoder Clock Select to direct no clock to the transcoder" 438 * 439 * From older GENs spec: "Configure Transcoder Clock Select to direct 440 * no clock to the transcoder" 441 */ 442 if (INTEL_GEN(dev_priv) < 12 || !last_mst_stream) 443 intel_ddi_disable_pipe_clock(old_crtc_state); 444 445 446 intel_mst->connector = NULL; 447 if (last_mst_stream) 448 dig_port->base.post_disable(state, &dig_port->base, 449 old_crtc_state, NULL); 450 451 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 452 intel_dp->active_mst_links); 453 } 454 455 static void intel_mst_pre_pll_enable_dp(struct intel_atomic_state *state, 456 struct intel_encoder *encoder, 457 const struct intel_crtc_state *pipe_config, 458 const struct drm_connector_state *conn_state) 459 { 460 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 461 struct intel_digital_port *dig_port = intel_mst->primary; 462 struct intel_dp *intel_dp = &dig_port->dp; 463 464 if (intel_dp->active_mst_links == 0) 465 dig_port->base.pre_pll_enable(state, &dig_port->base, 466 pipe_config, NULL); 467 } 468 469 static void intel_mst_pre_enable_dp(struct intel_atomic_state *state, 470 struct intel_encoder *encoder, 471 const struct intel_crtc_state *pipe_config, 472 const struct drm_connector_state *conn_state) 473 { 474 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 475 struct intel_digital_port *dig_port = intel_mst->primary; 476 struct intel_dp *intel_dp = &dig_port->dp; 477 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 478 struct intel_connector *connector = 479 to_intel_connector(conn_state->connector); 480 int ret; 481 bool first_mst_stream; 482 483 /* MST encoders are bound to a crtc, not to a connector, 484 * force the mapping here for get_hw_state. 485 */ 486 connector->encoder = encoder; 487 intel_mst->connector = connector; 488 first_mst_stream = intel_dp->active_mst_links == 0; 489 drm_WARN_ON(&dev_priv->drm, 490 INTEL_GEN(dev_priv) >= 12 && first_mst_stream && 491 !intel_dp_mst_is_master_trans(pipe_config)); 492 493 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 494 intel_dp->active_mst_links); 495 496 if (first_mst_stream) 497 intel_dp_set_power(intel_dp, DP_SET_POWER_D0); 498 499 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true); 500 501 if (first_mst_stream) 502 dig_port->base.pre_enable(state, &dig_port->base, 503 pipe_config, NULL); 504 505 ret = drm_dp_mst_allocate_vcpi(&intel_dp->mst_mgr, 506 connector->port, 507 pipe_config->pbn, 508 pipe_config->dp_m_n.tu); 509 if (!ret) 510 drm_err(&dev_priv->drm, "failed to allocate vcpi\n"); 511 512 intel_dp->active_mst_links++; 513 514 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr); 515 516 /* 517 * Before Gen 12 this is not done as part of 518 * dig_port->base.pre_enable() and should be done here. For 519 * Gen 12+ the step in which this should be done is different for the 520 * first MST stream, so it's done on the DDI for the first stream and 521 * here for the following ones. 522 */ 523 if (INTEL_GEN(dev_priv) < 12 || !first_mst_stream) 524 intel_ddi_enable_pipe_clock(encoder, pipe_config); 525 526 intel_ddi_set_dp_msa(pipe_config, conn_state); 527 528 intel_dp_set_m_n(pipe_config, M1_N1); 529 } 530 531 static void intel_mst_enable_dp(struct intel_atomic_state *state, 532 struct intel_encoder *encoder, 533 const struct intel_crtc_state *pipe_config, 534 const struct drm_connector_state *conn_state) 535 { 536 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 537 struct intel_digital_port *dig_port = intel_mst->primary; 538 struct intel_dp *intel_dp = &dig_port->dp; 539 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 540 u32 val; 541 542 drm_WARN_ON(&dev_priv->drm, pipe_config->has_pch_encoder); 543 544 clear_act_sent(encoder, pipe_config); 545 546 intel_ddi_enable_transcoder_func(encoder, pipe_config); 547 548 val = intel_de_read(dev_priv, 549 TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); 550 val |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC; 551 intel_de_write(dev_priv, 552 TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder), 553 val); 554 555 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 556 intel_dp->active_mst_links); 557 558 wait_for_act_sent(encoder, pipe_config); 559 560 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 561 562 intel_enable_pipe(pipe_config); 563 564 intel_crtc_vblank_on(pipe_config); 565 566 if (pipe_config->has_audio) 567 intel_audio_codec_enable(encoder, pipe_config, conn_state); 568 569 /* Enable hdcp if it's desired */ 570 if (conn_state->content_protection == 571 DRM_MODE_CONTENT_PROTECTION_DESIRED) 572 intel_hdcp_enable(to_intel_connector(conn_state->connector), 573 pipe_config, 574 (u8)conn_state->hdcp_content_type); 575 } 576 577 static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder, 578 enum pipe *pipe) 579 { 580 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 581 *pipe = intel_mst->pipe; 582 if (intel_mst->connector) 583 return true; 584 return false; 585 } 586 587 static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder, 588 struct intel_crtc_state *pipe_config) 589 { 590 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 591 struct intel_digital_port *dig_port = intel_mst->primary; 592 593 intel_ddi_get_config(&dig_port->base, pipe_config); 594 } 595 596 static bool intel_dp_mst_initial_fastset_check(struct intel_encoder *encoder, 597 struct intel_crtc_state *crtc_state) 598 { 599 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 600 struct intel_digital_port *dig_port = intel_mst->primary; 601 602 return intel_dp_initial_fastset_check(&dig_port->base, crtc_state); 603 } 604 605 static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector) 606 { 607 struct intel_connector *intel_connector = to_intel_connector(connector); 608 struct intel_dp *intel_dp = intel_connector->mst_port; 609 struct edid *edid; 610 int ret; 611 612 if (drm_connector_is_unregistered(connector)) 613 return intel_connector_update_modes(connector, NULL); 614 615 edid = drm_dp_mst_get_edid(connector, &intel_dp->mst_mgr, intel_connector->port); 616 ret = intel_connector_update_modes(connector, edid); 617 kfree(edid); 618 619 return ret; 620 } 621 622 static int 623 intel_dp_mst_connector_late_register(struct drm_connector *connector) 624 { 625 struct intel_connector *intel_connector = to_intel_connector(connector); 626 int ret; 627 628 ret = drm_dp_mst_connector_late_register(connector, 629 intel_connector->port); 630 if (ret < 0) 631 return ret; 632 633 ret = intel_connector_register(connector); 634 if (ret < 0) 635 drm_dp_mst_connector_early_unregister(connector, 636 intel_connector->port); 637 638 return ret; 639 } 640 641 static void 642 intel_dp_mst_connector_early_unregister(struct drm_connector *connector) 643 { 644 struct intel_connector *intel_connector = to_intel_connector(connector); 645 646 intel_connector_unregister(connector); 647 drm_dp_mst_connector_early_unregister(connector, 648 intel_connector->port); 649 } 650 651 static const struct drm_connector_funcs intel_dp_mst_connector_funcs = { 652 .fill_modes = drm_helper_probe_single_connector_modes, 653 .atomic_get_property = intel_digital_connector_atomic_get_property, 654 .atomic_set_property = intel_digital_connector_atomic_set_property, 655 .late_register = intel_dp_mst_connector_late_register, 656 .early_unregister = intel_dp_mst_connector_early_unregister, 657 .destroy = intel_connector_destroy, 658 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 659 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 660 }; 661 662 static int intel_dp_mst_get_modes(struct drm_connector *connector) 663 { 664 return intel_dp_mst_get_ddc_modes(connector); 665 } 666 667 static int 668 intel_dp_mst_mode_valid_ctx(struct drm_connector *connector, 669 struct drm_display_mode *mode, 670 struct drm_modeset_acquire_ctx *ctx, 671 enum drm_mode_status *status) 672 { 673 struct drm_i915_private *dev_priv = to_i915(connector->dev); 674 struct intel_connector *intel_connector = to_intel_connector(connector); 675 struct intel_dp *intel_dp = intel_connector->mst_port; 676 struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr; 677 struct drm_dp_mst_port *port = intel_connector->port; 678 const int min_bpp = 18; 679 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; 680 int max_rate, mode_rate, max_lanes, max_link_clock; 681 int ret; 682 683 if (drm_connector_is_unregistered(connector)) { 684 *status = MODE_ERROR; 685 return 0; 686 } 687 688 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { 689 *status = MODE_NO_DBLESCAN; 690 return 0; 691 } 692 693 max_link_clock = intel_dp_max_link_rate(intel_dp); 694 max_lanes = intel_dp_max_lane_count(intel_dp); 695 696 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 697 mode_rate = intel_dp_link_required(mode->clock, min_bpp); 698 699 ret = drm_modeset_lock(&mgr->base.lock, ctx); 700 if (ret) 701 return ret; 702 703 if (mode_rate > max_rate || mode->clock > max_dotclk || 704 drm_dp_calc_pbn_mode(mode->clock, min_bpp, false) > port->full_pbn) { 705 *status = MODE_CLOCK_HIGH; 706 return 0; 707 } 708 709 if (mode->clock < 10000) { 710 *status = MODE_CLOCK_LOW; 711 return 0; 712 } 713 714 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 715 *status = MODE_H_ILLEGAL; 716 return 0; 717 } 718 719 *status = intel_mode_valid_max_plane_size(dev_priv, mode, false); 720 return 0; 721 } 722 723 static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector, 724 struct drm_atomic_state *state) 725 { 726 struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state, 727 connector); 728 struct intel_connector *intel_connector = to_intel_connector(connector); 729 struct intel_dp *intel_dp = intel_connector->mst_port; 730 struct intel_crtc *crtc = to_intel_crtc(connector_state->crtc); 731 732 return &intel_dp->mst_encoders[crtc->pipe]->base.base; 733 } 734 735 static int 736 intel_dp_mst_detect(struct drm_connector *connector, 737 struct drm_modeset_acquire_ctx *ctx, bool force) 738 { 739 struct drm_i915_private *i915 = to_i915(connector->dev); 740 struct intel_connector *intel_connector = to_intel_connector(connector); 741 struct intel_dp *intel_dp = intel_connector->mst_port; 742 743 if (!INTEL_DISPLAY_ENABLED(i915)) 744 return connector_status_disconnected; 745 746 if (drm_connector_is_unregistered(connector)) 747 return connector_status_disconnected; 748 749 return drm_dp_mst_detect_port(connector, ctx, &intel_dp->mst_mgr, 750 intel_connector->port); 751 } 752 753 static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = { 754 .get_modes = intel_dp_mst_get_modes, 755 .mode_valid_ctx = intel_dp_mst_mode_valid_ctx, 756 .atomic_best_encoder = intel_mst_atomic_best_encoder, 757 .atomic_check = intel_dp_mst_atomic_check, 758 .detect_ctx = intel_dp_mst_detect, 759 }; 760 761 static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder) 762 { 763 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(to_intel_encoder(encoder)); 764 765 drm_encoder_cleanup(encoder); 766 kfree(intel_mst); 767 } 768 769 static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = { 770 .destroy = intel_dp_mst_encoder_destroy, 771 }; 772 773 static bool intel_dp_mst_get_hw_state(struct intel_connector *connector) 774 { 775 if (intel_attached_encoder(connector) && connector->base.state->crtc) { 776 enum pipe pipe; 777 if (!intel_attached_encoder(connector)->get_hw_state(intel_attached_encoder(connector), &pipe)) 778 return false; 779 return true; 780 } 781 return false; 782 } 783 784 static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, struct drm_dp_mst_port *port, const char *pathprop) 785 { 786 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 787 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 788 struct drm_device *dev = dig_port->base.base.dev; 789 struct drm_i915_private *dev_priv = to_i915(dev); 790 struct intel_connector *intel_connector; 791 struct drm_connector *connector; 792 enum pipe pipe; 793 int ret; 794 795 intel_connector = intel_connector_alloc(); 796 if (!intel_connector) 797 return NULL; 798 799 intel_connector->get_hw_state = intel_dp_mst_get_hw_state; 800 intel_connector->mst_port = intel_dp; 801 intel_connector->port = port; 802 drm_dp_mst_get_port_malloc(port); 803 804 connector = &intel_connector->base; 805 ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs, 806 DRM_MODE_CONNECTOR_DisplayPort); 807 if (ret) { 808 intel_connector_free(intel_connector); 809 return NULL; 810 } 811 812 drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs); 813 814 for_each_pipe(dev_priv, pipe) { 815 struct drm_encoder *enc = 816 &intel_dp->mst_encoders[pipe]->base.base; 817 818 ret = drm_connector_attach_encoder(&intel_connector->base, enc); 819 if (ret) 820 goto err; 821 } 822 823 drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); 824 drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); 825 826 ret = drm_connector_set_path_property(connector, pathprop); 827 if (ret) 828 goto err; 829 830 intel_attach_force_audio_property(connector); 831 intel_attach_broadcast_rgb_property(connector); 832 833 if (INTEL_GEN(dev_priv) <= 12) { 834 ret = intel_dp_init_hdcp(dig_port, intel_connector); 835 if (ret) 836 drm_dbg_kms(&dev_priv->drm, "[%s:%d] HDCP MST init failed, skipping.\n", 837 connector->name, connector->base.id); 838 } 839 840 /* 841 * Reuse the prop from the SST connector because we're 842 * not allowed to create new props after device registration. 843 */ 844 connector->max_bpc_property = 845 intel_dp->attached_connector->base.max_bpc_property; 846 if (connector->max_bpc_property) 847 drm_connector_attach_max_bpc_property(connector, 6, 12); 848 849 return connector; 850 851 err: 852 drm_connector_cleanup(connector); 853 return NULL; 854 } 855 856 static void 857 intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr *mgr) 858 { 859 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 860 861 intel_hpd_trigger_irq(dp_to_dig_port(intel_dp)); 862 } 863 864 static const struct drm_dp_mst_topology_cbs mst_cbs = { 865 .add_connector = intel_dp_add_mst_connector, 866 .poll_hpd_irq = intel_dp_mst_poll_hpd_irq, 867 }; 868 869 static struct intel_dp_mst_encoder * 870 intel_dp_create_fake_mst_encoder(struct intel_digital_port *dig_port, enum pipe pipe) 871 { 872 struct intel_dp_mst_encoder *intel_mst; 873 struct intel_encoder *intel_encoder; 874 struct drm_device *dev = dig_port->base.base.dev; 875 876 intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL); 877 878 if (!intel_mst) 879 return NULL; 880 881 intel_mst->pipe = pipe; 882 intel_encoder = &intel_mst->base; 883 intel_mst->primary = dig_port; 884 885 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs, 886 DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe)); 887 888 intel_encoder->type = INTEL_OUTPUT_DP_MST; 889 intel_encoder->power_domain = dig_port->base.power_domain; 890 intel_encoder->port = dig_port->base.port; 891 intel_encoder->cloneable = 0; 892 /* 893 * This is wrong, but broken userspace uses the intersection 894 * of possible_crtcs of all the encoders of a given connector 895 * to figure out which crtcs can drive said connector. What 896 * should be used instead is the union of possible_crtcs. 897 * To keep such userspace functioning we must misconfigure 898 * this to make sure the intersection is not empty :( 899 */ 900 intel_encoder->pipe_mask = ~0; 901 902 intel_encoder->compute_config = intel_dp_mst_compute_config; 903 intel_encoder->compute_config_late = intel_dp_mst_compute_config_late; 904 intel_encoder->disable = intel_mst_disable_dp; 905 intel_encoder->post_disable = intel_mst_post_disable_dp; 906 intel_encoder->update_pipe = intel_ddi_update_pipe; 907 intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp; 908 intel_encoder->pre_enable = intel_mst_pre_enable_dp; 909 intel_encoder->enable = intel_mst_enable_dp; 910 intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state; 911 intel_encoder->get_config = intel_dp_mst_enc_get_config; 912 intel_encoder->initial_fastset_check = intel_dp_mst_initial_fastset_check; 913 914 return intel_mst; 915 916 } 917 918 static bool 919 intel_dp_create_fake_mst_encoders(struct intel_digital_port *dig_port) 920 { 921 struct intel_dp *intel_dp = &dig_port->dp; 922 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 923 enum pipe pipe; 924 925 for_each_pipe(dev_priv, pipe) 926 intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(dig_port, pipe); 927 return true; 928 } 929 930 int 931 intel_dp_mst_encoder_active_links(struct intel_digital_port *dig_port) 932 { 933 return dig_port->dp.active_mst_links; 934 } 935 936 int 937 intel_dp_mst_encoder_init(struct intel_digital_port *dig_port, int conn_base_id) 938 { 939 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 940 struct intel_dp *intel_dp = &dig_port->dp; 941 enum port port = dig_port->base.port; 942 int ret; 943 944 if (!HAS_DP_MST(i915) || intel_dp_is_edp(intel_dp)) 945 return 0; 946 947 if (INTEL_GEN(i915) < 12 && port == PORT_A) 948 return 0; 949 950 if (INTEL_GEN(i915) < 11 && port == PORT_E) 951 return 0; 952 953 intel_dp->mst_mgr.cbs = &mst_cbs; 954 955 /* create encoders */ 956 intel_dp_create_fake_mst_encoders(dig_port); 957 ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, &i915->drm, 958 &intel_dp->aux, 16, 3, conn_base_id); 959 if (ret) 960 return ret; 961 962 intel_dp->can_mst = true; 963 964 return 0; 965 } 966 967 void 968 intel_dp_mst_encoder_cleanup(struct intel_digital_port *dig_port) 969 { 970 struct intel_dp *intel_dp = &dig_port->dp; 971 972 if (!intel_dp->can_mst) 973 return; 974 975 drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr); 976 /* encoders will get killed by normal cleanup */ 977 } 978 979 bool intel_dp_mst_is_master_trans(const struct intel_crtc_state *crtc_state) 980 { 981 return crtc_state->mst_master_transcoder == crtc_state->cpu_transcoder; 982 } 983 984 bool intel_dp_mst_is_slave_trans(const struct intel_crtc_state *crtc_state) 985 { 986 return crtc_state->mst_master_transcoder != INVALID_TRANSCODER && 987 crtc_state->mst_master_transcoder != crtc_state->cpu_transcoder; 988 } 989