1 /* 2 * Copyright © 2008 Intel Corporation 3 * 2014 Red Hat Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 22 * IN THE SOFTWARE. 23 * 24 */ 25 26 #include <drm/drm_atomic_helper.h> 27 #include <drm/drm_edid.h> 28 #include <drm/drm_probe_helper.h> 29 30 #include "i915_drv.h" 31 #include "intel_atomic.h" 32 #include "intel_audio.h" 33 #include "intel_connector.h" 34 #include "intel_ddi.h" 35 #include "intel_display_types.h" 36 #include "intel_hotplug.h" 37 #include "intel_dp.h" 38 #include "intel_dp_mst.h" 39 #include "intel_dpio_phy.h" 40 #include "intel_hdcp.h" 41 42 static int intel_dp_mst_compute_link_config(struct intel_encoder *encoder, 43 struct intel_crtc_state *crtc_state, 44 struct drm_connector_state *conn_state, 45 struct link_config_limits *limits) 46 { 47 struct drm_atomic_state *state = crtc_state->uapi.state; 48 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 49 struct intel_dp *intel_dp = &intel_mst->primary->dp; 50 struct intel_connector *connector = 51 to_intel_connector(conn_state->connector); 52 struct drm_i915_private *i915 = to_i915(connector->base.dev); 53 const struct drm_display_mode *adjusted_mode = 54 &crtc_state->hw.adjusted_mode; 55 bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0, 56 DP_DPCD_QUIRK_CONSTANT_N); 57 int bpp, slots = -EINVAL; 58 59 crtc_state->lane_count = limits->max_lane_count; 60 crtc_state->port_clock = limits->max_clock; 61 62 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 63 crtc_state->pipe_bpp = bpp; 64 65 crtc_state->pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock, 66 crtc_state->pipe_bpp, 67 false); 68 69 slots = drm_dp_atomic_find_vcpi_slots(state, &intel_dp->mst_mgr, 70 connector->port, 71 crtc_state->pbn, 0); 72 if (slots == -EDEADLK) 73 return slots; 74 if (slots >= 0) 75 break; 76 } 77 78 if (slots < 0) { 79 drm_dbg_kms(&i915->drm, "failed finding vcpi slots:%d\n", 80 slots); 81 return slots; 82 } 83 84 intel_link_compute_m_n(crtc_state->pipe_bpp, 85 crtc_state->lane_count, 86 adjusted_mode->crtc_clock, 87 crtc_state->port_clock, 88 &crtc_state->dp_m_n, 89 constant_n, crtc_state->fec_enable); 90 crtc_state->dp_m_n.tu = slots; 91 92 return 0; 93 } 94 95 static int intel_dp_mst_compute_config(struct intel_encoder *encoder, 96 struct intel_crtc_state *pipe_config, 97 struct drm_connector_state *conn_state) 98 { 99 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 100 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 101 struct intel_dp *intel_dp = &intel_mst->primary->dp; 102 struct intel_connector *connector = 103 to_intel_connector(conn_state->connector); 104 struct intel_digital_connector_state *intel_conn_state = 105 to_intel_digital_connector_state(conn_state); 106 const struct drm_display_mode *adjusted_mode = 107 &pipe_config->hw.adjusted_mode; 108 struct link_config_limits limits; 109 int ret; 110 111 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 112 return -EINVAL; 113 114 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 115 pipe_config->has_pch_encoder = false; 116 117 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 118 pipe_config->has_audio = connector->port->has_audio; 119 else 120 pipe_config->has_audio = 121 intel_conn_state->force_audio == HDMI_AUDIO_ON; 122 123 /* 124 * for MST we always configure max link bw - the spec doesn't 125 * seem to suggest we should do otherwise. 126 */ 127 limits.min_clock = 128 limits.max_clock = intel_dp_max_link_rate(intel_dp); 129 130 limits.min_lane_count = 131 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 132 133 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 134 /* 135 * FIXME: If all the streams can't fit into the link with 136 * their current pipe_bpp we should reduce pipe_bpp across 137 * the board until things start to fit. Until then we 138 * limit to <= 8bpc since that's what was hardcoded for all 139 * MST streams previously. This hack should be removed once 140 * we have the proper retry logic in place. 141 */ 142 limits.max_bpp = min(pipe_config->pipe_bpp, 24); 143 144 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 145 146 ret = intel_dp_mst_compute_link_config(encoder, pipe_config, 147 conn_state, &limits); 148 if (ret) 149 return ret; 150 151 pipe_config->limited_color_range = 152 intel_dp_limited_color_range(pipe_config, conn_state); 153 154 if (IS_GEN9_LP(dev_priv)) 155 pipe_config->lane_lat_optim_mask = 156 bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count); 157 158 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config); 159 160 return 0; 161 } 162 163 /* 164 * Iterate over all connectors and return a mask of 165 * all CPU transcoders streaming over the same DP link. 166 */ 167 static unsigned int 168 intel_dp_mst_transcoder_mask(struct intel_atomic_state *state, 169 struct intel_dp *mst_port) 170 { 171 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 172 const struct intel_digital_connector_state *conn_state; 173 struct intel_connector *connector; 174 u8 transcoders = 0; 175 int i; 176 177 if (INTEL_GEN(dev_priv) < 12) 178 return 0; 179 180 for_each_new_intel_connector_in_state(state, connector, conn_state, i) { 181 const struct intel_crtc_state *crtc_state; 182 struct intel_crtc *crtc; 183 184 if (connector->mst_port != mst_port || !conn_state->base.crtc) 185 continue; 186 187 crtc = to_intel_crtc(conn_state->base.crtc); 188 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 189 190 if (!crtc_state->hw.active) 191 continue; 192 193 transcoders |= BIT(crtc_state->cpu_transcoder); 194 } 195 196 return transcoders; 197 } 198 199 static int intel_dp_mst_compute_config_late(struct intel_encoder *encoder, 200 struct intel_crtc_state *crtc_state, 201 struct drm_connector_state *conn_state) 202 { 203 struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state); 204 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 205 struct intel_dp *intel_dp = &intel_mst->primary->dp; 206 207 /* lowest numbered transcoder will be designated master */ 208 crtc_state->mst_master_transcoder = 209 ffs(intel_dp_mst_transcoder_mask(state, intel_dp)) - 1; 210 211 return 0; 212 } 213 214 /* 215 * If one of the connectors in a MST stream needs a modeset, mark all CRTCs 216 * that shares the same MST stream as mode changed, 217 * intel_modeset_pipe_config()+intel_crtc_check_fastset() will take care to do 218 * a fastset when possible. 219 */ 220 static int 221 intel_dp_mst_atomic_master_trans_check(struct intel_connector *connector, 222 struct intel_atomic_state *state) 223 { 224 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 225 struct drm_connector_list_iter connector_list_iter; 226 struct intel_connector *connector_iter; 227 228 if (INTEL_GEN(dev_priv) < 12) 229 return 0; 230 231 if (!intel_connector_needs_modeset(state, &connector->base)) 232 return 0; 233 234 drm_connector_list_iter_begin(&dev_priv->drm, &connector_list_iter); 235 for_each_intel_connector_iter(connector_iter, &connector_list_iter) { 236 struct intel_digital_connector_state *conn_iter_state; 237 struct intel_crtc_state *crtc_state; 238 struct intel_crtc *crtc; 239 int ret; 240 241 if (connector_iter->mst_port != connector->mst_port || 242 connector_iter == connector) 243 continue; 244 245 conn_iter_state = intel_atomic_get_digital_connector_state(state, 246 connector_iter); 247 if (IS_ERR(conn_iter_state)) { 248 drm_connector_list_iter_end(&connector_list_iter); 249 return PTR_ERR(conn_iter_state); 250 } 251 252 if (!conn_iter_state->base.crtc) 253 continue; 254 255 crtc = to_intel_crtc(conn_iter_state->base.crtc); 256 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 257 if (IS_ERR(crtc_state)) { 258 drm_connector_list_iter_end(&connector_list_iter); 259 return PTR_ERR(crtc_state); 260 } 261 262 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 263 if (ret) { 264 drm_connector_list_iter_end(&connector_list_iter); 265 return ret; 266 } 267 crtc_state->uapi.mode_changed = true; 268 } 269 drm_connector_list_iter_end(&connector_list_iter); 270 271 return 0; 272 } 273 274 static int 275 intel_dp_mst_atomic_check(struct drm_connector *connector, 276 struct drm_atomic_state *_state) 277 { 278 struct intel_atomic_state *state = to_intel_atomic_state(_state); 279 struct drm_connector_state *new_conn_state = 280 drm_atomic_get_new_connector_state(&state->base, connector); 281 struct drm_connector_state *old_conn_state = 282 drm_atomic_get_old_connector_state(&state->base, connector); 283 struct intel_connector *intel_connector = 284 to_intel_connector(connector); 285 struct drm_crtc *new_crtc = new_conn_state->crtc; 286 struct drm_dp_mst_topology_mgr *mgr; 287 int ret; 288 289 ret = intel_digital_connector_atomic_check(connector, &state->base); 290 if (ret) 291 return ret; 292 293 ret = intel_dp_mst_atomic_master_trans_check(intel_connector, state); 294 if (ret) 295 return ret; 296 297 if (!old_conn_state->crtc) 298 return 0; 299 300 /* We only want to free VCPI if this state disables the CRTC on this 301 * connector 302 */ 303 if (new_crtc) { 304 struct intel_crtc *intel_crtc = to_intel_crtc(new_crtc); 305 struct intel_crtc_state *crtc_state = 306 intel_atomic_get_new_crtc_state(state, intel_crtc); 307 308 if (!crtc_state || 309 !drm_atomic_crtc_needs_modeset(&crtc_state->uapi) || 310 crtc_state->uapi.enable) 311 return 0; 312 } 313 314 mgr = &enc_to_mst(to_intel_encoder(old_conn_state->best_encoder))->primary->dp.mst_mgr; 315 ret = drm_dp_atomic_release_vcpi_slots(&state->base, mgr, 316 intel_connector->port); 317 318 return ret; 319 } 320 321 static void clear_act_sent(struct intel_encoder *encoder, 322 const struct intel_crtc_state *crtc_state) 323 { 324 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 325 326 intel_de_write(i915, dp_tp_status_reg(encoder, crtc_state), 327 DP_TP_STATUS_ACT_SENT); 328 } 329 330 static void wait_for_act_sent(struct intel_encoder *encoder, 331 const struct intel_crtc_state *crtc_state) 332 { 333 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 334 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 335 struct intel_dp *intel_dp = &intel_mst->primary->dp; 336 337 if (intel_de_wait_for_set(i915, dp_tp_status_reg(encoder, crtc_state), 338 DP_TP_STATUS_ACT_SENT, 1)) 339 drm_err(&i915->drm, "Timed out waiting for ACT sent\n"); 340 341 drm_dp_check_act_status(&intel_dp->mst_mgr); 342 } 343 344 static void intel_mst_disable_dp(struct intel_atomic_state *state, 345 struct intel_encoder *encoder, 346 const struct intel_crtc_state *old_crtc_state, 347 const struct drm_connector_state *old_conn_state) 348 { 349 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 350 struct intel_digital_port *dig_port = intel_mst->primary; 351 struct intel_dp *intel_dp = &dig_port->dp; 352 struct intel_connector *connector = 353 to_intel_connector(old_conn_state->connector); 354 struct drm_i915_private *i915 = to_i915(connector->base.dev); 355 int ret; 356 357 drm_dbg_kms(&i915->drm, "active links %d\n", 358 intel_dp->active_mst_links); 359 360 intel_hdcp_disable(intel_mst->connector); 361 362 drm_dp_mst_reset_vcpi_slots(&intel_dp->mst_mgr, connector->port); 363 364 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr); 365 if (ret) { 366 drm_dbg_kms(&i915->drm, "failed to update payload %d\n", ret); 367 } 368 if (old_crtc_state->has_audio) 369 intel_audio_codec_disable(encoder, 370 old_crtc_state, old_conn_state); 371 } 372 373 static void intel_mst_post_disable_dp(struct intel_atomic_state *state, 374 struct intel_encoder *encoder, 375 const struct intel_crtc_state *old_crtc_state, 376 const struct drm_connector_state *old_conn_state) 377 { 378 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 379 struct intel_digital_port *dig_port = intel_mst->primary; 380 struct intel_dp *intel_dp = &dig_port->dp; 381 struct intel_connector *connector = 382 to_intel_connector(old_conn_state->connector); 383 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 384 bool last_mst_stream; 385 u32 val; 386 387 intel_dp->active_mst_links--; 388 last_mst_stream = intel_dp->active_mst_links == 0; 389 drm_WARN_ON(&dev_priv->drm, 390 INTEL_GEN(dev_priv) >= 12 && last_mst_stream && 391 !intel_dp_mst_is_master_trans(old_crtc_state)); 392 393 intel_crtc_vblank_off(old_crtc_state); 394 395 intel_disable_pipe(old_crtc_state); 396 397 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 398 399 clear_act_sent(encoder, old_crtc_state); 400 401 val = intel_de_read(dev_priv, 402 TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder)); 403 val &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC; 404 intel_de_write(dev_priv, 405 TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder), 406 val); 407 408 wait_for_act_sent(encoder, old_crtc_state); 409 410 drm_dp_mst_deallocate_vcpi(&intel_dp->mst_mgr, connector->port); 411 412 intel_ddi_disable_transcoder_func(old_crtc_state); 413 414 if (INTEL_GEN(dev_priv) >= 9) 415 skl_scaler_disable(old_crtc_state); 416 else 417 ilk_pfit_disable(old_crtc_state); 418 419 /* 420 * Power down mst path before disabling the port, otherwise we end 421 * up getting interrupts from the sink upon detecting link loss. 422 */ 423 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, 424 false); 425 426 /* 427 * BSpec 4287: disable DIP after the transcoder is disabled and before 428 * the transcoder clock select is set to none. 429 */ 430 if (last_mst_stream) 431 intel_dp_set_infoframes(&dig_port->base, false, 432 old_crtc_state, NULL); 433 /* 434 * From TGL spec: "If multi-stream slave transcoder: Configure 435 * Transcoder Clock Select to direct no clock to the transcoder" 436 * 437 * From older GENs spec: "Configure Transcoder Clock Select to direct 438 * no clock to the transcoder" 439 */ 440 if (INTEL_GEN(dev_priv) < 12 || !last_mst_stream) 441 intel_ddi_disable_pipe_clock(old_crtc_state); 442 443 444 intel_mst->connector = NULL; 445 if (last_mst_stream) 446 dig_port->base.post_disable(state, &dig_port->base, 447 old_crtc_state, NULL); 448 449 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 450 intel_dp->active_mst_links); 451 } 452 453 static void intel_mst_pre_pll_enable_dp(struct intel_atomic_state *state, 454 struct intel_encoder *encoder, 455 const struct intel_crtc_state *pipe_config, 456 const struct drm_connector_state *conn_state) 457 { 458 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 459 struct intel_digital_port *dig_port = intel_mst->primary; 460 struct intel_dp *intel_dp = &dig_port->dp; 461 462 if (intel_dp->active_mst_links == 0) 463 dig_port->base.pre_pll_enable(state, &dig_port->base, 464 pipe_config, NULL); 465 } 466 467 static void intel_mst_pre_enable_dp(struct intel_atomic_state *state, 468 struct intel_encoder *encoder, 469 const struct intel_crtc_state *pipe_config, 470 const struct drm_connector_state *conn_state) 471 { 472 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 473 struct intel_digital_port *dig_port = intel_mst->primary; 474 struct intel_dp *intel_dp = &dig_port->dp; 475 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 476 struct intel_connector *connector = 477 to_intel_connector(conn_state->connector); 478 int ret; 479 bool first_mst_stream; 480 481 /* MST encoders are bound to a crtc, not to a connector, 482 * force the mapping here for get_hw_state. 483 */ 484 connector->encoder = encoder; 485 intel_mst->connector = connector; 486 first_mst_stream = intel_dp->active_mst_links == 0; 487 drm_WARN_ON(&dev_priv->drm, 488 INTEL_GEN(dev_priv) >= 12 && first_mst_stream && 489 !intel_dp_mst_is_master_trans(pipe_config)); 490 491 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 492 intel_dp->active_mst_links); 493 494 if (first_mst_stream) 495 intel_dp_set_power(intel_dp, DP_SET_POWER_D0); 496 497 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true); 498 499 if (first_mst_stream) 500 dig_port->base.pre_enable(state, &dig_port->base, 501 pipe_config, NULL); 502 503 ret = drm_dp_mst_allocate_vcpi(&intel_dp->mst_mgr, 504 connector->port, 505 pipe_config->pbn, 506 pipe_config->dp_m_n.tu); 507 if (!ret) 508 drm_err(&dev_priv->drm, "failed to allocate vcpi\n"); 509 510 intel_dp->active_mst_links++; 511 512 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr); 513 514 /* 515 * Before Gen 12 this is not done as part of 516 * dig_port->base.pre_enable() and should be done here. For 517 * Gen 12+ the step in which this should be done is different for the 518 * first MST stream, so it's done on the DDI for the first stream and 519 * here for the following ones. 520 */ 521 if (INTEL_GEN(dev_priv) < 12 || !first_mst_stream) 522 intel_ddi_enable_pipe_clock(encoder, pipe_config); 523 524 intel_ddi_set_dp_msa(pipe_config, conn_state); 525 526 intel_dp_set_m_n(pipe_config, M1_N1); 527 } 528 529 static void intel_mst_enable_dp(struct intel_atomic_state *state, 530 struct intel_encoder *encoder, 531 const struct intel_crtc_state *pipe_config, 532 const struct drm_connector_state *conn_state) 533 { 534 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 535 struct intel_digital_port *dig_port = intel_mst->primary; 536 struct intel_dp *intel_dp = &dig_port->dp; 537 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 538 u32 val; 539 540 drm_WARN_ON(&dev_priv->drm, pipe_config->has_pch_encoder); 541 542 clear_act_sent(encoder, pipe_config); 543 544 intel_ddi_enable_transcoder_func(encoder, pipe_config); 545 546 val = intel_de_read(dev_priv, 547 TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); 548 val |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC; 549 intel_de_write(dev_priv, 550 TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder), 551 val); 552 553 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 554 intel_dp->active_mst_links); 555 556 wait_for_act_sent(encoder, pipe_config); 557 558 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 559 560 intel_enable_pipe(pipe_config); 561 562 intel_crtc_vblank_on(pipe_config); 563 564 if (pipe_config->has_audio) 565 intel_audio_codec_enable(encoder, pipe_config, conn_state); 566 567 /* Enable hdcp if it's desired */ 568 if (conn_state->content_protection == 569 DRM_MODE_CONTENT_PROTECTION_DESIRED) 570 intel_hdcp_enable(to_intel_connector(conn_state->connector), 571 pipe_config->cpu_transcoder, 572 (u8)conn_state->hdcp_content_type); 573 } 574 575 static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder, 576 enum pipe *pipe) 577 { 578 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 579 *pipe = intel_mst->pipe; 580 if (intel_mst->connector) 581 return true; 582 return false; 583 } 584 585 static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder, 586 struct intel_crtc_state *pipe_config) 587 { 588 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 589 struct intel_digital_port *dig_port = intel_mst->primary; 590 591 intel_ddi_get_config(&dig_port->base, pipe_config); 592 } 593 594 static bool intel_dp_mst_initial_fastset_check(struct intel_encoder *encoder, 595 struct intel_crtc_state *crtc_state) 596 { 597 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 598 struct intel_digital_port *dig_port = intel_mst->primary; 599 600 return intel_dp_initial_fastset_check(&dig_port->base, crtc_state); 601 } 602 603 static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector) 604 { 605 struct intel_connector *intel_connector = to_intel_connector(connector); 606 struct intel_dp *intel_dp = intel_connector->mst_port; 607 struct edid *edid; 608 int ret; 609 610 if (drm_connector_is_unregistered(connector)) 611 return intel_connector_update_modes(connector, NULL); 612 613 edid = drm_dp_mst_get_edid(connector, &intel_dp->mst_mgr, intel_connector->port); 614 ret = intel_connector_update_modes(connector, edid); 615 kfree(edid); 616 617 return ret; 618 } 619 620 static int 621 intel_dp_mst_connector_late_register(struct drm_connector *connector) 622 { 623 struct intel_connector *intel_connector = to_intel_connector(connector); 624 int ret; 625 626 ret = drm_dp_mst_connector_late_register(connector, 627 intel_connector->port); 628 if (ret < 0) 629 return ret; 630 631 ret = intel_connector_register(connector); 632 if (ret < 0) 633 drm_dp_mst_connector_early_unregister(connector, 634 intel_connector->port); 635 636 return ret; 637 } 638 639 static void 640 intel_dp_mst_connector_early_unregister(struct drm_connector *connector) 641 { 642 struct intel_connector *intel_connector = to_intel_connector(connector); 643 644 intel_connector_unregister(connector); 645 drm_dp_mst_connector_early_unregister(connector, 646 intel_connector->port); 647 } 648 649 static const struct drm_connector_funcs intel_dp_mst_connector_funcs = { 650 .fill_modes = drm_helper_probe_single_connector_modes, 651 .atomic_get_property = intel_digital_connector_atomic_get_property, 652 .atomic_set_property = intel_digital_connector_atomic_set_property, 653 .late_register = intel_dp_mst_connector_late_register, 654 .early_unregister = intel_dp_mst_connector_early_unregister, 655 .destroy = intel_connector_destroy, 656 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 657 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 658 }; 659 660 static int intel_dp_mst_get_modes(struct drm_connector *connector) 661 { 662 return intel_dp_mst_get_ddc_modes(connector); 663 } 664 665 static int 666 intel_dp_mst_mode_valid_ctx(struct drm_connector *connector, 667 struct drm_display_mode *mode, 668 struct drm_modeset_acquire_ctx *ctx, 669 enum drm_mode_status *status) 670 { 671 struct drm_i915_private *dev_priv = to_i915(connector->dev); 672 struct intel_connector *intel_connector = to_intel_connector(connector); 673 struct intel_dp *intel_dp = intel_connector->mst_port; 674 struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr; 675 struct drm_dp_mst_port *port = intel_connector->port; 676 const int min_bpp = 18; 677 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; 678 int max_rate, mode_rate, max_lanes, max_link_clock; 679 int ret; 680 681 if (drm_connector_is_unregistered(connector)) { 682 *status = MODE_ERROR; 683 return 0; 684 } 685 686 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { 687 *status = MODE_NO_DBLESCAN; 688 return 0; 689 } 690 691 max_link_clock = intel_dp_max_link_rate(intel_dp); 692 max_lanes = intel_dp_max_lane_count(intel_dp); 693 694 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 695 mode_rate = intel_dp_link_required(mode->clock, min_bpp); 696 697 ret = drm_modeset_lock(&mgr->base.lock, ctx); 698 if (ret) 699 return ret; 700 701 if (mode_rate > max_rate || mode->clock > max_dotclk || 702 drm_dp_calc_pbn_mode(mode->clock, min_bpp, false) > port->full_pbn) { 703 *status = MODE_CLOCK_HIGH; 704 return 0; 705 } 706 707 if (mode->clock < 10000) { 708 *status = MODE_CLOCK_LOW; 709 return 0; 710 } 711 712 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 713 *status = MODE_H_ILLEGAL; 714 return 0; 715 } 716 717 *status = intel_mode_valid_max_plane_size(dev_priv, mode, false); 718 return 0; 719 } 720 721 static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector, 722 struct drm_connector_state *state) 723 { 724 struct intel_connector *intel_connector = to_intel_connector(connector); 725 struct intel_dp *intel_dp = intel_connector->mst_port; 726 struct intel_crtc *crtc = to_intel_crtc(state->crtc); 727 728 return &intel_dp->mst_encoders[crtc->pipe]->base.base; 729 } 730 731 static int 732 intel_dp_mst_detect(struct drm_connector *connector, 733 struct drm_modeset_acquire_ctx *ctx, bool force) 734 { 735 struct drm_i915_private *i915 = to_i915(connector->dev); 736 struct intel_connector *intel_connector = to_intel_connector(connector); 737 struct intel_dp *intel_dp = intel_connector->mst_port; 738 739 if (!INTEL_DISPLAY_ENABLED(i915)) 740 return connector_status_disconnected; 741 742 if (drm_connector_is_unregistered(connector)) 743 return connector_status_disconnected; 744 745 return drm_dp_mst_detect_port(connector, ctx, &intel_dp->mst_mgr, 746 intel_connector->port); 747 } 748 749 static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = { 750 .get_modes = intel_dp_mst_get_modes, 751 .mode_valid_ctx = intel_dp_mst_mode_valid_ctx, 752 .atomic_best_encoder = intel_mst_atomic_best_encoder, 753 .atomic_check = intel_dp_mst_atomic_check, 754 .detect_ctx = intel_dp_mst_detect, 755 }; 756 757 static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder) 758 { 759 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(to_intel_encoder(encoder)); 760 761 drm_encoder_cleanup(encoder); 762 kfree(intel_mst); 763 } 764 765 static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = { 766 .destroy = intel_dp_mst_encoder_destroy, 767 }; 768 769 static bool intel_dp_mst_get_hw_state(struct intel_connector *connector) 770 { 771 if (intel_attached_encoder(connector) && connector->base.state->crtc) { 772 enum pipe pipe; 773 if (!intel_attached_encoder(connector)->get_hw_state(intel_attached_encoder(connector), &pipe)) 774 return false; 775 return true; 776 } 777 return false; 778 } 779 780 static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, struct drm_dp_mst_port *port, const char *pathprop) 781 { 782 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 783 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 784 struct drm_device *dev = dig_port->base.base.dev; 785 struct drm_i915_private *dev_priv = to_i915(dev); 786 struct intel_connector *intel_connector; 787 struct drm_connector *connector; 788 enum pipe pipe; 789 int ret; 790 791 intel_connector = intel_connector_alloc(); 792 if (!intel_connector) 793 return NULL; 794 795 intel_connector->get_hw_state = intel_dp_mst_get_hw_state; 796 intel_connector->mst_port = intel_dp; 797 intel_connector->port = port; 798 drm_dp_mst_get_port_malloc(port); 799 800 connector = &intel_connector->base; 801 ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs, 802 DRM_MODE_CONNECTOR_DisplayPort); 803 if (ret) { 804 intel_connector_free(intel_connector); 805 return NULL; 806 } 807 808 drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs); 809 810 for_each_pipe(dev_priv, pipe) { 811 struct drm_encoder *enc = 812 &intel_dp->mst_encoders[pipe]->base.base; 813 814 ret = drm_connector_attach_encoder(&intel_connector->base, enc); 815 if (ret) 816 goto err; 817 } 818 819 drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); 820 drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); 821 822 ret = drm_connector_set_path_property(connector, pathprop); 823 if (ret) 824 goto err; 825 826 intel_attach_force_audio_property(connector); 827 intel_attach_broadcast_rgb_property(connector); 828 829 830 /* TODO: Figure out how to make HDCP work on GEN12+ */ 831 if (INTEL_GEN(dev_priv) < 12) { 832 ret = intel_dp_init_hdcp(dig_port, intel_connector); 833 if (ret) 834 DRM_DEBUG_KMS("HDCP init failed, skipping.\n"); 835 } 836 837 /* 838 * Reuse the prop from the SST connector because we're 839 * not allowed to create new props after device registration. 840 */ 841 connector->max_bpc_property = 842 intel_dp->attached_connector->base.max_bpc_property; 843 if (connector->max_bpc_property) 844 drm_connector_attach_max_bpc_property(connector, 6, 12); 845 846 return connector; 847 848 err: 849 drm_connector_cleanup(connector); 850 return NULL; 851 } 852 853 static void 854 intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr *mgr) 855 { 856 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 857 858 intel_hpd_trigger_irq(dp_to_dig_port(intel_dp)); 859 } 860 861 static const struct drm_dp_mst_topology_cbs mst_cbs = { 862 .add_connector = intel_dp_add_mst_connector, 863 .poll_hpd_irq = intel_dp_mst_poll_hpd_irq, 864 }; 865 866 static struct intel_dp_mst_encoder * 867 intel_dp_create_fake_mst_encoder(struct intel_digital_port *dig_port, enum pipe pipe) 868 { 869 struct intel_dp_mst_encoder *intel_mst; 870 struct intel_encoder *intel_encoder; 871 struct drm_device *dev = dig_port->base.base.dev; 872 873 intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL); 874 875 if (!intel_mst) 876 return NULL; 877 878 intel_mst->pipe = pipe; 879 intel_encoder = &intel_mst->base; 880 intel_mst->primary = dig_port; 881 882 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs, 883 DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe)); 884 885 intel_encoder->type = INTEL_OUTPUT_DP_MST; 886 intel_encoder->power_domain = dig_port->base.power_domain; 887 intel_encoder->port = dig_port->base.port; 888 intel_encoder->cloneable = 0; 889 /* 890 * This is wrong, but broken userspace uses the intersection 891 * of possible_crtcs of all the encoders of a given connector 892 * to figure out which crtcs can drive said connector. What 893 * should be used instead is the union of possible_crtcs. 894 * To keep such userspace functioning we must misconfigure 895 * this to make sure the intersection is not empty :( 896 */ 897 intel_encoder->pipe_mask = ~0; 898 899 intel_encoder->compute_config = intel_dp_mst_compute_config; 900 intel_encoder->compute_config_late = intel_dp_mst_compute_config_late; 901 intel_encoder->disable = intel_mst_disable_dp; 902 intel_encoder->post_disable = intel_mst_post_disable_dp; 903 intel_encoder->update_pipe = intel_ddi_update_pipe; 904 intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp; 905 intel_encoder->pre_enable = intel_mst_pre_enable_dp; 906 intel_encoder->enable = intel_mst_enable_dp; 907 intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state; 908 intel_encoder->get_config = intel_dp_mst_enc_get_config; 909 intel_encoder->initial_fastset_check = intel_dp_mst_initial_fastset_check; 910 911 return intel_mst; 912 913 } 914 915 static bool 916 intel_dp_create_fake_mst_encoders(struct intel_digital_port *dig_port) 917 { 918 struct intel_dp *intel_dp = &dig_port->dp; 919 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 920 enum pipe pipe; 921 922 for_each_pipe(dev_priv, pipe) 923 intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(dig_port, pipe); 924 return true; 925 } 926 927 int 928 intel_dp_mst_encoder_active_links(struct intel_digital_port *dig_port) 929 { 930 return dig_port->dp.active_mst_links; 931 } 932 933 int 934 intel_dp_mst_encoder_init(struct intel_digital_port *dig_port, int conn_base_id) 935 { 936 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 937 struct intel_dp *intel_dp = &dig_port->dp; 938 enum port port = dig_port->base.port; 939 int ret; 940 941 if (!HAS_DP_MST(i915) || intel_dp_is_edp(intel_dp)) 942 return 0; 943 944 if (INTEL_GEN(i915) < 12 && port == PORT_A) 945 return 0; 946 947 if (INTEL_GEN(i915) < 11 && port == PORT_E) 948 return 0; 949 950 intel_dp->mst_mgr.cbs = &mst_cbs; 951 952 /* create encoders */ 953 intel_dp_create_fake_mst_encoders(dig_port); 954 ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, &i915->drm, 955 &intel_dp->aux, 16, 3, conn_base_id); 956 if (ret) 957 return ret; 958 959 intel_dp->can_mst = true; 960 961 return 0; 962 } 963 964 void 965 intel_dp_mst_encoder_cleanup(struct intel_digital_port *dig_port) 966 { 967 struct intel_dp *intel_dp = &dig_port->dp; 968 969 if (!intel_dp->can_mst) 970 return; 971 972 drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr); 973 /* encoders will get killed by normal cleanup */ 974 } 975 976 bool intel_dp_mst_is_master_trans(const struct intel_crtc_state *crtc_state) 977 { 978 return crtc_state->mst_master_transcoder == crtc_state->cpu_transcoder; 979 } 980 981 bool intel_dp_mst_is_slave_trans(const struct intel_crtc_state *crtc_state) 982 { 983 return crtc_state->mst_master_transcoder != INVALID_TRANSCODER && 984 crtc_state->mst_master_transcoder != crtc_state->cpu_transcoder; 985 } 986