1 /* 2 * Copyright © 2008 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 21 * IN THE SOFTWARE. 22 * 23 * Authors: 24 * Keith Packard <keithp@keithp.com> 25 * 26 */ 27 28 #include <linux/export.h> 29 #include <linux/i2c.h> 30 #include <linux/notifier.h> 31 #include <linux/slab.h> 32 #include <linux/string_helpers.h> 33 #include <linux/timekeeping.h> 34 #include <linux/types.h> 35 36 #include <asm/byteorder.h> 37 38 #include <drm/display/drm_dp_helper.h> 39 #include <drm/display/drm_dsc_helper.h> 40 #include <drm/display/drm_hdmi_helper.h> 41 #include <drm/drm_atomic_helper.h> 42 #include <drm/drm_crtc.h> 43 #include <drm/drm_edid.h> 44 #include <drm/drm_probe_helper.h> 45 46 #include "g4x_dp.h" 47 #include "i915_drv.h" 48 #include "i915_irq.h" 49 #include "i915_reg.h" 50 #include "intel_atomic.h" 51 #include "intel_audio.h" 52 #include "intel_backlight.h" 53 #include "intel_combo_phy_regs.h" 54 #include "intel_connector.h" 55 #include "intel_crtc.h" 56 #include "intel_cx0_phy.h" 57 #include "intel_ddi.h" 58 #include "intel_de.h" 59 #include "intel_display_types.h" 60 #include "intel_dp.h" 61 #include "intel_dp_aux.h" 62 #include "intel_dp_hdcp.h" 63 #include "intel_dp_link_training.h" 64 #include "intel_dp_mst.h" 65 #include "intel_dpio_phy.h" 66 #include "intel_dpll.h" 67 #include "intel_fifo_underrun.h" 68 #include "intel_hdcp.h" 69 #include "intel_hdmi.h" 70 #include "intel_hotplug.h" 71 #include "intel_hotplug_irq.h" 72 #include "intel_lspcon.h" 73 #include "intel_lvds.h" 74 #include "intel_panel.h" 75 #include "intel_pch_display.h" 76 #include "intel_pps.h" 77 #include "intel_psr.h" 78 #include "intel_tc.h" 79 #include "intel_vdsc.h" 80 #include "intel_vrr.h" 81 #include "intel_crtc_state_dump.h" 82 83 /* DP DSC throughput values used for slice count calculations KPixels/s */ 84 #define DP_DSC_PEAK_PIXEL_RATE 2720000 85 #define DP_DSC_MAX_ENC_THROUGHPUT_0 340000 86 #define DP_DSC_MAX_ENC_THROUGHPUT_1 400000 87 88 /* DP DSC FEC Overhead factor = 1/(0.972261) */ 89 #define DP_DSC_FEC_OVERHEAD_FACTOR 972261 90 91 /* Compliance test status bits */ 92 #define INTEL_DP_RESOLUTION_SHIFT_MASK 0 93 #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK) 94 #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK) 95 #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK) 96 97 98 /* Constants for DP DSC configurations */ 99 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15}; 100 101 /* With Single pipe configuration, HW is capable of supporting maximum 102 * of 4 slices per line. 103 */ 104 static const u8 valid_dsc_slicecount[] = {1, 2, 4}; 105 106 /** 107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH) 108 * @intel_dp: DP struct 109 * 110 * If a CPU or PCH DP output is attached to an eDP panel, this function 111 * will return true, and false otherwise. 112 * 113 * This function is not safe to use prior to encoder type being set. 114 */ 115 bool intel_dp_is_edp(struct intel_dp *intel_dp) 116 { 117 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 118 119 return dig_port->base.type == INTEL_OUTPUT_EDP; 120 } 121 122 static void intel_dp_unset_edid(struct intel_dp *intel_dp); 123 124 /* Is link rate UHBR and thus 128b/132b? */ 125 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state) 126 { 127 return crtc_state->port_clock >= 1000000; 128 } 129 130 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp) 131 { 132 intel_dp->sink_rates[0] = 162000; 133 intel_dp->num_sink_rates = 1; 134 } 135 136 /* update sink rates from dpcd */ 137 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp) 138 { 139 static const int dp_rates[] = { 140 162000, 270000, 540000, 810000 141 }; 142 int i, max_rate; 143 int max_lttpr_rate; 144 145 if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) { 146 /* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */ 147 static const int quirk_rates[] = { 162000, 270000, 324000 }; 148 149 memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates)); 150 intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates); 151 152 return; 153 } 154 155 /* 156 * Sink rates for 8b/10b. 157 */ 158 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]); 159 max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps); 160 if (max_lttpr_rate) 161 max_rate = min(max_rate, max_lttpr_rate); 162 163 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) { 164 if (dp_rates[i] > max_rate) 165 break; 166 intel_dp->sink_rates[i] = dp_rates[i]; 167 } 168 169 /* 170 * Sink rates for 128b/132b. If set, sink should support all 8b/10b 171 * rates and 10 Gbps. 172 */ 173 if (intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B) { 174 u8 uhbr_rates = 0; 175 176 BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3); 177 178 drm_dp_dpcd_readb(&intel_dp->aux, 179 DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates); 180 181 if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) { 182 /* We have a repeater */ 183 if (intel_dp->lttpr_common_caps[0] >= 0x20 && 184 intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER - 185 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] & 186 DP_PHY_REPEATER_128B132B_SUPPORTED) { 187 /* Repeater supports 128b/132b, valid UHBR rates */ 188 uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES - 189 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV]; 190 } else { 191 /* Does not support 128b/132b */ 192 uhbr_rates = 0; 193 } 194 } 195 196 if (uhbr_rates & DP_UHBR10) 197 intel_dp->sink_rates[i++] = 1000000; 198 if (uhbr_rates & DP_UHBR13_5) 199 intel_dp->sink_rates[i++] = 1350000; 200 if (uhbr_rates & DP_UHBR20) 201 intel_dp->sink_rates[i++] = 2000000; 202 } 203 204 intel_dp->num_sink_rates = i; 205 } 206 207 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp) 208 { 209 struct intel_connector *connector = intel_dp->attached_connector; 210 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 211 struct intel_encoder *encoder = &intel_dig_port->base; 212 213 intel_dp_set_dpcd_sink_rates(intel_dp); 214 215 if (intel_dp->num_sink_rates) 216 return; 217 218 drm_err(&dp_to_i915(intel_dp)->drm, 219 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n", 220 connector->base.base.id, connector->base.name, 221 encoder->base.base.id, encoder->base.name); 222 223 intel_dp_set_default_sink_rates(intel_dp); 224 } 225 226 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp) 227 { 228 intel_dp->max_sink_lane_count = 1; 229 } 230 231 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp) 232 { 233 struct intel_connector *connector = intel_dp->attached_connector; 234 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 235 struct intel_encoder *encoder = &intel_dig_port->base; 236 237 intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd); 238 239 switch (intel_dp->max_sink_lane_count) { 240 case 1: 241 case 2: 242 case 4: 243 return; 244 } 245 246 drm_err(&dp_to_i915(intel_dp)->drm, 247 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n", 248 connector->base.base.id, connector->base.name, 249 encoder->base.base.id, encoder->base.name, 250 intel_dp->max_sink_lane_count); 251 252 intel_dp_set_default_max_sink_lane_count(intel_dp); 253 } 254 255 /* Get length of rates array potentially limited by max_rate. */ 256 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate) 257 { 258 int i; 259 260 /* Limit results by potentially reduced max rate */ 261 for (i = 0; i < len; i++) { 262 if (rates[len - i - 1] <= max_rate) 263 return len - i; 264 } 265 266 return 0; 267 } 268 269 /* Get length of common rates array potentially limited by max_rate. */ 270 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp, 271 int max_rate) 272 { 273 return intel_dp_rate_limit_len(intel_dp->common_rates, 274 intel_dp->num_common_rates, max_rate); 275 } 276 277 static int intel_dp_common_rate(struct intel_dp *intel_dp, int index) 278 { 279 if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm, 280 index < 0 || index >= intel_dp->num_common_rates)) 281 return 162000; 282 283 return intel_dp->common_rates[index]; 284 } 285 286 /* Theoretical max between source and sink */ 287 static int intel_dp_max_common_rate(struct intel_dp *intel_dp) 288 { 289 return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1); 290 } 291 292 static int intel_dp_max_source_lane_count(struct intel_digital_port *dig_port) 293 { 294 int vbt_max_lanes = intel_bios_dp_max_lane_count(dig_port->base.devdata); 295 int max_lanes = dig_port->max_lanes; 296 297 if (vbt_max_lanes) 298 max_lanes = min(max_lanes, vbt_max_lanes); 299 300 return max_lanes; 301 } 302 303 /* Theoretical max between source and sink */ 304 static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp) 305 { 306 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 307 int source_max = intel_dp_max_source_lane_count(dig_port); 308 int sink_max = intel_dp->max_sink_lane_count; 309 int fia_max = intel_tc_port_fia_max_lane_count(dig_port); 310 int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps); 311 312 if (lttpr_max) 313 sink_max = min(sink_max, lttpr_max); 314 315 return min3(source_max, sink_max, fia_max); 316 } 317 318 int intel_dp_max_lane_count(struct intel_dp *intel_dp) 319 { 320 switch (intel_dp->max_link_lane_count) { 321 case 1: 322 case 2: 323 case 4: 324 return intel_dp->max_link_lane_count; 325 default: 326 MISSING_CASE(intel_dp->max_link_lane_count); 327 return 1; 328 } 329 } 330 331 /* 332 * The required data bandwidth for a mode with given pixel clock and bpp. This 333 * is the required net bandwidth independent of the data bandwidth efficiency. 334 */ 335 int 336 intel_dp_link_required(int pixel_clock, int bpp) 337 { 338 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */ 339 return DIV_ROUND_UP(pixel_clock * bpp, 8); 340 } 341 342 /* 343 * Given a link rate and lanes, get the data bandwidth. 344 * 345 * Data bandwidth is the actual payload rate, which depends on the data 346 * bandwidth efficiency and the link rate. 347 * 348 * For 8b/10b channel encoding, SST and non-FEC, the data bandwidth efficiency 349 * is 80%. For example, for a 1.62 Gbps link, 1.62*10^9 bps * 0.80 * (1/8) = 350 * 162000 kBps. With 8-bit symbols, we have 162000 kHz symbol clock. Just by 351 * coincidence, the port clock in kHz matches the data bandwidth in kBps, and 352 * they equal the link bit rate in Gbps multiplied by 100000. (Note that this no 353 * longer holds for data bandwidth as soon as FEC or MST is taken into account!) 354 * 355 * For 128b/132b channel encoding, the data bandwidth efficiency is 96.71%. For 356 * example, for a 10 Gbps link, 10*10^9 bps * 0.9671 * (1/8) = 1208875 357 * kBps. With 32-bit symbols, we have 312500 kHz symbol clock. The value 1000000 358 * does not match the symbol clock, the port clock (not even if you think in 359 * terms of a byte clock), nor the data bandwidth. It only matches the link bit 360 * rate in units of 10000 bps. 361 */ 362 int 363 intel_dp_max_data_rate(int max_link_rate, int max_lanes) 364 { 365 if (max_link_rate >= 1000000) { 366 /* 367 * UHBR rates always use 128b/132b channel encoding, and have 368 * 97.71% data bandwidth efficiency. Consider max_link_rate the 369 * link bit rate in units of 10000 bps. 370 */ 371 int max_link_rate_kbps = max_link_rate * 10; 372 373 max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(mul_u32_u32(max_link_rate_kbps, 9671), 10000); 374 max_link_rate = max_link_rate_kbps / 8; 375 } 376 377 /* 378 * Lower than UHBR rates always use 8b/10b channel encoding, and have 379 * 80% data bandwidth efficiency for SST non-FEC. However, this turns 380 * out to be a nop by coincidence, and can be skipped: 381 * 382 * int max_link_rate_kbps = max_link_rate * 10; 383 * max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(max_link_rate_kbps * 8, 10); 384 * max_link_rate = max_link_rate_kbps / 8; 385 */ 386 387 return max_link_rate * max_lanes; 388 } 389 390 bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp) 391 { 392 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 393 struct intel_encoder *encoder = &intel_dig_port->base; 394 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 395 396 return DISPLAY_VER(dev_priv) >= 12 || 397 (DISPLAY_VER(dev_priv) == 11 && 398 encoder->port != PORT_A); 399 } 400 401 static int dg2_max_source_rate(struct intel_dp *intel_dp) 402 { 403 return intel_dp_is_edp(intel_dp) ? 810000 : 1350000; 404 } 405 406 static int icl_max_source_rate(struct intel_dp *intel_dp) 407 { 408 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 409 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 410 enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port); 411 412 if (intel_phy_is_combo(dev_priv, phy) && !intel_dp_is_edp(intel_dp)) 413 return 540000; 414 415 return 810000; 416 } 417 418 static int ehl_max_source_rate(struct intel_dp *intel_dp) 419 { 420 if (intel_dp_is_edp(intel_dp)) 421 return 540000; 422 423 return 810000; 424 } 425 426 static int mtl_max_source_rate(struct intel_dp *intel_dp) 427 { 428 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 429 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 430 enum phy phy = intel_port_to_phy(i915, dig_port->base.port); 431 432 if (intel_is_c10phy(i915, phy)) 433 return 810000; 434 435 return 2000000; 436 } 437 438 static int vbt_max_link_rate(struct intel_dp *intel_dp) 439 { 440 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 441 int max_rate; 442 443 max_rate = intel_bios_dp_max_link_rate(encoder->devdata); 444 445 if (intel_dp_is_edp(intel_dp)) { 446 struct intel_connector *connector = intel_dp->attached_connector; 447 int edp_max_rate = connector->panel.vbt.edp.max_link_rate; 448 449 if (max_rate && edp_max_rate) 450 max_rate = min(max_rate, edp_max_rate); 451 else if (edp_max_rate) 452 max_rate = edp_max_rate; 453 } 454 455 return max_rate; 456 } 457 458 static void 459 intel_dp_set_source_rates(struct intel_dp *intel_dp) 460 { 461 /* The values must be in increasing order */ 462 static const int mtl_rates[] = { 463 162000, 216000, 243000, 270000, 324000, 432000, 540000, 675000, 464 810000, 1000000, 1350000, 2000000, 465 }; 466 static const int icl_rates[] = { 467 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000, 468 1000000, 1350000, 469 }; 470 static const int bxt_rates[] = { 471 162000, 216000, 243000, 270000, 324000, 432000, 540000 472 }; 473 static const int skl_rates[] = { 474 162000, 216000, 270000, 324000, 432000, 540000 475 }; 476 static const int hsw_rates[] = { 477 162000, 270000, 540000 478 }; 479 static const int g4x_rates[] = { 480 162000, 270000 481 }; 482 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 483 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 484 const int *source_rates; 485 int size, max_rate = 0, vbt_max_rate; 486 487 /* This should only be done once */ 488 drm_WARN_ON(&dev_priv->drm, 489 intel_dp->source_rates || intel_dp->num_source_rates); 490 491 if (DISPLAY_VER(dev_priv) >= 14) { 492 source_rates = mtl_rates; 493 size = ARRAY_SIZE(mtl_rates); 494 max_rate = mtl_max_source_rate(intel_dp); 495 } else if (DISPLAY_VER(dev_priv) >= 11) { 496 source_rates = icl_rates; 497 size = ARRAY_SIZE(icl_rates); 498 if (IS_DG2(dev_priv)) 499 max_rate = dg2_max_source_rate(intel_dp); 500 else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) || 501 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv)) 502 max_rate = 810000; 503 else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) 504 max_rate = ehl_max_source_rate(intel_dp); 505 else 506 max_rate = icl_max_source_rate(intel_dp); 507 } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 508 source_rates = bxt_rates; 509 size = ARRAY_SIZE(bxt_rates); 510 } else if (DISPLAY_VER(dev_priv) == 9) { 511 source_rates = skl_rates; 512 size = ARRAY_SIZE(skl_rates); 513 } else if ((IS_HASWELL(dev_priv) && !IS_HASWELL_ULX(dev_priv)) || 514 IS_BROADWELL(dev_priv)) { 515 source_rates = hsw_rates; 516 size = ARRAY_SIZE(hsw_rates); 517 } else { 518 source_rates = g4x_rates; 519 size = ARRAY_SIZE(g4x_rates); 520 } 521 522 vbt_max_rate = vbt_max_link_rate(intel_dp); 523 if (max_rate && vbt_max_rate) 524 max_rate = min(max_rate, vbt_max_rate); 525 else if (vbt_max_rate) 526 max_rate = vbt_max_rate; 527 528 if (max_rate) 529 size = intel_dp_rate_limit_len(source_rates, size, max_rate); 530 531 intel_dp->source_rates = source_rates; 532 intel_dp->num_source_rates = size; 533 } 534 535 static int intersect_rates(const int *source_rates, int source_len, 536 const int *sink_rates, int sink_len, 537 int *common_rates) 538 { 539 int i = 0, j = 0, k = 0; 540 541 while (i < source_len && j < sink_len) { 542 if (source_rates[i] == sink_rates[j]) { 543 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES)) 544 return k; 545 common_rates[k] = source_rates[i]; 546 ++k; 547 ++i; 548 ++j; 549 } else if (source_rates[i] < sink_rates[j]) { 550 ++i; 551 } else { 552 ++j; 553 } 554 } 555 return k; 556 } 557 558 /* return index of rate in rates array, or -1 if not found */ 559 static int intel_dp_rate_index(const int *rates, int len, int rate) 560 { 561 int i; 562 563 for (i = 0; i < len; i++) 564 if (rate == rates[i]) 565 return i; 566 567 return -1; 568 } 569 570 static void intel_dp_set_common_rates(struct intel_dp *intel_dp) 571 { 572 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 573 574 drm_WARN_ON(&i915->drm, 575 !intel_dp->num_source_rates || !intel_dp->num_sink_rates); 576 577 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates, 578 intel_dp->num_source_rates, 579 intel_dp->sink_rates, 580 intel_dp->num_sink_rates, 581 intel_dp->common_rates); 582 583 /* Paranoia, there should always be something in common. */ 584 if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) { 585 intel_dp->common_rates[0] = 162000; 586 intel_dp->num_common_rates = 1; 587 } 588 } 589 590 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate, 591 u8 lane_count) 592 { 593 /* 594 * FIXME: we need to synchronize the current link parameters with 595 * hardware readout. Currently fast link training doesn't work on 596 * boot-up. 597 */ 598 if (link_rate == 0 || 599 link_rate > intel_dp->max_link_rate) 600 return false; 601 602 if (lane_count == 0 || 603 lane_count > intel_dp_max_lane_count(intel_dp)) 604 return false; 605 606 return true; 607 } 608 609 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp, 610 int link_rate, 611 u8 lane_count) 612 { 613 /* FIXME figure out what we actually want here */ 614 const struct drm_display_mode *fixed_mode = 615 intel_panel_preferred_fixed_mode(intel_dp->attached_connector); 616 int mode_rate, max_rate; 617 618 mode_rate = intel_dp_link_required(fixed_mode->clock, 18); 619 max_rate = intel_dp_max_data_rate(link_rate, lane_count); 620 if (mode_rate > max_rate) 621 return false; 622 623 return true; 624 } 625 626 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, 627 int link_rate, u8 lane_count) 628 { 629 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 630 int index; 631 632 /* 633 * TODO: Enable fallback on MST links once MST link compute can handle 634 * the fallback params. 635 */ 636 if (intel_dp->is_mst) { 637 drm_err(&i915->drm, "Link Training Unsuccessful\n"); 638 return -1; 639 } 640 641 if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) { 642 drm_dbg_kms(&i915->drm, 643 "Retrying Link training for eDP with max parameters\n"); 644 intel_dp->use_max_params = true; 645 return 0; 646 } 647 648 index = intel_dp_rate_index(intel_dp->common_rates, 649 intel_dp->num_common_rates, 650 link_rate); 651 if (index > 0) { 652 if (intel_dp_is_edp(intel_dp) && 653 !intel_dp_can_link_train_fallback_for_edp(intel_dp, 654 intel_dp_common_rate(intel_dp, index - 1), 655 lane_count)) { 656 drm_dbg_kms(&i915->drm, 657 "Retrying Link training for eDP with same parameters\n"); 658 return 0; 659 } 660 intel_dp->max_link_rate = intel_dp_common_rate(intel_dp, index - 1); 661 intel_dp->max_link_lane_count = lane_count; 662 } else if (lane_count > 1) { 663 if (intel_dp_is_edp(intel_dp) && 664 !intel_dp_can_link_train_fallback_for_edp(intel_dp, 665 intel_dp_max_common_rate(intel_dp), 666 lane_count >> 1)) { 667 drm_dbg_kms(&i915->drm, 668 "Retrying Link training for eDP with same parameters\n"); 669 return 0; 670 } 671 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); 672 intel_dp->max_link_lane_count = lane_count >> 1; 673 } else { 674 drm_err(&i915->drm, "Link Training Unsuccessful\n"); 675 return -1; 676 } 677 678 return 0; 679 } 680 681 u32 intel_dp_mode_to_fec_clock(u32 mode_clock) 682 { 683 return div_u64(mul_u32_u32(mode_clock, 1000000U), 684 DP_DSC_FEC_OVERHEAD_FACTOR); 685 } 686 687 static int 688 small_joiner_ram_size_bits(struct drm_i915_private *i915) 689 { 690 if (DISPLAY_VER(i915) >= 13) 691 return 17280 * 8; 692 else if (DISPLAY_VER(i915) >= 11) 693 return 7680 * 8; 694 else 695 return 6144 * 8; 696 } 697 698 u32 intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private *i915, u32 bpp, u32 pipe_bpp) 699 { 700 u32 bits_per_pixel = bpp; 701 int i; 702 703 /* Error out if the max bpp is less than smallest allowed valid bpp */ 704 if (bits_per_pixel < valid_dsc_bpp[0]) { 705 drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n", 706 bits_per_pixel, valid_dsc_bpp[0]); 707 return 0; 708 } 709 710 /* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */ 711 if (DISPLAY_VER(i915) >= 13) { 712 bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1); 713 714 /* 715 * According to BSpec, 27 is the max DSC output bpp, 716 * 8 is the min DSC output bpp. 717 * While we can still clamp higher bpp values to 27, saving bandwidth, 718 * if it is required to oompress up to bpp < 8, means we can't do 719 * that and probably means we can't fit the required mode, even with 720 * DSC enabled. 721 */ 722 if (bits_per_pixel < 8) { 723 drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min 8\n", 724 bits_per_pixel); 725 return 0; 726 } 727 bits_per_pixel = min_t(u32, bits_per_pixel, 27); 728 } else { 729 /* Find the nearest match in the array of known BPPs from VESA */ 730 for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) { 731 if (bits_per_pixel < valid_dsc_bpp[i + 1]) 732 break; 733 } 734 drm_dbg_kms(&i915->drm, "Set dsc bpp from %d to VESA %d\n", 735 bits_per_pixel, valid_dsc_bpp[i]); 736 737 bits_per_pixel = valid_dsc_bpp[i]; 738 } 739 740 return bits_per_pixel; 741 } 742 743 u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915, 744 u32 link_clock, u32 lane_count, 745 u32 mode_clock, u32 mode_hdisplay, 746 bool bigjoiner, 747 u32 pipe_bpp, 748 u32 timeslots) 749 { 750 u32 bits_per_pixel, max_bpp_small_joiner_ram; 751 752 /* 753 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)* 754 * (LinkSymbolClock)* 8 * (TimeSlots / 64) 755 * for SST -> TimeSlots is 64(i.e all TimeSlots that are available) 756 * for MST -> TimeSlots has to be calculated, based on mode requirements 757 * 758 * Due to FEC overhead, the available bw is reduced to 97.2261%. 759 * To support the given mode: 760 * Bandwidth required should be <= Available link Bandwidth * FEC Overhead 761 * =>ModeClock * bits_per_pixel <= Available Link Bandwidth * FEC Overhead 762 * =>bits_per_pixel <= Available link Bandwidth * FEC Overhead / ModeClock 763 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock) * 8 (TimeSlots / 64) / 764 * (ModeClock / FEC Overhead) 765 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock * TimeSlots) / 766 * (ModeClock / FEC Overhead * 8) 767 */ 768 bits_per_pixel = ((link_clock * lane_count) * timeslots) / 769 (intel_dp_mode_to_fec_clock(mode_clock) * 8); 770 771 drm_dbg_kms(&i915->drm, "Max link bpp is %u for %u timeslots " 772 "total bw %u pixel clock %u\n", 773 bits_per_pixel, timeslots, 774 (link_clock * lane_count * 8), 775 intel_dp_mode_to_fec_clock(mode_clock)); 776 777 /* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */ 778 max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) / 779 mode_hdisplay; 780 781 if (bigjoiner) 782 max_bpp_small_joiner_ram *= 2; 783 784 /* 785 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW 786 * check, output bpp from small joiner RAM check) 787 */ 788 bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram); 789 790 if (bigjoiner) { 791 u32 max_bpp_bigjoiner = 792 i915->display.cdclk.max_cdclk_freq * 48 / 793 intel_dp_mode_to_fec_clock(mode_clock); 794 795 bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner); 796 } 797 798 bits_per_pixel = intel_dp_dsc_nearest_valid_bpp(i915, bits_per_pixel, pipe_bpp); 799 800 /* 801 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11, 802 * fractional part is 0 803 */ 804 return bits_per_pixel << 4; 805 } 806 807 u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, 808 int mode_clock, int mode_hdisplay, 809 bool bigjoiner) 810 { 811 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 812 u8 min_slice_count, i; 813 int max_slice_width; 814 815 if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE) 816 min_slice_count = DIV_ROUND_UP(mode_clock, 817 DP_DSC_MAX_ENC_THROUGHPUT_0); 818 else 819 min_slice_count = DIV_ROUND_UP(mode_clock, 820 DP_DSC_MAX_ENC_THROUGHPUT_1); 821 822 /* 823 * Due to some DSC engine BW limitations, we need to enable second 824 * slice and VDSC engine, whenever we approach close enough to max CDCLK 825 */ 826 if (mode_clock >= ((i915->display.cdclk.max_cdclk_freq * 85) / 100)) 827 min_slice_count = max_t(u8, min_slice_count, 2); 828 829 max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd); 830 if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) { 831 drm_dbg_kms(&i915->drm, 832 "Unsupported slice width %d by DP DSC Sink device\n", 833 max_slice_width); 834 return 0; 835 } 836 /* Also take into account max slice width */ 837 min_slice_count = max_t(u8, min_slice_count, 838 DIV_ROUND_UP(mode_hdisplay, 839 max_slice_width)); 840 841 /* Find the closest match to the valid slice count values */ 842 for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) { 843 u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner; 844 845 if (test_slice_count > 846 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false)) 847 break; 848 849 /* big joiner needs small joiner to be enabled */ 850 if (bigjoiner && test_slice_count < 4) 851 continue; 852 853 if (min_slice_count <= test_slice_count) 854 return test_slice_count; 855 } 856 857 drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n", 858 min_slice_count); 859 return 0; 860 } 861 862 static bool source_can_output(struct intel_dp *intel_dp, 863 enum intel_output_format format) 864 { 865 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 866 867 switch (format) { 868 case INTEL_OUTPUT_FORMAT_RGB: 869 return true; 870 871 case INTEL_OUTPUT_FORMAT_YCBCR444: 872 /* 873 * No YCbCr output support on gmch platforms. 874 * Also, ILK doesn't seem capable of DP YCbCr output. 875 * The displayed image is severly corrupted. SNB+ is fine. 876 */ 877 return !HAS_GMCH(i915) && !IS_IRONLAKE(i915); 878 879 case INTEL_OUTPUT_FORMAT_YCBCR420: 880 /* Platform < Gen 11 cannot output YCbCr420 format */ 881 return DISPLAY_VER(i915) >= 11; 882 883 default: 884 MISSING_CASE(format); 885 return false; 886 } 887 } 888 889 static bool 890 dfp_can_convert_from_rgb(struct intel_dp *intel_dp, 891 enum intel_output_format sink_format) 892 { 893 if (!drm_dp_is_branch(intel_dp->dpcd)) 894 return false; 895 896 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444) 897 return intel_dp->dfp.rgb_to_ycbcr; 898 899 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) 900 return intel_dp->dfp.rgb_to_ycbcr && 901 intel_dp->dfp.ycbcr_444_to_420; 902 903 return false; 904 } 905 906 static bool 907 dfp_can_convert_from_ycbcr444(struct intel_dp *intel_dp, 908 enum intel_output_format sink_format) 909 { 910 if (!drm_dp_is_branch(intel_dp->dpcd)) 911 return false; 912 913 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) 914 return intel_dp->dfp.ycbcr_444_to_420; 915 916 return false; 917 } 918 919 static enum intel_output_format 920 intel_dp_output_format(struct intel_connector *connector, 921 enum intel_output_format sink_format) 922 { 923 struct intel_dp *intel_dp = intel_attached_dp(connector); 924 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 925 enum intel_output_format output_format; 926 927 if (intel_dp->force_dsc_output_format) 928 return intel_dp->force_dsc_output_format; 929 930 if (sink_format == INTEL_OUTPUT_FORMAT_RGB || 931 dfp_can_convert_from_rgb(intel_dp, sink_format)) 932 output_format = INTEL_OUTPUT_FORMAT_RGB; 933 934 else if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444 || 935 dfp_can_convert_from_ycbcr444(intel_dp, sink_format)) 936 output_format = INTEL_OUTPUT_FORMAT_YCBCR444; 937 938 else 939 output_format = INTEL_OUTPUT_FORMAT_YCBCR420; 940 941 drm_WARN_ON(&i915->drm, !source_can_output(intel_dp, output_format)); 942 943 return output_format; 944 } 945 946 int intel_dp_min_bpp(enum intel_output_format output_format) 947 { 948 if (output_format == INTEL_OUTPUT_FORMAT_RGB) 949 return 6 * 3; 950 else 951 return 8 * 3; 952 } 953 954 static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp) 955 { 956 /* 957 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output 958 * format of the number of bytes per pixel will be half the number 959 * of bytes of RGB pixel. 960 */ 961 if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 962 bpp /= 2; 963 964 return bpp; 965 } 966 967 static enum intel_output_format 968 intel_dp_sink_format(struct intel_connector *connector, 969 const struct drm_display_mode *mode) 970 { 971 const struct drm_display_info *info = &connector->base.display_info; 972 973 if (drm_mode_is_420_only(info, mode)) 974 return INTEL_OUTPUT_FORMAT_YCBCR420; 975 976 return INTEL_OUTPUT_FORMAT_RGB; 977 } 978 979 static int 980 intel_dp_mode_min_output_bpp(struct intel_connector *connector, 981 const struct drm_display_mode *mode) 982 { 983 enum intel_output_format output_format, sink_format; 984 985 sink_format = intel_dp_sink_format(connector, mode); 986 987 output_format = intel_dp_output_format(connector, sink_format); 988 989 return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format)); 990 } 991 992 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv, 993 int hdisplay) 994 { 995 /* 996 * Older platforms don't like hdisplay==4096 with DP. 997 * 998 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline 999 * and frame counter increment), but we don't get vblank interrupts, 1000 * and the pipe underruns immediately. The link also doesn't seem 1001 * to get trained properly. 1002 * 1003 * On CHV the vblank interrupts don't seem to disappear but 1004 * otherwise the symptoms are similar. 1005 * 1006 * TODO: confirm the behaviour on HSW+ 1007 */ 1008 return hdisplay == 4096 && !HAS_DDI(dev_priv); 1009 } 1010 1011 static int intel_dp_max_tmds_clock(struct intel_dp *intel_dp) 1012 { 1013 struct intel_connector *connector = intel_dp->attached_connector; 1014 const struct drm_display_info *info = &connector->base.display_info; 1015 int max_tmds_clock = intel_dp->dfp.max_tmds_clock; 1016 1017 /* Only consider the sink's max TMDS clock if we know this is a HDMI DFP */ 1018 if (max_tmds_clock && info->max_tmds_clock) 1019 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock); 1020 1021 return max_tmds_clock; 1022 } 1023 1024 static enum drm_mode_status 1025 intel_dp_tmds_clock_valid(struct intel_dp *intel_dp, 1026 int clock, int bpc, 1027 enum intel_output_format sink_format, 1028 bool respect_downstream_limits) 1029 { 1030 int tmds_clock, min_tmds_clock, max_tmds_clock; 1031 1032 if (!respect_downstream_limits) 1033 return MODE_OK; 1034 1035 tmds_clock = intel_hdmi_tmds_clock(clock, bpc, sink_format); 1036 1037 min_tmds_clock = intel_dp->dfp.min_tmds_clock; 1038 max_tmds_clock = intel_dp_max_tmds_clock(intel_dp); 1039 1040 if (min_tmds_clock && tmds_clock < min_tmds_clock) 1041 return MODE_CLOCK_LOW; 1042 1043 if (max_tmds_clock && tmds_clock > max_tmds_clock) 1044 return MODE_CLOCK_HIGH; 1045 1046 return MODE_OK; 1047 } 1048 1049 static enum drm_mode_status 1050 intel_dp_mode_valid_downstream(struct intel_connector *connector, 1051 const struct drm_display_mode *mode, 1052 int target_clock) 1053 { 1054 struct intel_dp *intel_dp = intel_attached_dp(connector); 1055 const struct drm_display_info *info = &connector->base.display_info; 1056 enum drm_mode_status status; 1057 enum intel_output_format sink_format; 1058 1059 /* If PCON supports FRL MODE, check FRL bandwidth constraints */ 1060 if (intel_dp->dfp.pcon_max_frl_bw) { 1061 int target_bw; 1062 int max_frl_bw; 1063 int bpp = intel_dp_mode_min_output_bpp(connector, mode); 1064 1065 target_bw = bpp * target_clock; 1066 1067 max_frl_bw = intel_dp->dfp.pcon_max_frl_bw; 1068 1069 /* converting bw from Gbps to Kbps*/ 1070 max_frl_bw = max_frl_bw * 1000000; 1071 1072 if (target_bw > max_frl_bw) 1073 return MODE_CLOCK_HIGH; 1074 1075 return MODE_OK; 1076 } 1077 1078 if (intel_dp->dfp.max_dotclock && 1079 target_clock > intel_dp->dfp.max_dotclock) 1080 return MODE_CLOCK_HIGH; 1081 1082 sink_format = intel_dp_sink_format(connector, mode); 1083 1084 /* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */ 1085 status = intel_dp_tmds_clock_valid(intel_dp, target_clock, 1086 8, sink_format, true); 1087 1088 if (status != MODE_OK) { 1089 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 || 1090 !connector->base.ycbcr_420_allowed || 1091 !drm_mode_is_420_also(info, mode)) 1092 return status; 1093 sink_format = INTEL_OUTPUT_FORMAT_YCBCR420; 1094 status = intel_dp_tmds_clock_valid(intel_dp, target_clock, 1095 8, sink_format, true); 1096 if (status != MODE_OK) 1097 return status; 1098 } 1099 1100 return MODE_OK; 1101 } 1102 1103 bool intel_dp_need_bigjoiner(struct intel_dp *intel_dp, 1104 int hdisplay, int clock) 1105 { 1106 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1107 1108 if (!intel_dp_can_bigjoiner(intel_dp)) 1109 return false; 1110 1111 return clock > i915->max_dotclk_freq || hdisplay > 5120; 1112 } 1113 1114 static enum drm_mode_status 1115 intel_dp_mode_valid(struct drm_connector *_connector, 1116 struct drm_display_mode *mode) 1117 { 1118 struct intel_connector *connector = to_intel_connector(_connector); 1119 struct intel_dp *intel_dp = intel_attached_dp(connector); 1120 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 1121 const struct drm_display_mode *fixed_mode; 1122 int target_clock = mode->clock; 1123 int max_rate, mode_rate, max_lanes, max_link_clock; 1124 int max_dotclk = dev_priv->max_dotclk_freq; 1125 u16 dsc_max_output_bpp = 0; 1126 u8 dsc_slice_count = 0; 1127 enum drm_mode_status status; 1128 bool dsc = false, bigjoiner = false; 1129 1130 status = intel_cpu_transcoder_mode_valid(dev_priv, mode); 1131 if (status != MODE_OK) 1132 return status; 1133 1134 if (mode->flags & DRM_MODE_FLAG_DBLCLK) 1135 return MODE_H_ILLEGAL; 1136 1137 fixed_mode = intel_panel_fixed_mode(connector, mode); 1138 if (intel_dp_is_edp(intel_dp) && fixed_mode) { 1139 status = intel_panel_mode_valid(connector, mode); 1140 if (status != MODE_OK) 1141 return status; 1142 1143 target_clock = fixed_mode->clock; 1144 } 1145 1146 if (mode->clock < 10000) 1147 return MODE_CLOCK_LOW; 1148 1149 if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) { 1150 bigjoiner = true; 1151 max_dotclk *= 2; 1152 } 1153 if (target_clock > max_dotclk) 1154 return MODE_CLOCK_HIGH; 1155 1156 if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay)) 1157 return MODE_H_ILLEGAL; 1158 1159 max_link_clock = intel_dp_max_link_rate(intel_dp); 1160 max_lanes = intel_dp_max_lane_count(intel_dp); 1161 1162 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 1163 mode_rate = intel_dp_link_required(target_clock, 1164 intel_dp_mode_min_output_bpp(connector, mode)); 1165 1166 if (HAS_DSC(dev_priv) && 1167 drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) { 1168 /* 1169 * TBD pass the connector BPC, 1170 * for now U8_MAX so that max BPC on that platform would be picked 1171 */ 1172 int pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, U8_MAX); 1173 1174 /* 1175 * Output bpp is stored in 6.4 format so right shift by 4 to get the 1176 * integer value since we support only integer values of bpp. 1177 */ 1178 if (intel_dp_is_edp(intel_dp)) { 1179 dsc_max_output_bpp = 1180 drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4; 1181 dsc_slice_count = 1182 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, 1183 true); 1184 } else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) { 1185 dsc_max_output_bpp = 1186 intel_dp_dsc_get_output_bpp(dev_priv, 1187 max_link_clock, 1188 max_lanes, 1189 target_clock, 1190 mode->hdisplay, 1191 bigjoiner, 1192 pipe_bpp, 64) >> 4; 1193 dsc_slice_count = 1194 intel_dp_dsc_get_slice_count(intel_dp, 1195 target_clock, 1196 mode->hdisplay, 1197 bigjoiner); 1198 } 1199 1200 dsc = dsc_max_output_bpp && dsc_slice_count; 1201 } 1202 1203 /* 1204 * Big joiner configuration needs DSC for TGL which is not true for 1205 * XE_LPD where uncompressed joiner is supported. 1206 */ 1207 if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc) 1208 return MODE_CLOCK_HIGH; 1209 1210 if (mode_rate > max_rate && !dsc) 1211 return MODE_CLOCK_HIGH; 1212 1213 status = intel_dp_mode_valid_downstream(connector, mode, target_clock); 1214 if (status != MODE_OK) 1215 return status; 1216 1217 return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner); 1218 } 1219 1220 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915) 1221 { 1222 return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915); 1223 } 1224 1225 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915) 1226 { 1227 return DISPLAY_VER(i915) >= 10; 1228 } 1229 1230 static void snprintf_int_array(char *str, size_t len, 1231 const int *array, int nelem) 1232 { 1233 int i; 1234 1235 str[0] = '\0'; 1236 1237 for (i = 0; i < nelem; i++) { 1238 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]); 1239 if (r >= len) 1240 return; 1241 str += r; 1242 len -= r; 1243 } 1244 } 1245 1246 static void intel_dp_print_rates(struct intel_dp *intel_dp) 1247 { 1248 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1249 char str[128]; /* FIXME: too big for stack? */ 1250 1251 if (!drm_debug_enabled(DRM_UT_KMS)) 1252 return; 1253 1254 snprintf_int_array(str, sizeof(str), 1255 intel_dp->source_rates, intel_dp->num_source_rates); 1256 drm_dbg_kms(&i915->drm, "source rates: %s\n", str); 1257 1258 snprintf_int_array(str, sizeof(str), 1259 intel_dp->sink_rates, intel_dp->num_sink_rates); 1260 drm_dbg_kms(&i915->drm, "sink rates: %s\n", str); 1261 1262 snprintf_int_array(str, sizeof(str), 1263 intel_dp->common_rates, intel_dp->num_common_rates); 1264 drm_dbg_kms(&i915->drm, "common rates: %s\n", str); 1265 } 1266 1267 int 1268 intel_dp_max_link_rate(struct intel_dp *intel_dp) 1269 { 1270 int len; 1271 1272 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate); 1273 1274 return intel_dp_common_rate(intel_dp, len - 1); 1275 } 1276 1277 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate) 1278 { 1279 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1280 int i = intel_dp_rate_index(intel_dp->sink_rates, 1281 intel_dp->num_sink_rates, rate); 1282 1283 if (drm_WARN_ON(&i915->drm, i < 0)) 1284 i = 0; 1285 1286 return i; 1287 } 1288 1289 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, 1290 u8 *link_bw, u8 *rate_select) 1291 { 1292 /* eDP 1.4 rate select method. */ 1293 if (intel_dp->use_rate_select) { 1294 *link_bw = 0; 1295 *rate_select = 1296 intel_dp_rate_select(intel_dp, port_clock); 1297 } else { 1298 *link_bw = drm_dp_link_rate_to_bw_code(port_clock); 1299 *rate_select = 0; 1300 } 1301 } 1302 1303 bool intel_dp_has_hdmi_sink(struct intel_dp *intel_dp) 1304 { 1305 struct intel_connector *connector = intel_dp->attached_connector; 1306 1307 return connector->base.display_info.is_hdmi; 1308 } 1309 1310 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp, 1311 const struct intel_crtc_state *pipe_config) 1312 { 1313 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 1314 1315 /* On TGL, FEC is supported on all Pipes */ 1316 if (DISPLAY_VER(dev_priv) >= 12) 1317 return true; 1318 1319 if (DISPLAY_VER(dev_priv) == 11 && pipe_config->cpu_transcoder != TRANSCODER_A) 1320 return true; 1321 1322 return false; 1323 } 1324 1325 static bool intel_dp_supports_fec(struct intel_dp *intel_dp, 1326 const struct intel_crtc_state *pipe_config) 1327 { 1328 return intel_dp_source_supports_fec(intel_dp, pipe_config) && 1329 drm_dp_sink_supports_fec(intel_dp->fec_capable); 1330 } 1331 1332 static bool intel_dp_supports_dsc(struct intel_dp *intel_dp, 1333 const struct intel_crtc_state *crtc_state) 1334 { 1335 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable) 1336 return false; 1337 1338 return intel_dsc_source_support(crtc_state) && 1339 drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd); 1340 } 1341 1342 static int intel_dp_hdmi_compute_bpc(struct intel_dp *intel_dp, 1343 const struct intel_crtc_state *crtc_state, 1344 int bpc, bool respect_downstream_limits) 1345 { 1346 int clock = crtc_state->hw.adjusted_mode.crtc_clock; 1347 1348 /* 1349 * Current bpc could already be below 8bpc due to 1350 * FDI bandwidth constraints or other limits. 1351 * HDMI minimum is 8bpc however. 1352 */ 1353 bpc = max(bpc, 8); 1354 1355 /* 1356 * We will never exceed downstream TMDS clock limits while 1357 * attempting deep color. If the user insists on forcing an 1358 * out of spec mode they will have to be satisfied with 8bpc. 1359 */ 1360 if (!respect_downstream_limits) 1361 bpc = 8; 1362 1363 for (; bpc >= 8; bpc -= 2) { 1364 if (intel_hdmi_bpc_possible(crtc_state, bpc, 1365 intel_dp_has_hdmi_sink(intel_dp)) && 1366 intel_dp_tmds_clock_valid(intel_dp, clock, bpc, crtc_state->sink_format, 1367 respect_downstream_limits) == MODE_OK) 1368 return bpc; 1369 } 1370 1371 return -EINVAL; 1372 } 1373 1374 static int intel_dp_max_bpp(struct intel_dp *intel_dp, 1375 const struct intel_crtc_state *crtc_state, 1376 bool respect_downstream_limits) 1377 { 1378 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 1379 struct intel_connector *intel_connector = intel_dp->attached_connector; 1380 int bpp, bpc; 1381 1382 bpc = crtc_state->pipe_bpp / 3; 1383 1384 if (intel_dp->dfp.max_bpc) 1385 bpc = min_t(int, bpc, intel_dp->dfp.max_bpc); 1386 1387 if (intel_dp->dfp.min_tmds_clock) { 1388 int max_hdmi_bpc; 1389 1390 max_hdmi_bpc = intel_dp_hdmi_compute_bpc(intel_dp, crtc_state, bpc, 1391 respect_downstream_limits); 1392 if (max_hdmi_bpc < 0) 1393 return 0; 1394 1395 bpc = min(bpc, max_hdmi_bpc); 1396 } 1397 1398 bpp = bpc * 3; 1399 if (intel_dp_is_edp(intel_dp)) { 1400 /* Get bpp from vbt only for panels that dont have bpp in edid */ 1401 if (intel_connector->base.display_info.bpc == 0 && 1402 intel_connector->panel.vbt.edp.bpp && 1403 intel_connector->panel.vbt.edp.bpp < bpp) { 1404 drm_dbg_kms(&dev_priv->drm, 1405 "clamping bpp for eDP panel to BIOS-provided %i\n", 1406 intel_connector->panel.vbt.edp.bpp); 1407 bpp = intel_connector->panel.vbt.edp.bpp; 1408 } 1409 } 1410 1411 return bpp; 1412 } 1413 1414 /* Adjust link config limits based on compliance test requests. */ 1415 void 1416 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp, 1417 struct intel_crtc_state *pipe_config, 1418 struct link_config_limits *limits) 1419 { 1420 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1421 1422 /* For DP Compliance we override the computed bpp for the pipe */ 1423 if (intel_dp->compliance.test_data.bpc != 0) { 1424 int bpp = 3 * intel_dp->compliance.test_data.bpc; 1425 1426 limits->min_bpp = limits->max_bpp = bpp; 1427 pipe_config->dither_force_disable = bpp == 6 * 3; 1428 1429 drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp); 1430 } 1431 1432 /* Use values requested by Compliance Test Request */ 1433 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) { 1434 int index; 1435 1436 /* Validate the compliance test data since max values 1437 * might have changed due to link train fallback. 1438 */ 1439 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate, 1440 intel_dp->compliance.test_lane_count)) { 1441 index = intel_dp_rate_index(intel_dp->common_rates, 1442 intel_dp->num_common_rates, 1443 intel_dp->compliance.test_link_rate); 1444 if (index >= 0) 1445 limits->min_rate = limits->max_rate = 1446 intel_dp->compliance.test_link_rate; 1447 limits->min_lane_count = limits->max_lane_count = 1448 intel_dp->compliance.test_lane_count; 1449 } 1450 } 1451 } 1452 1453 static bool has_seamless_m_n(struct intel_connector *connector) 1454 { 1455 struct drm_i915_private *i915 = to_i915(connector->base.dev); 1456 1457 /* 1458 * Seamless M/N reprogramming only implemented 1459 * for BDW+ double buffered M/N registers so far. 1460 */ 1461 return HAS_DOUBLE_BUFFERED_M_N(i915) && 1462 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS; 1463 } 1464 1465 static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state, 1466 const struct drm_connector_state *conn_state) 1467 { 1468 struct intel_connector *connector = to_intel_connector(conn_state->connector); 1469 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode; 1470 1471 /* FIXME a bit of a mess wrt clock vs. crtc_clock */ 1472 if (has_seamless_m_n(connector)) 1473 return intel_panel_highest_mode(connector, adjusted_mode)->clock; 1474 else 1475 return adjusted_mode->crtc_clock; 1476 } 1477 1478 /* Optimize link config in order: max bpp, min clock, min lanes */ 1479 static int 1480 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp, 1481 struct intel_crtc_state *pipe_config, 1482 const struct drm_connector_state *conn_state, 1483 const struct link_config_limits *limits) 1484 { 1485 int bpp, i, lane_count, clock = intel_dp_mode_clock(pipe_config, conn_state); 1486 int mode_rate, link_rate, link_avail; 1487 1488 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 1489 int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp); 1490 1491 mode_rate = intel_dp_link_required(clock, output_bpp); 1492 1493 for (i = 0; i < intel_dp->num_common_rates; i++) { 1494 link_rate = intel_dp_common_rate(intel_dp, i); 1495 if (link_rate < limits->min_rate || 1496 link_rate > limits->max_rate) 1497 continue; 1498 1499 for (lane_count = limits->min_lane_count; 1500 lane_count <= limits->max_lane_count; 1501 lane_count <<= 1) { 1502 link_avail = intel_dp_max_data_rate(link_rate, 1503 lane_count); 1504 1505 if (mode_rate <= link_avail) { 1506 pipe_config->lane_count = lane_count; 1507 pipe_config->pipe_bpp = bpp; 1508 pipe_config->port_clock = link_rate; 1509 1510 return 0; 1511 } 1512 } 1513 } 1514 } 1515 1516 return -EINVAL; 1517 } 1518 1519 int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 max_req_bpc) 1520 { 1521 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1522 int i, num_bpc; 1523 u8 dsc_bpc[3] = {0}; 1524 u8 dsc_max_bpc; 1525 1526 /* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */ 1527 if (DISPLAY_VER(i915) >= 12) 1528 dsc_max_bpc = min_t(u8, 12, max_req_bpc); 1529 else 1530 dsc_max_bpc = min_t(u8, 10, max_req_bpc); 1531 1532 num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd, 1533 dsc_bpc); 1534 for (i = 0; i < num_bpc; i++) { 1535 if (dsc_max_bpc >= dsc_bpc[i]) 1536 return dsc_bpc[i] * 3; 1537 } 1538 1539 return 0; 1540 } 1541 1542 static int intel_dp_source_dsc_version_minor(struct intel_dp *intel_dp) 1543 { 1544 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1545 1546 return DISPLAY_VER(i915) >= 14 ? 2 : 1; 1547 } 1548 1549 static int intel_dp_sink_dsc_version_minor(struct intel_dp *intel_dp) 1550 { 1551 return (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & DP_DSC_MINOR_MASK) >> 1552 DP_DSC_MINOR_SHIFT; 1553 } 1554 1555 static int intel_dp_get_slice_height(int vactive) 1556 { 1557 int slice_height; 1558 1559 /* 1560 * VDSC 1.2a spec in Section 3.8 Options for Slices implies that 108 1561 * lines is an optimal slice height, but any size can be used as long as 1562 * vertical active integer multiple and maximum vertical slice count 1563 * requirements are met. 1564 */ 1565 for (slice_height = 108; slice_height <= vactive; slice_height += 2) 1566 if (vactive % slice_height == 0) 1567 return slice_height; 1568 1569 /* 1570 * Highly unlikely we reach here as most of the resolutions will end up 1571 * finding appropriate slice_height in above loop but returning 1572 * slice_height as 2 here as it should work with all resolutions. 1573 */ 1574 return 2; 1575 } 1576 1577 static int intel_dp_dsc_compute_params(struct intel_encoder *encoder, 1578 struct intel_crtc_state *crtc_state) 1579 { 1580 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1581 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1582 struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 1583 u8 line_buf_depth; 1584 int ret; 1585 1586 /* 1587 * RC_MODEL_SIZE is currently a constant across all configurations. 1588 * 1589 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and 1590 * DP_DSC_RC_BUF_SIZE for this. 1591 */ 1592 vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST; 1593 vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay; 1594 1595 vdsc_cfg->slice_height = intel_dp_get_slice_height(vdsc_cfg->pic_height); 1596 1597 ret = intel_dsc_compute_params(crtc_state); 1598 if (ret) 1599 return ret; 1600 1601 vdsc_cfg->dsc_version_major = 1602 (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & 1603 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT; 1604 vdsc_cfg->dsc_version_minor = 1605 min(intel_dp_source_dsc_version_minor(intel_dp), 1606 intel_dp_sink_dsc_version_minor(intel_dp)); 1607 if (vdsc_cfg->convert_rgb) 1608 vdsc_cfg->convert_rgb = 1609 intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] & 1610 DP_DSC_RGB; 1611 1612 line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd); 1613 if (!line_buf_depth) { 1614 drm_dbg_kms(&i915->drm, 1615 "DSC Sink Line Buffer Depth invalid\n"); 1616 return -EINVAL; 1617 } 1618 1619 if (vdsc_cfg->dsc_version_minor == 2) 1620 vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ? 1621 DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth; 1622 else 1623 vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ? 1624 DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth; 1625 1626 vdsc_cfg->block_pred_enable = 1627 intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] & 1628 DP_DSC_BLK_PREDICTION_IS_SUPPORTED; 1629 1630 return drm_dsc_compute_rc_parameters(vdsc_cfg); 1631 } 1632 1633 static bool intel_dp_dsc_supports_format(struct intel_dp *intel_dp, 1634 enum intel_output_format output_format) 1635 { 1636 u8 sink_dsc_format; 1637 1638 switch (output_format) { 1639 case INTEL_OUTPUT_FORMAT_RGB: 1640 sink_dsc_format = DP_DSC_RGB; 1641 break; 1642 case INTEL_OUTPUT_FORMAT_YCBCR444: 1643 sink_dsc_format = DP_DSC_YCbCr444; 1644 break; 1645 case INTEL_OUTPUT_FORMAT_YCBCR420: 1646 if (min(intel_dp_source_dsc_version_minor(intel_dp), 1647 intel_dp_sink_dsc_version_minor(intel_dp)) < 2) 1648 return false; 1649 sink_dsc_format = DP_DSC_YCbCr420_Native; 1650 break; 1651 default: 1652 return false; 1653 } 1654 1655 return drm_dp_dsc_sink_supports_format(intel_dp->dsc_dpcd, sink_dsc_format); 1656 } 1657 1658 int intel_dp_dsc_compute_config(struct intel_dp *intel_dp, 1659 struct intel_crtc_state *pipe_config, 1660 struct drm_connector_state *conn_state, 1661 struct link_config_limits *limits, 1662 int timeslots, 1663 bool compute_pipe_bpp) 1664 { 1665 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 1666 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 1667 const struct drm_display_mode *adjusted_mode = 1668 &pipe_config->hw.adjusted_mode; 1669 int pipe_bpp; 1670 int ret; 1671 1672 pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) && 1673 intel_dp_supports_fec(intel_dp, pipe_config); 1674 1675 if (!intel_dp_supports_dsc(intel_dp, pipe_config)) 1676 return -EINVAL; 1677 1678 if (!intel_dp_dsc_supports_format(intel_dp, pipe_config->output_format)) 1679 return -EINVAL; 1680 1681 if (compute_pipe_bpp) 1682 pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, conn_state->max_requested_bpc); 1683 else 1684 pipe_bpp = pipe_config->pipe_bpp; 1685 1686 if (intel_dp->force_dsc_bpc) { 1687 pipe_bpp = intel_dp->force_dsc_bpc * 3; 1688 drm_dbg_kms(&dev_priv->drm, "Input DSC BPP forced to %d", pipe_bpp); 1689 } 1690 1691 /* Min Input BPC for ICL+ is 8 */ 1692 if (pipe_bpp < 8 * 3) { 1693 drm_dbg_kms(&dev_priv->drm, 1694 "No DSC support for less than 8bpc\n"); 1695 return -EINVAL; 1696 } 1697 1698 /* 1699 * For now enable DSC for max bpp, max link rate, max lane count. 1700 * Optimize this later for the minimum possible link rate/lane count 1701 * with DSC enabled for the requested mode. 1702 */ 1703 pipe_config->pipe_bpp = pipe_bpp; 1704 pipe_config->port_clock = limits->max_rate; 1705 pipe_config->lane_count = limits->max_lane_count; 1706 1707 if (intel_dp_is_edp(intel_dp)) { 1708 pipe_config->dsc.compressed_bpp = 1709 min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4, 1710 pipe_config->pipe_bpp); 1711 pipe_config->dsc.slice_count = 1712 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, 1713 true); 1714 if (!pipe_config->dsc.slice_count) { 1715 drm_dbg_kms(&dev_priv->drm, "Unsupported Slice Count %d\n", 1716 pipe_config->dsc.slice_count); 1717 return -EINVAL; 1718 } 1719 } else { 1720 u16 dsc_max_output_bpp = 0; 1721 u8 dsc_dp_slice_count; 1722 1723 if (compute_pipe_bpp) { 1724 dsc_max_output_bpp = 1725 intel_dp_dsc_get_output_bpp(dev_priv, 1726 pipe_config->port_clock, 1727 pipe_config->lane_count, 1728 adjusted_mode->crtc_clock, 1729 adjusted_mode->crtc_hdisplay, 1730 pipe_config->bigjoiner_pipes, 1731 pipe_bpp, 1732 timeslots); 1733 /* 1734 * According to DSC 1.2a Section 4.1.1 Table 4.1 the maximum 1735 * supported PPS value can be 63.9375 and with the further 1736 * mention that bpp should be programmed double the target bpp 1737 * restricting our target bpp to be 31.9375 at max 1738 */ 1739 if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 1740 dsc_max_output_bpp = min_t(u16, dsc_max_output_bpp, 31 << 4); 1741 1742 if (!dsc_max_output_bpp) { 1743 drm_dbg_kms(&dev_priv->drm, 1744 "Compressed BPP not supported\n"); 1745 return -EINVAL; 1746 } 1747 } 1748 dsc_dp_slice_count = 1749 intel_dp_dsc_get_slice_count(intel_dp, 1750 adjusted_mode->crtc_clock, 1751 adjusted_mode->crtc_hdisplay, 1752 pipe_config->bigjoiner_pipes); 1753 if (!dsc_dp_slice_count) { 1754 drm_dbg_kms(&dev_priv->drm, 1755 "Compressed Slice Count not supported\n"); 1756 return -EINVAL; 1757 } 1758 1759 /* 1760 * compute pipe bpp is set to false for DP MST DSC case 1761 * and compressed_bpp is calculated same time once 1762 * vpci timeslots are allocated, because overall bpp 1763 * calculation procedure is bit different for MST case. 1764 */ 1765 if (compute_pipe_bpp) { 1766 pipe_config->dsc.compressed_bpp = min_t(u16, 1767 dsc_max_output_bpp >> 4, 1768 pipe_config->pipe_bpp); 1769 } 1770 pipe_config->dsc.slice_count = dsc_dp_slice_count; 1771 drm_dbg_kms(&dev_priv->drm, "DSC: compressed bpp %d slice count %d\n", 1772 pipe_config->dsc.compressed_bpp, 1773 pipe_config->dsc.slice_count); 1774 } 1775 /* 1776 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate 1777 * is greater than the maximum Cdclock and if slice count is even 1778 * then we need to use 2 VDSC instances. 1779 */ 1780 if (pipe_config->bigjoiner_pipes || pipe_config->dsc.slice_count > 1) 1781 pipe_config->dsc.dsc_split = true; 1782 1783 ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config); 1784 if (ret < 0) { 1785 drm_dbg_kms(&dev_priv->drm, 1786 "Cannot compute valid DSC parameters for Input Bpp = %d " 1787 "Compressed BPP = %d\n", 1788 pipe_config->pipe_bpp, 1789 pipe_config->dsc.compressed_bpp); 1790 return ret; 1791 } 1792 1793 pipe_config->dsc.compression_enable = true; 1794 drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d " 1795 "Compressed Bpp = %d Slice Count = %d\n", 1796 pipe_config->pipe_bpp, 1797 pipe_config->dsc.compressed_bpp, 1798 pipe_config->dsc.slice_count); 1799 1800 return 0; 1801 } 1802 1803 static int 1804 intel_dp_compute_link_config(struct intel_encoder *encoder, 1805 struct intel_crtc_state *pipe_config, 1806 struct drm_connector_state *conn_state, 1807 bool respect_downstream_limits) 1808 { 1809 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1810 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1811 const struct drm_display_mode *adjusted_mode = 1812 &pipe_config->hw.adjusted_mode; 1813 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1814 struct link_config_limits limits; 1815 bool joiner_needs_dsc = false; 1816 int ret; 1817 1818 limits.min_rate = intel_dp_common_rate(intel_dp, 0); 1819 limits.max_rate = intel_dp_max_link_rate(intel_dp); 1820 1821 limits.min_lane_count = 1; 1822 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 1823 1824 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 1825 limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config, respect_downstream_limits); 1826 1827 if (intel_dp->use_max_params) { 1828 /* 1829 * Use the maximum clock and number of lanes the eDP panel 1830 * advertizes being capable of in case the initial fast 1831 * optimal params failed us. The panels are generally 1832 * designed to support only a single clock and lane 1833 * configuration, and typically on older panels these 1834 * values correspond to the native resolution of the panel. 1835 */ 1836 limits.min_lane_count = limits.max_lane_count; 1837 limits.min_rate = limits.max_rate; 1838 } 1839 1840 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 1841 1842 drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i " 1843 "max rate %d max bpp %d pixel clock %iKHz\n", 1844 limits.max_lane_count, limits.max_rate, 1845 limits.max_bpp, adjusted_mode->crtc_clock); 1846 1847 if (intel_dp_need_bigjoiner(intel_dp, adjusted_mode->crtc_hdisplay, 1848 adjusted_mode->crtc_clock)) 1849 pipe_config->bigjoiner_pipes = GENMASK(crtc->pipe + 1, crtc->pipe); 1850 1851 /* 1852 * Pipe joiner needs compression up to display 12 due to bandwidth 1853 * limitation. DG2 onwards pipe joiner can be enabled without 1854 * compression. 1855 */ 1856 joiner_needs_dsc = DISPLAY_VER(i915) < 13 && pipe_config->bigjoiner_pipes; 1857 1858 /* 1859 * Optimize for slow and wide for everything, because there are some 1860 * eDP 1.3 and 1.4 panels don't work well with fast and narrow. 1861 */ 1862 ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, conn_state, &limits); 1863 1864 if (ret || joiner_needs_dsc || intel_dp->force_dsc_en) { 1865 drm_dbg_kms(&i915->drm, "Try DSC (fallback=%s, joiner=%s, force=%s)\n", 1866 str_yes_no(ret), str_yes_no(joiner_needs_dsc), 1867 str_yes_no(intel_dp->force_dsc_en)); 1868 ret = intel_dp_dsc_compute_config(intel_dp, pipe_config, 1869 conn_state, &limits, 64, true); 1870 if (ret < 0) 1871 return ret; 1872 } 1873 1874 if (pipe_config->dsc.compression_enable) { 1875 drm_dbg_kms(&i915->drm, 1876 "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n", 1877 pipe_config->lane_count, pipe_config->port_clock, 1878 pipe_config->pipe_bpp, 1879 pipe_config->dsc.compressed_bpp); 1880 1881 drm_dbg_kms(&i915->drm, 1882 "DP link rate required %i available %i\n", 1883 intel_dp_link_required(adjusted_mode->crtc_clock, 1884 pipe_config->dsc.compressed_bpp), 1885 intel_dp_max_data_rate(pipe_config->port_clock, 1886 pipe_config->lane_count)); 1887 } else { 1888 drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n", 1889 pipe_config->lane_count, pipe_config->port_clock, 1890 pipe_config->pipe_bpp); 1891 1892 drm_dbg_kms(&i915->drm, 1893 "DP link rate required %i available %i\n", 1894 intel_dp_link_required(adjusted_mode->crtc_clock, 1895 pipe_config->pipe_bpp), 1896 intel_dp_max_data_rate(pipe_config->port_clock, 1897 pipe_config->lane_count)); 1898 } 1899 return 0; 1900 } 1901 1902 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state, 1903 const struct drm_connector_state *conn_state) 1904 { 1905 const struct intel_digital_connector_state *intel_conn_state = 1906 to_intel_digital_connector_state(conn_state); 1907 const struct drm_display_mode *adjusted_mode = 1908 &crtc_state->hw.adjusted_mode; 1909 1910 /* 1911 * Our YCbCr output is always limited range. 1912 * crtc_state->limited_color_range only applies to RGB, 1913 * and it must never be set for YCbCr or we risk setting 1914 * some conflicting bits in TRANSCONF which will mess up 1915 * the colors on the monitor. 1916 */ 1917 if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB) 1918 return false; 1919 1920 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { 1921 /* 1922 * See: 1923 * CEA-861-E - 5.1 Default Encoding Parameters 1924 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry 1925 */ 1926 return crtc_state->pipe_bpp != 18 && 1927 drm_default_rgb_quant_range(adjusted_mode) == 1928 HDMI_QUANTIZATION_RANGE_LIMITED; 1929 } else { 1930 return intel_conn_state->broadcast_rgb == 1931 INTEL_BROADCAST_RGB_LIMITED; 1932 } 1933 } 1934 1935 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv, 1936 enum port port) 1937 { 1938 if (IS_G4X(dev_priv)) 1939 return false; 1940 if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A) 1941 return false; 1942 1943 return true; 1944 } 1945 1946 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state, 1947 const struct drm_connector_state *conn_state, 1948 struct drm_dp_vsc_sdp *vsc) 1949 { 1950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 1951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1952 1953 /* 1954 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118 1955 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/ 1956 * Colorimetry Format indication. 1957 */ 1958 vsc->revision = 0x5; 1959 vsc->length = 0x13; 1960 1961 /* DP 1.4a spec, Table 2-120 */ 1962 switch (crtc_state->output_format) { 1963 case INTEL_OUTPUT_FORMAT_YCBCR444: 1964 vsc->pixelformat = DP_PIXELFORMAT_YUV444; 1965 break; 1966 case INTEL_OUTPUT_FORMAT_YCBCR420: 1967 vsc->pixelformat = DP_PIXELFORMAT_YUV420; 1968 break; 1969 case INTEL_OUTPUT_FORMAT_RGB: 1970 default: 1971 vsc->pixelformat = DP_PIXELFORMAT_RGB; 1972 } 1973 1974 switch (conn_state->colorspace) { 1975 case DRM_MODE_COLORIMETRY_BT709_YCC: 1976 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC; 1977 break; 1978 case DRM_MODE_COLORIMETRY_XVYCC_601: 1979 vsc->colorimetry = DP_COLORIMETRY_XVYCC_601; 1980 break; 1981 case DRM_MODE_COLORIMETRY_XVYCC_709: 1982 vsc->colorimetry = DP_COLORIMETRY_XVYCC_709; 1983 break; 1984 case DRM_MODE_COLORIMETRY_SYCC_601: 1985 vsc->colorimetry = DP_COLORIMETRY_SYCC_601; 1986 break; 1987 case DRM_MODE_COLORIMETRY_OPYCC_601: 1988 vsc->colorimetry = DP_COLORIMETRY_OPYCC_601; 1989 break; 1990 case DRM_MODE_COLORIMETRY_BT2020_CYCC: 1991 vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC; 1992 break; 1993 case DRM_MODE_COLORIMETRY_BT2020_RGB: 1994 vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB; 1995 break; 1996 case DRM_MODE_COLORIMETRY_BT2020_YCC: 1997 vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC; 1998 break; 1999 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65: 2000 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER: 2001 vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB; 2002 break; 2003 default: 2004 /* 2005 * RGB->YCBCR color conversion uses the BT.709 2006 * color space. 2007 */ 2008 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 2009 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC; 2010 else 2011 vsc->colorimetry = DP_COLORIMETRY_DEFAULT; 2012 break; 2013 } 2014 2015 vsc->bpc = crtc_state->pipe_bpp / 3; 2016 2017 /* only RGB pixelformat supports 6 bpc */ 2018 drm_WARN_ON(&dev_priv->drm, 2019 vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB); 2020 2021 /* all YCbCr are always limited range */ 2022 vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA; 2023 vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED; 2024 } 2025 2026 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp, 2027 struct intel_crtc_state *crtc_state, 2028 const struct drm_connector_state *conn_state) 2029 { 2030 struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc; 2031 2032 /* When a crtc state has PSR, VSC SDP will be handled by PSR routine */ 2033 if (crtc_state->has_psr) 2034 return; 2035 2036 if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state)) 2037 return; 2038 2039 crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC); 2040 vsc->sdp_type = DP_SDP_VSC; 2041 intel_dp_compute_vsc_colorimetry(crtc_state, conn_state, 2042 &crtc_state->infoframes.vsc); 2043 } 2044 2045 void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp, 2046 const struct intel_crtc_state *crtc_state, 2047 const struct drm_connector_state *conn_state, 2048 struct drm_dp_vsc_sdp *vsc) 2049 { 2050 vsc->sdp_type = DP_SDP_VSC; 2051 2052 if (crtc_state->has_psr2) { 2053 if (intel_dp->psr.colorimetry_support && 2054 intel_dp_needs_vsc_sdp(crtc_state, conn_state)) { 2055 /* [PSR2, +Colorimetry] */ 2056 intel_dp_compute_vsc_colorimetry(crtc_state, conn_state, 2057 vsc); 2058 } else { 2059 /* 2060 * [PSR2, -Colorimetry] 2061 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11 2062 * 3D stereo + PSR/PSR2 + Y-coordinate. 2063 */ 2064 vsc->revision = 0x4; 2065 vsc->length = 0xe; 2066 } 2067 } else { 2068 /* 2069 * [PSR1] 2070 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118 2071 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or 2072 * higher). 2073 */ 2074 vsc->revision = 0x2; 2075 vsc->length = 0x8; 2076 } 2077 } 2078 2079 static void 2080 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp, 2081 struct intel_crtc_state *crtc_state, 2082 const struct drm_connector_state *conn_state) 2083 { 2084 int ret; 2085 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 2086 struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm; 2087 2088 if (!conn_state->hdr_output_metadata) 2089 return; 2090 2091 ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state); 2092 2093 if (ret) { 2094 drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n"); 2095 return; 2096 } 2097 2098 crtc_state->infoframes.enable |= 2099 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA); 2100 } 2101 2102 static bool cpu_transcoder_has_drrs(struct drm_i915_private *i915, 2103 enum transcoder cpu_transcoder) 2104 { 2105 if (HAS_DOUBLE_BUFFERED_M_N(i915)) 2106 return true; 2107 2108 return intel_cpu_transcoder_has_m2_n2(i915, cpu_transcoder); 2109 } 2110 2111 static bool can_enable_drrs(struct intel_connector *connector, 2112 const struct intel_crtc_state *pipe_config, 2113 const struct drm_display_mode *downclock_mode) 2114 { 2115 struct drm_i915_private *i915 = to_i915(connector->base.dev); 2116 2117 if (pipe_config->vrr.enable) 2118 return false; 2119 2120 /* 2121 * DRRS and PSR can't be enable together, so giving preference to PSR 2122 * as it allows more power-savings by complete shutting down display, 2123 * so to guarantee this, intel_drrs_compute_config() must be called 2124 * after intel_psr_compute_config(). 2125 */ 2126 if (pipe_config->has_psr) 2127 return false; 2128 2129 /* FIXME missing FDI M2/N2 etc. */ 2130 if (pipe_config->has_pch_encoder) 2131 return false; 2132 2133 if (!cpu_transcoder_has_drrs(i915, pipe_config->cpu_transcoder)) 2134 return false; 2135 2136 return downclock_mode && 2137 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS; 2138 } 2139 2140 static void 2141 intel_dp_drrs_compute_config(struct intel_connector *connector, 2142 struct intel_crtc_state *pipe_config, 2143 int output_bpp) 2144 { 2145 struct drm_i915_private *i915 = to_i915(connector->base.dev); 2146 const struct drm_display_mode *downclock_mode = 2147 intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode); 2148 int pixel_clock; 2149 2150 if (has_seamless_m_n(connector)) 2151 pipe_config->seamless_m_n = true; 2152 2153 if (!can_enable_drrs(connector, pipe_config, downclock_mode)) { 2154 if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder)) 2155 intel_zero_m_n(&pipe_config->dp_m2_n2); 2156 return; 2157 } 2158 2159 if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915)) 2160 pipe_config->msa_timing_delay = connector->panel.vbt.edp.drrs_msa_timing_delay; 2161 2162 pipe_config->has_drrs = true; 2163 2164 pixel_clock = downclock_mode->clock; 2165 if (pipe_config->splitter.enable) 2166 pixel_clock /= pipe_config->splitter.link_count; 2167 2168 intel_link_compute_m_n(output_bpp, pipe_config->lane_count, pixel_clock, 2169 pipe_config->port_clock, &pipe_config->dp_m2_n2, 2170 pipe_config->fec_enable); 2171 2172 /* FIXME: abstract this better */ 2173 if (pipe_config->splitter.enable) 2174 pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count; 2175 } 2176 2177 static bool intel_dp_has_audio(struct intel_encoder *encoder, 2178 const struct drm_connector_state *conn_state) 2179 { 2180 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2181 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2182 struct intel_connector *connector = intel_dp->attached_connector; 2183 const struct intel_digital_connector_state *intel_conn_state = 2184 to_intel_digital_connector_state(conn_state); 2185 2186 if (!intel_dp_port_has_audio(i915, encoder->port)) 2187 return false; 2188 2189 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 2190 return connector->base.display_info.has_audio; 2191 else 2192 return intel_conn_state->force_audio == HDMI_AUDIO_ON; 2193 } 2194 2195 static int 2196 intel_dp_compute_output_format(struct intel_encoder *encoder, 2197 struct intel_crtc_state *crtc_state, 2198 struct drm_connector_state *conn_state, 2199 bool respect_downstream_limits) 2200 { 2201 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2202 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2203 struct intel_connector *connector = intel_dp->attached_connector; 2204 const struct drm_display_info *info = &connector->base.display_info; 2205 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode; 2206 bool ycbcr_420_only; 2207 int ret; 2208 2209 ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode); 2210 2211 if (ycbcr_420_only && !connector->base.ycbcr_420_allowed) { 2212 drm_dbg_kms(&i915->drm, 2213 "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n"); 2214 crtc_state->sink_format = INTEL_OUTPUT_FORMAT_RGB; 2215 } else { 2216 crtc_state->sink_format = intel_dp_sink_format(connector, adjusted_mode); 2217 } 2218 2219 crtc_state->output_format = intel_dp_output_format(connector, crtc_state->sink_format); 2220 2221 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state, 2222 respect_downstream_limits); 2223 if (ret) { 2224 if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 || 2225 !connector->base.ycbcr_420_allowed || 2226 !drm_mode_is_420_also(info, adjusted_mode)) 2227 return ret; 2228 2229 crtc_state->sink_format = INTEL_OUTPUT_FORMAT_YCBCR420; 2230 crtc_state->output_format = intel_dp_output_format(connector, 2231 crtc_state->sink_format); 2232 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state, 2233 respect_downstream_limits); 2234 } 2235 2236 return ret; 2237 } 2238 2239 static void 2240 intel_dp_audio_compute_config(struct intel_encoder *encoder, 2241 struct intel_crtc_state *pipe_config, 2242 struct drm_connector_state *conn_state) 2243 { 2244 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2245 struct drm_connector *connector = conn_state->connector; 2246 2247 pipe_config->sdp_split_enable = 2248 intel_dp_has_audio(encoder, conn_state) && 2249 intel_dp_is_uhbr(pipe_config); 2250 2251 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] SDP split enable: %s\n", 2252 connector->base.id, connector->name, 2253 str_yes_no(pipe_config->sdp_split_enable)); 2254 } 2255 2256 int 2257 intel_dp_compute_config(struct intel_encoder *encoder, 2258 struct intel_crtc_state *pipe_config, 2259 struct drm_connector_state *conn_state) 2260 { 2261 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2262 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode; 2263 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2264 const struct drm_display_mode *fixed_mode; 2265 struct intel_connector *connector = intel_dp->attached_connector; 2266 int ret = 0, output_bpp; 2267 2268 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && encoder->port != PORT_A) 2269 pipe_config->has_pch_encoder = true; 2270 2271 pipe_config->has_audio = 2272 intel_dp_has_audio(encoder, conn_state) && 2273 intel_audio_compute_config(encoder, pipe_config, conn_state); 2274 2275 fixed_mode = intel_panel_fixed_mode(connector, adjusted_mode); 2276 if (intel_dp_is_edp(intel_dp) && fixed_mode) { 2277 ret = intel_panel_compute_config(connector, adjusted_mode); 2278 if (ret) 2279 return ret; 2280 } 2281 2282 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 2283 return -EINVAL; 2284 2285 if (!connector->base.interlace_allowed && 2286 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) 2287 return -EINVAL; 2288 2289 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) 2290 return -EINVAL; 2291 2292 if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay)) 2293 return -EINVAL; 2294 2295 /* 2296 * Try to respect downstream TMDS clock limits first, if 2297 * that fails assume the user might know something we don't. 2298 */ 2299 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, true); 2300 if (ret) 2301 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, false); 2302 if (ret) 2303 return ret; 2304 2305 if ((intel_dp_is_edp(intel_dp) && fixed_mode) || 2306 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) { 2307 ret = intel_panel_fitting(pipe_config, conn_state); 2308 if (ret) 2309 return ret; 2310 } 2311 2312 pipe_config->limited_color_range = 2313 intel_dp_limited_color_range(pipe_config, conn_state); 2314 2315 if (pipe_config->dsc.compression_enable) 2316 output_bpp = pipe_config->dsc.compressed_bpp; 2317 else 2318 output_bpp = intel_dp_output_bpp(pipe_config->output_format, 2319 pipe_config->pipe_bpp); 2320 2321 if (intel_dp->mso_link_count) { 2322 int n = intel_dp->mso_link_count; 2323 int overlap = intel_dp->mso_pixel_overlap; 2324 2325 pipe_config->splitter.enable = true; 2326 pipe_config->splitter.link_count = n; 2327 pipe_config->splitter.pixel_overlap = overlap; 2328 2329 drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n", 2330 n, overlap); 2331 2332 adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap; 2333 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap; 2334 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap; 2335 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap; 2336 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap; 2337 adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap; 2338 adjusted_mode->crtc_clock /= n; 2339 } 2340 2341 intel_dp_audio_compute_config(encoder, pipe_config, conn_state); 2342 2343 intel_link_compute_m_n(output_bpp, 2344 pipe_config->lane_count, 2345 adjusted_mode->crtc_clock, 2346 pipe_config->port_clock, 2347 &pipe_config->dp_m_n, 2348 pipe_config->fec_enable); 2349 2350 /* FIXME: abstract this better */ 2351 if (pipe_config->splitter.enable) 2352 pipe_config->dp_m_n.data_m *= pipe_config->splitter.link_count; 2353 2354 if (!HAS_DDI(dev_priv)) 2355 g4x_dp_set_clock(encoder, pipe_config); 2356 2357 intel_vrr_compute_config(pipe_config, conn_state); 2358 intel_psr_compute_config(intel_dp, pipe_config, conn_state); 2359 intel_dp_drrs_compute_config(connector, pipe_config, output_bpp); 2360 intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state); 2361 intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state); 2362 2363 return 0; 2364 } 2365 2366 void intel_dp_set_link_params(struct intel_dp *intel_dp, 2367 int link_rate, int lane_count) 2368 { 2369 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set)); 2370 intel_dp->link_trained = false; 2371 intel_dp->link_rate = link_rate; 2372 intel_dp->lane_count = lane_count; 2373 } 2374 2375 static void intel_dp_reset_max_link_params(struct intel_dp *intel_dp) 2376 { 2377 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp); 2378 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); 2379 } 2380 2381 /* Enable backlight PWM and backlight PP control. */ 2382 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, 2383 const struct drm_connector_state *conn_state) 2384 { 2385 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder)); 2386 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2387 2388 if (!intel_dp_is_edp(intel_dp)) 2389 return; 2390 2391 drm_dbg_kms(&i915->drm, "\n"); 2392 2393 intel_backlight_enable(crtc_state, conn_state); 2394 intel_pps_backlight_on(intel_dp); 2395 } 2396 2397 /* Disable backlight PP control and backlight PWM. */ 2398 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state) 2399 { 2400 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder)); 2401 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2402 2403 if (!intel_dp_is_edp(intel_dp)) 2404 return; 2405 2406 drm_dbg_kms(&i915->drm, "\n"); 2407 2408 intel_pps_backlight_off(intel_dp); 2409 intel_backlight_disable(old_conn_state); 2410 } 2411 2412 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp) 2413 { 2414 /* 2415 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus 2416 * be capable of signalling downstream hpd with a long pulse. 2417 * Whether or not that means D3 is safe to use is not clear, 2418 * but let's assume so until proven otherwise. 2419 * 2420 * FIXME should really check all downstream ports... 2421 */ 2422 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 && 2423 drm_dp_is_branch(intel_dp->dpcd) && 2424 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD; 2425 } 2426 2427 void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp, 2428 const struct intel_crtc_state *crtc_state, 2429 bool enable) 2430 { 2431 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2432 int ret; 2433 2434 if (!crtc_state->dsc.compression_enable) 2435 return; 2436 2437 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE, 2438 enable ? DP_DECOMPRESSION_EN : 0); 2439 if (ret < 0) 2440 drm_dbg_kms(&i915->drm, 2441 "Failed to %s sink decompression state\n", 2442 str_enable_disable(enable)); 2443 } 2444 2445 static void 2446 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful) 2447 { 2448 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2449 u8 oui[] = { 0x00, 0xaa, 0x01 }; 2450 u8 buf[3] = { 0 }; 2451 2452 /* 2453 * During driver init, we want to be careful and avoid changing the source OUI if it's 2454 * already set to what we want, so as to avoid clearing any state by accident 2455 */ 2456 if (careful) { 2457 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0) 2458 drm_err(&i915->drm, "Failed to read source OUI\n"); 2459 2460 if (memcmp(oui, buf, sizeof(oui)) == 0) 2461 return; 2462 } 2463 2464 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0) 2465 drm_err(&i915->drm, "Failed to write source OUI\n"); 2466 2467 intel_dp->last_oui_write = jiffies; 2468 } 2469 2470 void intel_dp_wait_source_oui(struct intel_dp *intel_dp) 2471 { 2472 struct intel_connector *connector = intel_dp->attached_connector; 2473 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2474 2475 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Performing OUI wait (%u ms)\n", 2476 connector->base.base.id, connector->base.name, 2477 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout); 2478 2479 wait_remaining_ms_from_jiffies(intel_dp->last_oui_write, 2480 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout); 2481 } 2482 2483 /* If the device supports it, try to set the power state appropriately */ 2484 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode) 2485 { 2486 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 2487 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2488 int ret, i; 2489 2490 /* Should have a valid DPCD by this point */ 2491 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 2492 return; 2493 2494 if (mode != DP_SET_POWER_D0) { 2495 if (downstream_hpd_needs_d0(intel_dp)) 2496 return; 2497 2498 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode); 2499 } else { 2500 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); 2501 2502 lspcon_resume(dp_to_dig_port(intel_dp)); 2503 2504 /* Write the source OUI as early as possible */ 2505 if (intel_dp_is_edp(intel_dp)) 2506 intel_edp_init_source_oui(intel_dp, false); 2507 2508 /* 2509 * When turning on, we need to retry for 1ms to give the sink 2510 * time to wake up. 2511 */ 2512 for (i = 0; i < 3; i++) { 2513 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode); 2514 if (ret == 1) 2515 break; 2516 msleep(1); 2517 } 2518 2519 if (ret == 1 && lspcon->active) 2520 lspcon_wait_pcon_mode(lspcon); 2521 } 2522 2523 if (ret != 1) 2524 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n", 2525 encoder->base.base.id, encoder->base.name, 2526 mode == DP_SET_POWER_D0 ? "D0" : "D3"); 2527 } 2528 2529 static bool 2530 intel_dp_get_dpcd(struct intel_dp *intel_dp); 2531 2532 /** 2533 * intel_dp_sync_state - sync the encoder state during init/resume 2534 * @encoder: intel encoder to sync 2535 * @crtc_state: state for the CRTC connected to the encoder 2536 * 2537 * Sync any state stored in the encoder wrt. HW state during driver init 2538 * and system resume. 2539 */ 2540 void intel_dp_sync_state(struct intel_encoder *encoder, 2541 const struct intel_crtc_state *crtc_state) 2542 { 2543 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2544 2545 if (!crtc_state) 2546 return; 2547 2548 /* 2549 * Don't clobber DPCD if it's been already read out during output 2550 * setup (eDP) or detect. 2551 */ 2552 if (intel_dp->dpcd[DP_DPCD_REV] == 0) 2553 intel_dp_get_dpcd(intel_dp); 2554 2555 intel_dp_reset_max_link_params(intel_dp); 2556 } 2557 2558 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder, 2559 struct intel_crtc_state *crtc_state) 2560 { 2561 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2562 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2563 bool fastset = true; 2564 2565 /* 2566 * If BIOS has set an unsupported or non-standard link rate for some 2567 * reason force an encoder recompute and full modeset. 2568 */ 2569 if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates, 2570 crtc_state->port_clock) < 0) { 2571 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to unsupported link rate\n", 2572 encoder->base.base.id, encoder->base.name); 2573 crtc_state->uapi.connectors_changed = true; 2574 fastset = false; 2575 } 2576 2577 /* 2578 * FIXME hack to force full modeset when DSC is being used. 2579 * 2580 * As long as we do not have full state readout and config comparison 2581 * of crtc_state->dsc, we have no way to ensure reliable fastset. 2582 * Remove once we have readout for DSC. 2583 */ 2584 if (crtc_state->dsc.compression_enable) { 2585 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to DSC being enabled\n", 2586 encoder->base.base.id, encoder->base.name); 2587 crtc_state->uapi.mode_changed = true; 2588 fastset = false; 2589 } 2590 2591 if (CAN_PSR(intel_dp)) { 2592 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset to compute PSR state\n", 2593 encoder->base.base.id, encoder->base.name); 2594 crtc_state->uapi.mode_changed = true; 2595 fastset = false; 2596 } 2597 2598 return fastset; 2599 } 2600 2601 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp) 2602 { 2603 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2604 2605 /* Clear the cached register set to avoid using stale values */ 2606 2607 memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd)); 2608 2609 if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER, 2610 intel_dp->pcon_dsc_dpcd, 2611 sizeof(intel_dp->pcon_dsc_dpcd)) < 0) 2612 drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n", 2613 DP_PCON_DSC_ENCODER); 2614 2615 drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n", 2616 (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd); 2617 } 2618 2619 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask) 2620 { 2621 int bw_gbps[] = {9, 18, 24, 32, 40, 48}; 2622 int i; 2623 2624 for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) { 2625 if (frl_bw_mask & (1 << i)) 2626 return bw_gbps[i]; 2627 } 2628 return 0; 2629 } 2630 2631 static int intel_dp_pcon_set_frl_mask(int max_frl) 2632 { 2633 switch (max_frl) { 2634 case 48: 2635 return DP_PCON_FRL_BW_MASK_48GBPS; 2636 case 40: 2637 return DP_PCON_FRL_BW_MASK_40GBPS; 2638 case 32: 2639 return DP_PCON_FRL_BW_MASK_32GBPS; 2640 case 24: 2641 return DP_PCON_FRL_BW_MASK_24GBPS; 2642 case 18: 2643 return DP_PCON_FRL_BW_MASK_18GBPS; 2644 case 9: 2645 return DP_PCON_FRL_BW_MASK_9GBPS; 2646 } 2647 2648 return 0; 2649 } 2650 2651 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp) 2652 { 2653 struct intel_connector *intel_connector = intel_dp->attached_connector; 2654 struct drm_connector *connector = &intel_connector->base; 2655 int max_frl_rate; 2656 int max_lanes, rate_per_lane; 2657 int max_dsc_lanes, dsc_rate_per_lane; 2658 2659 max_lanes = connector->display_info.hdmi.max_lanes; 2660 rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane; 2661 max_frl_rate = max_lanes * rate_per_lane; 2662 2663 if (connector->display_info.hdmi.dsc_cap.v_1p2) { 2664 max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes; 2665 dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane; 2666 if (max_dsc_lanes && dsc_rate_per_lane) 2667 max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane); 2668 } 2669 2670 return max_frl_rate; 2671 } 2672 2673 static bool 2674 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp, 2675 u8 max_frl_bw_mask, u8 *frl_trained_mask) 2676 { 2677 if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) && 2678 drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL && 2679 *frl_trained_mask >= max_frl_bw_mask) 2680 return true; 2681 2682 return false; 2683 } 2684 2685 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp) 2686 { 2687 #define TIMEOUT_FRL_READY_MS 500 2688 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000 2689 2690 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2691 int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret; 2692 u8 max_frl_bw_mask = 0, frl_trained_mask; 2693 bool is_active; 2694 2695 max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw; 2696 drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw); 2697 2698 max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp); 2699 drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw); 2700 2701 max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw); 2702 2703 if (max_frl_bw <= 0) 2704 return -EINVAL; 2705 2706 max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw); 2707 drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask); 2708 2709 if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask)) 2710 goto frl_trained; 2711 2712 ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false); 2713 if (ret < 0) 2714 return ret; 2715 /* Wait for PCON to be FRL Ready */ 2716 wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS); 2717 2718 if (!is_active) 2719 return -ETIMEDOUT; 2720 2721 ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, 2722 DP_PCON_ENABLE_SEQUENTIAL_LINK); 2723 if (ret < 0) 2724 return ret; 2725 ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, 2726 DP_PCON_FRL_LINK_TRAIN_NORMAL); 2727 if (ret < 0) 2728 return ret; 2729 ret = drm_dp_pcon_frl_enable(&intel_dp->aux); 2730 if (ret < 0) 2731 return ret; 2732 /* 2733 * Wait for FRL to be completed 2734 * Check if the HDMI Link is up and active. 2735 */ 2736 wait_for(is_active = 2737 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask), 2738 TIMEOUT_HDMI_LINK_ACTIVE_MS); 2739 2740 if (!is_active) 2741 return -ETIMEDOUT; 2742 2743 frl_trained: 2744 drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask); 2745 intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask); 2746 intel_dp->frl.is_trained = true; 2747 drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps); 2748 2749 return 0; 2750 } 2751 2752 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp) 2753 { 2754 if (drm_dp_is_branch(intel_dp->dpcd) && 2755 intel_dp_has_hdmi_sink(intel_dp) && 2756 intel_dp_hdmi_sink_max_frl(intel_dp) > 0) 2757 return true; 2758 2759 return false; 2760 } 2761 2762 static 2763 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp) 2764 { 2765 int ret; 2766 u8 buf = 0; 2767 2768 /* Set PCON source control mode */ 2769 buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE; 2770 2771 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf); 2772 if (ret < 0) 2773 return ret; 2774 2775 /* Set HDMI LINK ENABLE */ 2776 buf |= DP_PCON_ENABLE_HDMI_LINK; 2777 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf); 2778 if (ret < 0) 2779 return ret; 2780 2781 return 0; 2782 } 2783 2784 void intel_dp_check_frl_training(struct intel_dp *intel_dp) 2785 { 2786 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 2787 2788 /* 2789 * Always go for FRL training if: 2790 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7) 2791 * -sink is HDMI2.1 2792 */ 2793 if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) || 2794 !intel_dp_is_hdmi_2_1_sink(intel_dp) || 2795 intel_dp->frl.is_trained) 2796 return; 2797 2798 if (intel_dp_pcon_start_frl_training(intel_dp) < 0) { 2799 int ret, mode; 2800 2801 drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n"); 2802 ret = intel_dp_pcon_set_tmds_mode(intel_dp); 2803 mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL); 2804 2805 if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS) 2806 drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n"); 2807 } else { 2808 drm_dbg(&dev_priv->drm, "FRL training Completed\n"); 2809 } 2810 } 2811 2812 static int 2813 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state) 2814 { 2815 int vactive = crtc_state->hw.adjusted_mode.vdisplay; 2816 2817 return intel_hdmi_dsc_get_slice_height(vactive); 2818 } 2819 2820 static int 2821 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp, 2822 const struct intel_crtc_state *crtc_state) 2823 { 2824 struct intel_connector *intel_connector = intel_dp->attached_connector; 2825 struct drm_connector *connector = &intel_connector->base; 2826 int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice; 2827 int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices; 2828 int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd); 2829 int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd); 2830 2831 return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices, 2832 pcon_max_slice_width, 2833 hdmi_max_slices, hdmi_throughput); 2834 } 2835 2836 static int 2837 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp, 2838 const struct intel_crtc_state *crtc_state, 2839 int num_slices, int slice_width) 2840 { 2841 struct intel_connector *intel_connector = intel_dp->attached_connector; 2842 struct drm_connector *connector = &intel_connector->base; 2843 int output_format = crtc_state->output_format; 2844 bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp; 2845 int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd); 2846 int hdmi_max_chunk_bytes = 2847 connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024; 2848 2849 return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width, 2850 num_slices, output_format, hdmi_all_bpp, 2851 hdmi_max_chunk_bytes); 2852 } 2853 2854 void 2855 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp, 2856 const struct intel_crtc_state *crtc_state) 2857 { 2858 u8 pps_param[6]; 2859 int slice_height; 2860 int slice_width; 2861 int num_slices; 2862 int bits_per_pixel; 2863 int ret; 2864 struct intel_connector *intel_connector = intel_dp->attached_connector; 2865 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2866 struct drm_connector *connector; 2867 bool hdmi_is_dsc_1_2; 2868 2869 if (!intel_dp_is_hdmi_2_1_sink(intel_dp)) 2870 return; 2871 2872 if (!intel_connector) 2873 return; 2874 connector = &intel_connector->base; 2875 hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2; 2876 2877 if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) || 2878 !hdmi_is_dsc_1_2) 2879 return; 2880 2881 slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state); 2882 if (!slice_height) 2883 return; 2884 2885 num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state); 2886 if (!num_slices) 2887 return; 2888 2889 slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay, 2890 num_slices); 2891 2892 bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state, 2893 num_slices, slice_width); 2894 if (!bits_per_pixel) 2895 return; 2896 2897 pps_param[0] = slice_height & 0xFF; 2898 pps_param[1] = slice_height >> 8; 2899 pps_param[2] = slice_width & 0xFF; 2900 pps_param[3] = slice_width >> 8; 2901 pps_param[4] = bits_per_pixel & 0xFF; 2902 pps_param[5] = (bits_per_pixel >> 8) & 0x3; 2903 2904 ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param); 2905 if (ret < 0) 2906 drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n"); 2907 } 2908 2909 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp, 2910 const struct intel_crtc_state *crtc_state) 2911 { 2912 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2913 bool ycbcr444_to_420 = false; 2914 bool rgb_to_ycbcr = false; 2915 u8 tmp; 2916 2917 if (intel_dp->dpcd[DP_DPCD_REV] < 0x13) 2918 return; 2919 2920 if (!drm_dp_is_branch(intel_dp->dpcd)) 2921 return; 2922 2923 tmp = intel_dp_has_hdmi_sink(intel_dp) ? DP_HDMI_DVI_OUTPUT_CONFIG : 0; 2924 2925 if (drm_dp_dpcd_writeb(&intel_dp->aux, 2926 DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1) 2927 drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n", 2928 str_enable_disable(intel_dp_has_hdmi_sink(intel_dp))); 2929 2930 if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) { 2931 switch (crtc_state->output_format) { 2932 case INTEL_OUTPUT_FORMAT_YCBCR420: 2933 break; 2934 case INTEL_OUTPUT_FORMAT_YCBCR444: 2935 ycbcr444_to_420 = true; 2936 break; 2937 case INTEL_OUTPUT_FORMAT_RGB: 2938 rgb_to_ycbcr = true; 2939 ycbcr444_to_420 = true; 2940 break; 2941 default: 2942 MISSING_CASE(crtc_state->output_format); 2943 break; 2944 } 2945 } else if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR444) { 2946 switch (crtc_state->output_format) { 2947 case INTEL_OUTPUT_FORMAT_YCBCR444: 2948 break; 2949 case INTEL_OUTPUT_FORMAT_RGB: 2950 rgb_to_ycbcr = true; 2951 break; 2952 default: 2953 MISSING_CASE(crtc_state->output_format); 2954 break; 2955 } 2956 } 2957 2958 tmp = ycbcr444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0; 2959 2960 if (drm_dp_dpcd_writeb(&intel_dp->aux, 2961 DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1) 2962 drm_dbg_kms(&i915->drm, 2963 "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n", 2964 str_enable_disable(intel_dp->dfp.ycbcr_444_to_420)); 2965 2966 tmp = rgb_to_ycbcr ? DP_CONVERSION_BT709_RGB_YCBCR_ENABLE : 0; 2967 2968 if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0) 2969 drm_dbg_kms(&i915->drm, 2970 "Failed to %s protocol converter RGB->YCbCr conversion mode\n", 2971 str_enable_disable(tmp)); 2972 } 2973 2974 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp) 2975 { 2976 u8 dprx = 0; 2977 2978 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST, 2979 &dprx) != 1) 2980 return false; 2981 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED; 2982 } 2983 2984 static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp) 2985 { 2986 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2987 2988 /* 2989 * Clear the cached register set to avoid using stale values 2990 * for the sinks that do not support DSC. 2991 */ 2992 memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd)); 2993 2994 /* Clear fec_capable to avoid using stale values */ 2995 intel_dp->fec_capable = 0; 2996 2997 /* Cache the DSC DPCD if eDP or DP rev >= 1.4 */ 2998 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 || 2999 intel_dp->edp_dpcd[0] >= DP_EDP_14) { 3000 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT, 3001 intel_dp->dsc_dpcd, 3002 sizeof(intel_dp->dsc_dpcd)) < 0) 3003 drm_err(&i915->drm, 3004 "Failed to read DPCD register 0x%x\n", 3005 DP_DSC_SUPPORT); 3006 3007 drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n", 3008 (int)sizeof(intel_dp->dsc_dpcd), 3009 intel_dp->dsc_dpcd); 3010 3011 /* FEC is supported only on DP 1.4 */ 3012 if (!intel_dp_is_edp(intel_dp) && 3013 drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY, 3014 &intel_dp->fec_capable) < 0) 3015 drm_err(&i915->drm, 3016 "Failed to read FEC DPCD register\n"); 3017 3018 drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n", 3019 intel_dp->fec_capable); 3020 } 3021 } 3022 3023 static void intel_edp_mso_mode_fixup(struct intel_connector *connector, 3024 struct drm_display_mode *mode) 3025 { 3026 struct intel_dp *intel_dp = intel_attached_dp(connector); 3027 struct drm_i915_private *i915 = to_i915(connector->base.dev); 3028 int n = intel_dp->mso_link_count; 3029 int overlap = intel_dp->mso_pixel_overlap; 3030 3031 if (!mode || !n) 3032 return; 3033 3034 mode->hdisplay = (mode->hdisplay - overlap) * n; 3035 mode->hsync_start = (mode->hsync_start - overlap) * n; 3036 mode->hsync_end = (mode->hsync_end - overlap) * n; 3037 mode->htotal = (mode->htotal - overlap) * n; 3038 mode->clock *= n; 3039 3040 drm_mode_set_name(mode); 3041 3042 drm_dbg_kms(&i915->drm, 3043 "[CONNECTOR:%d:%s] using generated MSO mode: " DRM_MODE_FMT "\n", 3044 connector->base.base.id, connector->base.name, 3045 DRM_MODE_ARG(mode)); 3046 } 3047 3048 void intel_edp_fixup_vbt_bpp(struct intel_encoder *encoder, int pipe_bpp) 3049 { 3050 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3051 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 3052 struct intel_connector *connector = intel_dp->attached_connector; 3053 3054 if (connector->panel.vbt.edp.bpp && pipe_bpp > connector->panel.vbt.edp.bpp) { 3055 /* 3056 * This is a big fat ugly hack. 3057 * 3058 * Some machines in UEFI boot mode provide us a VBT that has 18 3059 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons 3060 * unknown we fail to light up. Yet the same BIOS boots up with 3061 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as 3062 * max, not what it tells us to use. 3063 * 3064 * Note: This will still be broken if the eDP panel is not lit 3065 * up by the BIOS, and thus we can't get the mode at module 3066 * load. 3067 */ 3068 drm_dbg_kms(&dev_priv->drm, 3069 "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", 3070 pipe_bpp, connector->panel.vbt.edp.bpp); 3071 connector->panel.vbt.edp.bpp = pipe_bpp; 3072 } 3073 } 3074 3075 static void intel_edp_mso_init(struct intel_dp *intel_dp) 3076 { 3077 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3078 struct intel_connector *connector = intel_dp->attached_connector; 3079 struct drm_display_info *info = &connector->base.display_info; 3080 u8 mso; 3081 3082 if (intel_dp->edp_dpcd[0] < DP_EDP_14) 3083 return; 3084 3085 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) { 3086 drm_err(&i915->drm, "Failed to read MSO cap\n"); 3087 return; 3088 } 3089 3090 /* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */ 3091 mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK; 3092 if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) { 3093 drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso); 3094 mso = 0; 3095 } 3096 3097 if (mso) { 3098 drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n", 3099 mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso, 3100 info->mso_pixel_overlap); 3101 if (!HAS_MSO(i915)) { 3102 drm_err(&i915->drm, "No source MSO support, disabling\n"); 3103 mso = 0; 3104 } 3105 } 3106 3107 intel_dp->mso_link_count = mso; 3108 intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0; 3109 } 3110 3111 static bool 3112 intel_edp_init_dpcd(struct intel_dp *intel_dp) 3113 { 3114 struct drm_i915_private *dev_priv = 3115 to_i915(dp_to_dig_port(intel_dp)->base.base.dev); 3116 3117 /* this function is meant to be called only once */ 3118 drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0); 3119 3120 if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0) 3121 return false; 3122 3123 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, 3124 drm_dp_is_branch(intel_dp->dpcd)); 3125 3126 /* 3127 * Read the eDP display control registers. 3128 * 3129 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in 3130 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it 3131 * set, but require eDP 1.4+ detection (e.g. for supported link rates 3132 * method). The display control registers should read zero if they're 3133 * not supported anyway. 3134 */ 3135 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV, 3136 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) == 3137 sizeof(intel_dp->edp_dpcd)) { 3138 drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n", 3139 (int)sizeof(intel_dp->edp_dpcd), 3140 intel_dp->edp_dpcd); 3141 3142 intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14; 3143 } 3144 3145 /* 3146 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks 3147 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1] 3148 */ 3149 intel_psr_init_dpcd(intel_dp); 3150 3151 /* Clear the default sink rates */ 3152 intel_dp->num_sink_rates = 0; 3153 3154 /* Read the eDP 1.4+ supported link rates. */ 3155 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) { 3156 __le16 sink_rates[DP_MAX_SUPPORTED_RATES]; 3157 int i; 3158 3159 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES, 3160 sink_rates, sizeof(sink_rates)); 3161 3162 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) { 3163 int val = le16_to_cpu(sink_rates[i]); 3164 3165 if (val == 0) 3166 break; 3167 3168 /* Value read multiplied by 200kHz gives the per-lane 3169 * link rate in kHz. The source rates are, however, 3170 * stored in terms of LS_Clk kHz. The full conversion 3171 * back to symbols is 3172 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte) 3173 */ 3174 intel_dp->sink_rates[i] = (val * 200) / 10; 3175 } 3176 intel_dp->num_sink_rates = i; 3177 } 3178 3179 /* 3180 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available, 3181 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise. 3182 */ 3183 if (intel_dp->num_sink_rates) 3184 intel_dp->use_rate_select = true; 3185 else 3186 intel_dp_set_sink_rates(intel_dp); 3187 intel_dp_set_max_sink_lane_count(intel_dp); 3188 3189 /* Read the eDP DSC DPCD registers */ 3190 if (HAS_DSC(dev_priv)) 3191 intel_dp_get_dsc_sink_cap(intel_dp); 3192 3193 /* 3194 * If needed, program our source OUI so we can make various Intel-specific AUX services 3195 * available (such as HDR backlight controls) 3196 */ 3197 intel_edp_init_source_oui(intel_dp, true); 3198 3199 return true; 3200 } 3201 3202 static bool 3203 intel_dp_has_sink_count(struct intel_dp *intel_dp) 3204 { 3205 if (!intel_dp->attached_connector) 3206 return false; 3207 3208 return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base, 3209 intel_dp->dpcd, 3210 &intel_dp->desc); 3211 } 3212 3213 static bool 3214 intel_dp_get_dpcd(struct intel_dp *intel_dp) 3215 { 3216 int ret; 3217 3218 if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0) 3219 return false; 3220 3221 /* 3222 * Don't clobber cached eDP rates. Also skip re-reading 3223 * the OUI/ID since we know it won't change. 3224 */ 3225 if (!intel_dp_is_edp(intel_dp)) { 3226 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, 3227 drm_dp_is_branch(intel_dp->dpcd)); 3228 3229 intel_dp_set_sink_rates(intel_dp); 3230 intel_dp_set_max_sink_lane_count(intel_dp); 3231 intel_dp_set_common_rates(intel_dp); 3232 } 3233 3234 if (intel_dp_has_sink_count(intel_dp)) { 3235 ret = drm_dp_read_sink_count(&intel_dp->aux); 3236 if (ret < 0) 3237 return false; 3238 3239 /* 3240 * Sink count can change between short pulse hpd hence 3241 * a member variable in intel_dp will track any changes 3242 * between short pulse interrupts. 3243 */ 3244 intel_dp->sink_count = ret; 3245 3246 /* 3247 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that 3248 * a dongle is present but no display. Unless we require to know 3249 * if a dongle is present or not, we don't need to update 3250 * downstream port information. So, an early return here saves 3251 * time from performing other operations which are not required. 3252 */ 3253 if (!intel_dp->sink_count) 3254 return false; 3255 } 3256 3257 return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd, 3258 intel_dp->downstream_ports) == 0; 3259 } 3260 3261 static bool 3262 intel_dp_can_mst(struct intel_dp *intel_dp) 3263 { 3264 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3265 3266 return i915->params.enable_dp_mst && 3267 intel_dp_mst_source_support(intel_dp) && 3268 drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd); 3269 } 3270 3271 static void 3272 intel_dp_configure_mst(struct intel_dp *intel_dp) 3273 { 3274 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3275 struct intel_encoder *encoder = 3276 &dp_to_dig_port(intel_dp)->base; 3277 bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd); 3278 3279 drm_dbg_kms(&i915->drm, 3280 "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n", 3281 encoder->base.base.id, encoder->base.name, 3282 str_yes_no(intel_dp_mst_source_support(intel_dp)), 3283 str_yes_no(sink_can_mst), 3284 str_yes_no(i915->params.enable_dp_mst)); 3285 3286 if (!intel_dp_mst_source_support(intel_dp)) 3287 return; 3288 3289 intel_dp->is_mst = sink_can_mst && 3290 i915->params.enable_dp_mst; 3291 3292 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 3293 intel_dp->is_mst); 3294 } 3295 3296 static bool 3297 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *esi) 3298 { 3299 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 4) == 4; 3300 } 3301 3302 static bool intel_dp_ack_sink_irq_esi(struct intel_dp *intel_dp, u8 esi[4]) 3303 { 3304 int retry; 3305 3306 for (retry = 0; retry < 3; retry++) { 3307 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SINK_COUNT_ESI + 1, 3308 &esi[1], 3) == 3) 3309 return true; 3310 } 3311 3312 return false; 3313 } 3314 3315 bool 3316 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state, 3317 const struct drm_connector_state *conn_state) 3318 { 3319 /* 3320 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication 3321 * of Color Encoding Format and Content Color Gamut], in order to 3322 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP. 3323 */ 3324 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 3325 return true; 3326 3327 switch (conn_state->colorspace) { 3328 case DRM_MODE_COLORIMETRY_SYCC_601: 3329 case DRM_MODE_COLORIMETRY_OPYCC_601: 3330 case DRM_MODE_COLORIMETRY_BT2020_YCC: 3331 case DRM_MODE_COLORIMETRY_BT2020_RGB: 3332 case DRM_MODE_COLORIMETRY_BT2020_CYCC: 3333 return true; 3334 default: 3335 break; 3336 } 3337 3338 return false; 3339 } 3340 3341 static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc, 3342 struct dp_sdp *sdp, size_t size) 3343 { 3344 size_t length = sizeof(struct dp_sdp); 3345 3346 if (size < length) 3347 return -ENOSPC; 3348 3349 memset(sdp, 0, size); 3350 3351 /* 3352 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119 3353 * VSC SDP Header Bytes 3354 */ 3355 sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */ 3356 sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */ 3357 sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */ 3358 sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */ 3359 3360 /* 3361 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as 3362 * per DP 1.4a spec. 3363 */ 3364 if (vsc->revision != 0x5) 3365 goto out; 3366 3367 /* VSC SDP Payload for DB16 through DB18 */ 3368 /* Pixel Encoding and Colorimetry Formats */ 3369 sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */ 3370 sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */ 3371 3372 switch (vsc->bpc) { 3373 case 6: 3374 /* 6bpc: 0x0 */ 3375 break; 3376 case 8: 3377 sdp->db[17] = 0x1; /* DB17[3:0] */ 3378 break; 3379 case 10: 3380 sdp->db[17] = 0x2; 3381 break; 3382 case 12: 3383 sdp->db[17] = 0x3; 3384 break; 3385 case 16: 3386 sdp->db[17] = 0x4; 3387 break; 3388 default: 3389 MISSING_CASE(vsc->bpc); 3390 break; 3391 } 3392 /* Dynamic Range and Component Bit Depth */ 3393 if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA) 3394 sdp->db[17] |= 0x80; /* DB17[7] */ 3395 3396 /* Content Type */ 3397 sdp->db[18] = vsc->content_type & 0x7; 3398 3399 out: 3400 return length; 3401 } 3402 3403 static ssize_t 3404 intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private *i915, 3405 const struct hdmi_drm_infoframe *drm_infoframe, 3406 struct dp_sdp *sdp, 3407 size_t size) 3408 { 3409 size_t length = sizeof(struct dp_sdp); 3410 const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE; 3411 unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE]; 3412 ssize_t len; 3413 3414 if (size < length) 3415 return -ENOSPC; 3416 3417 memset(sdp, 0, size); 3418 3419 len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf)); 3420 if (len < 0) { 3421 drm_dbg_kms(&i915->drm, "buffer size is smaller than hdr metadata infoframe\n"); 3422 return -ENOSPC; 3423 } 3424 3425 if (len != infoframe_size) { 3426 drm_dbg_kms(&i915->drm, "wrong static hdr metadata size\n"); 3427 return -ENOSPC; 3428 } 3429 3430 /* 3431 * Set up the infoframe sdp packet for HDR static metadata. 3432 * Prepare VSC Header for SU as per DP 1.4a spec, 3433 * Table 2-100 and Table 2-101 3434 */ 3435 3436 /* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */ 3437 sdp->sdp_header.HB0 = 0; 3438 /* 3439 * Packet Type 80h + Non-audio INFOFRAME Type value 3440 * HDMI_INFOFRAME_TYPE_DRM: 0x87 3441 * - 80h + Non-audio INFOFRAME Type value 3442 * - InfoFrame Type: 0x07 3443 * [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame] 3444 */ 3445 sdp->sdp_header.HB1 = drm_infoframe->type; 3446 /* 3447 * Least Significant Eight Bits of (Data Byte Count – 1) 3448 * infoframe_size - 1 3449 */ 3450 sdp->sdp_header.HB2 = 0x1D; 3451 /* INFOFRAME SDP Version Number */ 3452 sdp->sdp_header.HB3 = (0x13 << 2); 3453 /* CTA Header Byte 2 (INFOFRAME Version Number) */ 3454 sdp->db[0] = drm_infoframe->version; 3455 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */ 3456 sdp->db[1] = drm_infoframe->length; 3457 /* 3458 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after 3459 * HDMI_INFOFRAME_HEADER_SIZE 3460 */ 3461 BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2); 3462 memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE], 3463 HDMI_DRM_INFOFRAME_SIZE); 3464 3465 /* 3466 * Size of DP infoframe sdp packet for HDR static metadata consists of 3467 * - DP SDP Header(struct dp_sdp_header): 4 bytes 3468 * - Two Data Blocks: 2 bytes 3469 * CTA Header Byte2 (INFOFRAME Version Number) 3470 * CTA Header Byte3 (Length of INFOFRAME) 3471 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes 3472 * 3473 * Prior to GEN11's GMP register size is identical to DP HDR static metadata 3474 * infoframe size. But GEN11+ has larger than that size, write_infoframe 3475 * will pad rest of the size. 3476 */ 3477 return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE; 3478 } 3479 3480 static void intel_write_dp_sdp(struct intel_encoder *encoder, 3481 const struct intel_crtc_state *crtc_state, 3482 unsigned int type) 3483 { 3484 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3485 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3486 struct dp_sdp sdp = {}; 3487 ssize_t len; 3488 3489 if ((crtc_state->infoframes.enable & 3490 intel_hdmi_infoframe_enable(type)) == 0) 3491 return; 3492 3493 switch (type) { 3494 case DP_SDP_VSC: 3495 len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp, 3496 sizeof(sdp)); 3497 break; 3498 case HDMI_PACKET_TYPE_GAMUT_METADATA: 3499 len = intel_dp_hdr_metadata_infoframe_sdp_pack(dev_priv, 3500 &crtc_state->infoframes.drm.drm, 3501 &sdp, sizeof(sdp)); 3502 break; 3503 default: 3504 MISSING_CASE(type); 3505 return; 3506 } 3507 3508 if (drm_WARN_ON(&dev_priv->drm, len < 0)) 3509 return; 3510 3511 dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len); 3512 } 3513 3514 void intel_write_dp_vsc_sdp(struct intel_encoder *encoder, 3515 const struct intel_crtc_state *crtc_state, 3516 const struct drm_dp_vsc_sdp *vsc) 3517 { 3518 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3519 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3520 struct dp_sdp sdp = {}; 3521 ssize_t len; 3522 3523 len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp)); 3524 3525 if (drm_WARN_ON(&dev_priv->drm, len < 0)) 3526 return; 3527 3528 dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC, 3529 &sdp, len); 3530 } 3531 3532 void intel_dp_set_infoframes(struct intel_encoder *encoder, 3533 bool enable, 3534 const struct intel_crtc_state *crtc_state, 3535 const struct drm_connector_state *conn_state) 3536 { 3537 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3538 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder); 3539 u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW | 3540 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW | 3541 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK; 3542 u32 val = intel_de_read(dev_priv, reg) & ~dip_enable; 3543 3544 /* TODO: Add DSC case (DIP_ENABLE_PPS) */ 3545 /* When PSR is enabled, this routine doesn't disable VSC DIP */ 3546 if (!crtc_state->has_psr) 3547 val &= ~VIDEO_DIP_ENABLE_VSC_HSW; 3548 3549 intel_de_write(dev_priv, reg, val); 3550 intel_de_posting_read(dev_priv, reg); 3551 3552 if (!enable) 3553 return; 3554 3555 /* When PSR is enabled, VSC SDP is handled by PSR routine */ 3556 if (!crtc_state->has_psr) 3557 intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC); 3558 3559 intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA); 3560 } 3561 3562 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc, 3563 const void *buffer, size_t size) 3564 { 3565 const struct dp_sdp *sdp = buffer; 3566 3567 if (size < sizeof(struct dp_sdp)) 3568 return -EINVAL; 3569 3570 memset(vsc, 0, sizeof(*vsc)); 3571 3572 if (sdp->sdp_header.HB0 != 0) 3573 return -EINVAL; 3574 3575 if (sdp->sdp_header.HB1 != DP_SDP_VSC) 3576 return -EINVAL; 3577 3578 vsc->sdp_type = sdp->sdp_header.HB1; 3579 vsc->revision = sdp->sdp_header.HB2; 3580 vsc->length = sdp->sdp_header.HB3; 3581 3582 if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) || 3583 (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) { 3584 /* 3585 * - HB2 = 0x2, HB3 = 0x8 3586 * VSC SDP supporting 3D stereo + PSR 3587 * - HB2 = 0x4, HB3 = 0xe 3588 * VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of 3589 * first scan line of the SU region (applies to eDP v1.4b 3590 * and higher). 3591 */ 3592 return 0; 3593 } else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) { 3594 /* 3595 * - HB2 = 0x5, HB3 = 0x13 3596 * VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry 3597 * Format. 3598 */ 3599 vsc->pixelformat = (sdp->db[16] >> 4) & 0xf; 3600 vsc->colorimetry = sdp->db[16] & 0xf; 3601 vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1; 3602 3603 switch (sdp->db[17] & 0x7) { 3604 case 0x0: 3605 vsc->bpc = 6; 3606 break; 3607 case 0x1: 3608 vsc->bpc = 8; 3609 break; 3610 case 0x2: 3611 vsc->bpc = 10; 3612 break; 3613 case 0x3: 3614 vsc->bpc = 12; 3615 break; 3616 case 0x4: 3617 vsc->bpc = 16; 3618 break; 3619 default: 3620 MISSING_CASE(sdp->db[17] & 0x7); 3621 return -EINVAL; 3622 } 3623 3624 vsc->content_type = sdp->db[18] & 0x7; 3625 } else { 3626 return -EINVAL; 3627 } 3628 3629 return 0; 3630 } 3631 3632 static int 3633 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe, 3634 const void *buffer, size_t size) 3635 { 3636 int ret; 3637 3638 const struct dp_sdp *sdp = buffer; 3639 3640 if (size < sizeof(struct dp_sdp)) 3641 return -EINVAL; 3642 3643 if (sdp->sdp_header.HB0 != 0) 3644 return -EINVAL; 3645 3646 if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM) 3647 return -EINVAL; 3648 3649 /* 3650 * Least Significant Eight Bits of (Data Byte Count – 1) 3651 * 1Dh (i.e., Data Byte Count = 30 bytes). 3652 */ 3653 if (sdp->sdp_header.HB2 != 0x1D) 3654 return -EINVAL; 3655 3656 /* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */ 3657 if ((sdp->sdp_header.HB3 & 0x3) != 0) 3658 return -EINVAL; 3659 3660 /* INFOFRAME SDP Version Number */ 3661 if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13) 3662 return -EINVAL; 3663 3664 /* CTA Header Byte 2 (INFOFRAME Version Number) */ 3665 if (sdp->db[0] != 1) 3666 return -EINVAL; 3667 3668 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */ 3669 if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE) 3670 return -EINVAL; 3671 3672 ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2], 3673 HDMI_DRM_INFOFRAME_SIZE); 3674 3675 return ret; 3676 } 3677 3678 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder, 3679 struct intel_crtc_state *crtc_state, 3680 struct drm_dp_vsc_sdp *vsc) 3681 { 3682 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3683 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3684 unsigned int type = DP_SDP_VSC; 3685 struct dp_sdp sdp = {}; 3686 int ret; 3687 3688 /* When PSR is enabled, VSC SDP is handled by PSR routine */ 3689 if (crtc_state->has_psr) 3690 return; 3691 3692 if ((crtc_state->infoframes.enable & 3693 intel_hdmi_infoframe_enable(type)) == 0) 3694 return; 3695 3696 dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp)); 3697 3698 ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp)); 3699 3700 if (ret) 3701 drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n"); 3702 } 3703 3704 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder, 3705 struct intel_crtc_state *crtc_state, 3706 struct hdmi_drm_infoframe *drm_infoframe) 3707 { 3708 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3709 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3710 unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA; 3711 struct dp_sdp sdp = {}; 3712 int ret; 3713 3714 if ((crtc_state->infoframes.enable & 3715 intel_hdmi_infoframe_enable(type)) == 0) 3716 return; 3717 3718 dig_port->read_infoframe(encoder, crtc_state, type, &sdp, 3719 sizeof(sdp)); 3720 3721 ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp, 3722 sizeof(sdp)); 3723 3724 if (ret) 3725 drm_dbg_kms(&dev_priv->drm, 3726 "Failed to unpack DP HDR Metadata Infoframe SDP\n"); 3727 } 3728 3729 void intel_read_dp_sdp(struct intel_encoder *encoder, 3730 struct intel_crtc_state *crtc_state, 3731 unsigned int type) 3732 { 3733 switch (type) { 3734 case DP_SDP_VSC: 3735 intel_read_dp_vsc_sdp(encoder, crtc_state, 3736 &crtc_state->infoframes.vsc); 3737 break; 3738 case HDMI_PACKET_TYPE_GAMUT_METADATA: 3739 intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state, 3740 &crtc_state->infoframes.drm.drm); 3741 break; 3742 default: 3743 MISSING_CASE(type); 3744 break; 3745 } 3746 } 3747 3748 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp) 3749 { 3750 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3751 int status = 0; 3752 int test_link_rate; 3753 u8 test_lane_count, test_link_bw; 3754 /* (DP CTS 1.2) 3755 * 4.3.1.11 3756 */ 3757 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */ 3758 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT, 3759 &test_lane_count); 3760 3761 if (status <= 0) { 3762 drm_dbg_kms(&i915->drm, "Lane count read failed\n"); 3763 return DP_TEST_NAK; 3764 } 3765 test_lane_count &= DP_MAX_LANE_COUNT_MASK; 3766 3767 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE, 3768 &test_link_bw); 3769 if (status <= 0) { 3770 drm_dbg_kms(&i915->drm, "Link Rate read failed\n"); 3771 return DP_TEST_NAK; 3772 } 3773 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw); 3774 3775 /* Validate the requested link rate and lane count */ 3776 if (!intel_dp_link_params_valid(intel_dp, test_link_rate, 3777 test_lane_count)) 3778 return DP_TEST_NAK; 3779 3780 intel_dp->compliance.test_lane_count = test_lane_count; 3781 intel_dp->compliance.test_link_rate = test_link_rate; 3782 3783 return DP_TEST_ACK; 3784 } 3785 3786 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp) 3787 { 3788 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3789 u8 test_pattern; 3790 u8 test_misc; 3791 __be16 h_width, v_height; 3792 int status = 0; 3793 3794 /* Read the TEST_PATTERN (DP CTS 3.1.5) */ 3795 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN, 3796 &test_pattern); 3797 if (status <= 0) { 3798 drm_dbg_kms(&i915->drm, "Test pattern read failed\n"); 3799 return DP_TEST_NAK; 3800 } 3801 if (test_pattern != DP_COLOR_RAMP) 3802 return DP_TEST_NAK; 3803 3804 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI, 3805 &h_width, 2); 3806 if (status <= 0) { 3807 drm_dbg_kms(&i915->drm, "H Width read failed\n"); 3808 return DP_TEST_NAK; 3809 } 3810 3811 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI, 3812 &v_height, 2); 3813 if (status <= 0) { 3814 drm_dbg_kms(&i915->drm, "V Height read failed\n"); 3815 return DP_TEST_NAK; 3816 } 3817 3818 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0, 3819 &test_misc); 3820 if (status <= 0) { 3821 drm_dbg_kms(&i915->drm, "TEST MISC read failed\n"); 3822 return DP_TEST_NAK; 3823 } 3824 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB) 3825 return DP_TEST_NAK; 3826 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA) 3827 return DP_TEST_NAK; 3828 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) { 3829 case DP_TEST_BIT_DEPTH_6: 3830 intel_dp->compliance.test_data.bpc = 6; 3831 break; 3832 case DP_TEST_BIT_DEPTH_8: 3833 intel_dp->compliance.test_data.bpc = 8; 3834 break; 3835 default: 3836 return DP_TEST_NAK; 3837 } 3838 3839 intel_dp->compliance.test_data.video_pattern = test_pattern; 3840 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width); 3841 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height); 3842 /* Set test active flag here so userspace doesn't interrupt things */ 3843 intel_dp->compliance.test_active = true; 3844 3845 return DP_TEST_ACK; 3846 } 3847 3848 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp) 3849 { 3850 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3851 u8 test_result = DP_TEST_ACK; 3852 struct intel_connector *intel_connector = intel_dp->attached_connector; 3853 struct drm_connector *connector = &intel_connector->base; 3854 3855 if (intel_connector->detect_edid == NULL || 3856 connector->edid_corrupt || 3857 intel_dp->aux.i2c_defer_count > 6) { 3858 /* Check EDID read for NACKs, DEFERs and corruption 3859 * (DP CTS 1.2 Core r1.1) 3860 * 4.2.2.4 : Failed EDID read, I2C_NAK 3861 * 4.2.2.5 : Failed EDID read, I2C_DEFER 3862 * 4.2.2.6 : EDID corruption detected 3863 * Use failsafe mode for all cases 3864 */ 3865 if (intel_dp->aux.i2c_nack_count > 0 || 3866 intel_dp->aux.i2c_defer_count > 0) 3867 drm_dbg_kms(&i915->drm, 3868 "EDID read had %d NACKs, %d DEFERs\n", 3869 intel_dp->aux.i2c_nack_count, 3870 intel_dp->aux.i2c_defer_count); 3871 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE; 3872 } else { 3873 /* FIXME: Get rid of drm_edid_raw() */ 3874 const struct edid *block = drm_edid_raw(intel_connector->detect_edid); 3875 3876 /* We have to write the checksum of the last block read */ 3877 block += block->extensions; 3878 3879 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM, 3880 block->checksum) <= 0) 3881 drm_dbg_kms(&i915->drm, 3882 "Failed to write EDID checksum\n"); 3883 3884 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE; 3885 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED; 3886 } 3887 3888 /* Set test active flag here so userspace doesn't interrupt things */ 3889 intel_dp->compliance.test_active = true; 3890 3891 return test_result; 3892 } 3893 3894 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp, 3895 const struct intel_crtc_state *crtc_state) 3896 { 3897 struct drm_i915_private *dev_priv = 3898 to_i915(dp_to_dig_port(intel_dp)->base.base.dev); 3899 struct drm_dp_phy_test_params *data = 3900 &intel_dp->compliance.test_data.phytest; 3901 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 3902 enum pipe pipe = crtc->pipe; 3903 u32 pattern_val; 3904 3905 switch (data->phy_pattern) { 3906 case DP_PHY_TEST_PATTERN_NONE: 3907 drm_dbg_kms(&dev_priv->drm, "Disable Phy Test Pattern\n"); 3908 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0); 3909 break; 3910 case DP_PHY_TEST_PATTERN_D10_2: 3911 drm_dbg_kms(&dev_priv->drm, "Set D10.2 Phy Test Pattern\n"); 3912 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3913 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2); 3914 break; 3915 case DP_PHY_TEST_PATTERN_ERROR_COUNT: 3916 drm_dbg_kms(&dev_priv->drm, "Set Error Count Phy Test Pattern\n"); 3917 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3918 DDI_DP_COMP_CTL_ENABLE | 3919 DDI_DP_COMP_CTL_SCRAMBLED_0); 3920 break; 3921 case DP_PHY_TEST_PATTERN_PRBS7: 3922 drm_dbg_kms(&dev_priv->drm, "Set PRBS7 Phy Test Pattern\n"); 3923 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3924 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7); 3925 break; 3926 case DP_PHY_TEST_PATTERN_80BIT_CUSTOM: 3927 /* 3928 * FIXME: Ideally pattern should come from DPCD 0x250. As 3929 * current firmware of DPR-100 could not set it, so hardcoding 3930 * now for complaince test. 3931 */ 3932 drm_dbg_kms(&dev_priv->drm, 3933 "Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n"); 3934 pattern_val = 0x3e0f83e0; 3935 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val); 3936 pattern_val = 0x0f83e0f8; 3937 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val); 3938 pattern_val = 0x0000f83e; 3939 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val); 3940 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3941 DDI_DP_COMP_CTL_ENABLE | 3942 DDI_DP_COMP_CTL_CUSTOM80); 3943 break; 3944 case DP_PHY_TEST_PATTERN_CP2520: 3945 /* 3946 * FIXME: Ideally pattern should come from DPCD 0x24A. As 3947 * current firmware of DPR-100 could not set it, so hardcoding 3948 * now for complaince test. 3949 */ 3950 drm_dbg_kms(&dev_priv->drm, "Set HBR2 compliance Phy Test Pattern\n"); 3951 pattern_val = 0xFB; 3952 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3953 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 | 3954 pattern_val); 3955 break; 3956 default: 3957 WARN(1, "Invalid Phy Test Pattern\n"); 3958 } 3959 } 3960 3961 static void intel_dp_process_phy_request(struct intel_dp *intel_dp, 3962 const struct intel_crtc_state *crtc_state) 3963 { 3964 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3965 struct drm_dp_phy_test_params *data = 3966 &intel_dp->compliance.test_data.phytest; 3967 u8 link_status[DP_LINK_STATUS_SIZE]; 3968 3969 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX, 3970 link_status) < 0) { 3971 drm_dbg_kms(&i915->drm, "failed to get link status\n"); 3972 return; 3973 } 3974 3975 /* retrieve vswing & pre-emphasis setting */ 3976 intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX, 3977 link_status); 3978 3979 intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX); 3980 3981 intel_dp_phy_pattern_update(intel_dp, crtc_state); 3982 3983 drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET, 3984 intel_dp->train_set, crtc_state->lane_count); 3985 3986 drm_dp_set_phy_test_pattern(&intel_dp->aux, data, 3987 link_status[DP_DPCD_REV]); 3988 } 3989 3990 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp) 3991 { 3992 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3993 struct drm_dp_phy_test_params *data = 3994 &intel_dp->compliance.test_data.phytest; 3995 3996 if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) { 3997 drm_dbg_kms(&i915->drm, "DP Phy Test pattern AUX read failure\n"); 3998 return DP_TEST_NAK; 3999 } 4000 4001 /* Set test active flag here so userspace doesn't interrupt things */ 4002 intel_dp->compliance.test_active = true; 4003 4004 return DP_TEST_ACK; 4005 } 4006 4007 static void intel_dp_handle_test_request(struct intel_dp *intel_dp) 4008 { 4009 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4010 u8 response = DP_TEST_NAK; 4011 u8 request = 0; 4012 int status; 4013 4014 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request); 4015 if (status <= 0) { 4016 drm_dbg_kms(&i915->drm, 4017 "Could not read test request from sink\n"); 4018 goto update_status; 4019 } 4020 4021 switch (request) { 4022 case DP_TEST_LINK_TRAINING: 4023 drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n"); 4024 response = intel_dp_autotest_link_training(intel_dp); 4025 break; 4026 case DP_TEST_LINK_VIDEO_PATTERN: 4027 drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n"); 4028 response = intel_dp_autotest_video_pattern(intel_dp); 4029 break; 4030 case DP_TEST_LINK_EDID_READ: 4031 drm_dbg_kms(&i915->drm, "EDID test requested\n"); 4032 response = intel_dp_autotest_edid(intel_dp); 4033 break; 4034 case DP_TEST_LINK_PHY_TEST_PATTERN: 4035 drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n"); 4036 response = intel_dp_autotest_phy_pattern(intel_dp); 4037 break; 4038 default: 4039 drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n", 4040 request); 4041 break; 4042 } 4043 4044 if (response & DP_TEST_ACK) 4045 intel_dp->compliance.test_type = request; 4046 4047 update_status: 4048 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response); 4049 if (status <= 0) 4050 drm_dbg_kms(&i915->drm, 4051 "Could not write test response to sink\n"); 4052 } 4053 4054 static bool intel_dp_link_ok(struct intel_dp *intel_dp, 4055 u8 link_status[DP_LINK_STATUS_SIZE]) 4056 { 4057 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 4058 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 4059 bool uhbr = intel_dp->link_rate >= 1000000; 4060 bool ok; 4061 4062 if (uhbr) 4063 ok = drm_dp_128b132b_lane_channel_eq_done(link_status, 4064 intel_dp->lane_count); 4065 else 4066 ok = drm_dp_channel_eq_ok(link_status, intel_dp->lane_count); 4067 4068 if (ok) 4069 return true; 4070 4071 intel_dp_dump_link_status(intel_dp, DP_PHY_DPRX, link_status); 4072 drm_dbg_kms(&i915->drm, 4073 "[ENCODER:%d:%s] %s link not ok, retraining\n", 4074 encoder->base.base.id, encoder->base.name, 4075 uhbr ? "128b/132b" : "8b/10b"); 4076 4077 return false; 4078 } 4079 4080 static void 4081 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, u8 *ack) 4082 { 4083 bool handled = false; 4084 4085 drm_dp_mst_hpd_irq_handle_event(&intel_dp->mst_mgr, esi, ack, &handled); 4086 4087 if (esi[1] & DP_CP_IRQ) { 4088 intel_hdcp_handle_cp_irq(intel_dp->attached_connector); 4089 ack[1] |= DP_CP_IRQ; 4090 } 4091 } 4092 4093 static bool intel_dp_mst_link_status(struct intel_dp *intel_dp) 4094 { 4095 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 4096 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 4097 u8 link_status[DP_LINK_STATUS_SIZE] = {}; 4098 const size_t esi_link_status_size = DP_LINK_STATUS_SIZE - 2; 4099 4100 if (drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS_ESI, link_status, 4101 esi_link_status_size) != esi_link_status_size) { 4102 drm_err(&i915->drm, 4103 "[ENCODER:%d:%s] Failed to read link status\n", 4104 encoder->base.base.id, encoder->base.name); 4105 return false; 4106 } 4107 4108 return intel_dp_link_ok(intel_dp, link_status); 4109 } 4110 4111 /** 4112 * intel_dp_check_mst_status - service any pending MST interrupts, check link status 4113 * @intel_dp: Intel DP struct 4114 * 4115 * Read any pending MST interrupts, call MST core to handle these and ack the 4116 * interrupts. Check if the main and AUX link state is ok. 4117 * 4118 * Returns: 4119 * - %true if pending interrupts were serviced (or no interrupts were 4120 * pending) w/o detecting an error condition. 4121 * - %false if an error condition - like AUX failure or a loss of link - is 4122 * detected, which needs servicing from the hotplug work. 4123 */ 4124 static bool 4125 intel_dp_check_mst_status(struct intel_dp *intel_dp) 4126 { 4127 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4128 bool link_ok = true; 4129 4130 drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0); 4131 4132 for (;;) { 4133 u8 esi[4] = {}; 4134 u8 ack[4] = {}; 4135 4136 if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) { 4137 drm_dbg_kms(&i915->drm, 4138 "failed to get ESI - device may have failed\n"); 4139 link_ok = false; 4140 4141 break; 4142 } 4143 4144 drm_dbg_kms(&i915->drm, "DPRX ESI: %4ph\n", esi); 4145 4146 if (intel_dp->active_mst_links > 0 && link_ok && 4147 esi[3] & LINK_STATUS_CHANGED) { 4148 if (!intel_dp_mst_link_status(intel_dp)) 4149 link_ok = false; 4150 ack[3] |= LINK_STATUS_CHANGED; 4151 } 4152 4153 intel_dp_mst_hpd_irq(intel_dp, esi, ack); 4154 4155 if (!memchr_inv(ack, 0, sizeof(ack))) 4156 break; 4157 4158 if (!intel_dp_ack_sink_irq_esi(intel_dp, ack)) 4159 drm_dbg_kms(&i915->drm, "Failed to ack ESI\n"); 4160 4161 if (ack[1] & (DP_DOWN_REP_MSG_RDY | DP_UP_REQ_MSG_RDY)) 4162 drm_dp_mst_hpd_irq_send_new_request(&intel_dp->mst_mgr); 4163 } 4164 4165 return link_ok; 4166 } 4167 4168 static void 4169 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp) 4170 { 4171 bool is_active; 4172 u8 buf = 0; 4173 4174 is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux); 4175 if (intel_dp->frl.is_trained && !is_active) { 4176 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0) 4177 return; 4178 4179 buf &= ~DP_PCON_ENABLE_HDMI_LINK; 4180 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0) 4181 return; 4182 4183 drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base); 4184 4185 intel_dp->frl.is_trained = false; 4186 4187 /* Restart FRL training or fall back to TMDS mode */ 4188 intel_dp_check_frl_training(intel_dp); 4189 } 4190 } 4191 4192 static bool 4193 intel_dp_needs_link_retrain(struct intel_dp *intel_dp) 4194 { 4195 u8 link_status[DP_LINK_STATUS_SIZE]; 4196 4197 if (!intel_dp->link_trained) 4198 return false; 4199 4200 /* 4201 * While PSR source HW is enabled, it will control main-link sending 4202 * frames, enabling and disabling it so trying to do a retrain will fail 4203 * as the link would or not be on or it could mix training patterns 4204 * and frame data at the same time causing retrain to fail. 4205 * Also when exiting PSR, HW will retrain the link anyways fixing 4206 * any link status error. 4207 */ 4208 if (intel_psr_enabled(intel_dp)) 4209 return false; 4210 4211 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX, 4212 link_status) < 0) 4213 return false; 4214 4215 /* 4216 * Validate the cached values of intel_dp->link_rate and 4217 * intel_dp->lane_count before attempting to retrain. 4218 * 4219 * FIXME would be nice to user the crtc state here, but since 4220 * we need to call this from the short HPD handler that seems 4221 * a bit hard. 4222 */ 4223 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate, 4224 intel_dp->lane_count)) 4225 return false; 4226 4227 /* Retrain if link not ok */ 4228 return !intel_dp_link_ok(intel_dp, link_status); 4229 } 4230 4231 static bool intel_dp_has_connector(struct intel_dp *intel_dp, 4232 const struct drm_connector_state *conn_state) 4233 { 4234 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4235 struct intel_encoder *encoder; 4236 enum pipe pipe; 4237 4238 if (!conn_state->best_encoder) 4239 return false; 4240 4241 /* SST */ 4242 encoder = &dp_to_dig_port(intel_dp)->base; 4243 if (conn_state->best_encoder == &encoder->base) 4244 return true; 4245 4246 /* MST */ 4247 for_each_pipe(i915, pipe) { 4248 encoder = &intel_dp->mst_encoders[pipe]->base; 4249 if (conn_state->best_encoder == &encoder->base) 4250 return true; 4251 } 4252 4253 return false; 4254 } 4255 4256 int intel_dp_get_active_pipes(struct intel_dp *intel_dp, 4257 struct drm_modeset_acquire_ctx *ctx, 4258 u8 *pipe_mask) 4259 { 4260 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4261 struct drm_connector_list_iter conn_iter; 4262 struct intel_connector *connector; 4263 int ret = 0; 4264 4265 *pipe_mask = 0; 4266 4267 drm_connector_list_iter_begin(&i915->drm, &conn_iter); 4268 for_each_intel_connector_iter(connector, &conn_iter) { 4269 struct drm_connector_state *conn_state = 4270 connector->base.state; 4271 struct intel_crtc_state *crtc_state; 4272 struct intel_crtc *crtc; 4273 4274 if (!intel_dp_has_connector(intel_dp, conn_state)) 4275 continue; 4276 4277 crtc = to_intel_crtc(conn_state->crtc); 4278 if (!crtc) 4279 continue; 4280 4281 ret = drm_modeset_lock(&crtc->base.mutex, ctx); 4282 if (ret) 4283 break; 4284 4285 crtc_state = to_intel_crtc_state(crtc->base.state); 4286 4287 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state)); 4288 4289 if (!crtc_state->hw.active) 4290 continue; 4291 4292 if (conn_state->commit && 4293 !try_wait_for_completion(&conn_state->commit->hw_done)) 4294 continue; 4295 4296 *pipe_mask |= BIT(crtc->pipe); 4297 } 4298 drm_connector_list_iter_end(&conn_iter); 4299 4300 return ret; 4301 } 4302 4303 static bool intel_dp_is_connected(struct intel_dp *intel_dp) 4304 { 4305 struct intel_connector *connector = intel_dp->attached_connector; 4306 4307 return connector->base.status == connector_status_connected || 4308 intel_dp->is_mst; 4309 } 4310 4311 int intel_dp_retrain_link(struct intel_encoder *encoder, 4312 struct drm_modeset_acquire_ctx *ctx) 4313 { 4314 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4315 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 4316 struct intel_crtc *crtc; 4317 u8 pipe_mask; 4318 int ret; 4319 4320 if (!intel_dp_is_connected(intel_dp)) 4321 return 0; 4322 4323 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, 4324 ctx); 4325 if (ret) 4326 return ret; 4327 4328 if (!intel_dp_needs_link_retrain(intel_dp)) 4329 return 0; 4330 4331 ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask); 4332 if (ret) 4333 return ret; 4334 4335 if (pipe_mask == 0) 4336 return 0; 4337 4338 if (!intel_dp_needs_link_retrain(intel_dp)) 4339 return 0; 4340 4341 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n", 4342 encoder->base.base.id, encoder->base.name); 4343 4344 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4345 const struct intel_crtc_state *crtc_state = 4346 to_intel_crtc_state(crtc->base.state); 4347 4348 /* Suppress underruns caused by re-training */ 4349 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false); 4350 if (crtc_state->has_pch_encoder) 4351 intel_set_pch_fifo_underrun_reporting(dev_priv, 4352 intel_crtc_pch_transcoder(crtc), false); 4353 } 4354 4355 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4356 const struct intel_crtc_state *crtc_state = 4357 to_intel_crtc_state(crtc->base.state); 4358 4359 /* retrain on the MST master transcoder */ 4360 if (DISPLAY_VER(dev_priv) >= 12 && 4361 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) && 4362 !intel_dp_mst_is_master_trans(crtc_state)) 4363 continue; 4364 4365 intel_dp_check_frl_training(intel_dp); 4366 intel_dp_pcon_dsc_configure(intel_dp, crtc_state); 4367 intel_dp_start_link_train(intel_dp, crtc_state); 4368 intel_dp_stop_link_train(intel_dp, crtc_state); 4369 break; 4370 } 4371 4372 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4373 const struct intel_crtc_state *crtc_state = 4374 to_intel_crtc_state(crtc->base.state); 4375 4376 /* Keep underrun reporting disabled until things are stable */ 4377 intel_crtc_wait_for_next_vblank(crtc); 4378 4379 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true); 4380 if (crtc_state->has_pch_encoder) 4381 intel_set_pch_fifo_underrun_reporting(dev_priv, 4382 intel_crtc_pch_transcoder(crtc), true); 4383 } 4384 4385 return 0; 4386 } 4387 4388 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp, 4389 struct drm_modeset_acquire_ctx *ctx, 4390 u8 *pipe_mask) 4391 { 4392 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4393 struct drm_connector_list_iter conn_iter; 4394 struct intel_connector *connector; 4395 int ret = 0; 4396 4397 *pipe_mask = 0; 4398 4399 drm_connector_list_iter_begin(&i915->drm, &conn_iter); 4400 for_each_intel_connector_iter(connector, &conn_iter) { 4401 struct drm_connector_state *conn_state = 4402 connector->base.state; 4403 struct intel_crtc_state *crtc_state; 4404 struct intel_crtc *crtc; 4405 4406 if (!intel_dp_has_connector(intel_dp, conn_state)) 4407 continue; 4408 4409 crtc = to_intel_crtc(conn_state->crtc); 4410 if (!crtc) 4411 continue; 4412 4413 ret = drm_modeset_lock(&crtc->base.mutex, ctx); 4414 if (ret) 4415 break; 4416 4417 crtc_state = to_intel_crtc_state(crtc->base.state); 4418 4419 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state)); 4420 4421 if (!crtc_state->hw.active) 4422 continue; 4423 4424 if (conn_state->commit && 4425 !try_wait_for_completion(&conn_state->commit->hw_done)) 4426 continue; 4427 4428 *pipe_mask |= BIT(crtc->pipe); 4429 } 4430 drm_connector_list_iter_end(&conn_iter); 4431 4432 return ret; 4433 } 4434 4435 static int intel_dp_do_phy_test(struct intel_encoder *encoder, 4436 struct drm_modeset_acquire_ctx *ctx) 4437 { 4438 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4439 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 4440 struct intel_crtc *crtc; 4441 u8 pipe_mask; 4442 int ret; 4443 4444 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, 4445 ctx); 4446 if (ret) 4447 return ret; 4448 4449 ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask); 4450 if (ret) 4451 return ret; 4452 4453 if (pipe_mask == 0) 4454 return 0; 4455 4456 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n", 4457 encoder->base.base.id, encoder->base.name); 4458 4459 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4460 const struct intel_crtc_state *crtc_state = 4461 to_intel_crtc_state(crtc->base.state); 4462 4463 /* test on the MST master transcoder */ 4464 if (DISPLAY_VER(dev_priv) >= 12 && 4465 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) && 4466 !intel_dp_mst_is_master_trans(crtc_state)) 4467 continue; 4468 4469 intel_dp_process_phy_request(intel_dp, crtc_state); 4470 break; 4471 } 4472 4473 return 0; 4474 } 4475 4476 void intel_dp_phy_test(struct intel_encoder *encoder) 4477 { 4478 struct drm_modeset_acquire_ctx ctx; 4479 int ret; 4480 4481 drm_modeset_acquire_init(&ctx, 0); 4482 4483 for (;;) { 4484 ret = intel_dp_do_phy_test(encoder, &ctx); 4485 4486 if (ret == -EDEADLK) { 4487 drm_modeset_backoff(&ctx); 4488 continue; 4489 } 4490 4491 break; 4492 } 4493 4494 drm_modeset_drop_locks(&ctx); 4495 drm_modeset_acquire_fini(&ctx); 4496 drm_WARN(encoder->base.dev, ret, 4497 "Acquiring modeset locks failed with %i\n", ret); 4498 } 4499 4500 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp) 4501 { 4502 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4503 u8 val; 4504 4505 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 4506 return; 4507 4508 if (drm_dp_dpcd_readb(&intel_dp->aux, 4509 DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val) 4510 return; 4511 4512 drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val); 4513 4514 if (val & DP_AUTOMATED_TEST_REQUEST) 4515 intel_dp_handle_test_request(intel_dp); 4516 4517 if (val & DP_CP_IRQ) 4518 intel_hdcp_handle_cp_irq(intel_dp->attached_connector); 4519 4520 if (val & DP_SINK_SPECIFIC_IRQ) 4521 drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n"); 4522 } 4523 4524 static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp) 4525 { 4526 u8 val; 4527 4528 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 4529 return; 4530 4531 if (drm_dp_dpcd_readb(&intel_dp->aux, 4532 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) 4533 return; 4534 4535 if (drm_dp_dpcd_writeb(&intel_dp->aux, 4536 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) 4537 return; 4538 4539 if (val & HDMI_LINK_STATUS_CHANGED) 4540 intel_dp_handle_hdmi_link_status_change(intel_dp); 4541 } 4542 4543 /* 4544 * According to DP spec 4545 * 5.1.2: 4546 * 1. Read DPCD 4547 * 2. Configure link according to Receiver Capabilities 4548 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 4549 * 4. Check link status on receipt of hot-plug interrupt 4550 * 4551 * intel_dp_short_pulse - handles short pulse interrupts 4552 * when full detection is not required. 4553 * Returns %true if short pulse is handled and full detection 4554 * is NOT required and %false otherwise. 4555 */ 4556 static bool 4557 intel_dp_short_pulse(struct intel_dp *intel_dp) 4558 { 4559 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 4560 u8 old_sink_count = intel_dp->sink_count; 4561 bool ret; 4562 4563 /* 4564 * Clearing compliance test variables to allow capturing 4565 * of values for next automated test request. 4566 */ 4567 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); 4568 4569 /* 4570 * Now read the DPCD to see if it's actually running 4571 * If the current value of sink count doesn't match with 4572 * the value that was stored earlier or dpcd read failed 4573 * we need to do full detection 4574 */ 4575 ret = intel_dp_get_dpcd(intel_dp); 4576 4577 if ((old_sink_count != intel_dp->sink_count) || !ret) { 4578 /* No need to proceed if we are going to do full detect */ 4579 return false; 4580 } 4581 4582 intel_dp_check_device_service_irq(intel_dp); 4583 intel_dp_check_link_service_irq(intel_dp); 4584 4585 /* Handle CEC interrupts, if any */ 4586 drm_dp_cec_irq(&intel_dp->aux); 4587 4588 /* defer to the hotplug work for link retraining if needed */ 4589 if (intel_dp_needs_link_retrain(intel_dp)) 4590 return false; 4591 4592 intel_psr_short_pulse(intel_dp); 4593 4594 switch (intel_dp->compliance.test_type) { 4595 case DP_TEST_LINK_TRAINING: 4596 drm_dbg_kms(&dev_priv->drm, 4597 "Link Training Compliance Test requested\n"); 4598 /* Send a Hotplug Uevent to userspace to start modeset */ 4599 drm_kms_helper_hotplug_event(&dev_priv->drm); 4600 break; 4601 case DP_TEST_LINK_PHY_TEST_PATTERN: 4602 drm_dbg_kms(&dev_priv->drm, 4603 "PHY test pattern Compliance Test requested\n"); 4604 /* 4605 * Schedule long hpd to do the test 4606 * 4607 * FIXME get rid of the ad-hoc phy test modeset code 4608 * and properly incorporate it into the normal modeset. 4609 */ 4610 return false; 4611 } 4612 4613 return true; 4614 } 4615 4616 /* XXX this is probably wrong for multiple downstream ports */ 4617 static enum drm_connector_status 4618 intel_dp_detect_dpcd(struct intel_dp *intel_dp) 4619 { 4620 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4621 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4622 u8 *dpcd = intel_dp->dpcd; 4623 u8 type; 4624 4625 if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp))) 4626 return connector_status_connected; 4627 4628 lspcon_resume(dig_port); 4629 4630 if (!intel_dp_get_dpcd(intel_dp)) 4631 return connector_status_disconnected; 4632 4633 /* if there's no downstream port, we're done */ 4634 if (!drm_dp_is_branch(dpcd)) 4635 return connector_status_connected; 4636 4637 /* If we're HPD-aware, SINK_COUNT changes dynamically */ 4638 if (intel_dp_has_sink_count(intel_dp) && 4639 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) { 4640 return intel_dp->sink_count ? 4641 connector_status_connected : connector_status_disconnected; 4642 } 4643 4644 if (intel_dp_can_mst(intel_dp)) 4645 return connector_status_connected; 4646 4647 /* If no HPD, poke DDC gently */ 4648 if (drm_probe_ddc(&intel_dp->aux.ddc)) 4649 return connector_status_connected; 4650 4651 /* Well we tried, say unknown for unreliable port types */ 4652 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { 4653 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; 4654 if (type == DP_DS_PORT_TYPE_VGA || 4655 type == DP_DS_PORT_TYPE_NON_EDID) 4656 return connector_status_unknown; 4657 } else { 4658 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & 4659 DP_DWN_STRM_PORT_TYPE_MASK; 4660 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG || 4661 type == DP_DWN_STRM_PORT_TYPE_OTHER) 4662 return connector_status_unknown; 4663 } 4664 4665 /* Anything else is out of spec, warn and ignore */ 4666 drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n"); 4667 return connector_status_disconnected; 4668 } 4669 4670 static enum drm_connector_status 4671 edp_detect(struct intel_dp *intel_dp) 4672 { 4673 return connector_status_connected; 4674 } 4675 4676 /* 4677 * intel_digital_port_connected - is the specified port connected? 4678 * @encoder: intel_encoder 4679 * 4680 * In cases where there's a connector physically connected but it can't be used 4681 * by our hardware we also return false, since the rest of the driver should 4682 * pretty much treat the port as disconnected. This is relevant for type-C 4683 * (starting on ICL) where there's ownership involved. 4684 * 4685 * Return %true if port is connected, %false otherwise. 4686 */ 4687 bool intel_digital_port_connected(struct intel_encoder *encoder) 4688 { 4689 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4690 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 4691 bool is_connected = false; 4692 intel_wakeref_t wakeref; 4693 4694 with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref) 4695 is_connected = dig_port->connected(encoder); 4696 4697 return is_connected; 4698 } 4699 4700 static const struct drm_edid * 4701 intel_dp_get_edid(struct intel_dp *intel_dp) 4702 { 4703 struct intel_connector *connector = intel_dp->attached_connector; 4704 const struct drm_edid *fixed_edid = connector->panel.fixed_edid; 4705 4706 /* Use panel fixed edid if we have one */ 4707 if (fixed_edid) { 4708 /* invalid edid */ 4709 if (IS_ERR(fixed_edid)) 4710 return NULL; 4711 4712 return drm_edid_dup(fixed_edid); 4713 } 4714 4715 return drm_edid_read_ddc(&connector->base, &intel_dp->aux.ddc); 4716 } 4717 4718 static void 4719 intel_dp_update_dfp(struct intel_dp *intel_dp, 4720 const struct drm_edid *drm_edid) 4721 { 4722 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4723 struct intel_connector *connector = intel_dp->attached_connector; 4724 const struct edid *edid; 4725 4726 /* FIXME: Get rid of drm_edid_raw() */ 4727 edid = drm_edid_raw(drm_edid); 4728 4729 intel_dp->dfp.max_bpc = 4730 drm_dp_downstream_max_bpc(intel_dp->dpcd, 4731 intel_dp->downstream_ports, edid); 4732 4733 intel_dp->dfp.max_dotclock = 4734 drm_dp_downstream_max_dotclock(intel_dp->dpcd, 4735 intel_dp->downstream_ports); 4736 4737 intel_dp->dfp.min_tmds_clock = 4738 drm_dp_downstream_min_tmds_clock(intel_dp->dpcd, 4739 intel_dp->downstream_ports, 4740 edid); 4741 intel_dp->dfp.max_tmds_clock = 4742 drm_dp_downstream_max_tmds_clock(intel_dp->dpcd, 4743 intel_dp->downstream_ports, 4744 edid); 4745 4746 intel_dp->dfp.pcon_max_frl_bw = 4747 drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd, 4748 intel_dp->downstream_ports); 4749 4750 drm_dbg_kms(&i915->drm, 4751 "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n", 4752 connector->base.base.id, connector->base.name, 4753 intel_dp->dfp.max_bpc, 4754 intel_dp->dfp.max_dotclock, 4755 intel_dp->dfp.min_tmds_clock, 4756 intel_dp->dfp.max_tmds_clock, 4757 intel_dp->dfp.pcon_max_frl_bw); 4758 4759 intel_dp_get_pcon_dsc_cap(intel_dp); 4760 } 4761 4762 static bool 4763 intel_dp_can_ycbcr420(struct intel_dp *intel_dp) 4764 { 4765 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420) && 4766 (!drm_dp_is_branch(intel_dp->dpcd) || intel_dp->dfp.ycbcr420_passthrough)) 4767 return true; 4768 4769 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_RGB) && 4770 dfp_can_convert_from_rgb(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420)) 4771 return true; 4772 4773 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR444) && 4774 dfp_can_convert_from_ycbcr444(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420)) 4775 return true; 4776 4777 return false; 4778 } 4779 4780 static void 4781 intel_dp_update_420(struct intel_dp *intel_dp) 4782 { 4783 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4784 struct intel_connector *connector = intel_dp->attached_connector; 4785 4786 intel_dp->dfp.ycbcr420_passthrough = 4787 drm_dp_downstream_420_passthrough(intel_dp->dpcd, 4788 intel_dp->downstream_ports); 4789 /* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */ 4790 intel_dp->dfp.ycbcr_444_to_420 = 4791 dp_to_dig_port(intel_dp)->lspcon.active || 4792 drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd, 4793 intel_dp->downstream_ports); 4794 intel_dp->dfp.rgb_to_ycbcr = 4795 drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd, 4796 intel_dp->downstream_ports, 4797 DP_DS_HDMI_BT709_RGB_YCBCR_CONV); 4798 4799 connector->base.ycbcr_420_allowed = intel_dp_can_ycbcr420(intel_dp); 4800 4801 drm_dbg_kms(&i915->drm, 4802 "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n", 4803 connector->base.base.id, connector->base.name, 4804 str_yes_no(intel_dp->dfp.rgb_to_ycbcr), 4805 str_yes_no(connector->base.ycbcr_420_allowed), 4806 str_yes_no(intel_dp->dfp.ycbcr_444_to_420)); 4807 } 4808 4809 static void 4810 intel_dp_set_edid(struct intel_dp *intel_dp) 4811 { 4812 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4813 struct intel_connector *connector = intel_dp->attached_connector; 4814 const struct drm_edid *drm_edid; 4815 const struct edid *edid; 4816 bool vrr_capable; 4817 4818 intel_dp_unset_edid(intel_dp); 4819 drm_edid = intel_dp_get_edid(intel_dp); 4820 connector->detect_edid = drm_edid; 4821 4822 /* Below we depend on display info having been updated */ 4823 drm_edid_connector_update(&connector->base, drm_edid); 4824 4825 vrr_capable = intel_vrr_is_capable(connector); 4826 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] VRR capable: %s\n", 4827 connector->base.base.id, connector->base.name, str_yes_no(vrr_capable)); 4828 drm_connector_set_vrr_capable_property(&connector->base, vrr_capable); 4829 4830 intel_dp_update_dfp(intel_dp, drm_edid); 4831 intel_dp_update_420(intel_dp); 4832 4833 /* FIXME: Get rid of drm_edid_raw() */ 4834 edid = drm_edid_raw(drm_edid); 4835 4836 drm_dp_cec_set_edid(&intel_dp->aux, edid); 4837 } 4838 4839 static void 4840 intel_dp_unset_edid(struct intel_dp *intel_dp) 4841 { 4842 struct intel_connector *connector = intel_dp->attached_connector; 4843 4844 drm_dp_cec_unset_edid(&intel_dp->aux); 4845 drm_edid_free(connector->detect_edid); 4846 connector->detect_edid = NULL; 4847 4848 intel_dp->dfp.max_bpc = 0; 4849 intel_dp->dfp.max_dotclock = 0; 4850 intel_dp->dfp.min_tmds_clock = 0; 4851 intel_dp->dfp.max_tmds_clock = 0; 4852 4853 intel_dp->dfp.pcon_max_frl_bw = 0; 4854 4855 intel_dp->dfp.ycbcr_444_to_420 = false; 4856 connector->base.ycbcr_420_allowed = false; 4857 4858 drm_connector_set_vrr_capable_property(&connector->base, 4859 false); 4860 } 4861 4862 static int 4863 intel_dp_detect(struct drm_connector *connector, 4864 struct drm_modeset_acquire_ctx *ctx, 4865 bool force) 4866 { 4867 struct drm_i915_private *dev_priv = to_i915(connector->dev); 4868 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4869 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4870 struct intel_encoder *encoder = &dig_port->base; 4871 enum drm_connector_status status; 4872 4873 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n", 4874 connector->base.id, connector->name); 4875 drm_WARN_ON(&dev_priv->drm, 4876 !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); 4877 4878 if (!INTEL_DISPLAY_ENABLED(dev_priv)) 4879 return connector_status_disconnected; 4880 4881 /* Can't disconnect eDP */ 4882 if (intel_dp_is_edp(intel_dp)) 4883 status = edp_detect(intel_dp); 4884 else if (intel_digital_port_connected(encoder)) 4885 status = intel_dp_detect_dpcd(intel_dp); 4886 else 4887 status = connector_status_disconnected; 4888 4889 if (status == connector_status_disconnected) { 4890 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); 4891 memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd)); 4892 4893 if (intel_dp->is_mst) { 4894 drm_dbg_kms(&dev_priv->drm, 4895 "MST device may have disappeared %d vs %d\n", 4896 intel_dp->is_mst, 4897 intel_dp->mst_mgr.mst_state); 4898 intel_dp->is_mst = false; 4899 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 4900 intel_dp->is_mst); 4901 } 4902 4903 goto out; 4904 } 4905 4906 /* Read DP Sink DSC Cap DPCD regs for DP v1.4 */ 4907 if (HAS_DSC(dev_priv)) 4908 intel_dp_get_dsc_sink_cap(intel_dp); 4909 4910 intel_dp_configure_mst(intel_dp); 4911 4912 /* 4913 * TODO: Reset link params when switching to MST mode, until MST 4914 * supports link training fallback params. 4915 */ 4916 if (intel_dp->reset_link_params || intel_dp->is_mst) { 4917 intel_dp_reset_max_link_params(intel_dp); 4918 intel_dp->reset_link_params = false; 4919 } 4920 4921 intel_dp_print_rates(intel_dp); 4922 4923 if (intel_dp->is_mst) { 4924 /* 4925 * If we are in MST mode then this connector 4926 * won't appear connected or have anything 4927 * with EDID on it 4928 */ 4929 status = connector_status_disconnected; 4930 goto out; 4931 } 4932 4933 /* 4934 * Some external monitors do not signal loss of link synchronization 4935 * with an IRQ_HPD, so force a link status check. 4936 */ 4937 if (!intel_dp_is_edp(intel_dp)) { 4938 int ret; 4939 4940 ret = intel_dp_retrain_link(encoder, ctx); 4941 if (ret) 4942 return ret; 4943 } 4944 4945 /* 4946 * Clearing NACK and defer counts to get their exact values 4947 * while reading EDID which are required by Compliance tests 4948 * 4.2.2.4 and 4.2.2.5 4949 */ 4950 intel_dp->aux.i2c_nack_count = 0; 4951 intel_dp->aux.i2c_defer_count = 0; 4952 4953 intel_dp_set_edid(intel_dp); 4954 if (intel_dp_is_edp(intel_dp) || 4955 to_intel_connector(connector)->detect_edid) 4956 status = connector_status_connected; 4957 4958 intel_dp_check_device_service_irq(intel_dp); 4959 4960 out: 4961 if (status != connector_status_connected && !intel_dp->is_mst) 4962 intel_dp_unset_edid(intel_dp); 4963 4964 /* 4965 * Make sure the refs for power wells enabled during detect are 4966 * dropped to avoid a new detect cycle triggered by HPD polling. 4967 */ 4968 intel_display_power_flush_work(dev_priv); 4969 4970 if (!intel_dp_is_edp(intel_dp)) 4971 drm_dp_set_subconnector_property(connector, 4972 status, 4973 intel_dp->dpcd, 4974 intel_dp->downstream_ports); 4975 return status; 4976 } 4977 4978 static void 4979 intel_dp_force(struct drm_connector *connector) 4980 { 4981 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4982 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4983 struct intel_encoder *intel_encoder = &dig_port->base; 4984 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); 4985 enum intel_display_power_domain aux_domain = 4986 intel_aux_power_domain(dig_port); 4987 intel_wakeref_t wakeref; 4988 4989 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n", 4990 connector->base.id, connector->name); 4991 intel_dp_unset_edid(intel_dp); 4992 4993 if (connector->status != connector_status_connected) 4994 return; 4995 4996 wakeref = intel_display_power_get(dev_priv, aux_domain); 4997 4998 intel_dp_set_edid(intel_dp); 4999 5000 intel_display_power_put(dev_priv, aux_domain, wakeref); 5001 } 5002 5003 static int intel_dp_get_modes(struct drm_connector *connector) 5004 { 5005 struct intel_connector *intel_connector = to_intel_connector(connector); 5006 int num_modes; 5007 5008 /* drm_edid_connector_update() done in ->detect() or ->force() */ 5009 num_modes = drm_edid_connector_add_modes(connector); 5010 5011 /* Also add fixed mode, which may or may not be present in EDID */ 5012 if (intel_dp_is_edp(intel_attached_dp(intel_connector))) 5013 num_modes += intel_panel_get_modes(intel_connector); 5014 5015 if (num_modes) 5016 return num_modes; 5017 5018 if (!intel_connector->detect_edid) { 5019 struct intel_dp *intel_dp = intel_attached_dp(intel_connector); 5020 struct drm_display_mode *mode; 5021 5022 mode = drm_dp_downstream_mode(connector->dev, 5023 intel_dp->dpcd, 5024 intel_dp->downstream_ports); 5025 if (mode) { 5026 drm_mode_probed_add(connector, mode); 5027 num_modes++; 5028 } 5029 } 5030 5031 return num_modes; 5032 } 5033 5034 static int 5035 intel_dp_connector_register(struct drm_connector *connector) 5036 { 5037 struct drm_i915_private *i915 = to_i915(connector->dev); 5038 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 5039 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 5040 struct intel_lspcon *lspcon = &dig_port->lspcon; 5041 int ret; 5042 5043 ret = intel_connector_register(connector); 5044 if (ret) 5045 return ret; 5046 5047 drm_dbg_kms(&i915->drm, "registering %s bus for %s\n", 5048 intel_dp->aux.name, connector->kdev->kobj.name); 5049 5050 intel_dp->aux.dev = connector->kdev; 5051 ret = drm_dp_aux_register(&intel_dp->aux); 5052 if (!ret) 5053 drm_dp_cec_register_connector(&intel_dp->aux, connector); 5054 5055 if (!intel_bios_encoder_is_lspcon(dig_port->base.devdata)) 5056 return ret; 5057 5058 /* 5059 * ToDo: Clean this up to handle lspcon init and resume more 5060 * efficiently and streamlined. 5061 */ 5062 if (lspcon_init(dig_port)) { 5063 lspcon_detect_hdr_capability(lspcon); 5064 if (lspcon->hdr_supported) 5065 drm_connector_attach_hdr_output_metadata_property(connector); 5066 } 5067 5068 return ret; 5069 } 5070 5071 static void 5072 intel_dp_connector_unregister(struct drm_connector *connector) 5073 { 5074 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 5075 5076 drm_dp_cec_unregister_connector(&intel_dp->aux); 5077 drm_dp_aux_unregister(&intel_dp->aux); 5078 intel_connector_unregister(connector); 5079 } 5080 5081 void intel_dp_encoder_flush_work(struct drm_encoder *encoder) 5082 { 5083 struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder)); 5084 struct intel_dp *intel_dp = &dig_port->dp; 5085 5086 intel_dp_mst_encoder_cleanup(dig_port); 5087 5088 intel_pps_vdd_off_sync(intel_dp); 5089 5090 /* 5091 * Ensure power off delay is respected on module remove, so that we can 5092 * reduce delays at driver probe. See pps_init_timestamps(). 5093 */ 5094 intel_pps_wait_power_cycle(intel_dp); 5095 5096 intel_dp_aux_fini(intel_dp); 5097 } 5098 5099 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder) 5100 { 5101 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder); 5102 5103 intel_pps_vdd_off_sync(intel_dp); 5104 } 5105 5106 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder) 5107 { 5108 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder); 5109 5110 intel_pps_wait_power_cycle(intel_dp); 5111 } 5112 5113 static int intel_modeset_tile_group(struct intel_atomic_state *state, 5114 int tile_group_id) 5115 { 5116 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 5117 struct drm_connector_list_iter conn_iter; 5118 struct drm_connector *connector; 5119 int ret = 0; 5120 5121 drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter); 5122 drm_for_each_connector_iter(connector, &conn_iter) { 5123 struct drm_connector_state *conn_state; 5124 struct intel_crtc_state *crtc_state; 5125 struct intel_crtc *crtc; 5126 5127 if (!connector->has_tile || 5128 connector->tile_group->id != tile_group_id) 5129 continue; 5130 5131 conn_state = drm_atomic_get_connector_state(&state->base, 5132 connector); 5133 if (IS_ERR(conn_state)) { 5134 ret = PTR_ERR(conn_state); 5135 break; 5136 } 5137 5138 crtc = to_intel_crtc(conn_state->crtc); 5139 5140 if (!crtc) 5141 continue; 5142 5143 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 5144 crtc_state->uapi.mode_changed = true; 5145 5146 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 5147 if (ret) 5148 break; 5149 } 5150 drm_connector_list_iter_end(&conn_iter); 5151 5152 return ret; 5153 } 5154 5155 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders) 5156 { 5157 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 5158 struct intel_crtc *crtc; 5159 5160 if (transcoders == 0) 5161 return 0; 5162 5163 for_each_intel_crtc(&dev_priv->drm, crtc) { 5164 struct intel_crtc_state *crtc_state; 5165 int ret; 5166 5167 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 5168 if (IS_ERR(crtc_state)) 5169 return PTR_ERR(crtc_state); 5170 5171 if (!crtc_state->hw.enable) 5172 continue; 5173 5174 if (!(transcoders & BIT(crtc_state->cpu_transcoder))) 5175 continue; 5176 5177 crtc_state->uapi.mode_changed = true; 5178 5179 ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base); 5180 if (ret) 5181 return ret; 5182 5183 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 5184 if (ret) 5185 return ret; 5186 5187 transcoders &= ~BIT(crtc_state->cpu_transcoder); 5188 } 5189 5190 drm_WARN_ON(&dev_priv->drm, transcoders != 0); 5191 5192 return 0; 5193 } 5194 5195 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state, 5196 struct drm_connector *connector) 5197 { 5198 const struct drm_connector_state *old_conn_state = 5199 drm_atomic_get_old_connector_state(&state->base, connector); 5200 const struct intel_crtc_state *old_crtc_state; 5201 struct intel_crtc *crtc; 5202 u8 transcoders; 5203 5204 crtc = to_intel_crtc(old_conn_state->crtc); 5205 if (!crtc) 5206 return 0; 5207 5208 old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc); 5209 5210 if (!old_crtc_state->hw.active) 5211 return 0; 5212 5213 transcoders = old_crtc_state->sync_mode_slaves_mask; 5214 if (old_crtc_state->master_transcoder != INVALID_TRANSCODER) 5215 transcoders |= BIT(old_crtc_state->master_transcoder); 5216 5217 return intel_modeset_affected_transcoders(state, 5218 transcoders); 5219 } 5220 5221 static int intel_dp_connector_atomic_check(struct drm_connector *conn, 5222 struct drm_atomic_state *_state) 5223 { 5224 struct drm_i915_private *dev_priv = to_i915(conn->dev); 5225 struct intel_atomic_state *state = to_intel_atomic_state(_state); 5226 struct drm_connector_state *conn_state = drm_atomic_get_new_connector_state(_state, conn); 5227 struct intel_connector *intel_conn = to_intel_connector(conn); 5228 struct intel_dp *intel_dp = enc_to_intel_dp(intel_conn->encoder); 5229 int ret; 5230 5231 ret = intel_digital_connector_atomic_check(conn, &state->base); 5232 if (ret) 5233 return ret; 5234 5235 if (intel_dp_mst_source_support(intel_dp)) { 5236 ret = drm_dp_mst_root_conn_atomic_check(conn_state, &intel_dp->mst_mgr); 5237 if (ret) 5238 return ret; 5239 } 5240 5241 /* 5242 * We don't enable port sync on BDW due to missing w/as and 5243 * due to not having adjusted the modeset sequence appropriately. 5244 */ 5245 if (DISPLAY_VER(dev_priv) < 9) 5246 return 0; 5247 5248 if (!intel_connector_needs_modeset(state, conn)) 5249 return 0; 5250 5251 if (conn->has_tile) { 5252 ret = intel_modeset_tile_group(state, conn->tile_group->id); 5253 if (ret) 5254 return ret; 5255 } 5256 5257 return intel_modeset_synced_crtcs(state, conn); 5258 } 5259 5260 static void intel_dp_oob_hotplug_event(struct drm_connector *connector) 5261 { 5262 struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector)); 5263 struct drm_i915_private *i915 = to_i915(connector->dev); 5264 5265 spin_lock_irq(&i915->irq_lock); 5266 i915->display.hotplug.event_bits |= BIT(encoder->hpd_pin); 5267 spin_unlock_irq(&i915->irq_lock); 5268 queue_delayed_work(i915->unordered_wq, &i915->display.hotplug.hotplug_work, 0); 5269 } 5270 5271 static const struct drm_connector_funcs intel_dp_connector_funcs = { 5272 .force = intel_dp_force, 5273 .fill_modes = drm_helper_probe_single_connector_modes, 5274 .atomic_get_property = intel_digital_connector_atomic_get_property, 5275 .atomic_set_property = intel_digital_connector_atomic_set_property, 5276 .late_register = intel_dp_connector_register, 5277 .early_unregister = intel_dp_connector_unregister, 5278 .destroy = intel_connector_destroy, 5279 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 5280 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 5281 .oob_hotplug_event = intel_dp_oob_hotplug_event, 5282 }; 5283 5284 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { 5285 .detect_ctx = intel_dp_detect, 5286 .get_modes = intel_dp_get_modes, 5287 .mode_valid = intel_dp_mode_valid, 5288 .atomic_check = intel_dp_connector_atomic_check, 5289 }; 5290 5291 enum irqreturn 5292 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd) 5293 { 5294 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 5295 struct intel_dp *intel_dp = &dig_port->dp; 5296 5297 if (dig_port->base.type == INTEL_OUTPUT_EDP && 5298 (long_hpd || !intel_pps_have_panel_power_or_vdd(intel_dp))) { 5299 /* 5300 * vdd off can generate a long/short pulse on eDP which 5301 * would require vdd on to handle it, and thus we 5302 * would end up in an endless cycle of 5303 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..." 5304 */ 5305 drm_dbg_kms(&i915->drm, 5306 "ignoring %s hpd on eDP [ENCODER:%d:%s]\n", 5307 long_hpd ? "long" : "short", 5308 dig_port->base.base.base.id, 5309 dig_port->base.base.name); 5310 return IRQ_HANDLED; 5311 } 5312 5313 drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n", 5314 dig_port->base.base.base.id, 5315 dig_port->base.base.name, 5316 long_hpd ? "long" : "short"); 5317 5318 if (long_hpd) { 5319 intel_dp->reset_link_params = true; 5320 return IRQ_NONE; 5321 } 5322 5323 if (intel_dp->is_mst) { 5324 if (!intel_dp_check_mst_status(intel_dp)) 5325 return IRQ_NONE; 5326 } else if (!intel_dp_short_pulse(intel_dp)) { 5327 return IRQ_NONE; 5328 } 5329 5330 return IRQ_HANDLED; 5331 } 5332 5333 static bool _intel_dp_is_port_edp(struct drm_i915_private *dev_priv, 5334 const struct intel_bios_encoder_data *devdata, 5335 enum port port) 5336 { 5337 /* 5338 * eDP not supported on g4x. so bail out early just 5339 * for a bit extra safety in case the VBT is bonkers. 5340 */ 5341 if (DISPLAY_VER(dev_priv) < 5) 5342 return false; 5343 5344 if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A) 5345 return true; 5346 5347 return devdata && intel_bios_encoder_supports_edp(devdata); 5348 } 5349 5350 bool intel_dp_is_port_edp(struct drm_i915_private *i915, enum port port) 5351 { 5352 const struct intel_bios_encoder_data *devdata = 5353 intel_bios_encoder_data_lookup(i915, port); 5354 5355 return _intel_dp_is_port_edp(i915, devdata, port); 5356 } 5357 5358 static bool 5359 has_gamut_metadata_dip(struct intel_encoder *encoder) 5360 { 5361 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 5362 enum port port = encoder->port; 5363 5364 if (intel_bios_encoder_is_lspcon(encoder->devdata)) 5365 return false; 5366 5367 if (DISPLAY_VER(i915) >= 11) 5368 return true; 5369 5370 if (port == PORT_A) 5371 return false; 5372 5373 if (IS_HASWELL(i915) || IS_BROADWELL(i915) || 5374 DISPLAY_VER(i915) >= 9) 5375 return true; 5376 5377 return false; 5378 } 5379 5380 static void 5381 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) 5382 { 5383 struct drm_i915_private *dev_priv = to_i915(connector->dev); 5384 enum port port = dp_to_dig_port(intel_dp)->base.port; 5385 5386 if (!intel_dp_is_edp(intel_dp)) 5387 drm_connector_attach_dp_subconnector_property(connector); 5388 5389 if (!IS_G4X(dev_priv) && port != PORT_A) 5390 intel_attach_force_audio_property(connector); 5391 5392 intel_attach_broadcast_rgb_property(connector); 5393 if (HAS_GMCH(dev_priv)) 5394 drm_connector_attach_max_bpc_property(connector, 6, 10); 5395 else if (DISPLAY_VER(dev_priv) >= 5) 5396 drm_connector_attach_max_bpc_property(connector, 6, 12); 5397 5398 /* Register HDMI colorspace for case of lspcon */ 5399 if (intel_bios_encoder_is_lspcon(dp_to_dig_port(intel_dp)->base.devdata)) { 5400 drm_connector_attach_content_type_property(connector); 5401 intel_attach_hdmi_colorspace_property(connector); 5402 } else { 5403 intel_attach_dp_colorspace_property(connector); 5404 } 5405 5406 if (has_gamut_metadata_dip(&dp_to_dig_port(intel_dp)->base)) 5407 drm_connector_attach_hdr_output_metadata_property(connector); 5408 5409 if (HAS_VRR(dev_priv)) 5410 drm_connector_attach_vrr_capable_property(connector); 5411 } 5412 5413 static void 5414 intel_edp_add_properties(struct intel_dp *intel_dp) 5415 { 5416 struct intel_connector *connector = intel_dp->attached_connector; 5417 struct drm_i915_private *i915 = to_i915(connector->base.dev); 5418 const struct drm_display_mode *fixed_mode = 5419 intel_panel_preferred_fixed_mode(connector); 5420 5421 intel_attach_scaling_mode_property(&connector->base); 5422 5423 drm_connector_set_panel_orientation_with_quirk(&connector->base, 5424 i915->display.vbt.orientation, 5425 fixed_mode->hdisplay, 5426 fixed_mode->vdisplay); 5427 } 5428 5429 static void intel_edp_backlight_setup(struct intel_dp *intel_dp, 5430 struct intel_connector *connector) 5431 { 5432 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 5433 enum pipe pipe = INVALID_PIPE; 5434 5435 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { 5436 /* 5437 * Figure out the current pipe for the initial backlight setup. 5438 * If the current pipe isn't valid, try the PPS pipe, and if that 5439 * fails just assume pipe A. 5440 */ 5441 pipe = vlv_active_pipe(intel_dp); 5442 5443 if (pipe != PIPE_A && pipe != PIPE_B) 5444 pipe = intel_dp->pps.pps_pipe; 5445 5446 if (pipe != PIPE_A && pipe != PIPE_B) 5447 pipe = PIPE_A; 5448 } 5449 5450 intel_backlight_setup(connector, pipe); 5451 } 5452 5453 static bool intel_edp_init_connector(struct intel_dp *intel_dp, 5454 struct intel_connector *intel_connector) 5455 { 5456 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 5457 struct drm_connector *connector = &intel_connector->base; 5458 struct drm_display_mode *fixed_mode; 5459 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 5460 bool has_dpcd; 5461 const struct drm_edid *drm_edid; 5462 5463 if (!intel_dp_is_edp(intel_dp)) 5464 return true; 5465 5466 /* 5467 * On IBX/CPT we may get here with LVDS already registered. Since the 5468 * driver uses the only internal power sequencer available for both 5469 * eDP and LVDS bail out early in this case to prevent interfering 5470 * with an already powered-on LVDS power sequencer. 5471 */ 5472 if (intel_get_lvds_encoder(dev_priv)) { 5473 drm_WARN_ON(&dev_priv->drm, 5474 !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))); 5475 drm_info(&dev_priv->drm, 5476 "LVDS was detected, not registering eDP\n"); 5477 5478 return false; 5479 } 5480 5481 intel_bios_init_panel_early(dev_priv, &intel_connector->panel, 5482 encoder->devdata); 5483 5484 if (!intel_pps_init(intel_dp)) { 5485 drm_info(&dev_priv->drm, 5486 "[ENCODER:%d:%s] unusable PPS, disabling eDP\n", 5487 encoder->base.base.id, encoder->base.name); 5488 /* 5489 * The BIOS may have still enabled VDD on the PPS even 5490 * though it's unusable. Make sure we turn it back off 5491 * and to release the power domain references/etc. 5492 */ 5493 goto out_vdd_off; 5494 } 5495 5496 /* 5497 * Enable HPD sense for live status check. 5498 * intel_hpd_irq_setup() will turn it off again 5499 * if it's no longer needed later. 5500 * 5501 * The DPCD probe below will make sure VDD is on. 5502 */ 5503 intel_hpd_enable_detection(encoder); 5504 5505 /* Cache DPCD and EDID for edp. */ 5506 has_dpcd = intel_edp_init_dpcd(intel_dp); 5507 5508 if (!has_dpcd) { 5509 /* if this fails, presume the device is a ghost */ 5510 drm_info(&dev_priv->drm, 5511 "[ENCODER:%d:%s] failed to retrieve link info, disabling eDP\n", 5512 encoder->base.base.id, encoder->base.name); 5513 goto out_vdd_off; 5514 } 5515 5516 /* 5517 * VBT and straps are liars. Also check HPD as that seems 5518 * to be the most reliable piece of information available. 5519 * 5520 * ... expect on devices that forgot to hook HPD up for eDP 5521 * (eg. Acer Chromebook C710), so we'll check it only if multiple 5522 * ports are attempting to use the same AUX CH, according to VBT. 5523 */ 5524 if (intel_bios_dp_has_shared_aux_ch(encoder->devdata)) { 5525 /* 5526 * If this fails, presume the DPCD answer came 5527 * from some other port using the same AUX CH. 5528 * 5529 * FIXME maybe cleaner to check this before the 5530 * DPCD read? Would need sort out the VDD handling... 5531 */ 5532 if (!intel_digital_port_connected(encoder)) { 5533 drm_info(&dev_priv->drm, 5534 "[ENCODER:%d:%s] HPD is down, disabling eDP\n", 5535 encoder->base.base.id, encoder->base.name); 5536 goto out_vdd_off; 5537 } 5538 5539 /* 5540 * Unfortunately even the HPD based detection fails on 5541 * eg. Asus B360M-A (CFL+CNP), so as a last resort fall 5542 * back to checking for a VGA branch device. Only do this 5543 * on known affected platforms to minimize false positives. 5544 */ 5545 if (DISPLAY_VER(dev_priv) == 9 && drm_dp_is_branch(intel_dp->dpcd) && 5546 (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_TYPE_MASK) == 5547 DP_DWN_STRM_PORT_TYPE_ANALOG) { 5548 drm_info(&dev_priv->drm, 5549 "[ENCODER:%d:%s] VGA converter detected, disabling eDP\n", 5550 encoder->base.base.id, encoder->base.name); 5551 goto out_vdd_off; 5552 } 5553 } 5554 5555 mutex_lock(&dev_priv->drm.mode_config.mutex); 5556 drm_edid = drm_edid_read_ddc(connector, &intel_dp->aux.ddc); 5557 if (!drm_edid) { 5558 /* Fallback to EDID from ACPI OpRegion, if any */ 5559 drm_edid = intel_opregion_get_edid(intel_connector); 5560 if (drm_edid) 5561 drm_dbg_kms(&dev_priv->drm, 5562 "[CONNECTOR:%d:%s] Using OpRegion EDID\n", 5563 connector->base.id, connector->name); 5564 } 5565 if (drm_edid) { 5566 if (drm_edid_connector_update(connector, drm_edid) || 5567 !drm_edid_connector_add_modes(connector)) { 5568 drm_edid_connector_update(connector, NULL); 5569 drm_edid_free(drm_edid); 5570 drm_edid = ERR_PTR(-EINVAL); 5571 } 5572 } else { 5573 drm_edid = ERR_PTR(-ENOENT); 5574 } 5575 5576 intel_bios_init_panel_late(dev_priv, &intel_connector->panel, encoder->devdata, 5577 IS_ERR(drm_edid) ? NULL : drm_edid); 5578 5579 intel_panel_add_edid_fixed_modes(intel_connector, true); 5580 5581 /* MSO requires information from the EDID */ 5582 intel_edp_mso_init(intel_dp); 5583 5584 /* multiply the mode clock and horizontal timings for MSO */ 5585 list_for_each_entry(fixed_mode, &intel_connector->panel.fixed_modes, head) 5586 intel_edp_mso_mode_fixup(intel_connector, fixed_mode); 5587 5588 /* fallback to VBT if available for eDP */ 5589 if (!intel_panel_preferred_fixed_mode(intel_connector)) 5590 intel_panel_add_vbt_lfp_fixed_mode(intel_connector); 5591 5592 mutex_unlock(&dev_priv->drm.mode_config.mutex); 5593 5594 if (!intel_panel_preferred_fixed_mode(intel_connector)) { 5595 drm_info(&dev_priv->drm, 5596 "[ENCODER:%d:%s] failed to find fixed mode for the panel, disabling eDP\n", 5597 encoder->base.base.id, encoder->base.name); 5598 goto out_vdd_off; 5599 } 5600 5601 intel_panel_init(intel_connector, drm_edid); 5602 5603 intel_edp_backlight_setup(intel_dp, intel_connector); 5604 5605 intel_edp_add_properties(intel_dp); 5606 5607 intel_pps_init_late(intel_dp); 5608 5609 return true; 5610 5611 out_vdd_off: 5612 intel_pps_vdd_off_sync(intel_dp); 5613 5614 return false; 5615 } 5616 5617 static void intel_dp_modeset_retry_work_fn(struct work_struct *work) 5618 { 5619 struct intel_connector *intel_connector; 5620 struct drm_connector *connector; 5621 5622 intel_connector = container_of(work, typeof(*intel_connector), 5623 modeset_retry_work); 5624 connector = &intel_connector->base; 5625 drm_dbg_kms(connector->dev, "[CONNECTOR:%d:%s]\n", connector->base.id, 5626 connector->name); 5627 5628 /* Grab the locks before changing connector property*/ 5629 mutex_lock(&connector->dev->mode_config.mutex); 5630 /* Set connector link status to BAD and send a Uevent to notify 5631 * userspace to do a modeset. 5632 */ 5633 drm_connector_set_link_status_property(connector, 5634 DRM_MODE_LINK_STATUS_BAD); 5635 mutex_unlock(&connector->dev->mode_config.mutex); 5636 /* Send Hotplug uevent so userspace can reprobe */ 5637 drm_kms_helper_connector_hotplug_event(connector); 5638 } 5639 5640 bool 5641 intel_dp_init_connector(struct intel_digital_port *dig_port, 5642 struct intel_connector *intel_connector) 5643 { 5644 struct drm_connector *connector = &intel_connector->base; 5645 struct intel_dp *intel_dp = &dig_port->dp; 5646 struct intel_encoder *intel_encoder = &dig_port->base; 5647 struct drm_device *dev = intel_encoder->base.dev; 5648 struct drm_i915_private *dev_priv = to_i915(dev); 5649 enum port port = intel_encoder->port; 5650 enum phy phy = intel_port_to_phy(dev_priv, port); 5651 int type; 5652 5653 /* Initialize the work for modeset in case of link train failure */ 5654 INIT_WORK(&intel_connector->modeset_retry_work, 5655 intel_dp_modeset_retry_work_fn); 5656 5657 if (drm_WARN(dev, dig_port->max_lanes < 1, 5658 "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n", 5659 dig_port->max_lanes, intel_encoder->base.base.id, 5660 intel_encoder->base.name)) 5661 return false; 5662 5663 intel_dp->reset_link_params = true; 5664 intel_dp->pps.pps_pipe = INVALID_PIPE; 5665 intel_dp->pps.active_pipe = INVALID_PIPE; 5666 5667 /* Preserve the current hw state. */ 5668 intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg); 5669 intel_dp->attached_connector = intel_connector; 5670 5671 if (_intel_dp_is_port_edp(dev_priv, intel_encoder->devdata, port)) { 5672 /* 5673 * Currently we don't support eDP on TypeC ports, although in 5674 * theory it could work on TypeC legacy ports. 5675 */ 5676 drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy)); 5677 type = DRM_MODE_CONNECTOR_eDP; 5678 intel_encoder->type = INTEL_OUTPUT_EDP; 5679 5680 /* eDP only on port B and/or C on vlv/chv */ 5681 if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) || 5682 IS_CHERRYVIEW(dev_priv)) && 5683 port != PORT_B && port != PORT_C)) 5684 return false; 5685 } else { 5686 type = DRM_MODE_CONNECTOR_DisplayPort; 5687 } 5688 5689 intel_dp_set_default_sink_rates(intel_dp); 5690 intel_dp_set_default_max_sink_lane_count(intel_dp); 5691 5692 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 5693 intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp); 5694 5695 drm_dbg_kms(&dev_priv->drm, 5696 "Adding %s connector on [ENCODER:%d:%s]\n", 5697 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP", 5698 intel_encoder->base.base.id, intel_encoder->base.name); 5699 5700 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); 5701 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); 5702 5703 if (!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) < 12) 5704 connector->interlace_allowed = true; 5705 5706 intel_connector->polled = DRM_CONNECTOR_POLL_HPD; 5707 5708 intel_dp_aux_init(intel_dp); 5709 5710 intel_connector_attach_encoder(intel_connector, intel_encoder); 5711 5712 if (HAS_DDI(dev_priv)) 5713 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; 5714 else 5715 intel_connector->get_hw_state = intel_connector_get_hw_state; 5716 5717 if (!intel_edp_init_connector(intel_dp, intel_connector)) { 5718 intel_dp_aux_fini(intel_dp); 5719 goto fail; 5720 } 5721 5722 intel_dp_set_source_rates(intel_dp); 5723 intel_dp_set_common_rates(intel_dp); 5724 intel_dp_reset_max_link_params(intel_dp); 5725 5726 /* init MST on ports that can support it */ 5727 intel_dp_mst_encoder_init(dig_port, 5728 intel_connector->base.base.id); 5729 5730 intel_dp_add_properties(intel_dp, connector); 5731 5732 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) { 5733 int ret = intel_dp_hdcp_init(dig_port, intel_connector); 5734 if (ret) 5735 drm_dbg_kms(&dev_priv->drm, 5736 "HDCP init failed, skipping.\n"); 5737 } 5738 5739 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written 5740 * 0xd. Failure to do so will result in spurious interrupts being 5741 * generated on the port when a cable is not attached. 5742 */ 5743 if (IS_G45(dev_priv)) { 5744 u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA); 5745 intel_de_write(dev_priv, PEG_BAND_GAP_DATA, 5746 (temp & ~0xf) | 0xd); 5747 } 5748 5749 intel_dp->frl.is_trained = false; 5750 intel_dp->frl.trained_rate_gbps = 0; 5751 5752 intel_psr_init(intel_dp); 5753 5754 return true; 5755 5756 fail: 5757 intel_display_power_flush_work(dev_priv); 5758 drm_connector_cleanup(connector); 5759 5760 return false; 5761 } 5762 5763 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv) 5764 { 5765 struct intel_encoder *encoder; 5766 5767 if (!HAS_DISPLAY(dev_priv)) 5768 return; 5769 5770 for_each_intel_encoder(&dev_priv->drm, encoder) { 5771 struct intel_dp *intel_dp; 5772 5773 if (encoder->type != INTEL_OUTPUT_DDI) 5774 continue; 5775 5776 intel_dp = enc_to_intel_dp(encoder); 5777 5778 if (!intel_dp_mst_source_support(intel_dp)) 5779 continue; 5780 5781 if (intel_dp->is_mst) 5782 drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr); 5783 } 5784 } 5785 5786 void intel_dp_mst_resume(struct drm_i915_private *dev_priv) 5787 { 5788 struct intel_encoder *encoder; 5789 5790 if (!HAS_DISPLAY(dev_priv)) 5791 return; 5792 5793 for_each_intel_encoder(&dev_priv->drm, encoder) { 5794 struct intel_dp *intel_dp; 5795 int ret; 5796 5797 if (encoder->type != INTEL_OUTPUT_DDI) 5798 continue; 5799 5800 intel_dp = enc_to_intel_dp(encoder); 5801 5802 if (!intel_dp_mst_source_support(intel_dp)) 5803 continue; 5804 5805 ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr, 5806 true); 5807 if (ret) { 5808 intel_dp->is_mst = false; 5809 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 5810 false); 5811 } 5812 } 5813 } 5814