1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Keith Packard <keithp@keithp.com>
25  *
26  */
27 
28 #include <linux/export.h>
29 #include <linux/i2c.h>
30 #include <linux/notifier.h>
31 #include <linux/slab.h>
32 #include <linux/timekeeping.h>
33 #include <linux/types.h>
34 
35 #include <asm/byteorder.h>
36 
37 #include <drm/drm_atomic_helper.h>
38 #include <drm/drm_crtc.h>
39 #include <drm/dp/drm_dp_helper.h>
40 #include <drm/drm_edid.h>
41 #include <drm/drm_probe_helper.h>
42 
43 #include "g4x_dp.h"
44 #include "i915_debugfs.h"
45 #include "i915_drv.h"
46 #include "intel_atomic.h"
47 #include "intel_audio.h"
48 #include "intel_backlight.h"
49 #include "intel_connector.h"
50 #include "intel_ddi.h"
51 #include "intel_de.h"
52 #include "intel_display_types.h"
53 #include "intel_dp.h"
54 #include "intel_dp_aux.h"
55 #include "intel_dp_hdcp.h"
56 #include "intel_dp_link_training.h"
57 #include "intel_dp_mst.h"
58 #include "intel_dpio_phy.h"
59 #include "intel_dpll.h"
60 #include "intel_drrs.h"
61 #include "intel_fifo_underrun.h"
62 #include "intel_hdcp.h"
63 #include "intel_hdmi.h"
64 #include "intel_hotplug.h"
65 #include "intel_lspcon.h"
66 #include "intel_lvds.h"
67 #include "intel_panel.h"
68 #include "intel_pps.h"
69 #include "intel_psr.h"
70 #include "intel_tc.h"
71 #include "intel_vdsc.h"
72 #include "intel_vrr.h"
73 
74 #define DP_DPRX_ESI_LEN 14
75 
76 /* DP DSC throughput values used for slice count calculations KPixels/s */
77 #define DP_DSC_PEAK_PIXEL_RATE			2720000
78 #define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
79 #define DP_DSC_MAX_ENC_THROUGHPUT_1		400000
80 
81 /* DP DSC FEC Overhead factor = 1/(0.972261) */
82 #define DP_DSC_FEC_OVERHEAD_FACTOR		972261
83 
84 /* Compliance test status bits  */
85 #define INTEL_DP_RESOLUTION_SHIFT_MASK	0
86 #define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
87 #define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
88 #define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
89 
90 
91 /* Constants for DP DSC configurations */
92 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};
93 
94 /* With Single pipe configuration, HW is capable of supporting maximum
95  * of 4 slices per line.
96  */
97 static const u8 valid_dsc_slicecount[] = {1, 2, 4};
98 
99 /**
100  * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
101  * @intel_dp: DP struct
102  *
103  * If a CPU or PCH DP output is attached to an eDP panel, this function
104  * will return true, and false otherwise.
105  *
106  * This function is not safe to use prior to encoder type being set.
107  */
108 bool intel_dp_is_edp(struct intel_dp *intel_dp)
109 {
110 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
111 
112 	return dig_port->base.type == INTEL_OUTPUT_EDP;
113 }
114 
115 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
116 static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc);
117 
118 /* Is link rate UHBR and thus 128b/132b? */
119 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state)
120 {
121 	return crtc_state->port_clock >= 1000000;
122 }
123 
124 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp)
125 {
126 	intel_dp->sink_rates[0] = 162000;
127 	intel_dp->num_sink_rates = 1;
128 }
129 
130 /* update sink rates from dpcd */
131 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp)
132 {
133 	static const int dp_rates[] = {
134 		162000, 270000, 540000, 810000
135 	};
136 	int i, max_rate;
137 	int max_lttpr_rate;
138 
139 	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
140 		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
141 		static const int quirk_rates[] = { 162000, 270000, 324000 };
142 
143 		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
144 		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);
145 
146 		return;
147 	}
148 
149 	/*
150 	 * Sink rates for 8b/10b.
151 	 */
152 	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
153 	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
154 	if (max_lttpr_rate)
155 		max_rate = min(max_rate, max_lttpr_rate);
156 
157 	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
158 		if (dp_rates[i] > max_rate)
159 			break;
160 		intel_dp->sink_rates[i] = dp_rates[i];
161 	}
162 
163 	/*
164 	 * Sink rates for 128b/132b. If set, sink should support all 8b/10b
165 	 * rates and 10 Gbps.
166 	 */
167 	if (intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B) {
168 		u8 uhbr_rates = 0;
169 
170 		BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3);
171 
172 		drm_dp_dpcd_readb(&intel_dp->aux,
173 				  DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates);
174 
175 		if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) {
176 			/* We have a repeater */
177 			if (intel_dp->lttpr_common_caps[0] >= 0x20 &&
178 			    intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER -
179 							DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] &
180 			    DP_PHY_REPEATER_128B132B_SUPPORTED) {
181 				/* Repeater supports 128b/132b, valid UHBR rates */
182 				uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES -
183 									  DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV];
184 			} else {
185 				/* Does not support 128b/132b */
186 				uhbr_rates = 0;
187 			}
188 		}
189 
190 		if (uhbr_rates & DP_UHBR10)
191 			intel_dp->sink_rates[i++] = 1000000;
192 		if (uhbr_rates & DP_UHBR13_5)
193 			intel_dp->sink_rates[i++] = 1350000;
194 		if (uhbr_rates & DP_UHBR20)
195 			intel_dp->sink_rates[i++] = 2000000;
196 	}
197 
198 	intel_dp->num_sink_rates = i;
199 }
200 
201 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
202 {
203 	struct intel_connector *connector = intel_dp->attached_connector;
204 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
205 	struct intel_encoder *encoder = &intel_dig_port->base;
206 
207 	intel_dp_set_dpcd_sink_rates(intel_dp);
208 
209 	if (intel_dp->num_sink_rates)
210 		return;
211 
212 	drm_err(&dp_to_i915(intel_dp)->drm,
213 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n",
214 		connector->base.base.id, connector->base.name,
215 		encoder->base.base.id, encoder->base.name);
216 
217 	intel_dp_set_default_sink_rates(intel_dp);
218 }
219 
220 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp)
221 {
222 	intel_dp->max_sink_lane_count = 1;
223 }
224 
225 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp)
226 {
227 	struct intel_connector *connector = intel_dp->attached_connector;
228 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
229 	struct intel_encoder *encoder = &intel_dig_port->base;
230 
231 	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
232 
233 	switch (intel_dp->max_sink_lane_count) {
234 	case 1:
235 	case 2:
236 	case 4:
237 		return;
238 	}
239 
240 	drm_err(&dp_to_i915(intel_dp)->drm,
241 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n",
242 		connector->base.base.id, connector->base.name,
243 		encoder->base.base.id, encoder->base.name,
244 		intel_dp->max_sink_lane_count);
245 
246 	intel_dp_set_default_max_sink_lane_count(intel_dp);
247 }
248 
249 /* Get length of rates array potentially limited by max_rate. */
250 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
251 {
252 	int i;
253 
254 	/* Limit results by potentially reduced max rate */
255 	for (i = 0; i < len; i++) {
256 		if (rates[len - i - 1] <= max_rate)
257 			return len - i;
258 	}
259 
260 	return 0;
261 }
262 
263 /* Get length of common rates array potentially limited by max_rate. */
264 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
265 					  int max_rate)
266 {
267 	return intel_dp_rate_limit_len(intel_dp->common_rates,
268 				       intel_dp->num_common_rates, max_rate);
269 }
270 
271 static int intel_dp_common_rate(struct intel_dp *intel_dp, int index)
272 {
273 	if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm,
274 			index < 0 || index >= intel_dp->num_common_rates))
275 		return 162000;
276 
277 	return intel_dp->common_rates[index];
278 }
279 
280 /* Theoretical max between source and sink */
281 static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
282 {
283 	return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1);
284 }
285 
286 /* Theoretical max between source and sink */
287 static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
288 {
289 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
290 	int source_max = dig_port->max_lanes;
291 	int sink_max = intel_dp->max_sink_lane_count;
292 	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
293 	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);
294 
295 	if (lttpr_max)
296 		sink_max = min(sink_max, lttpr_max);
297 
298 	return min3(source_max, sink_max, fia_max);
299 }
300 
301 int intel_dp_max_lane_count(struct intel_dp *intel_dp)
302 {
303 	switch (intel_dp->max_link_lane_count) {
304 	case 1:
305 	case 2:
306 	case 4:
307 		return intel_dp->max_link_lane_count;
308 	default:
309 		MISSING_CASE(intel_dp->max_link_lane_count);
310 		return 1;
311 	}
312 }
313 
314 /*
315  * The required data bandwidth for a mode with given pixel clock and bpp. This
316  * is the required net bandwidth independent of the data bandwidth efficiency.
317  */
318 int
319 intel_dp_link_required(int pixel_clock, int bpp)
320 {
321 	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
322 	return DIV_ROUND_UP(pixel_clock * bpp, 8);
323 }
324 
325 /*
326  * Given a link rate and lanes, get the data bandwidth.
327  *
328  * Data bandwidth is the actual payload rate, which depends on the data
329  * bandwidth efficiency and the link rate.
330  *
331  * For 8b/10b channel encoding, SST and non-FEC, the data bandwidth efficiency
332  * is 80%. For example, for a 1.62 Gbps link, 1.62*10^9 bps * 0.80 * (1/8) =
333  * 162000 kBps. With 8-bit symbols, we have 162000 kHz symbol clock. Just by
334  * coincidence, the port clock in kHz matches the data bandwidth in kBps, and
335  * they equal the link bit rate in Gbps multiplied by 100000. (Note that this no
336  * longer holds for data bandwidth as soon as FEC or MST is taken into account!)
337  *
338  * For 128b/132b channel encoding, the data bandwidth efficiency is 96.71%. For
339  * example, for a 10 Gbps link, 10*10^9 bps * 0.9671 * (1/8) = 1208875
340  * kBps. With 32-bit symbols, we have 312500 kHz symbol clock. The value 1000000
341  * does not match the symbol clock, the port clock (not even if you think in
342  * terms of a byte clock), nor the data bandwidth. It only matches the link bit
343  * rate in units of 10000 bps.
344  */
345 int
346 intel_dp_max_data_rate(int max_link_rate, int max_lanes)
347 {
348 	if (max_link_rate >= 1000000) {
349 		/*
350 		 * UHBR rates always use 128b/132b channel encoding, and have
351 		 * 97.71% data bandwidth efficiency. Consider max_link_rate the
352 		 * link bit rate in units of 10000 bps.
353 		 */
354 		int max_link_rate_kbps = max_link_rate * 10;
355 
356 		max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(mul_u32_u32(max_link_rate_kbps, 9671), 10000);
357 		max_link_rate = max_link_rate_kbps / 8;
358 	}
359 
360 	/*
361 	 * Lower than UHBR rates always use 8b/10b channel encoding, and have
362 	 * 80% data bandwidth efficiency for SST non-FEC. However, this turns
363 	 * out to be a nop by coincidence, and can be skipped:
364 	 *
365 	 *	int max_link_rate_kbps = max_link_rate * 10;
366 	 *	max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(max_link_rate_kbps * 8, 10);
367 	 *	max_link_rate = max_link_rate_kbps / 8;
368 	 */
369 
370 	return max_link_rate * max_lanes;
371 }
372 
373 bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
374 {
375 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
376 	struct intel_encoder *encoder = &intel_dig_port->base;
377 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
378 
379 	return DISPLAY_VER(dev_priv) >= 12 ||
380 		(DISPLAY_VER(dev_priv) == 11 &&
381 		 encoder->port != PORT_A);
382 }
383 
384 static int dg2_max_source_rate(struct intel_dp *intel_dp)
385 {
386 	return intel_dp_is_edp(intel_dp) ? 810000 : 1350000;
387 }
388 
389 static bool is_low_voltage_sku(struct drm_i915_private *i915, enum phy phy)
390 {
391 	u32 voltage;
392 
393 	voltage = intel_de_read(i915, ICL_PORT_COMP_DW3(phy)) & VOLTAGE_INFO_MASK;
394 
395 	return voltage == VOLTAGE_INFO_0_85V;
396 }
397 
398 static int icl_max_source_rate(struct intel_dp *intel_dp)
399 {
400 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
401 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
402 	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
403 
404 	if (intel_phy_is_combo(dev_priv, phy) &&
405 	    (is_low_voltage_sku(dev_priv, phy) || !intel_dp_is_edp(intel_dp)))
406 		return 540000;
407 
408 	return 810000;
409 }
410 
411 static int ehl_max_source_rate(struct intel_dp *intel_dp)
412 {
413 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
414 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
415 	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
416 
417 	if (intel_dp_is_edp(intel_dp) || is_low_voltage_sku(dev_priv, phy))
418 		return 540000;
419 
420 	return 810000;
421 }
422 
423 static int dg1_max_source_rate(struct intel_dp *intel_dp)
424 {
425 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
426 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
427 	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
428 
429 	if (intel_phy_is_combo(i915, phy) && is_low_voltage_sku(i915, phy))
430 		return 540000;
431 
432 	return 810000;
433 }
434 
435 static void
436 intel_dp_set_source_rates(struct intel_dp *intel_dp)
437 {
438 	/* The values must be in increasing order */
439 	static const int icl_rates[] = {
440 		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000,
441 		1000000, 1350000,
442 	};
443 	static const int bxt_rates[] = {
444 		162000, 216000, 243000, 270000, 324000, 432000, 540000
445 	};
446 	static const int skl_rates[] = {
447 		162000, 216000, 270000, 324000, 432000, 540000
448 	};
449 	static const int hsw_rates[] = {
450 		162000, 270000, 540000
451 	};
452 	static const int g4x_rates[] = {
453 		162000, 270000
454 	};
455 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
456 	struct intel_encoder *encoder = &dig_port->base;
457 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
458 	const int *source_rates;
459 	int size, max_rate = 0, vbt_max_rate;
460 
461 	/* This should only be done once */
462 	drm_WARN_ON(&dev_priv->drm,
463 		    intel_dp->source_rates || intel_dp->num_source_rates);
464 
465 	if (DISPLAY_VER(dev_priv) >= 11) {
466 		source_rates = icl_rates;
467 		size = ARRAY_SIZE(icl_rates);
468 		if (IS_DG2(dev_priv))
469 			max_rate = dg2_max_source_rate(intel_dp);
470 		else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) ||
471 			 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv))
472 			max_rate = dg1_max_source_rate(intel_dp);
473 		else if (IS_JSL_EHL(dev_priv))
474 			max_rate = ehl_max_source_rate(intel_dp);
475 		else
476 			max_rate = icl_max_source_rate(intel_dp);
477 	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
478 		source_rates = bxt_rates;
479 		size = ARRAY_SIZE(bxt_rates);
480 	} else if (DISPLAY_VER(dev_priv) == 9) {
481 		source_rates = skl_rates;
482 		size = ARRAY_SIZE(skl_rates);
483 	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
484 		   IS_BROADWELL(dev_priv)) {
485 		source_rates = hsw_rates;
486 		size = ARRAY_SIZE(hsw_rates);
487 	} else {
488 		source_rates = g4x_rates;
489 		size = ARRAY_SIZE(g4x_rates);
490 	}
491 
492 	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
493 	if (max_rate && vbt_max_rate)
494 		max_rate = min(max_rate, vbt_max_rate);
495 	else if (vbt_max_rate)
496 		max_rate = vbt_max_rate;
497 
498 	if (max_rate)
499 		size = intel_dp_rate_limit_len(source_rates, size, max_rate);
500 
501 	intel_dp->source_rates = source_rates;
502 	intel_dp->num_source_rates = size;
503 }
504 
505 static int intersect_rates(const int *source_rates, int source_len,
506 			   const int *sink_rates, int sink_len,
507 			   int *common_rates)
508 {
509 	int i = 0, j = 0, k = 0;
510 
511 	while (i < source_len && j < sink_len) {
512 		if (source_rates[i] == sink_rates[j]) {
513 			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
514 				return k;
515 			common_rates[k] = source_rates[i];
516 			++k;
517 			++i;
518 			++j;
519 		} else if (source_rates[i] < sink_rates[j]) {
520 			++i;
521 		} else {
522 			++j;
523 		}
524 	}
525 	return k;
526 }
527 
528 /* return index of rate in rates array, or -1 if not found */
529 static int intel_dp_rate_index(const int *rates, int len, int rate)
530 {
531 	int i;
532 
533 	for (i = 0; i < len; i++)
534 		if (rate == rates[i])
535 			return i;
536 
537 	return -1;
538 }
539 
540 static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
541 {
542 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
543 
544 	drm_WARN_ON(&i915->drm,
545 		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
546 
547 	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
548 						     intel_dp->num_source_rates,
549 						     intel_dp->sink_rates,
550 						     intel_dp->num_sink_rates,
551 						     intel_dp->common_rates);
552 
553 	/* Paranoia, there should always be something in common. */
554 	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
555 		intel_dp->common_rates[0] = 162000;
556 		intel_dp->num_common_rates = 1;
557 	}
558 }
559 
560 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
561 				       u8 lane_count)
562 {
563 	/*
564 	 * FIXME: we need to synchronize the current link parameters with
565 	 * hardware readout. Currently fast link training doesn't work on
566 	 * boot-up.
567 	 */
568 	if (link_rate == 0 ||
569 	    link_rate > intel_dp->max_link_rate)
570 		return false;
571 
572 	if (lane_count == 0 ||
573 	    lane_count > intel_dp_max_lane_count(intel_dp))
574 		return false;
575 
576 	return true;
577 }
578 
579 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
580 						     int link_rate,
581 						     u8 lane_count)
582 {
583 	const struct drm_display_mode *fixed_mode =
584 		intel_dp->attached_connector->panel.fixed_mode;
585 	int mode_rate, max_rate;
586 
587 	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
588 	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
589 	if (mode_rate > max_rate)
590 		return false;
591 
592 	return true;
593 }
594 
595 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
596 					    int link_rate, u8 lane_count)
597 {
598 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
599 	int index;
600 
601 	/*
602 	 * TODO: Enable fallback on MST links once MST link compute can handle
603 	 * the fallback params.
604 	 */
605 	if (intel_dp->is_mst) {
606 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
607 		return -1;
608 	}
609 
610 	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
611 		drm_dbg_kms(&i915->drm,
612 			    "Retrying Link training for eDP with max parameters\n");
613 		intel_dp->use_max_params = true;
614 		return 0;
615 	}
616 
617 	index = intel_dp_rate_index(intel_dp->common_rates,
618 				    intel_dp->num_common_rates,
619 				    link_rate);
620 	if (index > 0) {
621 		if (intel_dp_is_edp(intel_dp) &&
622 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
623 							      intel_dp_common_rate(intel_dp, index - 1),
624 							      lane_count)) {
625 			drm_dbg_kms(&i915->drm,
626 				    "Retrying Link training for eDP with same parameters\n");
627 			return 0;
628 		}
629 		intel_dp->max_link_rate = intel_dp_common_rate(intel_dp, index - 1);
630 		intel_dp->max_link_lane_count = lane_count;
631 	} else if (lane_count > 1) {
632 		if (intel_dp_is_edp(intel_dp) &&
633 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
634 							      intel_dp_max_common_rate(intel_dp),
635 							      lane_count >> 1)) {
636 			drm_dbg_kms(&i915->drm,
637 				    "Retrying Link training for eDP with same parameters\n");
638 			return 0;
639 		}
640 		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
641 		intel_dp->max_link_lane_count = lane_count >> 1;
642 	} else {
643 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
644 		return -1;
645 	}
646 
647 	return 0;
648 }
649 
650 u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
651 {
652 	return div_u64(mul_u32_u32(mode_clock, 1000000U),
653 		       DP_DSC_FEC_OVERHEAD_FACTOR);
654 }
655 
656 static int
657 small_joiner_ram_size_bits(struct drm_i915_private *i915)
658 {
659 	if (DISPLAY_VER(i915) >= 13)
660 		return 17280 * 8;
661 	else if (DISPLAY_VER(i915) >= 11)
662 		return 7680 * 8;
663 	else
664 		return 6144 * 8;
665 }
666 
667 static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
668 				       u32 link_clock, u32 lane_count,
669 				       u32 mode_clock, u32 mode_hdisplay,
670 				       bool bigjoiner,
671 				       u32 pipe_bpp)
672 {
673 	u32 bits_per_pixel, max_bpp_small_joiner_ram;
674 	int i;
675 
676 	/*
677 	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
678 	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
679 	 * for SST -> TimeSlotsPerMTP is 1,
680 	 * for MST -> TimeSlotsPerMTP has to be calculated
681 	 */
682 	bits_per_pixel = (link_clock * lane_count * 8) /
683 			 intel_dp_mode_to_fec_clock(mode_clock);
684 	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
685 
686 	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
687 	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
688 		mode_hdisplay;
689 
690 	if (bigjoiner)
691 		max_bpp_small_joiner_ram *= 2;
692 
693 	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
694 		    max_bpp_small_joiner_ram);
695 
696 	/*
697 	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
698 	 * check, output bpp from small joiner RAM check)
699 	 */
700 	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);
701 
702 	if (bigjoiner) {
703 		u32 max_bpp_bigjoiner =
704 			i915->max_cdclk_freq * 48 /
705 			intel_dp_mode_to_fec_clock(mode_clock);
706 
707 		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
708 		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
709 	}
710 
711 	/* Error out if the max bpp is less than smallest allowed valid bpp */
712 	if (bits_per_pixel < valid_dsc_bpp[0]) {
713 		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
714 			    bits_per_pixel, valid_dsc_bpp[0]);
715 		return 0;
716 	}
717 
718 	/* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */
719 	if (DISPLAY_VER(i915) >= 13) {
720 		bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1);
721 	} else {
722 		/* Find the nearest match in the array of known BPPs from VESA */
723 		for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
724 			if (bits_per_pixel < valid_dsc_bpp[i + 1])
725 				break;
726 		}
727 		bits_per_pixel = valid_dsc_bpp[i];
728 	}
729 
730 	/*
731 	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
732 	 * fractional part is 0
733 	 */
734 	return bits_per_pixel << 4;
735 }
736 
737 static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
738 				       int mode_clock, int mode_hdisplay,
739 				       bool bigjoiner)
740 {
741 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
742 	u8 min_slice_count, i;
743 	int max_slice_width;
744 
745 	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
746 		min_slice_count = DIV_ROUND_UP(mode_clock,
747 					       DP_DSC_MAX_ENC_THROUGHPUT_0);
748 	else
749 		min_slice_count = DIV_ROUND_UP(mode_clock,
750 					       DP_DSC_MAX_ENC_THROUGHPUT_1);
751 
752 	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
753 	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
754 		drm_dbg_kms(&i915->drm,
755 			    "Unsupported slice width %d by DP DSC Sink device\n",
756 			    max_slice_width);
757 		return 0;
758 	}
759 	/* Also take into account max slice width */
760 	min_slice_count = max_t(u8, min_slice_count,
761 				DIV_ROUND_UP(mode_hdisplay,
762 					     max_slice_width));
763 
764 	/* Find the closest match to the valid slice count values */
765 	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
766 		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;
767 
768 		if (test_slice_count >
769 		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
770 			break;
771 
772 		/* big joiner needs small joiner to be enabled */
773 		if (bigjoiner && test_slice_count < 4)
774 			continue;
775 
776 		if (min_slice_count <= test_slice_count)
777 			return test_slice_count;
778 	}
779 
780 	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
781 		    min_slice_count);
782 	return 0;
783 }
784 
785 static enum intel_output_format
786 intel_dp_output_format(struct drm_connector *connector,
787 		       const struct drm_display_mode *mode)
788 {
789 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
790 	const struct drm_display_info *info = &connector->display_info;
791 
792 	if (!connector->ycbcr_420_allowed ||
793 	    !drm_mode_is_420_only(info, mode))
794 		return INTEL_OUTPUT_FORMAT_RGB;
795 
796 	if (intel_dp->dfp.rgb_to_ycbcr &&
797 	    intel_dp->dfp.ycbcr_444_to_420)
798 		return INTEL_OUTPUT_FORMAT_RGB;
799 
800 	if (intel_dp->dfp.ycbcr_444_to_420)
801 		return INTEL_OUTPUT_FORMAT_YCBCR444;
802 	else
803 		return INTEL_OUTPUT_FORMAT_YCBCR420;
804 }
805 
806 int intel_dp_min_bpp(enum intel_output_format output_format)
807 {
808 	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
809 		return 6 * 3;
810 	else
811 		return 8 * 3;
812 }
813 
814 static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
815 {
816 	/*
817 	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
818 	 * format of the number of bytes per pixel will be half the number
819 	 * of bytes of RGB pixel.
820 	 */
821 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
822 		bpp /= 2;
823 
824 	return bpp;
825 }
826 
827 static int
828 intel_dp_mode_min_output_bpp(struct drm_connector *connector,
829 			     const struct drm_display_mode *mode)
830 {
831 	enum intel_output_format output_format =
832 		intel_dp_output_format(connector, mode);
833 
834 	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
835 }
836 
837 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
838 				  int hdisplay)
839 {
840 	/*
841 	 * Older platforms don't like hdisplay==4096 with DP.
842 	 *
843 	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
844 	 * and frame counter increment), but we don't get vblank interrupts,
845 	 * and the pipe underruns immediately. The link also doesn't seem
846 	 * to get trained properly.
847 	 *
848 	 * On CHV the vblank interrupts don't seem to disappear but
849 	 * otherwise the symptoms are similar.
850 	 *
851 	 * TODO: confirm the behaviour on HSW+
852 	 */
853 	return hdisplay == 4096 && !HAS_DDI(dev_priv);
854 }
855 
856 static enum drm_mode_status
857 intel_dp_mode_valid_downstream(struct intel_connector *connector,
858 			       const struct drm_display_mode *mode,
859 			       int target_clock)
860 {
861 	struct intel_dp *intel_dp = intel_attached_dp(connector);
862 	const struct drm_display_info *info = &connector->base.display_info;
863 	int tmds_clock;
864 
865 	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
866 	if (intel_dp->dfp.pcon_max_frl_bw) {
867 		int target_bw;
868 		int max_frl_bw;
869 		int bpp = intel_dp_mode_min_output_bpp(&connector->base, mode);
870 
871 		target_bw = bpp * target_clock;
872 
873 		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
874 
875 		/* converting bw from Gbps to Kbps*/
876 		max_frl_bw = max_frl_bw * 1000000;
877 
878 		if (target_bw > max_frl_bw)
879 			return MODE_CLOCK_HIGH;
880 
881 		return MODE_OK;
882 	}
883 
884 	if (intel_dp->dfp.max_dotclock &&
885 	    target_clock > intel_dp->dfp.max_dotclock)
886 		return MODE_CLOCK_HIGH;
887 
888 	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
889 	tmds_clock = target_clock;
890 	if (drm_mode_is_420_only(info, mode))
891 		tmds_clock /= 2;
892 
893 	if (intel_dp->dfp.min_tmds_clock &&
894 	    tmds_clock < intel_dp->dfp.min_tmds_clock)
895 		return MODE_CLOCK_LOW;
896 	if (intel_dp->dfp.max_tmds_clock &&
897 	    tmds_clock > intel_dp->dfp.max_tmds_clock)
898 		return MODE_CLOCK_HIGH;
899 
900 	return MODE_OK;
901 }
902 
903 static bool intel_dp_need_bigjoiner(struct intel_dp *intel_dp,
904 				    int hdisplay, int clock)
905 {
906 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
907 
908 	if (!intel_dp_can_bigjoiner(intel_dp))
909 		return false;
910 
911 	return clock > i915->max_dotclk_freq || hdisplay > 5120;
912 }
913 
914 static enum drm_mode_status
915 intel_dp_mode_valid(struct drm_connector *connector,
916 		    struct drm_display_mode *mode)
917 {
918 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
919 	struct intel_connector *intel_connector = to_intel_connector(connector);
920 	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
921 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
922 	int target_clock = mode->clock;
923 	int max_rate, mode_rate, max_lanes, max_link_clock;
924 	int max_dotclk = dev_priv->max_dotclk_freq;
925 	u16 dsc_max_output_bpp = 0;
926 	u8 dsc_slice_count = 0;
927 	enum drm_mode_status status;
928 	bool dsc = false, bigjoiner = false;
929 
930 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
931 		return MODE_NO_DBLESCAN;
932 
933 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
934 		return MODE_H_ILLEGAL;
935 
936 	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
937 		status = intel_panel_mode_valid(intel_connector, mode);
938 		if (status != MODE_OK)
939 			return status;
940 
941 		target_clock = fixed_mode->clock;
942 	}
943 
944 	if (mode->clock < 10000)
945 		return MODE_CLOCK_LOW;
946 
947 	if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) {
948 		bigjoiner = true;
949 		max_dotclk *= 2;
950 	}
951 	if (target_clock > max_dotclk)
952 		return MODE_CLOCK_HIGH;
953 
954 	max_link_clock = intel_dp_max_link_rate(intel_dp);
955 	max_lanes = intel_dp_max_lane_count(intel_dp);
956 
957 	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
958 	mode_rate = intel_dp_link_required(target_clock,
959 					   intel_dp_mode_min_output_bpp(connector, mode));
960 
961 	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
962 		return MODE_H_ILLEGAL;
963 
964 	/*
965 	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
966 	 * integer value since we support only integer values of bpp.
967 	 */
968 	if (DISPLAY_VER(dev_priv) >= 10 &&
969 	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
970 		/*
971 		 * TBD pass the connector BPC,
972 		 * for now U8_MAX so that max BPC on that platform would be picked
973 		 */
974 		int pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, U8_MAX);
975 
976 		if (intel_dp_is_edp(intel_dp)) {
977 			dsc_max_output_bpp =
978 				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
979 			dsc_slice_count =
980 				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
981 								true);
982 		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
983 			dsc_max_output_bpp =
984 				intel_dp_dsc_get_output_bpp(dev_priv,
985 							    max_link_clock,
986 							    max_lanes,
987 							    target_clock,
988 							    mode->hdisplay,
989 							    bigjoiner,
990 							    pipe_bpp) >> 4;
991 			dsc_slice_count =
992 				intel_dp_dsc_get_slice_count(intel_dp,
993 							     target_clock,
994 							     mode->hdisplay,
995 							     bigjoiner);
996 		}
997 
998 		dsc = dsc_max_output_bpp && dsc_slice_count;
999 	}
1000 
1001 	/*
1002 	 * Big joiner configuration needs DSC for TGL which is not true for
1003 	 * XE_LPD where uncompressed joiner is supported.
1004 	 */
1005 	if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc)
1006 		return MODE_CLOCK_HIGH;
1007 
1008 	if (mode_rate > max_rate && !dsc)
1009 		return MODE_CLOCK_HIGH;
1010 
1011 	status = intel_dp_mode_valid_downstream(intel_connector,
1012 						mode, target_clock);
1013 	if (status != MODE_OK)
1014 		return status;
1015 
1016 	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
1017 }
1018 
1019 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915)
1020 {
1021 	return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915);
1022 }
1023 
1024 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915)
1025 {
1026 	return DISPLAY_VER(i915) >= 10;
1027 }
1028 
1029 static void snprintf_int_array(char *str, size_t len,
1030 			       const int *array, int nelem)
1031 {
1032 	int i;
1033 
1034 	str[0] = '\0';
1035 
1036 	for (i = 0; i < nelem; i++) {
1037 		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1038 		if (r >= len)
1039 			return;
1040 		str += r;
1041 		len -= r;
1042 	}
1043 }
1044 
1045 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1046 {
1047 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1048 	char str[128]; /* FIXME: too big for stack? */
1049 
1050 	if (!drm_debug_enabled(DRM_UT_KMS))
1051 		return;
1052 
1053 	snprintf_int_array(str, sizeof(str),
1054 			   intel_dp->source_rates, intel_dp->num_source_rates);
1055 	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1056 
1057 	snprintf_int_array(str, sizeof(str),
1058 			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1059 	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1060 
1061 	snprintf_int_array(str, sizeof(str),
1062 			   intel_dp->common_rates, intel_dp->num_common_rates);
1063 	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1064 }
1065 
1066 int
1067 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1068 {
1069 	int len;
1070 
1071 	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1072 
1073 	return intel_dp_common_rate(intel_dp, len - 1);
1074 }
1075 
1076 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1077 {
1078 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1079 	int i = intel_dp_rate_index(intel_dp->sink_rates,
1080 				    intel_dp->num_sink_rates, rate);
1081 
1082 	if (drm_WARN_ON(&i915->drm, i < 0))
1083 		i = 0;
1084 
1085 	return i;
1086 }
1087 
1088 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1089 			   u8 *link_bw, u8 *rate_select)
1090 {
1091 	/* eDP 1.4 rate select method. */
1092 	if (intel_dp->use_rate_select) {
1093 		*link_bw = 0;
1094 		*rate_select =
1095 			intel_dp_rate_select(intel_dp, port_clock);
1096 	} else {
1097 		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1098 		*rate_select = 0;
1099 	}
1100 }
1101 
1102 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1103 					 const struct intel_crtc_state *pipe_config)
1104 {
1105 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1106 
1107 	/* On TGL, FEC is supported on all Pipes */
1108 	if (DISPLAY_VER(dev_priv) >= 12)
1109 		return true;
1110 
1111 	if (DISPLAY_VER(dev_priv) == 11 && pipe_config->cpu_transcoder != TRANSCODER_A)
1112 		return true;
1113 
1114 	return false;
1115 }
1116 
1117 static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
1118 				  const struct intel_crtc_state *pipe_config)
1119 {
1120 	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
1121 		drm_dp_sink_supports_fec(intel_dp->fec_capable);
1122 }
1123 
1124 static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1125 				  const struct intel_crtc_state *crtc_state)
1126 {
1127 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1128 		return false;
1129 
1130 	return intel_dsc_source_support(crtc_state) &&
1131 		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
1132 }
1133 
1134 static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
1135 				   const struct intel_crtc_state *crtc_state)
1136 {
1137 	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
1138 		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
1139 		 intel_dp->dfp.ycbcr_444_to_420);
1140 }
1141 
1142 static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
1143 				    const struct intel_crtc_state *crtc_state, int bpc)
1144 {
1145 	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;
1146 
1147 	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
1148 		clock /= 2;
1149 
1150 	return clock;
1151 }
1152 
1153 static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
1154 					   const struct intel_crtc_state *crtc_state, int bpc)
1155 {
1156 	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);
1157 
1158 	if (intel_dp->dfp.min_tmds_clock &&
1159 	    tmds_clock < intel_dp->dfp.min_tmds_clock)
1160 		return false;
1161 
1162 	if (intel_dp->dfp.max_tmds_clock &&
1163 	    tmds_clock > intel_dp->dfp.max_tmds_clock)
1164 		return false;
1165 
1166 	return true;
1167 }
1168 
1169 static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
1170 					      const struct intel_crtc_state *crtc_state,
1171 					      int bpc)
1172 {
1173 
1174 	return intel_hdmi_deep_color_possible(crtc_state, bpc,
1175 					      intel_dp->has_hdmi_sink,
1176 					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
1177 		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
1178 }
1179 
1180 static int intel_dp_max_bpp(struct intel_dp *intel_dp,
1181 			    const struct intel_crtc_state *crtc_state)
1182 {
1183 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1184 	struct intel_connector *intel_connector = intel_dp->attached_connector;
1185 	int bpp, bpc;
1186 
1187 	bpc = crtc_state->pipe_bpp / 3;
1188 
1189 	if (intel_dp->dfp.max_bpc)
1190 		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);
1191 
1192 	if (intel_dp->dfp.min_tmds_clock) {
1193 		for (; bpc >= 10; bpc -= 2) {
1194 			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
1195 				break;
1196 		}
1197 	}
1198 
1199 	bpp = bpc * 3;
1200 	if (intel_dp_is_edp(intel_dp)) {
1201 		/* Get bpp from vbt only for panels that dont have bpp in edid */
1202 		if (intel_connector->base.display_info.bpc == 0 &&
1203 		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1204 			drm_dbg_kms(&dev_priv->drm,
1205 				    "clamping bpp for eDP panel to BIOS-provided %i\n",
1206 				    dev_priv->vbt.edp.bpp);
1207 			bpp = dev_priv->vbt.edp.bpp;
1208 		}
1209 	}
1210 
1211 	return bpp;
1212 }
1213 
1214 /* Adjust link config limits based on compliance test requests. */
1215 void
1216 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1217 				  struct intel_crtc_state *pipe_config,
1218 				  struct link_config_limits *limits)
1219 {
1220 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1221 
1222 	/* For DP Compliance we override the computed bpp for the pipe */
1223 	if (intel_dp->compliance.test_data.bpc != 0) {
1224 		int bpp = 3 * intel_dp->compliance.test_data.bpc;
1225 
1226 		limits->min_bpp = limits->max_bpp = bpp;
1227 		pipe_config->dither_force_disable = bpp == 6 * 3;
1228 
1229 		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1230 	}
1231 
1232 	/* Use values requested by Compliance Test Request */
1233 	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1234 		int index;
1235 
1236 		/* Validate the compliance test data since max values
1237 		 * might have changed due to link train fallback.
1238 		 */
1239 		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1240 					       intel_dp->compliance.test_lane_count)) {
1241 			index = intel_dp_rate_index(intel_dp->common_rates,
1242 						    intel_dp->num_common_rates,
1243 						    intel_dp->compliance.test_link_rate);
1244 			if (index >= 0)
1245 				limits->min_rate = limits->max_rate =
1246 					intel_dp->compliance.test_link_rate;
1247 			limits->min_lane_count = limits->max_lane_count =
1248 				intel_dp->compliance.test_lane_count;
1249 		}
1250 	}
1251 }
1252 
1253 /* Optimize link config in order: max bpp, min clock, min lanes */
1254 static int
1255 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1256 				  struct intel_crtc_state *pipe_config,
1257 				  const struct link_config_limits *limits)
1258 {
1259 	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1260 	int bpp, i, lane_count;
1261 	int mode_rate, link_rate, link_avail;
1262 
1263 	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1264 		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1265 
1266 		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1267 						   output_bpp);
1268 
1269 		for (i = 0; i < intel_dp->num_common_rates; i++) {
1270 			link_rate = intel_dp_common_rate(intel_dp, i);
1271 			if (link_rate < limits->min_rate ||
1272 			    link_rate > limits->max_rate)
1273 				continue;
1274 
1275 			for (lane_count = limits->min_lane_count;
1276 			     lane_count <= limits->max_lane_count;
1277 			     lane_count <<= 1) {
1278 				link_avail = intel_dp_max_data_rate(link_rate,
1279 								    lane_count);
1280 
1281 				if (mode_rate <= link_avail) {
1282 					pipe_config->lane_count = lane_count;
1283 					pipe_config->pipe_bpp = bpp;
1284 					pipe_config->port_clock = link_rate;
1285 
1286 					return 0;
1287 				}
1288 			}
1289 		}
1290 	}
1291 
1292 	return -EINVAL;
1293 }
1294 
1295 static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 max_req_bpc)
1296 {
1297 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1298 	int i, num_bpc;
1299 	u8 dsc_bpc[3] = {0};
1300 	u8 dsc_max_bpc;
1301 
1302 	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
1303 	if (DISPLAY_VER(i915) >= 12)
1304 		dsc_max_bpc = min_t(u8, 12, max_req_bpc);
1305 	else
1306 		dsc_max_bpc = min_t(u8, 10, max_req_bpc);
1307 
1308 	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
1309 						       dsc_bpc);
1310 	for (i = 0; i < num_bpc; i++) {
1311 		if (dsc_max_bpc >= dsc_bpc[i])
1312 			return dsc_bpc[i] * 3;
1313 	}
1314 
1315 	return 0;
1316 }
1317 
1318 #define DSC_SUPPORTED_VERSION_MIN		1
1319 
1320 static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
1321 				       struct intel_crtc_state *crtc_state)
1322 {
1323 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1324 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1325 	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
1326 	u8 line_buf_depth;
1327 	int ret;
1328 
1329 	/*
1330 	 * RC_MODEL_SIZE is currently a constant across all configurations.
1331 	 *
1332 	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
1333 	 * DP_DSC_RC_BUF_SIZE for this.
1334 	 */
1335 	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;
1336 
1337 	/*
1338 	 * Slice Height of 8 works for all currently available panels. So start
1339 	 * with that if pic_height is an integral multiple of 8. Eventually add
1340 	 * logic to try multiple slice heights.
1341 	 */
1342 	if (vdsc_cfg->pic_height % 8 == 0)
1343 		vdsc_cfg->slice_height = 8;
1344 	else if (vdsc_cfg->pic_height % 4 == 0)
1345 		vdsc_cfg->slice_height = 4;
1346 	else
1347 		vdsc_cfg->slice_height = 2;
1348 
1349 	ret = intel_dsc_compute_params(crtc_state);
1350 	if (ret)
1351 		return ret;
1352 
1353 	vdsc_cfg->dsc_version_major =
1354 		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
1355 		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
1356 	vdsc_cfg->dsc_version_minor =
1357 		min(DSC_SUPPORTED_VERSION_MIN,
1358 		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
1359 		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);
1360 
1361 	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
1362 		DP_DSC_RGB;
1363 
1364 	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
1365 	if (!line_buf_depth) {
1366 		drm_dbg_kms(&i915->drm,
1367 			    "DSC Sink Line Buffer Depth invalid\n");
1368 		return -EINVAL;
1369 	}
1370 
1371 	if (vdsc_cfg->dsc_version_minor == 2)
1372 		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
1373 			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
1374 	else
1375 		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
1376 			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;
1377 
1378 	vdsc_cfg->block_pred_enable =
1379 		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
1380 		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;
1381 
1382 	return drm_dsc_compute_rc_parameters(vdsc_cfg);
1383 }
1384 
1385 static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
1386 				       struct intel_crtc_state *pipe_config,
1387 				       struct drm_connector_state *conn_state,
1388 				       struct link_config_limits *limits)
1389 {
1390 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1391 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1392 	const struct drm_display_mode *adjusted_mode =
1393 		&pipe_config->hw.adjusted_mode;
1394 	int pipe_bpp;
1395 	int ret;
1396 
1397 	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
1398 		intel_dp_supports_fec(intel_dp, pipe_config);
1399 
1400 	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
1401 		return -EINVAL;
1402 
1403 	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, conn_state->max_requested_bpc);
1404 
1405 	/* Min Input BPC for ICL+ is 8 */
1406 	if (pipe_bpp < 8 * 3) {
1407 		drm_dbg_kms(&dev_priv->drm,
1408 			    "No DSC support for less than 8bpc\n");
1409 		return -EINVAL;
1410 	}
1411 
1412 	/*
1413 	 * For now enable DSC for max bpp, max link rate, max lane count.
1414 	 * Optimize this later for the minimum possible link rate/lane count
1415 	 * with DSC enabled for the requested mode.
1416 	 */
1417 	pipe_config->pipe_bpp = pipe_bpp;
1418 	pipe_config->port_clock = limits->max_rate;
1419 	pipe_config->lane_count = limits->max_lane_count;
1420 
1421 	if (intel_dp_is_edp(intel_dp)) {
1422 		pipe_config->dsc.compressed_bpp =
1423 			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
1424 			      pipe_config->pipe_bpp);
1425 		pipe_config->dsc.slice_count =
1426 			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
1427 							true);
1428 	} else {
1429 		u16 dsc_max_output_bpp;
1430 		u8 dsc_dp_slice_count;
1431 
1432 		dsc_max_output_bpp =
1433 			intel_dp_dsc_get_output_bpp(dev_priv,
1434 						    pipe_config->port_clock,
1435 						    pipe_config->lane_count,
1436 						    adjusted_mode->crtc_clock,
1437 						    adjusted_mode->crtc_hdisplay,
1438 						    pipe_config->bigjoiner,
1439 						    pipe_bpp);
1440 		dsc_dp_slice_count =
1441 			intel_dp_dsc_get_slice_count(intel_dp,
1442 						     adjusted_mode->crtc_clock,
1443 						     adjusted_mode->crtc_hdisplay,
1444 						     pipe_config->bigjoiner);
1445 		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
1446 			drm_dbg_kms(&dev_priv->drm,
1447 				    "Compressed BPP/Slice Count not supported\n");
1448 			return -EINVAL;
1449 		}
1450 		pipe_config->dsc.compressed_bpp = min_t(u16,
1451 							       dsc_max_output_bpp >> 4,
1452 							       pipe_config->pipe_bpp);
1453 		pipe_config->dsc.slice_count = dsc_dp_slice_count;
1454 	}
1455 
1456 	/* As of today we support DSC for only RGB */
1457 	if (intel_dp->force_dsc_bpp) {
1458 		if (intel_dp->force_dsc_bpp >= 8 &&
1459 		    intel_dp->force_dsc_bpp < pipe_bpp) {
1460 			drm_dbg_kms(&dev_priv->drm,
1461 				    "DSC BPP forced to %d",
1462 				    intel_dp->force_dsc_bpp);
1463 			pipe_config->dsc.compressed_bpp =
1464 						intel_dp->force_dsc_bpp;
1465 		} else {
1466 			drm_dbg_kms(&dev_priv->drm,
1467 				    "Invalid DSC BPP %d",
1468 				    intel_dp->force_dsc_bpp);
1469 		}
1470 	}
1471 
1472 	/*
1473 	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
1474 	 * is greater than the maximum Cdclock and if slice count is even
1475 	 * then we need to use 2 VDSC instances.
1476 	 */
1477 	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
1478 	    pipe_config->bigjoiner) {
1479 		if (pipe_config->dsc.slice_count < 2) {
1480 			drm_dbg_kms(&dev_priv->drm,
1481 				    "Cannot split stream to use 2 VDSC instances\n");
1482 			return -EINVAL;
1483 		}
1484 
1485 		pipe_config->dsc.dsc_split = true;
1486 	}
1487 
1488 	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
1489 	if (ret < 0) {
1490 		drm_dbg_kms(&dev_priv->drm,
1491 			    "Cannot compute valid DSC parameters for Input Bpp = %d "
1492 			    "Compressed BPP = %d\n",
1493 			    pipe_config->pipe_bpp,
1494 			    pipe_config->dsc.compressed_bpp);
1495 		return ret;
1496 	}
1497 
1498 	pipe_config->dsc.compression_enable = true;
1499 	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
1500 		    "Compressed Bpp = %d Slice Count = %d\n",
1501 		    pipe_config->pipe_bpp,
1502 		    pipe_config->dsc.compressed_bpp,
1503 		    pipe_config->dsc.slice_count);
1504 
1505 	return 0;
1506 }
1507 
1508 static int
1509 intel_dp_compute_link_config(struct intel_encoder *encoder,
1510 			     struct intel_crtc_state *pipe_config,
1511 			     struct drm_connector_state *conn_state)
1512 {
1513 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1514 	const struct drm_display_mode *adjusted_mode =
1515 		&pipe_config->hw.adjusted_mode;
1516 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1517 	struct link_config_limits limits;
1518 	int ret;
1519 
1520 	limits.min_rate = intel_dp_common_rate(intel_dp, 0);
1521 	limits.max_rate = intel_dp_max_link_rate(intel_dp);
1522 
1523 	limits.min_lane_count = 1;
1524 	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);
1525 
1526 	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
1527 	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
1528 
1529 	if (intel_dp->use_max_params) {
1530 		/*
1531 		 * Use the maximum clock and number of lanes the eDP panel
1532 		 * advertizes being capable of in case the initial fast
1533 		 * optimal params failed us. The panels are generally
1534 		 * designed to support only a single clock and lane
1535 		 * configuration, and typically on older panels these
1536 		 * values correspond to the native resolution of the panel.
1537 		 */
1538 		limits.min_lane_count = limits.max_lane_count;
1539 		limits.min_rate = limits.max_rate;
1540 	}
1541 
1542 	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);
1543 
1544 	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
1545 		    "max rate %d max bpp %d pixel clock %iKHz\n",
1546 		    limits.max_lane_count, limits.max_rate,
1547 		    limits.max_bpp, adjusted_mode->crtc_clock);
1548 
1549 	if (intel_dp_need_bigjoiner(intel_dp, adjusted_mode->crtc_hdisplay,
1550 				    adjusted_mode->crtc_clock))
1551 		pipe_config->bigjoiner = true;
1552 
1553 	/*
1554 	 * Optimize for slow and wide for everything, because there are some
1555 	 * eDP 1.3 and 1.4 panels don't work well with fast and narrow.
1556 	 */
1557 	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
1558 
1559 	/*
1560 	 * Pipe joiner needs compression upto display12 due to BW limitation. DG2
1561 	 * onwards pipe joiner can be enabled without compression.
1562 	 */
1563 	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
1564 	if (ret || intel_dp->force_dsc_en || (DISPLAY_VER(i915) < 13 &&
1565 					      pipe_config->bigjoiner)) {
1566 		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
1567 						  conn_state, &limits);
1568 		if (ret < 0)
1569 			return ret;
1570 	}
1571 
1572 	if (pipe_config->dsc.compression_enable) {
1573 		drm_dbg_kms(&i915->drm,
1574 			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
1575 			    pipe_config->lane_count, pipe_config->port_clock,
1576 			    pipe_config->pipe_bpp,
1577 			    pipe_config->dsc.compressed_bpp);
1578 
1579 		drm_dbg_kms(&i915->drm,
1580 			    "DP link rate required %i available %i\n",
1581 			    intel_dp_link_required(adjusted_mode->crtc_clock,
1582 						   pipe_config->dsc.compressed_bpp),
1583 			    intel_dp_max_data_rate(pipe_config->port_clock,
1584 						   pipe_config->lane_count));
1585 	} else {
1586 		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
1587 			    pipe_config->lane_count, pipe_config->port_clock,
1588 			    pipe_config->pipe_bpp);
1589 
1590 		drm_dbg_kms(&i915->drm,
1591 			    "DP link rate required %i available %i\n",
1592 			    intel_dp_link_required(adjusted_mode->crtc_clock,
1593 						   pipe_config->pipe_bpp),
1594 			    intel_dp_max_data_rate(pipe_config->port_clock,
1595 						   pipe_config->lane_count));
1596 	}
1597 	return 0;
1598 }
1599 
1600 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
1601 				  const struct drm_connector_state *conn_state)
1602 {
1603 	const struct intel_digital_connector_state *intel_conn_state =
1604 		to_intel_digital_connector_state(conn_state);
1605 	const struct drm_display_mode *adjusted_mode =
1606 		&crtc_state->hw.adjusted_mode;
1607 
1608 	/*
1609 	 * Our YCbCr output is always limited range.
1610 	 * crtc_state->limited_color_range only applies to RGB,
1611 	 * and it must never be set for YCbCr or we risk setting
1612 	 * some conflicting bits in PIPECONF which will mess up
1613 	 * the colors on the monitor.
1614 	 */
1615 	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
1616 		return false;
1617 
1618 	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1619 		/*
1620 		 * See:
1621 		 * CEA-861-E - 5.1 Default Encoding Parameters
1622 		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1623 		 */
1624 		return crtc_state->pipe_bpp != 18 &&
1625 			drm_default_rgb_quant_range(adjusted_mode) ==
1626 			HDMI_QUANTIZATION_RANGE_LIMITED;
1627 	} else {
1628 		return intel_conn_state->broadcast_rgb ==
1629 			INTEL_BROADCAST_RGB_LIMITED;
1630 	}
1631 }
1632 
1633 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
1634 				    enum port port)
1635 {
1636 	if (IS_G4X(dev_priv))
1637 		return false;
1638 	if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A)
1639 		return false;
1640 
1641 	return true;
1642 }
1643 
1644 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
1645 					     const struct drm_connector_state *conn_state,
1646 					     struct drm_dp_vsc_sdp *vsc)
1647 {
1648 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1649 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1650 
1651 	/*
1652 	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
1653 	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
1654 	 * Colorimetry Format indication.
1655 	 */
1656 	vsc->revision = 0x5;
1657 	vsc->length = 0x13;
1658 
1659 	/* DP 1.4a spec, Table 2-120 */
1660 	switch (crtc_state->output_format) {
1661 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1662 		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
1663 		break;
1664 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1665 		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
1666 		break;
1667 	case INTEL_OUTPUT_FORMAT_RGB:
1668 	default:
1669 		vsc->pixelformat = DP_PIXELFORMAT_RGB;
1670 	}
1671 
1672 	switch (conn_state->colorspace) {
1673 	case DRM_MODE_COLORIMETRY_BT709_YCC:
1674 		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
1675 		break;
1676 	case DRM_MODE_COLORIMETRY_XVYCC_601:
1677 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
1678 		break;
1679 	case DRM_MODE_COLORIMETRY_XVYCC_709:
1680 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
1681 		break;
1682 	case DRM_MODE_COLORIMETRY_SYCC_601:
1683 		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
1684 		break;
1685 	case DRM_MODE_COLORIMETRY_OPYCC_601:
1686 		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
1687 		break;
1688 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
1689 		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
1690 		break;
1691 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
1692 		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
1693 		break;
1694 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
1695 		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
1696 		break;
1697 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
1698 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
1699 		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
1700 		break;
1701 	default:
1702 		/*
1703 		 * RGB->YCBCR color conversion uses the BT.709
1704 		 * color space.
1705 		 */
1706 		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1707 			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
1708 		else
1709 			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
1710 		break;
1711 	}
1712 
1713 	vsc->bpc = crtc_state->pipe_bpp / 3;
1714 
1715 	/* only RGB pixelformat supports 6 bpc */
1716 	drm_WARN_ON(&dev_priv->drm,
1717 		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);
1718 
1719 	/* all YCbCr are always limited range */
1720 	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
1721 	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
1722 }
1723 
1724 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
1725 				     struct intel_crtc_state *crtc_state,
1726 				     const struct drm_connector_state *conn_state)
1727 {
1728 	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;
1729 
1730 	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
1731 	if (crtc_state->has_psr)
1732 		return;
1733 
1734 	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1735 		return;
1736 
1737 	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
1738 	vsc->sdp_type = DP_SDP_VSC;
1739 	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
1740 					 &crtc_state->infoframes.vsc);
1741 }
1742 
1743 void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
1744 				  const struct intel_crtc_state *crtc_state,
1745 				  const struct drm_connector_state *conn_state,
1746 				  struct drm_dp_vsc_sdp *vsc)
1747 {
1748 	vsc->sdp_type = DP_SDP_VSC;
1749 
1750 	if (crtc_state->has_psr2) {
1751 		if (intel_dp->psr.colorimetry_support &&
1752 		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
1753 			/* [PSR2, +Colorimetry] */
1754 			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
1755 							 vsc);
1756 		} else {
1757 			/*
1758 			 * [PSR2, -Colorimetry]
1759 			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
1760 			 * 3D stereo + PSR/PSR2 + Y-coordinate.
1761 			 */
1762 			vsc->revision = 0x4;
1763 			vsc->length = 0xe;
1764 		}
1765 	} else {
1766 		/*
1767 		 * [PSR1]
1768 		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
1769 		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
1770 		 * higher).
1771 		 */
1772 		vsc->revision = 0x2;
1773 		vsc->length = 0x8;
1774 	}
1775 }
1776 
1777 static void
1778 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
1779 					    struct intel_crtc_state *crtc_state,
1780 					    const struct drm_connector_state *conn_state)
1781 {
1782 	int ret;
1783 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1784 	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;
1785 
1786 	if (!conn_state->hdr_output_metadata)
1787 		return;
1788 
1789 	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);
1790 
1791 	if (ret) {
1792 		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
1793 		return;
1794 	}
1795 
1796 	crtc_state->infoframes.enable |=
1797 		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
1798 }
1799 
1800 int
1801 intel_dp_compute_config(struct intel_encoder *encoder,
1802 			struct intel_crtc_state *pipe_config,
1803 			struct drm_connector_state *conn_state)
1804 {
1805 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1806 	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1807 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1808 	enum port port = encoder->port;
1809 	struct intel_connector *intel_connector = intel_dp->attached_connector;
1810 	struct intel_digital_connector_state *intel_conn_state =
1811 		to_intel_digital_connector_state(conn_state);
1812 	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CONSTANT_N);
1813 	int ret = 0, output_bpp;
1814 
1815 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1816 		pipe_config->has_pch_encoder = true;
1817 
1818 	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
1819 							    adjusted_mode);
1820 
1821 	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
1822 		ret = intel_panel_fitting(pipe_config, conn_state);
1823 		if (ret)
1824 			return ret;
1825 	}
1826 
1827 	if (!intel_dp_port_has_audio(dev_priv, port))
1828 		pipe_config->has_audio = false;
1829 	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1830 		pipe_config->has_audio = intel_dp->has_audio;
1831 	else
1832 		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1833 
1834 	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1835 		ret = intel_panel_compute_config(intel_connector, adjusted_mode);
1836 		if (ret)
1837 			return ret;
1838 
1839 		ret = intel_panel_fitting(pipe_config, conn_state);
1840 		if (ret)
1841 			return ret;
1842 	}
1843 
1844 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1845 		return -EINVAL;
1846 
1847 	if (HAS_GMCH(dev_priv) &&
1848 	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1849 		return -EINVAL;
1850 
1851 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1852 		return -EINVAL;
1853 
1854 	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
1855 		return -EINVAL;
1856 
1857 	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
1858 	if (ret < 0)
1859 		return ret;
1860 
1861 	pipe_config->limited_color_range =
1862 		intel_dp_limited_color_range(pipe_config, conn_state);
1863 
1864 	if (pipe_config->dsc.compression_enable)
1865 		output_bpp = pipe_config->dsc.compressed_bpp;
1866 	else
1867 		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
1868 						 pipe_config->pipe_bpp);
1869 
1870 	if (intel_dp->mso_link_count) {
1871 		int n = intel_dp->mso_link_count;
1872 		int overlap = intel_dp->mso_pixel_overlap;
1873 
1874 		pipe_config->splitter.enable = true;
1875 		pipe_config->splitter.link_count = n;
1876 		pipe_config->splitter.pixel_overlap = overlap;
1877 
1878 		drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n",
1879 			    n, overlap);
1880 
1881 		adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap;
1882 		adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap;
1883 		adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap;
1884 		adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap;
1885 		adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap;
1886 		adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap;
1887 		adjusted_mode->crtc_clock /= n;
1888 	}
1889 
1890 	intel_link_compute_m_n(output_bpp,
1891 			       pipe_config->lane_count,
1892 			       adjusted_mode->crtc_clock,
1893 			       pipe_config->port_clock,
1894 			       &pipe_config->dp_m_n,
1895 			       constant_n, pipe_config->fec_enable);
1896 
1897 	/* FIXME: abstract this better */
1898 	if (pipe_config->splitter.enable)
1899 		pipe_config->dp_m_n.gmch_m *= pipe_config->splitter.link_count;
1900 
1901 	if (!HAS_DDI(dev_priv))
1902 		g4x_dp_set_clock(encoder, pipe_config);
1903 
1904 	intel_vrr_compute_config(pipe_config, conn_state);
1905 	intel_psr_compute_config(intel_dp, pipe_config, conn_state);
1906 	intel_drrs_compute_config(intel_dp, pipe_config, output_bpp,
1907 				  constant_n);
1908 	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
1909 	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
1910 
1911 	return 0;
1912 }
1913 
1914 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1915 			      int link_rate, int lane_count)
1916 {
1917 	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
1918 	intel_dp->link_trained = false;
1919 	intel_dp->link_rate = link_rate;
1920 	intel_dp->lane_count = lane_count;
1921 }
1922 
1923 static void intel_dp_reset_max_link_params(struct intel_dp *intel_dp)
1924 {
1925 	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
1926 	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
1927 }
1928 
1929 /* Enable backlight PWM and backlight PP control. */
1930 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1931 			    const struct drm_connector_state *conn_state)
1932 {
1933 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
1934 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1935 
1936 	if (!intel_dp_is_edp(intel_dp))
1937 		return;
1938 
1939 	drm_dbg_kms(&i915->drm, "\n");
1940 
1941 	intel_backlight_enable(crtc_state, conn_state);
1942 	intel_pps_backlight_on(intel_dp);
1943 }
1944 
1945 /* Disable backlight PP control and backlight PWM. */
1946 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
1947 {
1948 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
1949 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1950 
1951 	if (!intel_dp_is_edp(intel_dp))
1952 		return;
1953 
1954 	drm_dbg_kms(&i915->drm, "\n");
1955 
1956 	intel_pps_backlight_off(intel_dp);
1957 	intel_backlight_disable(old_conn_state);
1958 }
1959 
1960 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
1961 {
1962 	/*
1963 	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
1964 	 * be capable of signalling downstream hpd with a long pulse.
1965 	 * Whether or not that means D3 is safe to use is not clear,
1966 	 * but let's assume so until proven otherwise.
1967 	 *
1968 	 * FIXME should really check all downstream ports...
1969 	 */
1970 	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
1971 		drm_dp_is_branch(intel_dp->dpcd) &&
1972 		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
1973 }
1974 
1975 void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
1976 					   const struct intel_crtc_state *crtc_state,
1977 					   bool enable)
1978 {
1979 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1980 	int ret;
1981 
1982 	if (!crtc_state->dsc.compression_enable)
1983 		return;
1984 
1985 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
1986 				 enable ? DP_DECOMPRESSION_EN : 0);
1987 	if (ret < 0)
1988 		drm_dbg_kms(&i915->drm,
1989 			    "Failed to %s sink decompression state\n",
1990 			    enabledisable(enable));
1991 }
1992 
1993 static void
1994 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
1995 {
1996 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1997 	u8 oui[] = { 0x00, 0xaa, 0x01 };
1998 	u8 buf[3] = { 0 };
1999 
2000 	/*
2001 	 * During driver init, we want to be careful and avoid changing the source OUI if it's
2002 	 * already set to what we want, so as to avoid clearing any state by accident
2003 	 */
2004 	if (careful) {
2005 		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
2006 			drm_err(&i915->drm, "Failed to read source OUI\n");
2007 
2008 		if (memcmp(oui, buf, sizeof(oui)) == 0)
2009 			return;
2010 	}
2011 
2012 	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
2013 		drm_err(&i915->drm, "Failed to write source OUI\n");
2014 
2015 	intel_dp->last_oui_write = jiffies;
2016 }
2017 
2018 void intel_dp_wait_source_oui(struct intel_dp *intel_dp)
2019 {
2020 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2021 
2022 	drm_dbg_kms(&i915->drm, "Performing OUI wait\n");
2023 	wait_remaining_ms_from_jiffies(intel_dp->last_oui_write, 30);
2024 }
2025 
2026 /* If the device supports it, try to set the power state appropriately */
2027 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
2028 {
2029 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2030 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2031 	int ret, i;
2032 
2033 	/* Should have a valid DPCD by this point */
2034 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2035 		return;
2036 
2037 	if (mode != DP_SET_POWER_D0) {
2038 		if (downstream_hpd_needs_d0(intel_dp))
2039 			return;
2040 
2041 		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2042 	} else {
2043 		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2044 
2045 		lspcon_resume(dp_to_dig_port(intel_dp));
2046 
2047 		/* Write the source OUI as early as possible */
2048 		if (intel_dp_is_edp(intel_dp))
2049 			intel_edp_init_source_oui(intel_dp, false);
2050 
2051 		/*
2052 		 * When turning on, we need to retry for 1ms to give the sink
2053 		 * time to wake up.
2054 		 */
2055 		for (i = 0; i < 3; i++) {
2056 			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2057 			if (ret == 1)
2058 				break;
2059 			msleep(1);
2060 		}
2061 
2062 		if (ret == 1 && lspcon->active)
2063 			lspcon_wait_pcon_mode(lspcon);
2064 	}
2065 
2066 	if (ret != 1)
2067 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
2068 			    encoder->base.base.id, encoder->base.name,
2069 			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
2070 }
2071 
2072 static bool
2073 intel_dp_get_dpcd(struct intel_dp *intel_dp);
2074 
2075 /**
2076  * intel_dp_sync_state - sync the encoder state during init/resume
2077  * @encoder: intel encoder to sync
2078  * @crtc_state: state for the CRTC connected to the encoder
2079  *
2080  * Sync any state stored in the encoder wrt. HW state during driver init
2081  * and system resume.
2082  */
2083 void intel_dp_sync_state(struct intel_encoder *encoder,
2084 			 const struct intel_crtc_state *crtc_state)
2085 {
2086 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2087 
2088 	if (!crtc_state)
2089 		return;
2090 
2091 	/*
2092 	 * Don't clobber DPCD if it's been already read out during output
2093 	 * setup (eDP) or detect.
2094 	 */
2095 	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2096 		intel_dp_get_dpcd(intel_dp);
2097 
2098 	intel_dp_reset_max_link_params(intel_dp);
2099 }
2100 
2101 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
2102 				    struct intel_crtc_state *crtc_state)
2103 {
2104 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2105 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2106 
2107 	/*
2108 	 * If BIOS has set an unsupported or non-standard link rate for some
2109 	 * reason force an encoder recompute and full modeset.
2110 	 */
2111 	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
2112 				crtc_state->port_clock) < 0) {
2113 		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
2114 		crtc_state->uapi.connectors_changed = true;
2115 		return false;
2116 	}
2117 
2118 	/*
2119 	 * FIXME hack to force full modeset when DSC is being used.
2120 	 *
2121 	 * As long as we do not have full state readout and config comparison
2122 	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
2123 	 * Remove once we have readout for DSC.
2124 	 */
2125 	if (crtc_state->dsc.compression_enable) {
2126 		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
2127 		crtc_state->uapi.mode_changed = true;
2128 		return false;
2129 	}
2130 
2131 	if (CAN_PSR(intel_dp)) {
2132 		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
2133 		crtc_state->uapi.mode_changed = true;
2134 		return false;
2135 	}
2136 
2137 	return true;
2138 }
2139 
2140 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
2141 {
2142 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2143 
2144 	/* Clear the cached register set to avoid using stale values */
2145 
2146 	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));
2147 
2148 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
2149 			     intel_dp->pcon_dsc_dpcd,
2150 			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
2151 		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
2152 			DP_PCON_DSC_ENCODER);
2153 
2154 	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
2155 		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
2156 }
2157 
2158 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
2159 {
2160 	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
2161 	int i;
2162 
2163 	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
2164 		if (frl_bw_mask & (1 << i))
2165 			return bw_gbps[i];
2166 	}
2167 	return 0;
2168 }
2169 
2170 static int intel_dp_pcon_set_frl_mask(int max_frl)
2171 {
2172 	switch (max_frl) {
2173 	case 48:
2174 		return DP_PCON_FRL_BW_MASK_48GBPS;
2175 	case 40:
2176 		return DP_PCON_FRL_BW_MASK_40GBPS;
2177 	case 32:
2178 		return DP_PCON_FRL_BW_MASK_32GBPS;
2179 	case 24:
2180 		return DP_PCON_FRL_BW_MASK_24GBPS;
2181 	case 18:
2182 		return DP_PCON_FRL_BW_MASK_18GBPS;
2183 	case 9:
2184 		return DP_PCON_FRL_BW_MASK_9GBPS;
2185 	}
2186 
2187 	return 0;
2188 }
2189 
2190 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
2191 {
2192 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2193 	struct drm_connector *connector = &intel_connector->base;
2194 	int max_frl_rate;
2195 	int max_lanes, rate_per_lane;
2196 	int max_dsc_lanes, dsc_rate_per_lane;
2197 
2198 	max_lanes = connector->display_info.hdmi.max_lanes;
2199 	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
2200 	max_frl_rate = max_lanes * rate_per_lane;
2201 
2202 	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
2203 		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
2204 		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
2205 		if (max_dsc_lanes && dsc_rate_per_lane)
2206 			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
2207 	}
2208 
2209 	return max_frl_rate;
2210 }
2211 
2212 static bool
2213 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp,
2214 			     u8 max_frl_bw_mask, u8 *frl_trained_mask)
2215 {
2216 	if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) &&
2217 	    drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL &&
2218 	    *frl_trained_mask >= max_frl_bw_mask)
2219 		return true;
2220 
2221 	return false;
2222 }
2223 
2224 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
2225 {
2226 #define TIMEOUT_FRL_READY_MS 500
2227 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000
2228 
2229 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2230 	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
2231 	u8 max_frl_bw_mask = 0, frl_trained_mask;
2232 	bool is_active;
2233 
2234 	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
2235 	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);
2236 
2237 	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
2238 	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);
2239 
2240 	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);
2241 
2242 	if (max_frl_bw <= 0)
2243 		return -EINVAL;
2244 
2245 	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
2246 	drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask);
2247 
2248 	if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask))
2249 		goto frl_trained;
2250 
2251 	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
2252 	if (ret < 0)
2253 		return ret;
2254 	/* Wait for PCON to be FRL Ready */
2255 	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);
2256 
2257 	if (!is_active)
2258 		return -ETIMEDOUT;
2259 
2260 	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw,
2261 					  DP_PCON_ENABLE_SEQUENTIAL_LINK);
2262 	if (ret < 0)
2263 		return ret;
2264 	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask,
2265 					  DP_PCON_FRL_LINK_TRAIN_NORMAL);
2266 	if (ret < 0)
2267 		return ret;
2268 	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
2269 	if (ret < 0)
2270 		return ret;
2271 	/*
2272 	 * Wait for FRL to be completed
2273 	 * Check if the HDMI Link is up and active.
2274 	 */
2275 	wait_for(is_active =
2276 		 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask),
2277 		 TIMEOUT_HDMI_LINK_ACTIVE_MS);
2278 
2279 	if (!is_active)
2280 		return -ETIMEDOUT;
2281 
2282 frl_trained:
2283 	drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask);
2284 	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
2285 	intel_dp->frl.is_trained = true;
2286 	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);
2287 
2288 	return 0;
2289 }
2290 
2291 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
2292 {
2293 	if (drm_dp_is_branch(intel_dp->dpcd) &&
2294 	    intel_dp->has_hdmi_sink &&
2295 	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
2296 		return true;
2297 
2298 	return false;
2299 }
2300 
2301 static
2302 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp)
2303 {
2304 	int ret;
2305 	u8 buf = 0;
2306 
2307 	/* Set PCON source control mode */
2308 	buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE;
2309 
2310 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
2311 	if (ret < 0)
2312 		return ret;
2313 
2314 	/* Set HDMI LINK ENABLE */
2315 	buf |= DP_PCON_ENABLE_HDMI_LINK;
2316 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
2317 	if (ret < 0)
2318 		return ret;
2319 
2320 	return 0;
2321 }
2322 
2323 void intel_dp_check_frl_training(struct intel_dp *intel_dp)
2324 {
2325 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2326 
2327 	/*
2328 	 * Always go for FRL training if:
2329 	 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7)
2330 	 * -sink is HDMI2.1
2331 	 */
2332 	if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) ||
2333 	    !intel_dp_is_hdmi_2_1_sink(intel_dp) ||
2334 	    intel_dp->frl.is_trained)
2335 		return;
2336 
2337 	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
2338 		int ret, mode;
2339 
2340 		drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
2341 		ret = intel_dp_pcon_set_tmds_mode(intel_dp);
2342 		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);
2343 
2344 		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
2345 			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
2346 	} else {
2347 		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
2348 	}
2349 }
2350 
2351 static int
2352 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
2353 {
2354 	int vactive = crtc_state->hw.adjusted_mode.vdisplay;
2355 
2356 	return intel_hdmi_dsc_get_slice_height(vactive);
2357 }
2358 
2359 static int
2360 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
2361 			     const struct intel_crtc_state *crtc_state)
2362 {
2363 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2364 	struct drm_connector *connector = &intel_connector->base;
2365 	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
2366 	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
2367 	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
2368 	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);
2369 
2370 	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
2371 					     pcon_max_slice_width,
2372 					     hdmi_max_slices, hdmi_throughput);
2373 }
2374 
2375 static int
2376 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
2377 			  const struct intel_crtc_state *crtc_state,
2378 			  int num_slices, int slice_width)
2379 {
2380 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2381 	struct drm_connector *connector = &intel_connector->base;
2382 	int output_format = crtc_state->output_format;
2383 	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
2384 	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
2385 	int hdmi_max_chunk_bytes =
2386 		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;
2387 
2388 	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
2389 				      num_slices, output_format, hdmi_all_bpp,
2390 				      hdmi_max_chunk_bytes);
2391 }
2392 
2393 void
2394 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
2395 			    const struct intel_crtc_state *crtc_state)
2396 {
2397 	u8 pps_param[6];
2398 	int slice_height;
2399 	int slice_width;
2400 	int num_slices;
2401 	int bits_per_pixel;
2402 	int ret;
2403 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2404 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2405 	struct drm_connector *connector;
2406 	bool hdmi_is_dsc_1_2;
2407 
2408 	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
2409 		return;
2410 
2411 	if (!intel_connector)
2412 		return;
2413 	connector = &intel_connector->base;
2414 	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;
2415 
2416 	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
2417 	    !hdmi_is_dsc_1_2)
2418 		return;
2419 
2420 	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
2421 	if (!slice_height)
2422 		return;
2423 
2424 	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
2425 	if (!num_slices)
2426 		return;
2427 
2428 	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
2429 				   num_slices);
2430 
2431 	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
2432 						   num_slices, slice_width);
2433 	if (!bits_per_pixel)
2434 		return;
2435 
2436 	pps_param[0] = slice_height & 0xFF;
2437 	pps_param[1] = slice_height >> 8;
2438 	pps_param[2] = slice_width & 0xFF;
2439 	pps_param[3] = slice_width >> 8;
2440 	pps_param[4] = bits_per_pixel & 0xFF;
2441 	pps_param[5] = (bits_per_pixel >> 8) & 0x3;
2442 
2443 	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
2444 	if (ret < 0)
2445 		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
2446 }
2447 
2448 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
2449 					   const struct intel_crtc_state *crtc_state)
2450 {
2451 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2452 	u8 tmp;
2453 
2454 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
2455 		return;
2456 
2457 	if (!drm_dp_is_branch(intel_dp->dpcd))
2458 		return;
2459 
2460 	tmp = intel_dp->has_hdmi_sink ?
2461 		DP_HDMI_DVI_OUTPUT_CONFIG : 0;
2462 
2463 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
2464 			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
2465 		drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n",
2466 			    enabledisable(intel_dp->has_hdmi_sink));
2467 
2468 	tmp = crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
2469 		intel_dp->dfp.ycbcr_444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
2470 
2471 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
2472 			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
2473 		drm_dbg_kms(&i915->drm,
2474 			    "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n",
2475 			    enabledisable(intel_dp->dfp.ycbcr_444_to_420));
2476 
2477 	tmp = 0;
2478 	if (intel_dp->dfp.rgb_to_ycbcr) {
2479 		bool bt2020, bt709;
2480 
2481 		/*
2482 		 * FIXME: Currently if userspace selects BT2020 or BT709, but PCON supports only
2483 		 * RGB->YCbCr for BT601 colorspace, we go ahead with BT601, as default.
2484 		 *
2485 		 */
2486 		tmp = DP_CONVERSION_BT601_RGB_YCBCR_ENABLE;
2487 
2488 		bt2020 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
2489 								   intel_dp->downstream_ports,
2490 								   DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
2491 		bt709 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
2492 								  intel_dp->downstream_ports,
2493 								  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
2494 		switch (crtc_state->infoframes.vsc.colorimetry) {
2495 		case DP_COLORIMETRY_BT2020_RGB:
2496 		case DP_COLORIMETRY_BT2020_YCC:
2497 			if (bt2020)
2498 				tmp = DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE;
2499 			break;
2500 		case DP_COLORIMETRY_BT709_YCC:
2501 		case DP_COLORIMETRY_XVYCC_709:
2502 			if (bt709)
2503 				tmp = DP_CONVERSION_BT709_RGB_YCBCR_ENABLE;
2504 			break;
2505 		default:
2506 			break;
2507 		}
2508 	}
2509 
2510 	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
2511 		drm_dbg_kms(&i915->drm,
2512 			   "Failed to %s protocol converter RGB->YCbCr conversion mode\n",
2513 			   enabledisable(tmp));
2514 }
2515 
2516 
2517 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
2518 {
2519 	u8 dprx = 0;
2520 
2521 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
2522 			      &dprx) != 1)
2523 		return false;
2524 	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
2525 }
2526 
2527 static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
2528 {
2529 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2530 
2531 	/*
2532 	 * Clear the cached register set to avoid using stale values
2533 	 * for the sinks that do not support DSC.
2534 	 */
2535 	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
2536 
2537 	/* Clear fec_capable to avoid using stale values */
2538 	intel_dp->fec_capable = 0;
2539 
2540 	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
2541 	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
2542 	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
2543 		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
2544 				     intel_dp->dsc_dpcd,
2545 				     sizeof(intel_dp->dsc_dpcd)) < 0)
2546 			drm_err(&i915->drm,
2547 				"Failed to read DPCD register 0x%x\n",
2548 				DP_DSC_SUPPORT);
2549 
2550 		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
2551 			    (int)sizeof(intel_dp->dsc_dpcd),
2552 			    intel_dp->dsc_dpcd);
2553 
2554 		/* FEC is supported only on DP 1.4 */
2555 		if (!intel_dp_is_edp(intel_dp) &&
2556 		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
2557 				      &intel_dp->fec_capable) < 0)
2558 			drm_err(&i915->drm,
2559 				"Failed to read FEC DPCD register\n");
2560 
2561 		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
2562 			    intel_dp->fec_capable);
2563 	}
2564 }
2565 
2566 static void intel_edp_mso_mode_fixup(struct intel_connector *connector,
2567 				     struct drm_display_mode *mode)
2568 {
2569 	struct intel_dp *intel_dp = intel_attached_dp(connector);
2570 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2571 	int n = intel_dp->mso_link_count;
2572 	int overlap = intel_dp->mso_pixel_overlap;
2573 
2574 	if (!mode || !n)
2575 		return;
2576 
2577 	mode->hdisplay = (mode->hdisplay - overlap) * n;
2578 	mode->hsync_start = (mode->hsync_start - overlap) * n;
2579 	mode->hsync_end = (mode->hsync_end - overlap) * n;
2580 	mode->htotal = (mode->htotal - overlap) * n;
2581 	mode->clock *= n;
2582 
2583 	drm_mode_set_name(mode);
2584 
2585 	drm_dbg_kms(&i915->drm,
2586 		    "[CONNECTOR:%d:%s] using generated MSO mode: ",
2587 		    connector->base.base.id, connector->base.name);
2588 	drm_mode_debug_printmodeline(mode);
2589 }
2590 
2591 static void intel_edp_mso_init(struct intel_dp *intel_dp)
2592 {
2593 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2594 	struct intel_connector *connector = intel_dp->attached_connector;
2595 	struct drm_display_info *info = &connector->base.display_info;
2596 	u8 mso;
2597 
2598 	if (intel_dp->edp_dpcd[0] < DP_EDP_14)
2599 		return;
2600 
2601 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) {
2602 		drm_err(&i915->drm, "Failed to read MSO cap\n");
2603 		return;
2604 	}
2605 
2606 	/* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */
2607 	mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK;
2608 	if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) {
2609 		drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso);
2610 		mso = 0;
2611 	}
2612 
2613 	if (mso) {
2614 		drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n",
2615 			    mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso,
2616 			    info->mso_pixel_overlap);
2617 		if (!HAS_MSO(i915)) {
2618 			drm_err(&i915->drm, "No source MSO support, disabling\n");
2619 			mso = 0;
2620 		}
2621 	}
2622 
2623 	intel_dp->mso_link_count = mso;
2624 	intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0;
2625 }
2626 
2627 static bool
2628 intel_edp_init_dpcd(struct intel_dp *intel_dp)
2629 {
2630 	struct drm_i915_private *dev_priv =
2631 		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
2632 
2633 	/* this function is meant to be called only once */
2634 	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
2635 
2636 	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
2637 		return false;
2638 
2639 	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
2640 			 drm_dp_is_branch(intel_dp->dpcd));
2641 
2642 	/*
2643 	 * Read the eDP display control registers.
2644 	 *
2645 	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
2646 	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
2647 	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
2648 	 * method). The display control registers should read zero if they're
2649 	 * not supported anyway.
2650 	 */
2651 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
2652 			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
2653 			     sizeof(intel_dp->edp_dpcd)) {
2654 		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
2655 			    (int)sizeof(intel_dp->edp_dpcd),
2656 			    intel_dp->edp_dpcd);
2657 
2658 		intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14;
2659 	}
2660 
2661 	/*
2662 	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
2663 	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
2664 	 */
2665 	intel_psr_init_dpcd(intel_dp);
2666 
2667 	/* Clear the default sink rates */
2668 	intel_dp->num_sink_rates = 0;
2669 
2670 	/* Read the eDP 1.4+ supported link rates. */
2671 	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
2672 		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
2673 		int i;
2674 
2675 		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
2676 				sink_rates, sizeof(sink_rates));
2677 
2678 		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
2679 			int val = le16_to_cpu(sink_rates[i]);
2680 
2681 			if (val == 0)
2682 				break;
2683 
2684 			/* Value read multiplied by 200kHz gives the per-lane
2685 			 * link rate in kHz. The source rates are, however,
2686 			 * stored in terms of LS_Clk kHz. The full conversion
2687 			 * back to symbols is
2688 			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
2689 			 */
2690 			intel_dp->sink_rates[i] = (val * 200) / 10;
2691 		}
2692 		intel_dp->num_sink_rates = i;
2693 	}
2694 
2695 	/*
2696 	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
2697 	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
2698 	 */
2699 	if (intel_dp->num_sink_rates)
2700 		intel_dp->use_rate_select = true;
2701 	else
2702 		intel_dp_set_sink_rates(intel_dp);
2703 	intel_dp_set_max_sink_lane_count(intel_dp);
2704 
2705 	intel_dp_set_common_rates(intel_dp);
2706 	intel_dp_reset_max_link_params(intel_dp);
2707 
2708 	/* Read the eDP DSC DPCD registers */
2709 	if (DISPLAY_VER(dev_priv) >= 10)
2710 		intel_dp_get_dsc_sink_cap(intel_dp);
2711 
2712 	/*
2713 	 * If needed, program our source OUI so we can make various Intel-specific AUX services
2714 	 * available (such as HDR backlight controls)
2715 	 */
2716 	intel_edp_init_source_oui(intel_dp, true);
2717 
2718 	return true;
2719 }
2720 
2721 static bool
2722 intel_dp_has_sink_count(struct intel_dp *intel_dp)
2723 {
2724 	if (!intel_dp->attached_connector)
2725 		return false;
2726 
2727 	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
2728 					  intel_dp->dpcd,
2729 					  &intel_dp->desc);
2730 }
2731 
2732 static bool
2733 intel_dp_get_dpcd(struct intel_dp *intel_dp)
2734 {
2735 	int ret;
2736 
2737 	if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0)
2738 		return false;
2739 
2740 	/*
2741 	 * Don't clobber cached eDP rates. Also skip re-reading
2742 	 * the OUI/ID since we know it won't change.
2743 	 */
2744 	if (!intel_dp_is_edp(intel_dp)) {
2745 		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
2746 				 drm_dp_is_branch(intel_dp->dpcd));
2747 
2748 		intel_dp_set_sink_rates(intel_dp);
2749 		intel_dp_set_max_sink_lane_count(intel_dp);
2750 		intel_dp_set_common_rates(intel_dp);
2751 	}
2752 
2753 	if (intel_dp_has_sink_count(intel_dp)) {
2754 		ret = drm_dp_read_sink_count(&intel_dp->aux);
2755 		if (ret < 0)
2756 			return false;
2757 
2758 		/*
2759 		 * Sink count can change between short pulse hpd hence
2760 		 * a member variable in intel_dp will track any changes
2761 		 * between short pulse interrupts.
2762 		 */
2763 		intel_dp->sink_count = ret;
2764 
2765 		/*
2766 		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
2767 		 * a dongle is present but no display. Unless we require to know
2768 		 * if a dongle is present or not, we don't need to update
2769 		 * downstream port information. So, an early return here saves
2770 		 * time from performing other operations which are not required.
2771 		 */
2772 		if (!intel_dp->sink_count)
2773 			return false;
2774 	}
2775 
2776 	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
2777 					   intel_dp->downstream_ports) == 0;
2778 }
2779 
2780 static bool
2781 intel_dp_can_mst(struct intel_dp *intel_dp)
2782 {
2783 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2784 
2785 	return i915->params.enable_dp_mst &&
2786 		intel_dp_mst_source_support(intel_dp) &&
2787 		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
2788 }
2789 
2790 static void
2791 intel_dp_configure_mst(struct intel_dp *intel_dp)
2792 {
2793 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2794 	struct intel_encoder *encoder =
2795 		&dp_to_dig_port(intel_dp)->base;
2796 	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
2797 
2798 	drm_dbg_kms(&i915->drm,
2799 		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
2800 		    encoder->base.base.id, encoder->base.name,
2801 		    yesno(intel_dp_mst_source_support(intel_dp)), yesno(sink_can_mst),
2802 		    yesno(i915->params.enable_dp_mst));
2803 
2804 	if (!intel_dp_mst_source_support(intel_dp))
2805 		return;
2806 
2807 	intel_dp->is_mst = sink_can_mst &&
2808 		i915->params.enable_dp_mst;
2809 
2810 	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
2811 					intel_dp->is_mst);
2812 }
2813 
2814 static bool
2815 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2816 {
2817 	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
2818 				sink_irq_vector, DP_DPRX_ESI_LEN) ==
2819 		DP_DPRX_ESI_LEN;
2820 }
2821 
2822 bool
2823 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
2824 		       const struct drm_connector_state *conn_state)
2825 {
2826 	/*
2827 	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
2828 	 * of Color Encoding Format and Content Color Gamut], in order to
2829 	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
2830 	 */
2831 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
2832 		return true;
2833 
2834 	switch (conn_state->colorspace) {
2835 	case DRM_MODE_COLORIMETRY_SYCC_601:
2836 	case DRM_MODE_COLORIMETRY_OPYCC_601:
2837 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
2838 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
2839 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
2840 		return true;
2841 	default:
2842 		break;
2843 	}
2844 
2845 	return false;
2846 }
2847 
2848 static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
2849 				     struct dp_sdp *sdp, size_t size)
2850 {
2851 	size_t length = sizeof(struct dp_sdp);
2852 
2853 	if (size < length)
2854 		return -ENOSPC;
2855 
2856 	memset(sdp, 0, size);
2857 
2858 	/*
2859 	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
2860 	 * VSC SDP Header Bytes
2861 	 */
2862 	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
2863 	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
2864 	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
2865 	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */
2866 
2867 	/*
2868 	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
2869 	 * per DP 1.4a spec.
2870 	 */
2871 	if (vsc->revision != 0x5)
2872 		goto out;
2873 
2874 	/* VSC SDP Payload for DB16 through DB18 */
2875 	/* Pixel Encoding and Colorimetry Formats  */
2876 	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
2877 	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */
2878 
2879 	switch (vsc->bpc) {
2880 	case 6:
2881 		/* 6bpc: 0x0 */
2882 		break;
2883 	case 8:
2884 		sdp->db[17] = 0x1; /* DB17[3:0] */
2885 		break;
2886 	case 10:
2887 		sdp->db[17] = 0x2;
2888 		break;
2889 	case 12:
2890 		sdp->db[17] = 0x3;
2891 		break;
2892 	case 16:
2893 		sdp->db[17] = 0x4;
2894 		break;
2895 	default:
2896 		MISSING_CASE(vsc->bpc);
2897 		break;
2898 	}
2899 	/* Dynamic Range and Component Bit Depth */
2900 	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
2901 		sdp->db[17] |= 0x80;  /* DB17[7] */
2902 
2903 	/* Content Type */
2904 	sdp->db[18] = vsc->content_type & 0x7;
2905 
2906 out:
2907 	return length;
2908 }
2909 
2910 static ssize_t
2911 intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
2912 					 struct dp_sdp *sdp,
2913 					 size_t size)
2914 {
2915 	size_t length = sizeof(struct dp_sdp);
2916 	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
2917 	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
2918 	ssize_t len;
2919 
2920 	if (size < length)
2921 		return -ENOSPC;
2922 
2923 	memset(sdp, 0, size);
2924 
2925 	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
2926 	if (len < 0) {
2927 		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
2928 		return -ENOSPC;
2929 	}
2930 
2931 	if (len != infoframe_size) {
2932 		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
2933 		return -ENOSPC;
2934 	}
2935 
2936 	/*
2937 	 * Set up the infoframe sdp packet for HDR static metadata.
2938 	 * Prepare VSC Header for SU as per DP 1.4a spec,
2939 	 * Table 2-100 and Table 2-101
2940 	 */
2941 
2942 	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
2943 	sdp->sdp_header.HB0 = 0;
2944 	/*
2945 	 * Packet Type 80h + Non-audio INFOFRAME Type value
2946 	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
2947 	 * - 80h + Non-audio INFOFRAME Type value
2948 	 * - InfoFrame Type: 0x07
2949 	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
2950 	 */
2951 	sdp->sdp_header.HB1 = drm_infoframe->type;
2952 	/*
2953 	 * Least Significant Eight Bits of (Data Byte Count – 1)
2954 	 * infoframe_size - 1
2955 	 */
2956 	sdp->sdp_header.HB2 = 0x1D;
2957 	/* INFOFRAME SDP Version Number */
2958 	sdp->sdp_header.HB3 = (0x13 << 2);
2959 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
2960 	sdp->db[0] = drm_infoframe->version;
2961 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
2962 	sdp->db[1] = drm_infoframe->length;
2963 	/*
2964 	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
2965 	 * HDMI_INFOFRAME_HEADER_SIZE
2966 	 */
2967 	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
2968 	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
2969 	       HDMI_DRM_INFOFRAME_SIZE);
2970 
2971 	/*
2972 	 * Size of DP infoframe sdp packet for HDR static metadata consists of
2973 	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
2974 	 * - Two Data Blocks: 2 bytes
2975 	 *    CTA Header Byte2 (INFOFRAME Version Number)
2976 	 *    CTA Header Byte3 (Length of INFOFRAME)
2977 	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
2978 	 *
2979 	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
2980 	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
2981 	 * will pad rest of the size.
2982 	 */
2983 	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
2984 }
2985 
2986 static void intel_write_dp_sdp(struct intel_encoder *encoder,
2987 			       const struct intel_crtc_state *crtc_state,
2988 			       unsigned int type)
2989 {
2990 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2991 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2992 	struct dp_sdp sdp = {};
2993 	ssize_t len;
2994 
2995 	if ((crtc_state->infoframes.enable &
2996 	     intel_hdmi_infoframe_enable(type)) == 0)
2997 		return;
2998 
2999 	switch (type) {
3000 	case DP_SDP_VSC:
3001 		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
3002 					    sizeof(sdp));
3003 		break;
3004 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
3005 		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
3006 							       &sdp, sizeof(sdp));
3007 		break;
3008 	default:
3009 		MISSING_CASE(type);
3010 		return;
3011 	}
3012 
3013 	if (drm_WARN_ON(&dev_priv->drm, len < 0))
3014 		return;
3015 
3016 	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
3017 }
3018 
3019 void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
3020 			    const struct intel_crtc_state *crtc_state,
3021 			    const struct drm_dp_vsc_sdp *vsc)
3022 {
3023 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3024 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3025 	struct dp_sdp sdp = {};
3026 	ssize_t len;
3027 
3028 	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));
3029 
3030 	if (drm_WARN_ON(&dev_priv->drm, len < 0))
3031 		return;
3032 
3033 	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
3034 					&sdp, len);
3035 }
3036 
3037 void intel_dp_set_infoframes(struct intel_encoder *encoder,
3038 			     bool enable,
3039 			     const struct intel_crtc_state *crtc_state,
3040 			     const struct drm_connector_state *conn_state)
3041 {
3042 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3043 	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
3044 	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
3045 			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
3046 			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
3047 	u32 val = intel_de_read(dev_priv, reg) & ~dip_enable;
3048 
3049 	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
3050 	/* When PSR is enabled, this routine doesn't disable VSC DIP */
3051 	if (!crtc_state->has_psr)
3052 		val &= ~VIDEO_DIP_ENABLE_VSC_HSW;
3053 
3054 	intel_de_write(dev_priv, reg, val);
3055 	intel_de_posting_read(dev_priv, reg);
3056 
3057 	if (!enable)
3058 		return;
3059 
3060 	/* When PSR is enabled, VSC SDP is handled by PSR routine */
3061 	if (!crtc_state->has_psr)
3062 		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);
3063 
3064 	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
3065 }
3066 
3067 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
3068 				   const void *buffer, size_t size)
3069 {
3070 	const struct dp_sdp *sdp = buffer;
3071 
3072 	if (size < sizeof(struct dp_sdp))
3073 		return -EINVAL;
3074 
3075 	memset(vsc, 0, sizeof(*vsc));
3076 
3077 	if (sdp->sdp_header.HB0 != 0)
3078 		return -EINVAL;
3079 
3080 	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
3081 		return -EINVAL;
3082 
3083 	vsc->sdp_type = sdp->sdp_header.HB1;
3084 	vsc->revision = sdp->sdp_header.HB2;
3085 	vsc->length = sdp->sdp_header.HB3;
3086 
3087 	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
3088 	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
3089 		/*
3090 		 * - HB2 = 0x2, HB3 = 0x8
3091 		 *   VSC SDP supporting 3D stereo + PSR
3092 		 * - HB2 = 0x4, HB3 = 0xe
3093 		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
3094 		 *   first scan line of the SU region (applies to eDP v1.4b
3095 		 *   and higher).
3096 		 */
3097 		return 0;
3098 	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
3099 		/*
3100 		 * - HB2 = 0x5, HB3 = 0x13
3101 		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
3102 		 *   Format.
3103 		 */
3104 		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
3105 		vsc->colorimetry = sdp->db[16] & 0xf;
3106 		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;
3107 
3108 		switch (sdp->db[17] & 0x7) {
3109 		case 0x0:
3110 			vsc->bpc = 6;
3111 			break;
3112 		case 0x1:
3113 			vsc->bpc = 8;
3114 			break;
3115 		case 0x2:
3116 			vsc->bpc = 10;
3117 			break;
3118 		case 0x3:
3119 			vsc->bpc = 12;
3120 			break;
3121 		case 0x4:
3122 			vsc->bpc = 16;
3123 			break;
3124 		default:
3125 			MISSING_CASE(sdp->db[17] & 0x7);
3126 			return -EINVAL;
3127 		}
3128 
3129 		vsc->content_type = sdp->db[18] & 0x7;
3130 	} else {
3131 		return -EINVAL;
3132 	}
3133 
3134 	return 0;
3135 }
3136 
3137 static int
3138 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
3139 					   const void *buffer, size_t size)
3140 {
3141 	int ret;
3142 
3143 	const struct dp_sdp *sdp = buffer;
3144 
3145 	if (size < sizeof(struct dp_sdp))
3146 		return -EINVAL;
3147 
3148 	if (sdp->sdp_header.HB0 != 0)
3149 		return -EINVAL;
3150 
3151 	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
3152 		return -EINVAL;
3153 
3154 	/*
3155 	 * Least Significant Eight Bits of (Data Byte Count – 1)
3156 	 * 1Dh (i.e., Data Byte Count = 30 bytes).
3157 	 */
3158 	if (sdp->sdp_header.HB2 != 0x1D)
3159 		return -EINVAL;
3160 
3161 	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
3162 	if ((sdp->sdp_header.HB3 & 0x3) != 0)
3163 		return -EINVAL;
3164 
3165 	/* INFOFRAME SDP Version Number */
3166 	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
3167 		return -EINVAL;
3168 
3169 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
3170 	if (sdp->db[0] != 1)
3171 		return -EINVAL;
3172 
3173 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
3174 	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
3175 		return -EINVAL;
3176 
3177 	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
3178 					     HDMI_DRM_INFOFRAME_SIZE);
3179 
3180 	return ret;
3181 }
3182 
3183 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
3184 				  struct intel_crtc_state *crtc_state,
3185 				  struct drm_dp_vsc_sdp *vsc)
3186 {
3187 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3188 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3189 	unsigned int type = DP_SDP_VSC;
3190 	struct dp_sdp sdp = {};
3191 	int ret;
3192 
3193 	/* When PSR is enabled, VSC SDP is handled by PSR routine */
3194 	if (crtc_state->has_psr)
3195 		return;
3196 
3197 	if ((crtc_state->infoframes.enable &
3198 	     intel_hdmi_infoframe_enable(type)) == 0)
3199 		return;
3200 
3201 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
3202 
3203 	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));
3204 
3205 	if (ret)
3206 		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
3207 }
3208 
3209 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
3210 						     struct intel_crtc_state *crtc_state,
3211 						     struct hdmi_drm_infoframe *drm_infoframe)
3212 {
3213 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3214 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3215 	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
3216 	struct dp_sdp sdp = {};
3217 	int ret;
3218 
3219 	if ((crtc_state->infoframes.enable &
3220 	    intel_hdmi_infoframe_enable(type)) == 0)
3221 		return;
3222 
3223 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
3224 				 sizeof(sdp));
3225 
3226 	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
3227 							 sizeof(sdp));
3228 
3229 	if (ret)
3230 		drm_dbg_kms(&dev_priv->drm,
3231 			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
3232 }
3233 
3234 void intel_read_dp_sdp(struct intel_encoder *encoder,
3235 		       struct intel_crtc_state *crtc_state,
3236 		       unsigned int type)
3237 {
3238 	switch (type) {
3239 	case DP_SDP_VSC:
3240 		intel_read_dp_vsc_sdp(encoder, crtc_state,
3241 				      &crtc_state->infoframes.vsc);
3242 		break;
3243 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
3244 		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
3245 							 &crtc_state->infoframes.drm.drm);
3246 		break;
3247 	default:
3248 		MISSING_CASE(type);
3249 		break;
3250 	}
3251 }
3252 
3253 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3254 {
3255 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3256 	int status = 0;
3257 	int test_link_rate;
3258 	u8 test_lane_count, test_link_bw;
3259 	/* (DP CTS 1.2)
3260 	 * 4.3.1.11
3261 	 */
3262 	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
3263 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
3264 				   &test_lane_count);
3265 
3266 	if (status <= 0) {
3267 		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
3268 		return DP_TEST_NAK;
3269 	}
3270 	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
3271 
3272 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
3273 				   &test_link_bw);
3274 	if (status <= 0) {
3275 		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
3276 		return DP_TEST_NAK;
3277 	}
3278 	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3279 
3280 	/* Validate the requested link rate and lane count */
3281 	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
3282 					test_lane_count))
3283 		return DP_TEST_NAK;
3284 
3285 	intel_dp->compliance.test_lane_count = test_lane_count;
3286 	intel_dp->compliance.test_link_rate = test_link_rate;
3287 
3288 	return DP_TEST_ACK;
3289 }
3290 
3291 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3292 {
3293 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3294 	u8 test_pattern;
3295 	u8 test_misc;
3296 	__be16 h_width, v_height;
3297 	int status = 0;
3298 
3299 	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
3300 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
3301 				   &test_pattern);
3302 	if (status <= 0) {
3303 		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
3304 		return DP_TEST_NAK;
3305 	}
3306 	if (test_pattern != DP_COLOR_RAMP)
3307 		return DP_TEST_NAK;
3308 
3309 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
3310 				  &h_width, 2);
3311 	if (status <= 0) {
3312 		drm_dbg_kms(&i915->drm, "H Width read failed\n");
3313 		return DP_TEST_NAK;
3314 	}
3315 
3316 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
3317 				  &v_height, 2);
3318 	if (status <= 0) {
3319 		drm_dbg_kms(&i915->drm, "V Height read failed\n");
3320 		return DP_TEST_NAK;
3321 	}
3322 
3323 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
3324 				   &test_misc);
3325 	if (status <= 0) {
3326 		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
3327 		return DP_TEST_NAK;
3328 	}
3329 	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
3330 		return DP_TEST_NAK;
3331 	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
3332 		return DP_TEST_NAK;
3333 	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
3334 	case DP_TEST_BIT_DEPTH_6:
3335 		intel_dp->compliance.test_data.bpc = 6;
3336 		break;
3337 	case DP_TEST_BIT_DEPTH_8:
3338 		intel_dp->compliance.test_data.bpc = 8;
3339 		break;
3340 	default:
3341 		return DP_TEST_NAK;
3342 	}
3343 
3344 	intel_dp->compliance.test_data.video_pattern = test_pattern;
3345 	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
3346 	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
3347 	/* Set test active flag here so userspace doesn't interrupt things */
3348 	intel_dp->compliance.test_active = true;
3349 
3350 	return DP_TEST_ACK;
3351 }
3352 
3353 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
3354 {
3355 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3356 	u8 test_result = DP_TEST_ACK;
3357 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3358 	struct drm_connector *connector = &intel_connector->base;
3359 
3360 	if (intel_connector->detect_edid == NULL ||
3361 	    connector->edid_corrupt ||
3362 	    intel_dp->aux.i2c_defer_count > 6) {
3363 		/* Check EDID read for NACKs, DEFERs and corruption
3364 		 * (DP CTS 1.2 Core r1.1)
3365 		 *    4.2.2.4 : Failed EDID read, I2C_NAK
3366 		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
3367 		 *    4.2.2.6 : EDID corruption detected
3368 		 * Use failsafe mode for all cases
3369 		 */
3370 		if (intel_dp->aux.i2c_nack_count > 0 ||
3371 			intel_dp->aux.i2c_defer_count > 0)
3372 			drm_dbg_kms(&i915->drm,
3373 				    "EDID read had %d NACKs, %d DEFERs\n",
3374 				    intel_dp->aux.i2c_nack_count,
3375 				    intel_dp->aux.i2c_defer_count);
3376 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3377 	} else {
3378 		struct edid *block = intel_connector->detect_edid;
3379 
3380 		/* We have to write the checksum
3381 		 * of the last block read
3382 		 */
3383 		block += intel_connector->detect_edid->extensions;
3384 
3385 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
3386 				       block->checksum) <= 0)
3387 			drm_dbg_kms(&i915->drm,
3388 				    "Failed to write EDID checksum\n");
3389 
3390 		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3391 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
3392 	}
3393 
3394 	/* Set test active flag here so userspace doesn't interrupt things */
3395 	intel_dp->compliance.test_active = true;
3396 
3397 	return test_result;
3398 }
3399 
3400 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
3401 					const struct intel_crtc_state *crtc_state)
3402 {
3403 	struct drm_i915_private *dev_priv =
3404 			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3405 	struct drm_dp_phy_test_params *data =
3406 			&intel_dp->compliance.test_data.phytest;
3407 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3408 	enum pipe pipe = crtc->pipe;
3409 	u32 pattern_val;
3410 
3411 	switch (data->phy_pattern) {
3412 	case DP_PHY_TEST_PATTERN_NONE:
3413 		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
3414 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
3415 		break;
3416 	case DP_PHY_TEST_PATTERN_D10_2:
3417 		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
3418 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3419 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
3420 		break;
3421 	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
3422 		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
3423 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3424 			       DDI_DP_COMP_CTL_ENABLE |
3425 			       DDI_DP_COMP_CTL_SCRAMBLED_0);
3426 		break;
3427 	case DP_PHY_TEST_PATTERN_PRBS7:
3428 		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
3429 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3430 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
3431 		break;
3432 	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
3433 		/*
3434 		 * FIXME: Ideally pattern should come from DPCD 0x250. As
3435 		 * current firmware of DPR-100 could not set it, so hardcoding
3436 		 * now for complaince test.
3437 		 */
3438 		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
3439 		pattern_val = 0x3e0f83e0;
3440 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
3441 		pattern_val = 0x0f83e0f8;
3442 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
3443 		pattern_val = 0x0000f83e;
3444 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
3445 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3446 			       DDI_DP_COMP_CTL_ENABLE |
3447 			       DDI_DP_COMP_CTL_CUSTOM80);
3448 		break;
3449 	case DP_PHY_TEST_PATTERN_CP2520:
3450 		/*
3451 		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
3452 		 * current firmware of DPR-100 could not set it, so hardcoding
3453 		 * now for complaince test.
3454 		 */
3455 		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
3456 		pattern_val = 0xFB;
3457 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3458 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
3459 			       pattern_val);
3460 		break;
3461 	default:
3462 		WARN(1, "Invalid Phy Test Pattern\n");
3463 	}
3464 }
3465 
3466 static void
3467 intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
3468 				  const struct intel_crtc_state *crtc_state)
3469 {
3470 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3471 	struct drm_device *dev = dig_port->base.base.dev;
3472 	struct drm_i915_private *dev_priv = to_i915(dev);
3473 	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
3474 	enum pipe pipe = crtc->pipe;
3475 	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;
3476 
3477 	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
3478 						 TRANS_DDI_FUNC_CTL(pipe));
3479 	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
3480 	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));
3481 
3482 	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
3483 				      TGL_TRANS_DDI_PORT_MASK);
3484 	trans_conf_value &= ~PIPECONF_ENABLE;
3485 	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;
3486 
3487 	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
3488 	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
3489 		       trans_ddi_func_ctl_value);
3490 	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
3491 }
3492 
3493 static void
3494 intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
3495 				 const struct intel_crtc_state *crtc_state)
3496 {
3497 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3498 	struct drm_device *dev = dig_port->base.base.dev;
3499 	struct drm_i915_private *dev_priv = to_i915(dev);
3500 	enum port port = dig_port->base.port;
3501 	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
3502 	enum pipe pipe = crtc->pipe;
3503 	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;
3504 
3505 	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
3506 						 TRANS_DDI_FUNC_CTL(pipe));
3507 	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
3508 	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));
3509 
3510 	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
3511 				    TGL_TRANS_DDI_SELECT_PORT(port);
3512 	trans_conf_value |= PIPECONF_ENABLE;
3513 	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;
3514 
3515 	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
3516 	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
3517 	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
3518 		       trans_ddi_func_ctl_value);
3519 }
3520 
3521 static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
3522 					 const struct intel_crtc_state *crtc_state)
3523 {
3524 	struct drm_dp_phy_test_params *data =
3525 		&intel_dp->compliance.test_data.phytest;
3526 	u8 link_status[DP_LINK_STATUS_SIZE];
3527 
3528 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
3529 					     link_status) < 0) {
3530 		DRM_DEBUG_KMS("failed to get link status\n");
3531 		return;
3532 	}
3533 
3534 	/* retrieve vswing & pre-emphasis setting */
3535 	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
3536 				  link_status);
3537 
3538 	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
3539 
3540 	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
3541 
3542 	intel_dp_phy_pattern_update(intel_dp, crtc_state);
3543 
3544 	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
3545 
3546 	drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3547 			  intel_dp->train_set, crtc_state->lane_count);
3548 
3549 	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
3550 				    link_status[DP_DPCD_REV]);
3551 }
3552 
3553 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3554 {
3555 	struct drm_dp_phy_test_params *data =
3556 		&intel_dp->compliance.test_data.phytest;
3557 
3558 	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
3559 		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
3560 		return DP_TEST_NAK;
3561 	}
3562 
3563 	/* Set test active flag here so userspace doesn't interrupt things */
3564 	intel_dp->compliance.test_active = true;
3565 
3566 	return DP_TEST_ACK;
3567 }
3568 
3569 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3570 {
3571 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3572 	u8 response = DP_TEST_NAK;
3573 	u8 request = 0;
3574 	int status;
3575 
3576 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
3577 	if (status <= 0) {
3578 		drm_dbg_kms(&i915->drm,
3579 			    "Could not read test request from sink\n");
3580 		goto update_status;
3581 	}
3582 
3583 	switch (request) {
3584 	case DP_TEST_LINK_TRAINING:
3585 		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
3586 		response = intel_dp_autotest_link_training(intel_dp);
3587 		break;
3588 	case DP_TEST_LINK_VIDEO_PATTERN:
3589 		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
3590 		response = intel_dp_autotest_video_pattern(intel_dp);
3591 		break;
3592 	case DP_TEST_LINK_EDID_READ:
3593 		drm_dbg_kms(&i915->drm, "EDID test requested\n");
3594 		response = intel_dp_autotest_edid(intel_dp);
3595 		break;
3596 	case DP_TEST_LINK_PHY_TEST_PATTERN:
3597 		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
3598 		response = intel_dp_autotest_phy_pattern(intel_dp);
3599 		break;
3600 	default:
3601 		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
3602 			    request);
3603 		break;
3604 	}
3605 
3606 	if (response & DP_TEST_ACK)
3607 		intel_dp->compliance.test_type = request;
3608 
3609 update_status:
3610 	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
3611 	if (status <= 0)
3612 		drm_dbg_kms(&i915->drm,
3613 			    "Could not write test response to sink\n");
3614 }
3615 
3616 static void
3617 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, bool *handled)
3618 {
3619 		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, handled);
3620 
3621 		if (esi[1] & DP_CP_IRQ) {
3622 			intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
3623 			*handled = true;
3624 		}
3625 }
3626 
3627 /**
3628  * intel_dp_check_mst_status - service any pending MST interrupts, check link status
3629  * @intel_dp: Intel DP struct
3630  *
3631  * Read any pending MST interrupts, call MST core to handle these and ack the
3632  * interrupts. Check if the main and AUX link state is ok.
3633  *
3634  * Returns:
3635  * - %true if pending interrupts were serviced (or no interrupts were
3636  *   pending) w/o detecting an error condition.
3637  * - %false if an error condition - like AUX failure or a loss of link - is
3638  *   detected, which needs servicing from the hotplug work.
3639  */
3640 static bool
3641 intel_dp_check_mst_status(struct intel_dp *intel_dp)
3642 {
3643 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3644 	bool link_ok = true;
3645 
3646 	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
3647 
3648 	for (;;) {
3649 		/*
3650 		 * The +2 is because DP_DPRX_ESI_LEN is 14, but we then
3651 		 * pass in "esi+10" to drm_dp_channel_eq_ok(), which
3652 		 * takes a 6-byte array. So we actually need 16 bytes
3653 		 * here.
3654 		 *
3655 		 * Somebody who knows what the limits actually are
3656 		 * should check this, but for now this is at least
3657 		 * harmless and avoids a valid compiler warning about
3658 		 * using more of the array than we have allocated.
3659 		 */
3660 		u8 esi[DP_DPRX_ESI_LEN+2] = {};
3661 		bool handled;
3662 		int retry;
3663 
3664 		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
3665 			drm_dbg_kms(&i915->drm,
3666 				    "failed to get ESI - device may have failed\n");
3667 			link_ok = false;
3668 
3669 			break;
3670 		}
3671 
3672 		/* check link status - esi[10] = 0x200c */
3673 		if (intel_dp->active_mst_links > 0 && link_ok &&
3674 		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3675 			drm_dbg_kms(&i915->drm,
3676 				    "channel EQ not ok, retraining\n");
3677 			link_ok = false;
3678 		}
3679 
3680 		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
3681 
3682 		intel_dp_mst_hpd_irq(intel_dp, esi, &handled);
3683 
3684 		if (!handled)
3685 			break;
3686 
3687 		for (retry = 0; retry < 3; retry++) {
3688 			int wret;
3689 
3690 			wret = drm_dp_dpcd_write(&intel_dp->aux,
3691 						 DP_SINK_COUNT_ESI+1,
3692 						 &esi[1], 3);
3693 			if (wret == 3)
3694 				break;
3695 		}
3696 	}
3697 
3698 	return link_ok;
3699 }
3700 
3701 static void
3702 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
3703 {
3704 	bool is_active;
3705 	u8 buf = 0;
3706 
3707 	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
3708 	if (intel_dp->frl.is_trained && !is_active) {
3709 		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
3710 			return;
3711 
3712 		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
3713 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
3714 			return;
3715 
3716 		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);
3717 
3718 		/* Restart FRL training or fall back to TMDS mode */
3719 		intel_dp_check_frl_training(intel_dp);
3720 	}
3721 }
3722 
3723 static bool
3724 intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
3725 {
3726 	u8 link_status[DP_LINK_STATUS_SIZE];
3727 
3728 	if (!intel_dp->link_trained)
3729 		return false;
3730 
3731 	/*
3732 	 * While PSR source HW is enabled, it will control main-link sending
3733 	 * frames, enabling and disabling it so trying to do a retrain will fail
3734 	 * as the link would or not be on or it could mix training patterns
3735 	 * and frame data at the same time causing retrain to fail.
3736 	 * Also when exiting PSR, HW will retrain the link anyways fixing
3737 	 * any link status error.
3738 	 */
3739 	if (intel_psr_enabled(intel_dp))
3740 		return false;
3741 
3742 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
3743 					     link_status) < 0)
3744 		return false;
3745 
3746 	/*
3747 	 * Validate the cached values of intel_dp->link_rate and
3748 	 * intel_dp->lane_count before attempting to retrain.
3749 	 *
3750 	 * FIXME would be nice to user the crtc state here, but since
3751 	 * we need to call this from the short HPD handler that seems
3752 	 * a bit hard.
3753 	 */
3754 	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
3755 					intel_dp->lane_count))
3756 		return false;
3757 
3758 	/* Retrain if Channel EQ or CR not ok */
3759 	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
3760 }
3761 
3762 static bool intel_dp_has_connector(struct intel_dp *intel_dp,
3763 				   const struct drm_connector_state *conn_state)
3764 {
3765 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3766 	struct intel_encoder *encoder;
3767 	enum pipe pipe;
3768 
3769 	if (!conn_state->best_encoder)
3770 		return false;
3771 
3772 	/* SST */
3773 	encoder = &dp_to_dig_port(intel_dp)->base;
3774 	if (conn_state->best_encoder == &encoder->base)
3775 		return true;
3776 
3777 	/* MST */
3778 	for_each_pipe(i915, pipe) {
3779 		encoder = &intel_dp->mst_encoders[pipe]->base;
3780 		if (conn_state->best_encoder == &encoder->base)
3781 			return true;
3782 	}
3783 
3784 	return false;
3785 }
3786 
3787 static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
3788 				      struct drm_modeset_acquire_ctx *ctx,
3789 				      u32 *crtc_mask)
3790 {
3791 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3792 	struct drm_connector_list_iter conn_iter;
3793 	struct intel_connector *connector;
3794 	int ret = 0;
3795 
3796 	*crtc_mask = 0;
3797 
3798 	if (!intel_dp_needs_link_retrain(intel_dp))
3799 		return 0;
3800 
3801 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
3802 	for_each_intel_connector_iter(connector, &conn_iter) {
3803 		struct drm_connector_state *conn_state =
3804 			connector->base.state;
3805 		struct intel_crtc_state *crtc_state;
3806 		struct intel_crtc *crtc;
3807 
3808 		if (!intel_dp_has_connector(intel_dp, conn_state))
3809 			continue;
3810 
3811 		crtc = to_intel_crtc(conn_state->crtc);
3812 		if (!crtc)
3813 			continue;
3814 
3815 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
3816 		if (ret)
3817 			break;
3818 
3819 		crtc_state = to_intel_crtc_state(crtc->base.state);
3820 
3821 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
3822 
3823 		if (!crtc_state->hw.active)
3824 			continue;
3825 
3826 		if (conn_state->commit &&
3827 		    !try_wait_for_completion(&conn_state->commit->hw_done))
3828 			continue;
3829 
3830 		*crtc_mask |= drm_crtc_mask(&crtc->base);
3831 	}
3832 	drm_connector_list_iter_end(&conn_iter);
3833 
3834 	if (!intel_dp_needs_link_retrain(intel_dp))
3835 		*crtc_mask = 0;
3836 
3837 	return ret;
3838 }
3839 
3840 static bool intel_dp_is_connected(struct intel_dp *intel_dp)
3841 {
3842 	struct intel_connector *connector = intel_dp->attached_connector;
3843 
3844 	return connector->base.status == connector_status_connected ||
3845 		intel_dp->is_mst;
3846 }
3847 
3848 int intel_dp_retrain_link(struct intel_encoder *encoder,
3849 			  struct drm_modeset_acquire_ctx *ctx)
3850 {
3851 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3852 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3853 	struct intel_crtc *crtc;
3854 	u32 crtc_mask;
3855 	int ret;
3856 
3857 	if (!intel_dp_is_connected(intel_dp))
3858 		return 0;
3859 
3860 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
3861 			       ctx);
3862 	if (ret)
3863 		return ret;
3864 
3865 	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
3866 	if (ret)
3867 		return ret;
3868 
3869 	if (crtc_mask == 0)
3870 		return 0;
3871 
3872 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
3873 		    encoder->base.base.id, encoder->base.name);
3874 
3875 	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
3876 		const struct intel_crtc_state *crtc_state =
3877 			to_intel_crtc_state(crtc->base.state);
3878 
3879 		/* Suppress underruns caused by re-training */
3880 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
3881 		if (crtc_state->has_pch_encoder)
3882 			intel_set_pch_fifo_underrun_reporting(dev_priv,
3883 							      intel_crtc_pch_transcoder(crtc), false);
3884 	}
3885 
3886 	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
3887 		const struct intel_crtc_state *crtc_state =
3888 			to_intel_crtc_state(crtc->base.state);
3889 
3890 		/* retrain on the MST master transcoder */
3891 		if (DISPLAY_VER(dev_priv) >= 12 &&
3892 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
3893 		    !intel_dp_mst_is_master_trans(crtc_state))
3894 			continue;
3895 
3896 		intel_dp_check_frl_training(intel_dp);
3897 		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
3898 		intel_dp_start_link_train(intel_dp, crtc_state);
3899 		intel_dp_stop_link_train(intel_dp, crtc_state);
3900 		break;
3901 	}
3902 
3903 	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
3904 		const struct intel_crtc_state *crtc_state =
3905 			to_intel_crtc_state(crtc->base.state);
3906 
3907 		/* Keep underrun reporting disabled until things are stable */
3908 		intel_wait_for_vblank(dev_priv, crtc->pipe);
3909 
3910 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
3911 		if (crtc_state->has_pch_encoder)
3912 			intel_set_pch_fifo_underrun_reporting(dev_priv,
3913 							      intel_crtc_pch_transcoder(crtc), true);
3914 	}
3915 
3916 	return 0;
3917 }
3918 
3919 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
3920 				  struct drm_modeset_acquire_ctx *ctx,
3921 				  u32 *crtc_mask)
3922 {
3923 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3924 	struct drm_connector_list_iter conn_iter;
3925 	struct intel_connector *connector;
3926 	int ret = 0;
3927 
3928 	*crtc_mask = 0;
3929 
3930 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
3931 	for_each_intel_connector_iter(connector, &conn_iter) {
3932 		struct drm_connector_state *conn_state =
3933 			connector->base.state;
3934 		struct intel_crtc_state *crtc_state;
3935 		struct intel_crtc *crtc;
3936 
3937 		if (!intel_dp_has_connector(intel_dp, conn_state))
3938 			continue;
3939 
3940 		crtc = to_intel_crtc(conn_state->crtc);
3941 		if (!crtc)
3942 			continue;
3943 
3944 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
3945 		if (ret)
3946 			break;
3947 
3948 		crtc_state = to_intel_crtc_state(crtc->base.state);
3949 
3950 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
3951 
3952 		if (!crtc_state->hw.active)
3953 			continue;
3954 
3955 		if (conn_state->commit &&
3956 		    !try_wait_for_completion(&conn_state->commit->hw_done))
3957 			continue;
3958 
3959 		*crtc_mask |= drm_crtc_mask(&crtc->base);
3960 	}
3961 	drm_connector_list_iter_end(&conn_iter);
3962 
3963 	return ret;
3964 }
3965 
3966 static int intel_dp_do_phy_test(struct intel_encoder *encoder,
3967 				struct drm_modeset_acquire_ctx *ctx)
3968 {
3969 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3970 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3971 	struct intel_crtc *crtc;
3972 	u32 crtc_mask;
3973 	int ret;
3974 
3975 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
3976 			       ctx);
3977 	if (ret)
3978 		return ret;
3979 
3980 	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
3981 	if (ret)
3982 		return ret;
3983 
3984 	if (crtc_mask == 0)
3985 		return 0;
3986 
3987 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
3988 		    encoder->base.base.id, encoder->base.name);
3989 
3990 	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
3991 		const struct intel_crtc_state *crtc_state =
3992 			to_intel_crtc_state(crtc->base.state);
3993 
3994 		/* test on the MST master transcoder */
3995 		if (DISPLAY_VER(dev_priv) >= 12 &&
3996 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
3997 		    !intel_dp_mst_is_master_trans(crtc_state))
3998 			continue;
3999 
4000 		intel_dp_process_phy_request(intel_dp, crtc_state);
4001 		break;
4002 	}
4003 
4004 	return 0;
4005 }
4006 
4007 void intel_dp_phy_test(struct intel_encoder *encoder)
4008 {
4009 	struct drm_modeset_acquire_ctx ctx;
4010 	int ret;
4011 
4012 	drm_modeset_acquire_init(&ctx, 0);
4013 
4014 	for (;;) {
4015 		ret = intel_dp_do_phy_test(encoder, &ctx);
4016 
4017 		if (ret == -EDEADLK) {
4018 			drm_modeset_backoff(&ctx);
4019 			continue;
4020 		}
4021 
4022 		break;
4023 	}
4024 
4025 	drm_modeset_drop_locks(&ctx);
4026 	drm_modeset_acquire_fini(&ctx);
4027 	drm_WARN(encoder->base.dev, ret,
4028 		 "Acquiring modeset locks failed with %i\n", ret);
4029 }
4030 
4031 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
4032 {
4033 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4034 	u8 val;
4035 
4036 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
4037 		return;
4038 
4039 	if (drm_dp_dpcd_readb(&intel_dp->aux,
4040 			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
4041 		return;
4042 
4043 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);
4044 
4045 	if (val & DP_AUTOMATED_TEST_REQUEST)
4046 		intel_dp_handle_test_request(intel_dp);
4047 
4048 	if (val & DP_CP_IRQ)
4049 		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
4050 
4051 	if (val & DP_SINK_SPECIFIC_IRQ)
4052 		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
4053 }
4054 
4055 static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
4056 {
4057 	u8 val;
4058 
4059 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
4060 		return;
4061 
4062 	if (drm_dp_dpcd_readb(&intel_dp->aux,
4063 			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val)
4064 		return;
4065 
4066 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
4067 			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1)
4068 		return;
4069 
4070 	if (val & HDMI_LINK_STATUS_CHANGED)
4071 		intel_dp_handle_hdmi_link_status_change(intel_dp);
4072 }
4073 
4074 /*
4075  * According to DP spec
4076  * 5.1.2:
4077  *  1. Read DPCD
4078  *  2. Configure link according to Receiver Capabilities
4079  *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
4080  *  4. Check link status on receipt of hot-plug interrupt
4081  *
4082  * intel_dp_short_pulse -  handles short pulse interrupts
4083  * when full detection is not required.
4084  * Returns %true if short pulse is handled and full detection
4085  * is NOT required and %false otherwise.
4086  */
4087 static bool
4088 intel_dp_short_pulse(struct intel_dp *intel_dp)
4089 {
4090 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4091 	u8 old_sink_count = intel_dp->sink_count;
4092 	bool ret;
4093 
4094 	/*
4095 	 * Clearing compliance test variables to allow capturing
4096 	 * of values for next automated test request.
4097 	 */
4098 	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4099 
4100 	/*
4101 	 * Now read the DPCD to see if it's actually running
4102 	 * If the current value of sink count doesn't match with
4103 	 * the value that was stored earlier or dpcd read failed
4104 	 * we need to do full detection
4105 	 */
4106 	ret = intel_dp_get_dpcd(intel_dp);
4107 
4108 	if ((old_sink_count != intel_dp->sink_count) || !ret) {
4109 		/* No need to proceed if we are going to do full detect */
4110 		return false;
4111 	}
4112 
4113 	intel_dp_check_device_service_irq(intel_dp);
4114 	intel_dp_check_link_service_irq(intel_dp);
4115 
4116 	/* Handle CEC interrupts, if any */
4117 	drm_dp_cec_irq(&intel_dp->aux);
4118 
4119 	/* defer to the hotplug work for link retraining if needed */
4120 	if (intel_dp_needs_link_retrain(intel_dp))
4121 		return false;
4122 
4123 	intel_psr_short_pulse(intel_dp);
4124 
4125 	switch (intel_dp->compliance.test_type) {
4126 	case DP_TEST_LINK_TRAINING:
4127 		drm_dbg_kms(&dev_priv->drm,
4128 			    "Link Training Compliance Test requested\n");
4129 		/* Send a Hotplug Uevent to userspace to start modeset */
4130 		drm_kms_helper_hotplug_event(&dev_priv->drm);
4131 		break;
4132 	case DP_TEST_LINK_PHY_TEST_PATTERN:
4133 		drm_dbg_kms(&dev_priv->drm,
4134 			    "PHY test pattern Compliance Test requested\n");
4135 		/*
4136 		 * Schedule long hpd to do the test
4137 		 *
4138 		 * FIXME get rid of the ad-hoc phy test modeset code
4139 		 * and properly incorporate it into the normal modeset.
4140 		 */
4141 		return false;
4142 	}
4143 
4144 	return true;
4145 }
4146 
4147 /* XXX this is probably wrong for multiple downstream ports */
4148 static enum drm_connector_status
4149 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4150 {
4151 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4152 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4153 	u8 *dpcd = intel_dp->dpcd;
4154 	u8 type;
4155 
4156 	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
4157 		return connector_status_connected;
4158 
4159 	lspcon_resume(dig_port);
4160 
4161 	if (!intel_dp_get_dpcd(intel_dp))
4162 		return connector_status_disconnected;
4163 
4164 	/* if there's no downstream port, we're done */
4165 	if (!drm_dp_is_branch(dpcd))
4166 		return connector_status_connected;
4167 
4168 	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4169 	if (intel_dp_has_sink_count(intel_dp) &&
4170 	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4171 		return intel_dp->sink_count ?
4172 		connector_status_connected : connector_status_disconnected;
4173 	}
4174 
4175 	if (intel_dp_can_mst(intel_dp))
4176 		return connector_status_connected;
4177 
4178 	/* If no HPD, poke DDC gently */
4179 	if (drm_probe_ddc(&intel_dp->aux.ddc))
4180 		return connector_status_connected;
4181 
4182 	/* Well we tried, say unknown for unreliable port types */
4183 	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4184 		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4185 		if (type == DP_DS_PORT_TYPE_VGA ||
4186 		    type == DP_DS_PORT_TYPE_NON_EDID)
4187 			return connector_status_unknown;
4188 	} else {
4189 		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4190 			DP_DWN_STRM_PORT_TYPE_MASK;
4191 		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4192 		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
4193 			return connector_status_unknown;
4194 	}
4195 
4196 	/* Anything else is out of spec, warn and ignore */
4197 	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
4198 	return connector_status_disconnected;
4199 }
4200 
4201 static enum drm_connector_status
4202 edp_detect(struct intel_dp *intel_dp)
4203 {
4204 	return connector_status_connected;
4205 }
4206 
4207 /*
4208  * intel_digital_port_connected - is the specified port connected?
4209  * @encoder: intel_encoder
4210  *
4211  * In cases where there's a connector physically connected but it can't be used
4212  * by our hardware we also return false, since the rest of the driver should
4213  * pretty much treat the port as disconnected. This is relevant for type-C
4214  * (starting on ICL) where there's ownership involved.
4215  *
4216  * Return %true if port is connected, %false otherwise.
4217  */
4218 bool intel_digital_port_connected(struct intel_encoder *encoder)
4219 {
4220 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4221 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4222 	bool is_connected = false;
4223 	intel_wakeref_t wakeref;
4224 
4225 	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
4226 		is_connected = dig_port->connected(encoder);
4227 
4228 	return is_connected;
4229 }
4230 
4231 static struct edid *
4232 intel_dp_get_edid(struct intel_dp *intel_dp)
4233 {
4234 	struct intel_connector *intel_connector = intel_dp->attached_connector;
4235 
4236 	/* use cached edid if we have one */
4237 	if (intel_connector->edid) {
4238 		/* invalid edid */
4239 		if (IS_ERR(intel_connector->edid))
4240 			return NULL;
4241 
4242 		return drm_edid_duplicate(intel_connector->edid);
4243 	} else
4244 		return drm_get_edid(&intel_connector->base,
4245 				    &intel_dp->aux.ddc);
4246 }
4247 
4248 static void
4249 intel_dp_update_dfp(struct intel_dp *intel_dp,
4250 		    const struct edid *edid)
4251 {
4252 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4253 	struct intel_connector *connector = intel_dp->attached_connector;
4254 
4255 	intel_dp->dfp.max_bpc =
4256 		drm_dp_downstream_max_bpc(intel_dp->dpcd,
4257 					  intel_dp->downstream_ports, edid);
4258 
4259 	intel_dp->dfp.max_dotclock =
4260 		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
4261 					       intel_dp->downstream_ports);
4262 
4263 	intel_dp->dfp.min_tmds_clock =
4264 		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
4265 						 intel_dp->downstream_ports,
4266 						 edid);
4267 	intel_dp->dfp.max_tmds_clock =
4268 		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
4269 						 intel_dp->downstream_ports,
4270 						 edid);
4271 
4272 	intel_dp->dfp.pcon_max_frl_bw =
4273 		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
4274 					   intel_dp->downstream_ports);
4275 
4276 	drm_dbg_kms(&i915->drm,
4277 		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
4278 		    connector->base.base.id, connector->base.name,
4279 		    intel_dp->dfp.max_bpc,
4280 		    intel_dp->dfp.max_dotclock,
4281 		    intel_dp->dfp.min_tmds_clock,
4282 		    intel_dp->dfp.max_tmds_clock,
4283 		    intel_dp->dfp.pcon_max_frl_bw);
4284 
4285 	intel_dp_get_pcon_dsc_cap(intel_dp);
4286 }
4287 
4288 static void
4289 intel_dp_update_420(struct intel_dp *intel_dp)
4290 {
4291 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4292 	struct intel_connector *connector = intel_dp->attached_connector;
4293 	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420, rgb_to_ycbcr;
4294 
4295 	/* No YCbCr output support on gmch platforms */
4296 	if (HAS_GMCH(i915))
4297 		return;
4298 
4299 	/*
4300 	 * ILK doesn't seem capable of DP YCbCr output. The
4301 	 * displayed image is severly corrupted. SNB+ is fine.
4302 	 */
4303 	if (IS_IRONLAKE(i915))
4304 		return;
4305 
4306 	is_branch = drm_dp_is_branch(intel_dp->dpcd);
4307 	ycbcr_420_passthrough =
4308 		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
4309 						  intel_dp->downstream_ports);
4310 	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
4311 	ycbcr_444_to_420 =
4312 		dp_to_dig_port(intel_dp)->lspcon.active ||
4313 		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
4314 							intel_dp->downstream_ports);
4315 	rgb_to_ycbcr = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
4316 								 intel_dp->downstream_ports,
4317 								 DP_DS_HDMI_BT601_RGB_YCBCR_CONV |
4318 								 DP_DS_HDMI_BT709_RGB_YCBCR_CONV |
4319 								 DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
4320 
4321 	if (DISPLAY_VER(i915) >= 11) {
4322 		/* Let PCON convert from RGB->YCbCr if possible */
4323 		if (is_branch && rgb_to_ycbcr && ycbcr_444_to_420) {
4324 			intel_dp->dfp.rgb_to_ycbcr = true;
4325 			intel_dp->dfp.ycbcr_444_to_420 = true;
4326 			connector->base.ycbcr_420_allowed = true;
4327 		} else {
4328 		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
4329 			intel_dp->dfp.ycbcr_444_to_420 =
4330 				ycbcr_444_to_420 && !ycbcr_420_passthrough;
4331 
4332 			connector->base.ycbcr_420_allowed =
4333 				!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
4334 		}
4335 	} else {
4336 		/* 4:4:4->4:2:0 conversion is the only way */
4337 		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;
4338 
4339 		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
4340 	}
4341 
4342 	drm_dbg_kms(&i915->drm,
4343 		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
4344 		    connector->base.base.id, connector->base.name,
4345 		    yesno(intel_dp->dfp.rgb_to_ycbcr),
4346 		    yesno(connector->base.ycbcr_420_allowed),
4347 		    yesno(intel_dp->dfp.ycbcr_444_to_420));
4348 }
4349 
4350 static void
4351 intel_dp_set_edid(struct intel_dp *intel_dp)
4352 {
4353 	struct intel_connector *connector = intel_dp->attached_connector;
4354 	struct edid *edid;
4355 
4356 	intel_dp_unset_edid(intel_dp);
4357 	edid = intel_dp_get_edid(intel_dp);
4358 	connector->detect_edid = edid;
4359 
4360 	intel_dp_update_dfp(intel_dp, edid);
4361 	intel_dp_update_420(intel_dp);
4362 
4363 	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
4364 		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
4365 		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4366 	}
4367 
4368 	drm_dp_cec_set_edid(&intel_dp->aux, edid);
4369 }
4370 
4371 static void
4372 intel_dp_unset_edid(struct intel_dp *intel_dp)
4373 {
4374 	struct intel_connector *connector = intel_dp->attached_connector;
4375 
4376 	drm_dp_cec_unset_edid(&intel_dp->aux);
4377 	kfree(connector->detect_edid);
4378 	connector->detect_edid = NULL;
4379 
4380 	intel_dp->has_hdmi_sink = false;
4381 	intel_dp->has_audio = false;
4382 
4383 	intel_dp->dfp.max_bpc = 0;
4384 	intel_dp->dfp.max_dotclock = 0;
4385 	intel_dp->dfp.min_tmds_clock = 0;
4386 	intel_dp->dfp.max_tmds_clock = 0;
4387 
4388 	intel_dp->dfp.pcon_max_frl_bw = 0;
4389 
4390 	intel_dp->dfp.ycbcr_444_to_420 = false;
4391 	connector->base.ycbcr_420_allowed = false;
4392 }
4393 
4394 static int
4395 intel_dp_detect(struct drm_connector *connector,
4396 		struct drm_modeset_acquire_ctx *ctx,
4397 		bool force)
4398 {
4399 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4400 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4401 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4402 	struct intel_encoder *encoder = &dig_port->base;
4403 	enum drm_connector_status status;
4404 
4405 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
4406 		    connector->base.id, connector->name);
4407 	drm_WARN_ON(&dev_priv->drm,
4408 		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4409 
4410 	if (!INTEL_DISPLAY_ENABLED(dev_priv))
4411 		return connector_status_disconnected;
4412 
4413 	/* Can't disconnect eDP */
4414 	if (intel_dp_is_edp(intel_dp))
4415 		status = edp_detect(intel_dp);
4416 	else if (intel_digital_port_connected(encoder))
4417 		status = intel_dp_detect_dpcd(intel_dp);
4418 	else
4419 		status = connector_status_disconnected;
4420 
4421 	if (status == connector_status_disconnected) {
4422 		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4423 		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
4424 
4425 		if (intel_dp->is_mst) {
4426 			drm_dbg_kms(&dev_priv->drm,
4427 				    "MST device may have disappeared %d vs %d\n",
4428 				    intel_dp->is_mst,
4429 				    intel_dp->mst_mgr.mst_state);
4430 			intel_dp->is_mst = false;
4431 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4432 							intel_dp->is_mst);
4433 		}
4434 
4435 		goto out;
4436 	}
4437 
4438 	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
4439 	if (DISPLAY_VER(dev_priv) >= 11)
4440 		intel_dp_get_dsc_sink_cap(intel_dp);
4441 
4442 	intel_dp_configure_mst(intel_dp);
4443 
4444 	/*
4445 	 * TODO: Reset link params when switching to MST mode, until MST
4446 	 * supports link training fallback params.
4447 	 */
4448 	if (intel_dp->reset_link_params || intel_dp->is_mst) {
4449 		intel_dp_reset_max_link_params(intel_dp);
4450 		intel_dp->reset_link_params = false;
4451 	}
4452 
4453 	intel_dp_print_rates(intel_dp);
4454 
4455 	if (intel_dp->is_mst) {
4456 		/*
4457 		 * If we are in MST mode then this connector
4458 		 * won't appear connected or have anything
4459 		 * with EDID on it
4460 		 */
4461 		status = connector_status_disconnected;
4462 		goto out;
4463 	}
4464 
4465 	/*
4466 	 * Some external monitors do not signal loss of link synchronization
4467 	 * with an IRQ_HPD, so force a link status check.
4468 	 */
4469 	if (!intel_dp_is_edp(intel_dp)) {
4470 		int ret;
4471 
4472 		ret = intel_dp_retrain_link(encoder, ctx);
4473 		if (ret)
4474 			return ret;
4475 	}
4476 
4477 	/*
4478 	 * Clearing NACK and defer counts to get their exact values
4479 	 * while reading EDID which are required by Compliance tests
4480 	 * 4.2.2.4 and 4.2.2.5
4481 	 */
4482 	intel_dp->aux.i2c_nack_count = 0;
4483 	intel_dp->aux.i2c_defer_count = 0;
4484 
4485 	intel_dp_set_edid(intel_dp);
4486 	if (intel_dp_is_edp(intel_dp) ||
4487 	    to_intel_connector(connector)->detect_edid)
4488 		status = connector_status_connected;
4489 
4490 	intel_dp_check_device_service_irq(intel_dp);
4491 
4492 out:
4493 	if (status != connector_status_connected && !intel_dp->is_mst)
4494 		intel_dp_unset_edid(intel_dp);
4495 
4496 	/*
4497 	 * Make sure the refs for power wells enabled during detect are
4498 	 * dropped to avoid a new detect cycle triggered by HPD polling.
4499 	 */
4500 	intel_display_power_flush_work(dev_priv);
4501 
4502 	if (!intel_dp_is_edp(intel_dp))
4503 		drm_dp_set_subconnector_property(connector,
4504 						 status,
4505 						 intel_dp->dpcd,
4506 						 intel_dp->downstream_ports);
4507 	return status;
4508 }
4509 
4510 static void
4511 intel_dp_force(struct drm_connector *connector)
4512 {
4513 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4514 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4515 	struct intel_encoder *intel_encoder = &dig_port->base;
4516 	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4517 	enum intel_display_power_domain aux_domain =
4518 		intel_aux_power_domain(dig_port);
4519 	intel_wakeref_t wakeref;
4520 
4521 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
4522 		    connector->base.id, connector->name);
4523 	intel_dp_unset_edid(intel_dp);
4524 
4525 	if (connector->status != connector_status_connected)
4526 		return;
4527 
4528 	wakeref = intel_display_power_get(dev_priv, aux_domain);
4529 
4530 	intel_dp_set_edid(intel_dp);
4531 
4532 	intel_display_power_put(dev_priv, aux_domain, wakeref);
4533 }
4534 
4535 static int intel_dp_get_modes(struct drm_connector *connector)
4536 {
4537 	struct intel_connector *intel_connector = to_intel_connector(connector);
4538 	struct edid *edid;
4539 	int num_modes = 0;
4540 
4541 	edid = intel_connector->detect_edid;
4542 	if (edid) {
4543 		num_modes = intel_connector_update_modes(connector, edid);
4544 
4545 		if (intel_vrr_is_capable(connector))
4546 			drm_connector_set_vrr_capable_property(connector,
4547 							       true);
4548 	}
4549 
4550 	/* Also add fixed mode, which may or may not be present in EDID */
4551 	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
4552 	    intel_connector->panel.fixed_mode) {
4553 		struct drm_display_mode *mode;
4554 
4555 		mode = drm_mode_duplicate(connector->dev,
4556 					  intel_connector->panel.fixed_mode);
4557 		if (mode) {
4558 			drm_mode_probed_add(connector, mode);
4559 			num_modes++;
4560 		}
4561 	}
4562 
4563 	if (num_modes)
4564 		return num_modes;
4565 
4566 	if (!edid) {
4567 		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
4568 		struct drm_display_mode *mode;
4569 
4570 		mode = drm_dp_downstream_mode(connector->dev,
4571 					      intel_dp->dpcd,
4572 					      intel_dp->downstream_ports);
4573 		if (mode) {
4574 			drm_mode_probed_add(connector, mode);
4575 			num_modes++;
4576 		}
4577 	}
4578 
4579 	return num_modes;
4580 }
4581 
4582 static int
4583 intel_dp_connector_register(struct drm_connector *connector)
4584 {
4585 	struct drm_i915_private *i915 = to_i915(connector->dev);
4586 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4587 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4588 	struct intel_lspcon *lspcon = &dig_port->lspcon;
4589 	int ret;
4590 
4591 	ret = intel_connector_register(connector);
4592 	if (ret)
4593 		return ret;
4594 
4595 	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
4596 		    intel_dp->aux.name, connector->kdev->kobj.name);
4597 
4598 	intel_dp->aux.dev = connector->kdev;
4599 	ret = drm_dp_aux_register(&intel_dp->aux);
4600 	if (!ret)
4601 		drm_dp_cec_register_connector(&intel_dp->aux, connector);
4602 
4603 	if (!intel_bios_is_lspcon_present(i915, dig_port->base.port))
4604 		return ret;
4605 
4606 	/*
4607 	 * ToDo: Clean this up to handle lspcon init and resume more
4608 	 * efficiently and streamlined.
4609 	 */
4610 	if (lspcon_init(dig_port)) {
4611 		lspcon_detect_hdr_capability(lspcon);
4612 		if (lspcon->hdr_supported)
4613 			drm_object_attach_property(&connector->base,
4614 						   connector->dev->mode_config.hdr_output_metadata_property,
4615 						   0);
4616 	}
4617 
4618 	return ret;
4619 }
4620 
4621 static void
4622 intel_dp_connector_unregister(struct drm_connector *connector)
4623 {
4624 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4625 
4626 	drm_dp_cec_unregister_connector(&intel_dp->aux);
4627 	drm_dp_aux_unregister(&intel_dp->aux);
4628 	intel_connector_unregister(connector);
4629 }
4630 
4631 void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
4632 {
4633 	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4634 	struct intel_dp *intel_dp = &dig_port->dp;
4635 
4636 	intel_dp_mst_encoder_cleanup(dig_port);
4637 
4638 	intel_pps_vdd_off_sync(intel_dp);
4639 
4640 	intel_dp_aux_fini(intel_dp);
4641 }
4642 
4643 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4644 {
4645 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
4646 
4647 	intel_pps_vdd_off_sync(intel_dp);
4648 }
4649 
4650 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
4651 {
4652 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
4653 
4654 	intel_pps_wait_power_cycle(intel_dp);
4655 }
4656 
4657 static int intel_modeset_tile_group(struct intel_atomic_state *state,
4658 				    int tile_group_id)
4659 {
4660 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4661 	struct drm_connector_list_iter conn_iter;
4662 	struct drm_connector *connector;
4663 	int ret = 0;
4664 
4665 	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
4666 	drm_for_each_connector_iter(connector, &conn_iter) {
4667 		struct drm_connector_state *conn_state;
4668 		struct intel_crtc_state *crtc_state;
4669 		struct intel_crtc *crtc;
4670 
4671 		if (!connector->has_tile ||
4672 		    connector->tile_group->id != tile_group_id)
4673 			continue;
4674 
4675 		conn_state = drm_atomic_get_connector_state(&state->base,
4676 							    connector);
4677 		if (IS_ERR(conn_state)) {
4678 			ret = PTR_ERR(conn_state);
4679 			break;
4680 		}
4681 
4682 		crtc = to_intel_crtc(conn_state->crtc);
4683 
4684 		if (!crtc)
4685 			continue;
4686 
4687 		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
4688 		crtc_state->uapi.mode_changed = true;
4689 
4690 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
4691 		if (ret)
4692 			break;
4693 	}
4694 	drm_connector_list_iter_end(&conn_iter);
4695 
4696 	return ret;
4697 }
4698 
4699 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
4700 {
4701 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4702 	struct intel_crtc *crtc;
4703 
4704 	if (transcoders == 0)
4705 		return 0;
4706 
4707 	for_each_intel_crtc(&dev_priv->drm, crtc) {
4708 		struct intel_crtc_state *crtc_state;
4709 		int ret;
4710 
4711 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4712 		if (IS_ERR(crtc_state))
4713 			return PTR_ERR(crtc_state);
4714 
4715 		if (!crtc_state->hw.enable)
4716 			continue;
4717 
4718 		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
4719 			continue;
4720 
4721 		crtc_state->uapi.mode_changed = true;
4722 
4723 		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
4724 		if (ret)
4725 			return ret;
4726 
4727 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
4728 		if (ret)
4729 			return ret;
4730 
4731 		transcoders &= ~BIT(crtc_state->cpu_transcoder);
4732 	}
4733 
4734 	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
4735 
4736 	return 0;
4737 }
4738 
4739 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
4740 				      struct drm_connector *connector)
4741 {
4742 	const struct drm_connector_state *old_conn_state =
4743 		drm_atomic_get_old_connector_state(&state->base, connector);
4744 	const struct intel_crtc_state *old_crtc_state;
4745 	struct intel_crtc *crtc;
4746 	u8 transcoders;
4747 
4748 	crtc = to_intel_crtc(old_conn_state->crtc);
4749 	if (!crtc)
4750 		return 0;
4751 
4752 	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);
4753 
4754 	if (!old_crtc_state->hw.active)
4755 		return 0;
4756 
4757 	transcoders = old_crtc_state->sync_mode_slaves_mask;
4758 	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
4759 		transcoders |= BIT(old_crtc_state->master_transcoder);
4760 
4761 	return intel_modeset_affected_transcoders(state,
4762 						  transcoders);
4763 }
4764 
4765 static int intel_dp_connector_atomic_check(struct drm_connector *conn,
4766 					   struct drm_atomic_state *_state)
4767 {
4768 	struct drm_i915_private *dev_priv = to_i915(conn->dev);
4769 	struct intel_atomic_state *state = to_intel_atomic_state(_state);
4770 	int ret;
4771 
4772 	ret = intel_digital_connector_atomic_check(conn, &state->base);
4773 	if (ret)
4774 		return ret;
4775 
4776 	/*
4777 	 * We don't enable port sync on BDW due to missing w/as and
4778 	 * due to not having adjusted the modeset sequence appropriately.
4779 	 */
4780 	if (DISPLAY_VER(dev_priv) < 9)
4781 		return 0;
4782 
4783 	if (!intel_connector_needs_modeset(state, conn))
4784 		return 0;
4785 
4786 	if (conn->has_tile) {
4787 		ret = intel_modeset_tile_group(state, conn->tile_group->id);
4788 		if (ret)
4789 			return ret;
4790 	}
4791 
4792 	return intel_modeset_synced_crtcs(state, conn);
4793 }
4794 
4795 static void intel_dp_oob_hotplug_event(struct drm_connector *connector)
4796 {
4797 	struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector));
4798 	struct drm_i915_private *i915 = to_i915(connector->dev);
4799 
4800 	spin_lock_irq(&i915->irq_lock);
4801 	i915->hotplug.event_bits |= BIT(encoder->hpd_pin);
4802 	spin_unlock_irq(&i915->irq_lock);
4803 	queue_delayed_work(system_wq, &i915->hotplug.hotplug_work, 0);
4804 }
4805 
4806 static const struct drm_connector_funcs intel_dp_connector_funcs = {
4807 	.force = intel_dp_force,
4808 	.fill_modes = drm_helper_probe_single_connector_modes,
4809 	.atomic_get_property = intel_digital_connector_atomic_get_property,
4810 	.atomic_set_property = intel_digital_connector_atomic_set_property,
4811 	.late_register = intel_dp_connector_register,
4812 	.early_unregister = intel_dp_connector_unregister,
4813 	.destroy = intel_connector_destroy,
4814 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4815 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
4816 	.oob_hotplug_event = intel_dp_oob_hotplug_event,
4817 };
4818 
4819 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4820 	.detect_ctx = intel_dp_detect,
4821 	.get_modes = intel_dp_get_modes,
4822 	.mode_valid = intel_dp_mode_valid,
4823 	.atomic_check = intel_dp_connector_atomic_check,
4824 };
4825 
4826 enum irqreturn
4827 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
4828 {
4829 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
4830 	struct intel_dp *intel_dp = &dig_port->dp;
4831 
4832 	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
4833 	    (long_hpd || !intel_pps_have_power(intel_dp))) {
4834 		/*
4835 		 * vdd off can generate a long/short pulse on eDP which
4836 		 * would require vdd on to handle it, and thus we
4837 		 * would end up in an endless cycle of
4838 		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
4839 		 */
4840 		drm_dbg_kms(&i915->drm,
4841 			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
4842 			    long_hpd ? "long" : "short",
4843 			    dig_port->base.base.base.id,
4844 			    dig_port->base.base.name);
4845 		return IRQ_HANDLED;
4846 	}
4847 
4848 	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
4849 		    dig_port->base.base.base.id,
4850 		    dig_port->base.base.name,
4851 		    long_hpd ? "long" : "short");
4852 
4853 	if (long_hpd) {
4854 		intel_dp->reset_link_params = true;
4855 		return IRQ_NONE;
4856 	}
4857 
4858 	if (intel_dp->is_mst) {
4859 		if (!intel_dp_check_mst_status(intel_dp))
4860 			return IRQ_NONE;
4861 	} else if (!intel_dp_short_pulse(intel_dp)) {
4862 		return IRQ_NONE;
4863 	}
4864 
4865 	return IRQ_HANDLED;
4866 }
4867 
4868 /* check the VBT to see whether the eDP is on another port */
4869 bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
4870 {
4871 	/*
4872 	 * eDP not supported on g4x. so bail out early just
4873 	 * for a bit extra safety in case the VBT is bonkers.
4874 	 */
4875 	if (DISPLAY_VER(dev_priv) < 5)
4876 		return false;
4877 
4878 	if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A)
4879 		return true;
4880 
4881 	return intel_bios_is_port_edp(dev_priv, port);
4882 }
4883 
4884 static void
4885 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4886 {
4887 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4888 	enum port port = dp_to_dig_port(intel_dp)->base.port;
4889 
4890 	if (!intel_dp_is_edp(intel_dp))
4891 		drm_connector_attach_dp_subconnector_property(connector);
4892 
4893 	if (!IS_G4X(dev_priv) && port != PORT_A)
4894 		intel_attach_force_audio_property(connector);
4895 
4896 	intel_attach_broadcast_rgb_property(connector);
4897 	if (HAS_GMCH(dev_priv))
4898 		drm_connector_attach_max_bpc_property(connector, 6, 10);
4899 	else if (DISPLAY_VER(dev_priv) >= 5)
4900 		drm_connector_attach_max_bpc_property(connector, 6, 12);
4901 
4902 	/* Register HDMI colorspace for case of lspcon */
4903 	if (intel_bios_is_lspcon_present(dev_priv, port)) {
4904 		drm_connector_attach_content_type_property(connector);
4905 		intel_attach_hdmi_colorspace_property(connector);
4906 	} else {
4907 		intel_attach_dp_colorspace_property(connector);
4908 	}
4909 
4910 	if (IS_GEMINILAKE(dev_priv) || DISPLAY_VER(dev_priv) >= 11)
4911 		drm_object_attach_property(&connector->base,
4912 					   connector->dev->mode_config.hdr_output_metadata_property,
4913 					   0);
4914 
4915 	if (intel_dp_is_edp(intel_dp)) {
4916 		u32 allowed_scalers;
4917 
4918 		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
4919 		if (!HAS_GMCH(dev_priv))
4920 			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
4921 
4922 		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
4923 
4924 		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
4925 
4926 	}
4927 
4928 	if (HAS_VRR(dev_priv))
4929 		drm_connector_attach_vrr_capable_property(connector);
4930 }
4931 
4932 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4933 				     struct intel_connector *intel_connector)
4934 {
4935 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4936 	struct drm_device *dev = &dev_priv->drm;
4937 	struct drm_connector *connector = &intel_connector->base;
4938 	struct drm_display_mode *fixed_mode = NULL;
4939 	struct drm_display_mode *downclock_mode = NULL;
4940 	bool has_dpcd;
4941 	enum pipe pipe = INVALID_PIPE;
4942 	struct edid *edid;
4943 
4944 	if (!intel_dp_is_edp(intel_dp))
4945 		return true;
4946 
4947 	/*
4948 	 * On IBX/CPT we may get here with LVDS already registered. Since the
4949 	 * driver uses the only internal power sequencer available for both
4950 	 * eDP and LVDS bail out early in this case to prevent interfering
4951 	 * with an already powered-on LVDS power sequencer.
4952 	 */
4953 	if (intel_get_lvds_encoder(dev_priv)) {
4954 		drm_WARN_ON(dev,
4955 			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
4956 		drm_info(&dev_priv->drm,
4957 			 "LVDS was detected, not registering eDP\n");
4958 
4959 		return false;
4960 	}
4961 
4962 	intel_pps_init(intel_dp);
4963 
4964 	/* Cache DPCD and EDID for edp. */
4965 	has_dpcd = intel_edp_init_dpcd(intel_dp);
4966 
4967 	if (!has_dpcd) {
4968 		/* if this fails, presume the device is a ghost */
4969 		drm_info(&dev_priv->drm,
4970 			 "failed to retrieve link info, disabling eDP\n");
4971 		goto out_vdd_off;
4972 	}
4973 
4974 	mutex_lock(&dev->mode_config.mutex);
4975 	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4976 	if (edid) {
4977 		if (drm_add_edid_modes(connector, edid)) {
4978 			drm_connector_update_edid_property(connector, edid);
4979 		} else {
4980 			kfree(edid);
4981 			edid = ERR_PTR(-EINVAL);
4982 		}
4983 	} else {
4984 		edid = ERR_PTR(-ENOENT);
4985 	}
4986 	intel_connector->edid = edid;
4987 
4988 	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
4989 	if (fixed_mode)
4990 		downclock_mode = intel_drrs_init(intel_connector, fixed_mode);
4991 
4992 	/* MSO requires information from the EDID */
4993 	intel_edp_mso_init(intel_dp);
4994 
4995 	/* multiply the mode clock and horizontal timings for MSO */
4996 	intel_edp_mso_mode_fixup(intel_connector, fixed_mode);
4997 	intel_edp_mso_mode_fixup(intel_connector, downclock_mode);
4998 
4999 	/* fallback to VBT if available for eDP */
5000 	if (!fixed_mode)
5001 		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
5002 	mutex_unlock(&dev->mode_config.mutex);
5003 
5004 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5005 		/*
5006 		 * Figure out the current pipe for the initial backlight setup.
5007 		 * If the current pipe isn't valid, try the PPS pipe, and if that
5008 		 * fails just assume pipe A.
5009 		 */
5010 		pipe = vlv_active_pipe(intel_dp);
5011 
5012 		if (pipe != PIPE_A && pipe != PIPE_B)
5013 			pipe = intel_dp->pps.pps_pipe;
5014 
5015 		if (pipe != PIPE_A && pipe != PIPE_B)
5016 			pipe = PIPE_A;
5017 
5018 		drm_dbg_kms(&dev_priv->drm,
5019 			    "using pipe %c for initial backlight setup\n",
5020 			    pipe_name(pipe));
5021 	}
5022 
5023 	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5024 	if (!(dev_priv->quirks & QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK))
5025 		intel_connector->panel.backlight.power = intel_pps_backlight_power;
5026 	intel_backlight_setup(intel_connector, pipe);
5027 
5028 	if (fixed_mode) {
5029 		drm_connector_set_panel_orientation_with_quirk(connector,
5030 				dev_priv->vbt.orientation,
5031 				fixed_mode->hdisplay, fixed_mode->vdisplay);
5032 	}
5033 
5034 	return true;
5035 
5036 out_vdd_off:
5037 	intel_pps_vdd_off_sync(intel_dp);
5038 
5039 	return false;
5040 }
5041 
5042 static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5043 {
5044 	struct intel_connector *intel_connector;
5045 	struct drm_connector *connector;
5046 
5047 	intel_connector = container_of(work, typeof(*intel_connector),
5048 				       modeset_retry_work);
5049 	connector = &intel_connector->base;
5050 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
5051 		      connector->name);
5052 
5053 	/* Grab the locks before changing connector property*/
5054 	mutex_lock(&connector->dev->mode_config.mutex);
5055 	/* Set connector link status to BAD and send a Uevent to notify
5056 	 * userspace to do a modeset.
5057 	 */
5058 	drm_connector_set_link_status_property(connector,
5059 					       DRM_MODE_LINK_STATUS_BAD);
5060 	mutex_unlock(&connector->dev->mode_config.mutex);
5061 	/* Send Hotplug uevent so userspace can reprobe */
5062 	drm_kms_helper_connector_hotplug_event(connector);
5063 }
5064 
5065 bool
5066 intel_dp_init_connector(struct intel_digital_port *dig_port,
5067 			struct intel_connector *intel_connector)
5068 {
5069 	struct drm_connector *connector = &intel_connector->base;
5070 	struct intel_dp *intel_dp = &dig_port->dp;
5071 	struct intel_encoder *intel_encoder = &dig_port->base;
5072 	struct drm_device *dev = intel_encoder->base.dev;
5073 	struct drm_i915_private *dev_priv = to_i915(dev);
5074 	enum port port = intel_encoder->port;
5075 	enum phy phy = intel_port_to_phy(dev_priv, port);
5076 	int type;
5077 
5078 	/* Initialize the work for modeset in case of link train failure */
5079 	INIT_WORK(&intel_connector->modeset_retry_work,
5080 		  intel_dp_modeset_retry_work_fn);
5081 
5082 	if (drm_WARN(dev, dig_port->max_lanes < 1,
5083 		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
5084 		     dig_port->max_lanes, intel_encoder->base.base.id,
5085 		     intel_encoder->base.name))
5086 		return false;
5087 
5088 	intel_dp->reset_link_params = true;
5089 	intel_dp->pps.pps_pipe = INVALID_PIPE;
5090 	intel_dp->pps.active_pipe = INVALID_PIPE;
5091 
5092 	/* Preserve the current hw state. */
5093 	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
5094 	intel_dp->attached_connector = intel_connector;
5095 
5096 	if (intel_dp_is_port_edp(dev_priv, port)) {
5097 		/*
5098 		 * Currently we don't support eDP on TypeC ports, although in
5099 		 * theory it could work on TypeC legacy ports.
5100 		 */
5101 		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
5102 		type = DRM_MODE_CONNECTOR_eDP;
5103 		intel_encoder->type = INTEL_OUTPUT_EDP;
5104 
5105 		/* eDP only on port B and/or C on vlv/chv */
5106 		if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
5107 				      IS_CHERRYVIEW(dev_priv)) &&
5108 				port != PORT_B && port != PORT_C))
5109 			return false;
5110 	} else {
5111 		type = DRM_MODE_CONNECTOR_DisplayPort;
5112 	}
5113 
5114 	intel_dp_set_source_rates(intel_dp);
5115 	intel_dp_set_default_sink_rates(intel_dp);
5116 	intel_dp_set_default_max_sink_lane_count(intel_dp);
5117 	intel_dp_set_common_rates(intel_dp);
5118 	intel_dp_reset_max_link_params(intel_dp);
5119 
5120 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5121 		intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
5122 
5123 	drm_dbg_kms(&dev_priv->drm,
5124 		    "Adding %s connector on [ENCODER:%d:%s]\n",
5125 		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5126 		    intel_encoder->base.base.id, intel_encoder->base.name);
5127 
5128 	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5129 	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5130 
5131 	if (!HAS_GMCH(dev_priv))
5132 		connector->interlace_allowed = true;
5133 	connector->doublescan_allowed = 0;
5134 
5135 	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
5136 
5137 	intel_dp_aux_init(intel_dp);
5138 
5139 	intel_connector_attach_encoder(intel_connector, intel_encoder);
5140 
5141 	if (HAS_DDI(dev_priv))
5142 		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5143 	else
5144 		intel_connector->get_hw_state = intel_connector_get_hw_state;
5145 
5146 	/* init MST on ports that can support it */
5147 	intel_dp_mst_encoder_init(dig_port,
5148 				  intel_connector->base.base.id);
5149 
5150 	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5151 		intel_dp_aux_fini(intel_dp);
5152 		intel_dp_mst_encoder_cleanup(dig_port);
5153 		goto fail;
5154 	}
5155 
5156 	intel_dp_add_properties(intel_dp, connector);
5157 
5158 	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
5159 		int ret = intel_dp_hdcp_init(dig_port, intel_connector);
5160 		if (ret)
5161 			drm_dbg_kms(&dev_priv->drm,
5162 				    "HDCP init failed, skipping.\n");
5163 	}
5164 
5165 	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5166 	 * 0xd.  Failure to do so will result in spurious interrupts being
5167 	 * generated on the port when a cable is not attached.
5168 	 */
5169 	if (IS_G45(dev_priv)) {
5170 		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
5171 		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
5172 			       (temp & ~0xf) | 0xd);
5173 	}
5174 
5175 	intel_dp->frl.is_trained = false;
5176 	intel_dp->frl.trained_rate_gbps = 0;
5177 
5178 	intel_psr_init(intel_dp);
5179 
5180 	return true;
5181 
5182 fail:
5183 	drm_connector_cleanup(connector);
5184 
5185 	return false;
5186 }
5187 
5188 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
5189 {
5190 	struct intel_encoder *encoder;
5191 
5192 	if (!HAS_DISPLAY(dev_priv))
5193 		return;
5194 
5195 	for_each_intel_encoder(&dev_priv->drm, encoder) {
5196 		struct intel_dp *intel_dp;
5197 
5198 		if (encoder->type != INTEL_OUTPUT_DDI)
5199 			continue;
5200 
5201 		intel_dp = enc_to_intel_dp(encoder);
5202 
5203 		if (!intel_dp_mst_source_support(intel_dp))
5204 			continue;
5205 
5206 		if (intel_dp->is_mst)
5207 			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
5208 	}
5209 }
5210 
5211 void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
5212 {
5213 	struct intel_encoder *encoder;
5214 
5215 	if (!HAS_DISPLAY(dev_priv))
5216 		return;
5217 
5218 	for_each_intel_encoder(&dev_priv->drm, encoder) {
5219 		struct intel_dp *intel_dp;
5220 		int ret;
5221 
5222 		if (encoder->type != INTEL_OUTPUT_DDI)
5223 			continue;
5224 
5225 		intel_dp = enc_to_intel_dp(encoder);
5226 
5227 		if (!intel_dp_mst_source_support(intel_dp))
5228 			continue;
5229 
5230 		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
5231 						     true);
5232 		if (ret) {
5233 			intel_dp->is_mst = false;
5234 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5235 							false);
5236 		}
5237 	}
5238 }
5239