1df0566a6SJani Nikula /* SPDX-License-Identifier: MIT */
2df0566a6SJani Nikula /*
3df0566a6SJani Nikula  * Copyright © 2019 Intel Corporation
4df0566a6SJani Nikula  */
5df0566a6SJani Nikula 
6df0566a6SJani Nikula #ifndef __INTEL_DISPLAY_POWER_H__
7df0566a6SJani Nikula #define __INTEL_DISPLAY_POWER_H__
8df0566a6SJani Nikula 
9df0566a6SJani Nikula #include "intel_display.h"
10df0566a6SJani Nikula #include "intel_runtime_pm.h"
11df0566a6SJani Nikula #include "i915_reg.h"
12df0566a6SJani Nikula 
13df0566a6SJani Nikula struct drm_i915_private;
14df0566a6SJani Nikula struct intel_encoder;
15df0566a6SJani Nikula 
16df0566a6SJani Nikula enum intel_display_power_domain {
17df0566a6SJani Nikula 	POWER_DOMAIN_DISPLAY_CORE,
18df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_A,
19df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_B,
20df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_C,
211db27a72SMika Kahola 	POWER_DOMAIN_PIPE_D,
22df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
23df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
24df0566a6SJani Nikula 	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
251db27a72SMika Kahola 	POWER_DOMAIN_PIPE_D_PANEL_FITTER,
26df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_A,
27df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_B,
28df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_C,
291db27a72SMika Kahola 	POWER_DOMAIN_TRANSCODER_D,
30df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_EDP,
31276199e6SJosé Roberto de Souza 	/* VDSC/joining for TRANSCODER_EDP (ICL) or TRANSCODER_A (TGL) */
32276199e6SJosé Roberto de Souza 	POWER_DOMAIN_TRANSCODER_VDSC_PW2,
33df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_DSI_A,
34df0566a6SJani Nikula 	POWER_DOMAIN_TRANSCODER_DSI_C,
35df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_A_LANES,
36df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_B_LANES,
37df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_C_LANES,
38df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_D_LANES,
39656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC1_LANES = POWER_DOMAIN_PORT_DDI_D_LANES,
40df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_E_LANES,
41656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC2_LANES = POWER_DOMAIN_PORT_DDI_E_LANES,
42df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_F_LANES,
43656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC3_LANES = POWER_DOMAIN_PORT_DDI_F_LANES,
44656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC4_LANES,
45656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC5_LANES,
46656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC6_LANES,
47df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_A_IO,
48df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_B_IO,
49df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_C_IO,
50df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_D_IO,
51656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC1_IO = POWER_DOMAIN_PORT_DDI_D_IO,
52df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_E_IO,
53656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC2_IO = POWER_DOMAIN_PORT_DDI_E_IO,
54df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DDI_F_IO,
55656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC3_IO = POWER_DOMAIN_PORT_DDI_F_IO,
56656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_G_IO,
57656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC4_IO = POWER_DOMAIN_PORT_DDI_G_IO,
58656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_H_IO,
59656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC5_IO = POWER_DOMAIN_PORT_DDI_H_IO,
60656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_I_IO,
61656409bbSImre Deak 	POWER_DOMAIN_PORT_DDI_TC6_IO = POWER_DOMAIN_PORT_DDI_I_IO,
62df0566a6SJani Nikula 	POWER_DOMAIN_PORT_DSI,
63df0566a6SJani Nikula 	POWER_DOMAIN_PORT_CRT,
64df0566a6SJani Nikula 	POWER_DOMAIN_PORT_OTHER,
65df0566a6SJani Nikula 	POWER_DOMAIN_VGA,
66df0566a6SJani Nikula 	POWER_DOMAIN_AUDIO,
67df0566a6SJani Nikula 	POWER_DOMAIN_AUX_A,
68df0566a6SJani Nikula 	POWER_DOMAIN_AUX_B,
69df0566a6SJani Nikula 	POWER_DOMAIN_AUX_C,
70df0566a6SJani Nikula 	POWER_DOMAIN_AUX_D,
71656409bbSImre Deak 	POWER_DOMAIN_AUX_TC1 = POWER_DOMAIN_AUX_D,
72df0566a6SJani Nikula 	POWER_DOMAIN_AUX_E,
73656409bbSImre Deak 	POWER_DOMAIN_AUX_TC2 = POWER_DOMAIN_AUX_E,
74df0566a6SJani Nikula 	POWER_DOMAIN_AUX_F,
75656409bbSImre Deak 	POWER_DOMAIN_AUX_TC3 = POWER_DOMAIN_AUX_F,
76656409bbSImre Deak 	POWER_DOMAIN_AUX_TC4,
77656409bbSImre Deak 	POWER_DOMAIN_AUX_TC5,
78656409bbSImre Deak 	POWER_DOMAIN_AUX_TC6,
79df0566a6SJani Nikula 	POWER_DOMAIN_AUX_IO_A,
80df0566a6SJani Nikula 	POWER_DOMAIN_AUX_TBT1,
81df0566a6SJani Nikula 	POWER_DOMAIN_AUX_TBT2,
82df0566a6SJani Nikula 	POWER_DOMAIN_AUX_TBT3,
83df0566a6SJani Nikula 	POWER_DOMAIN_AUX_TBT4,
84656409bbSImre Deak 	POWER_DOMAIN_AUX_TBT5,
85656409bbSImre Deak 	POWER_DOMAIN_AUX_TBT6,
86df0566a6SJani Nikula 	POWER_DOMAIN_GMBUS,
87df0566a6SJani Nikula 	POWER_DOMAIN_MODESET,
88df0566a6SJani Nikula 	POWER_DOMAIN_GT_IRQ,
89eef037eaSVivek Kasireddy 	POWER_DOMAIN_DPLL_DC_OFF,
90df0566a6SJani Nikula 	POWER_DOMAIN_INIT,
91df0566a6SJani Nikula 
92df0566a6SJani Nikula 	POWER_DOMAIN_NUM,
93df0566a6SJani Nikula };
94df0566a6SJani Nikula 
95df0566a6SJani Nikula #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
96df0566a6SJani Nikula #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
97df0566a6SJani Nikula 		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
98df0566a6SJani Nikula #define POWER_DOMAIN_TRANSCODER(tran) \
99df0566a6SJani Nikula 	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
100df0566a6SJani Nikula 	 (tran) + POWER_DOMAIN_TRANSCODER_A)
101df0566a6SJani Nikula 
102df0566a6SJani Nikula struct i915_power_well;
103df0566a6SJani Nikula 
104df0566a6SJani Nikula struct i915_power_well_ops {
105df0566a6SJani Nikula 	/*
106df0566a6SJani Nikula 	 * Synchronize the well's hw state to match the current sw state, for
107df0566a6SJani Nikula 	 * example enable/disable it based on the current refcount. Called
108df0566a6SJani Nikula 	 * during driver init and resume time, possibly after first calling
109df0566a6SJani Nikula 	 * the enable/disable handlers.
110df0566a6SJani Nikula 	 */
111df0566a6SJani Nikula 	void (*sync_hw)(struct drm_i915_private *dev_priv,
112df0566a6SJani Nikula 			struct i915_power_well *power_well);
113df0566a6SJani Nikula 	/*
114df0566a6SJani Nikula 	 * Enable the well and resources that depend on it (for example
115df0566a6SJani Nikula 	 * interrupts located on the well). Called after the 0->1 refcount
116df0566a6SJani Nikula 	 * transition.
117df0566a6SJani Nikula 	 */
118df0566a6SJani Nikula 	void (*enable)(struct drm_i915_private *dev_priv,
119df0566a6SJani Nikula 		       struct i915_power_well *power_well);
120df0566a6SJani Nikula 	/*
121df0566a6SJani Nikula 	 * Disable the well and resources that depend on it. Called after
122df0566a6SJani Nikula 	 * the 1->0 refcount transition.
123df0566a6SJani Nikula 	 */
124df0566a6SJani Nikula 	void (*disable)(struct drm_i915_private *dev_priv,
125df0566a6SJani Nikula 			struct i915_power_well *power_well);
126df0566a6SJani Nikula 	/* Returns the hw enabled state. */
127df0566a6SJani Nikula 	bool (*is_enabled)(struct drm_i915_private *dev_priv,
128df0566a6SJani Nikula 			   struct i915_power_well *power_well);
129df0566a6SJani Nikula };
130df0566a6SJani Nikula 
131df0566a6SJani Nikula struct i915_power_well_regs {
132df0566a6SJani Nikula 	i915_reg_t bios;
133df0566a6SJani Nikula 	i915_reg_t driver;
134df0566a6SJani Nikula 	i915_reg_t kvmr;
135df0566a6SJani Nikula 	i915_reg_t debug;
136df0566a6SJani Nikula };
137df0566a6SJani Nikula 
138df0566a6SJani Nikula /* Power well structure for haswell */
139df0566a6SJani Nikula struct i915_power_well_desc {
140df0566a6SJani Nikula 	const char *name;
141df0566a6SJani Nikula 	bool always_on;
142df0566a6SJani Nikula 	u64 domains;
143df0566a6SJani Nikula 	/* unique identifier for this power well */
144df0566a6SJani Nikula 	enum i915_power_well_id id;
145df0566a6SJani Nikula 	/*
146df0566a6SJani Nikula 	 * Arbitraty data associated with this power well. Platform and power
147df0566a6SJani Nikula 	 * well specific.
148df0566a6SJani Nikula 	 */
149df0566a6SJani Nikula 	union {
150df0566a6SJani Nikula 		struct {
151df0566a6SJani Nikula 			/*
152df0566a6SJani Nikula 			 * request/status flag index in the PUNIT power well
153df0566a6SJani Nikula 			 * control/status registers.
154df0566a6SJani Nikula 			 */
155df0566a6SJani Nikula 			u8 idx;
156df0566a6SJani Nikula 		} vlv;
157df0566a6SJani Nikula 		struct {
158df0566a6SJani Nikula 			enum dpio_phy phy;
159df0566a6SJani Nikula 		} bxt;
160df0566a6SJani Nikula 		struct {
161df0566a6SJani Nikula 			const struct i915_power_well_regs *regs;
162df0566a6SJani Nikula 			/*
163df0566a6SJani Nikula 			 * request/status flag index in the power well
164df0566a6SJani Nikula 			 * constrol/status registers.
165df0566a6SJani Nikula 			 */
166df0566a6SJani Nikula 			u8 idx;
167df0566a6SJani Nikula 			/* Mask of pipes whose IRQ logic is backed by the pw */
168df0566a6SJani Nikula 			u8 irq_pipe_mask;
169df0566a6SJani Nikula 			/* The pw is backing the VGA functionality */
170df0566a6SJani Nikula 			bool has_vga:1;
171df0566a6SJani Nikula 			bool has_fuses:1;
172df0566a6SJani Nikula 			/*
173df0566a6SJani Nikula 			 * The pw is for an ICL+ TypeC PHY port in
174df0566a6SJani Nikula 			 * Thunderbolt mode.
175df0566a6SJani Nikula 			 */
176df0566a6SJani Nikula 			bool is_tc_tbt:1;
177df0566a6SJani Nikula 		} hsw;
178df0566a6SJani Nikula 	};
179df0566a6SJani Nikula 	const struct i915_power_well_ops *ops;
180df0566a6SJani Nikula };
181df0566a6SJani Nikula 
182df0566a6SJani Nikula struct i915_power_well {
183df0566a6SJani Nikula 	const struct i915_power_well_desc *desc;
184df0566a6SJani Nikula 	/* power well enable/disable usage count */
185df0566a6SJani Nikula 	int count;
186df0566a6SJani Nikula 	/* cached hw enabled state */
187df0566a6SJani Nikula 	bool hw_enabled;
188df0566a6SJani Nikula };
189df0566a6SJani Nikula 
190df0566a6SJani Nikula struct i915_power_domains {
191df0566a6SJani Nikula 	/*
192df0566a6SJani Nikula 	 * Power wells needed for initialization at driver init and suspend
193df0566a6SJani Nikula 	 * time are on. They are kept on until after the first modeset.
194df0566a6SJani Nikula 	 */
195df0566a6SJani Nikula 	bool initializing;
196df0566a6SJani Nikula 	bool display_core_suspended;
197df0566a6SJani Nikula 	int power_well_count;
198df0566a6SJani Nikula 
199df0566a6SJani Nikula 	intel_wakeref_t wakeref;
200df0566a6SJani Nikula 
201df0566a6SJani Nikula 	struct mutex lock;
202df0566a6SJani Nikula 	int domain_use_count[POWER_DOMAIN_NUM];
203df0566a6SJani Nikula 
204df0566a6SJani Nikula 	struct delayed_work async_put_work;
205df0566a6SJani Nikula 	intel_wakeref_t async_put_wakeref;
206df0566a6SJani Nikula 	u64 async_put_domains[2];
207df0566a6SJani Nikula 
208df0566a6SJani Nikula 	struct i915_power_well *power_wells;
209df0566a6SJani Nikula };
210df0566a6SJani Nikula 
211df0566a6SJani Nikula #define for_each_power_domain(domain, mask)				\
212df0566a6SJani Nikula 	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
213df0566a6SJani Nikula 		for_each_if(BIT_ULL(domain) & (mask))
214df0566a6SJani Nikula 
215df0566a6SJani Nikula #define for_each_power_well(__dev_priv, __power_well)				\
216df0566a6SJani Nikula 	for ((__power_well) = (__dev_priv)->power_domains.power_wells;	\
217df0566a6SJani Nikula 	     (__power_well) - (__dev_priv)->power_domains.power_wells <	\
218df0566a6SJani Nikula 		(__dev_priv)->power_domains.power_well_count;		\
219df0566a6SJani Nikula 	     (__power_well)++)
220df0566a6SJani Nikula 
221df0566a6SJani Nikula #define for_each_power_well_reverse(__dev_priv, __power_well)			\
222df0566a6SJani Nikula 	for ((__power_well) = (__dev_priv)->power_domains.power_wells +		\
223df0566a6SJani Nikula 			      (__dev_priv)->power_domains.power_well_count - 1;	\
224df0566a6SJani Nikula 	     (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;	\
225df0566a6SJani Nikula 	     (__power_well)--)
226df0566a6SJani Nikula 
227df0566a6SJani Nikula #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)	\
228df0566a6SJani Nikula 	for_each_power_well(__dev_priv, __power_well)				\
229df0566a6SJani Nikula 		for_each_if((__power_well)->desc->domains & (__domain_mask))
230df0566a6SJani Nikula 
231df0566a6SJani Nikula #define for_each_power_domain_well_reverse(__dev_priv, __power_well, __domain_mask) \
232df0566a6SJani Nikula 	for_each_power_well_reverse(__dev_priv, __power_well)		        \
233df0566a6SJani Nikula 		for_each_if((__power_well)->desc->domains & (__domain_mask))
234df0566a6SJani Nikula 
235df0566a6SJani Nikula void skl_enable_dc6(struct drm_i915_private *dev_priv);
236df0566a6SJani Nikula void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
237df0566a6SJani Nikula void bxt_enable_dc9(struct drm_i915_private *dev_priv);
238df0566a6SJani Nikula void bxt_disable_dc9(struct drm_i915_private *dev_priv);
239df0566a6SJani Nikula void gen9_enable_dc5(struct drm_i915_private *dev_priv);
240df0566a6SJani Nikula 
241df0566a6SJani Nikula int intel_power_domains_init(struct drm_i915_private *dev_priv);
242df0566a6SJani Nikula void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
243df0566a6SJani Nikula void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
244df0566a6SJani Nikula void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
245df0566a6SJani Nikula void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
246df0566a6SJani Nikula void icl_display_core_uninit(struct drm_i915_private *dev_priv);
247df0566a6SJani Nikula void intel_power_domains_enable(struct drm_i915_private *dev_priv);
248df0566a6SJani Nikula void intel_power_domains_disable(struct drm_i915_private *dev_priv);
249df0566a6SJani Nikula void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
250df0566a6SJani Nikula 				 enum i915_drm_suspend_mode);
251df0566a6SJani Nikula void intel_power_domains_resume(struct drm_i915_private *dev_priv);
252df0566a6SJani Nikula void hsw_enable_pc8(struct drm_i915_private *dev_priv);
253df0566a6SJani Nikula void hsw_disable_pc8(struct drm_i915_private *dev_priv);
254df0566a6SJani Nikula void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
255df0566a6SJani Nikula void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
256df0566a6SJani Nikula 
257df0566a6SJani Nikula const char *
258656409bbSImre Deak intel_display_power_domain_str(struct drm_i915_private *i915,
259656409bbSImre Deak 			       enum intel_display_power_domain domain);
260df0566a6SJani Nikula 
261df0566a6SJani Nikula bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
262df0566a6SJani Nikula 				    enum intel_display_power_domain domain);
263df0566a6SJani Nikula bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
264df0566a6SJani Nikula 				      enum intel_display_power_domain domain);
265df0566a6SJani Nikula intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
266df0566a6SJani Nikula 					enum intel_display_power_domain domain);
267df0566a6SJani Nikula intel_wakeref_t
268df0566a6SJani Nikula intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
269df0566a6SJani Nikula 				   enum intel_display_power_domain domain);
270df0566a6SJani Nikula void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
271df0566a6SJani Nikula 				       enum intel_display_power_domain domain);
272df0566a6SJani Nikula void __intel_display_power_put_async(struct drm_i915_private *i915,
273df0566a6SJani Nikula 				     enum intel_display_power_domain domain,
274df0566a6SJani Nikula 				     intel_wakeref_t wakeref);
275df0566a6SJani Nikula void intel_display_power_flush_work(struct drm_i915_private *i915);
276df0566a6SJani Nikula #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
277df0566a6SJani Nikula void intel_display_power_put(struct drm_i915_private *dev_priv,
278df0566a6SJani Nikula 			     enum intel_display_power_domain domain,
279df0566a6SJani Nikula 			     intel_wakeref_t wakeref);
280df0566a6SJani Nikula static inline void
281df0566a6SJani Nikula intel_display_power_put_async(struct drm_i915_private *i915,
282df0566a6SJani Nikula 			      enum intel_display_power_domain domain,
283df0566a6SJani Nikula 			      intel_wakeref_t wakeref)
284df0566a6SJani Nikula {
285df0566a6SJani Nikula 	__intel_display_power_put_async(i915, domain, wakeref);
286df0566a6SJani Nikula }
287df0566a6SJani Nikula #else
288df0566a6SJani Nikula static inline void
289df0566a6SJani Nikula intel_display_power_put(struct drm_i915_private *i915,
290df0566a6SJani Nikula 			enum intel_display_power_domain domain,
291df0566a6SJani Nikula 			intel_wakeref_t wakeref)
292df0566a6SJani Nikula {
293df0566a6SJani Nikula 	intel_display_power_put_unchecked(i915, domain);
294df0566a6SJani Nikula }
295df0566a6SJani Nikula 
296df0566a6SJani Nikula static inline void
297df0566a6SJani Nikula intel_display_power_put_async(struct drm_i915_private *i915,
298df0566a6SJani Nikula 			      enum intel_display_power_domain domain,
299df0566a6SJani Nikula 			      intel_wakeref_t wakeref)
300df0566a6SJani Nikula {
301df0566a6SJani Nikula 	__intel_display_power_put_async(i915, domain, -1);
302df0566a6SJani Nikula }
303df0566a6SJani Nikula #endif
304df0566a6SJani Nikula 
305df0566a6SJani Nikula #define with_intel_display_power(i915, domain, wf) \
306df0566a6SJani Nikula 	for ((wf) = intel_display_power_get((i915), (domain)); (wf); \
307df0566a6SJani Nikula 	     intel_display_power_put_async((i915), (domain), (wf)), (wf) = 0)
308df0566a6SJani Nikula 
309df0566a6SJani Nikula void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
310df0566a6SJani Nikula 			    u8 req_slices);
311df0566a6SJani Nikula 
312df0566a6SJani Nikula void chv_phy_powergate_lanes(struct intel_encoder *encoder,
313df0566a6SJani Nikula 			     bool override, unsigned int mask);
314df0566a6SJani Nikula bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
315df0566a6SJani Nikula 			  enum dpio_channel ch, bool override);
316df0566a6SJani Nikula 
317df0566a6SJani Nikula #endif /* __INTEL_DISPLAY_POWER_H__ */
318