xref: /openbmc/linux/drivers/gpu/drm/i2c/ch7006_mode.c (revision 0425662f)
16ee73861SBen Skeggs /*
26ee73861SBen Skeggs  * Copyright (C) 2009 Francisco Jerez.
36ee73861SBen Skeggs  * All Rights Reserved.
46ee73861SBen Skeggs  *
56ee73861SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining
66ee73861SBen Skeggs  * a copy of this software and associated documentation files (the
76ee73861SBen Skeggs  * "Software"), to deal in the Software without restriction, including
86ee73861SBen Skeggs  * without limitation the rights to use, copy, modify, merge, publish,
96ee73861SBen Skeggs  * distribute, sublicense, and/or sell copies of the Software, and to
106ee73861SBen Skeggs  * permit persons to whom the Software is furnished to do so, subject to
116ee73861SBen Skeggs  * the following conditions:
126ee73861SBen Skeggs  *
136ee73861SBen Skeggs  * The above copyright notice and this permission notice (including the
146ee73861SBen Skeggs  * next paragraph) shall be included in all copies or substantial
156ee73861SBen Skeggs  * portions of the Software.
166ee73861SBen Skeggs  *
176ee73861SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
186ee73861SBen Skeggs  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
196ee73861SBen Skeggs  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
206ee73861SBen Skeggs  * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
216ee73861SBen Skeggs  * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
226ee73861SBen Skeggs  * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
236ee73861SBen Skeggs  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
246ee73861SBen Skeggs  *
256ee73861SBen Skeggs  */
266ee73861SBen Skeggs 
276ee73861SBen Skeggs #include "ch7006_priv.h"
286ee73861SBen Skeggs 
29b7c914b3SVille Syrjälä const char * const ch7006_tv_norm_names[] = {
306ee73861SBen Skeggs 	[TV_NORM_PAL] = "PAL",
316ee73861SBen Skeggs 	[TV_NORM_PAL_M] = "PAL-M",
326ee73861SBen Skeggs 	[TV_NORM_PAL_N] = "PAL-N",
336ee73861SBen Skeggs 	[TV_NORM_PAL_NC] = "PAL-Nc",
346ee73861SBen Skeggs 	[TV_NORM_PAL_60] = "PAL-60",
356ee73861SBen Skeggs 	[TV_NORM_NTSC_M] = "NTSC-M",
366ee73861SBen Skeggs 	[TV_NORM_NTSC_J] = "NTSC-J",
376ee73861SBen Skeggs };
386ee73861SBen Skeggs 
396ee73861SBen Skeggs #define NTSC_LIKE_TIMINGS .vrefresh = 60 * fixed1/1.001,		\
406ee73861SBen Skeggs 		.vdisplay = 480,					\
416ee73861SBen Skeggs 		.vtotal = 525,						\
426ee73861SBen Skeggs 		.hvirtual = 660
436ee73861SBen Skeggs 
446ee73861SBen Skeggs #define PAL_LIKE_TIMINGS .vrefresh = 50 * fixed1,		\
456ee73861SBen Skeggs 		.vdisplay = 576,				\
466ee73861SBen Skeggs 		.vtotal = 625,					\
476ee73861SBen Skeggs 		.hvirtual = 810
486ee73861SBen Skeggs 
4953edb2c6SVille Syrjälä const struct ch7006_tv_norm_info ch7006_tv_norms[] = {
506ee73861SBen Skeggs 	[TV_NORM_NTSC_M] = {
516ee73861SBen Skeggs 		NTSC_LIKE_TIMINGS,
526ee73861SBen Skeggs 		.black_level = 0.339 * fixed1,
536ee73861SBen Skeggs 		.subc_freq = 3579545 * fixed1,
546ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, NTSC),
556ee73861SBen Skeggs 		.voffset = 0,
566ee73861SBen Skeggs 	},
576ee73861SBen Skeggs 	[TV_NORM_NTSC_J] = {
586ee73861SBen Skeggs 		NTSC_LIKE_TIMINGS,
596ee73861SBen Skeggs 		.black_level = 0.286 * fixed1,
606ee73861SBen Skeggs 		.subc_freq = 3579545 * fixed1,
616ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, NTSC_J),
626ee73861SBen Skeggs 		.voffset = 0,
636ee73861SBen Skeggs 	},
646ee73861SBen Skeggs 	[TV_NORM_PAL] = {
656ee73861SBen Skeggs 		PAL_LIKE_TIMINGS,
666ee73861SBen Skeggs 		.black_level = 0.3 * fixed1,
676ee73861SBen Skeggs 		.subc_freq = 4433618.75 * fixed1,
686ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
696ee73861SBen Skeggs 		.voffset = 0,
706ee73861SBen Skeggs 	},
716ee73861SBen Skeggs 	[TV_NORM_PAL_M] = {
726ee73861SBen Skeggs 		NTSC_LIKE_TIMINGS,
736ee73861SBen Skeggs 		.black_level = 0.339 * fixed1,
746ee73861SBen Skeggs 		.subc_freq = 3575611.433 * fixed1,
756ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL_M),
766ee73861SBen Skeggs 		.voffset = 16,
776ee73861SBen Skeggs 	},
786ee73861SBen Skeggs 
796ee73861SBen Skeggs 	/* The following modes seem to work right but they're
806ee73861SBen Skeggs 	 * undocumented */
816ee73861SBen Skeggs 
826ee73861SBen Skeggs 	[TV_NORM_PAL_N] = {
836ee73861SBen Skeggs 		PAL_LIKE_TIMINGS,
846ee73861SBen Skeggs 		.black_level = 0.339 * fixed1,
856ee73861SBen Skeggs 		.subc_freq = 4433618.75 * fixed1,
866ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
876ee73861SBen Skeggs 		.voffset = 0,
886ee73861SBen Skeggs 	},
896ee73861SBen Skeggs 	[TV_NORM_PAL_NC] = {
906ee73861SBen Skeggs 		PAL_LIKE_TIMINGS,
916ee73861SBen Skeggs 		.black_level = 0.3 * fixed1,
926ee73861SBen Skeggs 		.subc_freq = 3582056.25 * fixed1,
936ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
946ee73861SBen Skeggs 		.voffset = 0,
956ee73861SBen Skeggs 	},
966ee73861SBen Skeggs 	[TV_NORM_PAL_60] = {
976ee73861SBen Skeggs 		NTSC_LIKE_TIMINGS,
986ee73861SBen Skeggs 		.black_level = 0.3 * fixed1,
996ee73861SBen Skeggs 		.subc_freq = 4433618.75 * fixed1,
1006ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL_M),
1016ee73861SBen Skeggs 		.voffset = 16,
1026ee73861SBen Skeggs 	},
1036ee73861SBen Skeggs };
1046ee73861SBen Skeggs 
1056ee73861SBen Skeggs #define __MODE(f, hd, vd, ht, vt, hsynp, vsynp,				\
1066ee73861SBen Skeggs 	       subc, scale, scale_mask, norm_mask, e_hd, e_vd) {	\
1076ee73861SBen Skeggs 		.mode = {						\
1086ee73861SBen Skeggs 			.name = #hd "x" #vd,				\
1096ee73861SBen Skeggs 			.status = 0,					\
1106ee73861SBen Skeggs 			.type = DRM_MODE_TYPE_DRIVER,			\
1116ee73861SBen Skeggs 			.clock = f,					\
1126ee73861SBen Skeggs 			.hdisplay = hd,					\
1136ee73861SBen Skeggs 			.hsync_start = e_hd + 16,			\
1146ee73861SBen Skeggs 			.hsync_end = e_hd + 80,				\
1156ee73861SBen Skeggs 			.htotal = ht,					\
1166ee73861SBen Skeggs 			.hskew = 0,					\
1176ee73861SBen Skeggs 			.vdisplay = vd,					\
1186ee73861SBen Skeggs 			.vsync_start = vd + 10,				\
1196ee73861SBen Skeggs 			.vsync_end = vd + 26,				\
1206ee73861SBen Skeggs 			.vtotal = vt,					\
1216ee73861SBen Skeggs 			.vscan = 0,					\
1226ee73861SBen Skeggs 			.flags = DRM_MODE_FLAG_##hsynp##HSYNC |		\
1236ee73861SBen Skeggs 				DRM_MODE_FLAG_##vsynp##VSYNC,		\
1246ee73861SBen Skeggs 		},							\
1256ee73861SBen Skeggs 		.enc_hdisp = e_hd,					\
1266ee73861SBen Skeggs 		.enc_vdisp = e_vd,					\
1276ee73861SBen Skeggs 		.subc_coeff = subc * fixed1,				\
1286ee73861SBen Skeggs 		.dispmode = bitfs(CH7006_DISPMODE_SCALING_RATIO, scale) | \
1296ee73861SBen Skeggs 			    bitfs(CH7006_DISPMODE_INPUT_RES, e_hd##x##e_vd), \
1306ee73861SBen Skeggs 		.valid_scales = scale_mask,				\
1316ee73861SBen Skeggs 		.valid_norms = norm_mask				\
1326ee73861SBen Skeggs 	 }
1336ee73861SBen Skeggs 
1346ee73861SBen Skeggs #define MODE(f, hd, vd, ht, vt, hsynp, vsynp,				\
1356ee73861SBen Skeggs 	     subc, scale, scale_mask, norm_mask)			\
1366ee73861SBen Skeggs 	__MODE(f, hd, vd, ht, vt, hsynp, vsynp, subc, scale,		\
1376ee73861SBen Skeggs 	       scale_mask, norm_mask, hd, vd)
1386ee73861SBen Skeggs 
1396ee73861SBen Skeggs #define NTSC_LIKE (1 << TV_NORM_NTSC_M | 1 << TV_NORM_NTSC_J |		\
1406ee73861SBen Skeggs 		   1 << TV_NORM_PAL_M | 1 << TV_NORM_PAL_60)
1416ee73861SBen Skeggs 
1426ee73861SBen Skeggs #define PAL_LIKE (1 << TV_NORM_PAL | 1 << TV_NORM_PAL_N | 1 << TV_NORM_PAL_NC)
1436ee73861SBen Skeggs 
14453edb2c6SVille Syrjälä const struct ch7006_mode ch7006_modes[] = {
1456ee73861SBen Skeggs 	MODE(21000, 512, 384, 840, 500, N, N, 181.797557582, 5_4, 0x6, PAL_LIKE),
1466ee73861SBen Skeggs 	MODE(26250, 512, 384, 840, 625, N, N, 145.438046066, 1_1, 0x1, PAL_LIKE),
1476ee73861SBen Skeggs 	MODE(20140, 512, 384, 800, 420, N, N, 213.257083791, 5_4, 0x4, NTSC_LIKE),
1486ee73861SBen Skeggs 	MODE(24671, 512, 384, 784, 525, N, N, 174.0874153, 1_1, 0x3, NTSC_LIKE),
1496ee73861SBen Skeggs 	MODE(28125, 720, 400, 1125, 500, N, N, 135.742176298, 5_4, 0x6, PAL_LIKE),
1506ee73861SBen Skeggs 	MODE(34875, 720, 400, 1116, 625, N, N, 109.469496898, 1_1, 0x1, PAL_LIKE),
1516ee73861SBen Skeggs 	MODE(23790, 720, 400, 945, 420, N, N, 160.475642016, 5_4, 0x4, NTSC_LIKE),
1526ee73861SBen Skeggs 	MODE(29455, 720, 400, 936, 525, N, N, 129.614941843, 1_1, 0x3, NTSC_LIKE),
1536ee73861SBen Skeggs 	MODE(25000, 640, 400, 1000, 500, N, N, 152.709948279, 5_4, 0x6, PAL_LIKE),
1546ee73861SBen Skeggs 	MODE(31500, 640, 400, 1008, 625, N, N, 121.198371646, 1_1, 0x1, PAL_LIKE),
1556ee73861SBen Skeggs 	MODE(21147, 640, 400, 840, 420, N, N, 180.535097338, 5_4, 0x4, NTSC_LIKE),
1566ee73861SBen Skeggs 	MODE(26434, 640, 400, 840, 525, N, N, 144.42807787, 1_1, 0x2, NTSC_LIKE),
1576ee73861SBen Skeggs 	MODE(30210, 640, 400, 840, 600, N, N, 126.374568276, 7_8, 0x1, NTSC_LIKE),
1586ee73861SBen Skeggs 	MODE(21000, 640, 480, 840, 500, N, N, 181.797557582, 5_4, 0x4, PAL_LIKE),
1596ee73861SBen Skeggs 	MODE(26250, 640, 480, 840, 625, N, N, 145.438046066, 1_1, 0x2, PAL_LIKE),
1606ee73861SBen Skeggs 	MODE(31500, 640, 480, 840, 750, N, N, 121.198371646, 5_6, 0x1, PAL_LIKE),
1616ee73861SBen Skeggs 	MODE(24671, 640, 480, 784, 525, N, N, 174.0874153, 1_1, 0x4, NTSC_LIKE),
1626ee73861SBen Skeggs 	MODE(28196, 640, 480, 784, 600, N, N, 152.326488422, 7_8, 0x2, NTSC_LIKE),
1636ee73861SBen Skeggs 	MODE(30210, 640, 480, 800, 630, N, N, 142.171389101, 5_6, 0x1, NTSC_LIKE),
1646ee73861SBen Skeggs 	__MODE(29500, 720, 576, 944, 625, P, P, 145.592111636, 1_1, 0x7, PAL_LIKE, 800, 600),
1656ee73861SBen Skeggs 	MODE(36000, 800, 600, 960, 750, P, P, 119.304647022, 5_6, 0x6, PAL_LIKE),
1666ee73861SBen Skeggs 	MODE(39000, 800, 600, 936, 836, P, P, 110.127366499, 3_4, 0x1, PAL_LIKE),
1676ee73861SBen Skeggs 	MODE(39273, 800, 600, 1040, 630, P, P, 145.816809399, 5_6, 0x4, NTSC_LIKE),
1686ee73861SBen Skeggs 	MODE(43636, 800, 600, 1040, 700, P, P, 131.235128487, 3_4, 0x2, NTSC_LIKE),
1696ee73861SBen Skeggs 	MODE(47832, 800, 600, 1064, 750, P, P, 119.723275165, 7_10, 0x1, NTSC_LIKE),
1706ee73861SBen Skeggs 	{}
1716ee73861SBen Skeggs };
1726ee73861SBen Skeggs 
ch7006_lookup_mode(struct drm_encoder * encoder,const struct drm_display_mode * drm_mode)17353edb2c6SVille Syrjälä const struct ch7006_mode *ch7006_lookup_mode(struct drm_encoder *encoder,
174e811f5aeSLaurent Pinchart 					     const struct drm_display_mode *drm_mode)
1756ee73861SBen Skeggs {
1766ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
17753edb2c6SVille Syrjälä 	const struct ch7006_mode *mode;
1786ee73861SBen Skeggs 
1796ee73861SBen Skeggs 	for (mode = ch7006_modes; mode->mode.clock; mode++) {
1806ee73861SBen Skeggs 
1816ee73861SBen Skeggs 		if (~mode->valid_norms & 1<<priv->norm)
1826ee73861SBen Skeggs 			continue;
1836ee73861SBen Skeggs 
1846ee73861SBen Skeggs 		if (mode->mode.hdisplay != drm_mode->hdisplay ||
1856ee73861SBen Skeggs 		    mode->mode.vdisplay != drm_mode->vdisplay ||
1866ee73861SBen Skeggs 		    mode->mode.vtotal != drm_mode->vtotal ||
1876ee73861SBen Skeggs 		    mode->mode.htotal != drm_mode->htotal ||
1886ee73861SBen Skeggs 		    mode->mode.clock != drm_mode->clock)
1896ee73861SBen Skeggs 			continue;
1906ee73861SBen Skeggs 
1916ee73861SBen Skeggs 		return mode;
1926ee73861SBen Skeggs 	}
1936ee73861SBen Skeggs 
1946ee73861SBen Skeggs 	return NULL;
1956ee73861SBen Skeggs }
1966ee73861SBen Skeggs 
1976ee73861SBen Skeggs /* Some common HW state calculation code */
1986ee73861SBen Skeggs 
ch7006_setup_levels(struct drm_encoder * encoder)1996ee73861SBen Skeggs void ch7006_setup_levels(struct drm_encoder *encoder)
2006ee73861SBen Skeggs {
2016ee73861SBen Skeggs 	struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
2026ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
2036ee73861SBen Skeggs 	uint8_t *regs = priv->state.regs;
204b7c914b3SVille Syrjälä 	const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
2056ee73861SBen Skeggs 	int gain;
2066ee73861SBen Skeggs 	int black_level;
2076ee73861SBen Skeggs 
2086ee73861SBen Skeggs 	/* Set DAC_GAIN if the voltage drop between white and black is
2096ee73861SBen Skeggs 	 * high enough. */
2106ee73861SBen Skeggs 	if (norm->black_level < 339*fixed1/1000) {
2116ee73861SBen Skeggs 		gain = 76;
2126ee73861SBen Skeggs 
2136ee73861SBen Skeggs 		regs[CH7006_INPUT_FORMAT] |= CH7006_INPUT_FORMAT_DAC_GAIN;
2146ee73861SBen Skeggs 	} else {
2156ee73861SBen Skeggs 		gain = 71;
2166ee73861SBen Skeggs 
2176ee73861SBen Skeggs 		regs[CH7006_INPUT_FORMAT] &= ~CH7006_INPUT_FORMAT_DAC_GAIN;
2186ee73861SBen Skeggs 	}
2196ee73861SBen Skeggs 
2206ee73861SBen Skeggs 	black_level = round_fixed(norm->black_level*26625)/gain;
2216ee73861SBen Skeggs 
2226ee73861SBen Skeggs 	/* Correct it with the specified brightness. */
2236ee73861SBen Skeggs 	black_level = interpolate(90, black_level, 208, priv->brightness);
2246ee73861SBen Skeggs 
2256ee73861SBen Skeggs 	regs[CH7006_BLACK_LEVEL] = bitf(CH7006_BLACK_LEVEL_0, black_level);
2266ee73861SBen Skeggs 
2276ee73861SBen Skeggs 	ch7006_dbg(client, "black level: %d\n", black_level);
2286ee73861SBen Skeggs }
2296ee73861SBen Skeggs 
ch7006_setup_subcarrier(struct drm_encoder * encoder)2306ee73861SBen Skeggs void ch7006_setup_subcarrier(struct drm_encoder *encoder)
2316ee73861SBen Skeggs {
2326ee73861SBen Skeggs 	struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
2336ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
2346ee73861SBen Skeggs 	struct ch7006_state *state = &priv->state;
23553edb2c6SVille Syrjälä 	const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
23653edb2c6SVille Syrjälä 	const struct ch7006_mode *mode = priv->mode;
2376ee73861SBen Skeggs 	uint32_t subc_inc;
2386ee73861SBen Skeggs 
2396ee73861SBen Skeggs 	subc_inc = round_fixed((mode->subc_coeff >> 8)
2406ee73861SBen Skeggs 			       * (norm->subc_freq >> 24));
2416ee73861SBen Skeggs 
2426ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC0, 28, subc_inc);
2436ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC1, 24, subc_inc);
2446ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC2, 20, subc_inc);
2456ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC3, 16, subc_inc);
2466ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC4, 12, subc_inc);
2476ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC5, 8, subc_inc);
2486ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC6, 4, subc_inc);
2496ee73861SBen Skeggs 	setbitf(state, CH7006_SUBC_INC7, 0, subc_inc);
2506ee73861SBen Skeggs 
2516ee73861SBen Skeggs 	ch7006_dbg(client, "subcarrier inc: %u\n", subc_inc);
2526ee73861SBen Skeggs }
2536ee73861SBen Skeggs 
ch7006_setup_pll(struct drm_encoder * encoder)2546ee73861SBen Skeggs void ch7006_setup_pll(struct drm_encoder *encoder)
2556ee73861SBen Skeggs {
2566ee73861SBen Skeggs 	struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
2576ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
2586ee73861SBen Skeggs 	uint8_t *regs = priv->state.regs;
25953edb2c6SVille Syrjälä 	const struct ch7006_mode *mode = priv->mode;
2606ee73861SBen Skeggs 	int n, best_n = 0;
2616ee73861SBen Skeggs 	int m, best_m = 0;
2626ee73861SBen Skeggs 	int freq, best_freq = 0;
2636ee73861SBen Skeggs 
2646ee73861SBen Skeggs 	for (n = 0; n < CH7006_MAXN; n++) {
2656ee73861SBen Skeggs 		for (m = 0; m < CH7006_MAXM; m++) {
2666ee73861SBen Skeggs 			freq = CH7006_FREQ0*(n+2)/(m+2);
2676ee73861SBen Skeggs 
2686ee73861SBen Skeggs 			if (abs(freq - mode->mode.clock) <
2696ee73861SBen Skeggs 			    abs(best_freq - mode->mode.clock)) {
2706ee73861SBen Skeggs 				best_freq = freq;
2716ee73861SBen Skeggs 				best_n = n;
2726ee73861SBen Skeggs 				best_m = m;
2736ee73861SBen Skeggs 			}
2746ee73861SBen Skeggs 		}
2756ee73861SBen Skeggs 	}
2766ee73861SBen Skeggs 
2776ee73861SBen Skeggs 	regs[CH7006_PLLOV] = bitf(CH7006_PLLOV_N_8, best_n) |
2786ee73861SBen Skeggs 		bitf(CH7006_PLLOV_M_8, best_m);
2796ee73861SBen Skeggs 
2806ee73861SBen Skeggs 	regs[CH7006_PLLM] = bitf(CH7006_PLLM_0, best_m);
2816ee73861SBen Skeggs 	regs[CH7006_PLLN] = bitf(CH7006_PLLN_0, best_n);
2826ee73861SBen Skeggs 
2836ee73861SBen Skeggs 	if (best_n < 108)
2846ee73861SBen Skeggs 		regs[CH7006_PLL_CONTROL] |= CH7006_PLL_CONTROL_CAPACITOR;
2856ee73861SBen Skeggs 	else
2866ee73861SBen Skeggs 		regs[CH7006_PLL_CONTROL] &= ~CH7006_PLL_CONTROL_CAPACITOR;
2876ee73861SBen Skeggs 
2886ee73861SBen Skeggs 	ch7006_dbg(client, "n=%d m=%d f=%d c=%d\n",
2896ee73861SBen Skeggs 		   best_n, best_m, best_freq, best_n < 108);
2906ee73861SBen Skeggs }
2916ee73861SBen Skeggs 
ch7006_setup_power_state(struct drm_encoder * encoder)2926ee73861SBen Skeggs void ch7006_setup_power_state(struct drm_encoder *encoder)
2936ee73861SBen Skeggs {
2946ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
2956ee73861SBen Skeggs 	uint8_t *power = &priv->state.regs[CH7006_POWER];
2966ee73861SBen Skeggs 	int subconnector;
2976ee73861SBen Skeggs 
2986ee73861SBen Skeggs 	subconnector = priv->select_subconnector ? priv->select_subconnector :
2996ee73861SBen Skeggs 							priv->subconnector;
3006ee73861SBen Skeggs 
3016ee73861SBen Skeggs 	*power = CH7006_POWER_RESET;
3026ee73861SBen Skeggs 
3036ee73861SBen Skeggs 	if (priv->last_dpms == DRM_MODE_DPMS_ON) {
3046ee73861SBen Skeggs 		switch (subconnector) {
3056ee73861SBen Skeggs 		case DRM_MODE_SUBCONNECTOR_SVIDEO:
3066ee73861SBen Skeggs 			*power |= bitfs(CH7006_POWER_LEVEL, CVBS_OFF);
3076ee73861SBen Skeggs 			break;
3086ee73861SBen Skeggs 		case DRM_MODE_SUBCONNECTOR_Composite:
3096ee73861SBen Skeggs 			*power |= bitfs(CH7006_POWER_LEVEL, SVIDEO_OFF);
3106ee73861SBen Skeggs 			break;
3116ee73861SBen Skeggs 		case DRM_MODE_SUBCONNECTOR_SCART:
3126ee73861SBen Skeggs 			*power |= bitfs(CH7006_POWER_LEVEL, NORMAL) |
3136ee73861SBen Skeggs 				CH7006_POWER_SCART;
3146ee73861SBen Skeggs 			break;
3156ee73861SBen Skeggs 		}
3166ee73861SBen Skeggs 
3176ee73861SBen Skeggs 	} else {
318c93ebb40SFrancisco Jerez 		if (priv->chip_version >= 0x20)
3196ee73861SBen Skeggs 			*power |= bitfs(CH7006_POWER_LEVEL, FULL_POWER_OFF);
320c93ebb40SFrancisco Jerez 		else
321c93ebb40SFrancisco Jerez 			*power |= bitfs(CH7006_POWER_LEVEL, POWER_OFF);
3226ee73861SBen Skeggs 	}
3236ee73861SBen Skeggs }
3246ee73861SBen Skeggs 
ch7006_setup_properties(struct drm_encoder * encoder)3256ee73861SBen Skeggs void ch7006_setup_properties(struct drm_encoder *encoder)
3266ee73861SBen Skeggs {
3276ee73861SBen Skeggs 	struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
3286ee73861SBen Skeggs 	struct ch7006_priv *priv = to_ch7006_priv(encoder);
3296ee73861SBen Skeggs 	struct ch7006_state *state = &priv->state;
33053edb2c6SVille Syrjälä 	const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
33153edb2c6SVille Syrjälä 	const struct ch7006_mode *ch_mode = priv->mode;
33253edb2c6SVille Syrjälä 	const struct drm_display_mode *mode = &ch_mode->mode;
3336ee73861SBen Skeggs 	uint8_t *regs = state->regs;
3346ee73861SBen Skeggs 	int flicker, contrast, hpos, vpos;
3356ee73861SBen Skeggs 	uint64_t scale, aspect;
3366ee73861SBen Skeggs 
3376ee73861SBen Skeggs 	flicker = interpolate(0, 2, 3, priv->flicker);
3386ee73861SBen Skeggs 	regs[CH7006_FFILTER] = bitf(CH7006_FFILTER_TEXT, flicker) |
3396ee73861SBen Skeggs 		bitf(CH7006_FFILTER_LUMA, flicker) |
3406ee73861SBen Skeggs 		bitf(CH7006_FFILTER_CHROMA, 1);
3416ee73861SBen Skeggs 
3426ee73861SBen Skeggs 	contrast = interpolate(0, 5, 7, priv->contrast);
3436ee73861SBen Skeggs 	regs[CH7006_CONTRAST] = bitf(CH7006_CONTRAST_0, contrast);
3446ee73861SBen Skeggs 
3456ee73861SBen Skeggs 	scale = norm->vtotal*fixed1;
3466ee73861SBen Skeggs 	do_div(scale, mode->vtotal);
3476ee73861SBen Skeggs 
3486ee73861SBen Skeggs 	aspect = ch_mode->enc_hdisp*fixed1;
3496ee73861SBen Skeggs 	do_div(aspect, ch_mode->enc_vdisp);
3506ee73861SBen Skeggs 
3516ee73861SBen Skeggs 	hpos = round_fixed((norm->hvirtual * aspect - mode->hdisplay * scale)
3526ee73861SBen Skeggs 			   * priv->hmargin * mode->vtotal) / norm->vtotal / 100 / 4;
3536ee73861SBen Skeggs 
3546ee73861SBen Skeggs 	setbitf(state, CH7006_POV, HPOS_8, hpos);
3556ee73861SBen Skeggs 	setbitf(state, CH7006_HPOS, 0, hpos);
3566ee73861SBen Skeggs 
3576ee73861SBen Skeggs 	vpos = max(0, norm->vdisplay - round_fixed(mode->vdisplay*scale)
3586ee73861SBen Skeggs 		   + norm->voffset) * priv->vmargin / 100 / 2;
3596ee73861SBen Skeggs 
3606ee73861SBen Skeggs 	setbitf(state, CH7006_POV, VPOS_8, vpos);
3616ee73861SBen Skeggs 	setbitf(state, CH7006_VPOS, 0, vpos);
3626ee73861SBen Skeggs 
3636ee73861SBen Skeggs 	ch7006_dbg(client, "hpos: %d, vpos: %d\n", hpos, vpos);
3646ee73861SBen Skeggs }
3656ee73861SBen Skeggs 
3666ee73861SBen Skeggs /* HW access functions */
3676ee73861SBen Skeggs 
ch7006_write(struct i2c_client * client,uint8_t addr,uint8_t val)3686ee73861SBen Skeggs void ch7006_write(struct i2c_client *client, uint8_t addr, uint8_t val)
3696ee73861SBen Skeggs {
3706ee73861SBen Skeggs 	uint8_t buf[] = {addr, val};
3716ee73861SBen Skeggs 	int ret;
3726ee73861SBen Skeggs 
3736ee73861SBen Skeggs 	ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
3746ee73861SBen Skeggs 	if (ret < 0)
3756ee73861SBen Skeggs 		ch7006_err(client, "Error %d writing to subaddress 0x%x\n",
3766ee73861SBen Skeggs 			   ret, addr);
3776ee73861SBen Skeggs }
3786ee73861SBen Skeggs 
ch7006_read(struct i2c_client * client,uint8_t addr)3796ee73861SBen Skeggs uint8_t ch7006_read(struct i2c_client *client, uint8_t addr)
3806ee73861SBen Skeggs {
3816ee73861SBen Skeggs 	uint8_t val;
3826ee73861SBen Skeggs 	int ret;
3836ee73861SBen Skeggs 
3846ee73861SBen Skeggs 	ret = i2c_master_send(client, &addr, sizeof(addr));
3856ee73861SBen Skeggs 	if (ret < 0)
3866ee73861SBen Skeggs 		goto fail;
3876ee73861SBen Skeggs 
3886ee73861SBen Skeggs 	ret = i2c_master_recv(client, &val, sizeof(val));
3896ee73861SBen Skeggs 	if (ret < 0)
3906ee73861SBen Skeggs 		goto fail;
3916ee73861SBen Skeggs 
3926ee73861SBen Skeggs 	return val;
3936ee73861SBen Skeggs 
3946ee73861SBen Skeggs fail:
3956ee73861SBen Skeggs 	ch7006_err(client, "Error %d reading from subaddress 0x%x\n",
3966ee73861SBen Skeggs 		   ret, addr);
3976ee73861SBen Skeggs 	return 0;
3986ee73861SBen Skeggs }
3996ee73861SBen Skeggs 
ch7006_state_load(struct i2c_client * client,struct ch7006_state * state)4006ee73861SBen Skeggs void ch7006_state_load(struct i2c_client *client,
4016ee73861SBen Skeggs 		       struct ch7006_state *state)
4026ee73861SBen Skeggs {
4036ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_POWER);
4046ee73861SBen Skeggs 
4056ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_DISPMODE);
4066ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_FFILTER);
4076ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_BWIDTH);
4086ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_INPUT_FORMAT);
4096ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_CLKMODE);
4106ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_START_ACTIVE);
4116ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_POV);
4126ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_BLACK_LEVEL);
4136ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_HPOS);
4146ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_VPOS);
4156ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_INPUT_SYNC);
4166ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_DETECT);
4176ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_CONTRAST);
4186ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_PLLOV);
4196ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_PLLM);
4206ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_PLLN);
4216ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_BCLKOUT);
4226ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC0);
4236ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC1);
4246ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC2);
4256ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC3);
4266ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC4);
4276ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC5);
4286ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC6);
4296ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_SUBC_INC7);
4306ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_PLL_CONTROL);
4316ee73861SBen Skeggs 	ch7006_load_reg(client, state, CH7006_CALC_SUBC_INC0);
4326ee73861SBen Skeggs }
4336ee73861SBen Skeggs 
ch7006_state_save(struct i2c_client * client,struct ch7006_state * state)4346ee73861SBen Skeggs void ch7006_state_save(struct i2c_client *client,
4356ee73861SBen Skeggs 		       struct ch7006_state *state)
4366ee73861SBen Skeggs {
4376ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_POWER);
4386ee73861SBen Skeggs 
4396ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_DISPMODE);
4406ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_FFILTER);
4416ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_BWIDTH);
4426ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_INPUT_FORMAT);
4436ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_CLKMODE);
4446ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_START_ACTIVE);
4456ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_POV);
4466ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_BLACK_LEVEL);
4476ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_HPOS);
4486ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_VPOS);
4496ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_INPUT_SYNC);
4506ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_DETECT);
4516ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_CONTRAST);
4526ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_PLLOV);
4536ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_PLLM);
4546ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_PLLN);
4556ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_BCLKOUT);
4566ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC0);
4576ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC1);
4586ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC2);
4596ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC3);
4606ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC4);
4616ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC5);
4626ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC6);
4636ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_SUBC_INC7);
4646ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_PLL_CONTROL);
4656ee73861SBen Skeggs 	ch7006_save_reg(client, state, CH7006_CALC_SUBC_INC0);
4666ee73861SBen Skeggs 
4676ee73861SBen Skeggs 	state->regs[CH7006_FFILTER] = (state->regs[CH7006_FFILTER] & 0xf0) |
4686ee73861SBen Skeggs 		(state->regs[CH7006_FFILTER] & 0x0c) >> 2 |
4696ee73861SBen Skeggs 		(state->regs[CH7006_FFILTER] & 0x03) << 2;
4706ee73861SBen Skeggs }
471