1 /* 2 * Hisilicon Hi6220 SoC ADE(Advanced Display Engine)'s crtc&plane driver 3 * 4 * Copyright (c) 2016 Linaro Limited. 5 * Copyright (c) 2014-2016 Hisilicon Limited. 6 * 7 * Author: 8 * Xinliang Liu <z.liuxinliang@hisilicon.com> 9 * Xinliang Liu <xinliang.liu@linaro.org> 10 * Xinwei Kong <kong.kongxinwei@hisilicon.com> 11 * 12 * This program is free software; you can redistribute it and/or modify 13 * it under the terms of the GNU General Public License version 2 as 14 * published by the Free Software Foundation. 15 * 16 */ 17 18 #include <linux/bitops.h> 19 #include <linux/clk.h> 20 #include <video/display_timing.h> 21 #include <linux/mfd/syscon.h> 22 #include <linux/regmap.h> 23 #include <linux/reset.h> 24 25 #include <drm/drmP.h> 26 #include <drm/drm_crtc.h> 27 #include <drm/drm_crtc_helper.h> 28 #include <drm/drm_atomic.h> 29 #include <drm/drm_atomic_helper.h> 30 #include <drm/drm_plane_helper.h> 31 #include <drm/drm_gem_cma_helper.h> 32 #include <drm/drm_fb_cma_helper.h> 33 34 #include "kirin_drm_drv.h" 35 #include "kirin_ade_reg.h" 36 37 #define PRIMARY_CH ADE_CH1 /* primary plane */ 38 #define OUT_OVLY ADE_OVLY2 /* output overlay compositor */ 39 #define ADE_DEBUG 1 40 41 #define to_ade_crtc(crtc) \ 42 container_of(crtc, struct ade_crtc, base) 43 44 #define to_ade_plane(plane) \ 45 container_of(plane, struct ade_plane, base) 46 47 struct ade_hw_ctx { 48 void __iomem *base; 49 struct regmap *noc_regmap; 50 struct clk *ade_core_clk; 51 struct clk *media_noc_clk; 52 struct clk *ade_pix_clk; 53 struct reset_control *reset; 54 bool power_on; 55 int irq; 56 }; 57 58 struct ade_crtc { 59 struct drm_crtc base; 60 struct ade_hw_ctx *ctx; 61 bool enable; 62 u32 out_format; 63 }; 64 65 struct ade_plane { 66 struct drm_plane base; 67 void *ctx; 68 u8 ch; /* channel */ 69 }; 70 71 struct ade_data { 72 struct ade_crtc acrtc; 73 struct ade_plane aplane[ADE_CH_NUM]; 74 struct ade_hw_ctx ctx; 75 }; 76 77 /* ade-format info: */ 78 struct ade_format { 79 u32 pixel_format; 80 enum ade_fb_format ade_format; 81 }; 82 83 static const struct ade_format ade_formats[] = { 84 /* 16bpp RGB: */ 85 { DRM_FORMAT_RGB565, ADE_RGB_565 }, 86 { DRM_FORMAT_BGR565, ADE_BGR_565 }, 87 /* 24bpp RGB: */ 88 { DRM_FORMAT_RGB888, ADE_RGB_888 }, 89 { DRM_FORMAT_BGR888, ADE_BGR_888 }, 90 /* 32bpp [A]RGB: */ 91 { DRM_FORMAT_XRGB8888, ADE_XRGB_8888 }, 92 { DRM_FORMAT_XBGR8888, ADE_XBGR_8888 }, 93 { DRM_FORMAT_RGBA8888, ADE_RGBA_8888 }, 94 { DRM_FORMAT_BGRA8888, ADE_BGRA_8888 }, 95 { DRM_FORMAT_ARGB8888, ADE_ARGB_8888 }, 96 { DRM_FORMAT_ABGR8888, ADE_ABGR_8888 }, 97 }; 98 99 static const u32 channel_formats1[] = { 100 /* channel 1,2,3,4 */ 101 DRM_FORMAT_RGB565, DRM_FORMAT_BGR565, DRM_FORMAT_RGB888, 102 DRM_FORMAT_BGR888, DRM_FORMAT_XRGB8888, DRM_FORMAT_XBGR8888, 103 DRM_FORMAT_RGBA8888, DRM_FORMAT_BGRA8888, DRM_FORMAT_ARGB8888, 104 DRM_FORMAT_ABGR8888 105 }; 106 107 u32 ade_get_channel_formats(u8 ch, const u32 **formats) 108 { 109 switch (ch) { 110 case ADE_CH1: 111 *formats = channel_formats1; 112 return ARRAY_SIZE(channel_formats1); 113 default: 114 DRM_ERROR("no this channel %d\n", ch); 115 *formats = NULL; 116 return 0; 117 } 118 } 119 120 /* convert from fourcc format to ade format */ 121 static u32 ade_get_format(u32 pixel_format) 122 { 123 int i; 124 125 for (i = 0; i < ARRAY_SIZE(ade_formats); i++) 126 if (ade_formats[i].pixel_format == pixel_format) 127 return ade_formats[i].ade_format; 128 129 /* not found */ 130 DRM_ERROR("Not found pixel format!!fourcc_format= %d\n", 131 pixel_format); 132 return ADE_FORMAT_UNSUPPORT; 133 } 134 135 static void ade_update_reload_bit(void __iomem *base, u32 bit_num, u32 val) 136 { 137 u32 bit_ofst, reg_num; 138 139 bit_ofst = bit_num % 32; 140 reg_num = bit_num / 32; 141 142 ade_update_bits(base + ADE_RELOAD_DIS(reg_num), bit_ofst, 143 MASK(1), !!val); 144 } 145 146 static u32 ade_read_reload_bit(void __iomem *base, u32 bit_num) 147 { 148 u32 tmp, bit_ofst, reg_num; 149 150 bit_ofst = bit_num % 32; 151 reg_num = bit_num / 32; 152 153 tmp = readl(base + ADE_RELOAD_DIS(reg_num)); 154 return !!(BIT(bit_ofst) & tmp); 155 } 156 157 static void ade_init(struct ade_hw_ctx *ctx) 158 { 159 void __iomem *base = ctx->base; 160 161 /* enable clk gate */ 162 ade_update_bits(base + ADE_CTRL1, AUTO_CLK_GATE_EN_OFST, 163 AUTO_CLK_GATE_EN, ADE_ENABLE); 164 /* clear overlay */ 165 writel(0, base + ADE_OVLY1_TRANS_CFG); 166 writel(0, base + ADE_OVLY_CTL); 167 writel(0, base + ADE_OVLYX_CTL(OUT_OVLY)); 168 /* clear reset and reload regs */ 169 writel(MASK(32), base + ADE_SOFT_RST_SEL(0)); 170 writel(MASK(32), base + ADE_SOFT_RST_SEL(1)); 171 writel(MASK(32), base + ADE_RELOAD_DIS(0)); 172 writel(MASK(32), base + ADE_RELOAD_DIS(1)); 173 /* 174 * for video mode, all the ade registers should 175 * become effective at frame end. 176 */ 177 ade_update_bits(base + ADE_CTRL, FRM_END_START_OFST, 178 FRM_END_START_MASK, REG_EFFECTIVE_IN_ADEEN_FRMEND); 179 } 180 181 static void ade_set_pix_clk(struct ade_hw_ctx *ctx, 182 struct drm_display_mode *mode, 183 struct drm_display_mode *adj_mode) 184 { 185 u32 clk_Hz = mode->clock * 1000; 186 int ret; 187 188 /* 189 * Success should be guaranteed in mode_valid call back, 190 * so failure shouldn't happen here 191 */ 192 ret = clk_set_rate(ctx->ade_pix_clk, clk_Hz); 193 if (ret) 194 DRM_ERROR("failed to set pixel clk %dHz (%d)\n", clk_Hz, ret); 195 adj_mode->clock = clk_get_rate(ctx->ade_pix_clk) / 1000; 196 } 197 198 static void ade_ldi_set_mode(struct ade_crtc *acrtc, 199 struct drm_display_mode *mode, 200 struct drm_display_mode *adj_mode) 201 { 202 struct ade_hw_ctx *ctx = acrtc->ctx; 203 void __iomem *base = ctx->base; 204 u32 width = mode->hdisplay; 205 u32 height = mode->vdisplay; 206 u32 hfp, hbp, hsw, vfp, vbp, vsw; 207 u32 plr_flags; 208 209 plr_flags = (mode->flags & DRM_MODE_FLAG_NVSYNC) ? FLAG_NVSYNC : 0; 210 plr_flags |= (mode->flags & DRM_MODE_FLAG_NHSYNC) ? FLAG_NHSYNC : 0; 211 hfp = mode->hsync_start - mode->hdisplay; 212 hbp = mode->htotal - mode->hsync_end; 213 hsw = mode->hsync_end - mode->hsync_start; 214 vfp = mode->vsync_start - mode->vdisplay; 215 vbp = mode->vtotal - mode->vsync_end; 216 vsw = mode->vsync_end - mode->vsync_start; 217 if (vsw > 15) { 218 DRM_DEBUG_DRIVER("vsw exceeded 15\n"); 219 vsw = 15; 220 } 221 222 writel((hbp << HBP_OFST) | hfp, base + LDI_HRZ_CTRL0); 223 /* the configured value is actual value - 1 */ 224 writel(hsw - 1, base + LDI_HRZ_CTRL1); 225 writel((vbp << VBP_OFST) | vfp, base + LDI_VRT_CTRL0); 226 /* the configured value is actual value - 1 */ 227 writel(vsw - 1, base + LDI_VRT_CTRL1); 228 /* the configured value is actual value - 1 */ 229 writel(((height - 1) << VSIZE_OFST) | (width - 1), 230 base + LDI_DSP_SIZE); 231 writel(plr_flags, base + LDI_PLR_CTRL); 232 233 /* set overlay compositor output size */ 234 writel(((width - 1) << OUTPUT_XSIZE_OFST) | (height - 1), 235 base + ADE_OVLY_OUTPUT_SIZE(OUT_OVLY)); 236 237 /* ctran6 setting */ 238 writel(CTRAN_BYPASS_ON, base + ADE_CTRAN_DIS(ADE_CTRAN6)); 239 /* the configured value is actual value - 1 */ 240 writel(width * height - 1, base + ADE_CTRAN_IMAGE_SIZE(ADE_CTRAN6)); 241 ade_update_reload_bit(base, CTRAN_OFST + ADE_CTRAN6, 0); 242 243 ade_set_pix_clk(ctx, mode, adj_mode); 244 245 DRM_DEBUG_DRIVER("set mode: %dx%d\n", width, height); 246 } 247 248 static int ade_power_up(struct ade_hw_ctx *ctx) 249 { 250 int ret; 251 252 ret = clk_prepare_enable(ctx->media_noc_clk); 253 if (ret) { 254 DRM_ERROR("failed to enable media_noc_clk (%d)\n", ret); 255 return ret; 256 } 257 258 ret = reset_control_deassert(ctx->reset); 259 if (ret) { 260 DRM_ERROR("failed to deassert reset\n"); 261 return ret; 262 } 263 264 ret = clk_prepare_enable(ctx->ade_core_clk); 265 if (ret) { 266 DRM_ERROR("failed to enable ade_core_clk (%d)\n", ret); 267 return ret; 268 } 269 270 ade_init(ctx); 271 ctx->power_on = true; 272 return 0; 273 } 274 275 static void ade_power_down(struct ade_hw_ctx *ctx) 276 { 277 void __iomem *base = ctx->base; 278 279 writel(ADE_DISABLE, base + LDI_CTRL); 280 /* dsi pixel off */ 281 writel(DSI_PCLK_OFF, base + LDI_HDMI_DSI_GT); 282 283 clk_disable_unprepare(ctx->ade_core_clk); 284 reset_control_assert(ctx->reset); 285 clk_disable_unprepare(ctx->media_noc_clk); 286 ctx->power_on = false; 287 } 288 289 static void ade_set_medianoc_qos(struct ade_crtc *acrtc) 290 { 291 struct ade_hw_ctx *ctx = acrtc->ctx; 292 struct regmap *map = ctx->noc_regmap; 293 294 regmap_update_bits(map, ADE0_QOSGENERATOR_MODE, 295 QOSGENERATOR_MODE_MASK, BYPASS_MODE); 296 regmap_update_bits(map, ADE0_QOSGENERATOR_EXTCONTROL, 297 SOCKET_QOS_EN, SOCKET_QOS_EN); 298 299 regmap_update_bits(map, ADE1_QOSGENERATOR_MODE, 300 QOSGENERATOR_MODE_MASK, BYPASS_MODE); 301 regmap_update_bits(map, ADE1_QOSGENERATOR_EXTCONTROL, 302 SOCKET_QOS_EN, SOCKET_QOS_EN); 303 } 304 305 static int ade_enable_vblank(struct drm_device *dev, unsigned int pipe) 306 { 307 struct kirin_drm_private *priv = dev->dev_private; 308 struct ade_crtc *acrtc = to_ade_crtc(priv->crtc[pipe]); 309 struct ade_hw_ctx *ctx = acrtc->ctx; 310 void __iomem *base = ctx->base; 311 312 if (!ctx->power_on) 313 (void)ade_power_up(ctx); 314 315 ade_update_bits(base + LDI_INT_EN, FRAME_END_INT_EN_OFST, 316 MASK(1), 1); 317 318 return 0; 319 } 320 321 static void ade_disable_vblank(struct drm_device *dev, unsigned int pipe) 322 { 323 struct kirin_drm_private *priv = dev->dev_private; 324 struct ade_crtc *acrtc = to_ade_crtc(priv->crtc[pipe]); 325 struct ade_hw_ctx *ctx = acrtc->ctx; 326 void __iomem *base = ctx->base; 327 328 if (!ctx->power_on) { 329 DRM_ERROR("power is down! vblank disable fail\n"); 330 return; 331 } 332 333 ade_update_bits(base + LDI_INT_EN, FRAME_END_INT_EN_OFST, 334 MASK(1), 0); 335 } 336 337 static irqreturn_t ade_irq_handler(int irq, void *data) 338 { 339 struct ade_crtc *acrtc = data; 340 struct ade_hw_ctx *ctx = acrtc->ctx; 341 struct drm_crtc *crtc = &acrtc->base; 342 void __iomem *base = ctx->base; 343 u32 status; 344 345 status = readl(base + LDI_MSK_INT); 346 DRM_DEBUG_VBL("LDI IRQ: status=0x%X\n", status); 347 348 /* vblank irq */ 349 if (status & BIT(FRAME_END_INT_EN_OFST)) { 350 ade_update_bits(base + LDI_INT_CLR, FRAME_END_INT_EN_OFST, 351 MASK(1), 1); 352 drm_crtc_handle_vblank(crtc); 353 } 354 355 return IRQ_HANDLED; 356 } 357 358 static void ade_display_enable(struct ade_crtc *acrtc) 359 { 360 struct ade_hw_ctx *ctx = acrtc->ctx; 361 void __iomem *base = ctx->base; 362 u32 out_fmt = acrtc->out_format; 363 364 /* enable output overlay compositor */ 365 writel(ADE_ENABLE, base + ADE_OVLYX_CTL(OUT_OVLY)); 366 ade_update_reload_bit(base, OVLY_OFST + OUT_OVLY, 0); 367 368 /* display source setting */ 369 writel(DISP_SRC_OVLY2, base + ADE_DISP_SRC_CFG); 370 371 /* enable ade */ 372 writel(ADE_ENABLE, base + ADE_EN); 373 /* enable ldi */ 374 writel(NORMAL_MODE, base + LDI_WORK_MODE); 375 writel((out_fmt << BPP_OFST) | DATA_GATE_EN | LDI_EN, 376 base + LDI_CTRL); 377 /* dsi pixel on */ 378 writel(DSI_PCLK_ON, base + LDI_HDMI_DSI_GT); 379 } 380 381 #if ADE_DEBUG 382 static void ade_rdma_dump_regs(void __iomem *base, u32 ch) 383 { 384 u32 reg_ctrl, reg_addr, reg_size, reg_stride, reg_space, reg_en; 385 u32 val; 386 387 reg_ctrl = RD_CH_CTRL(ch); 388 reg_addr = RD_CH_ADDR(ch); 389 reg_size = RD_CH_SIZE(ch); 390 reg_stride = RD_CH_STRIDE(ch); 391 reg_space = RD_CH_SPACE(ch); 392 reg_en = RD_CH_EN(ch); 393 394 val = ade_read_reload_bit(base, RDMA_OFST + ch); 395 DRM_DEBUG_DRIVER("[rdma%d]: reload(%d)\n", ch + 1, val); 396 val = readl(base + reg_ctrl); 397 DRM_DEBUG_DRIVER("[rdma%d]: reg_ctrl(0x%08x)\n", ch + 1, val); 398 val = readl(base + reg_addr); 399 DRM_DEBUG_DRIVER("[rdma%d]: reg_addr(0x%08x)\n", ch + 1, val); 400 val = readl(base + reg_size); 401 DRM_DEBUG_DRIVER("[rdma%d]: reg_size(0x%08x)\n", ch + 1, val); 402 val = readl(base + reg_stride); 403 DRM_DEBUG_DRIVER("[rdma%d]: reg_stride(0x%08x)\n", ch + 1, val); 404 val = readl(base + reg_space); 405 DRM_DEBUG_DRIVER("[rdma%d]: reg_space(0x%08x)\n", ch + 1, val); 406 val = readl(base + reg_en); 407 DRM_DEBUG_DRIVER("[rdma%d]: reg_en(0x%08x)\n", ch + 1, val); 408 } 409 410 static void ade_clip_dump_regs(void __iomem *base, u32 ch) 411 { 412 u32 val; 413 414 val = ade_read_reload_bit(base, CLIP_OFST + ch); 415 DRM_DEBUG_DRIVER("[clip%d]: reload(%d)\n", ch + 1, val); 416 val = readl(base + ADE_CLIP_DISABLE(ch)); 417 DRM_DEBUG_DRIVER("[clip%d]: reg_clip_disable(0x%08x)\n", ch + 1, val); 418 val = readl(base + ADE_CLIP_SIZE0(ch)); 419 DRM_DEBUG_DRIVER("[clip%d]: reg_clip_size0(0x%08x)\n", ch + 1, val); 420 val = readl(base + ADE_CLIP_SIZE1(ch)); 421 DRM_DEBUG_DRIVER("[clip%d]: reg_clip_size1(0x%08x)\n", ch + 1, val); 422 } 423 424 static void ade_compositor_routing_dump_regs(void __iomem *base, u32 ch) 425 { 426 u8 ovly_ch = 0; /* TODO: Only primary plane now */ 427 u32 val; 428 429 val = readl(base + ADE_OVLY_CH_XY0(ovly_ch)); 430 DRM_DEBUG_DRIVER("[overlay ch%d]: reg_ch_xy0(0x%08x)\n", ovly_ch, val); 431 val = readl(base + ADE_OVLY_CH_XY1(ovly_ch)); 432 DRM_DEBUG_DRIVER("[overlay ch%d]: reg_ch_xy1(0x%08x)\n", ovly_ch, val); 433 val = readl(base + ADE_OVLY_CH_CTL(ovly_ch)); 434 DRM_DEBUG_DRIVER("[overlay ch%d]: reg_ch_ctl(0x%08x)\n", ovly_ch, val); 435 } 436 437 static void ade_dump_overlay_compositor_regs(void __iomem *base, u32 comp) 438 { 439 u32 val; 440 441 val = ade_read_reload_bit(base, OVLY_OFST + comp); 442 DRM_DEBUG_DRIVER("[overlay%d]: reload(%d)\n", comp + 1, val); 443 writel(ADE_ENABLE, base + ADE_OVLYX_CTL(comp)); 444 DRM_DEBUG_DRIVER("[overlay%d]: reg_ctl(0x%08x)\n", comp + 1, val); 445 val = readl(base + ADE_OVLY_CTL); 446 DRM_DEBUG_DRIVER("ovly_ctl(0x%08x)\n", val); 447 } 448 449 static void ade_dump_regs(void __iomem *base) 450 { 451 u32 i; 452 453 /* dump channel regs */ 454 for (i = 0; i < ADE_CH_NUM; i++) { 455 /* dump rdma regs */ 456 ade_rdma_dump_regs(base, i); 457 458 /* dump clip regs */ 459 ade_clip_dump_regs(base, i); 460 461 /* dump compositor routing regs */ 462 ade_compositor_routing_dump_regs(base, i); 463 } 464 465 /* dump overlay compositor regs */ 466 ade_dump_overlay_compositor_regs(base, OUT_OVLY); 467 } 468 #else 469 static void ade_dump_regs(void __iomem *base) { } 470 #endif 471 472 static void ade_crtc_enable(struct drm_crtc *crtc) 473 { 474 struct ade_crtc *acrtc = to_ade_crtc(crtc); 475 struct ade_hw_ctx *ctx = acrtc->ctx; 476 int ret; 477 478 if (acrtc->enable) 479 return; 480 481 if (!ctx->power_on) { 482 ret = ade_power_up(ctx); 483 if (ret) 484 return; 485 } 486 487 ade_set_medianoc_qos(acrtc); 488 ade_display_enable(acrtc); 489 ade_dump_regs(ctx->base); 490 drm_crtc_vblank_on(crtc); 491 acrtc->enable = true; 492 } 493 494 static void ade_crtc_disable(struct drm_crtc *crtc) 495 { 496 struct ade_crtc *acrtc = to_ade_crtc(crtc); 497 struct ade_hw_ctx *ctx = acrtc->ctx; 498 499 if (!acrtc->enable) 500 return; 501 502 drm_crtc_vblank_off(crtc); 503 ade_power_down(ctx); 504 acrtc->enable = false; 505 } 506 507 static void ade_crtc_mode_set_nofb(struct drm_crtc *crtc) 508 { 509 struct ade_crtc *acrtc = to_ade_crtc(crtc); 510 struct ade_hw_ctx *ctx = acrtc->ctx; 511 struct drm_display_mode *mode = &crtc->state->mode; 512 struct drm_display_mode *adj_mode = &crtc->state->adjusted_mode; 513 514 if (!ctx->power_on) 515 (void)ade_power_up(ctx); 516 ade_ldi_set_mode(acrtc, mode, adj_mode); 517 } 518 519 static void ade_crtc_atomic_begin(struct drm_crtc *crtc, 520 struct drm_crtc_state *old_state) 521 { 522 struct ade_crtc *acrtc = to_ade_crtc(crtc); 523 struct ade_hw_ctx *ctx = acrtc->ctx; 524 525 if (!ctx->power_on) 526 (void)ade_power_up(ctx); 527 } 528 529 static void ade_crtc_atomic_flush(struct drm_crtc *crtc, 530 struct drm_crtc_state *old_state) 531 532 { 533 struct ade_crtc *acrtc = to_ade_crtc(crtc); 534 struct ade_hw_ctx *ctx = acrtc->ctx; 535 struct drm_pending_vblank_event *event = crtc->state->event; 536 void __iomem *base = ctx->base; 537 538 /* only crtc is enabled regs take effect */ 539 if (acrtc->enable) { 540 ade_dump_regs(base); 541 /* flush ade registers */ 542 writel(ADE_ENABLE, base + ADE_EN); 543 } 544 545 if (event) { 546 crtc->state->event = NULL; 547 548 spin_lock_irq(&crtc->dev->event_lock); 549 if (drm_crtc_vblank_get(crtc) == 0) 550 drm_crtc_arm_vblank_event(crtc, event); 551 else 552 drm_crtc_send_vblank_event(crtc, event); 553 spin_unlock_irq(&crtc->dev->event_lock); 554 } 555 } 556 557 static const struct drm_crtc_helper_funcs ade_crtc_helper_funcs = { 558 .enable = ade_crtc_enable, 559 .disable = ade_crtc_disable, 560 .mode_set_nofb = ade_crtc_mode_set_nofb, 561 .atomic_begin = ade_crtc_atomic_begin, 562 .atomic_flush = ade_crtc_atomic_flush, 563 }; 564 565 static const struct drm_crtc_funcs ade_crtc_funcs = { 566 .destroy = drm_crtc_cleanup, 567 .set_config = drm_atomic_helper_set_config, 568 .page_flip = drm_atomic_helper_page_flip, 569 .reset = drm_atomic_helper_crtc_reset, 570 .set_property = drm_atomic_helper_crtc_set_property, 571 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 572 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 573 }; 574 575 static int ade_crtc_init(struct drm_device *dev, struct drm_crtc *crtc, 576 struct drm_plane *plane) 577 { 578 struct kirin_drm_private *priv = dev->dev_private; 579 struct device_node *port; 580 int ret; 581 582 /* set crtc port so that 583 * drm_of_find_possible_crtcs call works 584 */ 585 port = of_get_child_by_name(dev->dev->of_node, "port"); 586 if (!port) { 587 DRM_ERROR("no port node found in %s\n", 588 dev->dev->of_node->full_name); 589 return -EINVAL; 590 } 591 of_node_put(port); 592 crtc->port = port; 593 594 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, 595 &ade_crtc_funcs, NULL); 596 if (ret) { 597 DRM_ERROR("failed to init crtc.\n"); 598 return ret; 599 } 600 601 drm_crtc_helper_add(crtc, &ade_crtc_helper_funcs); 602 priv->crtc[drm_crtc_index(crtc)] = crtc; 603 604 return 0; 605 } 606 607 static void ade_rdma_set(void __iomem *base, struct drm_framebuffer *fb, 608 u32 ch, u32 y, u32 in_h, u32 fmt) 609 { 610 struct drm_gem_cma_object *obj = drm_fb_cma_get_gem_obj(fb, 0); 611 struct drm_format_name_buf format_name; 612 u32 reg_ctrl, reg_addr, reg_size, reg_stride, reg_space, reg_en; 613 u32 stride = fb->pitches[0]; 614 u32 addr = (u32)obj->paddr + y * stride; 615 616 DRM_DEBUG_DRIVER("rdma%d: (y=%d, height=%d), stride=%d, paddr=0x%x\n", 617 ch + 1, y, in_h, stride, (u32)obj->paddr); 618 DRM_DEBUG_DRIVER("addr=0x%x, fb:%dx%d, pixel_format=%d(%s)\n", 619 addr, fb->width, fb->height, fmt, 620 drm_get_format_name(fb->pixel_format, &format_name)); 621 622 /* get reg offset */ 623 reg_ctrl = RD_CH_CTRL(ch); 624 reg_addr = RD_CH_ADDR(ch); 625 reg_size = RD_CH_SIZE(ch); 626 reg_stride = RD_CH_STRIDE(ch); 627 reg_space = RD_CH_SPACE(ch); 628 reg_en = RD_CH_EN(ch); 629 630 /* 631 * TODO: set rotation 632 */ 633 writel((fmt << 16) & 0x1f0000, base + reg_ctrl); 634 writel(addr, base + reg_addr); 635 writel((in_h << 16) | stride, base + reg_size); 636 writel(stride, base + reg_stride); 637 writel(in_h * stride, base + reg_space); 638 writel(ADE_ENABLE, base + reg_en); 639 ade_update_reload_bit(base, RDMA_OFST + ch, 0); 640 } 641 642 static void ade_rdma_disable(void __iomem *base, u32 ch) 643 { 644 u32 reg_en; 645 646 /* get reg offset */ 647 reg_en = RD_CH_EN(ch); 648 writel(0, base + reg_en); 649 ade_update_reload_bit(base, RDMA_OFST + ch, 1); 650 } 651 652 static void ade_clip_set(void __iomem *base, u32 ch, u32 fb_w, u32 x, 653 u32 in_w, u32 in_h) 654 { 655 u32 disable_val; 656 u32 clip_left; 657 u32 clip_right; 658 659 /* 660 * clip width, no need to clip height 661 */ 662 if (fb_w == in_w) { /* bypass */ 663 disable_val = 1; 664 clip_left = 0; 665 clip_right = 0; 666 } else { 667 disable_val = 0; 668 clip_left = x; 669 clip_right = fb_w - (x + in_w) - 1; 670 } 671 672 DRM_DEBUG_DRIVER("clip%d: clip_left=%d, clip_right=%d\n", 673 ch + 1, clip_left, clip_right); 674 675 writel(disable_val, base + ADE_CLIP_DISABLE(ch)); 676 writel((fb_w - 1) << 16 | (in_h - 1), base + ADE_CLIP_SIZE0(ch)); 677 writel(clip_left << 16 | clip_right, base + ADE_CLIP_SIZE1(ch)); 678 ade_update_reload_bit(base, CLIP_OFST + ch, 0); 679 } 680 681 static void ade_clip_disable(void __iomem *base, u32 ch) 682 { 683 writel(1, base + ADE_CLIP_DISABLE(ch)); 684 ade_update_reload_bit(base, CLIP_OFST + ch, 1); 685 } 686 687 static bool has_Alpha_channel(int format) 688 { 689 switch (format) { 690 case ADE_ARGB_8888: 691 case ADE_ABGR_8888: 692 case ADE_RGBA_8888: 693 case ADE_BGRA_8888: 694 return true; 695 default: 696 return false; 697 } 698 } 699 700 static void ade_get_blending_params(u32 fmt, u8 glb_alpha, u8 *alp_mode, 701 u8 *alp_sel, u8 *under_alp_sel) 702 { 703 bool has_alpha = has_Alpha_channel(fmt); 704 705 /* 706 * get alp_mode 707 */ 708 if (has_alpha && glb_alpha < 255) 709 *alp_mode = ADE_ALP_PIXEL_AND_GLB; 710 else if (has_alpha) 711 *alp_mode = ADE_ALP_PIXEL; 712 else 713 *alp_mode = ADE_ALP_GLOBAL; 714 715 /* 716 * get alp sel 717 */ 718 *alp_sel = ADE_ALP_MUL_COEFF_3; /* 1 */ 719 *under_alp_sel = ADE_ALP_MUL_COEFF_2; /* 0 */ 720 } 721 722 static void ade_compositor_routing_set(void __iomem *base, u8 ch, 723 u32 x0, u32 y0, 724 u32 in_w, u32 in_h, u32 fmt) 725 { 726 u8 ovly_ch = 0; /* TODO: This is the zpos, only one plane now */ 727 u8 glb_alpha = 255; 728 u32 x1 = x0 + in_w - 1; 729 u32 y1 = y0 + in_h - 1; 730 u32 val; 731 u8 alp_sel; 732 u8 under_alp_sel; 733 u8 alp_mode; 734 735 ade_get_blending_params(fmt, glb_alpha, &alp_mode, &alp_sel, 736 &under_alp_sel); 737 738 /* overlay routing setting 739 */ 740 writel(x0 << 16 | y0, base + ADE_OVLY_CH_XY0(ovly_ch)); 741 writel(x1 << 16 | y1, base + ADE_OVLY_CH_XY1(ovly_ch)); 742 val = (ch + 1) << CH_SEL_OFST | BIT(CH_EN_OFST) | 743 alp_sel << CH_ALP_SEL_OFST | 744 under_alp_sel << CH_UNDER_ALP_SEL_OFST | 745 glb_alpha << CH_ALP_GBL_OFST | 746 alp_mode << CH_ALP_MODE_OFST; 747 writel(val, base + ADE_OVLY_CH_CTL(ovly_ch)); 748 /* connect this plane/channel to overlay2 compositor */ 749 ade_update_bits(base + ADE_OVLY_CTL, CH_OVLY_SEL_OFST(ovly_ch), 750 CH_OVLY_SEL_MASK, CH_OVLY_SEL_VAL(OUT_OVLY)); 751 } 752 753 static void ade_compositor_routing_disable(void __iomem *base, u32 ch) 754 { 755 u8 ovly_ch = 0; /* TODO: Only primary plane now */ 756 757 /* disable this plane/channel */ 758 ade_update_bits(base + ADE_OVLY_CH_CTL(ovly_ch), CH_EN_OFST, 759 MASK(1), 0); 760 /* dis-connect this plane/channel of overlay2 compositor */ 761 ade_update_bits(base + ADE_OVLY_CTL, CH_OVLY_SEL_OFST(ovly_ch), 762 CH_OVLY_SEL_MASK, 0); 763 } 764 765 /* 766 * Typicaly, a channel looks like: DMA-->clip-->scale-->ctrans-->compositor 767 */ 768 static void ade_update_channel(struct ade_plane *aplane, 769 struct drm_framebuffer *fb, int crtc_x, 770 int crtc_y, unsigned int crtc_w, 771 unsigned int crtc_h, u32 src_x, 772 u32 src_y, u32 src_w, u32 src_h) 773 { 774 struct ade_hw_ctx *ctx = aplane->ctx; 775 void __iomem *base = ctx->base; 776 u32 fmt = ade_get_format(fb->pixel_format); 777 u32 ch = aplane->ch; 778 u32 in_w; 779 u32 in_h; 780 781 DRM_DEBUG_DRIVER("channel%d: src:(%d, %d)-%dx%d, crtc:(%d, %d)-%dx%d", 782 ch + 1, src_x, src_y, src_w, src_h, 783 crtc_x, crtc_y, crtc_w, crtc_h); 784 785 /* 1) DMA setting */ 786 in_w = src_w; 787 in_h = src_h; 788 ade_rdma_set(base, fb, ch, src_y, in_h, fmt); 789 790 /* 2) clip setting */ 791 ade_clip_set(base, ch, fb->width, src_x, in_w, in_h); 792 793 /* 3) TODO: scale setting for overlay planes */ 794 795 /* 4) TODO: ctran/csc setting for overlay planes */ 796 797 /* 5) compositor routing setting */ 798 ade_compositor_routing_set(base, ch, crtc_x, crtc_y, in_w, in_h, fmt); 799 } 800 801 static void ade_disable_channel(struct ade_plane *aplane) 802 { 803 struct ade_hw_ctx *ctx = aplane->ctx; 804 void __iomem *base = ctx->base; 805 u32 ch = aplane->ch; 806 807 DRM_DEBUG_DRIVER("disable channel%d\n", ch + 1); 808 809 /* disable read DMA */ 810 ade_rdma_disable(base, ch); 811 812 /* disable clip */ 813 ade_clip_disable(base, ch); 814 815 /* disable compositor routing */ 816 ade_compositor_routing_disable(base, ch); 817 } 818 819 static int ade_plane_atomic_check(struct drm_plane *plane, 820 struct drm_plane_state *state) 821 { 822 struct drm_framebuffer *fb = state->fb; 823 struct drm_crtc *crtc = state->crtc; 824 struct drm_crtc_state *crtc_state; 825 u32 src_x = state->src_x >> 16; 826 u32 src_y = state->src_y >> 16; 827 u32 src_w = state->src_w >> 16; 828 u32 src_h = state->src_h >> 16; 829 int crtc_x = state->crtc_x; 830 int crtc_y = state->crtc_y; 831 u32 crtc_w = state->crtc_w; 832 u32 crtc_h = state->crtc_h; 833 u32 fmt; 834 835 if (!crtc || !fb) 836 return 0; 837 838 fmt = ade_get_format(fb->pixel_format); 839 if (fmt == ADE_FORMAT_UNSUPPORT) 840 return -EINVAL; 841 842 crtc_state = drm_atomic_get_crtc_state(state->state, crtc); 843 if (IS_ERR(crtc_state)) 844 return PTR_ERR(crtc_state); 845 846 if (src_w != crtc_w || src_h != crtc_h) { 847 DRM_ERROR("Scale not support!!!\n"); 848 return -EINVAL; 849 } 850 851 if (src_x + src_w > fb->width || 852 src_y + src_h > fb->height) 853 return -EINVAL; 854 855 if (crtc_x < 0 || crtc_y < 0) 856 return -EINVAL; 857 858 if (crtc_x + crtc_w > crtc_state->adjusted_mode.hdisplay || 859 crtc_y + crtc_h > crtc_state->adjusted_mode.vdisplay) 860 return -EINVAL; 861 862 return 0; 863 } 864 865 static void ade_plane_atomic_update(struct drm_plane *plane, 866 struct drm_plane_state *old_state) 867 { 868 struct drm_plane_state *state = plane->state; 869 struct ade_plane *aplane = to_ade_plane(plane); 870 871 ade_update_channel(aplane, state->fb, state->crtc_x, state->crtc_y, 872 state->crtc_w, state->crtc_h, 873 state->src_x >> 16, state->src_y >> 16, 874 state->src_w >> 16, state->src_h >> 16); 875 } 876 877 static void ade_plane_atomic_disable(struct drm_plane *plane, 878 struct drm_plane_state *old_state) 879 { 880 struct ade_plane *aplane = to_ade_plane(plane); 881 882 ade_disable_channel(aplane); 883 } 884 885 static const struct drm_plane_helper_funcs ade_plane_helper_funcs = { 886 .atomic_check = ade_plane_atomic_check, 887 .atomic_update = ade_plane_atomic_update, 888 .atomic_disable = ade_plane_atomic_disable, 889 }; 890 891 static struct drm_plane_funcs ade_plane_funcs = { 892 .update_plane = drm_atomic_helper_update_plane, 893 .disable_plane = drm_atomic_helper_disable_plane, 894 .set_property = drm_atomic_helper_plane_set_property, 895 .destroy = drm_plane_cleanup, 896 .reset = drm_atomic_helper_plane_reset, 897 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state, 898 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state, 899 }; 900 901 static int ade_plane_init(struct drm_device *dev, struct ade_plane *aplane, 902 enum drm_plane_type type) 903 { 904 const u32 *fmts; 905 u32 fmts_cnt; 906 int ret = 0; 907 908 /* get properties */ 909 fmts_cnt = ade_get_channel_formats(aplane->ch, &fmts); 910 if (ret) 911 return ret; 912 913 ret = drm_universal_plane_init(dev, &aplane->base, 1, &ade_plane_funcs, 914 fmts, fmts_cnt, type, NULL); 915 if (ret) { 916 DRM_ERROR("fail to init plane, ch=%d\n", aplane->ch); 917 return ret; 918 } 919 920 drm_plane_helper_add(&aplane->base, &ade_plane_helper_funcs); 921 922 return 0; 923 } 924 925 static int ade_dts_parse(struct platform_device *pdev, struct ade_hw_ctx *ctx) 926 { 927 struct resource *res; 928 struct device *dev = &pdev->dev; 929 struct device_node *np = pdev->dev.of_node; 930 931 res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 932 ctx->base = devm_ioremap_resource(dev, res); 933 if (IS_ERR(ctx->base)) { 934 DRM_ERROR("failed to remap ade io base\n"); 935 return PTR_ERR(ctx->base); 936 } 937 938 ctx->reset = devm_reset_control_get(dev, NULL); 939 if (IS_ERR(ctx->reset)) 940 return PTR_ERR(ctx->reset); 941 942 ctx->noc_regmap = 943 syscon_regmap_lookup_by_phandle(np, "hisilicon,noc-syscon"); 944 if (IS_ERR(ctx->noc_regmap)) { 945 DRM_ERROR("failed to get noc regmap\n"); 946 return PTR_ERR(ctx->noc_regmap); 947 } 948 949 ctx->irq = platform_get_irq(pdev, 0); 950 if (ctx->irq < 0) { 951 DRM_ERROR("failed to get irq\n"); 952 return -ENODEV; 953 } 954 955 ctx->ade_core_clk = devm_clk_get(dev, "clk_ade_core"); 956 if (IS_ERR(ctx->ade_core_clk)) { 957 DRM_ERROR("failed to parse clk ADE_CORE\n"); 958 return PTR_ERR(ctx->ade_core_clk); 959 } 960 961 ctx->media_noc_clk = devm_clk_get(dev, "clk_codec_jpeg"); 962 if (IS_ERR(ctx->media_noc_clk)) { 963 DRM_ERROR("failed to parse clk CODEC_JPEG\n"); 964 return PTR_ERR(ctx->media_noc_clk); 965 } 966 967 ctx->ade_pix_clk = devm_clk_get(dev, "clk_ade_pix"); 968 if (IS_ERR(ctx->ade_pix_clk)) { 969 DRM_ERROR("failed to parse clk ADE_PIX\n"); 970 return PTR_ERR(ctx->ade_pix_clk); 971 } 972 973 return 0; 974 } 975 976 static int ade_drm_init(struct drm_device *dev) 977 { 978 struct platform_device *pdev = dev->platformdev; 979 struct ade_data *ade; 980 struct ade_hw_ctx *ctx; 981 struct ade_crtc *acrtc; 982 struct ade_plane *aplane; 983 enum drm_plane_type type; 984 int ret; 985 int i; 986 987 ade = devm_kzalloc(dev->dev, sizeof(*ade), GFP_KERNEL); 988 if (!ade) { 989 DRM_ERROR("failed to alloc ade_data\n"); 990 return -ENOMEM; 991 } 992 platform_set_drvdata(pdev, ade); 993 994 ctx = &ade->ctx; 995 acrtc = &ade->acrtc; 996 acrtc->ctx = ctx; 997 acrtc->out_format = LDI_OUT_RGB_888; 998 999 ret = ade_dts_parse(pdev, ctx); 1000 if (ret) 1001 return ret; 1002 1003 /* 1004 * plane init 1005 * TODO: Now only support primary plane, overlay planes 1006 * need to do. 1007 */ 1008 for (i = 0; i < ADE_CH_NUM; i++) { 1009 aplane = &ade->aplane[i]; 1010 aplane->ch = i; 1011 aplane->ctx = ctx; 1012 type = i == PRIMARY_CH ? DRM_PLANE_TYPE_PRIMARY : 1013 DRM_PLANE_TYPE_OVERLAY; 1014 1015 ret = ade_plane_init(dev, aplane, type); 1016 if (ret) 1017 return ret; 1018 } 1019 1020 /* crtc init */ 1021 ret = ade_crtc_init(dev, &acrtc->base, &ade->aplane[PRIMARY_CH].base); 1022 if (ret) 1023 return ret; 1024 1025 /* vblank irq init */ 1026 ret = devm_request_irq(dev->dev, ctx->irq, ade_irq_handler, 1027 IRQF_SHARED, dev->driver->name, acrtc); 1028 if (ret) 1029 return ret; 1030 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 1031 dev->driver->enable_vblank = ade_enable_vblank; 1032 dev->driver->disable_vblank = ade_disable_vblank; 1033 1034 return 0; 1035 } 1036 1037 static void ade_drm_cleanup(struct drm_device *dev) 1038 { 1039 struct platform_device *pdev = dev->platformdev; 1040 struct ade_data *ade = platform_get_drvdata(pdev); 1041 struct drm_crtc *crtc = &ade->acrtc.base; 1042 1043 drm_crtc_cleanup(crtc); 1044 } 1045 1046 const struct kirin_dc_ops ade_dc_ops = { 1047 .init = ade_drm_init, 1048 .cleanup = ade_drm_cleanup 1049 }; 1050