11c248b7dSInki Dae /* exynos_drm_fimd.c
21c248b7dSInki Dae  *
31c248b7dSInki Dae  * Copyright (C) 2011 Samsung Electronics Co.Ltd
41c248b7dSInki Dae  * Authors:
51c248b7dSInki Dae  *	Joonyoung Shim <jy0922.shim@samsung.com>
61c248b7dSInki Dae  *	Inki Dae <inki.dae@samsung.com>
71c248b7dSInki Dae  *
81c248b7dSInki Dae  * This program is free software; you can redistribute  it and/or modify it
91c248b7dSInki Dae  * under  the terms of  the GNU General  Public License as published by the
101c248b7dSInki Dae  * Free Software Foundation;  either version 2 of the  License, or (at your
111c248b7dSInki Dae  * option) any later version.
121c248b7dSInki Dae  *
131c248b7dSInki Dae  */
14760285e7SDavid Howells #include <drm/drmP.h>
151c248b7dSInki Dae 
161c248b7dSInki Dae #include <linux/kernel.h>
171c248b7dSInki Dae #include <linux/module.h>
181c248b7dSInki Dae #include <linux/platform_device.h>
191c248b7dSInki Dae #include <linux/clk.h>
20d636ead8SJoonyoung Shim #include <linux/of_device.h>
21cb91f6a0SJoonyoung Shim #include <linux/pm_runtime.h>
221c248b7dSInki Dae 
235a213a55SLeela Krishna Amudala #include <video/samsung_fimd.h>
241c248b7dSInki Dae #include <drm/exynos_drm.h>
251c248b7dSInki Dae 
261c248b7dSInki Dae #include "exynos_drm_drv.h"
271c248b7dSInki Dae #include "exynos_drm_fbdev.h"
281c248b7dSInki Dae #include "exynos_drm_crtc.h"
29bcc5cd1cSInki Dae #include "exynos_drm_iommu.h"
301c248b7dSInki Dae 
311c248b7dSInki Dae /*
321c248b7dSInki Dae  * FIMD is stand for Fully Interactive Mobile Display and
331c248b7dSInki Dae  * as a display controller, it transfers contents drawn on memory
341c248b7dSInki Dae  * to a LCD Panel through Display Interfaces such as RGB or
351c248b7dSInki Dae  * CPU Interface.
361c248b7dSInki Dae  */
371c248b7dSInki Dae 
381c248b7dSInki Dae /* position control register for hardware window 0, 2 ~ 4.*/
391c248b7dSInki Dae #define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
401c248b7dSInki Dae #define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
411c248b7dSInki Dae /* size control register for hardware window 0. */
421c248b7dSInki Dae #define VIDOSD_C_SIZE_W0	(VIDOSD_BASE + 0x08)
431c248b7dSInki Dae /* alpha control register for hardware window 1 ~ 4. */
441c248b7dSInki Dae #define VIDOSD_C(win)		(VIDOSD_BASE + 0x18 + (win) * 16)
451c248b7dSInki Dae /* size control register for hardware window 1 ~ 4. */
461c248b7dSInki Dae #define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)
471c248b7dSInki Dae 
481c248b7dSInki Dae #define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
491c248b7dSInki Dae #define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
501c248b7dSInki Dae #define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)
511c248b7dSInki Dae 
521c248b7dSInki Dae /* color key control register for hardware window 1 ~ 4. */
531c248b7dSInki Dae #define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + (x * 8))
541c248b7dSInki Dae /* color key value register for hardware window 1 ~ 4. */
551c248b7dSInki Dae #define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + (x * 8))
561c248b7dSInki Dae 
571c248b7dSInki Dae /* FIMD has totally five hardware windows. */
581c248b7dSInki Dae #define WINDOWS_NR	5
591c248b7dSInki Dae 
601c248b7dSInki Dae #define get_fimd_context(dev)	platform_get_drvdata(to_platform_device(dev))
611c248b7dSInki Dae 
62e2e13389SLeela Krishna Amudala struct fimd_driver_data {
63e2e13389SLeela Krishna Amudala 	unsigned int timing_base;
64e2e13389SLeela Krishna Amudala };
65e2e13389SLeela Krishna Amudala 
666ecf18f9SSachin Kamat static struct fimd_driver_data exynos4_fimd_driver_data = {
67e2e13389SLeela Krishna Amudala 	.timing_base = 0x0,
68e2e13389SLeela Krishna Amudala };
69e2e13389SLeela Krishna Amudala 
706ecf18f9SSachin Kamat static struct fimd_driver_data exynos5_fimd_driver_data = {
71e2e13389SLeela Krishna Amudala 	.timing_base = 0x20000,
72e2e13389SLeela Krishna Amudala };
73e2e13389SLeela Krishna Amudala 
741c248b7dSInki Dae struct fimd_win_data {
751c248b7dSInki Dae 	unsigned int		offset_x;
761c248b7dSInki Dae 	unsigned int		offset_y;
7719c8b834SInki Dae 	unsigned int		ovl_width;
7819c8b834SInki Dae 	unsigned int		ovl_height;
7919c8b834SInki Dae 	unsigned int		fb_width;
8019c8b834SInki Dae 	unsigned int		fb_height;
811c248b7dSInki Dae 	unsigned int		bpp;
822c871127SInki Dae 	dma_addr_t		dma_addr;
831c248b7dSInki Dae 	unsigned int		buf_offsize;
841c248b7dSInki Dae 	unsigned int		line_size;	/* bytes */
85ec05da95SInki Dae 	bool			enabled;
86db7e55aeSPrathyush K 	bool			resume;
871c248b7dSInki Dae };
881c248b7dSInki Dae 
891c248b7dSInki Dae struct fimd_context {
901c248b7dSInki Dae 	struct exynos_drm_subdrv	subdrv;
911c248b7dSInki Dae 	int				irq;
921c248b7dSInki Dae 	struct drm_crtc			*crtc;
931c248b7dSInki Dae 	struct clk			*bus_clk;
941c248b7dSInki Dae 	struct clk			*lcd_clk;
951c248b7dSInki Dae 	void __iomem			*regs;
961c248b7dSInki Dae 	struct fimd_win_data		win_data[WINDOWS_NR];
971c248b7dSInki Dae 	unsigned int			clkdiv;
981c248b7dSInki Dae 	unsigned int			default_win;
991c248b7dSInki Dae 	unsigned long			irq_flags;
1001c248b7dSInki Dae 	u32				vidcon0;
1011c248b7dSInki Dae 	u32				vidcon1;
102cb91f6a0SJoonyoung Shim 	bool				suspended;
103c32b06efSInki Dae 	struct mutex			lock;
10401ce113cSPrathyush K 	wait_queue_head_t		wait_vsync_queue;
10501ce113cSPrathyush K 	atomic_t			wait_vsync_event;
1061c248b7dSInki Dae 
107607c50d4SEun-Chul Kim 	struct exynos_drm_panel_info *panel;
1081c248b7dSInki Dae };
1091c248b7dSInki Dae 
110d636ead8SJoonyoung Shim #ifdef CONFIG_OF
111d636ead8SJoonyoung Shim static const struct of_device_id fimd_driver_dt_match[] = {
112d636ead8SJoonyoung Shim 	{ .compatible = "samsung,exynos4-fimd",
113d636ead8SJoonyoung Shim 	  .data = &exynos4_fimd_driver_data },
114d636ead8SJoonyoung Shim 	{ .compatible = "samsung,exynos5-fimd",
115d636ead8SJoonyoung Shim 	  .data = &exynos5_fimd_driver_data },
116d636ead8SJoonyoung Shim 	{},
117d636ead8SJoonyoung Shim };
118d636ead8SJoonyoung Shim MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
119d636ead8SJoonyoung Shim #endif
120d636ead8SJoonyoung Shim 
121e2e13389SLeela Krishna Amudala static inline struct fimd_driver_data *drm_fimd_get_driver_data(
122e2e13389SLeela Krishna Amudala 	struct platform_device *pdev)
123e2e13389SLeela Krishna Amudala {
124d636ead8SJoonyoung Shim #ifdef CONFIG_OF
125d636ead8SJoonyoung Shim 	const struct of_device_id *of_id =
126d636ead8SJoonyoung Shim 			of_match_device(fimd_driver_dt_match, &pdev->dev);
127d636ead8SJoonyoung Shim 
128d636ead8SJoonyoung Shim 	if (of_id)
129d636ead8SJoonyoung Shim 		return (struct fimd_driver_data *)of_id->data;
130d636ead8SJoonyoung Shim #endif
131d636ead8SJoonyoung Shim 
132e2e13389SLeela Krishna Amudala 	return (struct fimd_driver_data *)
133e2e13389SLeela Krishna Amudala 		platform_get_device_id(pdev)->driver_data;
134e2e13389SLeela Krishna Amudala }
135e2e13389SLeela Krishna Amudala 
1361c248b7dSInki Dae static bool fimd_display_is_connected(struct device *dev)
1371c248b7dSInki Dae {
1381c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
1391c248b7dSInki Dae 
1401c248b7dSInki Dae 	/* TODO. */
1411c248b7dSInki Dae 
1421c248b7dSInki Dae 	return true;
1431c248b7dSInki Dae }
1441c248b7dSInki Dae 
145607c50d4SEun-Chul Kim static void *fimd_get_panel(struct device *dev)
1461c248b7dSInki Dae {
1471c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
1481c248b7dSInki Dae 
1491c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
1501c248b7dSInki Dae 
151607c50d4SEun-Chul Kim 	return ctx->panel;
1521c248b7dSInki Dae }
1531c248b7dSInki Dae 
1541c248b7dSInki Dae static int fimd_check_timing(struct device *dev, void *timing)
1551c248b7dSInki Dae {
1561c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
1571c248b7dSInki Dae 
1581c248b7dSInki Dae 	/* TODO. */
1591c248b7dSInki Dae 
1601c248b7dSInki Dae 	return 0;
1611c248b7dSInki Dae }
1621c248b7dSInki Dae 
1631c248b7dSInki Dae static int fimd_display_power_on(struct device *dev, int mode)
1641c248b7dSInki Dae {
1651c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
1661c248b7dSInki Dae 
167ec05da95SInki Dae 	/* TODO */
1681c248b7dSInki Dae 
1691c248b7dSInki Dae 	return 0;
1701c248b7dSInki Dae }
1711c248b7dSInki Dae 
17274ccc539SInki Dae static struct exynos_drm_display_ops fimd_display_ops = {
1731c248b7dSInki Dae 	.type = EXYNOS_DISPLAY_TYPE_LCD,
1741c248b7dSInki Dae 	.is_connected = fimd_display_is_connected,
175607c50d4SEun-Chul Kim 	.get_panel = fimd_get_panel,
1761c248b7dSInki Dae 	.check_timing = fimd_check_timing,
1771c248b7dSInki Dae 	.power_on = fimd_display_power_on,
1781c248b7dSInki Dae };
1791c248b7dSInki Dae 
180ec05da95SInki Dae static void fimd_dpms(struct device *subdrv_dev, int mode)
181ec05da95SInki Dae {
182c32b06efSInki Dae 	struct fimd_context *ctx = get_fimd_context(subdrv_dev);
183c32b06efSInki Dae 
184ec05da95SInki Dae 	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
185ec05da95SInki Dae 
186c32b06efSInki Dae 	mutex_lock(&ctx->lock);
187c32b06efSInki Dae 
188cb91f6a0SJoonyoung Shim 	switch (mode) {
189cb91f6a0SJoonyoung Shim 	case DRM_MODE_DPMS_ON:
190c32b06efSInki Dae 		/*
191c32b06efSInki Dae 		 * enable fimd hardware only if suspended status.
192c32b06efSInki Dae 		 *
193c32b06efSInki Dae 		 * P.S. fimd_dpms function would be called at booting time so
194c32b06efSInki Dae 		 * clk_enable could be called double time.
195c32b06efSInki Dae 		 */
196c32b06efSInki Dae 		if (ctx->suspended)
197cb91f6a0SJoonyoung Shim 			pm_runtime_get_sync(subdrv_dev);
198cb91f6a0SJoonyoung Shim 		break;
199cb91f6a0SJoonyoung Shim 	case DRM_MODE_DPMS_STANDBY:
200cb91f6a0SJoonyoung Shim 	case DRM_MODE_DPMS_SUSPEND:
201cb91f6a0SJoonyoung Shim 	case DRM_MODE_DPMS_OFF:
202373af0c0SInki Dae 		if (!ctx->suspended)
203cb91f6a0SJoonyoung Shim 			pm_runtime_put_sync(subdrv_dev);
204cb91f6a0SJoonyoung Shim 		break;
205cb91f6a0SJoonyoung Shim 	default:
206cb91f6a0SJoonyoung Shim 		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
207cb91f6a0SJoonyoung Shim 		break;
208cb91f6a0SJoonyoung Shim 	}
209c32b06efSInki Dae 
210c32b06efSInki Dae 	mutex_unlock(&ctx->lock);
211ec05da95SInki Dae }
212ec05da95SInki Dae 
213ec05da95SInki Dae static void fimd_apply(struct device *subdrv_dev)
214ec05da95SInki Dae {
215ec05da95SInki Dae 	struct fimd_context *ctx = get_fimd_context(subdrv_dev);
216677e84c1SJoonyoung Shim 	struct exynos_drm_manager *mgr = ctx->subdrv.manager;
217ec05da95SInki Dae 	struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
218ec05da95SInki Dae 	struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
219ec05da95SInki Dae 	struct fimd_win_data *win_data;
220864ee9e6SJoonyoung Shim 	int i;
221ec05da95SInki Dae 
222ec05da95SInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
223ec05da95SInki Dae 
224864ee9e6SJoonyoung Shim 	for (i = 0; i < WINDOWS_NR; i++) {
225864ee9e6SJoonyoung Shim 		win_data = &ctx->win_data[i];
226ec05da95SInki Dae 		if (win_data->enabled && (ovl_ops && ovl_ops->commit))
227864ee9e6SJoonyoung Shim 			ovl_ops->commit(subdrv_dev, i);
228864ee9e6SJoonyoung Shim 	}
229ec05da95SInki Dae 
230ec05da95SInki Dae 	if (mgr_ops && mgr_ops->commit)
231ec05da95SInki Dae 		mgr_ops->commit(subdrv_dev);
232ec05da95SInki Dae }
233ec05da95SInki Dae 
2341c248b7dSInki Dae static void fimd_commit(struct device *dev)
2351c248b7dSInki Dae {
2361c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
237607c50d4SEun-Chul Kim 	struct exynos_drm_panel_info *panel = ctx->panel;
238607c50d4SEun-Chul Kim 	struct fb_videomode *timing = &panel->timing;
239e2e13389SLeela Krishna Amudala 	struct fimd_driver_data *driver_data;
240e2e13389SLeela Krishna Amudala 	struct platform_device *pdev = to_platform_device(dev);
2411c248b7dSInki Dae 	u32 val;
2421c248b7dSInki Dae 
243e2e13389SLeela Krishna Amudala 	driver_data = drm_fimd_get_driver_data(pdev);
244e30d4bcfSInki Dae 	if (ctx->suspended)
245e30d4bcfSInki Dae 		return;
246e30d4bcfSInki Dae 
2471c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
2481c248b7dSInki Dae 
2491c248b7dSInki Dae 	/* setup polarity values from machine code. */
250e2e13389SLeela Krishna Amudala 	writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
2511c248b7dSInki Dae 
2521c248b7dSInki Dae 	/* setup vertical timing values. */
2531c248b7dSInki Dae 	val = VIDTCON0_VBPD(timing->upper_margin - 1) |
2541c248b7dSInki Dae 	       VIDTCON0_VFPD(timing->lower_margin - 1) |
2551c248b7dSInki Dae 	       VIDTCON0_VSPW(timing->vsync_len - 1);
256e2e13389SLeela Krishna Amudala 	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
2571c248b7dSInki Dae 
2581c248b7dSInki Dae 	/* setup horizontal timing values.  */
2591c248b7dSInki Dae 	val = VIDTCON1_HBPD(timing->left_margin - 1) |
2601c248b7dSInki Dae 	       VIDTCON1_HFPD(timing->right_margin - 1) |
2611c248b7dSInki Dae 	       VIDTCON1_HSPW(timing->hsync_len - 1);
262e2e13389SLeela Krishna Amudala 	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
2631c248b7dSInki Dae 
2641c248b7dSInki Dae 	/* setup horizontal and vertical display size. */
2651c248b7dSInki Dae 	val = VIDTCON2_LINEVAL(timing->yres - 1) |
266ca555e5aSJoonyoung Shim 	       VIDTCON2_HOZVAL(timing->xres - 1) |
267ca555e5aSJoonyoung Shim 	       VIDTCON2_LINEVAL_E(timing->yres - 1) |
268ca555e5aSJoonyoung Shim 	       VIDTCON2_HOZVAL_E(timing->xres - 1);
269e2e13389SLeela Krishna Amudala 	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
2701c248b7dSInki Dae 
2711c248b7dSInki Dae 	/* setup clock source, clock divider, enable dma. */
2721c248b7dSInki Dae 	val = ctx->vidcon0;
2731c248b7dSInki Dae 	val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
2741c248b7dSInki Dae 
2751c248b7dSInki Dae 	if (ctx->clkdiv > 1)
2761c248b7dSInki Dae 		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
2771c248b7dSInki Dae 	else
2781c248b7dSInki Dae 		val &= ~VIDCON0_CLKDIR;	/* 1:1 clock */
2791c248b7dSInki Dae 
2801c248b7dSInki Dae 	/*
2811c248b7dSInki Dae 	 * fields of register with prefix '_F' would be updated
2821c248b7dSInki Dae 	 * at vsync(same as dma start)
2831c248b7dSInki Dae 	 */
2841c248b7dSInki Dae 	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
2851c248b7dSInki Dae 	writel(val, ctx->regs + VIDCON0);
2861c248b7dSInki Dae }
2871c248b7dSInki Dae 
2881c248b7dSInki Dae static int fimd_enable_vblank(struct device *dev)
2891c248b7dSInki Dae {
2901c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
2911c248b7dSInki Dae 	u32 val;
2921c248b7dSInki Dae 
2931c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
2941c248b7dSInki Dae 
295cb91f6a0SJoonyoung Shim 	if (ctx->suspended)
296cb91f6a0SJoonyoung Shim 		return -EPERM;
297cb91f6a0SJoonyoung Shim 
2981c248b7dSInki Dae 	if (!test_and_set_bit(0, &ctx->irq_flags)) {
2991c248b7dSInki Dae 		val = readl(ctx->regs + VIDINTCON0);
3001c248b7dSInki Dae 
3011c248b7dSInki Dae 		val |= VIDINTCON0_INT_ENABLE;
3021c248b7dSInki Dae 		val |= VIDINTCON0_INT_FRAME;
3031c248b7dSInki Dae 
3041c248b7dSInki Dae 		val &= ~VIDINTCON0_FRAMESEL0_MASK;
3051c248b7dSInki Dae 		val |= VIDINTCON0_FRAMESEL0_VSYNC;
3061c248b7dSInki Dae 		val &= ~VIDINTCON0_FRAMESEL1_MASK;
3071c248b7dSInki Dae 		val |= VIDINTCON0_FRAMESEL1_NONE;
3081c248b7dSInki Dae 
3091c248b7dSInki Dae 		writel(val, ctx->regs + VIDINTCON0);
3101c248b7dSInki Dae 	}
3111c248b7dSInki Dae 
3121c248b7dSInki Dae 	return 0;
3131c248b7dSInki Dae }
3141c248b7dSInki Dae 
3151c248b7dSInki Dae static void fimd_disable_vblank(struct device *dev)
3161c248b7dSInki Dae {
3171c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
3181c248b7dSInki Dae 	u32 val;
3191c248b7dSInki Dae 
3201c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
3211c248b7dSInki Dae 
322cb91f6a0SJoonyoung Shim 	if (ctx->suspended)
323cb91f6a0SJoonyoung Shim 		return;
324cb91f6a0SJoonyoung Shim 
3251c248b7dSInki Dae 	if (test_and_clear_bit(0, &ctx->irq_flags)) {
3261c248b7dSInki Dae 		val = readl(ctx->regs + VIDINTCON0);
3271c248b7dSInki Dae 
3281c248b7dSInki Dae 		val &= ~VIDINTCON0_INT_FRAME;
3291c248b7dSInki Dae 		val &= ~VIDINTCON0_INT_ENABLE;
3301c248b7dSInki Dae 
3311c248b7dSInki Dae 		writel(val, ctx->regs + VIDINTCON0);
3321c248b7dSInki Dae 	}
3331c248b7dSInki Dae }
3341c248b7dSInki Dae 
33507033970SPrathyush K static void fimd_wait_for_vblank(struct device *dev)
33607033970SPrathyush K {
33707033970SPrathyush K 	struct fimd_context *ctx = get_fimd_context(dev);
33807033970SPrathyush K 
33901ce113cSPrathyush K 	if (ctx->suspended)
34001ce113cSPrathyush K 		return;
34101ce113cSPrathyush K 
34201ce113cSPrathyush K 	atomic_set(&ctx->wait_vsync_event, 1);
34301ce113cSPrathyush K 
34401ce113cSPrathyush K 	/*
34501ce113cSPrathyush K 	 * wait for FIMD to signal VSYNC interrupt or return after
34601ce113cSPrathyush K 	 * timeout which is set to 50ms (refresh rate of 20).
34701ce113cSPrathyush K 	 */
34801ce113cSPrathyush K 	if (!wait_event_timeout(ctx->wait_vsync_queue,
34901ce113cSPrathyush K 				!atomic_read(&ctx->wait_vsync_event),
35001ce113cSPrathyush K 				DRM_HZ/20))
35107033970SPrathyush K 		DRM_DEBUG_KMS("vblank wait timed out.\n");
35207033970SPrathyush K }
35307033970SPrathyush K 
3541c248b7dSInki Dae static struct exynos_drm_manager_ops fimd_manager_ops = {
355ec05da95SInki Dae 	.dpms = fimd_dpms,
356ec05da95SInki Dae 	.apply = fimd_apply,
3571c248b7dSInki Dae 	.commit = fimd_commit,
3581c248b7dSInki Dae 	.enable_vblank = fimd_enable_vblank,
3591c248b7dSInki Dae 	.disable_vblank = fimd_disable_vblank,
36007033970SPrathyush K 	.wait_for_vblank = fimd_wait_for_vblank,
3611c248b7dSInki Dae };
3621c248b7dSInki Dae 
3631c248b7dSInki Dae static void fimd_win_mode_set(struct device *dev,
3641c248b7dSInki Dae 			      struct exynos_drm_overlay *overlay)
3651c248b7dSInki Dae {
3661c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
3671c248b7dSInki Dae 	struct fimd_win_data *win_data;
368864ee9e6SJoonyoung Shim 	int win;
36919c8b834SInki Dae 	unsigned long offset;
3701c248b7dSInki Dae 
3711c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
3721c248b7dSInki Dae 
3731c248b7dSInki Dae 	if (!overlay) {
3741c248b7dSInki Dae 		dev_err(dev, "overlay is NULL\n");
3751c248b7dSInki Dae 		return;
3761c248b7dSInki Dae 	}
3771c248b7dSInki Dae 
378864ee9e6SJoonyoung Shim 	win = overlay->zpos;
379864ee9e6SJoonyoung Shim 	if (win == DEFAULT_ZPOS)
380864ee9e6SJoonyoung Shim 		win = ctx->default_win;
381864ee9e6SJoonyoung Shim 
382864ee9e6SJoonyoung Shim 	if (win < 0 || win > WINDOWS_NR)
383864ee9e6SJoonyoung Shim 		return;
384864ee9e6SJoonyoung Shim 
38519c8b834SInki Dae 	offset = overlay->fb_x * (overlay->bpp >> 3);
38619c8b834SInki Dae 	offset += overlay->fb_y * overlay->pitch;
38719c8b834SInki Dae 
38819c8b834SInki Dae 	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
38919c8b834SInki Dae 
390864ee9e6SJoonyoung Shim 	win_data = &ctx->win_data[win];
3911c248b7dSInki Dae 
39219c8b834SInki Dae 	win_data->offset_x = overlay->crtc_x;
39319c8b834SInki Dae 	win_data->offset_y = overlay->crtc_y;
39419c8b834SInki Dae 	win_data->ovl_width = overlay->crtc_width;
39519c8b834SInki Dae 	win_data->ovl_height = overlay->crtc_height;
39619c8b834SInki Dae 	win_data->fb_width = overlay->fb_width;
39719c8b834SInki Dae 	win_data->fb_height = overlay->fb_height;
398229d3534SSeung-Woo Kim 	win_data->dma_addr = overlay->dma_addr[0] + offset;
3991c248b7dSInki Dae 	win_data->bpp = overlay->bpp;
40019c8b834SInki Dae 	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
40119c8b834SInki Dae 				(overlay->bpp >> 3);
40219c8b834SInki Dae 	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
40319c8b834SInki Dae 
40419c8b834SInki Dae 	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
40519c8b834SInki Dae 			win_data->offset_x, win_data->offset_y);
40619c8b834SInki Dae 	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
40719c8b834SInki Dae 			win_data->ovl_width, win_data->ovl_height);
408ddd8e959SYoungJun Cho 	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
40919c8b834SInki Dae 	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
41019c8b834SInki Dae 			overlay->fb_width, overlay->crtc_width);
4111c248b7dSInki Dae }
4121c248b7dSInki Dae 
4131c248b7dSInki Dae static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
4141c248b7dSInki Dae {
4151c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
4161c248b7dSInki Dae 	struct fimd_win_data *win_data = &ctx->win_data[win];
4171c248b7dSInki Dae 	unsigned long val;
4181c248b7dSInki Dae 
4191c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
4201c248b7dSInki Dae 
4211c248b7dSInki Dae 	val = WINCONx_ENWIN;
4221c248b7dSInki Dae 
4231c248b7dSInki Dae 	switch (win_data->bpp) {
4241c248b7dSInki Dae 	case 1:
4251c248b7dSInki Dae 		val |= WINCON0_BPPMODE_1BPP;
4261c248b7dSInki Dae 		val |= WINCONx_BITSWP;
4271c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_4WORD;
4281c248b7dSInki Dae 		break;
4291c248b7dSInki Dae 	case 2:
4301c248b7dSInki Dae 		val |= WINCON0_BPPMODE_2BPP;
4311c248b7dSInki Dae 		val |= WINCONx_BITSWP;
4321c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_8WORD;
4331c248b7dSInki Dae 		break;
4341c248b7dSInki Dae 	case 4:
4351c248b7dSInki Dae 		val |= WINCON0_BPPMODE_4BPP;
4361c248b7dSInki Dae 		val |= WINCONx_BITSWP;
4371c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_8WORD;
4381c248b7dSInki Dae 		break;
4391c248b7dSInki Dae 	case 8:
4401c248b7dSInki Dae 		val |= WINCON0_BPPMODE_8BPP_PALETTE;
4411c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_8WORD;
4421c248b7dSInki Dae 		val |= WINCONx_BYTSWP;
4431c248b7dSInki Dae 		break;
4441c248b7dSInki Dae 	case 16:
4451c248b7dSInki Dae 		val |= WINCON0_BPPMODE_16BPP_565;
4461c248b7dSInki Dae 		val |= WINCONx_HAWSWP;
4471c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_16WORD;
4481c248b7dSInki Dae 		break;
4491c248b7dSInki Dae 	case 24:
4501c248b7dSInki Dae 		val |= WINCON0_BPPMODE_24BPP_888;
4511c248b7dSInki Dae 		val |= WINCONx_WSWP;
4521c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_16WORD;
4531c248b7dSInki Dae 		break;
4541c248b7dSInki Dae 	case 32:
4551c248b7dSInki Dae 		val |= WINCON1_BPPMODE_28BPP_A4888
4561c248b7dSInki Dae 			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
4571c248b7dSInki Dae 		val |= WINCONx_WSWP;
4581c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_16WORD;
4591c248b7dSInki Dae 		break;
4601c248b7dSInki Dae 	default:
4611c248b7dSInki Dae 		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
4621c248b7dSInki Dae 
4631c248b7dSInki Dae 		val |= WINCON0_BPPMODE_24BPP_888;
4641c248b7dSInki Dae 		val |= WINCONx_WSWP;
4651c248b7dSInki Dae 		val |= WINCONx_BURSTLEN_16WORD;
4661c248b7dSInki Dae 		break;
4671c248b7dSInki Dae 	}
4681c248b7dSInki Dae 
4691c248b7dSInki Dae 	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
4701c248b7dSInki Dae 
4711c248b7dSInki Dae 	writel(val, ctx->regs + WINCON(win));
4721c248b7dSInki Dae }
4731c248b7dSInki Dae 
4741c248b7dSInki Dae static void fimd_win_set_colkey(struct device *dev, unsigned int win)
4751c248b7dSInki Dae {
4761c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
4771c248b7dSInki Dae 	unsigned int keycon0 = 0, keycon1 = 0;
4781c248b7dSInki Dae 
4791c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
4801c248b7dSInki Dae 
4811c248b7dSInki Dae 	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
4821c248b7dSInki Dae 			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
4831c248b7dSInki Dae 
4841c248b7dSInki Dae 	keycon1 = WxKEYCON1_COLVAL(0xffffffff);
4851c248b7dSInki Dae 
4861c248b7dSInki Dae 	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
4871c248b7dSInki Dae 	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
4881c248b7dSInki Dae }
4891c248b7dSInki Dae 
490864ee9e6SJoonyoung Shim static void fimd_win_commit(struct device *dev, int zpos)
4911c248b7dSInki Dae {
4921c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
4931c248b7dSInki Dae 	struct fimd_win_data *win_data;
494864ee9e6SJoonyoung Shim 	int win = zpos;
4951c248b7dSInki Dae 	unsigned long val, alpha, size;
496f56aad3aSJoonyoung Shim 	unsigned int last_x;
497f56aad3aSJoonyoung Shim 	unsigned int last_y;
4981c248b7dSInki Dae 
4991c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
5001c248b7dSInki Dae 
501e30d4bcfSInki Dae 	if (ctx->suspended)
502e30d4bcfSInki Dae 		return;
503e30d4bcfSInki Dae 
504864ee9e6SJoonyoung Shim 	if (win == DEFAULT_ZPOS)
505864ee9e6SJoonyoung Shim 		win = ctx->default_win;
506864ee9e6SJoonyoung Shim 
5071c248b7dSInki Dae 	if (win < 0 || win > WINDOWS_NR)
5081c248b7dSInki Dae 		return;
5091c248b7dSInki Dae 
5101c248b7dSInki Dae 	win_data = &ctx->win_data[win];
5111c248b7dSInki Dae 
5121c248b7dSInki Dae 	/*
5131c248b7dSInki Dae 	 * SHADOWCON register is used for enabling timing.
5141c248b7dSInki Dae 	 *
5151c248b7dSInki Dae 	 * for example, once only width value of a register is set,
5161c248b7dSInki Dae 	 * if the dma is started then fimd hardware could malfunction so
5171c248b7dSInki Dae 	 * with protect window setting, the register fields with prefix '_F'
5181c248b7dSInki Dae 	 * wouldn't be updated at vsync also but updated once unprotect window
5191c248b7dSInki Dae 	 * is set.
5201c248b7dSInki Dae 	 */
5211c248b7dSInki Dae 
5221c248b7dSInki Dae 	/* protect windows */
5231c248b7dSInki Dae 	val = readl(ctx->regs + SHADOWCON);
5241c248b7dSInki Dae 	val |= SHADOWCON_WINx_PROTECT(win);
5251c248b7dSInki Dae 	writel(val, ctx->regs + SHADOWCON);
5261c248b7dSInki Dae 
5271c248b7dSInki Dae 	/* buffer start address */
5282c871127SInki Dae 	val = (unsigned long)win_data->dma_addr;
5291c248b7dSInki Dae 	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
5301c248b7dSInki Dae 
5311c248b7dSInki Dae 	/* buffer end address */
53219c8b834SInki Dae 	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
5332c871127SInki Dae 	val = (unsigned long)(win_data->dma_addr + size);
5341c248b7dSInki Dae 	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
5351c248b7dSInki Dae 
5361c248b7dSInki Dae 	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
5372c871127SInki Dae 			(unsigned long)win_data->dma_addr, val, size);
53819c8b834SInki Dae 	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
53919c8b834SInki Dae 			win_data->ovl_width, win_data->ovl_height);
5401c248b7dSInki Dae 
5411c248b7dSInki Dae 	/* buffer size */
5421c248b7dSInki Dae 	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
543ca555e5aSJoonyoung Shim 		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
544ca555e5aSJoonyoung Shim 		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
545ca555e5aSJoonyoung Shim 		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
5461c248b7dSInki Dae 	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
5471c248b7dSInki Dae 
5481c248b7dSInki Dae 	/* OSD position */
5491c248b7dSInki Dae 	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
550ca555e5aSJoonyoung Shim 		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
551ca555e5aSJoonyoung Shim 		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
552ca555e5aSJoonyoung Shim 		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
5531c248b7dSInki Dae 	writel(val, ctx->regs + VIDOSD_A(win));
5541c248b7dSInki Dae 
555f56aad3aSJoonyoung Shim 	last_x = win_data->offset_x + win_data->ovl_width;
556f56aad3aSJoonyoung Shim 	if (last_x)
557f56aad3aSJoonyoung Shim 		last_x--;
558f56aad3aSJoonyoung Shim 	last_y = win_data->offset_y + win_data->ovl_height;
559f56aad3aSJoonyoung Shim 	if (last_y)
560f56aad3aSJoonyoung Shim 		last_y--;
561f56aad3aSJoonyoung Shim 
562ca555e5aSJoonyoung Shim 	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
563ca555e5aSJoonyoung Shim 		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
564ca555e5aSJoonyoung Shim 
5651c248b7dSInki Dae 	writel(val, ctx->regs + VIDOSD_B(win));
5661c248b7dSInki Dae 
56719c8b834SInki Dae 	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
568f56aad3aSJoonyoung Shim 			win_data->offset_x, win_data->offset_y, last_x, last_y);
5691c248b7dSInki Dae 
5701c248b7dSInki Dae 	/* hardware window 0 doesn't support alpha channel. */
5711c248b7dSInki Dae 	if (win != 0) {
5721c248b7dSInki Dae 		/* OSD alpha */
5731c248b7dSInki Dae 		alpha = VIDISD14C_ALPHA1_R(0xf) |
5741c248b7dSInki Dae 			VIDISD14C_ALPHA1_G(0xf) |
5751c248b7dSInki Dae 			VIDISD14C_ALPHA1_B(0xf);
5761c248b7dSInki Dae 
5771c248b7dSInki Dae 		writel(alpha, ctx->regs + VIDOSD_C(win));
5781c248b7dSInki Dae 	}
5791c248b7dSInki Dae 
5801c248b7dSInki Dae 	/* OSD size */
5811c248b7dSInki Dae 	if (win != 3 && win != 4) {
5821c248b7dSInki Dae 		u32 offset = VIDOSD_D(win);
5831c248b7dSInki Dae 		if (win == 0)
5841c248b7dSInki Dae 			offset = VIDOSD_C_SIZE_W0;
58519c8b834SInki Dae 		val = win_data->ovl_width * win_data->ovl_height;
5861c248b7dSInki Dae 		writel(val, ctx->regs + offset);
5871c248b7dSInki Dae 
5881c248b7dSInki Dae 		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
5891c248b7dSInki Dae 	}
5901c248b7dSInki Dae 
5911c248b7dSInki Dae 	fimd_win_set_pixfmt(dev, win);
5921c248b7dSInki Dae 
5931c248b7dSInki Dae 	/* hardware window 0 doesn't support color key. */
5941c248b7dSInki Dae 	if (win != 0)
5951c248b7dSInki Dae 		fimd_win_set_colkey(dev, win);
5961c248b7dSInki Dae 
597ec05da95SInki Dae 	/* wincon */
598ec05da95SInki Dae 	val = readl(ctx->regs + WINCON(win));
599ec05da95SInki Dae 	val |= WINCONx_ENWIN;
600ec05da95SInki Dae 	writel(val, ctx->regs + WINCON(win));
601ec05da95SInki Dae 
6021c248b7dSInki Dae 	/* Enable DMA channel and unprotect windows */
6031c248b7dSInki Dae 	val = readl(ctx->regs + SHADOWCON);
6041c248b7dSInki Dae 	val |= SHADOWCON_CHx_ENABLE(win);
6051c248b7dSInki Dae 	val &= ~SHADOWCON_WINx_PROTECT(win);
6061c248b7dSInki Dae 	writel(val, ctx->regs + SHADOWCON);
607ec05da95SInki Dae 
608ec05da95SInki Dae 	win_data->enabled = true;
6091c248b7dSInki Dae }
6101c248b7dSInki Dae 
611864ee9e6SJoonyoung Shim static void fimd_win_disable(struct device *dev, int zpos)
6121c248b7dSInki Dae {
6131c248b7dSInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
614ec05da95SInki Dae 	struct fimd_win_data *win_data;
615864ee9e6SJoonyoung Shim 	int win = zpos;
6161c248b7dSInki Dae 	u32 val;
6171c248b7dSInki Dae 
6181c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
6191c248b7dSInki Dae 
620864ee9e6SJoonyoung Shim 	if (win == DEFAULT_ZPOS)
621864ee9e6SJoonyoung Shim 		win = ctx->default_win;
622864ee9e6SJoonyoung Shim 
6231c248b7dSInki Dae 	if (win < 0 || win > WINDOWS_NR)
6241c248b7dSInki Dae 		return;
6251c248b7dSInki Dae 
626ec05da95SInki Dae 	win_data = &ctx->win_data[win];
627ec05da95SInki Dae 
628db7e55aeSPrathyush K 	if (ctx->suspended) {
629db7e55aeSPrathyush K 		/* do not resume this window*/
630db7e55aeSPrathyush K 		win_data->resume = false;
631db7e55aeSPrathyush K 		return;
632db7e55aeSPrathyush K 	}
633db7e55aeSPrathyush K 
6341c248b7dSInki Dae 	/* protect windows */
6351c248b7dSInki Dae 	val = readl(ctx->regs + SHADOWCON);
6361c248b7dSInki Dae 	val |= SHADOWCON_WINx_PROTECT(win);
6371c248b7dSInki Dae 	writel(val, ctx->regs + SHADOWCON);
6381c248b7dSInki Dae 
6391c248b7dSInki Dae 	/* wincon */
6401c248b7dSInki Dae 	val = readl(ctx->regs + WINCON(win));
6411c248b7dSInki Dae 	val &= ~WINCONx_ENWIN;
6421c248b7dSInki Dae 	writel(val, ctx->regs + WINCON(win));
6431c248b7dSInki Dae 
6441c248b7dSInki Dae 	/* unprotect windows */
6451c248b7dSInki Dae 	val = readl(ctx->regs + SHADOWCON);
6461c248b7dSInki Dae 	val &= ~SHADOWCON_CHx_ENABLE(win);
6471c248b7dSInki Dae 	val &= ~SHADOWCON_WINx_PROTECT(win);
6481c248b7dSInki Dae 	writel(val, ctx->regs + SHADOWCON);
649ec05da95SInki Dae 
650ec05da95SInki Dae 	win_data->enabled = false;
6511c248b7dSInki Dae }
6521c248b7dSInki Dae 
6531c248b7dSInki Dae static struct exynos_drm_overlay_ops fimd_overlay_ops = {
6541c248b7dSInki Dae 	.mode_set = fimd_win_mode_set,
6551c248b7dSInki Dae 	.commit = fimd_win_commit,
6561c248b7dSInki Dae 	.disable = fimd_win_disable,
6571c248b7dSInki Dae };
6581c248b7dSInki Dae 
659677e84c1SJoonyoung Shim static struct exynos_drm_manager fimd_manager = {
660677e84c1SJoonyoung Shim 	.pipe		= -1,
661677e84c1SJoonyoung Shim 	.ops		= &fimd_manager_ops,
662677e84c1SJoonyoung Shim 	.overlay_ops	= &fimd_overlay_ops,
663677e84c1SJoonyoung Shim 	.display_ops	= &fimd_display_ops,
664677e84c1SJoonyoung Shim };
665677e84c1SJoonyoung Shim 
6661c248b7dSInki Dae static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
6671c248b7dSInki Dae {
6681c248b7dSInki Dae 	struct fimd_context *ctx = (struct fimd_context *)dev_id;
6691c248b7dSInki Dae 	struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
6701c248b7dSInki Dae 	struct drm_device *drm_dev = subdrv->drm_dev;
671677e84c1SJoonyoung Shim 	struct exynos_drm_manager *manager = subdrv->manager;
6721c248b7dSInki Dae 	u32 val;
6731c248b7dSInki Dae 
6741c248b7dSInki Dae 	val = readl(ctx->regs + VIDINTCON1);
6751c248b7dSInki Dae 
6761c248b7dSInki Dae 	if (val & VIDINTCON1_INT_FRAME)
6771c248b7dSInki Dae 		/* VSYNC interrupt */
6781c248b7dSInki Dae 		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
6791c248b7dSInki Dae 
680ec05da95SInki Dae 	/* check the crtc is detached already from encoder */
681ec05da95SInki Dae 	if (manager->pipe < 0)
682ec05da95SInki Dae 		goto out;
683483b88f8SInki Dae 
6841c248b7dSInki Dae 	drm_handle_vblank(drm_dev, manager->pipe);
685663d8766SRahul Sharma 	exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
6861c248b7dSInki Dae 
68701ce113cSPrathyush K 	/* set wait vsync event to zero and wake up queue. */
68801ce113cSPrathyush K 	if (atomic_read(&ctx->wait_vsync_event)) {
68901ce113cSPrathyush K 		atomic_set(&ctx->wait_vsync_event, 0);
69001ce113cSPrathyush K 		DRM_WAKEUP(&ctx->wait_vsync_queue);
69101ce113cSPrathyush K 	}
692ec05da95SInki Dae out:
6931c248b7dSInki Dae 	return IRQ_HANDLED;
6941c248b7dSInki Dae }
6951c248b7dSInki Dae 
69641c24346SInki Dae static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
6971c248b7dSInki Dae {
6981c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
6991c248b7dSInki Dae 
7001c248b7dSInki Dae 	/*
7011c248b7dSInki Dae 	 * enable drm irq mode.
7021c248b7dSInki Dae 	 * - with irq_enabled = 1, we can use the vblank feature.
7031c248b7dSInki Dae 	 *
7041c248b7dSInki Dae 	 * P.S. note that we wouldn't use drm irq handler but
7051c248b7dSInki Dae 	 *	just specific driver own one instead because
7061c248b7dSInki Dae 	 *	drm framework supports only one irq handler.
7071c248b7dSInki Dae 	 */
7081c248b7dSInki Dae 	drm_dev->irq_enabled = 1;
7091c248b7dSInki Dae 
710ec05da95SInki Dae 	/*
711ec05da95SInki Dae 	 * with vblank_disable_allowed = 1, vblank interrupt will be disabled
712ec05da95SInki Dae 	 * by drm timer once a current process gives up ownership of
713ec05da95SInki Dae 	 * vblank event.(after drm_vblank_put function is called)
714ec05da95SInki Dae 	 */
715ec05da95SInki Dae 	drm_dev->vblank_disable_allowed = 1;
716ec05da95SInki Dae 
717bcc5cd1cSInki Dae 	/* attach this sub driver to iommu mapping if supported. */
718bcc5cd1cSInki Dae 	if (is_drm_iommu_supported(drm_dev))
719bcc5cd1cSInki Dae 		drm_iommu_attach_device(drm_dev, dev);
720bcc5cd1cSInki Dae 
7211c248b7dSInki Dae 	return 0;
7221c248b7dSInki Dae }
7231c248b7dSInki Dae 
72429cb6025SInki Dae static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
7251c248b7dSInki Dae {
7261c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
7271c248b7dSInki Dae 
728bcc5cd1cSInki Dae 	/* detach this sub driver from iommu mapping if supported. */
729bcc5cd1cSInki Dae 	if (is_drm_iommu_supported(drm_dev))
730bcc5cd1cSInki Dae 		drm_iommu_detach_device(drm_dev, dev);
7311c248b7dSInki Dae }
7321c248b7dSInki Dae 
7331c248b7dSInki Dae static int fimd_calc_clkdiv(struct fimd_context *ctx,
7341c248b7dSInki Dae 			    struct fb_videomode *timing)
7351c248b7dSInki Dae {
7361c248b7dSInki Dae 	unsigned long clk = clk_get_rate(ctx->lcd_clk);
7371c248b7dSInki Dae 	u32 retrace;
7381c248b7dSInki Dae 	u32 clkdiv;
7391c248b7dSInki Dae 	u32 best_framerate = 0;
7401c248b7dSInki Dae 	u32 framerate;
7411c248b7dSInki Dae 
7421c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
7431c248b7dSInki Dae 
7441c248b7dSInki Dae 	retrace = timing->left_margin + timing->hsync_len +
7451c248b7dSInki Dae 				timing->right_margin + timing->xres;
7461c248b7dSInki Dae 	retrace *= timing->upper_margin + timing->vsync_len +
7471c248b7dSInki Dae 				timing->lower_margin + timing->yres;
7481c248b7dSInki Dae 
7491c248b7dSInki Dae 	/* default framerate is 60Hz */
7501c248b7dSInki Dae 	if (!timing->refresh)
7511c248b7dSInki Dae 		timing->refresh = 60;
7521c248b7dSInki Dae 
7531c248b7dSInki Dae 	clk /= retrace;
7541c248b7dSInki Dae 
7551c248b7dSInki Dae 	for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
7561c248b7dSInki Dae 		int tmp;
7571c248b7dSInki Dae 
7581c248b7dSInki Dae 		/* get best framerate */
7591c248b7dSInki Dae 		framerate = clk / clkdiv;
7601c248b7dSInki Dae 		tmp = timing->refresh - framerate;
7611c248b7dSInki Dae 		if (tmp < 0) {
7621c248b7dSInki Dae 			best_framerate = framerate;
7631c248b7dSInki Dae 			continue;
7641c248b7dSInki Dae 		} else {
7651c248b7dSInki Dae 			if (!best_framerate)
7661c248b7dSInki Dae 				best_framerate = framerate;
7671c248b7dSInki Dae 			else if (tmp < (best_framerate - framerate))
7681c248b7dSInki Dae 				best_framerate = framerate;
7691c248b7dSInki Dae 			break;
7701c248b7dSInki Dae 		}
7711c248b7dSInki Dae 	}
7721c248b7dSInki Dae 
7731c248b7dSInki Dae 	return clkdiv;
7741c248b7dSInki Dae }
7751c248b7dSInki Dae 
7761c248b7dSInki Dae static void fimd_clear_win(struct fimd_context *ctx, int win)
7771c248b7dSInki Dae {
7781c248b7dSInki Dae 	u32 val;
7791c248b7dSInki Dae 
7801c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
7811c248b7dSInki Dae 
7821c248b7dSInki Dae 	writel(0, ctx->regs + WINCON(win));
7831c248b7dSInki Dae 	writel(0, ctx->regs + VIDOSD_A(win));
7841c248b7dSInki Dae 	writel(0, ctx->regs + VIDOSD_B(win));
7851c248b7dSInki Dae 	writel(0, ctx->regs + VIDOSD_C(win));
7861c248b7dSInki Dae 
7871c248b7dSInki Dae 	if (win == 1 || win == 2)
7881c248b7dSInki Dae 		writel(0, ctx->regs + VIDOSD_D(win));
7891c248b7dSInki Dae 
7901c248b7dSInki Dae 	val = readl(ctx->regs + SHADOWCON);
7911c248b7dSInki Dae 	val &= ~SHADOWCON_WINx_PROTECT(win);
7921c248b7dSInki Dae 	writel(val, ctx->regs + SHADOWCON);
7931c248b7dSInki Dae }
7941c248b7dSInki Dae 
7955d55393aSInki Dae static int fimd_clock(struct fimd_context *ctx, bool enable)
796373af0c0SInki Dae {
797373af0c0SInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
798373af0c0SInki Dae 
799373af0c0SInki Dae 	if (enable) {
800373af0c0SInki Dae 		int ret;
801373af0c0SInki Dae 
802373af0c0SInki Dae 		ret = clk_enable(ctx->bus_clk);
803373af0c0SInki Dae 		if (ret < 0)
804373af0c0SInki Dae 			return ret;
805373af0c0SInki Dae 
806373af0c0SInki Dae 		ret = clk_enable(ctx->lcd_clk);
807373af0c0SInki Dae 		if  (ret < 0) {
808373af0c0SInki Dae 			clk_disable(ctx->bus_clk);
809373af0c0SInki Dae 			return ret;
810373af0c0SInki Dae 		}
8115d55393aSInki Dae 	} else {
8125d55393aSInki Dae 		clk_disable(ctx->lcd_clk);
8135d55393aSInki Dae 		clk_disable(ctx->bus_clk);
8145d55393aSInki Dae 	}
8155d55393aSInki Dae 
8165d55393aSInki Dae 	return 0;
8175d55393aSInki Dae }
8185d55393aSInki Dae 
819db7e55aeSPrathyush K static void fimd_window_suspend(struct device *dev)
820db7e55aeSPrathyush K {
821db7e55aeSPrathyush K 	struct fimd_context *ctx = get_fimd_context(dev);
822db7e55aeSPrathyush K 	struct fimd_win_data *win_data;
823db7e55aeSPrathyush K 	int i;
824db7e55aeSPrathyush K 
825db7e55aeSPrathyush K 	for (i = 0; i < WINDOWS_NR; i++) {
826db7e55aeSPrathyush K 		win_data = &ctx->win_data[i];
827db7e55aeSPrathyush K 		win_data->resume = win_data->enabled;
828db7e55aeSPrathyush K 		fimd_win_disable(dev, i);
829db7e55aeSPrathyush K 	}
830db7e55aeSPrathyush K 	fimd_wait_for_vblank(dev);
831db7e55aeSPrathyush K }
832db7e55aeSPrathyush K 
833db7e55aeSPrathyush K static void fimd_window_resume(struct device *dev)
834db7e55aeSPrathyush K {
835db7e55aeSPrathyush K 	struct fimd_context *ctx = get_fimd_context(dev);
836db7e55aeSPrathyush K 	struct fimd_win_data *win_data;
837db7e55aeSPrathyush K 	int i;
838db7e55aeSPrathyush K 
839db7e55aeSPrathyush K 	for (i = 0; i < WINDOWS_NR; i++) {
840db7e55aeSPrathyush K 		win_data = &ctx->win_data[i];
841db7e55aeSPrathyush K 		win_data->enabled = win_data->resume;
842db7e55aeSPrathyush K 		win_data->resume = false;
843db7e55aeSPrathyush K 	}
844db7e55aeSPrathyush K }
845db7e55aeSPrathyush K 
8465d55393aSInki Dae static int fimd_activate(struct fimd_context *ctx, bool enable)
8475d55393aSInki Dae {
848db7e55aeSPrathyush K 	struct device *dev = ctx->subdrv.dev;
8495d55393aSInki Dae 	if (enable) {
8505d55393aSInki Dae 		int ret;
8515d55393aSInki Dae 
8525d55393aSInki Dae 		ret = fimd_clock(ctx, true);
8535d55393aSInki Dae 		if (ret < 0)
8545d55393aSInki Dae 			return ret;
855373af0c0SInki Dae 
856373af0c0SInki Dae 		ctx->suspended = false;
857373af0c0SInki Dae 
858373af0c0SInki Dae 		/* if vblank was enabled status, enable it again. */
859373af0c0SInki Dae 		if (test_and_clear_bit(0, &ctx->irq_flags))
860373af0c0SInki Dae 			fimd_enable_vblank(dev);
861db7e55aeSPrathyush K 
862db7e55aeSPrathyush K 		fimd_window_resume(dev);
863373af0c0SInki Dae 	} else {
864db7e55aeSPrathyush K 		fimd_window_suspend(dev);
865db7e55aeSPrathyush K 
8665d55393aSInki Dae 		fimd_clock(ctx, false);
867373af0c0SInki Dae 		ctx->suspended = true;
868373af0c0SInki Dae 	}
869373af0c0SInki Dae 
870373af0c0SInki Dae 	return 0;
871373af0c0SInki Dae }
872373af0c0SInki Dae 
87356550d94SGreg Kroah-Hartman static int fimd_probe(struct platform_device *pdev)
8741c248b7dSInki Dae {
8751c248b7dSInki Dae 	struct device *dev = &pdev->dev;
8761c248b7dSInki Dae 	struct fimd_context *ctx;
8771c248b7dSInki Dae 	struct exynos_drm_subdrv *subdrv;
8781c248b7dSInki Dae 	struct exynos_drm_fimd_pdata *pdata;
879607c50d4SEun-Chul Kim 	struct exynos_drm_panel_info *panel;
8801c248b7dSInki Dae 	struct resource *res;
8811c248b7dSInki Dae 	int win;
8821c248b7dSInki Dae 	int ret = -EINVAL;
8831c248b7dSInki Dae 
8841c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
8851c248b7dSInki Dae 
8861c248b7dSInki Dae 	pdata = pdev->dev.platform_data;
8871c248b7dSInki Dae 	if (!pdata) {
8881c248b7dSInki Dae 		dev_err(dev, "no platform data specified\n");
8891c248b7dSInki Dae 		return -EINVAL;
8901c248b7dSInki Dae 	}
8911c248b7dSInki Dae 
892607c50d4SEun-Chul Kim 	panel = &pdata->panel;
893607c50d4SEun-Chul Kim 	if (!panel) {
894607c50d4SEun-Chul Kim 		dev_err(dev, "panel is null.\n");
8951c248b7dSInki Dae 		return -EINVAL;
8961c248b7dSInki Dae 	}
8971c248b7dSInki Dae 
898edc57266SSachin Kamat 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
8991c248b7dSInki Dae 	if (!ctx)
9001c248b7dSInki Dae 		return -ENOMEM;
9011c248b7dSInki Dae 
902a4d8de5fSSachin Kamat 	ctx->bus_clk = devm_clk_get(dev, "fimd");
9031c248b7dSInki Dae 	if (IS_ERR(ctx->bus_clk)) {
9041c248b7dSInki Dae 		dev_err(dev, "failed to get bus clock\n");
905a4d8de5fSSachin Kamat 		return PTR_ERR(ctx->bus_clk);
9061c248b7dSInki Dae 	}
9071c248b7dSInki Dae 
908a4d8de5fSSachin Kamat 	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
9091c248b7dSInki Dae 	if (IS_ERR(ctx->lcd_clk)) {
9101c248b7dSInki Dae 		dev_err(dev, "failed to get lcd clock\n");
911a4d8de5fSSachin Kamat 		return PTR_ERR(ctx->lcd_clk);
9121c248b7dSInki Dae 	}
9131c248b7dSInki Dae 
9141c248b7dSInki Dae 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
9151c248b7dSInki Dae 
916d4ed6025SThierry Reding 	ctx->regs = devm_ioremap_resource(&pdev->dev, res);
917d4ed6025SThierry Reding 	if (IS_ERR(ctx->regs))
918d4ed6025SThierry Reding 		return PTR_ERR(ctx->regs);
9191c248b7dSInki Dae 
9201c248b7dSInki Dae 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
9211c248b7dSInki Dae 	if (!res) {
9221c248b7dSInki Dae 		dev_err(dev, "irq request failed.\n");
923a4d8de5fSSachin Kamat 		return -ENXIO;
9241c248b7dSInki Dae 	}
9251c248b7dSInki Dae 
9261c248b7dSInki Dae 	ctx->irq = res->start;
9271c248b7dSInki Dae 
928edc57266SSachin Kamat 	ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
929edc57266SSachin Kamat 							0, "drm_fimd", ctx);
930edc57266SSachin Kamat 	if (ret) {
9311c248b7dSInki Dae 		dev_err(dev, "irq request failed.\n");
932a4d8de5fSSachin Kamat 		return ret;
9331c248b7dSInki Dae 	}
9341c248b7dSInki Dae 
9351c248b7dSInki Dae 	ctx->vidcon0 = pdata->vidcon0;
9361c248b7dSInki Dae 	ctx->vidcon1 = pdata->vidcon1;
9371c248b7dSInki Dae 	ctx->default_win = pdata->default_win;
938607c50d4SEun-Chul Kim 	ctx->panel = panel;
93901ce113cSPrathyush K 	DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
94001ce113cSPrathyush K 	atomic_set(&ctx->wait_vsync_event, 0);
9411c248b7dSInki Dae 
9421c248b7dSInki Dae 	subdrv = &ctx->subdrv;
9431c248b7dSInki Dae 
944677e84c1SJoonyoung Shim 	subdrv->dev = dev;
945677e84c1SJoonyoung Shim 	subdrv->manager = &fimd_manager;
9461c248b7dSInki Dae 	subdrv->probe = fimd_subdrv_probe;
9471c248b7dSInki Dae 	subdrv->remove = fimd_subdrv_remove;
9481c248b7dSInki Dae 
949c32b06efSInki Dae 	mutex_init(&ctx->lock);
950c32b06efSInki Dae 
9511c248b7dSInki Dae 	platform_set_drvdata(pdev, ctx);
952c32b06efSInki Dae 
953c32b06efSInki Dae 	pm_runtime_enable(dev);
954c32b06efSInki Dae 	pm_runtime_get_sync(dev);
955c32b06efSInki Dae 
9560d8ce3aeSMarek Szyprowski 	ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
9570d8ce3aeSMarek Szyprowski 	panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
9580d8ce3aeSMarek Szyprowski 
9590d8ce3aeSMarek Szyprowski 	DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
9600d8ce3aeSMarek Szyprowski 			panel->timing.pixclock, ctx->clkdiv);
9610d8ce3aeSMarek Szyprowski 
962c32b06efSInki Dae 	for (win = 0; win < WINDOWS_NR; win++)
963c32b06efSInki Dae 		fimd_clear_win(ctx, win);
964c32b06efSInki Dae 
9651c248b7dSInki Dae 	exynos_drm_subdrv_register(subdrv);
9661c248b7dSInki Dae 
9671c248b7dSInki Dae 	return 0;
9681c248b7dSInki Dae }
9691c248b7dSInki Dae 
97056550d94SGreg Kroah-Hartman static int fimd_remove(struct platform_device *pdev)
9711c248b7dSInki Dae {
972cb91f6a0SJoonyoung Shim 	struct device *dev = &pdev->dev;
9731c248b7dSInki Dae 	struct fimd_context *ctx = platform_get_drvdata(pdev);
9741c248b7dSInki Dae 
9751c248b7dSInki Dae 	DRM_DEBUG_KMS("%s\n", __FILE__);
9761c248b7dSInki Dae 
9771c248b7dSInki Dae 	exynos_drm_subdrv_unregister(&ctx->subdrv);
9781c248b7dSInki Dae 
979cb91f6a0SJoonyoung Shim 	if (ctx->suspended)
980cb91f6a0SJoonyoung Shim 		goto out;
981cb91f6a0SJoonyoung Shim 
9821c248b7dSInki Dae 	clk_disable(ctx->lcd_clk);
9831c248b7dSInki Dae 	clk_disable(ctx->bus_clk);
984cb91f6a0SJoonyoung Shim 
985cb91f6a0SJoonyoung Shim 	pm_runtime_set_suspended(dev);
986cb91f6a0SJoonyoung Shim 	pm_runtime_put_sync(dev);
987cb91f6a0SJoonyoung Shim 
988cb91f6a0SJoonyoung Shim out:
989cb91f6a0SJoonyoung Shim 	pm_runtime_disable(dev);
990cb91f6a0SJoonyoung Shim 
9911c248b7dSInki Dae 	return 0;
9921c248b7dSInki Dae }
9931c248b7dSInki Dae 
994e30d4bcfSInki Dae #ifdef CONFIG_PM_SLEEP
995e30d4bcfSInki Dae static int fimd_suspend(struct device *dev)
996e30d4bcfSInki Dae {
997373af0c0SInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
998e30d4bcfSInki Dae 
999373af0c0SInki Dae 	/*
1000373af0c0SInki Dae 	 * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
1001373af0c0SInki Dae 	 * called here, an error would be returned by that interface
1002373af0c0SInki Dae 	 * because the usage_count of pm runtime is more than 1.
1003373af0c0SInki Dae 	 */
10045d55393aSInki Dae 	if (!pm_runtime_suspended(dev))
10055d55393aSInki Dae 		return fimd_activate(ctx, false);
10065d55393aSInki Dae 
10075d55393aSInki Dae 	return 0;
1008e30d4bcfSInki Dae }
1009e30d4bcfSInki Dae 
1010e30d4bcfSInki Dae static int fimd_resume(struct device *dev)
1011e30d4bcfSInki Dae {
1012373af0c0SInki Dae 	struct fimd_context *ctx = get_fimd_context(dev);
1013e30d4bcfSInki Dae 
1014373af0c0SInki Dae 	/*
1015373af0c0SInki Dae 	 * if entered to sleep when lcd panel was on, the usage_count
1016373af0c0SInki Dae 	 * of pm runtime would still be 1 so in this case, fimd driver
1017373af0c0SInki Dae 	 * should be on directly not drawing on pm runtime interface.
1018373af0c0SInki Dae 	 */
101928998afaSPrathyush K 	if (!pm_runtime_suspended(dev)) {
10205d55393aSInki Dae 		int ret;
10215d55393aSInki Dae 
10225d55393aSInki Dae 		ret = fimd_activate(ctx, true);
10235d55393aSInki Dae 		if (ret < 0)
10245d55393aSInki Dae 			return ret;
10255d55393aSInki Dae 
10265d55393aSInki Dae 		/*
10275d55393aSInki Dae 		 * in case of dpms on(standby), fimd_apply function will
10285d55393aSInki Dae 		 * be called by encoder's dpms callback to update fimd's
10295d55393aSInki Dae 		 * registers but in case of sleep wakeup, it's not.
10305d55393aSInki Dae 		 * so fimd_apply function should be called at here.
10315d55393aSInki Dae 		 */
10325d55393aSInki Dae 		fimd_apply(dev);
10335d55393aSInki Dae 	}
1034e30d4bcfSInki Dae 
1035e30d4bcfSInki Dae 	return 0;
1036e30d4bcfSInki Dae }
1037e30d4bcfSInki Dae #endif
1038e30d4bcfSInki Dae 
1039cb91f6a0SJoonyoung Shim #ifdef CONFIG_PM_RUNTIME
1040cb91f6a0SJoonyoung Shim static int fimd_runtime_suspend(struct device *dev)
1041cb91f6a0SJoonyoung Shim {
1042cb91f6a0SJoonyoung Shim 	struct fimd_context *ctx = get_fimd_context(dev);
1043cb91f6a0SJoonyoung Shim 
1044cb91f6a0SJoonyoung Shim 	DRM_DEBUG_KMS("%s\n", __FILE__);
1045cb91f6a0SJoonyoung Shim 
10465d55393aSInki Dae 	return fimd_activate(ctx, false);
1047cb91f6a0SJoonyoung Shim }
1048cb91f6a0SJoonyoung Shim 
1049cb91f6a0SJoonyoung Shim static int fimd_runtime_resume(struct device *dev)
1050cb91f6a0SJoonyoung Shim {
1051cb91f6a0SJoonyoung Shim 	struct fimd_context *ctx = get_fimd_context(dev);
1052cb91f6a0SJoonyoung Shim 
1053cb91f6a0SJoonyoung Shim 	DRM_DEBUG_KMS("%s\n", __FILE__);
1054cb91f6a0SJoonyoung Shim 
10555d55393aSInki Dae 	return fimd_activate(ctx, true);
1056cb91f6a0SJoonyoung Shim }
1057cb91f6a0SJoonyoung Shim #endif
1058cb91f6a0SJoonyoung Shim 
1059e2e13389SLeela Krishna Amudala static struct platform_device_id fimd_driver_ids[] = {
1060e2e13389SLeela Krishna Amudala 	{
1061e2e13389SLeela Krishna Amudala 		.name		= "exynos4-fb",
1062e2e13389SLeela Krishna Amudala 		.driver_data	= (unsigned long)&exynos4_fimd_driver_data,
1063e2e13389SLeela Krishna Amudala 	}, {
1064e2e13389SLeela Krishna Amudala 		.name		= "exynos5-fb",
1065e2e13389SLeela Krishna Amudala 		.driver_data	= (unsigned long)&exynos5_fimd_driver_data,
1066e2e13389SLeela Krishna Amudala 	},
1067e2e13389SLeela Krishna Amudala 	{},
1068e2e13389SLeela Krishna Amudala };
1069e2e13389SLeela Krishna Amudala MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
1070e2e13389SLeela Krishna Amudala 
1071cb91f6a0SJoonyoung Shim static const struct dev_pm_ops fimd_pm_ops = {
1072e30d4bcfSInki Dae 	SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
1073cb91f6a0SJoonyoung Shim 	SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
1074cb91f6a0SJoonyoung Shim };
1075cb91f6a0SJoonyoung Shim 
1076132a5b91SJoonyoung Shim struct platform_driver fimd_driver = {
10771c248b7dSInki Dae 	.probe		= fimd_probe,
107856550d94SGreg Kroah-Hartman 	.remove		= fimd_remove,
1079e2e13389SLeela Krishna Amudala 	.id_table       = fimd_driver_ids,
10801c248b7dSInki Dae 	.driver		= {
10811c248b7dSInki Dae 		.name	= "exynos4-fb",
10821c248b7dSInki Dae 		.owner	= THIS_MODULE,
1083cb91f6a0SJoonyoung Shim 		.pm	= &fimd_pm_ops,
1084d636ead8SJoonyoung Shim 		.of_match_table = of_match_ptr(fimd_driver_dt_match),
10851c248b7dSInki Dae 	},
10861c248b7dSInki Dae };
1087