17eb8f069SAndrzej Hajda /*
27eb8f069SAndrzej Hajda  * Samsung SoC MIPI DSI Master driver.
37eb8f069SAndrzej Hajda  *
47eb8f069SAndrzej Hajda  * Copyright (c) 2014 Samsung Electronics Co., Ltd
57eb8f069SAndrzej Hajda  *
67eb8f069SAndrzej Hajda  * Contacts: Tomasz Figa <t.figa@samsung.com>
77eb8f069SAndrzej Hajda  *
87eb8f069SAndrzej Hajda  * This program is free software; you can redistribute it and/or modify
97eb8f069SAndrzej Hajda  * it under the terms of the GNU General Public License version 2 as
107eb8f069SAndrzej Hajda  * published by the Free Software Foundation.
117eb8f069SAndrzej Hajda */
127eb8f069SAndrzej Hajda 
137eb8f069SAndrzej Hajda #include <drm/drmP.h>
147eb8f069SAndrzej Hajda #include <drm/drm_crtc_helper.h>
157eb8f069SAndrzej Hajda #include <drm/drm_mipi_dsi.h>
167eb8f069SAndrzej Hajda #include <drm/drm_panel.h>
177eb8f069SAndrzej Hajda 
187eb8f069SAndrzej Hajda #include <linux/clk.h>
19e17ddeccSYoungJun Cho #include <linux/gpio/consumer.h>
207eb8f069SAndrzej Hajda #include <linux/irq.h>
219a320415SYoungJun Cho #include <linux/of_device.h>
22e17ddeccSYoungJun Cho #include <linux/of_gpio.h>
237eb8f069SAndrzej Hajda #include <linux/phy/phy.h>
247eb8f069SAndrzej Hajda #include <linux/regulator/consumer.h>
25f37cd5e8SInki Dae #include <linux/component.h>
267eb8f069SAndrzej Hajda 
277eb8f069SAndrzej Hajda #include <video/mipi_display.h>
287eb8f069SAndrzej Hajda #include <video/videomode.h>
297eb8f069SAndrzej Hajda 
30e17ddeccSYoungJun Cho #include "exynos_drm_crtc.h"
317eb8f069SAndrzej Hajda #include "exynos_drm_drv.h"
327eb8f069SAndrzej Hajda 
337eb8f069SAndrzej Hajda /* returns true iff both arguments logically differs */
347eb8f069SAndrzej Hajda #define NEQV(a, b) (!(a) ^ !(b))
357eb8f069SAndrzej Hajda 
367eb8f069SAndrzej Hajda #define DSIM_STATUS_REG		0x0	/* Status register */
377eb8f069SAndrzej Hajda #define DSIM_SWRST_REG		0x4	/* Software reset register */
387eb8f069SAndrzej Hajda #define DSIM_CLKCTRL_REG	0x8	/* Clock control register */
397eb8f069SAndrzej Hajda #define DSIM_TIMEOUT_REG	0xc	/* Time out register */
407eb8f069SAndrzej Hajda #define DSIM_CONFIG_REG		0x10	/* Configuration register */
417eb8f069SAndrzej Hajda #define DSIM_ESCMODE_REG	0x14	/* Escape mode register */
427eb8f069SAndrzej Hajda 
437eb8f069SAndrzej Hajda /* Main display image resolution register */
447eb8f069SAndrzej Hajda #define DSIM_MDRESOL_REG	0x18
457eb8f069SAndrzej Hajda #define DSIM_MVPORCH_REG	0x1c	/* Main display Vporch register */
467eb8f069SAndrzej Hajda #define DSIM_MHPORCH_REG	0x20	/* Main display Hporch register */
477eb8f069SAndrzej Hajda #define DSIM_MSYNC_REG		0x24	/* Main display sync area register */
487eb8f069SAndrzej Hajda 
497eb8f069SAndrzej Hajda /* Sub display image resolution register */
507eb8f069SAndrzej Hajda #define DSIM_SDRESOL_REG	0x28
517eb8f069SAndrzej Hajda #define DSIM_INTSRC_REG		0x2c	/* Interrupt source register */
527eb8f069SAndrzej Hajda #define DSIM_INTMSK_REG		0x30	/* Interrupt mask register */
537eb8f069SAndrzej Hajda #define DSIM_PKTHDR_REG		0x34	/* Packet Header FIFO register */
547eb8f069SAndrzej Hajda #define DSIM_PAYLOAD_REG	0x38	/* Payload FIFO register */
557eb8f069SAndrzej Hajda #define DSIM_RXFIFO_REG		0x3c	/* Read FIFO register */
567eb8f069SAndrzej Hajda #define DSIM_FIFOTHLD_REG	0x40	/* FIFO threshold level register */
577eb8f069SAndrzej Hajda #define DSIM_FIFOCTRL_REG	0x44	/* FIFO status and control register */
587eb8f069SAndrzej Hajda 
597eb8f069SAndrzej Hajda /* FIFO memory AC characteristic register */
607eb8f069SAndrzej Hajda #define DSIM_PLLCTRL_REG	0x4c	/* PLL control register */
617eb8f069SAndrzej Hajda #define DSIM_PHYACCHR_REG	0x54	/* D-PHY AC characteristic register */
627eb8f069SAndrzej Hajda #define DSIM_PHYACCHR1_REG	0x58	/* D-PHY AC characteristic register1 */
639a320415SYoungJun Cho #define DSIM_PHYCTRL_REG	0x5c
649a320415SYoungJun Cho #define DSIM_PHYTIMING_REG	0x64
659a320415SYoungJun Cho #define DSIM_PHYTIMING1_REG	0x68
669a320415SYoungJun Cho #define DSIM_PHYTIMING2_REG	0x6c
677eb8f069SAndrzej Hajda 
687eb8f069SAndrzej Hajda /* DSIM_STATUS */
697eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_DAT(x)		(((x) & 0xf) << 0)
707eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CLK		(1 << 8)
717eb8f069SAndrzej Hajda #define DSIM_TX_READY_HS_CLK		(1 << 10)
727eb8f069SAndrzej Hajda #define DSIM_PLL_STABLE			(1 << 31)
737eb8f069SAndrzej Hajda 
747eb8f069SAndrzej Hajda /* DSIM_SWRST */
757eb8f069SAndrzej Hajda #define DSIM_FUNCRST			(1 << 16)
767eb8f069SAndrzej Hajda #define DSIM_SWRST			(1 << 0)
777eb8f069SAndrzej Hajda 
787eb8f069SAndrzej Hajda /* DSIM_TIMEOUT */
797eb8f069SAndrzej Hajda #define DSIM_LPDR_TIMEOUT(x)		((x) << 0)
807eb8f069SAndrzej Hajda #define DSIM_BTA_TIMEOUT(x)		((x) << 16)
817eb8f069SAndrzej Hajda 
827eb8f069SAndrzej Hajda /* DSIM_CLKCTRL */
837eb8f069SAndrzej Hajda #define DSIM_ESC_PRESCALER(x)		(((x) & 0xffff) << 0)
847eb8f069SAndrzej Hajda #define DSIM_ESC_PRESCALER_MASK		(0xffff << 0)
857eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_CLK	(1 << 19)
867eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_DATA(x)	(((x) & 0xf) << 20)
877eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_DATA_MASK	(0xf << 20)
887eb8f069SAndrzej Hajda #define DSIM_BYTE_CLKEN			(1 << 24)
897eb8f069SAndrzej Hajda #define DSIM_BYTE_CLK_SRC(x)		(((x) & 0x3) << 25)
907eb8f069SAndrzej Hajda #define DSIM_BYTE_CLK_SRC_MASK		(0x3 << 25)
917eb8f069SAndrzej Hajda #define DSIM_PLL_BYPASS			(1 << 27)
927eb8f069SAndrzej Hajda #define DSIM_ESC_CLKEN			(1 << 28)
937eb8f069SAndrzej Hajda #define DSIM_TX_REQUEST_HSCLK		(1 << 31)
947eb8f069SAndrzej Hajda 
957eb8f069SAndrzej Hajda /* DSIM_CONFIG */
967eb8f069SAndrzej Hajda #define DSIM_LANE_EN_CLK		(1 << 0)
977eb8f069SAndrzej Hajda #define DSIM_LANE_EN(x)			(((x) & 0xf) << 1)
987eb8f069SAndrzej Hajda #define DSIM_NUM_OF_DATA_LANE(x)	(((x) & 0x3) << 5)
997eb8f069SAndrzej Hajda #define DSIM_SUB_PIX_FORMAT(x)		(((x) & 0x7) << 8)
1007eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_MASK	(0x7 << 12)
1017eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB888	(0x7 << 12)
1027eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB666	(0x6 << 12)
1037eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB666_P	(0x5 << 12)
1047eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB565	(0x4 << 12)
1057eb8f069SAndrzej Hajda #define DSIM_SUB_VC			(((x) & 0x3) << 16)
1067eb8f069SAndrzej Hajda #define DSIM_MAIN_VC			(((x) & 0x3) << 18)
1077eb8f069SAndrzej Hajda #define DSIM_HSA_MODE			(1 << 20)
1087eb8f069SAndrzej Hajda #define DSIM_HBP_MODE			(1 << 21)
1097eb8f069SAndrzej Hajda #define DSIM_HFP_MODE			(1 << 22)
1107eb8f069SAndrzej Hajda #define DSIM_HSE_MODE			(1 << 23)
1117eb8f069SAndrzej Hajda #define DSIM_AUTO_MODE			(1 << 24)
1127eb8f069SAndrzej Hajda #define DSIM_VIDEO_MODE			(1 << 25)
1137eb8f069SAndrzej Hajda #define DSIM_BURST_MODE			(1 << 26)
1147eb8f069SAndrzej Hajda #define DSIM_SYNC_INFORM		(1 << 27)
1157eb8f069SAndrzej Hajda #define DSIM_EOT_DISABLE		(1 << 28)
1167eb8f069SAndrzej Hajda #define DSIM_MFLUSH_VS			(1 << 29)
11778d3a8c6SInki Dae /* This flag is valid only for exynos3250/3472/4415/5260/5430 */
11878d3a8c6SInki Dae #define DSIM_CLKLANE_STOP		(1 << 30)
1197eb8f069SAndrzej Hajda 
1207eb8f069SAndrzej Hajda /* DSIM_ESCMODE */
1217eb8f069SAndrzej Hajda #define DSIM_TX_TRIGGER_RST		(1 << 4)
1227eb8f069SAndrzej Hajda #define DSIM_TX_LPDT_LP			(1 << 6)
1237eb8f069SAndrzej Hajda #define DSIM_CMD_LPDT_LP		(1 << 7)
1247eb8f069SAndrzej Hajda #define DSIM_FORCE_BTA			(1 << 16)
1257eb8f069SAndrzej Hajda #define DSIM_FORCE_STOP_STATE		(1 << 20)
1267eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CNT(x)		(((x) & 0x7ff) << 21)
1277eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CNT_MASK	(0x7ff << 21)
1287eb8f069SAndrzej Hajda 
1297eb8f069SAndrzej Hajda /* DSIM_MDRESOL */
1307eb8f069SAndrzej Hajda #define DSIM_MAIN_STAND_BY		(1 << 31)
1317eb8f069SAndrzej Hajda #define DSIM_MAIN_VRESOL(x)		(((x) & 0x7ff) << 16)
1327eb8f069SAndrzej Hajda #define DSIM_MAIN_HRESOL(x)		(((x) & 0X7ff) << 0)
1337eb8f069SAndrzej Hajda 
1347eb8f069SAndrzej Hajda /* DSIM_MVPORCH */
1357eb8f069SAndrzej Hajda #define DSIM_CMD_ALLOW(x)		((x) << 28)
1367eb8f069SAndrzej Hajda #define DSIM_STABLE_VFP(x)		((x) << 16)
1377eb8f069SAndrzej Hajda #define DSIM_MAIN_VBP(x)		((x) << 0)
1387eb8f069SAndrzej Hajda #define DSIM_CMD_ALLOW_MASK		(0xf << 28)
1397eb8f069SAndrzej Hajda #define DSIM_STABLE_VFP_MASK		(0x7ff << 16)
1407eb8f069SAndrzej Hajda #define DSIM_MAIN_VBP_MASK		(0x7ff << 0)
1417eb8f069SAndrzej Hajda 
1427eb8f069SAndrzej Hajda /* DSIM_MHPORCH */
1437eb8f069SAndrzej Hajda #define DSIM_MAIN_HFP(x)		((x) << 16)
1447eb8f069SAndrzej Hajda #define DSIM_MAIN_HBP(x)		((x) << 0)
1457eb8f069SAndrzej Hajda #define DSIM_MAIN_HFP_MASK		((0xffff) << 16)
1467eb8f069SAndrzej Hajda #define DSIM_MAIN_HBP_MASK		((0xffff) << 0)
1477eb8f069SAndrzej Hajda 
1487eb8f069SAndrzej Hajda /* DSIM_MSYNC */
1497eb8f069SAndrzej Hajda #define DSIM_MAIN_VSA(x)		((x) << 22)
1507eb8f069SAndrzej Hajda #define DSIM_MAIN_HSA(x)		((x) << 0)
1517eb8f069SAndrzej Hajda #define DSIM_MAIN_VSA_MASK		((0x3ff) << 22)
1527eb8f069SAndrzej Hajda #define DSIM_MAIN_HSA_MASK		((0xffff) << 0)
1537eb8f069SAndrzej Hajda 
1547eb8f069SAndrzej Hajda /* DSIM_SDRESOL */
1557eb8f069SAndrzej Hajda #define DSIM_SUB_STANDY(x)		((x) << 31)
1567eb8f069SAndrzej Hajda #define DSIM_SUB_VRESOL(x)		((x) << 16)
1577eb8f069SAndrzej Hajda #define DSIM_SUB_HRESOL(x)		((x) << 0)
1587eb8f069SAndrzej Hajda #define DSIM_SUB_STANDY_MASK		((0x1) << 31)
1597eb8f069SAndrzej Hajda #define DSIM_SUB_VRESOL_MASK		((0x7ff) << 16)
1607eb8f069SAndrzej Hajda #define DSIM_SUB_HRESOL_MASK		((0x7ff) << 0)
1617eb8f069SAndrzej Hajda 
1627eb8f069SAndrzej Hajda /* DSIM_INTSRC */
1637eb8f069SAndrzej Hajda #define DSIM_INT_PLL_STABLE		(1 << 31)
1647eb8f069SAndrzej Hajda #define DSIM_INT_SW_RST_RELEASE		(1 << 30)
1657eb8f069SAndrzej Hajda #define DSIM_INT_SFR_FIFO_EMPTY		(1 << 29)
1667eb8f069SAndrzej Hajda #define DSIM_INT_BTA			(1 << 25)
1677eb8f069SAndrzej Hajda #define DSIM_INT_FRAME_DONE		(1 << 24)
1687eb8f069SAndrzej Hajda #define DSIM_INT_RX_TIMEOUT		(1 << 21)
1697eb8f069SAndrzej Hajda #define DSIM_INT_BTA_TIMEOUT		(1 << 20)
1707eb8f069SAndrzej Hajda #define DSIM_INT_RX_DONE		(1 << 18)
1717eb8f069SAndrzej Hajda #define DSIM_INT_RX_TE			(1 << 17)
1727eb8f069SAndrzej Hajda #define DSIM_INT_RX_ACK			(1 << 16)
1737eb8f069SAndrzej Hajda #define DSIM_INT_RX_ECC_ERR		(1 << 15)
1747eb8f069SAndrzej Hajda #define DSIM_INT_RX_CRC_ERR		(1 << 14)
1757eb8f069SAndrzej Hajda 
1767eb8f069SAndrzej Hajda /* DSIM_FIFOCTRL */
1777eb8f069SAndrzej Hajda #define DSIM_RX_DATA_FULL		(1 << 25)
1787eb8f069SAndrzej Hajda #define DSIM_RX_DATA_EMPTY		(1 << 24)
1797eb8f069SAndrzej Hajda #define DSIM_SFR_HEADER_FULL		(1 << 23)
1807eb8f069SAndrzej Hajda #define DSIM_SFR_HEADER_EMPTY		(1 << 22)
1817eb8f069SAndrzej Hajda #define DSIM_SFR_PAYLOAD_FULL		(1 << 21)
1827eb8f069SAndrzej Hajda #define DSIM_SFR_PAYLOAD_EMPTY		(1 << 20)
1837eb8f069SAndrzej Hajda #define DSIM_I80_HEADER_FULL		(1 << 19)
1847eb8f069SAndrzej Hajda #define DSIM_I80_HEADER_EMPTY		(1 << 18)
1857eb8f069SAndrzej Hajda #define DSIM_I80_PAYLOAD_FULL		(1 << 17)
1867eb8f069SAndrzej Hajda #define DSIM_I80_PAYLOAD_EMPTY		(1 << 16)
1877eb8f069SAndrzej Hajda #define DSIM_SD_HEADER_FULL		(1 << 15)
1887eb8f069SAndrzej Hajda #define DSIM_SD_HEADER_EMPTY		(1 << 14)
1897eb8f069SAndrzej Hajda #define DSIM_SD_PAYLOAD_FULL		(1 << 13)
1907eb8f069SAndrzej Hajda #define DSIM_SD_PAYLOAD_EMPTY		(1 << 12)
1917eb8f069SAndrzej Hajda #define DSIM_MD_HEADER_FULL		(1 << 11)
1927eb8f069SAndrzej Hajda #define DSIM_MD_HEADER_EMPTY		(1 << 10)
1937eb8f069SAndrzej Hajda #define DSIM_MD_PAYLOAD_FULL		(1 << 9)
1947eb8f069SAndrzej Hajda #define DSIM_MD_PAYLOAD_EMPTY		(1 << 8)
1957eb8f069SAndrzej Hajda #define DSIM_RX_FIFO			(1 << 4)
1967eb8f069SAndrzej Hajda #define DSIM_SFR_FIFO			(1 << 3)
1977eb8f069SAndrzej Hajda #define DSIM_I80_FIFO			(1 << 2)
1987eb8f069SAndrzej Hajda #define DSIM_SD_FIFO			(1 << 1)
1997eb8f069SAndrzej Hajda #define DSIM_MD_FIFO			(1 << 0)
2007eb8f069SAndrzej Hajda 
2017eb8f069SAndrzej Hajda /* DSIM_PHYACCHR */
2027eb8f069SAndrzej Hajda #define DSIM_AFC_EN			(1 << 14)
2037eb8f069SAndrzej Hajda #define DSIM_AFC_CTL(x)			(((x) & 0x7) << 5)
2047eb8f069SAndrzej Hajda 
2057eb8f069SAndrzej Hajda /* DSIM_PLLCTRL */
2067eb8f069SAndrzej Hajda #define DSIM_FREQ_BAND(x)		((x) << 24)
2077eb8f069SAndrzej Hajda #define DSIM_PLL_EN			(1 << 23)
2087eb8f069SAndrzej Hajda #define DSIM_PLL_P(x)			((x) << 13)
2097eb8f069SAndrzej Hajda #define DSIM_PLL_M(x)			((x) << 4)
2107eb8f069SAndrzej Hajda #define DSIM_PLL_S(x)			((x) << 1)
2117eb8f069SAndrzej Hajda 
2129a320415SYoungJun Cho /* DSIM_PHYCTRL */
2139a320415SYoungJun Cho #define DSIM_PHYCTRL_ULPS_EXIT(x)	(((x) & 0x1ff) << 0)
2149a320415SYoungJun Cho 
2159a320415SYoungJun Cho /* DSIM_PHYTIMING */
2169a320415SYoungJun Cho #define DSIM_PHYTIMING_LPX(x)		((x) << 8)
2179a320415SYoungJun Cho #define DSIM_PHYTIMING_HS_EXIT(x)	((x) << 0)
2189a320415SYoungJun Cho 
2199a320415SYoungJun Cho /* DSIM_PHYTIMING1 */
2209a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_PREPARE(x)	((x) << 24)
2219a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_ZERO(x)	((x) << 16)
2229a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_POST(x)	((x) << 8)
2239a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_TRAIL(x)	((x) << 0)
2249a320415SYoungJun Cho 
2259a320415SYoungJun Cho /* DSIM_PHYTIMING2 */
2269a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_PREPARE(x)	((x) << 16)
2279a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_ZERO(x)	((x) << 8)
2289a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_TRAIL(x)	((x) << 0)
2299a320415SYoungJun Cho 
2307eb8f069SAndrzej Hajda #define DSI_MAX_BUS_WIDTH		4
2317eb8f069SAndrzej Hajda #define DSI_NUM_VIRTUAL_CHANNELS	4
2327eb8f069SAndrzej Hajda #define DSI_TX_FIFO_SIZE		2048
2337eb8f069SAndrzej Hajda #define DSI_RX_FIFO_SIZE		256
2347eb8f069SAndrzej Hajda #define DSI_XFER_TIMEOUT_MS		100
2357eb8f069SAndrzej Hajda #define DSI_RX_FIFO_EMPTY		0x30800002
2367eb8f069SAndrzej Hajda 
2377eb8f069SAndrzej Hajda enum exynos_dsi_transfer_type {
2387eb8f069SAndrzej Hajda 	EXYNOS_DSI_TX,
2397eb8f069SAndrzej Hajda 	EXYNOS_DSI_RX,
2407eb8f069SAndrzej Hajda };
2417eb8f069SAndrzej Hajda 
2427eb8f069SAndrzej Hajda struct exynos_dsi_transfer {
2437eb8f069SAndrzej Hajda 	struct list_head list;
2447eb8f069SAndrzej Hajda 	struct completion completed;
2457eb8f069SAndrzej Hajda 	int result;
2467eb8f069SAndrzej Hajda 	u8 data_id;
2477eb8f069SAndrzej Hajda 	u8 data[2];
2487eb8f069SAndrzej Hajda 	u16 flags;
2497eb8f069SAndrzej Hajda 
2507eb8f069SAndrzej Hajda 	const u8 *tx_payload;
2517eb8f069SAndrzej Hajda 	u16 tx_len;
2527eb8f069SAndrzej Hajda 	u16 tx_done;
2537eb8f069SAndrzej Hajda 
2547eb8f069SAndrzej Hajda 	u8 *rx_payload;
2557eb8f069SAndrzej Hajda 	u16 rx_len;
2567eb8f069SAndrzej Hajda 	u16 rx_done;
2577eb8f069SAndrzej Hajda };
2587eb8f069SAndrzej Hajda 
2597eb8f069SAndrzej Hajda #define DSIM_STATE_ENABLED		BIT(0)
2607eb8f069SAndrzej Hajda #define DSIM_STATE_INITIALIZED		BIT(1)
2617eb8f069SAndrzej Hajda #define DSIM_STATE_CMD_LPM		BIT(2)
2627eb8f069SAndrzej Hajda 
2639a320415SYoungJun Cho struct exynos_dsi_driver_data {
2649a320415SYoungJun Cho 	unsigned int plltmr_reg;
2659a320415SYoungJun Cho 
2669a320415SYoungJun Cho 	unsigned int has_freqband:1;
26778d3a8c6SInki Dae 	unsigned int has_clklane_stop:1;
2689a320415SYoungJun Cho };
2699a320415SYoungJun Cho 
2707eb8f069SAndrzej Hajda struct exynos_dsi {
2717eb8f069SAndrzej Hajda 	struct mipi_dsi_host dsi_host;
2727eb8f069SAndrzej Hajda 	struct drm_connector connector;
2737eb8f069SAndrzej Hajda 	struct drm_encoder *encoder;
2747eb8f069SAndrzej Hajda 	struct device_node *panel_node;
2757eb8f069SAndrzej Hajda 	struct drm_panel *panel;
2767eb8f069SAndrzej Hajda 	struct device *dev;
2777eb8f069SAndrzej Hajda 
2787eb8f069SAndrzej Hajda 	void __iomem *reg_base;
2797eb8f069SAndrzej Hajda 	struct phy *phy;
2807eb8f069SAndrzej Hajda 	struct clk *pll_clk;
2817eb8f069SAndrzej Hajda 	struct clk *bus_clk;
2827eb8f069SAndrzej Hajda 	struct regulator_bulk_data supplies[2];
2837eb8f069SAndrzej Hajda 	int irq;
284e17ddeccSYoungJun Cho 	int te_gpio;
2857eb8f069SAndrzej Hajda 
2867eb8f069SAndrzej Hajda 	u32 pll_clk_rate;
2877eb8f069SAndrzej Hajda 	u32 burst_clk_rate;
2887eb8f069SAndrzej Hajda 	u32 esc_clk_rate;
2897eb8f069SAndrzej Hajda 	u32 lanes;
2907eb8f069SAndrzej Hajda 	u32 mode_flags;
2917eb8f069SAndrzej Hajda 	u32 format;
2927eb8f069SAndrzej Hajda 	struct videomode vm;
2937eb8f069SAndrzej Hajda 
2947eb8f069SAndrzej Hajda 	int state;
2957eb8f069SAndrzej Hajda 	struct drm_property *brightness;
2967eb8f069SAndrzej Hajda 	struct completion completed;
2977eb8f069SAndrzej Hajda 
2987eb8f069SAndrzej Hajda 	spinlock_t transfer_lock; /* protects transfer_list */
2997eb8f069SAndrzej Hajda 	struct list_head transfer_list;
3009a320415SYoungJun Cho 
3019a320415SYoungJun Cho 	struct exynos_dsi_driver_data *driver_data;
3027eb8f069SAndrzej Hajda };
3037eb8f069SAndrzej Hajda 
3047eb8f069SAndrzej Hajda #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
3057eb8f069SAndrzej Hajda #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
3067eb8f069SAndrzej Hajda 
307473462a1SInki Dae static struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
308473462a1SInki Dae 	.plltmr_reg = 0x50,
309473462a1SInki Dae 	.has_freqband = 1,
310473462a1SInki Dae 	.has_clklane_stop = 1,
311473462a1SInki Dae };
312473462a1SInki Dae 
3139a320415SYoungJun Cho static struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
3149a320415SYoungJun Cho 	.plltmr_reg = 0x50,
3159a320415SYoungJun Cho 	.has_freqband = 1,
31678d3a8c6SInki Dae 	.has_clklane_stop = 1,
3179a320415SYoungJun Cho };
3189a320415SYoungJun Cho 
3199a320415SYoungJun Cho static struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
3209a320415SYoungJun Cho 	.plltmr_reg = 0x58,
3219a320415SYoungJun Cho };
3229a320415SYoungJun Cho 
3239a320415SYoungJun Cho static struct of_device_id exynos_dsi_of_match[] = {
324473462a1SInki Dae 	{ .compatible = "samsung,exynos3250-mipi-dsi",
325473462a1SInki Dae 	  .data = &exynos3_dsi_driver_data },
3269a320415SYoungJun Cho 	{ .compatible = "samsung,exynos4210-mipi-dsi",
3279a320415SYoungJun Cho 	  .data = &exynos4_dsi_driver_data },
3289a320415SYoungJun Cho 	{ .compatible = "samsung,exynos5410-mipi-dsi",
3299a320415SYoungJun Cho 	  .data = &exynos5_dsi_driver_data },
3309a320415SYoungJun Cho 	{ }
3319a320415SYoungJun Cho };
3329a320415SYoungJun Cho 
3339a320415SYoungJun Cho static inline struct exynos_dsi_driver_data *exynos_dsi_get_driver_data(
3349a320415SYoungJun Cho 						struct platform_device *pdev)
3359a320415SYoungJun Cho {
3369a320415SYoungJun Cho 	const struct of_device_id *of_id =
3379a320415SYoungJun Cho 			of_match_device(exynos_dsi_of_match, &pdev->dev);
3389a320415SYoungJun Cho 
3399a320415SYoungJun Cho 	return (struct exynos_dsi_driver_data *)of_id->data;
3409a320415SYoungJun Cho }
3419a320415SYoungJun Cho 
3427eb8f069SAndrzej Hajda static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
3437eb8f069SAndrzej Hajda {
3447eb8f069SAndrzej Hajda 	if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
3457eb8f069SAndrzej Hajda 		return;
3467eb8f069SAndrzej Hajda 
3477eb8f069SAndrzej Hajda 	dev_err(dsi->dev, "timeout waiting for reset\n");
3487eb8f069SAndrzej Hajda }
3497eb8f069SAndrzej Hajda 
3507eb8f069SAndrzej Hajda static void exynos_dsi_reset(struct exynos_dsi *dsi)
3517eb8f069SAndrzej Hajda {
3527eb8f069SAndrzej Hajda 	reinit_completion(&dsi->completed);
3537eb8f069SAndrzej Hajda 	writel(DSIM_SWRST, dsi->reg_base + DSIM_SWRST_REG);
3547eb8f069SAndrzej Hajda }
3557eb8f069SAndrzej Hajda 
3567eb8f069SAndrzej Hajda #ifndef MHZ
3577eb8f069SAndrzej Hajda #define MHZ	(1000*1000)
3587eb8f069SAndrzej Hajda #endif
3597eb8f069SAndrzej Hajda 
3607eb8f069SAndrzej Hajda static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
3617eb8f069SAndrzej Hajda 		unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
3627eb8f069SAndrzej Hajda {
3637eb8f069SAndrzej Hajda 	unsigned long best_freq = 0;
3647eb8f069SAndrzej Hajda 	u32 min_delta = 0xffffffff;
3657eb8f069SAndrzej Hajda 	u8 p_min, p_max;
3667eb8f069SAndrzej Hajda 	u8 _p, uninitialized_var(best_p);
3677eb8f069SAndrzej Hajda 	u16 _m, uninitialized_var(best_m);
3687eb8f069SAndrzej Hajda 	u8 _s, uninitialized_var(best_s);
3697eb8f069SAndrzej Hajda 
3707eb8f069SAndrzej Hajda 	p_min = DIV_ROUND_UP(fin, (12 * MHZ));
3717eb8f069SAndrzej Hajda 	p_max = fin / (6 * MHZ);
3727eb8f069SAndrzej Hajda 
3737eb8f069SAndrzej Hajda 	for (_p = p_min; _p <= p_max; ++_p) {
3747eb8f069SAndrzej Hajda 		for (_s = 0; _s <= 5; ++_s) {
3757eb8f069SAndrzej Hajda 			u64 tmp;
3767eb8f069SAndrzej Hajda 			u32 delta;
3777eb8f069SAndrzej Hajda 
3787eb8f069SAndrzej Hajda 			tmp = (u64)fout * (_p << _s);
3797eb8f069SAndrzej Hajda 			do_div(tmp, fin);
3807eb8f069SAndrzej Hajda 			_m = tmp;
3817eb8f069SAndrzej Hajda 			if (_m < 41 || _m > 125)
3827eb8f069SAndrzej Hajda 				continue;
3837eb8f069SAndrzej Hajda 
3847eb8f069SAndrzej Hajda 			tmp = (u64)_m * fin;
3857eb8f069SAndrzej Hajda 			do_div(tmp, _p);
3867eb8f069SAndrzej Hajda 			if (tmp < 500 * MHZ || tmp > 1000 * MHZ)
3877eb8f069SAndrzej Hajda 				continue;
3887eb8f069SAndrzej Hajda 
3897eb8f069SAndrzej Hajda 			tmp = (u64)_m * fin;
3907eb8f069SAndrzej Hajda 			do_div(tmp, _p << _s);
3917eb8f069SAndrzej Hajda 
3927eb8f069SAndrzej Hajda 			delta = abs(fout - tmp);
3937eb8f069SAndrzej Hajda 			if (delta < min_delta) {
3947eb8f069SAndrzej Hajda 				best_p = _p;
3957eb8f069SAndrzej Hajda 				best_m = _m;
3967eb8f069SAndrzej Hajda 				best_s = _s;
3977eb8f069SAndrzej Hajda 				min_delta = delta;
3987eb8f069SAndrzej Hajda 				best_freq = tmp;
3997eb8f069SAndrzej Hajda 			}
4007eb8f069SAndrzej Hajda 		}
4017eb8f069SAndrzej Hajda 	}
4027eb8f069SAndrzej Hajda 
4037eb8f069SAndrzej Hajda 	if (best_freq) {
4047eb8f069SAndrzej Hajda 		*p = best_p;
4057eb8f069SAndrzej Hajda 		*m = best_m;
4067eb8f069SAndrzej Hajda 		*s = best_s;
4077eb8f069SAndrzej Hajda 	}
4087eb8f069SAndrzej Hajda 
4097eb8f069SAndrzej Hajda 	return best_freq;
4107eb8f069SAndrzej Hajda }
4117eb8f069SAndrzej Hajda 
4127eb8f069SAndrzej Hajda static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
4137eb8f069SAndrzej Hajda 					unsigned long freq)
4147eb8f069SAndrzej Hajda {
4159a320415SYoungJun Cho 	struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
4167eb8f069SAndrzej Hajda 	unsigned long fin, fout;
4179a320415SYoungJun Cho 	int timeout;
4187eb8f069SAndrzej Hajda 	u8 p, s;
4197eb8f069SAndrzej Hajda 	u16 m;
4207eb8f069SAndrzej Hajda 	u32 reg;
4217eb8f069SAndrzej Hajda 
4227eb8f069SAndrzej Hajda 	clk_set_rate(dsi->pll_clk, dsi->pll_clk_rate);
4237eb8f069SAndrzej Hajda 
4247eb8f069SAndrzej Hajda 	fin = clk_get_rate(dsi->pll_clk);
4257eb8f069SAndrzej Hajda 	if (!fin) {
4267eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "failed to get PLL clock frequency\n");
4277eb8f069SAndrzej Hajda 		return 0;
4287eb8f069SAndrzej Hajda 	}
4297eb8f069SAndrzej Hajda 
4307eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev, "PLL input frequency: %lu\n", fin);
4317eb8f069SAndrzej Hajda 
4327eb8f069SAndrzej Hajda 	fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
4337eb8f069SAndrzej Hajda 	if (!fout) {
4347eb8f069SAndrzej Hajda 		dev_err(dsi->dev,
4357eb8f069SAndrzej Hajda 			"failed to find PLL PMS for requested frequency\n");
4368525b5ecSYoungJun Cho 		return 0;
4377eb8f069SAndrzej Hajda 	}
4389a320415SYoungJun Cho 	dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
4399a320415SYoungJun Cho 
4409a320415SYoungJun Cho 	writel(500, dsi->reg_base + driver_data->plltmr_reg);
4419a320415SYoungJun Cho 
4429a320415SYoungJun Cho 	reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
4439a320415SYoungJun Cho 
4449a320415SYoungJun Cho 	if (driver_data->has_freqband) {
4459a320415SYoungJun Cho 		static const unsigned long freq_bands[] = {
4469a320415SYoungJun Cho 			100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
4479a320415SYoungJun Cho 			270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
4489a320415SYoungJun Cho 			510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
4499a320415SYoungJun Cho 			770 * MHZ, 870 * MHZ, 950 * MHZ,
4509a320415SYoungJun Cho 		};
4519a320415SYoungJun Cho 		int band;
4527eb8f069SAndrzej Hajda 
4537eb8f069SAndrzej Hajda 		for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
4547eb8f069SAndrzej Hajda 			if (fout < freq_bands[band])
4557eb8f069SAndrzej Hajda 				break;
4567eb8f069SAndrzej Hajda 
4579a320415SYoungJun Cho 		dev_dbg(dsi->dev, "band %d\n", band);
4587eb8f069SAndrzej Hajda 
4599a320415SYoungJun Cho 		reg |= DSIM_FREQ_BAND(band);
4609a320415SYoungJun Cho 	}
4617eb8f069SAndrzej Hajda 
4627eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
4637eb8f069SAndrzej Hajda 
4647eb8f069SAndrzej Hajda 	timeout = 1000;
4657eb8f069SAndrzej Hajda 	do {
4667eb8f069SAndrzej Hajda 		if (timeout-- == 0) {
4677eb8f069SAndrzej Hajda 			dev_err(dsi->dev, "PLL failed to stabilize\n");
4688525b5ecSYoungJun Cho 			return 0;
4697eb8f069SAndrzej Hajda 		}
4707eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_STATUS_REG);
4717eb8f069SAndrzej Hajda 	} while ((reg & DSIM_PLL_STABLE) == 0);
4727eb8f069SAndrzej Hajda 
4737eb8f069SAndrzej Hajda 	return fout;
4747eb8f069SAndrzej Hajda }
4757eb8f069SAndrzej Hajda 
4767eb8f069SAndrzej Hajda static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
4777eb8f069SAndrzej Hajda {
4787eb8f069SAndrzej Hajda 	unsigned long hs_clk, byte_clk, esc_clk;
4797eb8f069SAndrzej Hajda 	unsigned long esc_div;
4807eb8f069SAndrzej Hajda 	u32 reg;
4817eb8f069SAndrzej Hajda 
4827eb8f069SAndrzej Hajda 	hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
4837eb8f069SAndrzej Hajda 	if (!hs_clk) {
4847eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "failed to configure DSI PLL\n");
4857eb8f069SAndrzej Hajda 		return -EFAULT;
4867eb8f069SAndrzej Hajda 	}
4877eb8f069SAndrzej Hajda 
4887eb8f069SAndrzej Hajda 	byte_clk = hs_clk / 8;
4897eb8f069SAndrzej Hajda 	esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
4907eb8f069SAndrzej Hajda 	esc_clk = byte_clk / esc_div;
4917eb8f069SAndrzej Hajda 
4927eb8f069SAndrzej Hajda 	if (esc_clk > 20 * MHZ) {
4937eb8f069SAndrzej Hajda 		++esc_div;
4947eb8f069SAndrzej Hajda 		esc_clk = byte_clk / esc_div;
4957eb8f069SAndrzej Hajda 	}
4967eb8f069SAndrzej Hajda 
4977eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
4987eb8f069SAndrzej Hajda 		hs_clk, byte_clk, esc_clk);
4997eb8f069SAndrzej Hajda 
5007eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
5017eb8f069SAndrzej Hajda 	reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
5027eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
5037eb8f069SAndrzej Hajda 			| DSIM_BYTE_CLK_SRC_MASK);
5047eb8f069SAndrzej Hajda 	reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
5057eb8f069SAndrzej Hajda 			| DSIM_ESC_PRESCALER(esc_div)
5067eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_CLK
5077eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
5087eb8f069SAndrzej Hajda 			| DSIM_BYTE_CLK_SRC(0)
5097eb8f069SAndrzej Hajda 			| DSIM_TX_REQUEST_HSCLK;
5107eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
5117eb8f069SAndrzej Hajda 
5127eb8f069SAndrzej Hajda 	return 0;
5137eb8f069SAndrzej Hajda }
5147eb8f069SAndrzej Hajda 
5159a320415SYoungJun Cho static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
5169a320415SYoungJun Cho {
5179a320415SYoungJun Cho 	struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
5189a320415SYoungJun Cho 	u32 reg;
5199a320415SYoungJun Cho 
5209a320415SYoungJun Cho 	if (driver_data->has_freqband)
5219a320415SYoungJun Cho 		return;
5229a320415SYoungJun Cho 
5239a320415SYoungJun Cho 	/* B D-PHY: D-PHY Master & Slave Analog Block control */
5249a320415SYoungJun Cho 	reg = DSIM_PHYCTRL_ULPS_EXIT(0x0af);
5259a320415SYoungJun Cho 	writel(reg, dsi->reg_base + DSIM_PHYCTRL_REG);
5269a320415SYoungJun Cho 
5279a320415SYoungJun Cho 	/*
5289a320415SYoungJun Cho 	 * T LPX: Transmitted length of any Low-Power state period
5299a320415SYoungJun Cho 	 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
5309a320415SYoungJun Cho 	 *	burst
5319a320415SYoungJun Cho 	 */
5329a320415SYoungJun Cho 	reg = DSIM_PHYTIMING_LPX(0x06) | DSIM_PHYTIMING_HS_EXIT(0x0b);
5339a320415SYoungJun Cho 	writel(reg, dsi->reg_base + DSIM_PHYTIMING_REG);
5349a320415SYoungJun Cho 
5359a320415SYoungJun Cho 	/*
5369a320415SYoungJun Cho 	 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
5379a320415SYoungJun Cho 	 *	Line state immediately before the HS-0 Line state starting the
5389a320415SYoungJun Cho 	 *	HS transmission
5399a320415SYoungJun Cho 	 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
5409a320415SYoungJun Cho 	 *	transmitting the Clock.
5419a320415SYoungJun Cho 	 * T CLK_POST: Time that the transmitter continues to send HS clock
5429a320415SYoungJun Cho 	 *	after the last associated Data Lane has transitioned to LP Mode
5439a320415SYoungJun Cho 	 *	Interval is defined as the period from the end of T HS-TRAIL to
5449a320415SYoungJun Cho 	 *	the beginning of T CLK-TRAIL
5459a320415SYoungJun Cho 	 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
5469a320415SYoungJun Cho 	 *	the last payload clock bit of a HS transmission burst
5479a320415SYoungJun Cho 	 */
5489a320415SYoungJun Cho 	reg = DSIM_PHYTIMING1_CLK_PREPARE(0x07) |
5499a320415SYoungJun Cho 			DSIM_PHYTIMING1_CLK_ZERO(0x27) |
5509a320415SYoungJun Cho 			DSIM_PHYTIMING1_CLK_POST(0x0d) |
5519a320415SYoungJun Cho 			DSIM_PHYTIMING1_CLK_TRAIL(0x08);
5529a320415SYoungJun Cho 	writel(reg, dsi->reg_base + DSIM_PHYTIMING1_REG);
5539a320415SYoungJun Cho 
5549a320415SYoungJun Cho 	/*
5559a320415SYoungJun Cho 	 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
5569a320415SYoungJun Cho 	 *	Line state immediately before the HS-0 Line state starting the
5579a320415SYoungJun Cho 	 *	HS transmission
5589a320415SYoungJun Cho 	 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
5599a320415SYoungJun Cho 	 *	transmitting the Sync sequence.
5609a320415SYoungJun Cho 	 * T HS-TRAIL: Time that the transmitter drives the flipped differential
5619a320415SYoungJun Cho 	 *	state after last payload data bit of a HS transmission burst
5629a320415SYoungJun Cho 	 */
5639a320415SYoungJun Cho 	reg = DSIM_PHYTIMING2_HS_PREPARE(0x09) | DSIM_PHYTIMING2_HS_ZERO(0x0d) |
5649a320415SYoungJun Cho 			DSIM_PHYTIMING2_HS_TRAIL(0x0b);
5659a320415SYoungJun Cho 	writel(reg, dsi->reg_base + DSIM_PHYTIMING2_REG);
5669a320415SYoungJun Cho }
5679a320415SYoungJun Cho 
5687eb8f069SAndrzej Hajda static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
5697eb8f069SAndrzej Hajda {
5707eb8f069SAndrzej Hajda 	u32 reg;
5717eb8f069SAndrzej Hajda 
5727eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
5737eb8f069SAndrzej Hajda 	reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
5747eb8f069SAndrzej Hajda 			| DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
5757eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
5767eb8f069SAndrzej Hajda 
5777eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_PLLCTRL_REG);
5787eb8f069SAndrzej Hajda 	reg &= ~DSIM_PLL_EN;
5797eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
5807eb8f069SAndrzej Hajda }
5817eb8f069SAndrzej Hajda 
5827eb8f069SAndrzej Hajda static int exynos_dsi_init_link(struct exynos_dsi *dsi)
5837eb8f069SAndrzej Hajda {
58478d3a8c6SInki Dae 	struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
5857eb8f069SAndrzej Hajda 	int timeout;
5867eb8f069SAndrzej Hajda 	u32 reg;
5877eb8f069SAndrzej Hajda 	u32 lanes_mask;
5887eb8f069SAndrzej Hajda 
5897eb8f069SAndrzej Hajda 	/* Initialize FIFO pointers */
5907eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
5917eb8f069SAndrzej Hajda 	reg &= ~0x1f;
5927eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
5937eb8f069SAndrzej Hajda 
5947eb8f069SAndrzej Hajda 	usleep_range(9000, 11000);
5957eb8f069SAndrzej Hajda 
5967eb8f069SAndrzej Hajda 	reg |= 0x1f;
5977eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
5987eb8f069SAndrzej Hajda 
5997eb8f069SAndrzej Hajda 	usleep_range(9000, 11000);
6007eb8f069SAndrzej Hajda 
6017eb8f069SAndrzej Hajda 	/* DSI configuration */
6027eb8f069SAndrzej Hajda 	reg = 0;
6037eb8f069SAndrzej Hajda 
6042f36e33aSYoungJun Cho 	/*
6052f36e33aSYoungJun Cho 	 * The first bit of mode_flags specifies display configuration.
6062f36e33aSYoungJun Cho 	 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
6072f36e33aSYoungJun Cho 	 * mode, otherwise it will support command mode.
6082f36e33aSYoungJun Cho 	 */
6097eb8f069SAndrzej Hajda 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
6107eb8f069SAndrzej Hajda 		reg |= DSIM_VIDEO_MODE;
6117eb8f069SAndrzej Hajda 
6122f36e33aSYoungJun Cho 		/*
6132f36e33aSYoungJun Cho 		 * The user manual describes that following bits are ignored in
6142f36e33aSYoungJun Cho 		 * command mode.
6152f36e33aSYoungJun Cho 		 */
6167eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
6177eb8f069SAndrzej Hajda 			reg |= DSIM_MFLUSH_VS;
6187eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
6197eb8f069SAndrzej Hajda 			reg |= DSIM_SYNC_INFORM;
6207eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
6217eb8f069SAndrzej Hajda 			reg |= DSIM_BURST_MODE;
6227eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
6237eb8f069SAndrzej Hajda 			reg |= DSIM_AUTO_MODE;
6247eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
6257eb8f069SAndrzej Hajda 			reg |= DSIM_HSE_MODE;
6267eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
6277eb8f069SAndrzej Hajda 			reg |= DSIM_HFP_MODE;
6287eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
6297eb8f069SAndrzej Hajda 			reg |= DSIM_HBP_MODE;
6307eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
6317eb8f069SAndrzej Hajda 			reg |= DSIM_HSA_MODE;
6327eb8f069SAndrzej Hajda 	}
6337eb8f069SAndrzej Hajda 
6342f36e33aSYoungJun Cho 	if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
6352f36e33aSYoungJun Cho 		reg |= DSIM_EOT_DISABLE;
6362f36e33aSYoungJun Cho 
6377eb8f069SAndrzej Hajda 	switch (dsi->format) {
6387eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB888:
6397eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
6407eb8f069SAndrzej Hajda 		break;
6417eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB666:
6427eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
6437eb8f069SAndrzej Hajda 		break;
6447eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB666_PACKED:
6457eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
6467eb8f069SAndrzej Hajda 		break;
6477eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB565:
6487eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
6497eb8f069SAndrzej Hajda 		break;
6507eb8f069SAndrzej Hajda 	default:
6517eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "invalid pixel format\n");
6527eb8f069SAndrzej Hajda 		return -EINVAL;
6537eb8f069SAndrzej Hajda 	}
6547eb8f069SAndrzej Hajda 
6557eb8f069SAndrzej Hajda 	reg |= DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1);
6567eb8f069SAndrzej Hajda 
6577eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
6587eb8f069SAndrzej Hajda 
6597eb8f069SAndrzej Hajda 	reg |= DSIM_LANE_EN_CLK;
6607eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
6617eb8f069SAndrzej Hajda 
6627eb8f069SAndrzej Hajda 	lanes_mask = BIT(dsi->lanes) - 1;
6637eb8f069SAndrzej Hajda 	reg |= DSIM_LANE_EN(lanes_mask);
6647eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
6657eb8f069SAndrzej Hajda 
66678d3a8c6SInki Dae 	/*
66778d3a8c6SInki Dae 	 * Use non-continuous clock mode if the periparal wants and
66878d3a8c6SInki Dae 	 * host controller supports
66978d3a8c6SInki Dae 	 *
67078d3a8c6SInki Dae 	 * In non-continous clock mode, host controller will turn off
67178d3a8c6SInki Dae 	 * the HS clock between high-speed transmissions to reduce
67278d3a8c6SInki Dae 	 * power consumption.
67378d3a8c6SInki Dae 	 */
67478d3a8c6SInki Dae 	if (driver_data->has_clklane_stop &&
67578d3a8c6SInki Dae 			dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
67678d3a8c6SInki Dae 		reg |= DSIM_CLKLANE_STOP;
67778d3a8c6SInki Dae 		writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
67878d3a8c6SInki Dae 	}
67978d3a8c6SInki Dae 
6807eb8f069SAndrzej Hajda 	/* Check clock and data lane state are stop state */
6817eb8f069SAndrzej Hajda 	timeout = 100;
6827eb8f069SAndrzej Hajda 	do {
6837eb8f069SAndrzej Hajda 		if (timeout-- == 0) {
6847eb8f069SAndrzej Hajda 			dev_err(dsi->dev, "waiting for bus lanes timed out\n");
6857eb8f069SAndrzej Hajda 			return -EFAULT;
6867eb8f069SAndrzej Hajda 		}
6877eb8f069SAndrzej Hajda 
6887eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_STATUS_REG);
6897eb8f069SAndrzej Hajda 		if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
6907eb8f069SAndrzej Hajda 		    != DSIM_STOP_STATE_DAT(lanes_mask))
6917eb8f069SAndrzej Hajda 			continue;
6927eb8f069SAndrzej Hajda 	} while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
6937eb8f069SAndrzej Hajda 
6947eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_ESCMODE_REG);
6957eb8f069SAndrzej Hajda 	reg &= ~DSIM_STOP_STATE_CNT_MASK;
6967eb8f069SAndrzej Hajda 	reg |= DSIM_STOP_STATE_CNT(0xf);
6977eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_ESCMODE_REG);
6987eb8f069SAndrzej Hajda 
6997eb8f069SAndrzej Hajda 	reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
7007eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_TIMEOUT_REG);
7017eb8f069SAndrzej Hajda 
7027eb8f069SAndrzej Hajda 	return 0;
7037eb8f069SAndrzej Hajda }
7047eb8f069SAndrzej Hajda 
7057eb8f069SAndrzej Hajda static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
7067eb8f069SAndrzej Hajda {
7077eb8f069SAndrzej Hajda 	struct videomode *vm = &dsi->vm;
7087eb8f069SAndrzej Hajda 	u32 reg;
7097eb8f069SAndrzej Hajda 
7107eb8f069SAndrzej Hajda 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
7117eb8f069SAndrzej Hajda 		reg = DSIM_CMD_ALLOW(0xf)
7127eb8f069SAndrzej Hajda 			| DSIM_STABLE_VFP(vm->vfront_porch)
7137eb8f069SAndrzej Hajda 			| DSIM_MAIN_VBP(vm->vback_porch);
7147eb8f069SAndrzej Hajda 		writel(reg, dsi->reg_base + DSIM_MVPORCH_REG);
7157eb8f069SAndrzej Hajda 
7167eb8f069SAndrzej Hajda 		reg = DSIM_MAIN_HFP(vm->hfront_porch)
7177eb8f069SAndrzej Hajda 			| DSIM_MAIN_HBP(vm->hback_porch);
7187eb8f069SAndrzej Hajda 		writel(reg, dsi->reg_base + DSIM_MHPORCH_REG);
7197eb8f069SAndrzej Hajda 
7207eb8f069SAndrzej Hajda 		reg = DSIM_MAIN_VSA(vm->vsync_len)
7217eb8f069SAndrzej Hajda 			| DSIM_MAIN_HSA(vm->hsync_len);
7227eb8f069SAndrzej Hajda 		writel(reg, dsi->reg_base + DSIM_MSYNC_REG);
7237eb8f069SAndrzej Hajda 	}
7247eb8f069SAndrzej Hajda 
7257eb8f069SAndrzej Hajda 	reg = DSIM_MAIN_HRESOL(vm->hactive) | DSIM_MAIN_VRESOL(vm->vactive);
7267eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
7277eb8f069SAndrzej Hajda 
7287eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
7297eb8f069SAndrzej Hajda }
7307eb8f069SAndrzej Hajda 
7317eb8f069SAndrzej Hajda static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
7327eb8f069SAndrzej Hajda {
7337eb8f069SAndrzej Hajda 	u32 reg;
7347eb8f069SAndrzej Hajda 
7357eb8f069SAndrzej Hajda 	reg = readl(dsi->reg_base + DSIM_MDRESOL_REG);
7367eb8f069SAndrzej Hajda 	if (enable)
7377eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_STAND_BY;
7387eb8f069SAndrzej Hajda 	else
7397eb8f069SAndrzej Hajda 		reg &= ~DSIM_MAIN_STAND_BY;
7407eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
7417eb8f069SAndrzej Hajda }
7427eb8f069SAndrzej Hajda 
7437eb8f069SAndrzej Hajda static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
7447eb8f069SAndrzej Hajda {
7457eb8f069SAndrzej Hajda 	int timeout = 2000;
7467eb8f069SAndrzej Hajda 
7477eb8f069SAndrzej Hajda 	do {
7487eb8f069SAndrzej Hajda 		u32 reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
7497eb8f069SAndrzej Hajda 
7507eb8f069SAndrzej Hajda 		if (!(reg & DSIM_SFR_HEADER_FULL))
7517eb8f069SAndrzej Hajda 			return 0;
7527eb8f069SAndrzej Hajda 
7537eb8f069SAndrzej Hajda 		if (!cond_resched())
7547eb8f069SAndrzej Hajda 			usleep_range(950, 1050);
7557eb8f069SAndrzej Hajda 	} while (--timeout);
7567eb8f069SAndrzej Hajda 
7577eb8f069SAndrzej Hajda 	return -ETIMEDOUT;
7587eb8f069SAndrzej Hajda }
7597eb8f069SAndrzej Hajda 
7607eb8f069SAndrzej Hajda static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
7617eb8f069SAndrzej Hajda {
7627eb8f069SAndrzej Hajda 	u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
7637eb8f069SAndrzej Hajda 
7647eb8f069SAndrzej Hajda 	if (lpm)
7657eb8f069SAndrzej Hajda 		v |= DSIM_CMD_LPDT_LP;
7667eb8f069SAndrzej Hajda 	else
7677eb8f069SAndrzej Hajda 		v &= ~DSIM_CMD_LPDT_LP;
7687eb8f069SAndrzej Hajda 
7697eb8f069SAndrzej Hajda 	writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
7707eb8f069SAndrzej Hajda }
7717eb8f069SAndrzej Hajda 
7727eb8f069SAndrzej Hajda static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
7737eb8f069SAndrzej Hajda {
7747eb8f069SAndrzej Hajda 	u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
7757eb8f069SAndrzej Hajda 
7767eb8f069SAndrzej Hajda 	v |= DSIM_FORCE_BTA;
7777eb8f069SAndrzej Hajda 	writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
7787eb8f069SAndrzej Hajda }
7797eb8f069SAndrzej Hajda 
7807eb8f069SAndrzej Hajda static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
7817eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
7827eb8f069SAndrzej Hajda {
7837eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
7847eb8f069SAndrzej Hajda 	const u8 *payload = xfer->tx_payload + xfer->tx_done;
7857eb8f069SAndrzej Hajda 	u16 length = xfer->tx_len - xfer->tx_done;
7867eb8f069SAndrzej Hajda 	bool first = !xfer->tx_done;
7877eb8f069SAndrzej Hajda 	u32 reg;
7887eb8f069SAndrzej Hajda 
7897eb8f069SAndrzej Hajda 	dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
7907eb8f069SAndrzej Hajda 		xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
7917eb8f069SAndrzej Hajda 
7927eb8f069SAndrzej Hajda 	if (length > DSI_TX_FIFO_SIZE)
7937eb8f069SAndrzej Hajda 		length = DSI_TX_FIFO_SIZE;
7947eb8f069SAndrzej Hajda 
7957eb8f069SAndrzej Hajda 	xfer->tx_done += length;
7967eb8f069SAndrzej Hajda 
7977eb8f069SAndrzej Hajda 	/* Send payload */
7987eb8f069SAndrzej Hajda 	while (length >= 4) {
7997eb8f069SAndrzej Hajda 		reg = (payload[3] << 24) | (payload[2] << 16)
8007eb8f069SAndrzej Hajda 					| (payload[1] << 8) | payload[0];
8017eb8f069SAndrzej Hajda 		writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
8027eb8f069SAndrzej Hajda 		payload += 4;
8037eb8f069SAndrzej Hajda 		length -= 4;
8047eb8f069SAndrzej Hajda 	}
8057eb8f069SAndrzej Hajda 
8067eb8f069SAndrzej Hajda 	reg = 0;
8077eb8f069SAndrzej Hajda 	switch (length) {
8087eb8f069SAndrzej Hajda 	case 3:
8097eb8f069SAndrzej Hajda 		reg |= payload[2] << 16;
8107eb8f069SAndrzej Hajda 		/* Fall through */
8117eb8f069SAndrzej Hajda 	case 2:
8127eb8f069SAndrzej Hajda 		reg |= payload[1] << 8;
8137eb8f069SAndrzej Hajda 		/* Fall through */
8147eb8f069SAndrzej Hajda 	case 1:
8157eb8f069SAndrzej Hajda 		reg |= payload[0];
8167eb8f069SAndrzej Hajda 		writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
8177eb8f069SAndrzej Hajda 		break;
8187eb8f069SAndrzej Hajda 	case 0:
8197eb8f069SAndrzej Hajda 		/* Do nothing */
8207eb8f069SAndrzej Hajda 		break;
8217eb8f069SAndrzej Hajda 	}
8227eb8f069SAndrzej Hajda 
8237eb8f069SAndrzej Hajda 	/* Send packet header */
8247eb8f069SAndrzej Hajda 	if (!first)
8257eb8f069SAndrzej Hajda 		return;
8267eb8f069SAndrzej Hajda 
8277eb8f069SAndrzej Hajda 	reg = (xfer->data[1] << 16) | (xfer->data[0] << 8) | xfer->data_id;
8287eb8f069SAndrzej Hajda 	if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
8297eb8f069SAndrzej Hajda 		dev_err(dev, "waiting for header FIFO timed out\n");
8307eb8f069SAndrzej Hajda 		return;
8317eb8f069SAndrzej Hajda 	}
8327eb8f069SAndrzej Hajda 
8337eb8f069SAndrzej Hajda 	if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
8347eb8f069SAndrzej Hajda 		 dsi->state & DSIM_STATE_CMD_LPM)) {
8357eb8f069SAndrzej Hajda 		exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
8367eb8f069SAndrzej Hajda 		dsi->state ^= DSIM_STATE_CMD_LPM;
8377eb8f069SAndrzej Hajda 	}
8387eb8f069SAndrzej Hajda 
8397eb8f069SAndrzej Hajda 	writel(reg, dsi->reg_base + DSIM_PKTHDR_REG);
8407eb8f069SAndrzej Hajda 
8417eb8f069SAndrzej Hajda 	if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
8427eb8f069SAndrzej Hajda 		exynos_dsi_force_bta(dsi);
8437eb8f069SAndrzej Hajda }
8447eb8f069SAndrzej Hajda 
8457eb8f069SAndrzej Hajda static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
8467eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
8477eb8f069SAndrzej Hajda {
8487eb8f069SAndrzej Hajda 	u8 *payload = xfer->rx_payload + xfer->rx_done;
8497eb8f069SAndrzej Hajda 	bool first = !xfer->rx_done;
8507eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
8517eb8f069SAndrzej Hajda 	u16 length;
8527eb8f069SAndrzej Hajda 	u32 reg;
8537eb8f069SAndrzej Hajda 
8547eb8f069SAndrzej Hajda 	if (first) {
8557eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
8567eb8f069SAndrzej Hajda 
8577eb8f069SAndrzej Hajda 		switch (reg & 0x3f) {
8587eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
8597eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
8607eb8f069SAndrzej Hajda 			if (xfer->rx_len >= 2) {
8617eb8f069SAndrzej Hajda 				payload[1] = reg >> 16;
8627eb8f069SAndrzej Hajda 				++xfer->rx_done;
8637eb8f069SAndrzej Hajda 			}
8647eb8f069SAndrzej Hajda 			/* Fall through */
8657eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
8667eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
8677eb8f069SAndrzej Hajda 			payload[0] = reg >> 8;
8687eb8f069SAndrzej Hajda 			++xfer->rx_done;
8697eb8f069SAndrzej Hajda 			xfer->rx_len = xfer->rx_done;
8707eb8f069SAndrzej Hajda 			xfer->result = 0;
8717eb8f069SAndrzej Hajda 			goto clear_fifo;
8727eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
8737eb8f069SAndrzej Hajda 			dev_err(dev, "DSI Error Report: 0x%04x\n",
8747eb8f069SAndrzej Hajda 				(reg >> 8) & 0xffff);
8757eb8f069SAndrzej Hajda 			xfer->result = 0;
8767eb8f069SAndrzej Hajda 			goto clear_fifo;
8777eb8f069SAndrzej Hajda 		}
8787eb8f069SAndrzej Hajda 
8797eb8f069SAndrzej Hajda 		length = (reg >> 8) & 0xffff;
8807eb8f069SAndrzej Hajda 		if (length > xfer->rx_len) {
8817eb8f069SAndrzej Hajda 			dev_err(dev,
8827eb8f069SAndrzej Hajda 				"response too long (%u > %u bytes), stripping\n",
8837eb8f069SAndrzej Hajda 				xfer->rx_len, length);
8847eb8f069SAndrzej Hajda 			length = xfer->rx_len;
8857eb8f069SAndrzej Hajda 		} else if (length < xfer->rx_len)
8867eb8f069SAndrzej Hajda 			xfer->rx_len = length;
8877eb8f069SAndrzej Hajda 	}
8887eb8f069SAndrzej Hajda 
8897eb8f069SAndrzej Hajda 	length = xfer->rx_len - xfer->rx_done;
8907eb8f069SAndrzej Hajda 	xfer->rx_done += length;
8917eb8f069SAndrzej Hajda 
8927eb8f069SAndrzej Hajda 	/* Receive payload */
8937eb8f069SAndrzej Hajda 	while (length >= 4) {
8947eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
8957eb8f069SAndrzej Hajda 		payload[0] = (reg >>  0) & 0xff;
8967eb8f069SAndrzej Hajda 		payload[1] = (reg >>  8) & 0xff;
8977eb8f069SAndrzej Hajda 		payload[2] = (reg >> 16) & 0xff;
8987eb8f069SAndrzej Hajda 		payload[3] = (reg >> 24) & 0xff;
8997eb8f069SAndrzej Hajda 		payload += 4;
9007eb8f069SAndrzej Hajda 		length -= 4;
9017eb8f069SAndrzej Hajda 	}
9027eb8f069SAndrzej Hajda 
9037eb8f069SAndrzej Hajda 	if (length) {
9047eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
9057eb8f069SAndrzej Hajda 		switch (length) {
9067eb8f069SAndrzej Hajda 		case 3:
9077eb8f069SAndrzej Hajda 			payload[2] = (reg >> 16) & 0xff;
9087eb8f069SAndrzej Hajda 			/* Fall through */
9097eb8f069SAndrzej Hajda 		case 2:
9107eb8f069SAndrzej Hajda 			payload[1] = (reg >> 8) & 0xff;
9117eb8f069SAndrzej Hajda 			/* Fall through */
9127eb8f069SAndrzej Hajda 		case 1:
9137eb8f069SAndrzej Hajda 			payload[0] = reg & 0xff;
9147eb8f069SAndrzej Hajda 		}
9157eb8f069SAndrzej Hajda 	}
9167eb8f069SAndrzej Hajda 
9177eb8f069SAndrzej Hajda 	if (xfer->rx_done == xfer->rx_len)
9187eb8f069SAndrzej Hajda 		xfer->result = 0;
9197eb8f069SAndrzej Hajda 
9207eb8f069SAndrzej Hajda clear_fifo:
9217eb8f069SAndrzej Hajda 	length = DSI_RX_FIFO_SIZE / 4;
9227eb8f069SAndrzej Hajda 	do {
9237eb8f069SAndrzej Hajda 		reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
9247eb8f069SAndrzej Hajda 		if (reg == DSI_RX_FIFO_EMPTY)
9257eb8f069SAndrzej Hajda 			break;
9267eb8f069SAndrzej Hajda 	} while (--length);
9277eb8f069SAndrzej Hajda }
9287eb8f069SAndrzej Hajda 
9297eb8f069SAndrzej Hajda static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
9307eb8f069SAndrzej Hajda {
9317eb8f069SAndrzej Hajda 	unsigned long flags;
9327eb8f069SAndrzej Hajda 	struct exynos_dsi_transfer *xfer;
9337eb8f069SAndrzej Hajda 	bool start = false;
9347eb8f069SAndrzej Hajda 
9357eb8f069SAndrzej Hajda again:
9367eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
9377eb8f069SAndrzej Hajda 
9387eb8f069SAndrzej Hajda 	if (list_empty(&dsi->transfer_list)) {
9397eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
9407eb8f069SAndrzej Hajda 		return;
9417eb8f069SAndrzej Hajda 	}
9427eb8f069SAndrzej Hajda 
9437eb8f069SAndrzej Hajda 	xfer = list_first_entry(&dsi->transfer_list,
9447eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer, list);
9457eb8f069SAndrzej Hajda 
9467eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
9477eb8f069SAndrzej Hajda 
9487eb8f069SAndrzej Hajda 	if (xfer->tx_len && xfer->tx_done == xfer->tx_len)
9497eb8f069SAndrzej Hajda 		/* waiting for RX */
9507eb8f069SAndrzej Hajda 		return;
9517eb8f069SAndrzej Hajda 
9527eb8f069SAndrzej Hajda 	exynos_dsi_send_to_fifo(dsi, xfer);
9537eb8f069SAndrzej Hajda 
9547eb8f069SAndrzej Hajda 	if (xfer->tx_len || xfer->rx_len)
9557eb8f069SAndrzej Hajda 		return;
9567eb8f069SAndrzej Hajda 
9577eb8f069SAndrzej Hajda 	xfer->result = 0;
9587eb8f069SAndrzej Hajda 	complete(&xfer->completed);
9597eb8f069SAndrzej Hajda 
9607eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
9617eb8f069SAndrzej Hajda 
9627eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
9637eb8f069SAndrzej Hajda 	start = !list_empty(&dsi->transfer_list);
9647eb8f069SAndrzej Hajda 
9657eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
9667eb8f069SAndrzej Hajda 
9677eb8f069SAndrzej Hajda 	if (start)
9687eb8f069SAndrzej Hajda 		goto again;
9697eb8f069SAndrzej Hajda }
9707eb8f069SAndrzej Hajda 
9717eb8f069SAndrzej Hajda static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
9727eb8f069SAndrzej Hajda {
9737eb8f069SAndrzej Hajda 	struct exynos_dsi_transfer *xfer;
9747eb8f069SAndrzej Hajda 	unsigned long flags;
9757eb8f069SAndrzej Hajda 	bool start = true;
9767eb8f069SAndrzej Hajda 
9777eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
9787eb8f069SAndrzej Hajda 
9797eb8f069SAndrzej Hajda 	if (list_empty(&dsi->transfer_list)) {
9807eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
9817eb8f069SAndrzej Hajda 		return false;
9827eb8f069SAndrzej Hajda 	}
9837eb8f069SAndrzej Hajda 
9847eb8f069SAndrzej Hajda 	xfer = list_first_entry(&dsi->transfer_list,
9857eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer, list);
9867eb8f069SAndrzej Hajda 
9877eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
9887eb8f069SAndrzej Hajda 
9897eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev,
9907eb8f069SAndrzej Hajda 		"> xfer %p, tx_len %u, tx_done %u, rx_len %u, rx_done %u\n",
9917eb8f069SAndrzej Hajda 		xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
9927eb8f069SAndrzej Hajda 
9937eb8f069SAndrzej Hajda 	if (xfer->tx_done != xfer->tx_len)
9947eb8f069SAndrzej Hajda 		return true;
9957eb8f069SAndrzej Hajda 
9967eb8f069SAndrzej Hajda 	if (xfer->rx_done != xfer->rx_len)
9977eb8f069SAndrzej Hajda 		exynos_dsi_read_from_fifo(dsi, xfer);
9987eb8f069SAndrzej Hajda 
9997eb8f069SAndrzej Hajda 	if (xfer->rx_done != xfer->rx_len)
10007eb8f069SAndrzej Hajda 		return true;
10017eb8f069SAndrzej Hajda 
10027eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
10037eb8f069SAndrzej Hajda 
10047eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
10057eb8f069SAndrzej Hajda 	start = !list_empty(&dsi->transfer_list);
10067eb8f069SAndrzej Hajda 
10077eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
10087eb8f069SAndrzej Hajda 
10097eb8f069SAndrzej Hajda 	if (!xfer->rx_len)
10107eb8f069SAndrzej Hajda 		xfer->result = 0;
10117eb8f069SAndrzej Hajda 	complete(&xfer->completed);
10127eb8f069SAndrzej Hajda 
10137eb8f069SAndrzej Hajda 	return start;
10147eb8f069SAndrzej Hajda }
10157eb8f069SAndrzej Hajda 
10167eb8f069SAndrzej Hajda static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
10177eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
10187eb8f069SAndrzej Hajda {
10197eb8f069SAndrzej Hajda 	unsigned long flags;
10207eb8f069SAndrzej Hajda 	bool start;
10217eb8f069SAndrzej Hajda 
10227eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
10237eb8f069SAndrzej Hajda 
10247eb8f069SAndrzej Hajda 	if (!list_empty(&dsi->transfer_list) &&
10257eb8f069SAndrzej Hajda 	    xfer == list_first_entry(&dsi->transfer_list,
10267eb8f069SAndrzej Hajda 				     struct exynos_dsi_transfer, list)) {
10277eb8f069SAndrzej Hajda 		list_del_init(&xfer->list);
10287eb8f069SAndrzej Hajda 		start = !list_empty(&dsi->transfer_list);
10297eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
10307eb8f069SAndrzej Hajda 		if (start)
10317eb8f069SAndrzej Hajda 			exynos_dsi_transfer_start(dsi);
10327eb8f069SAndrzej Hajda 		return;
10337eb8f069SAndrzej Hajda 	}
10347eb8f069SAndrzej Hajda 
10357eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
10367eb8f069SAndrzej Hajda 
10377eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
10387eb8f069SAndrzej Hajda }
10397eb8f069SAndrzej Hajda 
10407eb8f069SAndrzej Hajda static int exynos_dsi_transfer(struct exynos_dsi *dsi,
10417eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
10427eb8f069SAndrzej Hajda {
10437eb8f069SAndrzej Hajda 	unsigned long flags;
10447eb8f069SAndrzej Hajda 	bool stopped;
10457eb8f069SAndrzej Hajda 
10467eb8f069SAndrzej Hajda 	xfer->tx_done = 0;
10477eb8f069SAndrzej Hajda 	xfer->rx_done = 0;
10487eb8f069SAndrzej Hajda 	xfer->result = -ETIMEDOUT;
10497eb8f069SAndrzej Hajda 	init_completion(&xfer->completed);
10507eb8f069SAndrzej Hajda 
10517eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
10527eb8f069SAndrzej Hajda 
10537eb8f069SAndrzej Hajda 	stopped = list_empty(&dsi->transfer_list);
10547eb8f069SAndrzej Hajda 	list_add_tail(&xfer->list, &dsi->transfer_list);
10557eb8f069SAndrzej Hajda 
10567eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
10577eb8f069SAndrzej Hajda 
10587eb8f069SAndrzej Hajda 	if (stopped)
10597eb8f069SAndrzej Hajda 		exynos_dsi_transfer_start(dsi);
10607eb8f069SAndrzej Hajda 
10617eb8f069SAndrzej Hajda 	wait_for_completion_timeout(&xfer->completed,
10627eb8f069SAndrzej Hajda 				    msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
10637eb8f069SAndrzej Hajda 	if (xfer->result == -ETIMEDOUT) {
10647eb8f069SAndrzej Hajda 		exynos_dsi_remove_transfer(dsi, xfer);
10657eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 2, xfer->data,
10667eb8f069SAndrzej Hajda 			xfer->tx_len, xfer->tx_payload);
10677eb8f069SAndrzej Hajda 		return -ETIMEDOUT;
10687eb8f069SAndrzej Hajda 	}
10697eb8f069SAndrzej Hajda 
10707eb8f069SAndrzej Hajda 	/* Also covers hardware timeout condition */
10717eb8f069SAndrzej Hajda 	return xfer->result;
10727eb8f069SAndrzej Hajda }
10737eb8f069SAndrzej Hajda 
10747eb8f069SAndrzej Hajda static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
10757eb8f069SAndrzej Hajda {
10767eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = dev_id;
10777eb8f069SAndrzej Hajda 	u32 status;
10787eb8f069SAndrzej Hajda 
10797eb8f069SAndrzej Hajda 	status = readl(dsi->reg_base + DSIM_INTSRC_REG);
10807eb8f069SAndrzej Hajda 	if (!status) {
10817eb8f069SAndrzej Hajda 		static unsigned long int j;
10827eb8f069SAndrzej Hajda 		if (printk_timed_ratelimit(&j, 500))
10837eb8f069SAndrzej Hajda 			dev_warn(dsi->dev, "spurious interrupt\n");
10847eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
10857eb8f069SAndrzej Hajda 	}
10867eb8f069SAndrzej Hajda 	writel(status, dsi->reg_base + DSIM_INTSRC_REG);
10877eb8f069SAndrzej Hajda 
10887eb8f069SAndrzej Hajda 	if (status & DSIM_INT_SW_RST_RELEASE) {
10897eb8f069SAndrzej Hajda 		u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY);
10907eb8f069SAndrzej Hajda 		writel(mask, dsi->reg_base + DSIM_INTMSK_REG);
10917eb8f069SAndrzej Hajda 		complete(&dsi->completed);
10927eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
10937eb8f069SAndrzej Hajda 	}
10947eb8f069SAndrzej Hajda 
10957eb8f069SAndrzej Hajda 	if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY)))
10967eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
10977eb8f069SAndrzej Hajda 
10987eb8f069SAndrzej Hajda 	if (exynos_dsi_transfer_finish(dsi))
10997eb8f069SAndrzej Hajda 		exynos_dsi_transfer_start(dsi);
11007eb8f069SAndrzej Hajda 
11017eb8f069SAndrzej Hajda 	return IRQ_HANDLED;
11027eb8f069SAndrzej Hajda }
11037eb8f069SAndrzej Hajda 
1104e17ddeccSYoungJun Cho static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1105e17ddeccSYoungJun Cho {
1106e17ddeccSYoungJun Cho 	struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
1107e17ddeccSYoungJun Cho 	struct drm_encoder *encoder = dsi->encoder;
1108e17ddeccSYoungJun Cho 
1109e17ddeccSYoungJun Cho 	if (dsi->state & DSIM_STATE_ENABLED)
1110e17ddeccSYoungJun Cho 		exynos_drm_crtc_te_handler(encoder->crtc);
1111e17ddeccSYoungJun Cho 
1112e17ddeccSYoungJun Cho 	return IRQ_HANDLED;
1113e17ddeccSYoungJun Cho }
1114e17ddeccSYoungJun Cho 
1115e17ddeccSYoungJun Cho static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1116e17ddeccSYoungJun Cho {
1117e17ddeccSYoungJun Cho 	enable_irq(dsi->irq);
1118e17ddeccSYoungJun Cho 
1119e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio))
1120e17ddeccSYoungJun Cho 		enable_irq(gpio_to_irq(dsi->te_gpio));
1121e17ddeccSYoungJun Cho }
1122e17ddeccSYoungJun Cho 
1123e17ddeccSYoungJun Cho static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1124e17ddeccSYoungJun Cho {
1125e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio))
1126e17ddeccSYoungJun Cho 		disable_irq(gpio_to_irq(dsi->te_gpio));
1127e17ddeccSYoungJun Cho 
1128e17ddeccSYoungJun Cho 	disable_irq(dsi->irq);
1129e17ddeccSYoungJun Cho }
1130e17ddeccSYoungJun Cho 
11317eb8f069SAndrzej Hajda static int exynos_dsi_init(struct exynos_dsi *dsi)
11327eb8f069SAndrzej Hajda {
11337eb8f069SAndrzej Hajda 	exynos_dsi_reset(dsi);
1134e17ddeccSYoungJun Cho 	exynos_dsi_enable_irq(dsi);
11359a320415SYoungJun Cho 	exynos_dsi_enable_clock(dsi);
11367eb8f069SAndrzej Hajda 	exynos_dsi_wait_for_reset(dsi);
11379a320415SYoungJun Cho 	exynos_dsi_set_phy_ctrl(dsi);
11387eb8f069SAndrzej Hajda 	exynos_dsi_init_link(dsi);
11397eb8f069SAndrzej Hajda 
11407eb8f069SAndrzej Hajda 	return 0;
11417eb8f069SAndrzej Hajda }
11427eb8f069SAndrzej Hajda 
1143e17ddeccSYoungJun Cho static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
1144e17ddeccSYoungJun Cho {
1145e17ddeccSYoungJun Cho 	int ret;
1146e17ddeccSYoungJun Cho 
1147e17ddeccSYoungJun Cho 	dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
1148e17ddeccSYoungJun Cho 	if (!gpio_is_valid(dsi->te_gpio)) {
1149e17ddeccSYoungJun Cho 		dev_err(dsi->dev, "no te-gpios specified\n");
1150e17ddeccSYoungJun Cho 		ret = dsi->te_gpio;
1151e17ddeccSYoungJun Cho 		goto out;
1152e17ddeccSYoungJun Cho 	}
1153e17ddeccSYoungJun Cho 
1154e17ddeccSYoungJun Cho 	ret = gpio_request_one(dsi->te_gpio, GPIOF_IN, "te_gpio");
1155e17ddeccSYoungJun Cho 	if (ret) {
1156e17ddeccSYoungJun Cho 		dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1157e17ddeccSYoungJun Cho 		goto out;
1158e17ddeccSYoungJun Cho 	}
1159e17ddeccSYoungJun Cho 
1160e17ddeccSYoungJun Cho 	/*
1161e17ddeccSYoungJun Cho 	 * This TE GPIO IRQ should not be set to IRQ_NOAUTOEN, because panel
1162e17ddeccSYoungJun Cho 	 * calls drm_panel_init() first then calls mipi_dsi_attach() in probe().
1163e17ddeccSYoungJun Cho 	 * It means that te_gpio is invalid when exynos_dsi_enable_irq() is
1164e17ddeccSYoungJun Cho 	 * called by drm_panel_init() before panel is attached.
1165e17ddeccSYoungJun Cho 	 */
1166e17ddeccSYoungJun Cho 	ret = request_threaded_irq(gpio_to_irq(dsi->te_gpio),
1167e17ddeccSYoungJun Cho 					exynos_dsi_te_irq_handler, NULL,
1168e17ddeccSYoungJun Cho 					IRQF_TRIGGER_RISING, "TE", dsi);
1169e17ddeccSYoungJun Cho 	if (ret) {
1170e17ddeccSYoungJun Cho 		dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1171e17ddeccSYoungJun Cho 		gpio_free(dsi->te_gpio);
1172e17ddeccSYoungJun Cho 		goto out;
1173e17ddeccSYoungJun Cho 	}
1174e17ddeccSYoungJun Cho 
1175e17ddeccSYoungJun Cho out:
1176e17ddeccSYoungJun Cho 	return ret;
1177e17ddeccSYoungJun Cho }
1178e17ddeccSYoungJun Cho 
1179e17ddeccSYoungJun Cho static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1180e17ddeccSYoungJun Cho {
1181e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio)) {
1182e17ddeccSYoungJun Cho 		free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1183e17ddeccSYoungJun Cho 		gpio_free(dsi->te_gpio);
1184e17ddeccSYoungJun Cho 		dsi->te_gpio = -ENOENT;
1185e17ddeccSYoungJun Cho 	}
1186e17ddeccSYoungJun Cho }
1187e17ddeccSYoungJun Cho 
11887eb8f069SAndrzej Hajda static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
11897eb8f069SAndrzej Hajda 				  struct mipi_dsi_device *device)
11907eb8f069SAndrzej Hajda {
11917eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
11927eb8f069SAndrzej Hajda 
11937eb8f069SAndrzej Hajda 	dsi->lanes = device->lanes;
11947eb8f069SAndrzej Hajda 	dsi->format = device->format;
11957eb8f069SAndrzej Hajda 	dsi->mode_flags = device->mode_flags;
11967eb8f069SAndrzej Hajda 	dsi->panel_node = device->dev.of_node;
11977eb8f069SAndrzej Hajda 
11987eb8f069SAndrzej Hajda 	if (dsi->connector.dev)
11997eb8f069SAndrzej Hajda 		drm_helper_hpd_irq_event(dsi->connector.dev);
12007eb8f069SAndrzej Hajda 
1201e17ddeccSYoungJun Cho 	/*
1202e17ddeccSYoungJun Cho 	 * This is a temporary solution and should be made by more generic way.
1203e17ddeccSYoungJun Cho 	 *
1204e17ddeccSYoungJun Cho 	 * If attached panel device is for command mode one, dsi should register
1205e17ddeccSYoungJun Cho 	 * TE interrupt handler.
1206e17ddeccSYoungJun Cho 	 */
1207e17ddeccSYoungJun Cho 	if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1208e17ddeccSYoungJun Cho 		int ret = exynos_dsi_register_te_irq(dsi);
1209e17ddeccSYoungJun Cho 
1210e17ddeccSYoungJun Cho 		if (ret)
1211e17ddeccSYoungJun Cho 			return ret;
1212e17ddeccSYoungJun Cho 	}
1213e17ddeccSYoungJun Cho 
12147eb8f069SAndrzej Hajda 	return 0;
12157eb8f069SAndrzej Hajda }
12167eb8f069SAndrzej Hajda 
12177eb8f069SAndrzej Hajda static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
12187eb8f069SAndrzej Hajda 				  struct mipi_dsi_device *device)
12197eb8f069SAndrzej Hajda {
12207eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
12217eb8f069SAndrzej Hajda 
1222e17ddeccSYoungJun Cho 	exynos_dsi_unregister_te_irq(dsi);
1223e17ddeccSYoungJun Cho 
12247eb8f069SAndrzej Hajda 	dsi->panel_node = NULL;
12257eb8f069SAndrzej Hajda 
12267eb8f069SAndrzej Hajda 	if (dsi->connector.dev)
12277eb8f069SAndrzej Hajda 		drm_helper_hpd_irq_event(dsi->connector.dev);
12287eb8f069SAndrzej Hajda 
12297eb8f069SAndrzej Hajda 	return 0;
12307eb8f069SAndrzej Hajda }
12317eb8f069SAndrzej Hajda 
12327eb8f069SAndrzej Hajda /* distinguish between short and long DSI packet types */
12337eb8f069SAndrzej Hajda static bool exynos_dsi_is_short_dsi_type(u8 type)
12347eb8f069SAndrzej Hajda {
12357eb8f069SAndrzej Hajda 	return (type & 0x0f) <= 8;
12367eb8f069SAndrzej Hajda }
12377eb8f069SAndrzej Hajda 
12387eb8f069SAndrzej Hajda static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
1239ed6ff40eSThierry Reding 				        const struct mipi_dsi_msg *msg)
12407eb8f069SAndrzej Hajda {
12417eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
12427eb8f069SAndrzej Hajda 	struct exynos_dsi_transfer xfer;
12437eb8f069SAndrzej Hajda 	int ret;
12447eb8f069SAndrzej Hajda 
12457eb8f069SAndrzej Hajda 	if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
12467eb8f069SAndrzej Hajda 		ret = exynos_dsi_init(dsi);
12477eb8f069SAndrzej Hajda 		if (ret)
12487eb8f069SAndrzej Hajda 			return ret;
12497eb8f069SAndrzej Hajda 		dsi->state |= DSIM_STATE_INITIALIZED;
12507eb8f069SAndrzej Hajda 	}
12517eb8f069SAndrzej Hajda 
12527eb8f069SAndrzej Hajda 	if (msg->tx_len == 0)
12537eb8f069SAndrzej Hajda 		return -EINVAL;
12547eb8f069SAndrzej Hajda 
12557eb8f069SAndrzej Hajda 	xfer.data_id = msg->type | (msg->channel << 6);
12567eb8f069SAndrzej Hajda 
12577eb8f069SAndrzej Hajda 	if (exynos_dsi_is_short_dsi_type(msg->type)) {
12587eb8f069SAndrzej Hajda 		const char *tx_buf = msg->tx_buf;
12597eb8f069SAndrzej Hajda 
12607eb8f069SAndrzej Hajda 		if (msg->tx_len > 2)
12617eb8f069SAndrzej Hajda 			return -EINVAL;
12627eb8f069SAndrzej Hajda 		xfer.tx_len = 0;
12637eb8f069SAndrzej Hajda 		xfer.data[0] = tx_buf[0];
12647eb8f069SAndrzej Hajda 		xfer.data[1] = (msg->tx_len == 2) ? tx_buf[1] : 0;
12657eb8f069SAndrzej Hajda 	} else {
12667eb8f069SAndrzej Hajda 		xfer.tx_len = msg->tx_len;
12677eb8f069SAndrzej Hajda 		xfer.data[0] = msg->tx_len & 0xff;
12687eb8f069SAndrzej Hajda 		xfer.data[1] = msg->tx_len >> 8;
12697eb8f069SAndrzej Hajda 		xfer.tx_payload = msg->tx_buf;
12707eb8f069SAndrzej Hajda 	}
12717eb8f069SAndrzej Hajda 
12727eb8f069SAndrzej Hajda 	xfer.rx_len = msg->rx_len;
12737eb8f069SAndrzej Hajda 	xfer.rx_payload = msg->rx_buf;
12747eb8f069SAndrzej Hajda 	xfer.flags = msg->flags;
12757eb8f069SAndrzej Hajda 
12767eb8f069SAndrzej Hajda 	ret = exynos_dsi_transfer(dsi, &xfer);
12777eb8f069SAndrzej Hajda 	return (ret < 0) ? ret : xfer.rx_done;
12787eb8f069SAndrzej Hajda }
12797eb8f069SAndrzej Hajda 
12807eb8f069SAndrzej Hajda static const struct mipi_dsi_host_ops exynos_dsi_ops = {
12817eb8f069SAndrzej Hajda 	.attach = exynos_dsi_host_attach,
12827eb8f069SAndrzej Hajda 	.detach = exynos_dsi_host_detach,
12837eb8f069SAndrzej Hajda 	.transfer = exynos_dsi_host_transfer,
12847eb8f069SAndrzej Hajda };
12857eb8f069SAndrzej Hajda 
12867eb8f069SAndrzej Hajda static int exynos_dsi_poweron(struct exynos_dsi *dsi)
12877eb8f069SAndrzej Hajda {
12887eb8f069SAndrzej Hajda 	int ret;
12897eb8f069SAndrzej Hajda 
12907eb8f069SAndrzej Hajda 	ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
12917eb8f069SAndrzej Hajda 	if (ret < 0) {
12927eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
12937eb8f069SAndrzej Hajda 		return ret;
12947eb8f069SAndrzej Hajda 	}
12957eb8f069SAndrzej Hajda 
12967eb8f069SAndrzej Hajda 	ret = clk_prepare_enable(dsi->bus_clk);
12977eb8f069SAndrzej Hajda 	if (ret < 0) {
12987eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "cannot enable bus clock %d\n", ret);
12997eb8f069SAndrzej Hajda 		goto err_bus_clk;
13007eb8f069SAndrzej Hajda 	}
13017eb8f069SAndrzej Hajda 
13027eb8f069SAndrzej Hajda 	ret = clk_prepare_enable(dsi->pll_clk);
13037eb8f069SAndrzej Hajda 	if (ret < 0) {
13047eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "cannot enable pll clock %d\n", ret);
13057eb8f069SAndrzej Hajda 		goto err_pll_clk;
13067eb8f069SAndrzej Hajda 	}
13077eb8f069SAndrzej Hajda 
13087eb8f069SAndrzej Hajda 	ret = phy_power_on(dsi->phy);
13097eb8f069SAndrzej Hajda 	if (ret < 0) {
13107eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "cannot enable phy %d\n", ret);
13117eb8f069SAndrzej Hajda 		goto err_phy;
13127eb8f069SAndrzej Hajda 	}
13137eb8f069SAndrzej Hajda 
13147eb8f069SAndrzej Hajda 	return 0;
13157eb8f069SAndrzej Hajda 
13167eb8f069SAndrzej Hajda err_phy:
13177eb8f069SAndrzej Hajda 	clk_disable_unprepare(dsi->pll_clk);
13187eb8f069SAndrzej Hajda err_pll_clk:
13197eb8f069SAndrzej Hajda 	clk_disable_unprepare(dsi->bus_clk);
13207eb8f069SAndrzej Hajda err_bus_clk:
13217eb8f069SAndrzej Hajda 	regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
13227eb8f069SAndrzej Hajda 
13237eb8f069SAndrzej Hajda 	return ret;
13247eb8f069SAndrzej Hajda }
13257eb8f069SAndrzej Hajda 
13267eb8f069SAndrzej Hajda static void exynos_dsi_poweroff(struct exynos_dsi *dsi)
13277eb8f069SAndrzej Hajda {
13287eb8f069SAndrzej Hajda 	int ret;
13297eb8f069SAndrzej Hajda 
13307eb8f069SAndrzej Hajda 	usleep_range(10000, 20000);
13317eb8f069SAndrzej Hajda 
13327eb8f069SAndrzej Hajda 	if (dsi->state & DSIM_STATE_INITIALIZED) {
13337eb8f069SAndrzej Hajda 		dsi->state &= ~DSIM_STATE_INITIALIZED;
13347eb8f069SAndrzej Hajda 
13357eb8f069SAndrzej Hajda 		exynos_dsi_disable_clock(dsi);
13367eb8f069SAndrzej Hajda 
1337e17ddeccSYoungJun Cho 		exynos_dsi_disable_irq(dsi);
13387eb8f069SAndrzej Hajda 	}
13397eb8f069SAndrzej Hajda 
13407eb8f069SAndrzej Hajda 	dsi->state &= ~DSIM_STATE_CMD_LPM;
13417eb8f069SAndrzej Hajda 
13427eb8f069SAndrzej Hajda 	phy_power_off(dsi->phy);
13437eb8f069SAndrzej Hajda 
13447eb8f069SAndrzej Hajda 	clk_disable_unprepare(dsi->pll_clk);
13457eb8f069SAndrzej Hajda 	clk_disable_unprepare(dsi->bus_clk);
13467eb8f069SAndrzej Hajda 
13477eb8f069SAndrzej Hajda 	ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
13487eb8f069SAndrzej Hajda 	if (ret < 0)
13497eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
13507eb8f069SAndrzej Hajda }
13517eb8f069SAndrzej Hajda 
13527eb8f069SAndrzej Hajda static int exynos_dsi_enable(struct exynos_dsi *dsi)
13537eb8f069SAndrzej Hajda {
13547eb8f069SAndrzej Hajda 	int ret;
13557eb8f069SAndrzej Hajda 
13567eb8f069SAndrzej Hajda 	if (dsi->state & DSIM_STATE_ENABLED)
13577eb8f069SAndrzej Hajda 		return 0;
13587eb8f069SAndrzej Hajda 
13597eb8f069SAndrzej Hajda 	ret = exynos_dsi_poweron(dsi);
13607eb8f069SAndrzej Hajda 	if (ret < 0)
13617eb8f069SAndrzej Hajda 		return ret;
13627eb8f069SAndrzej Hajda 
1363cdfb8694SAjay Kumar 	ret = drm_panel_prepare(dsi->panel);
13647eb8f069SAndrzej Hajda 	if (ret < 0) {
13657eb8f069SAndrzej Hajda 		exynos_dsi_poweroff(dsi);
13667eb8f069SAndrzej Hajda 		return ret;
13677eb8f069SAndrzej Hajda 	}
13687eb8f069SAndrzej Hajda 
13697eb8f069SAndrzej Hajda 	exynos_dsi_set_display_mode(dsi);
13707eb8f069SAndrzej Hajda 	exynos_dsi_set_display_enable(dsi, true);
13717eb8f069SAndrzej Hajda 
1372cdfb8694SAjay Kumar 	ret = drm_panel_enable(dsi->panel);
1373cdfb8694SAjay Kumar 	if (ret < 0) {
1374cdfb8694SAjay Kumar 		exynos_dsi_set_display_enable(dsi, false);
1375cdfb8694SAjay Kumar 		drm_panel_unprepare(dsi->panel);
1376cdfb8694SAjay Kumar 		exynos_dsi_poweroff(dsi);
1377cdfb8694SAjay Kumar 		return ret;
1378cdfb8694SAjay Kumar 	}
1379cdfb8694SAjay Kumar 
13807eb8f069SAndrzej Hajda 	dsi->state |= DSIM_STATE_ENABLED;
13817eb8f069SAndrzej Hajda 
13827eb8f069SAndrzej Hajda 	return 0;
13837eb8f069SAndrzej Hajda }
13847eb8f069SAndrzej Hajda 
13857eb8f069SAndrzej Hajda static void exynos_dsi_disable(struct exynos_dsi *dsi)
13867eb8f069SAndrzej Hajda {
13877eb8f069SAndrzej Hajda 	if (!(dsi->state & DSIM_STATE_ENABLED))
13887eb8f069SAndrzej Hajda 		return;
13897eb8f069SAndrzej Hajda 
13907eb8f069SAndrzej Hajda 	drm_panel_disable(dsi->panel);
1391cdfb8694SAjay Kumar 	exynos_dsi_set_display_enable(dsi, false);
1392cdfb8694SAjay Kumar 	drm_panel_unprepare(dsi->panel);
13937eb8f069SAndrzej Hajda 	exynos_dsi_poweroff(dsi);
13947eb8f069SAndrzej Hajda 
13957eb8f069SAndrzej Hajda 	dsi->state &= ~DSIM_STATE_ENABLED;
13967eb8f069SAndrzej Hajda }
13977eb8f069SAndrzej Hajda 
13987eb8f069SAndrzej Hajda static void exynos_dsi_dpms(struct exynos_drm_display *display, int mode)
13997eb8f069SAndrzej Hajda {
14007eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = display->ctx;
14017eb8f069SAndrzej Hajda 
14027eb8f069SAndrzej Hajda 	if (dsi->panel) {
14037eb8f069SAndrzej Hajda 		switch (mode) {
14047eb8f069SAndrzej Hajda 		case DRM_MODE_DPMS_ON:
14057eb8f069SAndrzej Hajda 			exynos_dsi_enable(dsi);
14067eb8f069SAndrzej Hajda 			break;
14077eb8f069SAndrzej Hajda 		case DRM_MODE_DPMS_STANDBY:
14087eb8f069SAndrzej Hajda 		case DRM_MODE_DPMS_SUSPEND:
14097eb8f069SAndrzej Hajda 		case DRM_MODE_DPMS_OFF:
14107eb8f069SAndrzej Hajda 			exynos_dsi_disable(dsi);
14117eb8f069SAndrzej Hajda 			break;
14127eb8f069SAndrzej Hajda 		default:
14137eb8f069SAndrzej Hajda 			break;
14147eb8f069SAndrzej Hajda 		}
14157eb8f069SAndrzej Hajda 	}
14167eb8f069SAndrzej Hajda }
14177eb8f069SAndrzej Hajda 
14187eb8f069SAndrzej Hajda static enum drm_connector_status
14197eb8f069SAndrzej Hajda exynos_dsi_detect(struct drm_connector *connector, bool force)
14207eb8f069SAndrzej Hajda {
14217eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = connector_to_dsi(connector);
14227eb8f069SAndrzej Hajda 
14237eb8f069SAndrzej Hajda 	if (!dsi->panel) {
14247eb8f069SAndrzej Hajda 		dsi->panel = of_drm_find_panel(dsi->panel_node);
14257eb8f069SAndrzej Hajda 		if (dsi->panel)
14267eb8f069SAndrzej Hajda 			drm_panel_attach(dsi->panel, &dsi->connector);
14277eb8f069SAndrzej Hajda 	} else if (!dsi->panel_node) {
14287eb8f069SAndrzej Hajda 		struct exynos_drm_display *display;
14297eb8f069SAndrzej Hajda 
14307eb8f069SAndrzej Hajda 		display = platform_get_drvdata(to_platform_device(dsi->dev));
14317eb8f069SAndrzej Hajda 		exynos_dsi_dpms(display, DRM_MODE_DPMS_OFF);
14327eb8f069SAndrzej Hajda 		drm_panel_detach(dsi->panel);
14337eb8f069SAndrzej Hajda 		dsi->panel = NULL;
14347eb8f069SAndrzej Hajda 	}
14357eb8f069SAndrzej Hajda 
14367eb8f069SAndrzej Hajda 	if (dsi->panel)
14377eb8f069SAndrzej Hajda 		return connector_status_connected;
14387eb8f069SAndrzej Hajda 
14397eb8f069SAndrzej Hajda 	return connector_status_disconnected;
14407eb8f069SAndrzej Hajda }
14417eb8f069SAndrzej Hajda 
14427eb8f069SAndrzej Hajda static void exynos_dsi_connector_destroy(struct drm_connector *connector)
14437eb8f069SAndrzej Hajda {
14440ae46015SAndrzej Hajda 	drm_connector_unregister(connector);
14450ae46015SAndrzej Hajda 	drm_connector_cleanup(connector);
14460ae46015SAndrzej Hajda 	connector->dev = NULL;
14477eb8f069SAndrzej Hajda }
14487eb8f069SAndrzej Hajda 
14497eb8f069SAndrzej Hajda static struct drm_connector_funcs exynos_dsi_connector_funcs = {
14507eb8f069SAndrzej Hajda 	.dpms = drm_helper_connector_dpms,
14517eb8f069SAndrzej Hajda 	.detect = exynos_dsi_detect,
14527eb8f069SAndrzej Hajda 	.fill_modes = drm_helper_probe_single_connector_modes,
14537eb8f069SAndrzej Hajda 	.destroy = exynos_dsi_connector_destroy,
14547eb8f069SAndrzej Hajda };
14557eb8f069SAndrzej Hajda 
14567eb8f069SAndrzej Hajda static int exynos_dsi_get_modes(struct drm_connector *connector)
14577eb8f069SAndrzej Hajda {
14587eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = connector_to_dsi(connector);
14597eb8f069SAndrzej Hajda 
14607eb8f069SAndrzej Hajda 	if (dsi->panel)
14617eb8f069SAndrzej Hajda 		return dsi->panel->funcs->get_modes(dsi->panel);
14627eb8f069SAndrzej Hajda 
14637eb8f069SAndrzej Hajda 	return 0;
14647eb8f069SAndrzej Hajda }
14657eb8f069SAndrzej Hajda 
14667eb8f069SAndrzej Hajda static int exynos_dsi_mode_valid(struct drm_connector *connector,
14677eb8f069SAndrzej Hajda 				 struct drm_display_mode *mode)
14687eb8f069SAndrzej Hajda {
14697eb8f069SAndrzej Hajda 	return MODE_OK;
14707eb8f069SAndrzej Hajda }
14717eb8f069SAndrzej Hajda 
14727eb8f069SAndrzej Hajda static struct drm_encoder *
14737eb8f069SAndrzej Hajda exynos_dsi_best_encoder(struct drm_connector *connector)
14747eb8f069SAndrzej Hajda {
14757eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = connector_to_dsi(connector);
14767eb8f069SAndrzej Hajda 
14777eb8f069SAndrzej Hajda 	return dsi->encoder;
14787eb8f069SAndrzej Hajda }
14797eb8f069SAndrzej Hajda 
14807eb8f069SAndrzej Hajda static struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
14817eb8f069SAndrzej Hajda 	.get_modes = exynos_dsi_get_modes,
14827eb8f069SAndrzej Hajda 	.mode_valid = exynos_dsi_mode_valid,
14837eb8f069SAndrzej Hajda 	.best_encoder = exynos_dsi_best_encoder,
14847eb8f069SAndrzej Hajda };
14857eb8f069SAndrzej Hajda 
14867eb8f069SAndrzej Hajda static int exynos_dsi_create_connector(struct exynos_drm_display *display,
14877eb8f069SAndrzej Hajda 				       struct drm_encoder *encoder)
14887eb8f069SAndrzej Hajda {
14897eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = display->ctx;
14907eb8f069SAndrzej Hajda 	struct drm_connector *connector = &dsi->connector;
14917eb8f069SAndrzej Hajda 	int ret;
14927eb8f069SAndrzej Hajda 
14937eb8f069SAndrzej Hajda 	dsi->encoder = encoder;
14947eb8f069SAndrzej Hajda 
14957eb8f069SAndrzej Hajda 	connector->polled = DRM_CONNECTOR_POLL_HPD;
14967eb8f069SAndrzej Hajda 
14977eb8f069SAndrzej Hajda 	ret = drm_connector_init(encoder->dev, connector,
14987eb8f069SAndrzej Hajda 				 &exynos_dsi_connector_funcs,
14997eb8f069SAndrzej Hajda 				 DRM_MODE_CONNECTOR_DSI);
15007eb8f069SAndrzej Hajda 	if (ret) {
15017eb8f069SAndrzej Hajda 		DRM_ERROR("Failed to initialize connector with drm\n");
15027eb8f069SAndrzej Hajda 		return ret;
15037eb8f069SAndrzej Hajda 	}
15047eb8f069SAndrzej Hajda 
15057eb8f069SAndrzej Hajda 	drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
150634ea3d38SThomas Wood 	drm_connector_register(connector);
15077eb8f069SAndrzej Hajda 	drm_mode_connector_attach_encoder(connector, encoder);
15087eb8f069SAndrzej Hajda 
15097eb8f069SAndrzej Hajda 	return 0;
15107eb8f069SAndrzej Hajda }
15117eb8f069SAndrzej Hajda 
15127eb8f069SAndrzej Hajda static void exynos_dsi_mode_set(struct exynos_drm_display *display,
15137eb8f069SAndrzej Hajda 			 struct drm_display_mode *mode)
15147eb8f069SAndrzej Hajda {
15157eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = display->ctx;
15167eb8f069SAndrzej Hajda 	struct videomode *vm = &dsi->vm;
15177eb8f069SAndrzej Hajda 
15187eb8f069SAndrzej Hajda 	vm->hactive = mode->hdisplay;
15197eb8f069SAndrzej Hajda 	vm->vactive = mode->vdisplay;
15207eb8f069SAndrzej Hajda 	vm->vfront_porch = mode->vsync_start - mode->vdisplay;
15217eb8f069SAndrzej Hajda 	vm->vback_porch = mode->vtotal - mode->vsync_end;
15227eb8f069SAndrzej Hajda 	vm->vsync_len = mode->vsync_end - mode->vsync_start;
15237eb8f069SAndrzej Hajda 	vm->hfront_porch = mode->hsync_start - mode->hdisplay;
15247eb8f069SAndrzej Hajda 	vm->hback_porch = mode->htotal - mode->hsync_end;
15257eb8f069SAndrzej Hajda 	vm->hsync_len = mode->hsync_end - mode->hsync_start;
15267eb8f069SAndrzej Hajda }
15277eb8f069SAndrzej Hajda 
15287eb8f069SAndrzej Hajda static struct exynos_drm_display_ops exynos_dsi_display_ops = {
15297eb8f069SAndrzej Hajda 	.create_connector = exynos_dsi_create_connector,
15307eb8f069SAndrzej Hajda 	.mode_set = exynos_dsi_mode_set,
15317eb8f069SAndrzej Hajda 	.dpms = exynos_dsi_dpms
15327eb8f069SAndrzej Hajda };
15337eb8f069SAndrzej Hajda 
15347eb8f069SAndrzej Hajda static struct exynos_drm_display exynos_dsi_display = {
15357eb8f069SAndrzej Hajda 	.type = EXYNOS_DISPLAY_TYPE_LCD,
15367eb8f069SAndrzej Hajda 	.ops = &exynos_dsi_display_ops,
15377eb8f069SAndrzej Hajda };
1538bd024b86SSjoerd Simons MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
15397eb8f069SAndrzej Hajda 
15407eb8f069SAndrzej Hajda /* of_* functions will be removed after merge of of_graph patches */
15417eb8f069SAndrzej Hajda static struct device_node *
15427eb8f069SAndrzej Hajda of_get_child_by_name_reg(struct device_node *parent, const char *name, u32 reg)
15437eb8f069SAndrzej Hajda {
15447eb8f069SAndrzej Hajda 	struct device_node *np;
15457eb8f069SAndrzej Hajda 
15467eb8f069SAndrzej Hajda 	for_each_child_of_node(parent, np) {
15477eb8f069SAndrzej Hajda 		u32 r;
15487eb8f069SAndrzej Hajda 
15497eb8f069SAndrzej Hajda 		if (!np->name || of_node_cmp(np->name, name))
15507eb8f069SAndrzej Hajda 			continue;
15517eb8f069SAndrzej Hajda 
15527eb8f069SAndrzej Hajda 		if (of_property_read_u32(np, "reg", &r) < 0)
15537eb8f069SAndrzej Hajda 			r = 0;
15547eb8f069SAndrzej Hajda 
15557eb8f069SAndrzej Hajda 		if (reg == r)
15567eb8f069SAndrzej Hajda 			break;
15577eb8f069SAndrzej Hajda 	}
15587eb8f069SAndrzej Hajda 
15597eb8f069SAndrzej Hajda 	return np;
15607eb8f069SAndrzej Hajda }
15617eb8f069SAndrzej Hajda 
15627eb8f069SAndrzej Hajda static struct device_node *of_graph_get_port_by_reg(struct device_node *parent,
15637eb8f069SAndrzej Hajda 						    u32 reg)
15647eb8f069SAndrzej Hajda {
15657eb8f069SAndrzej Hajda 	struct device_node *ports, *port;
15667eb8f069SAndrzej Hajda 
15677eb8f069SAndrzej Hajda 	ports = of_get_child_by_name(parent, "ports");
15687eb8f069SAndrzej Hajda 	if (ports)
15697eb8f069SAndrzej Hajda 		parent = ports;
15707eb8f069SAndrzej Hajda 
15717eb8f069SAndrzej Hajda 	port = of_get_child_by_name_reg(parent, "port", reg);
15727eb8f069SAndrzej Hajda 
15737eb8f069SAndrzej Hajda 	of_node_put(ports);
15747eb8f069SAndrzej Hajda 
15757eb8f069SAndrzej Hajda 	return port;
15767eb8f069SAndrzej Hajda }
15777eb8f069SAndrzej Hajda 
15787eb8f069SAndrzej Hajda static struct device_node *
15797eb8f069SAndrzej Hajda of_graph_get_endpoint_by_reg(struct device_node *port, u32 reg)
15807eb8f069SAndrzej Hajda {
15817eb8f069SAndrzej Hajda 	return of_get_child_by_name_reg(port, "endpoint", reg);
15827eb8f069SAndrzej Hajda }
15837eb8f069SAndrzej Hajda 
15847eb8f069SAndrzej Hajda static int exynos_dsi_of_read_u32(const struct device_node *np,
15857eb8f069SAndrzej Hajda 				  const char *propname, u32 *out_value)
15867eb8f069SAndrzej Hajda {
15877eb8f069SAndrzej Hajda 	int ret = of_property_read_u32(np, propname, out_value);
15887eb8f069SAndrzej Hajda 
15897eb8f069SAndrzej Hajda 	if (ret < 0)
15907eb8f069SAndrzej Hajda 		pr_err("%s: failed to get '%s' property\n", np->full_name,
15917eb8f069SAndrzej Hajda 		       propname);
15927eb8f069SAndrzej Hajda 
15937eb8f069SAndrzej Hajda 	return ret;
15947eb8f069SAndrzej Hajda }
15957eb8f069SAndrzej Hajda 
15967eb8f069SAndrzej Hajda enum {
15977eb8f069SAndrzej Hajda 	DSI_PORT_IN,
15987eb8f069SAndrzej Hajda 	DSI_PORT_OUT
15997eb8f069SAndrzej Hajda };
16007eb8f069SAndrzej Hajda 
16017eb8f069SAndrzej Hajda static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
16027eb8f069SAndrzej Hajda {
16037eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
16047eb8f069SAndrzej Hajda 	struct device_node *node = dev->of_node;
16057eb8f069SAndrzej Hajda 	struct device_node *port, *ep;
16067eb8f069SAndrzej Hajda 	int ret;
16077eb8f069SAndrzej Hajda 
16087eb8f069SAndrzej Hajda 	ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
16097eb8f069SAndrzej Hajda 				     &dsi->pll_clk_rate);
16107eb8f069SAndrzej Hajda 	if (ret < 0)
16117eb8f069SAndrzej Hajda 		return ret;
16127eb8f069SAndrzej Hajda 
16137eb8f069SAndrzej Hajda 	port = of_graph_get_port_by_reg(node, DSI_PORT_OUT);
16147eb8f069SAndrzej Hajda 	if (!port) {
16157eb8f069SAndrzej Hajda 		dev_err(dev, "no output port specified\n");
16167eb8f069SAndrzej Hajda 		return -EINVAL;
16177eb8f069SAndrzej Hajda 	}
16187eb8f069SAndrzej Hajda 
16197eb8f069SAndrzej Hajda 	ep = of_graph_get_endpoint_by_reg(port, 0);
16207eb8f069SAndrzej Hajda 	of_node_put(port);
16217eb8f069SAndrzej Hajda 	if (!ep) {
16227eb8f069SAndrzej Hajda 		dev_err(dev, "no endpoint specified in output port\n");
16237eb8f069SAndrzej Hajda 		return -EINVAL;
16247eb8f069SAndrzej Hajda 	}
16257eb8f069SAndrzej Hajda 
16267eb8f069SAndrzej Hajda 	ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
16277eb8f069SAndrzej Hajda 				     &dsi->burst_clk_rate);
16287eb8f069SAndrzej Hajda 	if (ret < 0)
16297eb8f069SAndrzej Hajda 		goto end;
16307eb8f069SAndrzej Hajda 
16317eb8f069SAndrzej Hajda 	ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
16327eb8f069SAndrzej Hajda 				     &dsi->esc_clk_rate);
16337eb8f069SAndrzej Hajda 
16347eb8f069SAndrzej Hajda end:
16357eb8f069SAndrzej Hajda 	of_node_put(ep);
16367eb8f069SAndrzej Hajda 
16377eb8f069SAndrzej Hajda 	return ret;
16387eb8f069SAndrzej Hajda }
16397eb8f069SAndrzej Hajda 
1640f37cd5e8SInki Dae static int exynos_dsi_bind(struct device *dev, struct device *master,
1641f37cd5e8SInki Dae 				void *data)
1642f37cd5e8SInki Dae {
1643f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
1644f37cd5e8SInki Dae 	struct exynos_dsi *dsi;
1645f37cd5e8SInki Dae 	int ret;
1646f37cd5e8SInki Dae 
1647f37cd5e8SInki Dae 	ret = exynos_drm_create_enc_conn(drm_dev, &exynos_dsi_display);
1648f37cd5e8SInki Dae 	if (ret) {
1649f37cd5e8SInki Dae 		DRM_ERROR("Encoder create [%d] failed with %d\n",
1650f37cd5e8SInki Dae 				exynos_dsi_display.type, ret);
1651f37cd5e8SInki Dae 		return ret;
1652f37cd5e8SInki Dae 	}
1653f37cd5e8SInki Dae 
1654f37cd5e8SInki Dae 	dsi = exynos_dsi_display.ctx;
1655f37cd5e8SInki Dae 
1656f37cd5e8SInki Dae 	return mipi_dsi_host_register(&dsi->dsi_host);
1657f37cd5e8SInki Dae }
1658f37cd5e8SInki Dae 
1659f37cd5e8SInki Dae static void exynos_dsi_unbind(struct device *dev, struct device *master,
1660f37cd5e8SInki Dae 				void *data)
1661f37cd5e8SInki Dae {
1662f37cd5e8SInki Dae 	struct exynos_dsi *dsi = exynos_dsi_display.ctx;
1663f37cd5e8SInki Dae 	struct drm_encoder *encoder = dsi->encoder;
1664f37cd5e8SInki Dae 
1665f37cd5e8SInki Dae 	exynos_dsi_dpms(&exynos_dsi_display, DRM_MODE_DPMS_OFF);
1666f37cd5e8SInki Dae 
16670ae46015SAndrzej Hajda 	exynos_dsi_connector_destroy(&dsi->connector);
1668f37cd5e8SInki Dae 	encoder->funcs->destroy(encoder);
16690ae46015SAndrzej Hajda 
16700ae46015SAndrzej Hajda 	mipi_dsi_host_unregister(&dsi->dsi_host);
1671f37cd5e8SInki Dae }
1672f37cd5e8SInki Dae 
1673f37cd5e8SInki Dae static const struct component_ops exynos_dsi_component_ops = {
1674f37cd5e8SInki Dae 	.bind	= exynos_dsi_bind,
1675f37cd5e8SInki Dae 	.unbind	= exynos_dsi_unbind,
1676f37cd5e8SInki Dae };
1677f37cd5e8SInki Dae 
16787eb8f069SAndrzej Hajda static int exynos_dsi_probe(struct platform_device *pdev)
16797eb8f069SAndrzej Hajda {
16807eb8f069SAndrzej Hajda 	struct resource *res;
16817eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi;
16827eb8f069SAndrzej Hajda 	int ret;
16837eb8f069SAndrzej Hajda 
1684df5225bcSInki Dae 	ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR,
1685df5225bcSInki Dae 					exynos_dsi_display.type);
1686df5225bcSInki Dae 	if (ret)
1687df5225bcSInki Dae 		return ret;
1688df5225bcSInki Dae 
16897eb8f069SAndrzej Hajda 	dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
16907eb8f069SAndrzej Hajda 	if (!dsi) {
16917eb8f069SAndrzej Hajda 		dev_err(&pdev->dev, "failed to allocate dsi object.\n");
1692df5225bcSInki Dae 		ret = -ENOMEM;
1693df5225bcSInki Dae 		goto err_del_component;
16947eb8f069SAndrzej Hajda 	}
16957eb8f069SAndrzej Hajda 
1696e17ddeccSYoungJun Cho 	/* To be checked as invalid one */
1697e17ddeccSYoungJun Cho 	dsi->te_gpio = -ENOENT;
1698e17ddeccSYoungJun Cho 
16997eb8f069SAndrzej Hajda 	init_completion(&dsi->completed);
17007eb8f069SAndrzej Hajda 	spin_lock_init(&dsi->transfer_lock);
17017eb8f069SAndrzej Hajda 	INIT_LIST_HEAD(&dsi->transfer_list);
17027eb8f069SAndrzej Hajda 
17037eb8f069SAndrzej Hajda 	dsi->dsi_host.ops = &exynos_dsi_ops;
17047eb8f069SAndrzej Hajda 	dsi->dsi_host.dev = &pdev->dev;
17057eb8f069SAndrzej Hajda 
17067eb8f069SAndrzej Hajda 	dsi->dev = &pdev->dev;
17079a320415SYoungJun Cho 	dsi->driver_data = exynos_dsi_get_driver_data(pdev);
17087eb8f069SAndrzej Hajda 
17097eb8f069SAndrzej Hajda 	ret = exynos_dsi_parse_dt(dsi);
17107eb8f069SAndrzej Hajda 	if (ret)
1711df5225bcSInki Dae 		goto err_del_component;
17127eb8f069SAndrzej Hajda 
17137eb8f069SAndrzej Hajda 	dsi->supplies[0].supply = "vddcore";
17147eb8f069SAndrzej Hajda 	dsi->supplies[1].supply = "vddio";
17157eb8f069SAndrzej Hajda 	ret = devm_regulator_bulk_get(&pdev->dev, ARRAY_SIZE(dsi->supplies),
17167eb8f069SAndrzej Hajda 				      dsi->supplies);
17177eb8f069SAndrzej Hajda 	if (ret) {
17187eb8f069SAndrzej Hajda 		dev_info(&pdev->dev, "failed to get regulators: %d\n", ret);
17197eb8f069SAndrzej Hajda 		return -EPROBE_DEFER;
17207eb8f069SAndrzej Hajda 	}
17217eb8f069SAndrzej Hajda 
17227eb8f069SAndrzej Hajda 	dsi->pll_clk = devm_clk_get(&pdev->dev, "pll_clk");
17237eb8f069SAndrzej Hajda 	if (IS_ERR(dsi->pll_clk)) {
17247eb8f069SAndrzej Hajda 		dev_info(&pdev->dev, "failed to get dsi pll input clock\n");
1725df5225bcSInki Dae 		ret = PTR_ERR(dsi->pll_clk);
1726df5225bcSInki Dae 		goto err_del_component;
17277eb8f069SAndrzej Hajda 	}
17287eb8f069SAndrzej Hajda 
17297eb8f069SAndrzej Hajda 	dsi->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
17307eb8f069SAndrzej Hajda 	if (IS_ERR(dsi->bus_clk)) {
17317eb8f069SAndrzej Hajda 		dev_info(&pdev->dev, "failed to get dsi bus clock\n");
1732df5225bcSInki Dae 		ret = PTR_ERR(dsi->bus_clk);
1733df5225bcSInki Dae 		goto err_del_component;
17347eb8f069SAndrzej Hajda 	}
17357eb8f069SAndrzej Hajda 
17367eb8f069SAndrzej Hajda 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
17377eb8f069SAndrzej Hajda 	dsi->reg_base = devm_ioremap_resource(&pdev->dev, res);
1738293d3f6aSJingoo Han 	if (IS_ERR(dsi->reg_base)) {
17397eb8f069SAndrzej Hajda 		dev_err(&pdev->dev, "failed to remap io region\n");
1740df5225bcSInki Dae 		ret = PTR_ERR(dsi->reg_base);
1741df5225bcSInki Dae 		goto err_del_component;
17427eb8f069SAndrzej Hajda 	}
17437eb8f069SAndrzej Hajda 
17447eb8f069SAndrzej Hajda 	dsi->phy = devm_phy_get(&pdev->dev, "dsim");
17457eb8f069SAndrzej Hajda 	if (IS_ERR(dsi->phy)) {
17467eb8f069SAndrzej Hajda 		dev_info(&pdev->dev, "failed to get dsim phy\n");
1747df5225bcSInki Dae 		ret = PTR_ERR(dsi->phy);
1748df5225bcSInki Dae 		goto err_del_component;
17497eb8f069SAndrzej Hajda 	}
17507eb8f069SAndrzej Hajda 
17517eb8f069SAndrzej Hajda 	dsi->irq = platform_get_irq(pdev, 0);
17527eb8f069SAndrzej Hajda 	if (dsi->irq < 0) {
17537eb8f069SAndrzej Hajda 		dev_err(&pdev->dev, "failed to request dsi irq resource\n");
1754df5225bcSInki Dae 		ret = dsi->irq;
1755df5225bcSInki Dae 		goto err_del_component;
17567eb8f069SAndrzej Hajda 	}
17577eb8f069SAndrzej Hajda 
17587eb8f069SAndrzej Hajda 	irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
17597eb8f069SAndrzej Hajda 	ret = devm_request_threaded_irq(&pdev->dev, dsi->irq, NULL,
17607eb8f069SAndrzej Hajda 					exynos_dsi_irq, IRQF_ONESHOT,
17617eb8f069SAndrzej Hajda 					dev_name(&pdev->dev), dsi);
17627eb8f069SAndrzej Hajda 	if (ret) {
17637eb8f069SAndrzej Hajda 		dev_err(&pdev->dev, "failed to request dsi irq\n");
1764df5225bcSInki Dae 		goto err_del_component;
17657eb8f069SAndrzej Hajda 	}
17667eb8f069SAndrzej Hajda 
17677eb8f069SAndrzej Hajda 	exynos_dsi_display.ctx = dsi;
17687eb8f069SAndrzej Hajda 
17697eb8f069SAndrzej Hajda 	platform_set_drvdata(pdev, &exynos_dsi_display);
17707eb8f069SAndrzej Hajda 
1771df5225bcSInki Dae 	ret = component_add(&pdev->dev, &exynos_dsi_component_ops);
1772df5225bcSInki Dae 	if (ret)
1773df5225bcSInki Dae 		goto err_del_component;
1774df5225bcSInki Dae 
1775df5225bcSInki Dae 	return ret;
1776df5225bcSInki Dae 
1777df5225bcSInki Dae err_del_component:
1778df5225bcSInki Dae 	exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
1779df5225bcSInki Dae 	return ret;
17807eb8f069SAndrzej Hajda }
17817eb8f069SAndrzej Hajda 
17827eb8f069SAndrzej Hajda static int exynos_dsi_remove(struct platform_device *pdev)
17837eb8f069SAndrzej Hajda {
1784df5225bcSInki Dae 	component_del(&pdev->dev, &exynos_dsi_component_ops);
1785df5225bcSInki Dae 	exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
1786df5225bcSInki Dae 
17877eb8f069SAndrzej Hajda 	return 0;
17887eb8f069SAndrzej Hajda }
17897eb8f069SAndrzej Hajda 
17907eb8f069SAndrzej Hajda struct platform_driver dsi_driver = {
17917eb8f069SAndrzej Hajda 	.probe = exynos_dsi_probe,
17927eb8f069SAndrzej Hajda 	.remove = exynos_dsi_remove,
17937eb8f069SAndrzej Hajda 	.driver = {
17947eb8f069SAndrzej Hajda 		   .name = "exynos-dsi",
17957eb8f069SAndrzej Hajda 		   .owner = THIS_MODULE,
17967eb8f069SAndrzej Hajda 		   .of_match_table = exynos_dsi_of_match,
17977eb8f069SAndrzej Hajda 	},
17987eb8f069SAndrzej Hajda };
17997eb8f069SAndrzej Hajda 
18007eb8f069SAndrzej Hajda MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
18017eb8f069SAndrzej Hajda MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
18027eb8f069SAndrzej Hajda MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
18037eb8f069SAndrzej Hajda MODULE_LICENSE("GPL v2");
1804