17eb8f069SAndrzej Hajda /*
27eb8f069SAndrzej Hajda  * Samsung SoC MIPI DSI Master driver.
37eb8f069SAndrzej Hajda  *
47eb8f069SAndrzej Hajda  * Copyright (c) 2014 Samsung Electronics Co., Ltd
57eb8f069SAndrzej Hajda  *
67eb8f069SAndrzej Hajda  * Contacts: Tomasz Figa <t.figa@samsung.com>
77eb8f069SAndrzej Hajda  *
87eb8f069SAndrzej Hajda  * This program is free software; you can redistribute it and/or modify
97eb8f069SAndrzej Hajda  * it under the terms of the GNU General Public License version 2 as
107eb8f069SAndrzej Hajda  * published by the Free Software Foundation.
117eb8f069SAndrzej Hajda */
127eb8f069SAndrzej Hajda 
136c81e96dSAndrzej Hajda #include <asm/unaligned.h>
146c81e96dSAndrzej Hajda 
157eb8f069SAndrzej Hajda #include <drm/drmP.h>
167eb8f069SAndrzej Hajda #include <drm/drm_crtc_helper.h>
177eb8f069SAndrzej Hajda #include <drm/drm_mipi_dsi.h>
187eb8f069SAndrzej Hajda #include <drm/drm_panel.h>
194ea9526bSGustavo Padovan #include <drm/drm_atomic_helper.h>
207eb8f069SAndrzej Hajda 
217eb8f069SAndrzej Hajda #include <linux/clk.h>
22e17ddeccSYoungJun Cho #include <linux/gpio/consumer.h>
237eb8f069SAndrzej Hajda #include <linux/irq.h>
249a320415SYoungJun Cho #include <linux/of_device.h>
25e17ddeccSYoungJun Cho #include <linux/of_gpio.h>
26f5f3b9baSHyungwon Hwang #include <linux/of_graph.h>
277eb8f069SAndrzej Hajda #include <linux/phy/phy.h>
287eb8f069SAndrzej Hajda #include <linux/regulator/consumer.h>
29f37cd5e8SInki Dae #include <linux/component.h>
307eb8f069SAndrzej Hajda 
317eb8f069SAndrzej Hajda #include <video/mipi_display.h>
327eb8f069SAndrzej Hajda #include <video/videomode.h>
337eb8f069SAndrzej Hajda 
34e17ddeccSYoungJun Cho #include "exynos_drm_crtc.h"
357eb8f069SAndrzej Hajda #include "exynos_drm_drv.h"
367eb8f069SAndrzej Hajda 
377eb8f069SAndrzej Hajda /* returns true iff both arguments logically differs */
387eb8f069SAndrzej Hajda #define NEQV(a, b) (!(a) ^ !(b))
397eb8f069SAndrzej Hajda 
407eb8f069SAndrzej Hajda /* DSIM_STATUS */
417eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_DAT(x)		(((x) & 0xf) << 0)
427eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CLK		(1 << 8)
437eb8f069SAndrzej Hajda #define DSIM_TX_READY_HS_CLK		(1 << 10)
447eb8f069SAndrzej Hajda #define DSIM_PLL_STABLE			(1 << 31)
457eb8f069SAndrzej Hajda 
467eb8f069SAndrzej Hajda /* DSIM_SWRST */
477eb8f069SAndrzej Hajda #define DSIM_FUNCRST			(1 << 16)
487eb8f069SAndrzej Hajda #define DSIM_SWRST			(1 << 0)
497eb8f069SAndrzej Hajda 
507eb8f069SAndrzej Hajda /* DSIM_TIMEOUT */
517eb8f069SAndrzej Hajda #define DSIM_LPDR_TIMEOUT(x)		((x) << 0)
527eb8f069SAndrzej Hajda #define DSIM_BTA_TIMEOUT(x)		((x) << 16)
537eb8f069SAndrzej Hajda 
547eb8f069SAndrzej Hajda /* DSIM_CLKCTRL */
557eb8f069SAndrzej Hajda #define DSIM_ESC_PRESCALER(x)		(((x) & 0xffff) << 0)
567eb8f069SAndrzej Hajda #define DSIM_ESC_PRESCALER_MASK		(0xffff << 0)
577eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_CLK	(1 << 19)
587eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_DATA(x)	(((x) & 0xf) << 20)
597eb8f069SAndrzej Hajda #define DSIM_LANE_ESC_CLK_EN_DATA_MASK	(0xf << 20)
607eb8f069SAndrzej Hajda #define DSIM_BYTE_CLKEN			(1 << 24)
617eb8f069SAndrzej Hajda #define DSIM_BYTE_CLK_SRC(x)		(((x) & 0x3) << 25)
627eb8f069SAndrzej Hajda #define DSIM_BYTE_CLK_SRC_MASK		(0x3 << 25)
637eb8f069SAndrzej Hajda #define DSIM_PLL_BYPASS			(1 << 27)
647eb8f069SAndrzej Hajda #define DSIM_ESC_CLKEN			(1 << 28)
657eb8f069SAndrzej Hajda #define DSIM_TX_REQUEST_HSCLK		(1 << 31)
667eb8f069SAndrzej Hajda 
677eb8f069SAndrzej Hajda /* DSIM_CONFIG */
687eb8f069SAndrzej Hajda #define DSIM_LANE_EN_CLK		(1 << 0)
697eb8f069SAndrzej Hajda #define DSIM_LANE_EN(x)			(((x) & 0xf) << 1)
707eb8f069SAndrzej Hajda #define DSIM_NUM_OF_DATA_LANE(x)	(((x) & 0x3) << 5)
717eb8f069SAndrzej Hajda #define DSIM_SUB_PIX_FORMAT(x)		(((x) & 0x7) << 8)
727eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_MASK	(0x7 << 12)
737eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB888	(0x7 << 12)
747eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB666	(0x6 << 12)
757eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB666_P	(0x5 << 12)
767eb8f069SAndrzej Hajda #define DSIM_MAIN_PIX_FORMAT_RGB565	(0x4 << 12)
777eb8f069SAndrzej Hajda #define DSIM_SUB_VC			(((x) & 0x3) << 16)
787eb8f069SAndrzej Hajda #define DSIM_MAIN_VC			(((x) & 0x3) << 18)
797eb8f069SAndrzej Hajda #define DSIM_HSA_MODE			(1 << 20)
807eb8f069SAndrzej Hajda #define DSIM_HBP_MODE			(1 << 21)
817eb8f069SAndrzej Hajda #define DSIM_HFP_MODE			(1 << 22)
827eb8f069SAndrzej Hajda #define DSIM_HSE_MODE			(1 << 23)
837eb8f069SAndrzej Hajda #define DSIM_AUTO_MODE			(1 << 24)
847eb8f069SAndrzej Hajda #define DSIM_VIDEO_MODE			(1 << 25)
857eb8f069SAndrzej Hajda #define DSIM_BURST_MODE			(1 << 26)
867eb8f069SAndrzej Hajda #define DSIM_SYNC_INFORM		(1 << 27)
877eb8f069SAndrzej Hajda #define DSIM_EOT_DISABLE		(1 << 28)
887eb8f069SAndrzej Hajda #define DSIM_MFLUSH_VS			(1 << 29)
896bdc92eeSKrzysztof Kozlowski /* This flag is valid only for exynos3250/3472/5260/5430 */
9078d3a8c6SInki Dae #define DSIM_CLKLANE_STOP		(1 << 30)
917eb8f069SAndrzej Hajda 
927eb8f069SAndrzej Hajda /* DSIM_ESCMODE */
937eb8f069SAndrzej Hajda #define DSIM_TX_TRIGGER_RST		(1 << 4)
947eb8f069SAndrzej Hajda #define DSIM_TX_LPDT_LP			(1 << 6)
957eb8f069SAndrzej Hajda #define DSIM_CMD_LPDT_LP		(1 << 7)
967eb8f069SAndrzej Hajda #define DSIM_FORCE_BTA			(1 << 16)
977eb8f069SAndrzej Hajda #define DSIM_FORCE_STOP_STATE		(1 << 20)
987eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CNT(x)		(((x) & 0x7ff) << 21)
997eb8f069SAndrzej Hajda #define DSIM_STOP_STATE_CNT_MASK	(0x7ff << 21)
1007eb8f069SAndrzej Hajda 
1017eb8f069SAndrzej Hajda /* DSIM_MDRESOL */
1027eb8f069SAndrzej Hajda #define DSIM_MAIN_STAND_BY		(1 << 31)
103d668e8bfSHyungwon Hwang #define DSIM_MAIN_VRESOL(x, num_bits)	(((x) & ((1 << (num_bits)) - 1)) << 16)
104d668e8bfSHyungwon Hwang #define DSIM_MAIN_HRESOL(x, num_bits)	(((x) & ((1 << (num_bits)) - 1)) << 0)
1057eb8f069SAndrzej Hajda 
1067eb8f069SAndrzej Hajda /* DSIM_MVPORCH */
1077eb8f069SAndrzej Hajda #define DSIM_CMD_ALLOW(x)		((x) << 28)
1087eb8f069SAndrzej Hajda #define DSIM_STABLE_VFP(x)		((x) << 16)
1097eb8f069SAndrzej Hajda #define DSIM_MAIN_VBP(x)		((x) << 0)
1107eb8f069SAndrzej Hajda #define DSIM_CMD_ALLOW_MASK		(0xf << 28)
1117eb8f069SAndrzej Hajda #define DSIM_STABLE_VFP_MASK		(0x7ff << 16)
1127eb8f069SAndrzej Hajda #define DSIM_MAIN_VBP_MASK		(0x7ff << 0)
1137eb8f069SAndrzej Hajda 
1147eb8f069SAndrzej Hajda /* DSIM_MHPORCH */
1157eb8f069SAndrzej Hajda #define DSIM_MAIN_HFP(x)		((x) << 16)
1167eb8f069SAndrzej Hajda #define DSIM_MAIN_HBP(x)		((x) << 0)
1177eb8f069SAndrzej Hajda #define DSIM_MAIN_HFP_MASK		((0xffff) << 16)
1187eb8f069SAndrzej Hajda #define DSIM_MAIN_HBP_MASK		((0xffff) << 0)
1197eb8f069SAndrzej Hajda 
1207eb8f069SAndrzej Hajda /* DSIM_MSYNC */
1217eb8f069SAndrzej Hajda #define DSIM_MAIN_VSA(x)		((x) << 22)
1227eb8f069SAndrzej Hajda #define DSIM_MAIN_HSA(x)		((x) << 0)
1237eb8f069SAndrzej Hajda #define DSIM_MAIN_VSA_MASK		((0x3ff) << 22)
1247eb8f069SAndrzej Hajda #define DSIM_MAIN_HSA_MASK		((0xffff) << 0)
1257eb8f069SAndrzej Hajda 
1267eb8f069SAndrzej Hajda /* DSIM_SDRESOL */
1277eb8f069SAndrzej Hajda #define DSIM_SUB_STANDY(x)		((x) << 31)
1287eb8f069SAndrzej Hajda #define DSIM_SUB_VRESOL(x)		((x) << 16)
1297eb8f069SAndrzej Hajda #define DSIM_SUB_HRESOL(x)		((x) << 0)
1307eb8f069SAndrzej Hajda #define DSIM_SUB_STANDY_MASK		((0x1) << 31)
1317eb8f069SAndrzej Hajda #define DSIM_SUB_VRESOL_MASK		((0x7ff) << 16)
1327eb8f069SAndrzej Hajda #define DSIM_SUB_HRESOL_MASK		((0x7ff) << 0)
1337eb8f069SAndrzej Hajda 
1347eb8f069SAndrzej Hajda /* DSIM_INTSRC */
1357eb8f069SAndrzej Hajda #define DSIM_INT_PLL_STABLE		(1 << 31)
1367eb8f069SAndrzej Hajda #define DSIM_INT_SW_RST_RELEASE		(1 << 30)
1377eb8f069SAndrzej Hajda #define DSIM_INT_SFR_FIFO_EMPTY		(1 << 29)
138e6f988a4SHyungwon Hwang #define DSIM_INT_SFR_HDR_FIFO_EMPTY	(1 << 28)
1397eb8f069SAndrzej Hajda #define DSIM_INT_BTA			(1 << 25)
1407eb8f069SAndrzej Hajda #define DSIM_INT_FRAME_DONE		(1 << 24)
1417eb8f069SAndrzej Hajda #define DSIM_INT_RX_TIMEOUT		(1 << 21)
1427eb8f069SAndrzej Hajda #define DSIM_INT_BTA_TIMEOUT		(1 << 20)
1437eb8f069SAndrzej Hajda #define DSIM_INT_RX_DONE		(1 << 18)
1447eb8f069SAndrzej Hajda #define DSIM_INT_RX_TE			(1 << 17)
1457eb8f069SAndrzej Hajda #define DSIM_INT_RX_ACK			(1 << 16)
1467eb8f069SAndrzej Hajda #define DSIM_INT_RX_ECC_ERR		(1 << 15)
1477eb8f069SAndrzej Hajda #define DSIM_INT_RX_CRC_ERR		(1 << 14)
1487eb8f069SAndrzej Hajda 
1497eb8f069SAndrzej Hajda /* DSIM_FIFOCTRL */
1507eb8f069SAndrzej Hajda #define DSIM_RX_DATA_FULL		(1 << 25)
1517eb8f069SAndrzej Hajda #define DSIM_RX_DATA_EMPTY		(1 << 24)
1527eb8f069SAndrzej Hajda #define DSIM_SFR_HEADER_FULL		(1 << 23)
1537eb8f069SAndrzej Hajda #define DSIM_SFR_HEADER_EMPTY		(1 << 22)
1547eb8f069SAndrzej Hajda #define DSIM_SFR_PAYLOAD_FULL		(1 << 21)
1557eb8f069SAndrzej Hajda #define DSIM_SFR_PAYLOAD_EMPTY		(1 << 20)
1567eb8f069SAndrzej Hajda #define DSIM_I80_HEADER_FULL		(1 << 19)
1577eb8f069SAndrzej Hajda #define DSIM_I80_HEADER_EMPTY		(1 << 18)
1587eb8f069SAndrzej Hajda #define DSIM_I80_PAYLOAD_FULL		(1 << 17)
1597eb8f069SAndrzej Hajda #define DSIM_I80_PAYLOAD_EMPTY		(1 << 16)
1607eb8f069SAndrzej Hajda #define DSIM_SD_HEADER_FULL		(1 << 15)
1617eb8f069SAndrzej Hajda #define DSIM_SD_HEADER_EMPTY		(1 << 14)
1627eb8f069SAndrzej Hajda #define DSIM_SD_PAYLOAD_FULL		(1 << 13)
1637eb8f069SAndrzej Hajda #define DSIM_SD_PAYLOAD_EMPTY		(1 << 12)
1647eb8f069SAndrzej Hajda #define DSIM_MD_HEADER_FULL		(1 << 11)
1657eb8f069SAndrzej Hajda #define DSIM_MD_HEADER_EMPTY		(1 << 10)
1667eb8f069SAndrzej Hajda #define DSIM_MD_PAYLOAD_FULL		(1 << 9)
1677eb8f069SAndrzej Hajda #define DSIM_MD_PAYLOAD_EMPTY		(1 << 8)
1687eb8f069SAndrzej Hajda #define DSIM_RX_FIFO			(1 << 4)
1697eb8f069SAndrzej Hajda #define DSIM_SFR_FIFO			(1 << 3)
1707eb8f069SAndrzej Hajda #define DSIM_I80_FIFO			(1 << 2)
1717eb8f069SAndrzej Hajda #define DSIM_SD_FIFO			(1 << 1)
1727eb8f069SAndrzej Hajda #define DSIM_MD_FIFO			(1 << 0)
1737eb8f069SAndrzej Hajda 
1747eb8f069SAndrzej Hajda /* DSIM_PHYACCHR */
1757eb8f069SAndrzej Hajda #define DSIM_AFC_EN			(1 << 14)
1767eb8f069SAndrzej Hajda #define DSIM_AFC_CTL(x)			(((x) & 0x7) << 5)
1777eb8f069SAndrzej Hajda 
1787eb8f069SAndrzej Hajda /* DSIM_PLLCTRL */
1797eb8f069SAndrzej Hajda #define DSIM_FREQ_BAND(x)		((x) << 24)
1807eb8f069SAndrzej Hajda #define DSIM_PLL_EN			(1 << 23)
1817eb8f069SAndrzej Hajda #define DSIM_PLL_P(x)			((x) << 13)
1827eb8f069SAndrzej Hajda #define DSIM_PLL_M(x)			((x) << 4)
1837eb8f069SAndrzej Hajda #define DSIM_PLL_S(x)			((x) << 1)
1847eb8f069SAndrzej Hajda 
1859a320415SYoungJun Cho /* DSIM_PHYCTRL */
1869a320415SYoungJun Cho #define DSIM_PHYCTRL_ULPS_EXIT(x)	(((x) & 0x1ff) << 0)
187e6f988a4SHyungwon Hwang #define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP	(1 << 30)
188e6f988a4SHyungwon Hwang #define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP	(1 << 14)
1899a320415SYoungJun Cho 
1909a320415SYoungJun Cho /* DSIM_PHYTIMING */
1919a320415SYoungJun Cho #define DSIM_PHYTIMING_LPX(x)		((x) << 8)
1929a320415SYoungJun Cho #define DSIM_PHYTIMING_HS_EXIT(x)	((x) << 0)
1939a320415SYoungJun Cho 
1949a320415SYoungJun Cho /* DSIM_PHYTIMING1 */
1959a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_PREPARE(x)	((x) << 24)
1969a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_ZERO(x)	((x) << 16)
1979a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_POST(x)	((x) << 8)
1989a320415SYoungJun Cho #define DSIM_PHYTIMING1_CLK_TRAIL(x)	((x) << 0)
1999a320415SYoungJun Cho 
2009a320415SYoungJun Cho /* DSIM_PHYTIMING2 */
2019a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_PREPARE(x)	((x) << 16)
2029a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_ZERO(x)	((x) << 8)
2039a320415SYoungJun Cho #define DSIM_PHYTIMING2_HS_TRAIL(x)	((x) << 0)
2049a320415SYoungJun Cho 
2057eb8f069SAndrzej Hajda #define DSI_MAX_BUS_WIDTH		4
2067eb8f069SAndrzej Hajda #define DSI_NUM_VIRTUAL_CHANNELS	4
2077eb8f069SAndrzej Hajda #define DSI_TX_FIFO_SIZE		2048
2087eb8f069SAndrzej Hajda #define DSI_RX_FIFO_SIZE		256
2097eb8f069SAndrzej Hajda #define DSI_XFER_TIMEOUT_MS		100
2107eb8f069SAndrzej Hajda #define DSI_RX_FIFO_EMPTY		0x30800002
2117eb8f069SAndrzej Hajda 
21226269af9SHyungwon Hwang #define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
21326269af9SHyungwon Hwang 
214e6f988a4SHyungwon Hwang static char *clk_names[5] = { "bus_clk", "sclk_mipi",
215e6f988a4SHyungwon Hwang 	"phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
216e6f988a4SHyungwon Hwang 	"sclk_rgb_vclk_to_dsim0" };
2170ff03fd1SHyungwon Hwang 
2187eb8f069SAndrzej Hajda enum exynos_dsi_transfer_type {
2197eb8f069SAndrzej Hajda 	EXYNOS_DSI_TX,
2207eb8f069SAndrzej Hajda 	EXYNOS_DSI_RX,
2217eb8f069SAndrzej Hajda };
2227eb8f069SAndrzej Hajda 
2237eb8f069SAndrzej Hajda struct exynos_dsi_transfer {
2247eb8f069SAndrzej Hajda 	struct list_head list;
2257eb8f069SAndrzej Hajda 	struct completion completed;
2267eb8f069SAndrzej Hajda 	int result;
2276c81e96dSAndrzej Hajda 	struct mipi_dsi_packet packet;
2287eb8f069SAndrzej Hajda 	u16 flags;
2297eb8f069SAndrzej Hajda 	u16 tx_done;
2307eb8f069SAndrzej Hajda 
2317eb8f069SAndrzej Hajda 	u8 *rx_payload;
2327eb8f069SAndrzej Hajda 	u16 rx_len;
2337eb8f069SAndrzej Hajda 	u16 rx_done;
2347eb8f069SAndrzej Hajda };
2357eb8f069SAndrzej Hajda 
2367eb8f069SAndrzej Hajda #define DSIM_STATE_ENABLED		BIT(0)
2377eb8f069SAndrzej Hajda #define DSIM_STATE_INITIALIZED		BIT(1)
2387eb8f069SAndrzej Hajda #define DSIM_STATE_CMD_LPM		BIT(2)
2390e480f6fSHyungwon Hwang #define DSIM_STATE_VIDOUT_AVAILABLE	BIT(3)
2407eb8f069SAndrzej Hajda 
2419a320415SYoungJun Cho struct exynos_dsi_driver_data {
242b115361eSAndrzej Hajda 	const unsigned int *reg_ofs;
2439a320415SYoungJun Cho 	unsigned int plltmr_reg;
2449a320415SYoungJun Cho 	unsigned int has_freqband:1;
24578d3a8c6SInki Dae 	unsigned int has_clklane_stop:1;
246d668e8bfSHyungwon Hwang 	unsigned int num_clks;
247d668e8bfSHyungwon Hwang 	unsigned int max_freq;
248d668e8bfSHyungwon Hwang 	unsigned int wait_for_reset;
249d668e8bfSHyungwon Hwang 	unsigned int num_bits_resol;
250b115361eSAndrzej Hajda 	const unsigned int *reg_values;
2519a320415SYoungJun Cho };
2529a320415SYoungJun Cho 
2537eb8f069SAndrzej Hajda struct exynos_dsi {
2542b8376c8SGustavo Padovan 	struct drm_encoder encoder;
2557eb8f069SAndrzej Hajda 	struct mipi_dsi_host dsi_host;
2567eb8f069SAndrzej Hajda 	struct drm_connector connector;
2577eb8f069SAndrzej Hajda 	struct drm_panel *panel;
2587eb8f069SAndrzej Hajda 	struct device *dev;
2597eb8f069SAndrzej Hajda 
2607eb8f069SAndrzej Hajda 	void __iomem *reg_base;
2617eb8f069SAndrzej Hajda 	struct phy *phy;
2620ff03fd1SHyungwon Hwang 	struct clk **clks;
2637eb8f069SAndrzej Hajda 	struct regulator_bulk_data supplies[2];
2647eb8f069SAndrzej Hajda 	int irq;
265e17ddeccSYoungJun Cho 	int te_gpio;
2667eb8f069SAndrzej Hajda 
2677eb8f069SAndrzej Hajda 	u32 pll_clk_rate;
2687eb8f069SAndrzej Hajda 	u32 burst_clk_rate;
2697eb8f069SAndrzej Hajda 	u32 esc_clk_rate;
2707eb8f069SAndrzej Hajda 	u32 lanes;
2717eb8f069SAndrzej Hajda 	u32 mode_flags;
2727eb8f069SAndrzej Hajda 	u32 format;
2737eb8f069SAndrzej Hajda 
2747eb8f069SAndrzej Hajda 	int state;
2757eb8f069SAndrzej Hajda 	struct drm_property *brightness;
2767eb8f069SAndrzej Hajda 	struct completion completed;
2777eb8f069SAndrzej Hajda 
2787eb8f069SAndrzej Hajda 	spinlock_t transfer_lock; /* protects transfer_list */
2797eb8f069SAndrzej Hajda 	struct list_head transfer_list;
2809a320415SYoungJun Cho 
2812154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data;
282f5f3b9baSHyungwon Hwang 	struct device_node *bridge_node;
2837eb8f069SAndrzej Hajda };
2847eb8f069SAndrzej Hajda 
2857eb8f069SAndrzej Hajda #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
2867eb8f069SAndrzej Hajda #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
2877eb8f069SAndrzej Hajda 
2882b8376c8SGustavo Padovan static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
2895cd5db80SAndrzej Hajda {
290cf67cc9aSGustavo Padovan 	return container_of(e, struct exynos_dsi, encoder);
2915cd5db80SAndrzej Hajda }
2925cd5db80SAndrzej Hajda 
293d668e8bfSHyungwon Hwang enum reg_idx {
294d668e8bfSHyungwon Hwang 	DSIM_STATUS_REG,	/* Status register */
295d668e8bfSHyungwon Hwang 	DSIM_SWRST_REG,		/* Software reset register */
296d668e8bfSHyungwon Hwang 	DSIM_CLKCTRL_REG,	/* Clock control register */
297d668e8bfSHyungwon Hwang 	DSIM_TIMEOUT_REG,	/* Time out register */
298d668e8bfSHyungwon Hwang 	DSIM_CONFIG_REG,	/* Configuration register */
299d668e8bfSHyungwon Hwang 	DSIM_ESCMODE_REG,	/* Escape mode register */
300d668e8bfSHyungwon Hwang 	DSIM_MDRESOL_REG,
301d668e8bfSHyungwon Hwang 	DSIM_MVPORCH_REG,	/* Main display Vporch register */
302d668e8bfSHyungwon Hwang 	DSIM_MHPORCH_REG,	/* Main display Hporch register */
303d668e8bfSHyungwon Hwang 	DSIM_MSYNC_REG,		/* Main display sync area register */
304d668e8bfSHyungwon Hwang 	DSIM_INTSRC_REG,	/* Interrupt source register */
305d668e8bfSHyungwon Hwang 	DSIM_INTMSK_REG,	/* Interrupt mask register */
306d668e8bfSHyungwon Hwang 	DSIM_PKTHDR_REG,	/* Packet Header FIFO register */
307d668e8bfSHyungwon Hwang 	DSIM_PAYLOAD_REG,	/* Payload FIFO register */
308d668e8bfSHyungwon Hwang 	DSIM_RXFIFO_REG,	/* Read FIFO register */
309d668e8bfSHyungwon Hwang 	DSIM_FIFOCTRL_REG,	/* FIFO status and control register */
310d668e8bfSHyungwon Hwang 	DSIM_PLLCTRL_REG,	/* PLL control register */
311d668e8bfSHyungwon Hwang 	DSIM_PHYCTRL_REG,
312d668e8bfSHyungwon Hwang 	DSIM_PHYTIMING_REG,
313d668e8bfSHyungwon Hwang 	DSIM_PHYTIMING1_REG,
314d668e8bfSHyungwon Hwang 	DSIM_PHYTIMING2_REG,
315d668e8bfSHyungwon Hwang 	NUM_REGS
316d668e8bfSHyungwon Hwang };
317bb32e408SAndrzej Hajda 
318bb32e408SAndrzej Hajda static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
319bb32e408SAndrzej Hajda 				    u32 val)
320bb32e408SAndrzej Hajda {
3216c81e96dSAndrzej Hajda 
322bb32e408SAndrzej Hajda 	writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
323bb32e408SAndrzej Hajda }
324bb32e408SAndrzej Hajda 
325bb32e408SAndrzej Hajda static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
326bb32e408SAndrzej Hajda {
327bb32e408SAndrzej Hajda 	return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
328bb32e408SAndrzej Hajda }
329bb32e408SAndrzej Hajda 
330b115361eSAndrzej Hajda static const unsigned int exynos_reg_ofs[] = {
331d668e8bfSHyungwon Hwang 	[DSIM_STATUS_REG] =  0x00,
332d668e8bfSHyungwon Hwang 	[DSIM_SWRST_REG] =  0x04,
333d668e8bfSHyungwon Hwang 	[DSIM_CLKCTRL_REG] =  0x08,
334d668e8bfSHyungwon Hwang 	[DSIM_TIMEOUT_REG] =  0x0c,
335d668e8bfSHyungwon Hwang 	[DSIM_CONFIG_REG] =  0x10,
336d668e8bfSHyungwon Hwang 	[DSIM_ESCMODE_REG] =  0x14,
337d668e8bfSHyungwon Hwang 	[DSIM_MDRESOL_REG] =  0x18,
338d668e8bfSHyungwon Hwang 	[DSIM_MVPORCH_REG] =  0x1c,
339d668e8bfSHyungwon Hwang 	[DSIM_MHPORCH_REG] =  0x20,
340d668e8bfSHyungwon Hwang 	[DSIM_MSYNC_REG] =  0x24,
341d668e8bfSHyungwon Hwang 	[DSIM_INTSRC_REG] =  0x2c,
342d668e8bfSHyungwon Hwang 	[DSIM_INTMSK_REG] =  0x30,
343d668e8bfSHyungwon Hwang 	[DSIM_PKTHDR_REG] =  0x34,
344d668e8bfSHyungwon Hwang 	[DSIM_PAYLOAD_REG] =  0x38,
345d668e8bfSHyungwon Hwang 	[DSIM_RXFIFO_REG] =  0x3c,
346d668e8bfSHyungwon Hwang 	[DSIM_FIFOCTRL_REG] =  0x44,
347d668e8bfSHyungwon Hwang 	[DSIM_PLLCTRL_REG] =  0x4c,
348d668e8bfSHyungwon Hwang 	[DSIM_PHYCTRL_REG] =  0x5c,
349d668e8bfSHyungwon Hwang 	[DSIM_PHYTIMING_REG] =  0x64,
350d668e8bfSHyungwon Hwang 	[DSIM_PHYTIMING1_REG] =  0x68,
351d668e8bfSHyungwon Hwang 	[DSIM_PHYTIMING2_REG] =  0x6c,
352d668e8bfSHyungwon Hwang };
353d668e8bfSHyungwon Hwang 
354b115361eSAndrzej Hajda static const unsigned int exynos5433_reg_ofs[] = {
355e6f988a4SHyungwon Hwang 	[DSIM_STATUS_REG] = 0x04,
356e6f988a4SHyungwon Hwang 	[DSIM_SWRST_REG] = 0x0C,
357e6f988a4SHyungwon Hwang 	[DSIM_CLKCTRL_REG] = 0x10,
358e6f988a4SHyungwon Hwang 	[DSIM_TIMEOUT_REG] = 0x14,
359e6f988a4SHyungwon Hwang 	[DSIM_CONFIG_REG] = 0x18,
360e6f988a4SHyungwon Hwang 	[DSIM_ESCMODE_REG] = 0x1C,
361e6f988a4SHyungwon Hwang 	[DSIM_MDRESOL_REG] = 0x20,
362e6f988a4SHyungwon Hwang 	[DSIM_MVPORCH_REG] = 0x24,
363e6f988a4SHyungwon Hwang 	[DSIM_MHPORCH_REG] = 0x28,
364e6f988a4SHyungwon Hwang 	[DSIM_MSYNC_REG] = 0x2C,
365e6f988a4SHyungwon Hwang 	[DSIM_INTSRC_REG] = 0x34,
366e6f988a4SHyungwon Hwang 	[DSIM_INTMSK_REG] = 0x38,
367e6f988a4SHyungwon Hwang 	[DSIM_PKTHDR_REG] = 0x3C,
368e6f988a4SHyungwon Hwang 	[DSIM_PAYLOAD_REG] = 0x40,
369e6f988a4SHyungwon Hwang 	[DSIM_RXFIFO_REG] = 0x44,
370e6f988a4SHyungwon Hwang 	[DSIM_FIFOCTRL_REG] = 0x4C,
371e6f988a4SHyungwon Hwang 	[DSIM_PLLCTRL_REG] = 0x94,
372e6f988a4SHyungwon Hwang 	[DSIM_PHYCTRL_REG] = 0xA4,
373e6f988a4SHyungwon Hwang 	[DSIM_PHYTIMING_REG] = 0xB4,
374e6f988a4SHyungwon Hwang 	[DSIM_PHYTIMING1_REG] = 0xB8,
375e6f988a4SHyungwon Hwang 	[DSIM_PHYTIMING2_REG] = 0xBC,
376e6f988a4SHyungwon Hwang };
377e6f988a4SHyungwon Hwang 
378d668e8bfSHyungwon Hwang enum reg_value_idx {
379d668e8bfSHyungwon Hwang 	RESET_TYPE,
380d668e8bfSHyungwon Hwang 	PLL_TIMER,
381d668e8bfSHyungwon Hwang 	STOP_STATE_CNT,
382d668e8bfSHyungwon Hwang 	PHYCTRL_ULPS_EXIT,
383d668e8bfSHyungwon Hwang 	PHYCTRL_VREG_LP,
384d668e8bfSHyungwon Hwang 	PHYCTRL_SLEW_UP,
385d668e8bfSHyungwon Hwang 	PHYTIMING_LPX,
386d668e8bfSHyungwon Hwang 	PHYTIMING_HS_EXIT,
387d668e8bfSHyungwon Hwang 	PHYTIMING_CLK_PREPARE,
388d668e8bfSHyungwon Hwang 	PHYTIMING_CLK_ZERO,
389d668e8bfSHyungwon Hwang 	PHYTIMING_CLK_POST,
390d668e8bfSHyungwon Hwang 	PHYTIMING_CLK_TRAIL,
391d668e8bfSHyungwon Hwang 	PHYTIMING_HS_PREPARE,
392d668e8bfSHyungwon Hwang 	PHYTIMING_HS_ZERO,
393d668e8bfSHyungwon Hwang 	PHYTIMING_HS_TRAIL
394d668e8bfSHyungwon Hwang };
395d668e8bfSHyungwon Hwang 
396b115361eSAndrzej Hajda static const unsigned int reg_values[] = {
397d668e8bfSHyungwon Hwang 	[RESET_TYPE] = DSIM_SWRST,
398d668e8bfSHyungwon Hwang 	[PLL_TIMER] = 500,
399d668e8bfSHyungwon Hwang 	[STOP_STATE_CNT] = 0xf,
400d668e8bfSHyungwon Hwang 	[PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
401d668e8bfSHyungwon Hwang 	[PHYCTRL_VREG_LP] = 0,
402d668e8bfSHyungwon Hwang 	[PHYCTRL_SLEW_UP] = 0,
403d668e8bfSHyungwon Hwang 	[PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
404d668e8bfSHyungwon Hwang 	[PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
405d668e8bfSHyungwon Hwang 	[PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
406d668e8bfSHyungwon Hwang 	[PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
407d668e8bfSHyungwon Hwang 	[PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
408d668e8bfSHyungwon Hwang 	[PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
409d668e8bfSHyungwon Hwang 	[PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
410d668e8bfSHyungwon Hwang 	[PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
411d668e8bfSHyungwon Hwang 	[PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
412d668e8bfSHyungwon Hwang };
413d668e8bfSHyungwon Hwang 
414b115361eSAndrzej Hajda static const unsigned int exynos5422_reg_values[] = {
415fdc2e108SChanho Park 	[RESET_TYPE] = DSIM_SWRST,
416fdc2e108SChanho Park 	[PLL_TIMER] = 500,
417fdc2e108SChanho Park 	[STOP_STATE_CNT] = 0xf,
418fdc2e108SChanho Park 	[PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
419fdc2e108SChanho Park 	[PHYCTRL_VREG_LP] = 0,
420fdc2e108SChanho Park 	[PHYCTRL_SLEW_UP] = 0,
421fdc2e108SChanho Park 	[PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
422fdc2e108SChanho Park 	[PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
423fdc2e108SChanho Park 	[PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
424fdc2e108SChanho Park 	[PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
425fdc2e108SChanho Park 	[PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
426fdc2e108SChanho Park 	[PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
427fdc2e108SChanho Park 	[PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
428fdc2e108SChanho Park 	[PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
429fdc2e108SChanho Park 	[PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
430fdc2e108SChanho Park };
431fdc2e108SChanho Park 
432b115361eSAndrzej Hajda static const unsigned int exynos5433_reg_values[] = {
433e6f988a4SHyungwon Hwang 	[RESET_TYPE] = DSIM_FUNCRST,
434e6f988a4SHyungwon Hwang 	[PLL_TIMER] = 22200,
435e6f988a4SHyungwon Hwang 	[STOP_STATE_CNT] = 0xa,
436e6f988a4SHyungwon Hwang 	[PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
437e6f988a4SHyungwon Hwang 	[PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
438e6f988a4SHyungwon Hwang 	[PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
439e6f988a4SHyungwon Hwang 	[PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
440e6f988a4SHyungwon Hwang 	[PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
441e6f988a4SHyungwon Hwang 	[PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
442e6f988a4SHyungwon Hwang 	[PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
443e6f988a4SHyungwon Hwang 	[PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
444e6f988a4SHyungwon Hwang 	[PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
445e6f988a4SHyungwon Hwang 	[PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
446e6f988a4SHyungwon Hwang 	[PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
447e6f988a4SHyungwon Hwang 	[PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
448e6f988a4SHyungwon Hwang };
449e6f988a4SHyungwon Hwang 
450b115361eSAndrzej Hajda static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
451d668e8bfSHyungwon Hwang 	.reg_ofs = exynos_reg_ofs,
452473462a1SInki Dae 	.plltmr_reg = 0x50,
453473462a1SInki Dae 	.has_freqband = 1,
454473462a1SInki Dae 	.has_clklane_stop = 1,
455d668e8bfSHyungwon Hwang 	.num_clks = 2,
456d668e8bfSHyungwon Hwang 	.max_freq = 1000,
457d668e8bfSHyungwon Hwang 	.wait_for_reset = 1,
458d668e8bfSHyungwon Hwang 	.num_bits_resol = 11,
459d668e8bfSHyungwon Hwang 	.reg_values = reg_values,
460473462a1SInki Dae };
461473462a1SInki Dae 
462b115361eSAndrzej Hajda static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
463d668e8bfSHyungwon Hwang 	.reg_ofs = exynos_reg_ofs,
4649a320415SYoungJun Cho 	.plltmr_reg = 0x50,
4659a320415SYoungJun Cho 	.has_freqband = 1,
46678d3a8c6SInki Dae 	.has_clklane_stop = 1,
467d668e8bfSHyungwon Hwang 	.num_clks = 2,
468d668e8bfSHyungwon Hwang 	.max_freq = 1000,
469d668e8bfSHyungwon Hwang 	.wait_for_reset = 1,
470d668e8bfSHyungwon Hwang 	.num_bits_resol = 11,
471d668e8bfSHyungwon Hwang 	.reg_values = reg_values,
4729a320415SYoungJun Cho };
4739a320415SYoungJun Cho 
474b115361eSAndrzej Hajda static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
475d668e8bfSHyungwon Hwang 	.reg_ofs = exynos_reg_ofs,
4769a320415SYoungJun Cho 	.plltmr_reg = 0x58,
477d668e8bfSHyungwon Hwang 	.num_clks = 2,
478d668e8bfSHyungwon Hwang 	.max_freq = 1000,
479d668e8bfSHyungwon Hwang 	.wait_for_reset = 1,
480d668e8bfSHyungwon Hwang 	.num_bits_resol = 11,
481d668e8bfSHyungwon Hwang 	.reg_values = reg_values,
4829a320415SYoungJun Cho };
4839a320415SYoungJun Cho 
484b115361eSAndrzej Hajda static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
485e6f988a4SHyungwon Hwang 	.reg_ofs = exynos5433_reg_ofs,
486e6f988a4SHyungwon Hwang 	.plltmr_reg = 0xa0,
487e6f988a4SHyungwon Hwang 	.has_clklane_stop = 1,
488e6f988a4SHyungwon Hwang 	.num_clks = 5,
489e6f988a4SHyungwon Hwang 	.max_freq = 1500,
490e6f988a4SHyungwon Hwang 	.wait_for_reset = 0,
491e6f988a4SHyungwon Hwang 	.num_bits_resol = 12,
492e6f988a4SHyungwon Hwang 	.reg_values = exynos5433_reg_values,
493e6f988a4SHyungwon Hwang };
494e6f988a4SHyungwon Hwang 
495b115361eSAndrzej Hajda static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
496fdc2e108SChanho Park 	.reg_ofs = exynos5433_reg_ofs,
497fdc2e108SChanho Park 	.plltmr_reg = 0xa0,
498fdc2e108SChanho Park 	.has_clklane_stop = 1,
499fdc2e108SChanho Park 	.num_clks = 2,
500fdc2e108SChanho Park 	.max_freq = 1500,
501fdc2e108SChanho Park 	.wait_for_reset = 1,
502fdc2e108SChanho Park 	.num_bits_resol = 12,
503fdc2e108SChanho Park 	.reg_values = exynos5422_reg_values,
504fdc2e108SChanho Park };
505fdc2e108SChanho Park 
506b115361eSAndrzej Hajda static const struct of_device_id exynos_dsi_of_match[] = {
507473462a1SInki Dae 	{ .compatible = "samsung,exynos3250-mipi-dsi",
508473462a1SInki Dae 	  .data = &exynos3_dsi_driver_data },
5099a320415SYoungJun Cho 	{ .compatible = "samsung,exynos4210-mipi-dsi",
5109a320415SYoungJun Cho 	  .data = &exynos4_dsi_driver_data },
5119a320415SYoungJun Cho 	{ .compatible = "samsung,exynos5410-mipi-dsi",
5129a320415SYoungJun Cho 	  .data = &exynos5_dsi_driver_data },
513fdc2e108SChanho Park 	{ .compatible = "samsung,exynos5422-mipi-dsi",
514fdc2e108SChanho Park 	  .data = &exynos5422_dsi_driver_data },
515e6f988a4SHyungwon Hwang 	{ .compatible = "samsung,exynos5433-mipi-dsi",
516e6f988a4SHyungwon Hwang 	  .data = &exynos5433_dsi_driver_data },
5179a320415SYoungJun Cho 	{ }
5189a320415SYoungJun Cho };
5199a320415SYoungJun Cho 
5207eb8f069SAndrzej Hajda static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
5217eb8f069SAndrzej Hajda {
5227eb8f069SAndrzej Hajda 	if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
5237eb8f069SAndrzej Hajda 		return;
5247eb8f069SAndrzej Hajda 
5257eb8f069SAndrzej Hajda 	dev_err(dsi->dev, "timeout waiting for reset\n");
5267eb8f069SAndrzej Hajda }
5277eb8f069SAndrzej Hajda 
5287eb8f069SAndrzej Hajda static void exynos_dsi_reset(struct exynos_dsi *dsi)
5297eb8f069SAndrzej Hajda {
530bb32e408SAndrzej Hajda 	u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
531ba12ac2bSHyungwon Hwang 
5327eb8f069SAndrzej Hajda 	reinit_completion(&dsi->completed);
533bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
5347eb8f069SAndrzej Hajda }
5357eb8f069SAndrzej Hajda 
5367eb8f069SAndrzej Hajda #ifndef MHZ
5377eb8f069SAndrzej Hajda #define MHZ	(1000*1000)
5387eb8f069SAndrzej Hajda #endif
5397eb8f069SAndrzej Hajda 
5407eb8f069SAndrzej Hajda static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
5417eb8f069SAndrzej Hajda 		unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
5427eb8f069SAndrzej Hajda {
5432154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
5447eb8f069SAndrzej Hajda 	unsigned long best_freq = 0;
5457eb8f069SAndrzej Hajda 	u32 min_delta = 0xffffffff;
5467eb8f069SAndrzej Hajda 	u8 p_min, p_max;
5477eb8f069SAndrzej Hajda 	u8 _p, uninitialized_var(best_p);
5487eb8f069SAndrzej Hajda 	u16 _m, uninitialized_var(best_m);
5497eb8f069SAndrzej Hajda 	u8 _s, uninitialized_var(best_s);
5507eb8f069SAndrzej Hajda 
5517eb8f069SAndrzej Hajda 	p_min = DIV_ROUND_UP(fin, (12 * MHZ));
5527eb8f069SAndrzej Hajda 	p_max = fin / (6 * MHZ);
5537eb8f069SAndrzej Hajda 
5547eb8f069SAndrzej Hajda 	for (_p = p_min; _p <= p_max; ++_p) {
5557eb8f069SAndrzej Hajda 		for (_s = 0; _s <= 5; ++_s) {
5567eb8f069SAndrzej Hajda 			u64 tmp;
5577eb8f069SAndrzej Hajda 			u32 delta;
5587eb8f069SAndrzej Hajda 
5597eb8f069SAndrzej Hajda 			tmp = (u64)fout * (_p << _s);
5607eb8f069SAndrzej Hajda 			do_div(tmp, fin);
5617eb8f069SAndrzej Hajda 			_m = tmp;
5627eb8f069SAndrzej Hajda 			if (_m < 41 || _m > 125)
5637eb8f069SAndrzej Hajda 				continue;
5647eb8f069SAndrzej Hajda 
5657eb8f069SAndrzej Hajda 			tmp = (u64)_m * fin;
5667eb8f069SAndrzej Hajda 			do_div(tmp, _p);
567d668e8bfSHyungwon Hwang 			if (tmp < 500 * MHZ ||
568d668e8bfSHyungwon Hwang 					tmp > driver_data->max_freq * MHZ)
5697eb8f069SAndrzej Hajda 				continue;
5707eb8f069SAndrzej Hajda 
5717eb8f069SAndrzej Hajda 			tmp = (u64)_m * fin;
5727eb8f069SAndrzej Hajda 			do_div(tmp, _p << _s);
5737eb8f069SAndrzej Hajda 
5747eb8f069SAndrzej Hajda 			delta = abs(fout - tmp);
5757eb8f069SAndrzej Hajda 			if (delta < min_delta) {
5767eb8f069SAndrzej Hajda 				best_p = _p;
5777eb8f069SAndrzej Hajda 				best_m = _m;
5787eb8f069SAndrzej Hajda 				best_s = _s;
5797eb8f069SAndrzej Hajda 				min_delta = delta;
5807eb8f069SAndrzej Hajda 				best_freq = tmp;
5817eb8f069SAndrzej Hajda 			}
5827eb8f069SAndrzej Hajda 		}
5837eb8f069SAndrzej Hajda 	}
5847eb8f069SAndrzej Hajda 
5857eb8f069SAndrzej Hajda 	if (best_freq) {
5867eb8f069SAndrzej Hajda 		*p = best_p;
5877eb8f069SAndrzej Hajda 		*m = best_m;
5887eb8f069SAndrzej Hajda 		*s = best_s;
5897eb8f069SAndrzej Hajda 	}
5907eb8f069SAndrzej Hajda 
5917eb8f069SAndrzej Hajda 	return best_freq;
5927eb8f069SAndrzej Hajda }
5937eb8f069SAndrzej Hajda 
5947eb8f069SAndrzej Hajda static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
5957eb8f069SAndrzej Hajda 					unsigned long freq)
5967eb8f069SAndrzej Hajda {
5972154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
5987eb8f069SAndrzej Hajda 	unsigned long fin, fout;
5999a320415SYoungJun Cho 	int timeout;
6007eb8f069SAndrzej Hajda 	u8 p, s;
6017eb8f069SAndrzej Hajda 	u16 m;
6027eb8f069SAndrzej Hajda 	u32 reg;
6037eb8f069SAndrzej Hajda 
60426269af9SHyungwon Hwang 	fin = dsi->pll_clk_rate;
6057eb8f069SAndrzej Hajda 	fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
6067eb8f069SAndrzej Hajda 	if (!fout) {
6077eb8f069SAndrzej Hajda 		dev_err(dsi->dev,
6087eb8f069SAndrzej Hajda 			"failed to find PLL PMS for requested frequency\n");
6098525b5ecSYoungJun Cho 		return 0;
6107eb8f069SAndrzej Hajda 	}
6119a320415SYoungJun Cho 	dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
6129a320415SYoungJun Cho 
613d668e8bfSHyungwon Hwang 	writel(driver_data->reg_values[PLL_TIMER],
614d668e8bfSHyungwon Hwang 			dsi->reg_base + driver_data->plltmr_reg);
6159a320415SYoungJun Cho 
6169a320415SYoungJun Cho 	reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
6179a320415SYoungJun Cho 
6189a320415SYoungJun Cho 	if (driver_data->has_freqband) {
6199a320415SYoungJun Cho 		static const unsigned long freq_bands[] = {
6209a320415SYoungJun Cho 			100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
6219a320415SYoungJun Cho 			270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
6229a320415SYoungJun Cho 			510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
6239a320415SYoungJun Cho 			770 * MHZ, 870 * MHZ, 950 * MHZ,
6249a320415SYoungJun Cho 		};
6259a320415SYoungJun Cho 		int band;
6267eb8f069SAndrzej Hajda 
6277eb8f069SAndrzej Hajda 		for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
6287eb8f069SAndrzej Hajda 			if (fout < freq_bands[band])
6297eb8f069SAndrzej Hajda 				break;
6307eb8f069SAndrzej Hajda 
6319a320415SYoungJun Cho 		dev_dbg(dsi->dev, "band %d\n", band);
6327eb8f069SAndrzej Hajda 
6339a320415SYoungJun Cho 		reg |= DSIM_FREQ_BAND(band);
6349a320415SYoungJun Cho 	}
6357eb8f069SAndrzej Hajda 
636bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
6377eb8f069SAndrzej Hajda 
6387eb8f069SAndrzej Hajda 	timeout = 1000;
6397eb8f069SAndrzej Hajda 	do {
6407eb8f069SAndrzej Hajda 		if (timeout-- == 0) {
6417eb8f069SAndrzej Hajda 			dev_err(dsi->dev, "PLL failed to stabilize\n");
6428525b5ecSYoungJun Cho 			return 0;
6437eb8f069SAndrzej Hajda 		}
644bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
6457eb8f069SAndrzej Hajda 	} while ((reg & DSIM_PLL_STABLE) == 0);
6467eb8f069SAndrzej Hajda 
6477eb8f069SAndrzej Hajda 	return fout;
6487eb8f069SAndrzej Hajda }
6497eb8f069SAndrzej Hajda 
6507eb8f069SAndrzej Hajda static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
6517eb8f069SAndrzej Hajda {
6527eb8f069SAndrzej Hajda 	unsigned long hs_clk, byte_clk, esc_clk;
6537eb8f069SAndrzej Hajda 	unsigned long esc_div;
6547eb8f069SAndrzej Hajda 	u32 reg;
6557eb8f069SAndrzej Hajda 
6567eb8f069SAndrzej Hajda 	hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
6577eb8f069SAndrzej Hajda 	if (!hs_clk) {
6587eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "failed to configure DSI PLL\n");
6597eb8f069SAndrzej Hajda 		return -EFAULT;
6607eb8f069SAndrzej Hajda 	}
6617eb8f069SAndrzej Hajda 
6627eb8f069SAndrzej Hajda 	byte_clk = hs_clk / 8;
6637eb8f069SAndrzej Hajda 	esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
6647eb8f069SAndrzej Hajda 	esc_clk = byte_clk / esc_div;
6657eb8f069SAndrzej Hajda 
6667eb8f069SAndrzej Hajda 	if (esc_clk > 20 * MHZ) {
6677eb8f069SAndrzej Hajda 		++esc_div;
6687eb8f069SAndrzej Hajda 		esc_clk = byte_clk / esc_div;
6697eb8f069SAndrzej Hajda 	}
6707eb8f069SAndrzej Hajda 
6717eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
6727eb8f069SAndrzej Hajda 		hs_clk, byte_clk, esc_clk);
6737eb8f069SAndrzej Hajda 
674bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
6757eb8f069SAndrzej Hajda 	reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
6767eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
6777eb8f069SAndrzej Hajda 			| DSIM_BYTE_CLK_SRC_MASK);
6787eb8f069SAndrzej Hajda 	reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
6797eb8f069SAndrzej Hajda 			| DSIM_ESC_PRESCALER(esc_div)
6807eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_CLK
6817eb8f069SAndrzej Hajda 			| DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
6827eb8f069SAndrzej Hajda 			| DSIM_BYTE_CLK_SRC(0)
6837eb8f069SAndrzej Hajda 			| DSIM_TX_REQUEST_HSCLK;
684bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
6857eb8f069SAndrzej Hajda 
6867eb8f069SAndrzej Hajda 	return 0;
6877eb8f069SAndrzej Hajda }
6887eb8f069SAndrzej Hajda 
6899a320415SYoungJun Cho static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
6909a320415SYoungJun Cho {
6912154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
692b115361eSAndrzej Hajda 	const unsigned int *reg_values = driver_data->reg_values;
6939a320415SYoungJun Cho 	u32 reg;
6949a320415SYoungJun Cho 
6959a320415SYoungJun Cho 	if (driver_data->has_freqband)
6969a320415SYoungJun Cho 		return;
6979a320415SYoungJun Cho 
6989a320415SYoungJun Cho 	/* B D-PHY: D-PHY Master & Slave Analog Block control */
699d668e8bfSHyungwon Hwang 	reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
700d668e8bfSHyungwon Hwang 		reg_values[PHYCTRL_SLEW_UP];
701bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
7029a320415SYoungJun Cho 
7039a320415SYoungJun Cho 	/*
7049a320415SYoungJun Cho 	 * T LPX: Transmitted length of any Low-Power state period
7059a320415SYoungJun Cho 	 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
7069a320415SYoungJun Cho 	 *	burst
7079a320415SYoungJun Cho 	 */
708d668e8bfSHyungwon Hwang 	reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
709bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
7109a320415SYoungJun Cho 
7119a320415SYoungJun Cho 	/*
7129a320415SYoungJun Cho 	 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
7139a320415SYoungJun Cho 	 *	Line state immediately before the HS-0 Line state starting the
7149a320415SYoungJun Cho 	 *	HS transmission
7159a320415SYoungJun Cho 	 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
7169a320415SYoungJun Cho 	 *	transmitting the Clock.
7179a320415SYoungJun Cho 	 * T CLK_POST: Time that the transmitter continues to send HS clock
7189a320415SYoungJun Cho 	 *	after the last associated Data Lane has transitioned to LP Mode
7199a320415SYoungJun Cho 	 *	Interval is defined as the period from the end of T HS-TRAIL to
7209a320415SYoungJun Cho 	 *	the beginning of T CLK-TRAIL
7219a320415SYoungJun Cho 	 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
7229a320415SYoungJun Cho 	 *	the last payload clock bit of a HS transmission burst
7239a320415SYoungJun Cho 	 */
724d668e8bfSHyungwon Hwang 	reg = reg_values[PHYTIMING_CLK_PREPARE] |
725d668e8bfSHyungwon Hwang 		reg_values[PHYTIMING_CLK_ZERO] |
726d668e8bfSHyungwon Hwang 		reg_values[PHYTIMING_CLK_POST] |
727d668e8bfSHyungwon Hwang 		reg_values[PHYTIMING_CLK_TRAIL];
728d668e8bfSHyungwon Hwang 
729bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
7309a320415SYoungJun Cho 
7319a320415SYoungJun Cho 	/*
7329a320415SYoungJun Cho 	 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
7339a320415SYoungJun Cho 	 *	Line state immediately before the HS-0 Line state starting the
7349a320415SYoungJun Cho 	 *	HS transmission
7359a320415SYoungJun Cho 	 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
7369a320415SYoungJun Cho 	 *	transmitting the Sync sequence.
7379a320415SYoungJun Cho 	 * T HS-TRAIL: Time that the transmitter drives the flipped differential
7389a320415SYoungJun Cho 	 *	state after last payload data bit of a HS transmission burst
7399a320415SYoungJun Cho 	 */
740d668e8bfSHyungwon Hwang 	reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
741d668e8bfSHyungwon Hwang 		reg_values[PHYTIMING_HS_TRAIL];
742bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
7439a320415SYoungJun Cho }
7449a320415SYoungJun Cho 
7457eb8f069SAndrzej Hajda static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
7467eb8f069SAndrzej Hajda {
7477eb8f069SAndrzej Hajda 	u32 reg;
7487eb8f069SAndrzej Hajda 
749bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
7507eb8f069SAndrzej Hajda 	reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
7517eb8f069SAndrzej Hajda 			| DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
752bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
7537eb8f069SAndrzej Hajda 
754bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
7557eb8f069SAndrzej Hajda 	reg &= ~DSIM_PLL_EN;
756bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
7577eb8f069SAndrzej Hajda }
7587eb8f069SAndrzej Hajda 
759e6f988a4SHyungwon Hwang static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
760e6f988a4SHyungwon Hwang {
761bb32e408SAndrzej Hajda 	u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
762e6f988a4SHyungwon Hwang 	reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
763e6f988a4SHyungwon Hwang 			DSIM_LANE_EN(lane));
764bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
765e6f988a4SHyungwon Hwang }
766e6f988a4SHyungwon Hwang 
7677eb8f069SAndrzej Hajda static int exynos_dsi_init_link(struct exynos_dsi *dsi)
7687eb8f069SAndrzej Hajda {
7692154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
7707eb8f069SAndrzej Hajda 	int timeout;
7717eb8f069SAndrzej Hajda 	u32 reg;
7727eb8f069SAndrzej Hajda 	u32 lanes_mask;
7737eb8f069SAndrzej Hajda 
7747eb8f069SAndrzej Hajda 	/* Initialize FIFO pointers */
775bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
7767eb8f069SAndrzej Hajda 	reg &= ~0x1f;
777bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
7787eb8f069SAndrzej Hajda 
7797eb8f069SAndrzej Hajda 	usleep_range(9000, 11000);
7807eb8f069SAndrzej Hajda 
7817eb8f069SAndrzej Hajda 	reg |= 0x1f;
782bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
7837eb8f069SAndrzej Hajda 	usleep_range(9000, 11000);
7847eb8f069SAndrzej Hajda 
7857eb8f069SAndrzej Hajda 	/* DSI configuration */
7867eb8f069SAndrzej Hajda 	reg = 0;
7877eb8f069SAndrzej Hajda 
7882f36e33aSYoungJun Cho 	/*
7892f36e33aSYoungJun Cho 	 * The first bit of mode_flags specifies display configuration.
7902f36e33aSYoungJun Cho 	 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
7912f36e33aSYoungJun Cho 	 * mode, otherwise it will support command mode.
7922f36e33aSYoungJun Cho 	 */
7937eb8f069SAndrzej Hajda 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
7947eb8f069SAndrzej Hajda 		reg |= DSIM_VIDEO_MODE;
7957eb8f069SAndrzej Hajda 
7962f36e33aSYoungJun Cho 		/*
7972f36e33aSYoungJun Cho 		 * The user manual describes that following bits are ignored in
7982f36e33aSYoungJun Cho 		 * command mode.
7992f36e33aSYoungJun Cho 		 */
8007eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
8017eb8f069SAndrzej Hajda 			reg |= DSIM_MFLUSH_VS;
8027eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
8037eb8f069SAndrzej Hajda 			reg |= DSIM_SYNC_INFORM;
8047eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
8057eb8f069SAndrzej Hajda 			reg |= DSIM_BURST_MODE;
8067eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
8077eb8f069SAndrzej Hajda 			reg |= DSIM_AUTO_MODE;
8087eb8f069SAndrzej Hajda 		if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
8097eb8f069SAndrzej Hajda 			reg |= DSIM_HSE_MODE;
8107eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
8117eb8f069SAndrzej Hajda 			reg |= DSIM_HFP_MODE;
8127eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
8137eb8f069SAndrzej Hajda 			reg |= DSIM_HBP_MODE;
8147eb8f069SAndrzej Hajda 		if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
8157eb8f069SAndrzej Hajda 			reg |= DSIM_HSA_MODE;
8167eb8f069SAndrzej Hajda 	}
8177eb8f069SAndrzej Hajda 
8182f36e33aSYoungJun Cho 	if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
8192f36e33aSYoungJun Cho 		reg |= DSIM_EOT_DISABLE;
8202f36e33aSYoungJun Cho 
8217eb8f069SAndrzej Hajda 	switch (dsi->format) {
8227eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB888:
8237eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
8247eb8f069SAndrzej Hajda 		break;
8257eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB666:
8267eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
8277eb8f069SAndrzej Hajda 		break;
8287eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB666_PACKED:
8297eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
8307eb8f069SAndrzej Hajda 		break;
8317eb8f069SAndrzej Hajda 	case MIPI_DSI_FMT_RGB565:
8327eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
8337eb8f069SAndrzej Hajda 		break;
8347eb8f069SAndrzej Hajda 	default:
8357eb8f069SAndrzej Hajda 		dev_err(dsi->dev, "invalid pixel format\n");
8367eb8f069SAndrzej Hajda 		return -EINVAL;
8377eb8f069SAndrzej Hajda 	}
8387eb8f069SAndrzej Hajda 
83978d3a8c6SInki Dae 	/*
84078d3a8c6SInki Dae 	 * Use non-continuous clock mode if the periparal wants and
84178d3a8c6SInki Dae 	 * host controller supports
84278d3a8c6SInki Dae 	 *
84378d3a8c6SInki Dae 	 * In non-continous clock mode, host controller will turn off
84478d3a8c6SInki Dae 	 * the HS clock between high-speed transmissions to reduce
84578d3a8c6SInki Dae 	 * power consumption.
84678d3a8c6SInki Dae 	 */
84778d3a8c6SInki Dae 	if (driver_data->has_clklane_stop &&
84878d3a8c6SInki Dae 			dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
84978d3a8c6SInki Dae 		reg |= DSIM_CLKLANE_STOP;
85078d3a8c6SInki Dae 	}
851bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
852e6f988a4SHyungwon Hwang 
853e6f988a4SHyungwon Hwang 	lanes_mask = BIT(dsi->lanes) - 1;
854e6f988a4SHyungwon Hwang 	exynos_dsi_enable_lane(dsi, lanes_mask);
85578d3a8c6SInki Dae 
8567eb8f069SAndrzej Hajda 	/* Check clock and data lane state are stop state */
8577eb8f069SAndrzej Hajda 	timeout = 100;
8587eb8f069SAndrzej Hajda 	do {
8597eb8f069SAndrzej Hajda 		if (timeout-- == 0) {
8607eb8f069SAndrzej Hajda 			dev_err(dsi->dev, "waiting for bus lanes timed out\n");
8617eb8f069SAndrzej Hajda 			return -EFAULT;
8627eb8f069SAndrzej Hajda 		}
8637eb8f069SAndrzej Hajda 
864bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
8657eb8f069SAndrzej Hajda 		if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
8667eb8f069SAndrzej Hajda 		    != DSIM_STOP_STATE_DAT(lanes_mask))
8677eb8f069SAndrzej Hajda 			continue;
8687eb8f069SAndrzej Hajda 	} while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
8697eb8f069SAndrzej Hajda 
870bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
8717eb8f069SAndrzej Hajda 	reg &= ~DSIM_STOP_STATE_CNT_MASK;
872d668e8bfSHyungwon Hwang 	reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
873bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
8747eb8f069SAndrzej Hajda 
8757eb8f069SAndrzej Hajda 	reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
876bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
8777eb8f069SAndrzej Hajda 
8787eb8f069SAndrzej Hajda 	return 0;
8797eb8f069SAndrzej Hajda }
8807eb8f069SAndrzej Hajda 
8817eb8f069SAndrzej Hajda static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
8827eb8f069SAndrzej Hajda {
883e8929999SAndrzej Hajda 	struct drm_display_mode *m = &dsi->encoder.crtc->state->adjusted_mode;
884d668e8bfSHyungwon Hwang 	unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
8857eb8f069SAndrzej Hajda 	u32 reg;
8867eb8f069SAndrzej Hajda 
8877eb8f069SAndrzej Hajda 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
8887eb8f069SAndrzej Hajda 		reg = DSIM_CMD_ALLOW(0xf)
889e8929999SAndrzej Hajda 			| DSIM_STABLE_VFP(m->vsync_start - m->vdisplay)
890e8929999SAndrzej Hajda 			| DSIM_MAIN_VBP(m->vtotal - m->vsync_end);
891bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
8927eb8f069SAndrzej Hajda 
893e8929999SAndrzej Hajda 		reg = DSIM_MAIN_HFP(m->hsync_start - m->hdisplay)
894e8929999SAndrzej Hajda 			| DSIM_MAIN_HBP(m->htotal - m->hsync_end);
895bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
8967eb8f069SAndrzej Hajda 
897e8929999SAndrzej Hajda 		reg = DSIM_MAIN_VSA(m->vsync_end - m->vsync_start)
898e8929999SAndrzej Hajda 			| DSIM_MAIN_HSA(m->hsync_end - m->hsync_start);
899bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
9007eb8f069SAndrzej Hajda 	}
901e8929999SAndrzej Hajda 	reg =  DSIM_MAIN_HRESOL(m->hdisplay, num_bits_resol) |
902e8929999SAndrzej Hajda 		DSIM_MAIN_VRESOL(m->vdisplay, num_bits_resol);
9037eb8f069SAndrzej Hajda 
904bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
9057eb8f069SAndrzej Hajda 
906e8929999SAndrzej Hajda 	dev_dbg(dsi->dev, "LCD size = %dx%d\n", m->hdisplay, m->vdisplay);
9077eb8f069SAndrzej Hajda }
9087eb8f069SAndrzej Hajda 
9097eb8f069SAndrzej Hajda static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
9107eb8f069SAndrzej Hajda {
9117eb8f069SAndrzej Hajda 	u32 reg;
9127eb8f069SAndrzej Hajda 
913bb32e408SAndrzej Hajda 	reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
9147eb8f069SAndrzej Hajda 	if (enable)
9157eb8f069SAndrzej Hajda 		reg |= DSIM_MAIN_STAND_BY;
9167eb8f069SAndrzej Hajda 	else
9177eb8f069SAndrzej Hajda 		reg &= ~DSIM_MAIN_STAND_BY;
918bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
9197eb8f069SAndrzej Hajda }
9207eb8f069SAndrzej Hajda 
9217eb8f069SAndrzej Hajda static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
9227eb8f069SAndrzej Hajda {
9237eb8f069SAndrzej Hajda 	int timeout = 2000;
9247eb8f069SAndrzej Hajda 
9257eb8f069SAndrzej Hajda 	do {
926bb32e408SAndrzej Hajda 		u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
9277eb8f069SAndrzej Hajda 
9287eb8f069SAndrzej Hajda 		if (!(reg & DSIM_SFR_HEADER_FULL))
9297eb8f069SAndrzej Hajda 			return 0;
9307eb8f069SAndrzej Hajda 
9317eb8f069SAndrzej Hajda 		if (!cond_resched())
9327eb8f069SAndrzej Hajda 			usleep_range(950, 1050);
9337eb8f069SAndrzej Hajda 	} while (--timeout);
9347eb8f069SAndrzej Hajda 
9357eb8f069SAndrzej Hajda 	return -ETIMEDOUT;
9367eb8f069SAndrzej Hajda }
9377eb8f069SAndrzej Hajda 
9387eb8f069SAndrzej Hajda static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
9397eb8f069SAndrzej Hajda {
940bb32e408SAndrzej Hajda 	u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
9417eb8f069SAndrzej Hajda 
9427eb8f069SAndrzej Hajda 	if (lpm)
9437eb8f069SAndrzej Hajda 		v |= DSIM_CMD_LPDT_LP;
9447eb8f069SAndrzej Hajda 	else
9457eb8f069SAndrzej Hajda 		v &= ~DSIM_CMD_LPDT_LP;
9467eb8f069SAndrzej Hajda 
947bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
9487eb8f069SAndrzej Hajda }
9497eb8f069SAndrzej Hajda 
9507eb8f069SAndrzej Hajda static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
9517eb8f069SAndrzej Hajda {
952bb32e408SAndrzej Hajda 	u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
9537eb8f069SAndrzej Hajda 	v |= DSIM_FORCE_BTA;
954bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
9557eb8f069SAndrzej Hajda }
9567eb8f069SAndrzej Hajda 
9577eb8f069SAndrzej Hajda static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
9587eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
9597eb8f069SAndrzej Hajda {
9607eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
9616c81e96dSAndrzej Hajda 	struct mipi_dsi_packet *pkt = &xfer->packet;
9626c81e96dSAndrzej Hajda 	const u8 *payload = pkt->payload + xfer->tx_done;
9636c81e96dSAndrzej Hajda 	u16 length = pkt->payload_length - xfer->tx_done;
9647eb8f069SAndrzej Hajda 	bool first = !xfer->tx_done;
9657eb8f069SAndrzej Hajda 	u32 reg;
9667eb8f069SAndrzej Hajda 
9679cdf0ed2SKrzysztof Kozlowski 	dev_dbg(dev, "< xfer %pK: tx len %u, done %u, rx len %u, done %u\n",
9686c81e96dSAndrzej Hajda 		xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
9697eb8f069SAndrzej Hajda 
9707eb8f069SAndrzej Hajda 	if (length > DSI_TX_FIFO_SIZE)
9717eb8f069SAndrzej Hajda 		length = DSI_TX_FIFO_SIZE;
9727eb8f069SAndrzej Hajda 
9737eb8f069SAndrzej Hajda 	xfer->tx_done += length;
9747eb8f069SAndrzej Hajda 
9757eb8f069SAndrzej Hajda 	/* Send payload */
9767eb8f069SAndrzej Hajda 	while (length >= 4) {
9776c81e96dSAndrzej Hajda 		reg = get_unaligned_le32(payload);
978bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
9797eb8f069SAndrzej Hajda 		payload += 4;
9807eb8f069SAndrzej Hajda 		length -= 4;
9817eb8f069SAndrzej Hajda 	}
9827eb8f069SAndrzej Hajda 
9837eb8f069SAndrzej Hajda 	reg = 0;
9847eb8f069SAndrzej Hajda 	switch (length) {
9857eb8f069SAndrzej Hajda 	case 3:
9867eb8f069SAndrzej Hajda 		reg |= payload[2] << 16;
9877eb8f069SAndrzej Hajda 		/* Fall through */
9887eb8f069SAndrzej Hajda 	case 2:
9897eb8f069SAndrzej Hajda 		reg |= payload[1] << 8;
9907eb8f069SAndrzej Hajda 		/* Fall through */
9917eb8f069SAndrzej Hajda 	case 1:
9927eb8f069SAndrzej Hajda 		reg |= payload[0];
993bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
9947eb8f069SAndrzej Hajda 		break;
9957eb8f069SAndrzej Hajda 	}
9967eb8f069SAndrzej Hajda 
9977eb8f069SAndrzej Hajda 	/* Send packet header */
9987eb8f069SAndrzej Hajda 	if (!first)
9997eb8f069SAndrzej Hajda 		return;
10007eb8f069SAndrzej Hajda 
10016c81e96dSAndrzej Hajda 	reg = get_unaligned_le32(pkt->header);
10027eb8f069SAndrzej Hajda 	if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
10037eb8f069SAndrzej Hajda 		dev_err(dev, "waiting for header FIFO timed out\n");
10047eb8f069SAndrzej Hajda 		return;
10057eb8f069SAndrzej Hajda 	}
10067eb8f069SAndrzej Hajda 
10077eb8f069SAndrzej Hajda 	if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
10087eb8f069SAndrzej Hajda 		 dsi->state & DSIM_STATE_CMD_LPM)) {
10097eb8f069SAndrzej Hajda 		exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
10107eb8f069SAndrzej Hajda 		dsi->state ^= DSIM_STATE_CMD_LPM;
10117eb8f069SAndrzej Hajda 	}
10127eb8f069SAndrzej Hajda 
1013bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
10147eb8f069SAndrzej Hajda 
10157eb8f069SAndrzej Hajda 	if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
10167eb8f069SAndrzej Hajda 		exynos_dsi_force_bta(dsi);
10177eb8f069SAndrzej Hajda }
10187eb8f069SAndrzej Hajda 
10197eb8f069SAndrzej Hajda static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
10207eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
10217eb8f069SAndrzej Hajda {
10227eb8f069SAndrzej Hajda 	u8 *payload = xfer->rx_payload + xfer->rx_done;
10237eb8f069SAndrzej Hajda 	bool first = !xfer->rx_done;
10247eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
10257eb8f069SAndrzej Hajda 	u16 length;
10267eb8f069SAndrzej Hajda 	u32 reg;
10277eb8f069SAndrzej Hajda 
10287eb8f069SAndrzej Hajda 	if (first) {
1029bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
10307eb8f069SAndrzej Hajda 
10317eb8f069SAndrzej Hajda 		switch (reg & 0x3f) {
10327eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
10337eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
10347eb8f069SAndrzej Hajda 			if (xfer->rx_len >= 2) {
10357eb8f069SAndrzej Hajda 				payload[1] = reg >> 16;
10367eb8f069SAndrzej Hajda 				++xfer->rx_done;
10377eb8f069SAndrzej Hajda 			}
10387eb8f069SAndrzej Hajda 			/* Fall through */
10397eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
10407eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
10417eb8f069SAndrzej Hajda 			payload[0] = reg >> 8;
10427eb8f069SAndrzej Hajda 			++xfer->rx_done;
10437eb8f069SAndrzej Hajda 			xfer->rx_len = xfer->rx_done;
10447eb8f069SAndrzej Hajda 			xfer->result = 0;
10457eb8f069SAndrzej Hajda 			goto clear_fifo;
10467eb8f069SAndrzej Hajda 		case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
10477eb8f069SAndrzej Hajda 			dev_err(dev, "DSI Error Report: 0x%04x\n",
10487eb8f069SAndrzej Hajda 				(reg >> 8) & 0xffff);
10497eb8f069SAndrzej Hajda 			xfer->result = 0;
10507eb8f069SAndrzej Hajda 			goto clear_fifo;
10517eb8f069SAndrzej Hajda 		}
10527eb8f069SAndrzej Hajda 
10537eb8f069SAndrzej Hajda 		length = (reg >> 8) & 0xffff;
10547eb8f069SAndrzej Hajda 		if (length > xfer->rx_len) {
10557eb8f069SAndrzej Hajda 			dev_err(dev,
10567eb8f069SAndrzej Hajda 				"response too long (%u > %u bytes), stripping\n",
10577eb8f069SAndrzej Hajda 				xfer->rx_len, length);
10587eb8f069SAndrzej Hajda 			length = xfer->rx_len;
10597eb8f069SAndrzej Hajda 		} else if (length < xfer->rx_len)
10607eb8f069SAndrzej Hajda 			xfer->rx_len = length;
10617eb8f069SAndrzej Hajda 	}
10627eb8f069SAndrzej Hajda 
10637eb8f069SAndrzej Hajda 	length = xfer->rx_len - xfer->rx_done;
10647eb8f069SAndrzej Hajda 	xfer->rx_done += length;
10657eb8f069SAndrzej Hajda 
10667eb8f069SAndrzej Hajda 	/* Receive payload */
10677eb8f069SAndrzej Hajda 	while (length >= 4) {
1068bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
10697eb8f069SAndrzej Hajda 		payload[0] = (reg >>  0) & 0xff;
10707eb8f069SAndrzej Hajda 		payload[1] = (reg >>  8) & 0xff;
10717eb8f069SAndrzej Hajda 		payload[2] = (reg >> 16) & 0xff;
10727eb8f069SAndrzej Hajda 		payload[3] = (reg >> 24) & 0xff;
10737eb8f069SAndrzej Hajda 		payload += 4;
10747eb8f069SAndrzej Hajda 		length -= 4;
10757eb8f069SAndrzej Hajda 	}
10767eb8f069SAndrzej Hajda 
10777eb8f069SAndrzej Hajda 	if (length) {
1078bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
10797eb8f069SAndrzej Hajda 		switch (length) {
10807eb8f069SAndrzej Hajda 		case 3:
10817eb8f069SAndrzej Hajda 			payload[2] = (reg >> 16) & 0xff;
10827eb8f069SAndrzej Hajda 			/* Fall through */
10837eb8f069SAndrzej Hajda 		case 2:
10847eb8f069SAndrzej Hajda 			payload[1] = (reg >> 8) & 0xff;
10857eb8f069SAndrzej Hajda 			/* Fall through */
10867eb8f069SAndrzej Hajda 		case 1:
10877eb8f069SAndrzej Hajda 			payload[0] = reg & 0xff;
10887eb8f069SAndrzej Hajda 		}
10897eb8f069SAndrzej Hajda 	}
10907eb8f069SAndrzej Hajda 
10917eb8f069SAndrzej Hajda 	if (xfer->rx_done == xfer->rx_len)
10927eb8f069SAndrzej Hajda 		xfer->result = 0;
10937eb8f069SAndrzej Hajda 
10947eb8f069SAndrzej Hajda clear_fifo:
10957eb8f069SAndrzej Hajda 	length = DSI_RX_FIFO_SIZE / 4;
10967eb8f069SAndrzej Hajda 	do {
1097bb32e408SAndrzej Hajda 		reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
10987eb8f069SAndrzej Hajda 		if (reg == DSI_RX_FIFO_EMPTY)
10997eb8f069SAndrzej Hajda 			break;
11007eb8f069SAndrzej Hajda 	} while (--length);
11017eb8f069SAndrzej Hajda }
11027eb8f069SAndrzej Hajda 
11037eb8f069SAndrzej Hajda static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
11047eb8f069SAndrzej Hajda {
11057eb8f069SAndrzej Hajda 	unsigned long flags;
11067eb8f069SAndrzej Hajda 	struct exynos_dsi_transfer *xfer;
11077eb8f069SAndrzej Hajda 	bool start = false;
11087eb8f069SAndrzej Hajda 
11097eb8f069SAndrzej Hajda again:
11107eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
11117eb8f069SAndrzej Hajda 
11127eb8f069SAndrzej Hajda 	if (list_empty(&dsi->transfer_list)) {
11137eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11147eb8f069SAndrzej Hajda 		return;
11157eb8f069SAndrzej Hajda 	}
11167eb8f069SAndrzej Hajda 
11177eb8f069SAndrzej Hajda 	xfer = list_first_entry(&dsi->transfer_list,
11187eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer, list);
11197eb8f069SAndrzej Hajda 
11207eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11217eb8f069SAndrzej Hajda 
11226c81e96dSAndrzej Hajda 	if (xfer->packet.payload_length &&
11236c81e96dSAndrzej Hajda 	    xfer->tx_done == xfer->packet.payload_length)
11247eb8f069SAndrzej Hajda 		/* waiting for RX */
11257eb8f069SAndrzej Hajda 		return;
11267eb8f069SAndrzej Hajda 
11277eb8f069SAndrzej Hajda 	exynos_dsi_send_to_fifo(dsi, xfer);
11287eb8f069SAndrzej Hajda 
11296c81e96dSAndrzej Hajda 	if (xfer->packet.payload_length || xfer->rx_len)
11307eb8f069SAndrzej Hajda 		return;
11317eb8f069SAndrzej Hajda 
11327eb8f069SAndrzej Hajda 	xfer->result = 0;
11337eb8f069SAndrzej Hajda 	complete(&xfer->completed);
11347eb8f069SAndrzej Hajda 
11357eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
11367eb8f069SAndrzej Hajda 
11377eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
11387eb8f069SAndrzej Hajda 	start = !list_empty(&dsi->transfer_list);
11397eb8f069SAndrzej Hajda 
11407eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11417eb8f069SAndrzej Hajda 
11427eb8f069SAndrzej Hajda 	if (start)
11437eb8f069SAndrzej Hajda 		goto again;
11447eb8f069SAndrzej Hajda }
11457eb8f069SAndrzej Hajda 
11467eb8f069SAndrzej Hajda static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
11477eb8f069SAndrzej Hajda {
11487eb8f069SAndrzej Hajda 	struct exynos_dsi_transfer *xfer;
11497eb8f069SAndrzej Hajda 	unsigned long flags;
11507eb8f069SAndrzej Hajda 	bool start = true;
11517eb8f069SAndrzej Hajda 
11527eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
11537eb8f069SAndrzej Hajda 
11547eb8f069SAndrzej Hajda 	if (list_empty(&dsi->transfer_list)) {
11557eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11567eb8f069SAndrzej Hajda 		return false;
11577eb8f069SAndrzej Hajda 	}
11587eb8f069SAndrzej Hajda 
11597eb8f069SAndrzej Hajda 	xfer = list_first_entry(&dsi->transfer_list,
11607eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer, list);
11617eb8f069SAndrzej Hajda 
11627eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11637eb8f069SAndrzej Hajda 
11647eb8f069SAndrzej Hajda 	dev_dbg(dsi->dev,
11659cdf0ed2SKrzysztof Kozlowski 		"> xfer %pK, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
11666c81e96dSAndrzej Hajda 		xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
11676c81e96dSAndrzej Hajda 		xfer->rx_done);
11687eb8f069SAndrzej Hajda 
11696c81e96dSAndrzej Hajda 	if (xfer->tx_done != xfer->packet.payload_length)
11707eb8f069SAndrzej Hajda 		return true;
11717eb8f069SAndrzej Hajda 
11727eb8f069SAndrzej Hajda 	if (xfer->rx_done != xfer->rx_len)
11737eb8f069SAndrzej Hajda 		exynos_dsi_read_from_fifo(dsi, xfer);
11747eb8f069SAndrzej Hajda 
11757eb8f069SAndrzej Hajda 	if (xfer->rx_done != xfer->rx_len)
11767eb8f069SAndrzej Hajda 		return true;
11777eb8f069SAndrzej Hajda 
11787eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
11797eb8f069SAndrzej Hajda 
11807eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
11817eb8f069SAndrzej Hajda 	start = !list_empty(&dsi->transfer_list);
11827eb8f069SAndrzej Hajda 
11837eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
11847eb8f069SAndrzej Hajda 
11857eb8f069SAndrzej Hajda 	if (!xfer->rx_len)
11867eb8f069SAndrzej Hajda 		xfer->result = 0;
11877eb8f069SAndrzej Hajda 	complete(&xfer->completed);
11887eb8f069SAndrzej Hajda 
11897eb8f069SAndrzej Hajda 	return start;
11907eb8f069SAndrzej Hajda }
11917eb8f069SAndrzej Hajda 
11927eb8f069SAndrzej Hajda static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
11937eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
11947eb8f069SAndrzej Hajda {
11957eb8f069SAndrzej Hajda 	unsigned long flags;
11967eb8f069SAndrzej Hajda 	bool start;
11977eb8f069SAndrzej Hajda 
11987eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
11997eb8f069SAndrzej Hajda 
12007eb8f069SAndrzej Hajda 	if (!list_empty(&dsi->transfer_list) &&
12017eb8f069SAndrzej Hajda 	    xfer == list_first_entry(&dsi->transfer_list,
12027eb8f069SAndrzej Hajda 				     struct exynos_dsi_transfer, list)) {
12037eb8f069SAndrzej Hajda 		list_del_init(&xfer->list);
12047eb8f069SAndrzej Hajda 		start = !list_empty(&dsi->transfer_list);
12057eb8f069SAndrzej Hajda 		spin_unlock_irqrestore(&dsi->transfer_lock, flags);
12067eb8f069SAndrzej Hajda 		if (start)
12077eb8f069SAndrzej Hajda 			exynos_dsi_transfer_start(dsi);
12087eb8f069SAndrzej Hajda 		return;
12097eb8f069SAndrzej Hajda 	}
12107eb8f069SAndrzej Hajda 
12117eb8f069SAndrzej Hajda 	list_del_init(&xfer->list);
12127eb8f069SAndrzej Hajda 
12137eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
12147eb8f069SAndrzej Hajda }
12157eb8f069SAndrzej Hajda 
12167eb8f069SAndrzej Hajda static int exynos_dsi_transfer(struct exynos_dsi *dsi,
12177eb8f069SAndrzej Hajda 					struct exynos_dsi_transfer *xfer)
12187eb8f069SAndrzej Hajda {
12197eb8f069SAndrzej Hajda 	unsigned long flags;
12207eb8f069SAndrzej Hajda 	bool stopped;
12217eb8f069SAndrzej Hajda 
12227eb8f069SAndrzej Hajda 	xfer->tx_done = 0;
12237eb8f069SAndrzej Hajda 	xfer->rx_done = 0;
12247eb8f069SAndrzej Hajda 	xfer->result = -ETIMEDOUT;
12257eb8f069SAndrzej Hajda 	init_completion(&xfer->completed);
12267eb8f069SAndrzej Hajda 
12277eb8f069SAndrzej Hajda 	spin_lock_irqsave(&dsi->transfer_lock, flags);
12287eb8f069SAndrzej Hajda 
12297eb8f069SAndrzej Hajda 	stopped = list_empty(&dsi->transfer_list);
12307eb8f069SAndrzej Hajda 	list_add_tail(&xfer->list, &dsi->transfer_list);
12317eb8f069SAndrzej Hajda 
12327eb8f069SAndrzej Hajda 	spin_unlock_irqrestore(&dsi->transfer_lock, flags);
12337eb8f069SAndrzej Hajda 
12347eb8f069SAndrzej Hajda 	if (stopped)
12357eb8f069SAndrzej Hajda 		exynos_dsi_transfer_start(dsi);
12367eb8f069SAndrzej Hajda 
12377eb8f069SAndrzej Hajda 	wait_for_completion_timeout(&xfer->completed,
12387eb8f069SAndrzej Hajda 				    msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
12397eb8f069SAndrzej Hajda 	if (xfer->result == -ETIMEDOUT) {
12406c81e96dSAndrzej Hajda 		struct mipi_dsi_packet *pkt = &xfer->packet;
12417eb8f069SAndrzej Hajda 		exynos_dsi_remove_transfer(dsi, xfer);
12426c81e96dSAndrzej Hajda 		dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
12436c81e96dSAndrzej Hajda 			(int)pkt->payload_length, pkt->payload);
12447eb8f069SAndrzej Hajda 		return -ETIMEDOUT;
12457eb8f069SAndrzej Hajda 	}
12467eb8f069SAndrzej Hajda 
12477eb8f069SAndrzej Hajda 	/* Also covers hardware timeout condition */
12487eb8f069SAndrzej Hajda 	return xfer->result;
12497eb8f069SAndrzej Hajda }
12507eb8f069SAndrzej Hajda 
12517eb8f069SAndrzej Hajda static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
12527eb8f069SAndrzej Hajda {
12537eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = dev_id;
12547eb8f069SAndrzej Hajda 	u32 status;
12557eb8f069SAndrzej Hajda 
1256bb32e408SAndrzej Hajda 	status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
12577eb8f069SAndrzej Hajda 	if (!status) {
12587eb8f069SAndrzej Hajda 		static unsigned long int j;
12597eb8f069SAndrzej Hajda 		if (printk_timed_ratelimit(&j, 500))
12607eb8f069SAndrzej Hajda 			dev_warn(dsi->dev, "spurious interrupt\n");
12617eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
12627eb8f069SAndrzej Hajda 	}
1263bb32e408SAndrzej Hajda 	exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
12647eb8f069SAndrzej Hajda 
12657eb8f069SAndrzej Hajda 	if (status & DSIM_INT_SW_RST_RELEASE) {
1266e6f988a4SHyungwon Hwang 		u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1267ecf81ed9SAndrzej Hajda 			DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_RX_ECC_ERR |
1268ecf81ed9SAndrzej Hajda 			DSIM_INT_SW_RST_RELEASE);
1269bb32e408SAndrzej Hajda 		exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
12707eb8f069SAndrzej Hajda 		complete(&dsi->completed);
12717eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
12727eb8f069SAndrzej Hajda 	}
12737eb8f069SAndrzej Hajda 
1274e6f988a4SHyungwon Hwang 	if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1275ecf81ed9SAndrzej Hajda 			DSIM_INT_PLL_STABLE)))
12767eb8f069SAndrzej Hajda 		return IRQ_HANDLED;
12777eb8f069SAndrzej Hajda 
12787eb8f069SAndrzej Hajda 	if (exynos_dsi_transfer_finish(dsi))
12797eb8f069SAndrzej Hajda 		exynos_dsi_transfer_start(dsi);
12807eb8f069SAndrzej Hajda 
12817eb8f069SAndrzej Hajda 	return IRQ_HANDLED;
12827eb8f069SAndrzej Hajda }
12837eb8f069SAndrzej Hajda 
1284e17ddeccSYoungJun Cho static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1285e17ddeccSYoungJun Cho {
1286e17ddeccSYoungJun Cho 	struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
12872b8376c8SGustavo Padovan 	struct drm_encoder *encoder = &dsi->encoder;
1288e17ddeccSYoungJun Cho 
12890e480f6fSHyungwon Hwang 	if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
1290e17ddeccSYoungJun Cho 		exynos_drm_crtc_te_handler(encoder->crtc);
1291e17ddeccSYoungJun Cho 
1292e17ddeccSYoungJun Cho 	return IRQ_HANDLED;
1293e17ddeccSYoungJun Cho }
1294e17ddeccSYoungJun Cho 
1295e17ddeccSYoungJun Cho static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1296e17ddeccSYoungJun Cho {
1297e17ddeccSYoungJun Cho 	enable_irq(dsi->irq);
1298e17ddeccSYoungJun Cho 
1299e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio))
1300e17ddeccSYoungJun Cho 		enable_irq(gpio_to_irq(dsi->te_gpio));
1301e17ddeccSYoungJun Cho }
1302e17ddeccSYoungJun Cho 
1303e17ddeccSYoungJun Cho static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1304e17ddeccSYoungJun Cho {
1305e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio))
1306e17ddeccSYoungJun Cho 		disable_irq(gpio_to_irq(dsi->te_gpio));
1307e17ddeccSYoungJun Cho 
1308e17ddeccSYoungJun Cho 	disable_irq(dsi->irq);
1309e17ddeccSYoungJun Cho }
1310e17ddeccSYoungJun Cho 
13117eb8f069SAndrzej Hajda static int exynos_dsi_init(struct exynos_dsi *dsi)
13127eb8f069SAndrzej Hajda {
13132154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1314d668e8bfSHyungwon Hwang 
13157eb8f069SAndrzej Hajda 	exynos_dsi_reset(dsi);
1316e17ddeccSYoungJun Cho 	exynos_dsi_enable_irq(dsi);
1317e6f988a4SHyungwon Hwang 
1318e6f988a4SHyungwon Hwang 	if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
1319e6f988a4SHyungwon Hwang 		exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
1320e6f988a4SHyungwon Hwang 
13219a320415SYoungJun Cho 	exynos_dsi_enable_clock(dsi);
1322d668e8bfSHyungwon Hwang 	if (driver_data->wait_for_reset)
13237eb8f069SAndrzej Hajda 		exynos_dsi_wait_for_reset(dsi);
13249a320415SYoungJun Cho 	exynos_dsi_set_phy_ctrl(dsi);
13257eb8f069SAndrzej Hajda 	exynos_dsi_init_link(dsi);
13267eb8f069SAndrzej Hajda 
13277eb8f069SAndrzej Hajda 	return 0;
13287eb8f069SAndrzej Hajda }
13297eb8f069SAndrzej Hajda 
1330295e7954SAndrzej Hajda static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi,
1331295e7954SAndrzej Hajda 				      struct device *panel)
1332e17ddeccSYoungJun Cho {
1333e17ddeccSYoungJun Cho 	int ret;
13340cef83a5SYoungJun Cho 	int te_gpio_irq;
1335e17ddeccSYoungJun Cho 
1336295e7954SAndrzej Hajda 	dsi->te_gpio = of_get_named_gpio(panel->of_node, "te-gpios", 0);
133722e098daSAndrzej Hajda 	if (dsi->te_gpio == -ENOENT)
133822e098daSAndrzej Hajda 		return 0;
133922e098daSAndrzej Hajda 
1340e17ddeccSYoungJun Cho 	if (!gpio_is_valid(dsi->te_gpio)) {
1341e17ddeccSYoungJun Cho 		ret = dsi->te_gpio;
134222e098daSAndrzej Hajda 		dev_err(dsi->dev, "cannot get te-gpios, %d\n", ret);
1343e17ddeccSYoungJun Cho 		goto out;
1344e17ddeccSYoungJun Cho 	}
1345e17ddeccSYoungJun Cho 
134651d1decaSHyungwon Hwang 	ret = gpio_request(dsi->te_gpio, "te_gpio");
1347e17ddeccSYoungJun Cho 	if (ret) {
1348e17ddeccSYoungJun Cho 		dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1349e17ddeccSYoungJun Cho 		goto out;
1350e17ddeccSYoungJun Cho 	}
1351e17ddeccSYoungJun Cho 
13520cef83a5SYoungJun Cho 	te_gpio_irq = gpio_to_irq(dsi->te_gpio);
13530cef83a5SYoungJun Cho 	irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
135451d1decaSHyungwon Hwang 
13550cef83a5SYoungJun Cho 	ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
1356e17ddeccSYoungJun Cho 					IRQF_TRIGGER_RISING, "TE", dsi);
1357e17ddeccSYoungJun Cho 	if (ret) {
1358e17ddeccSYoungJun Cho 		dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1359e17ddeccSYoungJun Cho 		gpio_free(dsi->te_gpio);
1360e17ddeccSYoungJun Cho 		goto out;
1361e17ddeccSYoungJun Cho 	}
1362e17ddeccSYoungJun Cho 
1363e17ddeccSYoungJun Cho out:
1364e17ddeccSYoungJun Cho 	return ret;
1365e17ddeccSYoungJun Cho }
1366e17ddeccSYoungJun Cho 
1367e17ddeccSYoungJun Cho static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1368e17ddeccSYoungJun Cho {
1369e17ddeccSYoungJun Cho 	if (gpio_is_valid(dsi->te_gpio)) {
1370e17ddeccSYoungJun Cho 		free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1371e17ddeccSYoungJun Cho 		gpio_free(dsi->te_gpio);
1372e17ddeccSYoungJun Cho 		dsi->te_gpio = -ENOENT;
1373e17ddeccSYoungJun Cho 	}
1374e17ddeccSYoungJun Cho }
1375e17ddeccSYoungJun Cho 
13762b8376c8SGustavo Padovan static void exynos_dsi_enable(struct drm_encoder *encoder)
13777eb8f069SAndrzej Hajda {
1378cf67cc9aSGustavo Padovan 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
13797eb8f069SAndrzej Hajda 	int ret;
13807eb8f069SAndrzej Hajda 
13817eb8f069SAndrzej Hajda 	if (dsi->state & DSIM_STATE_ENABLED)
1382b6595dc7SGustavo Padovan 		return;
13837eb8f069SAndrzej Hajda 
1384ba6e4779SInki Dae 	pm_runtime_get_sync(dsi->dev);
13857eb8f069SAndrzej Hajda 
13860e480f6fSHyungwon Hwang 	dsi->state |= DSIM_STATE_ENABLED;
13870e480f6fSHyungwon Hwang 
1388cdfb8694SAjay Kumar 	ret = drm_panel_prepare(dsi->panel);
13897eb8f069SAndrzej Hajda 	if (ret < 0) {
13900e480f6fSHyungwon Hwang 		dsi->state &= ~DSIM_STATE_ENABLED;
1391ba6e4779SInki Dae 		pm_runtime_put_sync(dsi->dev);
1392b6595dc7SGustavo Padovan 		return;
13937eb8f069SAndrzej Hajda 	}
13947eb8f069SAndrzej Hajda 
13957eb8f069SAndrzej Hajda 	exynos_dsi_set_display_mode(dsi);
13967eb8f069SAndrzej Hajda 	exynos_dsi_set_display_enable(dsi, true);
13977eb8f069SAndrzej Hajda 
1398cdfb8694SAjay Kumar 	ret = drm_panel_enable(dsi->panel);
1399cdfb8694SAjay Kumar 	if (ret < 0) {
1400d41bb38fSYoungJun Cho 		dsi->state &= ~DSIM_STATE_ENABLED;
1401cdfb8694SAjay Kumar 		exynos_dsi_set_display_enable(dsi, false);
1402cdfb8694SAjay Kumar 		drm_panel_unprepare(dsi->panel);
1403ba6e4779SInki Dae 		pm_runtime_put_sync(dsi->dev);
1404b6595dc7SGustavo Padovan 		return;
1405cdfb8694SAjay Kumar 	}
1406cdfb8694SAjay Kumar 
14070e480f6fSHyungwon Hwang 	dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
14087eb8f069SAndrzej Hajda }
14097eb8f069SAndrzej Hajda 
14102b8376c8SGustavo Padovan static void exynos_dsi_disable(struct drm_encoder *encoder)
14117eb8f069SAndrzej Hajda {
1412cf67cc9aSGustavo Padovan 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1413b6595dc7SGustavo Padovan 
14147eb8f069SAndrzej Hajda 	if (!(dsi->state & DSIM_STATE_ENABLED))
14157eb8f069SAndrzej Hajda 		return;
14167eb8f069SAndrzej Hajda 
14170e480f6fSHyungwon Hwang 	dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
14180e480f6fSHyungwon Hwang 
14197eb8f069SAndrzej Hajda 	drm_panel_disable(dsi->panel);
1420cdfb8694SAjay Kumar 	exynos_dsi_set_display_enable(dsi, false);
1421cdfb8694SAjay Kumar 	drm_panel_unprepare(dsi->panel);
14227eb8f069SAndrzej Hajda 
14237eb8f069SAndrzej Hajda 	dsi->state &= ~DSIM_STATE_ENABLED;
14240e480f6fSHyungwon Hwang 
1425ba6e4779SInki Dae 	pm_runtime_put_sync(dsi->dev);
14267eb8f069SAndrzej Hajda }
14277eb8f069SAndrzej Hajda 
14287eb8f069SAndrzej Hajda static enum drm_connector_status
14297eb8f069SAndrzej Hajda exynos_dsi_detect(struct drm_connector *connector, bool force)
14307eb8f069SAndrzej Hajda {
1431295e7954SAndrzej Hajda 	return connector->status;
14327eb8f069SAndrzej Hajda }
14337eb8f069SAndrzej Hajda 
14347eb8f069SAndrzej Hajda static void exynos_dsi_connector_destroy(struct drm_connector *connector)
14357eb8f069SAndrzej Hajda {
14360ae46015SAndrzej Hajda 	drm_connector_unregister(connector);
14370ae46015SAndrzej Hajda 	drm_connector_cleanup(connector);
14380ae46015SAndrzej Hajda 	connector->dev = NULL;
14397eb8f069SAndrzej Hajda }
14407eb8f069SAndrzej Hajda 
1441800ba2b5SVille Syrjälä static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
14427eb8f069SAndrzej Hajda 	.detect = exynos_dsi_detect,
14437eb8f069SAndrzej Hajda 	.fill_modes = drm_helper_probe_single_connector_modes,
14447eb8f069SAndrzej Hajda 	.destroy = exynos_dsi_connector_destroy,
14454ea9526bSGustavo Padovan 	.reset = drm_atomic_helper_connector_reset,
14464ea9526bSGustavo Padovan 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
14474ea9526bSGustavo Padovan 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
14487eb8f069SAndrzej Hajda };
14497eb8f069SAndrzej Hajda 
14507eb8f069SAndrzej Hajda static int exynos_dsi_get_modes(struct drm_connector *connector)
14517eb8f069SAndrzej Hajda {
14527eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi = connector_to_dsi(connector);
14537eb8f069SAndrzej Hajda 
14547eb8f069SAndrzej Hajda 	if (dsi->panel)
14557eb8f069SAndrzej Hajda 		return dsi->panel->funcs->get_modes(dsi->panel);
14567eb8f069SAndrzej Hajda 
14577eb8f069SAndrzej Hajda 	return 0;
14587eb8f069SAndrzej Hajda }
14597eb8f069SAndrzej Hajda 
1460800ba2b5SVille Syrjälä static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
14617eb8f069SAndrzej Hajda 	.get_modes = exynos_dsi_get_modes,
14627eb8f069SAndrzej Hajda };
14637eb8f069SAndrzej Hajda 
14642b8376c8SGustavo Padovan static int exynos_dsi_create_connector(struct drm_encoder *encoder)
14657eb8f069SAndrzej Hajda {
14662b8376c8SGustavo Padovan 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
14677eb8f069SAndrzej Hajda 	struct drm_connector *connector = &dsi->connector;
14687eb8f069SAndrzej Hajda 	int ret;
14697eb8f069SAndrzej Hajda 
14707eb8f069SAndrzej Hajda 	connector->polled = DRM_CONNECTOR_POLL_HPD;
14717eb8f069SAndrzej Hajda 
14727eb8f069SAndrzej Hajda 	ret = drm_connector_init(encoder->dev, connector,
14737eb8f069SAndrzej Hajda 				 &exynos_dsi_connector_funcs,
14747eb8f069SAndrzej Hajda 				 DRM_MODE_CONNECTOR_DSI);
14757eb8f069SAndrzej Hajda 	if (ret) {
14767eb8f069SAndrzej Hajda 		DRM_ERROR("Failed to initialize connector with drm\n");
14777eb8f069SAndrzej Hajda 		return ret;
14787eb8f069SAndrzej Hajda 	}
14797eb8f069SAndrzej Hajda 
1480295e7954SAndrzej Hajda 	connector->status = connector_status_disconnected;
14817eb8f069SAndrzej Hajda 	drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
14827eb8f069SAndrzej Hajda 	drm_mode_connector_attach_encoder(connector, encoder);
14837eb8f069SAndrzej Hajda 
14847eb8f069SAndrzej Hajda 	return 0;
14857eb8f069SAndrzej Hajda }
14867eb8f069SAndrzej Hajda 
1487800ba2b5SVille Syrjälä static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
1488b6595dc7SGustavo Padovan 	.enable = exynos_dsi_enable,
1489b6595dc7SGustavo Padovan 	.disable = exynos_dsi_disable,
14907eb8f069SAndrzej Hajda };
14917eb8f069SAndrzej Hajda 
1492800ba2b5SVille Syrjälä static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
14932b8376c8SGustavo Padovan 	.destroy = drm_encoder_cleanup,
14942b8376c8SGustavo Padovan };
14952b8376c8SGustavo Padovan 
1496bd024b86SSjoerd Simons MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
14977eb8f069SAndrzej Hajda 
1498295e7954SAndrzej Hajda static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
1499295e7954SAndrzej Hajda 				  struct mipi_dsi_device *device)
1500295e7954SAndrzej Hajda {
1501295e7954SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
1502295e7954SAndrzej Hajda 	struct drm_device *drm = dsi->connector.dev;
1503295e7954SAndrzej Hajda 
1504295e7954SAndrzej Hajda 	/*
1505295e7954SAndrzej Hajda 	 * This is a temporary solution and should be made by more generic way.
1506295e7954SAndrzej Hajda 	 *
1507295e7954SAndrzej Hajda 	 * If attached panel device is for command mode one, dsi should register
1508295e7954SAndrzej Hajda 	 * TE interrupt handler.
1509295e7954SAndrzej Hajda 	 */
1510295e7954SAndrzej Hajda 	if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1511295e7954SAndrzej Hajda 		int ret = exynos_dsi_register_te_irq(dsi, &device->dev);
1512295e7954SAndrzej Hajda 		if (ret)
1513295e7954SAndrzej Hajda 			return ret;
1514295e7954SAndrzej Hajda 	}
1515295e7954SAndrzej Hajda 
1516295e7954SAndrzej Hajda 	mutex_lock(&drm->mode_config.mutex);
1517295e7954SAndrzej Hajda 
1518295e7954SAndrzej Hajda 	dsi->lanes = device->lanes;
1519295e7954SAndrzej Hajda 	dsi->format = device->format;
1520295e7954SAndrzej Hajda 	dsi->mode_flags = device->mode_flags;
1521295e7954SAndrzej Hajda 	dsi->panel = of_drm_find_panel(device->dev.of_node);
1522295e7954SAndrzej Hajda 	if (dsi->panel) {
1523295e7954SAndrzej Hajda 		drm_panel_attach(dsi->panel, &dsi->connector);
1524295e7954SAndrzej Hajda 		dsi->connector.status = connector_status_connected;
1525295e7954SAndrzej Hajda 	}
1526c038f538SAndrzej Hajda 	exynos_drm_crtc_get_by_type(drm, EXYNOS_DISPLAY_TYPE_LCD)->i80_mode =
1527c038f538SAndrzej Hajda 			!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO);
1528295e7954SAndrzej Hajda 
1529295e7954SAndrzej Hajda 	mutex_unlock(&drm->mode_config.mutex);
1530295e7954SAndrzej Hajda 
1531295e7954SAndrzej Hajda 	if (drm->mode_config.poll_enabled)
1532295e7954SAndrzej Hajda 		drm_kms_helper_hotplug_event(drm);
1533295e7954SAndrzej Hajda 
1534295e7954SAndrzej Hajda 	return 0;
1535295e7954SAndrzej Hajda }
1536295e7954SAndrzej Hajda 
1537295e7954SAndrzej Hajda static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
1538295e7954SAndrzej Hajda 				  struct mipi_dsi_device *device)
1539295e7954SAndrzej Hajda {
1540295e7954SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
1541295e7954SAndrzej Hajda 	struct drm_device *drm = dsi->connector.dev;
1542295e7954SAndrzej Hajda 
1543295e7954SAndrzej Hajda 	mutex_lock(&drm->mode_config.mutex);
1544295e7954SAndrzej Hajda 
1545295e7954SAndrzej Hajda 	if (dsi->panel) {
1546295e7954SAndrzej Hajda 		exynos_dsi_disable(&dsi->encoder);
1547295e7954SAndrzej Hajda 		drm_panel_detach(dsi->panel);
1548295e7954SAndrzej Hajda 		dsi->panel = NULL;
1549295e7954SAndrzej Hajda 		dsi->connector.status = connector_status_disconnected;
1550295e7954SAndrzej Hajda 	}
1551295e7954SAndrzej Hajda 
1552295e7954SAndrzej Hajda 	mutex_unlock(&drm->mode_config.mutex);
1553295e7954SAndrzej Hajda 
1554295e7954SAndrzej Hajda 	if (drm->mode_config.poll_enabled)
1555295e7954SAndrzej Hajda 		drm_kms_helper_hotplug_event(drm);
1556295e7954SAndrzej Hajda 
1557295e7954SAndrzej Hajda 	exynos_dsi_unregister_te_irq(dsi);
1558295e7954SAndrzej Hajda 
1559295e7954SAndrzej Hajda 	return 0;
1560295e7954SAndrzej Hajda }
1561295e7954SAndrzej Hajda 
1562295e7954SAndrzej Hajda static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
1563295e7954SAndrzej Hajda 					 const struct mipi_dsi_msg *msg)
1564295e7954SAndrzej Hajda {
1565295e7954SAndrzej Hajda 	struct exynos_dsi *dsi = host_to_dsi(host);
1566295e7954SAndrzej Hajda 	struct exynos_dsi_transfer xfer;
1567295e7954SAndrzej Hajda 	int ret;
1568295e7954SAndrzej Hajda 
1569295e7954SAndrzej Hajda 	if (!(dsi->state & DSIM_STATE_ENABLED))
1570295e7954SAndrzej Hajda 		return -EINVAL;
1571295e7954SAndrzej Hajda 
1572295e7954SAndrzej Hajda 	if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
1573295e7954SAndrzej Hajda 		ret = exynos_dsi_init(dsi);
1574295e7954SAndrzej Hajda 		if (ret)
1575295e7954SAndrzej Hajda 			return ret;
1576295e7954SAndrzej Hajda 		dsi->state |= DSIM_STATE_INITIALIZED;
1577295e7954SAndrzej Hajda 	}
1578295e7954SAndrzej Hajda 
1579295e7954SAndrzej Hajda 	ret = mipi_dsi_create_packet(&xfer.packet, msg);
1580295e7954SAndrzej Hajda 	if (ret < 0)
1581295e7954SAndrzej Hajda 		return ret;
1582295e7954SAndrzej Hajda 
1583295e7954SAndrzej Hajda 	xfer.rx_len = msg->rx_len;
1584295e7954SAndrzej Hajda 	xfer.rx_payload = msg->rx_buf;
1585295e7954SAndrzej Hajda 	xfer.flags = msg->flags;
1586295e7954SAndrzej Hajda 
1587295e7954SAndrzej Hajda 	ret = exynos_dsi_transfer(dsi, &xfer);
1588295e7954SAndrzej Hajda 	return (ret < 0) ? ret : xfer.rx_done;
1589295e7954SAndrzej Hajda }
1590295e7954SAndrzej Hajda 
1591295e7954SAndrzej Hajda static const struct mipi_dsi_host_ops exynos_dsi_ops = {
1592295e7954SAndrzej Hajda 	.attach = exynos_dsi_host_attach,
1593295e7954SAndrzej Hajda 	.detach = exynos_dsi_host_detach,
1594295e7954SAndrzej Hajda 	.transfer = exynos_dsi_host_transfer,
1595295e7954SAndrzej Hajda };
1596295e7954SAndrzej Hajda 
15977eb8f069SAndrzej Hajda static int exynos_dsi_of_read_u32(const struct device_node *np,
15987eb8f069SAndrzej Hajda 				  const char *propname, u32 *out_value)
15997eb8f069SAndrzej Hajda {
16007eb8f069SAndrzej Hajda 	int ret = of_property_read_u32(np, propname, out_value);
16017eb8f069SAndrzej Hajda 
16027eb8f069SAndrzej Hajda 	if (ret < 0)
16034bf99144SRob Herring 		pr_err("%pOF: failed to get '%s' property\n", np, propname);
16047eb8f069SAndrzej Hajda 
16057eb8f069SAndrzej Hajda 	return ret;
16067eb8f069SAndrzej Hajda }
16077eb8f069SAndrzej Hajda 
16087eb8f069SAndrzej Hajda enum {
16097eb8f069SAndrzej Hajda 	DSI_PORT_IN,
16107eb8f069SAndrzej Hajda 	DSI_PORT_OUT
16117eb8f069SAndrzej Hajda };
16127eb8f069SAndrzej Hajda 
16137eb8f069SAndrzej Hajda static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
16147eb8f069SAndrzej Hajda {
16157eb8f069SAndrzej Hajda 	struct device *dev = dsi->dev;
16167eb8f069SAndrzej Hajda 	struct device_node *node = dev->of_node;
16177eb8f069SAndrzej Hajda 	int ret;
16187eb8f069SAndrzej Hajda 
16197eb8f069SAndrzej Hajda 	ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
16207eb8f069SAndrzej Hajda 				     &dsi->pll_clk_rate);
16217eb8f069SAndrzej Hajda 	if (ret < 0)
16227eb8f069SAndrzej Hajda 		return ret;
16237eb8f069SAndrzej Hajda 
1624f2921d8cSHoegeun Kwon 	ret = exynos_dsi_of_read_u32(node, "samsung,burst-clock-frequency",
16257eb8f069SAndrzej Hajda 				     &dsi->burst_clk_rate);
16267eb8f069SAndrzej Hajda 	if (ret < 0)
1627f2921d8cSHoegeun Kwon 		return ret;
16287eb8f069SAndrzej Hajda 
1629f2921d8cSHoegeun Kwon 	ret = exynos_dsi_of_read_u32(node, "samsung,esc-clock-frequency",
16307eb8f069SAndrzej Hajda 				     &dsi->esc_clk_rate);
1631f5f3b9baSHyungwon Hwang 	if (ret < 0)
1632f2921d8cSHoegeun Kwon 		return ret;
1633f5f3b9baSHyungwon Hwang 
1634526b4d3eSAndrzej Hajda 	dsi->bridge_node = of_graph_get_remote_node(node, DSI_PORT_IN, 0);
1635f5f3b9baSHyungwon Hwang 
1636f2921d8cSHoegeun Kwon 	return 0;
16377eb8f069SAndrzej Hajda }
16387eb8f069SAndrzej Hajda 
1639f37cd5e8SInki Dae static int exynos_dsi_bind(struct device *dev, struct device *master,
1640f37cd5e8SInki Dae 				void *data)
1641f37cd5e8SInki Dae {
16422b8376c8SGustavo Padovan 	struct drm_encoder *encoder = dev_get_drvdata(dev);
16432b8376c8SGustavo Padovan 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1644f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
1645f5f3b9baSHyungwon Hwang 	struct drm_bridge *bridge;
1646f37cd5e8SInki Dae 	int ret;
1647f37cd5e8SInki Dae 
16482b8376c8SGustavo Padovan 	drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
164913a3d91fSVille Syrjälä 			 DRM_MODE_ENCODER_TMDS, NULL);
16502b8376c8SGustavo Padovan 
16512b8376c8SGustavo Padovan 	drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
16522b8376c8SGustavo Padovan 
16531ca582f1SAndrzej Hajda 	ret = exynos_drm_set_possible_crtcs(encoder, EXYNOS_DISPLAY_TYPE_LCD);
16541ca582f1SAndrzej Hajda 	if (ret < 0)
16551ca582f1SAndrzej Hajda 		return ret;
16561ca582f1SAndrzej Hajda 
16572b8376c8SGustavo Padovan 	ret = exynos_dsi_create_connector(encoder);
1658a2986e80SGustavo Padovan 	if (ret) {
1659a2986e80SGustavo Padovan 		DRM_ERROR("failed to create connector ret = %d\n", ret);
16602b8376c8SGustavo Padovan 		drm_encoder_cleanup(encoder);
1661f37cd5e8SInki Dae 		return ret;
1662f37cd5e8SInki Dae 	}
1663f37cd5e8SInki Dae 
1664c9948920SInki Dae 	if (dsi->bridge_node) {
1665f5f3b9baSHyungwon Hwang 		bridge = of_drm_find_bridge(dsi->bridge_node);
16663bb80f24SLaurent Pinchart 		if (bridge)
16673bb80f24SLaurent Pinchart 			drm_bridge_attach(encoder, bridge, NULL);
1668c9948920SInki Dae 	}
1669f5f3b9baSHyungwon Hwang 
1670f37cd5e8SInki Dae 	return mipi_dsi_host_register(&dsi->dsi_host);
1671f37cd5e8SInki Dae }
1672f37cd5e8SInki Dae 
1673f37cd5e8SInki Dae static void exynos_dsi_unbind(struct device *dev, struct device *master,
1674f37cd5e8SInki Dae 				void *data)
1675f37cd5e8SInki Dae {
16762b8376c8SGustavo Padovan 	struct drm_encoder *encoder = dev_get_drvdata(dev);
1677cf67cc9aSGustavo Padovan 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1678f37cd5e8SInki Dae 
1679cf67cc9aSGustavo Padovan 	exynos_dsi_disable(encoder);
1680f37cd5e8SInki Dae 
16810ae46015SAndrzej Hajda 	mipi_dsi_host_unregister(&dsi->dsi_host);
1682f37cd5e8SInki Dae }
1683f37cd5e8SInki Dae 
1684f37cd5e8SInki Dae static const struct component_ops exynos_dsi_component_ops = {
1685f37cd5e8SInki Dae 	.bind	= exynos_dsi_bind,
1686f37cd5e8SInki Dae 	.unbind	= exynos_dsi_unbind,
1687f37cd5e8SInki Dae };
1688f37cd5e8SInki Dae 
16897eb8f069SAndrzej Hajda static int exynos_dsi_probe(struct platform_device *pdev)
16907eb8f069SAndrzej Hajda {
16912900c69cSAndrzej Hajda 	struct device *dev = &pdev->dev;
16927eb8f069SAndrzej Hajda 	struct resource *res;
16937eb8f069SAndrzej Hajda 	struct exynos_dsi *dsi;
16940ff03fd1SHyungwon Hwang 	int ret, i;
16957eb8f069SAndrzej Hajda 
16962900c69cSAndrzej Hajda 	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
16972900c69cSAndrzej Hajda 	if (!dsi)
16982900c69cSAndrzej Hajda 		return -ENOMEM;
16992900c69cSAndrzej Hajda 
1700e17ddeccSYoungJun Cho 	/* To be checked as invalid one */
1701e17ddeccSYoungJun Cho 	dsi->te_gpio = -ENOENT;
1702e17ddeccSYoungJun Cho 
17037eb8f069SAndrzej Hajda 	init_completion(&dsi->completed);
17047eb8f069SAndrzej Hajda 	spin_lock_init(&dsi->transfer_lock);
17057eb8f069SAndrzej Hajda 	INIT_LIST_HEAD(&dsi->transfer_list);
17067eb8f069SAndrzej Hajda 
17077eb8f069SAndrzej Hajda 	dsi->dsi_host.ops = &exynos_dsi_ops;
1708e2d2a1e0SAndrzej Hajda 	dsi->dsi_host.dev = dev;
17097eb8f069SAndrzej Hajda 
1710e2d2a1e0SAndrzej Hajda 	dsi->dev = dev;
17112154ac92SMarek Szyprowski 	dsi->driver_data = of_device_get_match_data(dev);
17127eb8f069SAndrzej Hajda 
17137eb8f069SAndrzej Hajda 	ret = exynos_dsi_parse_dt(dsi);
17147eb8f069SAndrzej Hajda 	if (ret)
171586650408SAndrzej Hajda 		return ret;
17167eb8f069SAndrzej Hajda 
17177eb8f069SAndrzej Hajda 	dsi->supplies[0].supply = "vddcore";
17187eb8f069SAndrzej Hajda 	dsi->supplies[1].supply = "vddio";
1719e2d2a1e0SAndrzej Hajda 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
17207eb8f069SAndrzej Hajda 				      dsi->supplies);
17217eb8f069SAndrzej Hajda 	if (ret) {
1722e2d2a1e0SAndrzej Hajda 		dev_info(dev, "failed to get regulators: %d\n", ret);
17237eb8f069SAndrzej Hajda 		return -EPROBE_DEFER;
17247eb8f069SAndrzej Hajda 	}
17257eb8f069SAndrzej Hajda 
17260ff03fd1SHyungwon Hwang 	dsi->clks = devm_kzalloc(dev,
17270ff03fd1SHyungwon Hwang 			sizeof(*dsi->clks) * dsi->driver_data->num_clks,
17280ff03fd1SHyungwon Hwang 			GFP_KERNEL);
1729e6f988a4SHyungwon Hwang 	if (!dsi->clks)
1730e6f988a4SHyungwon Hwang 		return -ENOMEM;
1731e6f988a4SHyungwon Hwang 
17320ff03fd1SHyungwon Hwang 	for (i = 0; i < dsi->driver_data->num_clks; i++) {
17330ff03fd1SHyungwon Hwang 		dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
17340ff03fd1SHyungwon Hwang 		if (IS_ERR(dsi->clks[i])) {
17350ff03fd1SHyungwon Hwang 			if (strcmp(clk_names[i], "sclk_mipi") == 0) {
17360ff03fd1SHyungwon Hwang 				strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
17370ff03fd1SHyungwon Hwang 				i--;
17380ff03fd1SHyungwon Hwang 				continue;
17397eb8f069SAndrzej Hajda 			}
17407eb8f069SAndrzej Hajda 
17410ff03fd1SHyungwon Hwang 			dev_info(dev, "failed to get the clock: %s\n",
17420ff03fd1SHyungwon Hwang 					clk_names[i]);
17430ff03fd1SHyungwon Hwang 			return PTR_ERR(dsi->clks[i]);
17440ff03fd1SHyungwon Hwang 		}
17457eb8f069SAndrzej Hajda 	}
17467eb8f069SAndrzej Hajda 
17477eb8f069SAndrzej Hajda 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1748e2d2a1e0SAndrzej Hajda 	dsi->reg_base = devm_ioremap_resource(dev, res);
1749293d3f6aSJingoo Han 	if (IS_ERR(dsi->reg_base)) {
1750e2d2a1e0SAndrzej Hajda 		dev_err(dev, "failed to remap io region\n");
175186650408SAndrzej Hajda 		return PTR_ERR(dsi->reg_base);
17527eb8f069SAndrzej Hajda 	}
17537eb8f069SAndrzej Hajda 
1754e2d2a1e0SAndrzej Hajda 	dsi->phy = devm_phy_get(dev, "dsim");
17557eb8f069SAndrzej Hajda 	if (IS_ERR(dsi->phy)) {
1756e2d2a1e0SAndrzej Hajda 		dev_info(dev, "failed to get dsim phy\n");
175786650408SAndrzej Hajda 		return PTR_ERR(dsi->phy);
17587eb8f069SAndrzej Hajda 	}
17597eb8f069SAndrzej Hajda 
17607eb8f069SAndrzej Hajda 	dsi->irq = platform_get_irq(pdev, 0);
17617eb8f069SAndrzej Hajda 	if (dsi->irq < 0) {
1762e2d2a1e0SAndrzej Hajda 		dev_err(dev, "failed to request dsi irq resource\n");
176386650408SAndrzej Hajda 		return dsi->irq;
17647eb8f069SAndrzej Hajda 	}
17657eb8f069SAndrzej Hajda 
17667eb8f069SAndrzej Hajda 	irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
1767e2d2a1e0SAndrzej Hajda 	ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
17687eb8f069SAndrzej Hajda 					exynos_dsi_irq, IRQF_ONESHOT,
1769e2d2a1e0SAndrzej Hajda 					dev_name(dev), dsi);
17707eb8f069SAndrzej Hajda 	if (ret) {
1771e2d2a1e0SAndrzej Hajda 		dev_err(dev, "failed to request dsi irq\n");
177286650408SAndrzej Hajda 		return ret;
17737eb8f069SAndrzej Hajda 	}
17747eb8f069SAndrzej Hajda 
1775cf67cc9aSGustavo Padovan 	platform_set_drvdata(pdev, &dsi->encoder);
17767eb8f069SAndrzej Hajda 
1777ba6e4779SInki Dae 	pm_runtime_enable(dev);
1778ba6e4779SInki Dae 
177986650408SAndrzej Hajda 	return component_add(dev, &exynos_dsi_component_ops);
17807eb8f069SAndrzej Hajda }
17817eb8f069SAndrzej Hajda 
17827eb8f069SAndrzej Hajda static int exynos_dsi_remove(struct platform_device *pdev)
17837eb8f069SAndrzej Hajda {
178470505c2eSHoegeun Kwon 	struct exynos_dsi *dsi = platform_get_drvdata(pdev);
178570505c2eSHoegeun Kwon 
178670505c2eSHoegeun Kwon 	of_node_put(dsi->bridge_node);
178770505c2eSHoegeun Kwon 
1788ba6e4779SInki Dae 	pm_runtime_disable(&pdev->dev);
1789ba6e4779SInki Dae 
1790df5225bcSInki Dae 	component_del(&pdev->dev, &exynos_dsi_component_ops);
1791df5225bcSInki Dae 
17927eb8f069SAndrzej Hajda 	return 0;
17937eb8f069SAndrzej Hajda }
17947eb8f069SAndrzej Hajda 
1795010848a7SArnd Bergmann static int __maybe_unused exynos_dsi_suspend(struct device *dev)
1796ba6e4779SInki Dae {
1797ba6e4779SInki Dae 	struct drm_encoder *encoder = dev_get_drvdata(dev);
1798ba6e4779SInki Dae 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
17992154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1800ba6e4779SInki Dae 	int ret, i;
1801ba6e4779SInki Dae 
1802ba6e4779SInki Dae 	usleep_range(10000, 20000);
1803ba6e4779SInki Dae 
1804ba6e4779SInki Dae 	if (dsi->state & DSIM_STATE_INITIALIZED) {
1805ba6e4779SInki Dae 		dsi->state &= ~DSIM_STATE_INITIALIZED;
1806ba6e4779SInki Dae 
1807ba6e4779SInki Dae 		exynos_dsi_disable_clock(dsi);
1808ba6e4779SInki Dae 
1809ba6e4779SInki Dae 		exynos_dsi_disable_irq(dsi);
1810ba6e4779SInki Dae 	}
1811ba6e4779SInki Dae 
1812ba6e4779SInki Dae 	dsi->state &= ~DSIM_STATE_CMD_LPM;
1813ba6e4779SInki Dae 
1814ba6e4779SInki Dae 	phy_power_off(dsi->phy);
1815ba6e4779SInki Dae 
1816ba6e4779SInki Dae 	for (i = driver_data->num_clks - 1; i > -1; i--)
1817ba6e4779SInki Dae 		clk_disable_unprepare(dsi->clks[i]);
1818ba6e4779SInki Dae 
1819ba6e4779SInki Dae 	ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1820ba6e4779SInki Dae 	if (ret < 0)
1821ba6e4779SInki Dae 		dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
1822ba6e4779SInki Dae 
1823ba6e4779SInki Dae 	return 0;
1824ba6e4779SInki Dae }
1825ba6e4779SInki Dae 
1826010848a7SArnd Bergmann static int __maybe_unused exynos_dsi_resume(struct device *dev)
1827ba6e4779SInki Dae {
1828ba6e4779SInki Dae 	struct drm_encoder *encoder = dev_get_drvdata(dev);
1829ba6e4779SInki Dae 	struct exynos_dsi *dsi = encoder_to_dsi(encoder);
18302154ac92SMarek Szyprowski 	const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1831ba6e4779SInki Dae 	int ret, i;
1832ba6e4779SInki Dae 
1833ba6e4779SInki Dae 	ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1834ba6e4779SInki Dae 	if (ret < 0) {
1835ba6e4779SInki Dae 		dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
1836ba6e4779SInki Dae 		return ret;
1837ba6e4779SInki Dae 	}
1838ba6e4779SInki Dae 
1839ba6e4779SInki Dae 	for (i = 0; i < driver_data->num_clks; i++) {
1840ba6e4779SInki Dae 		ret = clk_prepare_enable(dsi->clks[i]);
1841ba6e4779SInki Dae 		if (ret < 0)
1842ba6e4779SInki Dae 			goto err_clk;
1843ba6e4779SInki Dae 	}
1844ba6e4779SInki Dae 
1845ba6e4779SInki Dae 	ret = phy_power_on(dsi->phy);
1846ba6e4779SInki Dae 	if (ret < 0) {
1847ba6e4779SInki Dae 		dev_err(dsi->dev, "cannot enable phy %d\n", ret);
1848ba6e4779SInki Dae 		goto err_clk;
1849ba6e4779SInki Dae 	}
1850ba6e4779SInki Dae 
1851ba6e4779SInki Dae 	return 0;
1852ba6e4779SInki Dae 
1853ba6e4779SInki Dae err_clk:
1854ba6e4779SInki Dae 	while (--i > -1)
1855ba6e4779SInki Dae 		clk_disable_unprepare(dsi->clks[i]);
1856ba6e4779SInki Dae 	regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1857ba6e4779SInki Dae 
1858ba6e4779SInki Dae 	return ret;
1859ba6e4779SInki Dae }
1860ba6e4779SInki Dae 
1861ba6e4779SInki Dae static const struct dev_pm_ops exynos_dsi_pm_ops = {
1862ba6e4779SInki Dae 	SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
1863ba6e4779SInki Dae };
1864ba6e4779SInki Dae 
18657eb8f069SAndrzej Hajda struct platform_driver dsi_driver = {
18667eb8f069SAndrzej Hajda 	.probe = exynos_dsi_probe,
18677eb8f069SAndrzej Hajda 	.remove = exynos_dsi_remove,
18687eb8f069SAndrzej Hajda 	.driver = {
18697eb8f069SAndrzej Hajda 		   .name = "exynos-dsi",
18707eb8f069SAndrzej Hajda 		   .owner = THIS_MODULE,
1871ba6e4779SInki Dae 		   .pm = &exynos_dsi_pm_ops,
18727eb8f069SAndrzej Hajda 		   .of_match_table = exynos_dsi_of_match,
18737eb8f069SAndrzej Hajda 	},
18747eb8f069SAndrzej Hajda };
18757eb8f069SAndrzej Hajda 
18767eb8f069SAndrzej Hajda MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
18777eb8f069SAndrzej Hajda MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
18787eb8f069SAndrzej Hajda MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
18797eb8f069SAndrzej Hajda MODULE_LICENSE("GPL v2");
1880