xref: /openbmc/linux/drivers/gpu/drm/drm_mipi_dbi.c (revision 6ea9a2b8)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * MIPI Display Bus Interface (DBI) LCD controller support
4  *
5  * Copyright 2016 Noralf Trønnes
6  */
7 
8 #include <linux/debugfs.h>
9 #include <linux/delay.h>
10 #include <linux/dma-buf.h>
11 #include <linux/gpio/consumer.h>
12 #include <linux/module.h>
13 #include <linux/regulator/consumer.h>
14 #include <linux/spi/spi.h>
15 
16 #include <drm/drm_connector.h>
17 #include <drm/drm_damage_helper.h>
18 #include <drm/drm_drv.h>
19 #include <drm/drm_gem_cma_helper.h>
20 #include <drm/drm_format_helper.h>
21 #include <drm/drm_fourcc.h>
22 #include <drm/drm_gem_framebuffer_helper.h>
23 #include <drm/drm_mipi_dbi.h>
24 #include <drm/drm_modes.h>
25 #include <drm/drm_probe_helper.h>
26 #include <drm/drm_rect.h>
27 #include <video/mipi_display.h>
28 
29 #define MIPI_DBI_MAX_SPI_READ_SPEED 2000000 /* 2MHz */
30 
31 #define DCS_POWER_MODE_DISPLAY			BIT(2)
32 #define DCS_POWER_MODE_DISPLAY_NORMAL_MODE	BIT(3)
33 #define DCS_POWER_MODE_SLEEP_MODE		BIT(4)
34 #define DCS_POWER_MODE_PARTIAL_MODE		BIT(5)
35 #define DCS_POWER_MODE_IDLE_MODE		BIT(6)
36 #define DCS_POWER_MODE_RESERVED_MASK		(BIT(0) | BIT(1) | BIT(7))
37 
38 /**
39  * DOC: overview
40  *
41  * This library provides helpers for MIPI Display Bus Interface (DBI)
42  * compatible display controllers.
43  *
44  * Many controllers for tiny lcd displays are MIPI compliant and can use this
45  * library. If a controller uses registers 0x2A and 0x2B to set the area to
46  * update and uses register 0x2C to write to frame memory, it is most likely
47  * MIPI compliant.
48  *
49  * Only MIPI Type 1 displays are supported since a full frame memory is needed.
50  *
51  * There are 3 MIPI DBI implementation types:
52  *
53  * A. Motorola 6800 type parallel bus
54  *
55  * B. Intel 8080 type parallel bus
56  *
57  * C. SPI type with 3 options:
58  *
59  *    1. 9-bit with the Data/Command signal as the ninth bit
60  *    2. Same as above except it's sent as 16 bits
61  *    3. 8-bit with the Data/Command signal as a separate D/CX pin
62  *
63  * Currently mipi_dbi only supports Type C options 1 and 3 with
64  * mipi_dbi_spi_init().
65  */
66 
67 #define MIPI_DBI_DEBUG_COMMAND(cmd, data, len) \
68 ({ \
69 	if (!len) \
70 		DRM_DEBUG_DRIVER("cmd=%02x\n", cmd); \
71 	else if (len <= 32) \
72 		DRM_DEBUG_DRIVER("cmd=%02x, par=%*ph\n", cmd, (int)len, data);\
73 	else \
74 		DRM_DEBUG_DRIVER("cmd=%02x, len=%zu\n", cmd, len); \
75 })
76 
77 static const u8 mipi_dbi_dcs_read_commands[] = {
78 	MIPI_DCS_GET_DISPLAY_ID,
79 	MIPI_DCS_GET_RED_CHANNEL,
80 	MIPI_DCS_GET_GREEN_CHANNEL,
81 	MIPI_DCS_GET_BLUE_CHANNEL,
82 	MIPI_DCS_GET_DISPLAY_STATUS,
83 	MIPI_DCS_GET_POWER_MODE,
84 	MIPI_DCS_GET_ADDRESS_MODE,
85 	MIPI_DCS_GET_PIXEL_FORMAT,
86 	MIPI_DCS_GET_DISPLAY_MODE,
87 	MIPI_DCS_GET_SIGNAL_MODE,
88 	MIPI_DCS_GET_DIAGNOSTIC_RESULT,
89 	MIPI_DCS_READ_MEMORY_START,
90 	MIPI_DCS_READ_MEMORY_CONTINUE,
91 	MIPI_DCS_GET_SCANLINE,
92 	MIPI_DCS_GET_DISPLAY_BRIGHTNESS,
93 	MIPI_DCS_GET_CONTROL_DISPLAY,
94 	MIPI_DCS_GET_POWER_SAVE,
95 	MIPI_DCS_GET_CABC_MIN_BRIGHTNESS,
96 	MIPI_DCS_READ_DDB_START,
97 	MIPI_DCS_READ_DDB_CONTINUE,
98 	0, /* sentinel */
99 };
100 
101 static bool mipi_dbi_command_is_read(struct mipi_dbi *dbi, u8 cmd)
102 {
103 	unsigned int i;
104 
105 	if (!dbi->read_commands)
106 		return false;
107 
108 	for (i = 0; i < 0xff; i++) {
109 		if (!dbi->read_commands[i])
110 			return false;
111 		if (cmd == dbi->read_commands[i])
112 			return true;
113 	}
114 
115 	return false;
116 }
117 
118 /**
119  * mipi_dbi_command_read - MIPI DCS read command
120  * @dbi: MIPI DBI structure
121  * @cmd: Command
122  * @val: Value read
123  *
124  * Send MIPI DCS read command to the controller.
125  *
126  * Returns:
127  * Zero on success, negative error code on failure.
128  */
129 int mipi_dbi_command_read(struct mipi_dbi *dbi, u8 cmd, u8 *val)
130 {
131 	if (!dbi->read_commands)
132 		return -EACCES;
133 
134 	if (!mipi_dbi_command_is_read(dbi, cmd))
135 		return -EINVAL;
136 
137 	return mipi_dbi_command_buf(dbi, cmd, val, 1);
138 }
139 EXPORT_SYMBOL(mipi_dbi_command_read);
140 
141 /**
142  * mipi_dbi_command_buf - MIPI DCS command with parameter(s) in an array
143  * @dbi: MIPI DBI structure
144  * @cmd: Command
145  * @data: Parameter buffer
146  * @len: Buffer length
147  *
148  * Returns:
149  * Zero on success, negative error code on failure.
150  */
151 int mipi_dbi_command_buf(struct mipi_dbi *dbi, u8 cmd, u8 *data, size_t len)
152 {
153 	u8 *cmdbuf;
154 	int ret;
155 
156 	/* SPI requires dma-safe buffers */
157 	cmdbuf = kmemdup(&cmd, 1, GFP_KERNEL);
158 	if (!cmdbuf)
159 		return -ENOMEM;
160 
161 	mutex_lock(&dbi->cmdlock);
162 	ret = dbi->command(dbi, cmdbuf, data, len);
163 	mutex_unlock(&dbi->cmdlock);
164 
165 	kfree(cmdbuf);
166 
167 	return ret;
168 }
169 EXPORT_SYMBOL(mipi_dbi_command_buf);
170 
171 /* This should only be used by mipi_dbi_command() */
172 int mipi_dbi_command_stackbuf(struct mipi_dbi *dbi, u8 cmd, const u8 *data,
173 			      size_t len)
174 {
175 	u8 *buf;
176 	int ret;
177 
178 	buf = kmemdup(data, len, GFP_KERNEL);
179 	if (!buf)
180 		return -ENOMEM;
181 
182 	ret = mipi_dbi_command_buf(dbi, cmd, buf, len);
183 
184 	kfree(buf);
185 
186 	return ret;
187 }
188 EXPORT_SYMBOL(mipi_dbi_command_stackbuf);
189 
190 /**
191  * mipi_dbi_buf_copy - Copy a framebuffer, transforming it if necessary
192  * @dst: The destination buffer
193  * @fb: The source framebuffer
194  * @clip: Clipping rectangle of the area to be copied
195  * @swap: When true, swap MSB/LSB of 16-bit values
196  *
197  * Returns:
198  * Zero on success, negative error code on failure.
199  */
200 int mipi_dbi_buf_copy(void *dst, struct drm_framebuffer *fb,
201 		      struct drm_rect *clip, bool swap)
202 {
203 	struct drm_gem_object *gem = drm_gem_fb_get_obj(fb, 0);
204 	struct drm_gem_cma_object *cma_obj = to_drm_gem_cma_obj(gem);
205 	struct dma_buf_attachment *import_attach = gem->import_attach;
206 	void *src = cma_obj->vaddr;
207 	int ret = 0;
208 
209 	if (import_attach) {
210 		ret = dma_buf_begin_cpu_access(import_attach->dmabuf,
211 					       DMA_FROM_DEVICE);
212 		if (ret)
213 			return ret;
214 	}
215 
216 	switch (fb->format->format) {
217 	case DRM_FORMAT_RGB565:
218 		if (swap)
219 			drm_fb_swab(dst, src, fb, clip, !import_attach);
220 		else
221 			drm_fb_memcpy(dst, src, fb, clip);
222 		break;
223 	case DRM_FORMAT_XRGB8888:
224 		drm_fb_xrgb8888_to_rgb565(dst, src, fb, clip, swap);
225 		break;
226 	default:
227 		drm_err_once(fb->dev, "Format is not supported: %p4cc\n",
228 			     &fb->format->format);
229 		return -EINVAL;
230 	}
231 
232 	if (import_attach)
233 		ret = dma_buf_end_cpu_access(import_attach->dmabuf,
234 					     DMA_FROM_DEVICE);
235 	return ret;
236 }
237 EXPORT_SYMBOL(mipi_dbi_buf_copy);
238 
239 static void mipi_dbi_set_window_address(struct mipi_dbi_dev *dbidev,
240 					unsigned int xs, unsigned int xe,
241 					unsigned int ys, unsigned int ye)
242 {
243 	struct mipi_dbi *dbi = &dbidev->dbi;
244 
245 	xs += dbidev->left_offset;
246 	xe += dbidev->left_offset;
247 	ys += dbidev->top_offset;
248 	ye += dbidev->top_offset;
249 
250 	mipi_dbi_command(dbi, MIPI_DCS_SET_COLUMN_ADDRESS, (xs >> 8) & 0xff,
251 			 xs & 0xff, (xe >> 8) & 0xff, xe & 0xff);
252 	mipi_dbi_command(dbi, MIPI_DCS_SET_PAGE_ADDRESS, (ys >> 8) & 0xff,
253 			 ys & 0xff, (ye >> 8) & 0xff, ye & 0xff);
254 }
255 
256 static void mipi_dbi_fb_dirty(struct drm_framebuffer *fb, struct drm_rect *rect)
257 {
258 	struct drm_gem_object *gem = drm_gem_fb_get_obj(fb, 0);
259 	struct drm_gem_cma_object *cma_obj = to_drm_gem_cma_obj(gem);
260 	struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(fb->dev);
261 	unsigned int height = rect->y2 - rect->y1;
262 	unsigned int width = rect->x2 - rect->x1;
263 	struct mipi_dbi *dbi = &dbidev->dbi;
264 	bool swap = dbi->swap_bytes;
265 	int idx, ret = 0;
266 	bool full;
267 	void *tr;
268 
269 	if (WARN_ON(!fb))
270 		return;
271 
272 	if (!drm_dev_enter(fb->dev, &idx))
273 		return;
274 
275 	full = width == fb->width && height == fb->height;
276 
277 	DRM_DEBUG_KMS("Flushing [FB:%d] " DRM_RECT_FMT "\n", fb->base.id, DRM_RECT_ARG(rect));
278 
279 	if (!dbi->dc || !full || swap ||
280 	    fb->format->format == DRM_FORMAT_XRGB8888) {
281 		tr = dbidev->tx_buf;
282 		ret = mipi_dbi_buf_copy(dbidev->tx_buf, fb, rect, swap);
283 		if (ret)
284 			goto err_msg;
285 	} else {
286 		tr = cma_obj->vaddr;
287 	}
288 
289 	mipi_dbi_set_window_address(dbidev, rect->x1, rect->x2 - 1, rect->y1,
290 				    rect->y2 - 1);
291 
292 	ret = mipi_dbi_command_buf(dbi, MIPI_DCS_WRITE_MEMORY_START, tr,
293 				   width * height * 2);
294 err_msg:
295 	if (ret)
296 		drm_err_once(fb->dev, "Failed to update display %d\n", ret);
297 
298 	drm_dev_exit(idx);
299 }
300 
301 /**
302  * mipi_dbi_pipe_update - Display pipe update helper
303  * @pipe: Simple display pipe
304  * @old_state: Old plane state
305  *
306  * This function handles framebuffer flushing and vblank events. Drivers can use
307  * this as their &drm_simple_display_pipe_funcs->update callback.
308  */
309 void mipi_dbi_pipe_update(struct drm_simple_display_pipe *pipe,
310 			  struct drm_plane_state *old_state)
311 {
312 	struct drm_plane_state *state = pipe->plane.state;
313 	struct drm_rect rect;
314 
315 	if (!pipe->crtc.state->active)
316 		return;
317 
318 	if (drm_atomic_helper_damage_merged(old_state, state, &rect))
319 		mipi_dbi_fb_dirty(state->fb, &rect);
320 }
321 EXPORT_SYMBOL(mipi_dbi_pipe_update);
322 
323 /**
324  * mipi_dbi_enable_flush - MIPI DBI enable helper
325  * @dbidev: MIPI DBI device structure
326  * @crtc_state: CRTC state
327  * @plane_state: Plane state
328  *
329  * Flushes the whole framebuffer and enables the backlight. Drivers can use this
330  * in their &drm_simple_display_pipe_funcs->enable callback.
331  *
332  * Note: Drivers which don't use mipi_dbi_pipe_update() because they have custom
333  * framebuffer flushing, can't use this function since they both use the same
334  * flushing code.
335  */
336 void mipi_dbi_enable_flush(struct mipi_dbi_dev *dbidev,
337 			   struct drm_crtc_state *crtc_state,
338 			   struct drm_plane_state *plane_state)
339 {
340 	struct drm_framebuffer *fb = plane_state->fb;
341 	struct drm_rect rect = {
342 		.x1 = 0,
343 		.x2 = fb->width,
344 		.y1 = 0,
345 		.y2 = fb->height,
346 	};
347 	int idx;
348 
349 	if (!drm_dev_enter(&dbidev->drm, &idx))
350 		return;
351 
352 	mipi_dbi_fb_dirty(fb, &rect);
353 	backlight_enable(dbidev->backlight);
354 
355 	drm_dev_exit(idx);
356 }
357 EXPORT_SYMBOL(mipi_dbi_enable_flush);
358 
359 static void mipi_dbi_blank(struct mipi_dbi_dev *dbidev)
360 {
361 	struct drm_device *drm = &dbidev->drm;
362 	u16 height = drm->mode_config.min_height;
363 	u16 width = drm->mode_config.min_width;
364 	struct mipi_dbi *dbi = &dbidev->dbi;
365 	size_t len = width * height * 2;
366 	int idx;
367 
368 	if (!drm_dev_enter(drm, &idx))
369 		return;
370 
371 	memset(dbidev->tx_buf, 0, len);
372 
373 	mipi_dbi_set_window_address(dbidev, 0, width - 1, 0, height - 1);
374 	mipi_dbi_command_buf(dbi, MIPI_DCS_WRITE_MEMORY_START,
375 			     (u8 *)dbidev->tx_buf, len);
376 
377 	drm_dev_exit(idx);
378 }
379 
380 /**
381  * mipi_dbi_pipe_disable - MIPI DBI pipe disable helper
382  * @pipe: Display pipe
383  *
384  * This function disables backlight if present, if not the display memory is
385  * blanked. The regulator is disabled if in use. Drivers can use this as their
386  * &drm_simple_display_pipe_funcs->disable callback.
387  */
388 void mipi_dbi_pipe_disable(struct drm_simple_display_pipe *pipe)
389 {
390 	struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(pipe->crtc.dev);
391 
392 	DRM_DEBUG_KMS("\n");
393 
394 	if (dbidev->backlight)
395 		backlight_disable(dbidev->backlight);
396 	else
397 		mipi_dbi_blank(dbidev);
398 
399 	if (dbidev->regulator)
400 		regulator_disable(dbidev->regulator);
401 }
402 EXPORT_SYMBOL(mipi_dbi_pipe_disable);
403 
404 static int mipi_dbi_connector_get_modes(struct drm_connector *connector)
405 {
406 	struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(connector->dev);
407 	struct drm_display_mode *mode;
408 
409 	mode = drm_mode_duplicate(connector->dev, &dbidev->mode);
410 	if (!mode) {
411 		DRM_ERROR("Failed to duplicate mode\n");
412 		return 0;
413 	}
414 
415 	if (mode->name[0] == '\0')
416 		drm_mode_set_name(mode);
417 
418 	mode->type |= DRM_MODE_TYPE_PREFERRED;
419 	drm_mode_probed_add(connector, mode);
420 
421 	if (mode->width_mm) {
422 		connector->display_info.width_mm = mode->width_mm;
423 		connector->display_info.height_mm = mode->height_mm;
424 	}
425 
426 	return 1;
427 }
428 
429 static const struct drm_connector_helper_funcs mipi_dbi_connector_hfuncs = {
430 	.get_modes = mipi_dbi_connector_get_modes,
431 };
432 
433 static const struct drm_connector_funcs mipi_dbi_connector_funcs = {
434 	.reset = drm_atomic_helper_connector_reset,
435 	.fill_modes = drm_helper_probe_single_connector_modes,
436 	.destroy = drm_connector_cleanup,
437 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
438 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
439 };
440 
441 static int mipi_dbi_rotate_mode(struct drm_display_mode *mode,
442 				unsigned int rotation)
443 {
444 	if (rotation == 0 || rotation == 180) {
445 		return 0;
446 	} else if (rotation == 90 || rotation == 270) {
447 		swap(mode->hdisplay, mode->vdisplay);
448 		swap(mode->hsync_start, mode->vsync_start);
449 		swap(mode->hsync_end, mode->vsync_end);
450 		swap(mode->htotal, mode->vtotal);
451 		swap(mode->width_mm, mode->height_mm);
452 		return 0;
453 	} else {
454 		return -EINVAL;
455 	}
456 }
457 
458 static const struct drm_mode_config_funcs mipi_dbi_mode_config_funcs = {
459 	.fb_create = drm_gem_fb_create_with_dirty,
460 	.atomic_check = drm_atomic_helper_check,
461 	.atomic_commit = drm_atomic_helper_commit,
462 };
463 
464 static const uint32_t mipi_dbi_formats[] = {
465 	DRM_FORMAT_RGB565,
466 	DRM_FORMAT_XRGB8888,
467 };
468 
469 /**
470  * mipi_dbi_dev_init_with_formats - MIPI DBI device initialization with custom formats
471  * @dbidev: MIPI DBI device structure to initialize
472  * @funcs: Display pipe functions
473  * @formats: Array of supported formats (DRM_FORMAT\_\*).
474  * @format_count: Number of elements in @formats
475  * @mode: Display mode
476  * @rotation: Initial rotation in degrees Counter Clock Wise
477  * @tx_buf_size: Allocate a transmit buffer of this size.
478  *
479  * This function sets up a &drm_simple_display_pipe with a &drm_connector that
480  * has one fixed &drm_display_mode which is rotated according to @rotation.
481  * This mode is used to set the mode config min/max width/height properties.
482  *
483  * Use mipi_dbi_dev_init() if you don't need custom formats.
484  *
485  * Note:
486  * Some of the helper functions expects RGB565 to be the default format and the
487  * transmit buffer sized to fit that.
488  *
489  * Returns:
490  * Zero on success, negative error code on failure.
491  */
492 int mipi_dbi_dev_init_with_formats(struct mipi_dbi_dev *dbidev,
493 				   const struct drm_simple_display_pipe_funcs *funcs,
494 				   const uint32_t *formats, unsigned int format_count,
495 				   const struct drm_display_mode *mode,
496 				   unsigned int rotation, size_t tx_buf_size)
497 {
498 	static const uint64_t modifiers[] = {
499 		DRM_FORMAT_MOD_LINEAR,
500 		DRM_FORMAT_MOD_INVALID
501 	};
502 	struct drm_device *drm = &dbidev->drm;
503 	int ret;
504 
505 	if (!dbidev->dbi.command)
506 		return -EINVAL;
507 
508 	ret = drmm_mode_config_init(drm);
509 	if (ret)
510 		return ret;
511 
512 	dbidev->tx_buf = devm_kmalloc(drm->dev, tx_buf_size, GFP_KERNEL);
513 	if (!dbidev->tx_buf)
514 		return -ENOMEM;
515 
516 	drm_mode_copy(&dbidev->mode, mode);
517 	ret = mipi_dbi_rotate_mode(&dbidev->mode, rotation);
518 	if (ret) {
519 		DRM_ERROR("Illegal rotation value %u\n", rotation);
520 		return -EINVAL;
521 	}
522 
523 	drm_connector_helper_add(&dbidev->connector, &mipi_dbi_connector_hfuncs);
524 	ret = drm_connector_init(drm, &dbidev->connector, &mipi_dbi_connector_funcs,
525 				 DRM_MODE_CONNECTOR_SPI);
526 	if (ret)
527 		return ret;
528 
529 	ret = drm_simple_display_pipe_init(drm, &dbidev->pipe, funcs, formats, format_count,
530 					   modifiers, &dbidev->connector);
531 	if (ret)
532 		return ret;
533 
534 	drm_plane_enable_fb_damage_clips(&dbidev->pipe.plane);
535 
536 	drm->mode_config.funcs = &mipi_dbi_mode_config_funcs;
537 	drm->mode_config.min_width = dbidev->mode.hdisplay;
538 	drm->mode_config.max_width = dbidev->mode.hdisplay;
539 	drm->mode_config.min_height = dbidev->mode.vdisplay;
540 	drm->mode_config.max_height = dbidev->mode.vdisplay;
541 	dbidev->rotation = rotation;
542 
543 	DRM_DEBUG_KMS("rotation = %u\n", rotation);
544 
545 	return 0;
546 }
547 EXPORT_SYMBOL(mipi_dbi_dev_init_with_formats);
548 
549 /**
550  * mipi_dbi_dev_init - MIPI DBI device initialization
551  * @dbidev: MIPI DBI device structure to initialize
552  * @funcs: Display pipe functions
553  * @mode: Display mode
554  * @rotation: Initial rotation in degrees Counter Clock Wise
555  *
556  * This function sets up a &drm_simple_display_pipe with a &drm_connector that
557  * has one fixed &drm_display_mode which is rotated according to @rotation.
558  * This mode is used to set the mode config min/max width/height properties.
559  * Additionally &mipi_dbi.tx_buf is allocated.
560  *
561  * Supported formats: Native RGB565 and emulated XRGB8888.
562  *
563  * Returns:
564  * Zero on success, negative error code on failure.
565  */
566 int mipi_dbi_dev_init(struct mipi_dbi_dev *dbidev,
567 		      const struct drm_simple_display_pipe_funcs *funcs,
568 		      const struct drm_display_mode *mode, unsigned int rotation)
569 {
570 	size_t bufsize = mode->vdisplay * mode->hdisplay * sizeof(u16);
571 
572 	dbidev->drm.mode_config.preferred_depth = 16;
573 
574 	return mipi_dbi_dev_init_with_formats(dbidev, funcs, mipi_dbi_formats,
575 					      ARRAY_SIZE(mipi_dbi_formats), mode,
576 					      rotation, bufsize);
577 }
578 EXPORT_SYMBOL(mipi_dbi_dev_init);
579 
580 /**
581  * mipi_dbi_hw_reset - Hardware reset of controller
582  * @dbi: MIPI DBI structure
583  *
584  * Reset controller if the &mipi_dbi->reset gpio is set.
585  */
586 void mipi_dbi_hw_reset(struct mipi_dbi *dbi)
587 {
588 	if (!dbi->reset)
589 		return;
590 
591 	gpiod_set_value_cansleep(dbi->reset, 0);
592 	usleep_range(20, 1000);
593 	gpiod_set_value_cansleep(dbi->reset, 1);
594 	msleep(120);
595 }
596 EXPORT_SYMBOL(mipi_dbi_hw_reset);
597 
598 /**
599  * mipi_dbi_display_is_on - Check if display is on
600  * @dbi: MIPI DBI structure
601  *
602  * This function checks the Power Mode register (if readable) to see if
603  * display output is turned on. This can be used to see if the bootloader
604  * has already turned on the display avoiding flicker when the pipeline is
605  * enabled.
606  *
607  * Returns:
608  * true if the display can be verified to be on, false otherwise.
609  */
610 bool mipi_dbi_display_is_on(struct mipi_dbi *dbi)
611 {
612 	u8 val;
613 
614 	if (mipi_dbi_command_read(dbi, MIPI_DCS_GET_POWER_MODE, &val))
615 		return false;
616 
617 	val &= ~DCS_POWER_MODE_RESERVED_MASK;
618 
619 	/* The poweron/reset value is 08h DCS_POWER_MODE_DISPLAY_NORMAL_MODE */
620 	if (val != (DCS_POWER_MODE_DISPLAY |
621 	    DCS_POWER_MODE_DISPLAY_NORMAL_MODE | DCS_POWER_MODE_SLEEP_MODE))
622 		return false;
623 
624 	DRM_DEBUG_DRIVER("Display is ON\n");
625 
626 	return true;
627 }
628 EXPORT_SYMBOL(mipi_dbi_display_is_on);
629 
630 static int mipi_dbi_poweron_reset_conditional(struct mipi_dbi_dev *dbidev, bool cond)
631 {
632 	struct device *dev = dbidev->drm.dev;
633 	struct mipi_dbi *dbi = &dbidev->dbi;
634 	int ret;
635 
636 	if (dbidev->regulator) {
637 		ret = regulator_enable(dbidev->regulator);
638 		if (ret) {
639 			DRM_DEV_ERROR(dev, "Failed to enable regulator (%d)\n", ret);
640 			return ret;
641 		}
642 	}
643 
644 	if (cond && mipi_dbi_display_is_on(dbi))
645 		return 1;
646 
647 	mipi_dbi_hw_reset(dbi);
648 	ret = mipi_dbi_command(dbi, MIPI_DCS_SOFT_RESET);
649 	if (ret) {
650 		DRM_DEV_ERROR(dev, "Failed to send reset command (%d)\n", ret);
651 		if (dbidev->regulator)
652 			regulator_disable(dbidev->regulator);
653 		return ret;
654 	}
655 
656 	/*
657 	 * If we did a hw reset, we know the controller is in Sleep mode and
658 	 * per MIPI DSC spec should wait 5ms after soft reset. If we didn't,
659 	 * we assume worst case and wait 120ms.
660 	 */
661 	if (dbi->reset)
662 		usleep_range(5000, 20000);
663 	else
664 		msleep(120);
665 
666 	return 0;
667 }
668 
669 /**
670  * mipi_dbi_poweron_reset - MIPI DBI poweron and reset
671  * @dbidev: MIPI DBI device structure
672  *
673  * This function enables the regulator if used and does a hardware and software
674  * reset.
675  *
676  * Returns:
677  * Zero on success, or a negative error code.
678  */
679 int mipi_dbi_poweron_reset(struct mipi_dbi_dev *dbidev)
680 {
681 	return mipi_dbi_poweron_reset_conditional(dbidev, false);
682 }
683 EXPORT_SYMBOL(mipi_dbi_poweron_reset);
684 
685 /**
686  * mipi_dbi_poweron_conditional_reset - MIPI DBI poweron and conditional reset
687  * @dbidev: MIPI DBI device structure
688  *
689  * This function enables the regulator if used and if the display is off, it
690  * does a hardware and software reset. If mipi_dbi_display_is_on() determines
691  * that the display is on, no reset is performed.
692  *
693  * Returns:
694  * Zero if the controller was reset, 1 if the display was already on, or a
695  * negative error code.
696  */
697 int mipi_dbi_poweron_conditional_reset(struct mipi_dbi_dev *dbidev)
698 {
699 	return mipi_dbi_poweron_reset_conditional(dbidev, true);
700 }
701 EXPORT_SYMBOL(mipi_dbi_poweron_conditional_reset);
702 
703 #if IS_ENABLED(CONFIG_SPI)
704 
705 /**
706  * mipi_dbi_spi_cmd_max_speed - get the maximum SPI bus speed
707  * @spi: SPI device
708  * @len: The transfer buffer length.
709  *
710  * Many controllers have a max speed of 10MHz, but can be pushed way beyond
711  * that. Increase reliability by running pixel data at max speed and the rest
712  * at 10MHz, preventing transfer glitches from messing up the init settings.
713  */
714 u32 mipi_dbi_spi_cmd_max_speed(struct spi_device *spi, size_t len)
715 {
716 	if (len > 64)
717 		return 0; /* use default */
718 
719 	return min_t(u32, 10000000, spi->max_speed_hz);
720 }
721 EXPORT_SYMBOL(mipi_dbi_spi_cmd_max_speed);
722 
723 static bool mipi_dbi_machine_little_endian(void)
724 {
725 #if defined(__LITTLE_ENDIAN)
726 	return true;
727 #else
728 	return false;
729 #endif
730 }
731 
732 /*
733  * MIPI DBI Type C Option 1
734  *
735  * If the SPI controller doesn't have 9 bits per word support,
736  * use blocks of 9 bytes to send 8x 9-bit words using a 8-bit SPI transfer.
737  * Pad partial blocks with MIPI_DCS_NOP (zero).
738  * This is how the D/C bit (x) is added:
739  *     x7654321
740  *     0x765432
741  *     10x76543
742  *     210x7654
743  *     3210x765
744  *     43210x76
745  *     543210x7
746  *     6543210x
747  *     76543210
748  */
749 
750 static int mipi_dbi_spi1e_transfer(struct mipi_dbi *dbi, int dc,
751 				   const void *buf, size_t len,
752 				   unsigned int bpw)
753 {
754 	bool swap_bytes = (bpw == 16 && mipi_dbi_machine_little_endian());
755 	size_t chunk, max_chunk = dbi->tx_buf9_len;
756 	struct spi_device *spi = dbi->spi;
757 	struct spi_transfer tr = {
758 		.tx_buf = dbi->tx_buf9,
759 		.bits_per_word = 8,
760 	};
761 	struct spi_message m;
762 	const u8 *src = buf;
763 	int i, ret;
764 	u8 *dst;
765 
766 	if (drm_debug_enabled(DRM_UT_DRIVER))
767 		pr_debug("[drm:%s] dc=%d, max_chunk=%zu, transfers:\n",
768 			 __func__, dc, max_chunk);
769 
770 	tr.speed_hz = mipi_dbi_spi_cmd_max_speed(spi, len);
771 	spi_message_init_with_transfers(&m, &tr, 1);
772 
773 	if (!dc) {
774 		if (WARN_ON_ONCE(len != 1))
775 			return -EINVAL;
776 
777 		/* Command: pad no-op's (zeroes) at beginning of block */
778 		dst = dbi->tx_buf9;
779 		memset(dst, 0, 9);
780 		dst[8] = *src;
781 		tr.len = 9;
782 
783 		return spi_sync(spi, &m);
784 	}
785 
786 	/* max with room for adding one bit per byte */
787 	max_chunk = max_chunk / 9 * 8;
788 	/* but no bigger than len */
789 	max_chunk = min(max_chunk, len);
790 	/* 8 byte blocks */
791 	max_chunk = max_t(size_t, 8, max_chunk & ~0x7);
792 
793 	while (len) {
794 		size_t added = 0;
795 
796 		chunk = min(len, max_chunk);
797 		len -= chunk;
798 		dst = dbi->tx_buf9;
799 
800 		if (chunk < 8) {
801 			u8 val, carry = 0;
802 
803 			/* Data: pad no-op's (zeroes) at end of block */
804 			memset(dst, 0, 9);
805 
806 			if (swap_bytes) {
807 				for (i = 1; i < (chunk + 1); i++) {
808 					val = src[1];
809 					*dst++ = carry | BIT(8 - i) | (val >> i);
810 					carry = val << (8 - i);
811 					i++;
812 					val = src[0];
813 					*dst++ = carry | BIT(8 - i) | (val >> i);
814 					carry = val << (8 - i);
815 					src += 2;
816 				}
817 				*dst++ = carry;
818 			} else {
819 				for (i = 1; i < (chunk + 1); i++) {
820 					val = *src++;
821 					*dst++ = carry | BIT(8 - i) | (val >> i);
822 					carry = val << (8 - i);
823 				}
824 				*dst++ = carry;
825 			}
826 
827 			chunk = 8;
828 			added = 1;
829 		} else {
830 			for (i = 0; i < chunk; i += 8) {
831 				if (swap_bytes) {
832 					*dst++ =                 BIT(7) | (src[1] >> 1);
833 					*dst++ = (src[1] << 7) | BIT(6) | (src[0] >> 2);
834 					*dst++ = (src[0] << 6) | BIT(5) | (src[3] >> 3);
835 					*dst++ = (src[3] << 5) | BIT(4) | (src[2] >> 4);
836 					*dst++ = (src[2] << 4) | BIT(3) | (src[5] >> 5);
837 					*dst++ = (src[5] << 3) | BIT(2) | (src[4] >> 6);
838 					*dst++ = (src[4] << 2) | BIT(1) | (src[7] >> 7);
839 					*dst++ = (src[7] << 1) | BIT(0);
840 					*dst++ = src[6];
841 				} else {
842 					*dst++ =                 BIT(7) | (src[0] >> 1);
843 					*dst++ = (src[0] << 7) | BIT(6) | (src[1] >> 2);
844 					*dst++ = (src[1] << 6) | BIT(5) | (src[2] >> 3);
845 					*dst++ = (src[2] << 5) | BIT(4) | (src[3] >> 4);
846 					*dst++ = (src[3] << 4) | BIT(3) | (src[4] >> 5);
847 					*dst++ = (src[4] << 3) | BIT(2) | (src[5] >> 6);
848 					*dst++ = (src[5] << 2) | BIT(1) | (src[6] >> 7);
849 					*dst++ = (src[6] << 1) | BIT(0);
850 					*dst++ = src[7];
851 				}
852 
853 				src += 8;
854 				added++;
855 			}
856 		}
857 
858 		tr.len = chunk + added;
859 
860 		ret = spi_sync(spi, &m);
861 		if (ret)
862 			return ret;
863 	}
864 
865 	return 0;
866 }
867 
868 static int mipi_dbi_spi1_transfer(struct mipi_dbi *dbi, int dc,
869 				  const void *buf, size_t len,
870 				  unsigned int bpw)
871 {
872 	struct spi_device *spi = dbi->spi;
873 	struct spi_transfer tr = {
874 		.bits_per_word = 9,
875 	};
876 	const u16 *src16 = buf;
877 	const u8 *src8 = buf;
878 	struct spi_message m;
879 	size_t max_chunk;
880 	u16 *dst16;
881 	int ret;
882 
883 	if (!spi_is_bpw_supported(spi, 9))
884 		return mipi_dbi_spi1e_transfer(dbi, dc, buf, len, bpw);
885 
886 	tr.speed_hz = mipi_dbi_spi_cmd_max_speed(spi, len);
887 	max_chunk = dbi->tx_buf9_len;
888 	dst16 = dbi->tx_buf9;
889 
890 	if (drm_debug_enabled(DRM_UT_DRIVER))
891 		pr_debug("[drm:%s] dc=%d, max_chunk=%zu, transfers:\n",
892 			 __func__, dc, max_chunk);
893 
894 	max_chunk = min(max_chunk / 2, len);
895 
896 	spi_message_init_with_transfers(&m, &tr, 1);
897 	tr.tx_buf = dst16;
898 
899 	while (len) {
900 		size_t chunk = min(len, max_chunk);
901 		unsigned int i;
902 
903 		if (bpw == 16 && mipi_dbi_machine_little_endian()) {
904 			for (i = 0; i < (chunk * 2); i += 2) {
905 				dst16[i]     = *src16 >> 8;
906 				dst16[i + 1] = *src16++ & 0xFF;
907 				if (dc) {
908 					dst16[i]     |= 0x0100;
909 					dst16[i + 1] |= 0x0100;
910 				}
911 			}
912 		} else {
913 			for (i = 0; i < chunk; i++) {
914 				dst16[i] = *src8++;
915 				if (dc)
916 					dst16[i] |= 0x0100;
917 			}
918 		}
919 
920 		tr.len = chunk * 2;
921 		len -= chunk;
922 
923 		ret = spi_sync(spi, &m);
924 		if (ret)
925 			return ret;
926 	}
927 
928 	return 0;
929 }
930 
931 static int mipi_dbi_typec1_command(struct mipi_dbi *dbi, u8 *cmd,
932 				   u8 *parameters, size_t num)
933 {
934 	unsigned int bpw = (*cmd == MIPI_DCS_WRITE_MEMORY_START) ? 16 : 8;
935 	int ret;
936 
937 	if (mipi_dbi_command_is_read(dbi, *cmd))
938 		return -EOPNOTSUPP;
939 
940 	MIPI_DBI_DEBUG_COMMAND(*cmd, parameters, num);
941 
942 	ret = mipi_dbi_spi1_transfer(dbi, 0, cmd, 1, 8);
943 	if (ret || !num)
944 		return ret;
945 
946 	return mipi_dbi_spi1_transfer(dbi, 1, parameters, num, bpw);
947 }
948 
949 /* MIPI DBI Type C Option 3 */
950 
951 static int mipi_dbi_typec3_command_read(struct mipi_dbi *dbi, u8 *cmd,
952 					u8 *data, size_t len)
953 {
954 	struct spi_device *spi = dbi->spi;
955 	u32 speed_hz = min_t(u32, MIPI_DBI_MAX_SPI_READ_SPEED,
956 			     spi->max_speed_hz / 2);
957 	struct spi_transfer tr[2] = {
958 		{
959 			.speed_hz = speed_hz,
960 			.tx_buf = cmd,
961 			.len = 1,
962 		}, {
963 			.speed_hz = speed_hz,
964 			.len = len,
965 		},
966 	};
967 	struct spi_message m;
968 	u8 *buf;
969 	int ret;
970 
971 	if (!len)
972 		return -EINVAL;
973 
974 	/*
975 	 * Support non-standard 24-bit and 32-bit Nokia read commands which
976 	 * start with a dummy clock, so we need to read an extra byte.
977 	 */
978 	if (*cmd == MIPI_DCS_GET_DISPLAY_ID ||
979 	    *cmd == MIPI_DCS_GET_DISPLAY_STATUS) {
980 		if (!(len == 3 || len == 4))
981 			return -EINVAL;
982 
983 		tr[1].len = len + 1;
984 	}
985 
986 	buf = kmalloc(tr[1].len, GFP_KERNEL);
987 	if (!buf)
988 		return -ENOMEM;
989 
990 	tr[1].rx_buf = buf;
991 	gpiod_set_value_cansleep(dbi->dc, 0);
992 
993 	spi_message_init_with_transfers(&m, tr, ARRAY_SIZE(tr));
994 	ret = spi_sync(spi, &m);
995 	if (ret)
996 		goto err_free;
997 
998 	if (tr[1].len == len) {
999 		memcpy(data, buf, len);
1000 	} else {
1001 		unsigned int i;
1002 
1003 		for (i = 0; i < len; i++)
1004 			data[i] = (buf[i] << 1) | (buf[i + 1] >> 7);
1005 	}
1006 
1007 	MIPI_DBI_DEBUG_COMMAND(*cmd, data, len);
1008 
1009 err_free:
1010 	kfree(buf);
1011 
1012 	return ret;
1013 }
1014 
1015 static int mipi_dbi_typec3_command(struct mipi_dbi *dbi, u8 *cmd,
1016 				   u8 *par, size_t num)
1017 {
1018 	struct spi_device *spi = dbi->spi;
1019 	unsigned int bpw = 8;
1020 	u32 speed_hz;
1021 	int ret;
1022 
1023 	if (mipi_dbi_command_is_read(dbi, *cmd))
1024 		return mipi_dbi_typec3_command_read(dbi, cmd, par, num);
1025 
1026 	MIPI_DBI_DEBUG_COMMAND(*cmd, par, num);
1027 
1028 	gpiod_set_value_cansleep(dbi->dc, 0);
1029 	speed_hz = mipi_dbi_spi_cmd_max_speed(spi, 1);
1030 	ret = mipi_dbi_spi_transfer(spi, speed_hz, 8, cmd, 1);
1031 	if (ret || !num)
1032 		return ret;
1033 
1034 	if (*cmd == MIPI_DCS_WRITE_MEMORY_START && !dbi->swap_bytes)
1035 		bpw = 16;
1036 
1037 	gpiod_set_value_cansleep(dbi->dc, 1);
1038 	speed_hz = mipi_dbi_spi_cmd_max_speed(spi, num);
1039 
1040 	return mipi_dbi_spi_transfer(spi, speed_hz, bpw, par, num);
1041 }
1042 
1043 /**
1044  * mipi_dbi_spi_init - Initialize MIPI DBI SPI interface
1045  * @spi: SPI device
1046  * @dbi: MIPI DBI structure to initialize
1047  * @dc: D/C gpio (optional)
1048  *
1049  * This function sets &mipi_dbi->command, enables &mipi_dbi->read_commands for the
1050  * usual read commands. It should be followed by a call to mipi_dbi_dev_init() or
1051  * a driver-specific init.
1052  *
1053  * If @dc is set, a Type C Option 3 interface is assumed, if not
1054  * Type C Option 1.
1055  *
1056  * If the SPI master driver doesn't support the necessary bits per word,
1057  * the following transformation is used:
1058  *
1059  * - 9-bit: reorder buffer as 9x 8-bit words, padded with no-op command.
1060  * - 16-bit: if big endian send as 8-bit, if little endian swap bytes
1061  *
1062  * Returns:
1063  * Zero on success, negative error code on failure.
1064  */
1065 int mipi_dbi_spi_init(struct spi_device *spi, struct mipi_dbi *dbi,
1066 		      struct gpio_desc *dc)
1067 {
1068 	struct device *dev = &spi->dev;
1069 	int ret;
1070 
1071 	/*
1072 	 * Even though it's not the SPI device that does DMA (the master does),
1073 	 * the dma mask is necessary for the dma_alloc_wc() in
1074 	 * drm_gem_cma_create(). The dma_addr returned will be a physical
1075 	 * address which might be different from the bus address, but this is
1076 	 * not a problem since the address will not be used.
1077 	 * The virtual address is used in the transfer and the SPI core
1078 	 * re-maps it on the SPI master device using the DMA streaming API
1079 	 * (spi_map_buf()).
1080 	 */
1081 	if (!dev->coherent_dma_mask) {
1082 		ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(32));
1083 		if (ret) {
1084 			dev_warn(dev, "Failed to set dma mask %d\n", ret);
1085 			return ret;
1086 		}
1087 	}
1088 
1089 	dbi->spi = spi;
1090 	dbi->read_commands = mipi_dbi_dcs_read_commands;
1091 
1092 	if (dc) {
1093 		dbi->command = mipi_dbi_typec3_command;
1094 		dbi->dc = dc;
1095 		if (mipi_dbi_machine_little_endian() && !spi_is_bpw_supported(spi, 16))
1096 			dbi->swap_bytes = true;
1097 	} else {
1098 		dbi->command = mipi_dbi_typec1_command;
1099 		dbi->tx_buf9_len = SZ_16K;
1100 		dbi->tx_buf9 = devm_kmalloc(dev, dbi->tx_buf9_len, GFP_KERNEL);
1101 		if (!dbi->tx_buf9)
1102 			return -ENOMEM;
1103 	}
1104 
1105 	mutex_init(&dbi->cmdlock);
1106 
1107 	DRM_DEBUG_DRIVER("SPI speed: %uMHz\n", spi->max_speed_hz / 1000000);
1108 
1109 	return 0;
1110 }
1111 EXPORT_SYMBOL(mipi_dbi_spi_init);
1112 
1113 /**
1114  * mipi_dbi_spi_transfer - SPI transfer helper
1115  * @spi: SPI device
1116  * @speed_hz: Override speed (optional)
1117  * @bpw: Bits per word
1118  * @buf: Buffer to transfer
1119  * @len: Buffer length
1120  *
1121  * This SPI transfer helper breaks up the transfer of @buf into chunks which
1122  * the SPI controller driver can handle.
1123  *
1124  * Returns:
1125  * Zero on success, negative error code on failure.
1126  */
1127 int mipi_dbi_spi_transfer(struct spi_device *spi, u32 speed_hz,
1128 			  u8 bpw, const void *buf, size_t len)
1129 {
1130 	size_t max_chunk = spi_max_transfer_size(spi);
1131 	struct spi_transfer tr = {
1132 		.bits_per_word = bpw,
1133 		.speed_hz = speed_hz,
1134 	};
1135 	struct spi_message m;
1136 	size_t chunk;
1137 	int ret;
1138 
1139 	spi_message_init_with_transfers(&m, &tr, 1);
1140 
1141 	while (len) {
1142 		chunk = min(len, max_chunk);
1143 
1144 		tr.tx_buf = buf;
1145 		tr.len = chunk;
1146 		buf += chunk;
1147 		len -= chunk;
1148 
1149 		ret = spi_sync(spi, &m);
1150 		if (ret)
1151 			return ret;
1152 	}
1153 
1154 	return 0;
1155 }
1156 EXPORT_SYMBOL(mipi_dbi_spi_transfer);
1157 
1158 #endif /* CONFIG_SPI */
1159 
1160 #ifdef CONFIG_DEBUG_FS
1161 
1162 static ssize_t mipi_dbi_debugfs_command_write(struct file *file,
1163 					      const char __user *ubuf,
1164 					      size_t count, loff_t *ppos)
1165 {
1166 	struct seq_file *m = file->private_data;
1167 	struct mipi_dbi_dev *dbidev = m->private;
1168 	u8 val, cmd = 0, parameters[64];
1169 	char *buf, *pos, *token;
1170 	int i, ret, idx;
1171 
1172 	if (!drm_dev_enter(&dbidev->drm, &idx))
1173 		return -ENODEV;
1174 
1175 	buf = memdup_user_nul(ubuf, count);
1176 	if (IS_ERR(buf)) {
1177 		ret = PTR_ERR(buf);
1178 		goto err_exit;
1179 	}
1180 
1181 	/* strip trailing whitespace */
1182 	for (i = count - 1; i > 0; i--)
1183 		if (isspace(buf[i]))
1184 			buf[i] = '\0';
1185 		else
1186 			break;
1187 	i = 0;
1188 	pos = buf;
1189 	while (pos) {
1190 		token = strsep(&pos, " ");
1191 		if (!token) {
1192 			ret = -EINVAL;
1193 			goto err_free;
1194 		}
1195 
1196 		ret = kstrtou8(token, 16, &val);
1197 		if (ret < 0)
1198 			goto err_free;
1199 
1200 		if (token == buf)
1201 			cmd = val;
1202 		else
1203 			parameters[i++] = val;
1204 
1205 		if (i == 64) {
1206 			ret = -E2BIG;
1207 			goto err_free;
1208 		}
1209 	}
1210 
1211 	ret = mipi_dbi_command_buf(&dbidev->dbi, cmd, parameters, i);
1212 
1213 err_free:
1214 	kfree(buf);
1215 err_exit:
1216 	drm_dev_exit(idx);
1217 
1218 	return ret < 0 ? ret : count;
1219 }
1220 
1221 static int mipi_dbi_debugfs_command_show(struct seq_file *m, void *unused)
1222 {
1223 	struct mipi_dbi_dev *dbidev = m->private;
1224 	struct mipi_dbi *dbi = &dbidev->dbi;
1225 	u8 cmd, val[4];
1226 	int ret, idx;
1227 	size_t len;
1228 
1229 	if (!drm_dev_enter(&dbidev->drm, &idx))
1230 		return -ENODEV;
1231 
1232 	for (cmd = 0; cmd < 255; cmd++) {
1233 		if (!mipi_dbi_command_is_read(dbi, cmd))
1234 			continue;
1235 
1236 		switch (cmd) {
1237 		case MIPI_DCS_READ_MEMORY_START:
1238 		case MIPI_DCS_READ_MEMORY_CONTINUE:
1239 			len = 2;
1240 			break;
1241 		case MIPI_DCS_GET_DISPLAY_ID:
1242 			len = 3;
1243 			break;
1244 		case MIPI_DCS_GET_DISPLAY_STATUS:
1245 			len = 4;
1246 			break;
1247 		default:
1248 			len = 1;
1249 			break;
1250 		}
1251 
1252 		seq_printf(m, "%02x: ", cmd);
1253 		ret = mipi_dbi_command_buf(dbi, cmd, val, len);
1254 		if (ret) {
1255 			seq_puts(m, "XX\n");
1256 			continue;
1257 		}
1258 		seq_printf(m, "%*phN\n", (int)len, val);
1259 	}
1260 
1261 	drm_dev_exit(idx);
1262 
1263 	return 0;
1264 }
1265 
1266 static int mipi_dbi_debugfs_command_open(struct inode *inode,
1267 					 struct file *file)
1268 {
1269 	return single_open(file, mipi_dbi_debugfs_command_show,
1270 			   inode->i_private);
1271 }
1272 
1273 static const struct file_operations mipi_dbi_debugfs_command_fops = {
1274 	.owner = THIS_MODULE,
1275 	.open = mipi_dbi_debugfs_command_open,
1276 	.read = seq_read,
1277 	.llseek = seq_lseek,
1278 	.release = single_release,
1279 	.write = mipi_dbi_debugfs_command_write,
1280 };
1281 
1282 /**
1283  * mipi_dbi_debugfs_init - Create debugfs entries
1284  * @minor: DRM minor
1285  *
1286  * This function creates a 'command' debugfs file for sending commands to the
1287  * controller or getting the read command values.
1288  * Drivers can use this as their &drm_driver->debugfs_init callback.
1289  *
1290  */
1291 void mipi_dbi_debugfs_init(struct drm_minor *minor)
1292 {
1293 	struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(minor->dev);
1294 	umode_t mode = S_IFREG | S_IWUSR;
1295 
1296 	if (dbidev->dbi.read_commands)
1297 		mode |= S_IRUGO;
1298 	debugfs_create_file("command", mode, minor->debugfs_root, dbidev,
1299 			    &mipi_dbi_debugfs_command_fops);
1300 }
1301 EXPORT_SYMBOL(mipi_dbi_debugfs_init);
1302 
1303 #endif
1304 
1305 MODULE_LICENSE("GPL");
1306