1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2 /* 3 * Copyright (c) 2020, The Linux Foundation. All rights reserved. 4 */ 5 #include <linux/bits.h> 6 #include <linux/delay.h> 7 #include <linux/device.h> 8 #include <linux/err.h> 9 #include <linux/extcon.h> 10 #include <linux/fs.h> 11 #include <linux/gpio/consumer.h> 12 #include <linux/i2c.h> 13 #include <linux/interrupt.h> 14 #include <linux/kernel.h> 15 #include <linux/module.h> 16 #include <linux/pm_runtime.h> 17 #include <linux/regmap.h> 18 #include <linux/regulator/consumer.h> 19 #include <linux/types.h> 20 #include <linux/wait.h> 21 22 #include <crypto/hash.h> 23 24 #include <drm/display/drm_dp_helper.h> 25 #include <drm/display/drm_hdcp_helper.h> 26 #include <drm/drm_atomic_helper.h> 27 #include <drm/drm_bridge.h> 28 #include <drm/drm_crtc.h> 29 #include <drm/drm_crtc_helper.h> 30 #include <drm/drm_edid.h> 31 #include <drm/drm_print.h> 32 #include <drm/drm_probe_helper.h> 33 34 #include <sound/hdmi-codec.h> 35 36 #define REG_IC_VER 0x04 37 38 #define REG_RESET_CTRL 0x05 39 #define VIDEO_RESET BIT(0) 40 #define AUDIO_RESET BIT(1) 41 #define ALL_LOGIC_RESET BIT(2) 42 #define AUX_RESET BIT(3) 43 #define HDCP_RESET BIT(4) 44 45 #define INT_STATUS_01 0x06 46 #define INT_MASK_01 0x09 47 #define INT_HPD_CHANGE 0 48 #define INT_RECEIVE_HPD_IRQ 1 49 #define INT_SCDT_CHANGE 2 50 #define INT_HDCP_FAIL 3 51 #define INT_HDCP_DONE 4 52 #define BIT_OFFSET(x) (((x) - INT_STATUS_01) * BITS_PER_BYTE) 53 #define BIT_INT_HPD INT_HPD_CHANGE 54 #define BIT_INT_HPD_IRQ INT_RECEIVE_HPD_IRQ 55 #define BIT_INT_SCDT INT_SCDT_CHANGE 56 #define BIT_INT_HDCP_FAIL INT_HDCP_FAIL 57 #define BIT_INT_HDCP_DONE INT_HDCP_DONE 58 59 #define INT_STATUS_02 0x07 60 #define INT_MASK_02 0x0A 61 #define INT_AUX_CMD_FAIL 0 62 #define INT_HDCP_KSV_CHECK 1 63 #define INT_AUDIO_FIFO_ERROR 2 64 #define BIT_INT_AUX_CMD_FAIL (BIT_OFFSET(0x07) + INT_AUX_CMD_FAIL) 65 #define BIT_INT_HDCP_KSV_CHECK (BIT_OFFSET(0x07) + INT_HDCP_KSV_CHECK) 66 #define BIT_INT_AUDIO_FIFO_ERROR (BIT_OFFSET(0x07) + INT_AUDIO_FIFO_ERROR) 67 68 #define INT_STATUS_03 0x08 69 #define INT_MASK_03 0x0B 70 #define INT_LINK_TRAIN_FAIL 4 71 #define INT_VID_FIFO_ERROR 5 72 #define INT_IO_LATCH_FIFO_OVERFLOW 7 73 #define BIT_INT_LINK_TRAIN_FAIL (BIT_OFFSET(0x08) + INT_LINK_TRAIN_FAIL) 74 #define BIT_INT_VID_FIFO_ERROR (BIT_OFFSET(0x08) + INT_VID_FIFO_ERROR) 75 #define BIT_INT_IO_FIFO_OVERFLOW (BIT_OFFSET(0x08) + INT_IO_LATCH_FIFO_OVERFLOW) 76 77 #define REG_SYSTEM_STS 0x0D 78 #define INT_STS BIT(0) 79 #define HPD_STS BIT(1) 80 #define VIDEO_STB BIT(2) 81 82 #define REG_LINK_TRAIN_STS 0x0E 83 #define LINK_STATE_CR BIT(2) 84 #define LINK_STATE_EQ BIT(3) 85 #define LINK_STATE_NORP BIT(4) 86 87 #define REG_BANK_SEL 0x0F 88 #define REG_CLK_CTRL0 0x10 89 #define M_PCLK_DELAY 0x03 90 91 #define REG_AUX_OPT 0x11 92 #define AUX_AUTO_RST BIT(0) 93 #define AUX_FIX_FREQ BIT(3) 94 95 #define REG_DATA_CTRL0 0x12 96 #define VIDEO_LATCH_EDGE BIT(4) 97 #define ENABLE_PCLK_COUNTER BIT(7) 98 99 #define REG_PCLK_COUNTER_VALUE 0x13 100 101 #define REG_501_FIFO_CTRL 0x15 102 #define RST_501_FIFO BIT(1) 103 104 #define REG_TRAIN_CTRL0 0x16 105 #define FORCE_LBR BIT(0) 106 #define LANE_COUNT_MASK 0x06 107 #define LANE_SWAP BIT(3) 108 #define SPREAD_AMP_5 BIT(4) 109 #define FORCE_CR_DONE BIT(5) 110 #define FORCE_EQ_DONE BIT(6) 111 112 #define REG_TRAIN_CTRL1 0x17 113 #define AUTO_TRAIN BIT(0) 114 #define MANUAL_TRAIN BIT(1) 115 #define FORCE_RETRAIN BIT(2) 116 117 #define REG_AUX_CTRL 0x23 118 #define CLR_EDID_FIFO BIT(0) 119 #define AUX_USER_MODE BIT(1) 120 #define AUX_NO_SEGMENT_WR BIT(6) 121 #define AUX_EN_FIFO_READ BIT(7) 122 123 #define REG_AUX_ADR_0_7 0x24 124 #define REG_AUX_ADR_8_15 0x25 125 #define REG_AUX_ADR_16_19 0x26 126 #define REG_AUX_OUT_DATA0 0x27 127 128 #define REG_AUX_CMD_REQ 0x2B 129 #define AUX_BUSY BIT(5) 130 131 #define REG_AUX_DATA_0_7 0x2C 132 #define REG_AUX_DATA_8_15 0x2D 133 #define REG_AUX_DATA_16_23 0x2E 134 #define REG_AUX_DATA_24_31 0x2F 135 136 #define REG_AUX_DATA_FIFO 0x2F 137 138 #define REG_AUX_ERROR_STS 0x9F 139 #define M_AUX_REQ_FAIL 0x03 140 141 #define REG_HDCP_CTRL1 0x38 142 #define HDCP_CP_ENABLE BIT(0) 143 144 #define REG_HDCP_TRIGGER 0x39 145 #define HDCP_TRIGGER_START BIT(0) 146 #define HDCP_TRIGGER_CPIRQ BIT(1) 147 #define HDCP_TRIGGER_KSV_DONE BIT(4) 148 #define HDCP_TRIGGER_KSV_FAIL BIT(5) 149 150 #define REG_HDCP_CTRL2 0x3A 151 #define HDCP_AN_SEL BIT(0) 152 #define HDCP_AN_GEN BIT(1) 153 #define HDCP_HW_HPDIRQ_ACT BIT(2) 154 #define HDCP_EN_M0_READ BIT(5) 155 156 #define REG_M0_0_7 0x4C 157 #define REG_AN_0_7 0x4C 158 #define REG_SP_CTRL0 0x58 159 #define REG_IP_CTRL1 0x59 160 #define REG_IP_CTRL2 0x5A 161 162 #define REG_LINK_DRV 0x5C 163 #define DRV_HS BIT(1) 164 165 #define REG_DRV_LN_DATA_SEL 0x5D 166 167 #define REG_AUX 0x5E 168 169 #define REG_VID_BUS_CTRL0 0x60 170 #define IN_DDR BIT(2) 171 #define DDR_CD (0x01 << 6) 172 173 #define REG_VID_BUS_CTRL1 0x61 174 #define TX_FIFO_RESET BIT(1) 175 176 #define REG_INPUT_CTRL 0xA0 177 #define INPUT_HSYNC_POL BIT(0) 178 #define INPUT_VSYNC_POL BIT(2) 179 #define INPUT_INTERLACED BIT(4) 180 181 #define REG_INPUT_HTOTAL 0xA1 182 #define REG_INPUT_HACTIVE_START 0xA3 183 #define REG_INPUT_HACTIVE_WIDTH 0xA5 184 #define REG_INPUT_HFRONT_PORCH 0xA7 185 #define REG_INPUT_HSYNC_WIDTH 0xA9 186 #define REG_INPUT_VTOTAL 0xAB 187 #define REG_INPUT_VACTIVE_START 0xAD 188 #define REG_INPUT_VACTIVE_WIDTH 0xAF 189 #define REG_INPUT_VFRONT_PORCH 0xB1 190 #define REG_INPUT_VSYNC_WIDTH 0xB3 191 192 #define REG_AUDIO_SRC_CTRL 0xB8 193 #define M_AUDIO_I2S_EN 0x0F 194 #define EN_I2S0 BIT(0) 195 #define EN_I2S1 BIT(1) 196 #define EN_I2S2 BIT(2) 197 #define EN_I2S3 BIT(3) 198 #define AUDIO_FIFO_RESET BIT(7) 199 200 #define REG_AUDIO_FMT 0xB9 201 #define REG_AUDIO_FIFO_SEL 0xBA 202 203 #define REG_AUDIO_CTRL0 0xBB 204 #define AUDIO_FULL_PKT BIT(4) 205 #define AUDIO_16B_BOUND BIT(5) 206 207 #define REG_AUDIO_CTRL1 0xBC 208 #define REG_AUDIO_INPUT_FREQ 0xBE 209 210 #define REG_IEC958_STS0 0xBF 211 #define REG_IEC958_STS1 0xC0 212 #define REG_IEC958_STS2 0xC1 213 #define REG_IEC958_STS3 0xC2 214 #define REG_IEC958_STS4 0xC3 215 216 #define REG_HPD_IRQ_TIME 0xC9 217 #define REG_AUX_DEBUG_MODE 0xCA 218 #define REG_AUX_OPT2 0xCB 219 #define REG_HDCP_OPT 0xCE 220 #define REG_USER_DRV_PRE 0xCF 221 222 #define REG_DATA_MUTE_CTRL 0xD3 223 #define ENABLE_ENHANCED_FRAME BIT(0) 224 #define ENABLE_AUTO_VIDEO_FIFO_RESET BIT(1) 225 #define EN_VID_MUTE BIT(4) 226 #define EN_AUD_MUTE BIT(5) 227 228 #define REG_TIME_STMP_CTRL 0xD4 229 #define EN_ENHANCE_VID_STMP BIT(0) 230 #define EN_ENHANCE_AUD_STMP BIT(2) 231 #define M_STAMP_STEP 0x30 232 #define EN_SSC_GAT BIT(6) 233 234 #define REG_INFOFRAME_CTRL 0xE8 235 #define EN_AVI_PKT BIT(0) 236 #define EN_AUD_PKT BIT(1) 237 #define EN_MPG_PKT BIT(2) 238 #define EN_GEN_PKT BIT(3) 239 #define EN_VID_TIME_STMP BIT(4) 240 #define EN_AUD_TIME_STMP BIT(5) 241 #define EN_VID_CTRL_PKT (EN_AVI_PKT | EN_VID_TIME_STMP) 242 #define EN_AUD_CTRL_PKT (EN_AUD_PKT | EN_AUD_TIME_STMP) 243 244 #define REG_AUDIO_N_0_7 0xDE 245 #define REG_AUDIO_N_8_15 0xDF 246 #define REG_AUDIO_N_16_23 0xE0 247 248 #define REG_AVI_INFO_DB1 0xE9 249 #define REG_AVI_INFO_DB2 0xEA 250 #define REG_AVI_INFO_DB3 0xEB 251 #define REG_AVI_INFO_DB4 0xEC 252 #define REG_AVI_INFO_DB5 0xED 253 #define REG_AVI_INFO_SUM 0xF6 254 255 #define REG_AUD_INFOFRAM_DB1 0xF7 256 #define REG_AUD_INFOFRAM_DB2 0xF8 257 #define REG_AUD_INFOFRAM_DB3 0xF9 258 #define REG_AUD_INFOFRAM_DB4 0xFA 259 #define REG_AUD_INFOFRAM_SUM 0xFB 260 261 /* the following six registers are in bank1 */ 262 #define REG_DRV_0_DB_800_MV 0x7E 263 #define REG_PRE_0_DB_800_MV 0x7F 264 #define REG_PRE_3P5_DB_800_MV 0x81 265 #define REG_SSC_CTRL0 0x88 266 #define REG_SSC_CTRL1 0x89 267 #define REG_SSC_CTRL2 0x8A 268 269 #define RBR DP_LINK_BW_1_62 270 #define HBR DP_LINK_BW_2_7 271 #define HBR2 DP_LINK_BW_5_4 272 #define HBR3 DP_LINK_BW_8_1 273 274 #define DPCD_V_1_1 0x11 275 #define MISC_VERB 0xF0 276 #define MISC_VERC 0x70 277 #define I2S_INPUT_FORMAT_STANDARD 0 278 #define I2S_INPUT_FORMAT_32BIT 1 279 #define I2S_INPUT_LEFT_JUSTIFIED 0 280 #define I2S_INPUT_RIGHT_JUSTIFIED 1 281 #define I2S_DATA_1T_DELAY 0 282 #define I2S_DATA_NO_DELAY 1 283 #define I2S_WS_LEFT_CHANNEL 0 284 #define I2S_WS_RIGHT_CHANNEL 1 285 #define I2S_DATA_MSB_FIRST 0 286 #define I2S_DATA_LSB_FIRST 1 287 #define WORD_LENGTH_16BIT 0 288 #define WORD_LENGTH_18BIT 1 289 #define WORD_LENGTH_20BIT 2 290 #define WORD_LENGTH_24BIT 3 291 #define DEBUGFS_DIR_NAME "it6505-debugfs" 292 #define READ_BUFFER_SIZE 400 293 294 /* Vendor option */ 295 #define HDCP_DESIRED 1 296 #define MAX_LANE_COUNT 4 297 #define MAX_LINK_RATE HBR 298 #define AUTO_TRAIN_RETRY 3 299 #define MAX_HDCP_DOWN_STREAM_COUNT 10 300 #define MAX_CR_LEVEL 0x03 301 #define MAX_EQ_LEVEL 0x03 302 #define AUX_WAIT_TIMEOUT_MS 15 303 #define AUX_FIFO_MAX_SIZE 32 304 #define PIXEL_CLK_DELAY 1 305 #define PIXEL_CLK_INVERSE 0 306 #define ADJUST_PHASE_THRESHOLD 80000 307 #define DPI_PIXEL_CLK_MAX 95000 308 #define HDCP_SHA1_FIFO_LEN (MAX_HDCP_DOWN_STREAM_COUNT * 5 + 10) 309 #define DEFAULT_PWR_ON 0 310 #define DEFAULT_DRV_HOLD 0 311 312 #define AUDIO_SELECT I2S 313 #define AUDIO_TYPE LPCM 314 #define AUDIO_SAMPLE_RATE SAMPLE_RATE_48K 315 #define AUDIO_CHANNEL_COUNT 2 316 #define I2S_INPUT_FORMAT I2S_INPUT_FORMAT_32BIT 317 #define I2S_JUSTIFIED I2S_INPUT_LEFT_JUSTIFIED 318 #define I2S_DATA_DELAY I2S_DATA_1T_DELAY 319 #define I2S_WS_CHANNEL I2S_WS_LEFT_CHANNEL 320 #define I2S_DATA_SEQUENCE I2S_DATA_MSB_FIRST 321 #define AUDIO_WORD_LENGTH WORD_LENGTH_24BIT 322 323 enum aux_cmd_type { 324 CMD_AUX_NATIVE_READ = 0x0, 325 CMD_AUX_NATIVE_WRITE = 0x5, 326 CMD_AUX_I2C_EDID_READ = 0xB, 327 }; 328 329 enum aux_cmd_reply { 330 REPLY_ACK, 331 REPLY_NACK, 332 REPLY_DEFER, 333 }; 334 335 enum link_train_status { 336 LINK_IDLE, 337 LINK_BUSY, 338 LINK_OK, 339 }; 340 341 enum hdcp_state { 342 HDCP_AUTH_IDLE, 343 HDCP_AUTH_GOING, 344 HDCP_AUTH_DONE, 345 }; 346 347 struct it6505_platform_data { 348 struct regulator *pwr18; 349 struct regulator *ovdd; 350 struct gpio_desc *gpiod_reset; 351 }; 352 353 enum it6505_audio_select { 354 I2S = 0, 355 SPDIF, 356 }; 357 358 enum it6505_audio_sample_rate { 359 SAMPLE_RATE_24K = 0x6, 360 SAMPLE_RATE_32K = 0x3, 361 SAMPLE_RATE_48K = 0x2, 362 SAMPLE_RATE_96K = 0xA, 363 SAMPLE_RATE_192K = 0xE, 364 SAMPLE_RATE_44_1K = 0x0, 365 SAMPLE_RATE_88_2K = 0x8, 366 SAMPLE_RATE_176_4K = 0xC, 367 }; 368 369 enum it6505_audio_type { 370 LPCM = 0, 371 NLPCM, 372 DSS, 373 }; 374 375 struct it6505_audio_data { 376 enum it6505_audio_select select; 377 enum it6505_audio_sample_rate sample_rate; 378 enum it6505_audio_type type; 379 u8 word_length; 380 u8 channel_count; 381 u8 i2s_input_format; 382 u8 i2s_justified; 383 u8 i2s_data_delay; 384 u8 i2s_ws_channel; 385 u8 i2s_data_sequence; 386 }; 387 388 struct it6505_audio_sample_rate_map { 389 enum it6505_audio_sample_rate rate; 390 int sample_rate_value; 391 }; 392 393 struct it6505_drm_dp_link { 394 unsigned char revision; 395 unsigned int rate; 396 unsigned int num_lanes; 397 unsigned long capabilities; 398 }; 399 400 struct debugfs_entries { 401 char *name; 402 const struct file_operations *fops; 403 }; 404 405 struct it6505 { 406 struct drm_dp_aux aux; 407 struct drm_bridge bridge; 408 struct i2c_client *client; 409 struct it6505_drm_dp_link link; 410 struct it6505_platform_data pdata; 411 /* 412 * Mutex protects extcon and interrupt functions from interfering 413 * each other. 414 */ 415 struct mutex extcon_lock; 416 struct mutex mode_lock; /* used to bridge_detect */ 417 struct mutex aux_lock; /* used to aux data transfers */ 418 struct regmap *regmap; 419 struct drm_display_mode source_output_mode; 420 struct drm_display_mode video_info; 421 struct notifier_block event_nb; 422 struct extcon_dev *extcon; 423 struct work_struct extcon_wq; 424 int extcon_state; 425 enum drm_connector_status connector_status; 426 enum link_train_status link_state; 427 struct work_struct link_works; 428 u8 dpcd[DP_RECEIVER_CAP_SIZE]; 429 u8 lane_count; 430 u8 link_rate_bw_code; 431 u8 sink_count; 432 bool step_train; 433 bool branch_device; 434 bool enable_ssc; 435 bool lane_swap_disabled; 436 bool lane_swap; 437 bool powered; 438 bool hpd_state; 439 u32 afe_setting; 440 enum hdcp_state hdcp_status; 441 struct delayed_work hdcp_work; 442 struct work_struct hdcp_wait_ksv_list; 443 struct completion wait_edid_complete; 444 u8 auto_train_retry; 445 bool hdcp_desired; 446 bool is_repeater; 447 u8 hdcp_down_stream_count; 448 u8 bksvs[DRM_HDCP_KSV_LEN]; 449 u8 sha1_input[HDCP_SHA1_FIFO_LEN]; 450 bool enable_enhanced_frame; 451 hdmi_codec_plugged_cb plugged_cb; 452 struct device *codec_dev; 453 struct delayed_work delayed_audio; 454 struct it6505_audio_data audio; 455 struct dentry *debugfs; 456 457 /* it6505 driver hold option */ 458 bool enable_drv_hold; 459 }; 460 461 struct it6505_step_train_para { 462 u8 voltage_swing[MAX_LANE_COUNT]; 463 u8 pre_emphasis[MAX_LANE_COUNT]; 464 }; 465 466 /* 467 * Vendor option afe settings for different platforms 468 * 0: without FPC cable 469 * 1: with FPC cable 470 */ 471 472 static const u8 afe_setting_table[][3] = { 473 {0x82, 0x00, 0x45}, 474 {0x93, 0x2A, 0x85} 475 }; 476 477 static const struct it6505_audio_sample_rate_map audio_sample_rate_map[] = { 478 {SAMPLE_RATE_24K, 24000}, 479 {SAMPLE_RATE_32K, 32000}, 480 {SAMPLE_RATE_48K, 48000}, 481 {SAMPLE_RATE_96K, 96000}, 482 {SAMPLE_RATE_192K, 192000}, 483 {SAMPLE_RATE_44_1K, 44100}, 484 {SAMPLE_RATE_88_2K, 88200}, 485 {SAMPLE_RATE_176_4K, 176400}, 486 }; 487 488 static const struct regmap_range it6505_bridge_volatile_ranges[] = { 489 { .range_min = 0, .range_max = 0xFF }, 490 }; 491 492 static const struct regmap_access_table it6505_bridge_volatile_table = { 493 .yes_ranges = it6505_bridge_volatile_ranges, 494 .n_yes_ranges = ARRAY_SIZE(it6505_bridge_volatile_ranges), 495 }; 496 497 static const struct regmap_config it6505_regmap_config = { 498 .reg_bits = 8, 499 .val_bits = 8, 500 .volatile_table = &it6505_bridge_volatile_table, 501 .cache_type = REGCACHE_NONE, 502 }; 503 504 static int it6505_read(struct it6505 *it6505, unsigned int reg_addr) 505 { 506 unsigned int value; 507 int err; 508 struct device *dev = &it6505->client->dev; 509 510 if (!it6505->powered) 511 return -ENODEV; 512 513 err = regmap_read(it6505->regmap, reg_addr, &value); 514 if (err < 0) { 515 dev_err(dev, "read failed reg[0x%x] err: %d", reg_addr, err); 516 return err; 517 } 518 519 return value; 520 } 521 522 static int it6505_write(struct it6505 *it6505, unsigned int reg_addr, 523 unsigned int reg_val) 524 { 525 int err; 526 struct device *dev = &it6505->client->dev; 527 528 if (!it6505->powered) 529 return -ENODEV; 530 531 err = regmap_write(it6505->regmap, reg_addr, reg_val); 532 533 if (err < 0) { 534 dev_err(dev, "write failed reg[0x%x] = 0x%x err = %d", 535 reg_addr, reg_val, err); 536 return err; 537 } 538 539 return 0; 540 } 541 542 static int it6505_set_bits(struct it6505 *it6505, unsigned int reg, 543 unsigned int mask, unsigned int value) 544 { 545 int err; 546 struct device *dev = &it6505->client->dev; 547 548 if (!it6505->powered) 549 return -ENODEV; 550 551 err = regmap_update_bits(it6505->regmap, reg, mask, value); 552 if (err < 0) { 553 dev_err(dev, "write reg[0x%x] = 0x%x mask = 0x%x failed err %d", 554 reg, value, mask, err); 555 return err; 556 } 557 558 return 0; 559 } 560 561 static void it6505_debug_print(struct it6505 *it6505, unsigned int reg, 562 const char *prefix) 563 { 564 struct device *dev = &it6505->client->dev; 565 int val; 566 567 if (!drm_debug_enabled(DRM_UT_DRIVER)) 568 return; 569 570 val = it6505_read(it6505, reg); 571 if (val < 0) 572 DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] read error (%d)", 573 prefix, reg, val); 574 else 575 DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] = 0x%02x", prefix, reg, 576 val); 577 } 578 579 static int it6505_dpcd_read(struct it6505 *it6505, unsigned long offset) 580 { 581 u8 value; 582 int ret; 583 struct device *dev = &it6505->client->dev; 584 585 ret = drm_dp_dpcd_readb(&it6505->aux, offset, &value); 586 if (ret < 0) { 587 dev_err(dev, "DPCD read failed [0x%lx] ret: %d", offset, ret); 588 return ret; 589 } 590 return value; 591 } 592 593 static int it6505_dpcd_write(struct it6505 *it6505, unsigned long offset, 594 u8 datain) 595 { 596 int ret; 597 struct device *dev = &it6505->client->dev; 598 599 ret = drm_dp_dpcd_writeb(&it6505->aux, offset, datain); 600 if (ret < 0) { 601 dev_err(dev, "DPCD write failed [0x%lx] ret: %d", offset, ret); 602 return ret; 603 } 604 return 0; 605 } 606 607 static int it6505_get_dpcd(struct it6505 *it6505, int offset, u8 *dpcd, int num) 608 { 609 int ret; 610 struct device *dev = &it6505->client->dev; 611 612 ret = drm_dp_dpcd_read(&it6505->aux, offset, dpcd, num); 613 614 if (ret < 0) 615 return ret; 616 617 DRM_DEV_DEBUG_DRIVER(dev, "ret = %d DPCD[0x%x] = 0x%*ph", ret, offset, 618 num, dpcd); 619 620 return 0; 621 } 622 623 static void it6505_dump(struct it6505 *it6505) 624 { 625 unsigned int i, j; 626 u8 regs[16]; 627 struct device *dev = &it6505->client->dev; 628 629 for (i = 0; i <= 0xff; i += 16) { 630 for (j = 0; j < 16; j++) 631 regs[j] = it6505_read(it6505, i + j); 632 633 DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x] = %16ph", i, regs); 634 } 635 } 636 637 static bool it6505_get_sink_hpd_status(struct it6505 *it6505) 638 { 639 int reg_0d; 640 641 reg_0d = it6505_read(it6505, REG_SYSTEM_STS); 642 643 if (reg_0d < 0) 644 return false; 645 646 return reg_0d & HPD_STS; 647 } 648 649 static int it6505_read_word(struct it6505 *it6505, unsigned int reg) 650 { 651 int val0, val1; 652 653 val0 = it6505_read(it6505, reg); 654 if (val0 < 0) 655 return val0; 656 657 val1 = it6505_read(it6505, reg + 1); 658 if (val1 < 0) 659 return val1; 660 661 return (val1 << 8) | val0; 662 } 663 664 static void it6505_calc_video_info(struct it6505 *it6505) 665 { 666 struct device *dev = &it6505->client->dev; 667 int hsync_pol, vsync_pol, interlaced; 668 int htotal, hdes, hdew, hfph, hsyncw; 669 int vtotal, vdes, vdew, vfph, vsyncw; 670 int rddata, i, pclk, sum = 0; 671 672 usleep_range(10000, 15000); 673 rddata = it6505_read(it6505, REG_INPUT_CTRL); 674 hsync_pol = rddata & INPUT_HSYNC_POL; 675 vsync_pol = (rddata & INPUT_VSYNC_POL) >> 2; 676 interlaced = (rddata & INPUT_INTERLACED) >> 4; 677 678 htotal = it6505_read_word(it6505, REG_INPUT_HTOTAL) & 0x1FFF; 679 hdes = it6505_read_word(it6505, REG_INPUT_HACTIVE_START) & 0x1FFF; 680 hdew = it6505_read_word(it6505, REG_INPUT_HACTIVE_WIDTH) & 0x1FFF; 681 hfph = it6505_read_word(it6505, REG_INPUT_HFRONT_PORCH) & 0x1FFF; 682 hsyncw = it6505_read_word(it6505, REG_INPUT_HSYNC_WIDTH) & 0x1FFF; 683 684 vtotal = it6505_read_word(it6505, REG_INPUT_VTOTAL) & 0xFFF; 685 vdes = it6505_read_word(it6505, REG_INPUT_VACTIVE_START) & 0xFFF; 686 vdew = it6505_read_word(it6505, REG_INPUT_VACTIVE_WIDTH) & 0xFFF; 687 vfph = it6505_read_word(it6505, REG_INPUT_VFRONT_PORCH) & 0xFFF; 688 vsyncw = it6505_read_word(it6505, REG_INPUT_VSYNC_WIDTH) & 0xFFF; 689 690 DRM_DEV_DEBUG_DRIVER(dev, "hsync_pol:%d, vsync_pol:%d, interlaced:%d", 691 hsync_pol, vsync_pol, interlaced); 692 DRM_DEV_DEBUG_DRIVER(dev, "hactive_start:%d, vactive_start:%d", 693 hdes, vdes); 694 695 for (i = 0; i < 3; i++) { 696 it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER, 697 ENABLE_PCLK_COUNTER); 698 usleep_range(10000, 15000); 699 it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER, 700 0x00); 701 rddata = it6505_read_word(it6505, REG_PCLK_COUNTER_VALUE) & 702 0xFFF; 703 704 sum += rddata; 705 } 706 707 if (sum == 0) { 708 DRM_DEV_DEBUG_DRIVER(dev, "calc video timing error"); 709 return; 710 } 711 712 sum /= 3; 713 pclk = 13500 * 2048 / sum; 714 it6505->video_info.clock = pclk; 715 it6505->video_info.hdisplay = hdew; 716 it6505->video_info.hsync_start = hdew + hfph; 717 it6505->video_info.hsync_end = hdew + hfph + hsyncw; 718 it6505->video_info.htotal = htotal; 719 it6505->video_info.vdisplay = vdew; 720 it6505->video_info.vsync_start = vdew + vfph; 721 it6505->video_info.vsync_end = vdew + vfph + vsyncw; 722 it6505->video_info.vtotal = vtotal; 723 724 DRM_DEV_DEBUG_DRIVER(dev, DRM_MODE_FMT, 725 DRM_MODE_ARG(&it6505->video_info)); 726 } 727 728 static int it6505_drm_dp_link_probe(struct drm_dp_aux *aux, 729 struct it6505_drm_dp_link *link) 730 { 731 u8 values[3]; 732 int err; 733 734 memset(link, 0, sizeof(*link)); 735 736 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values)); 737 if (err < 0) 738 return err; 739 740 link->revision = values[0]; 741 link->rate = drm_dp_bw_code_to_link_rate(values[1]); 742 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK; 743 744 if (values[2] & DP_ENHANCED_FRAME_CAP) 745 link->capabilities = DP_ENHANCED_FRAME_CAP; 746 747 return 0; 748 } 749 750 static int it6505_drm_dp_link_set_power(struct drm_dp_aux *aux, 751 struct it6505_drm_dp_link *link, 752 u8 mode) 753 { 754 u8 value; 755 int err; 756 757 /* DP_SET_POWER register is only available on DPCD v1.1 and later */ 758 if (link->revision < DPCD_V_1_1) 759 return 0; 760 761 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value); 762 if (err < 0) 763 return err; 764 765 value &= ~DP_SET_POWER_MASK; 766 value |= mode; 767 768 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value); 769 if (err < 0) 770 return err; 771 772 if (mode == DP_SET_POWER_D0) { 773 /* 774 * According to the DP 1.1 specification, a "Sink Device must 775 * exit the power saving state within 1 ms" (Section 2.5.3.1, 776 * Table 5-52, "Sink Control Field" (register 0x600). 777 */ 778 usleep_range(1000, 2000); 779 } 780 781 return 0; 782 } 783 784 static void it6505_clear_int(struct it6505 *it6505) 785 { 786 it6505_write(it6505, INT_STATUS_01, 0xFF); 787 it6505_write(it6505, INT_STATUS_02, 0xFF); 788 it6505_write(it6505, INT_STATUS_03, 0xFF); 789 } 790 791 static void it6505_int_mask_enable(struct it6505 *it6505) 792 { 793 it6505_write(it6505, INT_MASK_01, BIT(INT_HPD_CHANGE) | 794 BIT(INT_RECEIVE_HPD_IRQ) | BIT(INT_SCDT_CHANGE) | 795 BIT(INT_HDCP_FAIL) | BIT(INT_HDCP_DONE)); 796 797 it6505_write(it6505, INT_MASK_02, BIT(INT_AUX_CMD_FAIL) | 798 BIT(INT_HDCP_KSV_CHECK) | BIT(INT_AUDIO_FIFO_ERROR)); 799 800 it6505_write(it6505, INT_MASK_03, BIT(INT_LINK_TRAIN_FAIL) | 801 BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW)); 802 } 803 804 static void it6505_int_mask_disable(struct it6505 *it6505) 805 { 806 it6505_write(it6505, INT_MASK_01, 0x00); 807 it6505_write(it6505, INT_MASK_02, 0x00); 808 it6505_write(it6505, INT_MASK_03, 0x00); 809 } 810 811 static void it6505_lane_termination_on(struct it6505 *it6505) 812 { 813 int regcf; 814 815 regcf = it6505_read(it6505, REG_USER_DRV_PRE); 816 817 if (regcf == MISC_VERB) 818 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x00); 819 820 if (regcf == MISC_VERC) { 821 if (it6505->lane_swap) { 822 switch (it6505->lane_count) { 823 case 1: 824 case 2: 825 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 826 0x0C, 0x08); 827 break; 828 default: 829 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 830 0x0C, 0x0C); 831 break; 832 } 833 } else { 834 switch (it6505->lane_count) { 835 case 1: 836 case 2: 837 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 838 0x0C, 0x04); 839 break; 840 default: 841 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 842 0x0C, 0x0C); 843 break; 844 } 845 } 846 } 847 } 848 849 static void it6505_lane_termination_off(struct it6505 *it6505) 850 { 851 int regcf; 852 853 regcf = it6505_read(it6505, REG_USER_DRV_PRE); 854 855 if (regcf == MISC_VERB) 856 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80); 857 858 if (regcf == MISC_VERC) 859 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x0C, 0x00); 860 } 861 862 static void it6505_lane_power_on(struct it6505 *it6505) 863 { 864 it6505_set_bits(it6505, REG_LINK_DRV, 0xF1, 865 (it6505->lane_swap ? 866 GENMASK(7, 8 - it6505->lane_count) : 867 GENMASK(3 + it6505->lane_count, 4)) | 868 0x01); 869 } 870 871 static void it6505_lane_power_off(struct it6505 *it6505) 872 { 873 it6505_set_bits(it6505, REG_LINK_DRV, 0xF0, 0x00); 874 } 875 876 static void it6505_lane_off(struct it6505 *it6505) 877 { 878 it6505_lane_power_off(it6505); 879 it6505_lane_termination_off(it6505); 880 } 881 882 static void it6505_aux_termination_on(struct it6505 *it6505) 883 { 884 int regcf; 885 886 regcf = it6505_read(it6505, REG_USER_DRV_PRE); 887 888 if (regcf == MISC_VERB) 889 it6505_lane_termination_on(it6505); 890 891 if (regcf == MISC_VERC) 892 it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80); 893 } 894 895 static void it6505_aux_power_on(struct it6505 *it6505) 896 { 897 it6505_set_bits(it6505, REG_AUX, 0x02, 0x02); 898 } 899 900 static void it6505_aux_on(struct it6505 *it6505) 901 { 902 it6505_aux_power_on(it6505); 903 it6505_aux_termination_on(it6505); 904 } 905 906 static void it6505_aux_reset(struct it6505 *it6505) 907 { 908 it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, AUX_RESET); 909 it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, 0x00); 910 } 911 912 static void it6505_reset_logic(struct it6505 *it6505) 913 { 914 regmap_write(it6505->regmap, REG_RESET_CTRL, ALL_LOGIC_RESET); 915 usleep_range(1000, 1500); 916 } 917 918 static bool it6505_aux_op_finished(struct it6505 *it6505) 919 { 920 int reg2b = it6505_read(it6505, REG_AUX_CMD_REQ); 921 922 if (reg2b < 0) 923 return false; 924 925 return (reg2b & AUX_BUSY) == 0; 926 } 927 928 static int it6505_aux_wait(struct it6505 *it6505) 929 { 930 int status; 931 unsigned long timeout; 932 struct device *dev = &it6505->client->dev; 933 934 timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1; 935 936 while (!it6505_aux_op_finished(it6505)) { 937 if (time_after(jiffies, timeout)) { 938 dev_err(dev, "Timed out waiting AUX to finish"); 939 return -ETIMEDOUT; 940 } 941 usleep_range(1000, 2000); 942 } 943 944 status = it6505_read(it6505, REG_AUX_ERROR_STS); 945 if (status < 0) { 946 dev_err(dev, "Failed to read AUX channel: %d", status); 947 return status; 948 } 949 950 return 0; 951 } 952 953 static ssize_t it6505_aux_operation(struct it6505 *it6505, 954 enum aux_cmd_type cmd, 955 unsigned int address, u8 *buffer, 956 size_t size, enum aux_cmd_reply *reply) 957 { 958 int i, ret; 959 bool aux_write_check = false; 960 961 if (!it6505_get_sink_hpd_status(it6505)) 962 return -EIO; 963 964 /* set AUX user mode */ 965 it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, AUX_USER_MODE); 966 967 aux_op_start: 968 if (cmd == CMD_AUX_I2C_EDID_READ) { 969 /* AUX EDID FIFO has max length of AUX_FIFO_MAX_SIZE bytes. */ 970 size = min_t(size_t, size, AUX_FIFO_MAX_SIZE); 971 /* Enable AUX FIFO read back and clear FIFO */ 972 it6505_set_bits(it6505, REG_AUX_CTRL, 973 AUX_EN_FIFO_READ | CLR_EDID_FIFO, 974 AUX_EN_FIFO_READ | CLR_EDID_FIFO); 975 976 it6505_set_bits(it6505, REG_AUX_CTRL, 977 AUX_EN_FIFO_READ | CLR_EDID_FIFO, 978 AUX_EN_FIFO_READ); 979 } else { 980 /* The DP AUX transmit buffer has 4 bytes. */ 981 size = min_t(size_t, size, 4); 982 it6505_set_bits(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR, 983 AUX_NO_SEGMENT_WR); 984 } 985 986 /* Start Address[7:0] */ 987 it6505_write(it6505, REG_AUX_ADR_0_7, (address >> 0) & 0xFF); 988 /* Start Address[15:8] */ 989 it6505_write(it6505, REG_AUX_ADR_8_15, (address >> 8) & 0xFF); 990 /* WriteNum[3:0]+StartAdr[19:16] */ 991 it6505_write(it6505, REG_AUX_ADR_16_19, 992 ((address >> 16) & 0x0F) | ((size - 1) << 4)); 993 994 if (cmd == CMD_AUX_NATIVE_WRITE) 995 regmap_bulk_write(it6505->regmap, REG_AUX_OUT_DATA0, buffer, 996 size); 997 998 /* Aux Fire */ 999 it6505_write(it6505, REG_AUX_CMD_REQ, cmd); 1000 1001 ret = it6505_aux_wait(it6505); 1002 if (ret < 0) 1003 goto aux_op_err; 1004 1005 ret = it6505_read(it6505, REG_AUX_ERROR_STS); 1006 if (ret < 0) 1007 goto aux_op_err; 1008 1009 switch ((ret >> 6) & 0x3) { 1010 case 0: 1011 *reply = REPLY_ACK; 1012 break; 1013 case 1: 1014 *reply = REPLY_DEFER; 1015 ret = -EAGAIN; 1016 goto aux_op_err; 1017 case 2: 1018 *reply = REPLY_NACK; 1019 ret = -EIO; 1020 goto aux_op_err; 1021 case 3: 1022 ret = -ETIMEDOUT; 1023 goto aux_op_err; 1024 } 1025 1026 /* Read back Native Write data */ 1027 if (cmd == CMD_AUX_NATIVE_WRITE) { 1028 aux_write_check = true; 1029 cmd = CMD_AUX_NATIVE_READ; 1030 goto aux_op_start; 1031 } 1032 1033 if (cmd == CMD_AUX_I2C_EDID_READ) { 1034 for (i = 0; i < size; i++) { 1035 ret = it6505_read(it6505, REG_AUX_DATA_FIFO); 1036 if (ret < 0) 1037 goto aux_op_err; 1038 buffer[i] = ret; 1039 } 1040 } else { 1041 for (i = 0; i < size; i++) { 1042 ret = it6505_read(it6505, REG_AUX_DATA_0_7 + i); 1043 if (ret < 0) 1044 goto aux_op_err; 1045 1046 if (aux_write_check && buffer[size - 1 - i] != ret) { 1047 ret = -EINVAL; 1048 goto aux_op_err; 1049 } 1050 1051 buffer[size - 1 - i] = ret; 1052 } 1053 } 1054 1055 ret = i; 1056 1057 aux_op_err: 1058 if (cmd == CMD_AUX_I2C_EDID_READ) { 1059 /* clear AUX FIFO */ 1060 it6505_set_bits(it6505, REG_AUX_CTRL, 1061 AUX_EN_FIFO_READ | CLR_EDID_FIFO, 1062 AUX_EN_FIFO_READ | CLR_EDID_FIFO); 1063 it6505_set_bits(it6505, REG_AUX_CTRL, 1064 AUX_EN_FIFO_READ | CLR_EDID_FIFO, 0x00); 1065 } 1066 1067 /* Leave AUX user mode */ 1068 it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, 0); 1069 1070 return ret; 1071 } 1072 1073 static ssize_t it6505_aux_do_transfer(struct it6505 *it6505, 1074 enum aux_cmd_type cmd, 1075 unsigned int address, u8 *buffer, 1076 size_t size, enum aux_cmd_reply *reply) 1077 { 1078 int i, ret_size, ret = 0, request_size; 1079 1080 mutex_lock(&it6505->aux_lock); 1081 for (i = 0; i < size; i += 4) { 1082 request_size = min((int)size - i, 4); 1083 ret_size = it6505_aux_operation(it6505, cmd, address + i, 1084 buffer + i, request_size, 1085 reply); 1086 if (ret_size < 0) { 1087 ret = ret_size; 1088 goto aux_op_err; 1089 } 1090 1091 ret += ret_size; 1092 } 1093 1094 aux_op_err: 1095 mutex_unlock(&it6505->aux_lock); 1096 return ret; 1097 } 1098 1099 static ssize_t it6505_aux_transfer(struct drm_dp_aux *aux, 1100 struct drm_dp_aux_msg *msg) 1101 { 1102 struct it6505 *it6505 = container_of(aux, struct it6505, aux); 1103 u8 cmd; 1104 bool is_i2c = !(msg->request & DP_AUX_NATIVE_WRITE); 1105 int ret; 1106 enum aux_cmd_reply reply; 1107 1108 /* IT6505 doesn't support arbitrary I2C read / write. */ 1109 if (is_i2c) 1110 return -EINVAL; 1111 1112 switch (msg->request) { 1113 case DP_AUX_NATIVE_READ: 1114 cmd = CMD_AUX_NATIVE_READ; 1115 break; 1116 case DP_AUX_NATIVE_WRITE: 1117 cmd = CMD_AUX_NATIVE_WRITE; 1118 break; 1119 default: 1120 return -EINVAL; 1121 } 1122 1123 ret = it6505_aux_do_transfer(it6505, cmd, msg->address, msg->buffer, 1124 msg->size, &reply); 1125 if (ret < 0) 1126 return ret; 1127 1128 switch (reply) { 1129 case REPLY_ACK: 1130 msg->reply = DP_AUX_NATIVE_REPLY_ACK; 1131 break; 1132 case REPLY_NACK: 1133 msg->reply = DP_AUX_NATIVE_REPLY_NACK; 1134 break; 1135 case REPLY_DEFER: 1136 msg->reply = DP_AUX_NATIVE_REPLY_DEFER; 1137 break; 1138 } 1139 1140 return ret; 1141 } 1142 1143 static int it6505_get_edid_block(void *data, u8 *buf, unsigned int block, 1144 size_t len) 1145 { 1146 struct it6505 *it6505 = data; 1147 struct device *dev = &it6505->client->dev; 1148 enum aux_cmd_reply reply; 1149 int offset, ret, aux_retry = 100; 1150 1151 it6505_aux_reset(it6505); 1152 DRM_DEV_DEBUG_DRIVER(dev, "block number = %d", block); 1153 1154 for (offset = 0; offset < EDID_LENGTH;) { 1155 ret = it6505_aux_do_transfer(it6505, CMD_AUX_I2C_EDID_READ, 1156 block * EDID_LENGTH + offset, 1157 buf + offset, 8, &reply); 1158 1159 if (ret < 0 && ret != -EAGAIN) 1160 return ret; 1161 1162 switch (reply) { 1163 case REPLY_ACK: 1164 DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x]: %8ph", offset, 1165 buf + offset); 1166 offset += 8; 1167 aux_retry = 100; 1168 break; 1169 case REPLY_NACK: 1170 return -EIO; 1171 case REPLY_DEFER: 1172 msleep(20); 1173 if (!(--aux_retry)) 1174 return -EIO; 1175 } 1176 } 1177 1178 return 0; 1179 } 1180 1181 static void it6505_variable_config(struct it6505 *it6505) 1182 { 1183 it6505->link_rate_bw_code = HBR; 1184 it6505->lane_count = MAX_LANE_COUNT; 1185 it6505->link_state = LINK_IDLE; 1186 it6505->hdcp_desired = HDCP_DESIRED; 1187 it6505->auto_train_retry = AUTO_TRAIN_RETRY; 1188 it6505->audio.select = AUDIO_SELECT; 1189 it6505->audio.sample_rate = AUDIO_SAMPLE_RATE; 1190 it6505->audio.channel_count = AUDIO_CHANNEL_COUNT; 1191 it6505->audio.type = AUDIO_TYPE; 1192 it6505->audio.i2s_input_format = I2S_INPUT_FORMAT; 1193 it6505->audio.i2s_justified = I2S_JUSTIFIED; 1194 it6505->audio.i2s_data_delay = I2S_DATA_DELAY; 1195 it6505->audio.i2s_ws_channel = I2S_WS_CHANNEL; 1196 it6505->audio.i2s_data_sequence = I2S_DATA_SEQUENCE; 1197 it6505->audio.word_length = AUDIO_WORD_LENGTH; 1198 memset(it6505->sha1_input, 0, sizeof(it6505->sha1_input)); 1199 memset(it6505->bksvs, 0, sizeof(it6505->bksvs)); 1200 } 1201 1202 static int it6505_send_video_infoframe(struct it6505 *it6505, 1203 struct hdmi_avi_infoframe *frame) 1204 { 1205 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE]; 1206 int err; 1207 struct device *dev = &it6505->client->dev; 1208 1209 err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer)); 1210 if (err < 0) { 1211 dev_err(dev, "Failed to pack AVI infoframe: %d", err); 1212 return err; 1213 } 1214 1215 err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT, 0x00); 1216 if (err) 1217 return err; 1218 1219 err = regmap_bulk_write(it6505->regmap, REG_AVI_INFO_DB1, 1220 buffer + HDMI_INFOFRAME_HEADER_SIZE, 1221 frame->length); 1222 if (err) 1223 return err; 1224 1225 err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT, 1226 EN_AVI_PKT); 1227 if (err) 1228 return err; 1229 1230 return 0; 1231 } 1232 1233 static void it6505_get_extcon_property(struct it6505 *it6505) 1234 { 1235 int err; 1236 union extcon_property_value property; 1237 struct device *dev = &it6505->client->dev; 1238 1239 if (it6505->extcon && !it6505->lane_swap_disabled) { 1240 err = extcon_get_property(it6505->extcon, EXTCON_DISP_DP, 1241 EXTCON_PROP_USB_TYPEC_POLARITY, 1242 &property); 1243 if (err) { 1244 dev_err(dev, "get property fail!"); 1245 return; 1246 } 1247 it6505->lane_swap = property.intval; 1248 } 1249 } 1250 1251 static void it6505_clk_phase_adjustment(struct it6505 *it6505, 1252 const struct drm_display_mode *mode) 1253 { 1254 int clock = mode->clock; 1255 1256 it6505_set_bits(it6505, REG_CLK_CTRL0, M_PCLK_DELAY, 1257 clock < ADJUST_PHASE_THRESHOLD ? PIXEL_CLK_DELAY : 0); 1258 it6505_set_bits(it6505, REG_DATA_CTRL0, VIDEO_LATCH_EDGE, 1259 PIXEL_CLK_INVERSE << 4); 1260 } 1261 1262 static void it6505_link_reset_step_train(struct it6505 *it6505) 1263 { 1264 it6505_set_bits(it6505, REG_TRAIN_CTRL0, 1265 FORCE_CR_DONE | FORCE_EQ_DONE, 0x00); 1266 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1267 DP_TRAINING_PATTERN_DISABLE); 1268 } 1269 1270 static void it6505_init(struct it6505 *it6505) 1271 { 1272 it6505_write(it6505, REG_AUX_OPT, AUX_AUTO_RST | AUX_FIX_FREQ); 1273 it6505_write(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR); 1274 it6505_write(it6505, REG_HDCP_CTRL2, HDCP_AN_SEL | HDCP_HW_HPDIRQ_ACT); 1275 it6505_write(it6505, REG_VID_BUS_CTRL0, IN_DDR | DDR_CD); 1276 it6505_write(it6505, REG_VID_BUS_CTRL1, 0x01); 1277 it6505_write(it6505, REG_AUDIO_CTRL0, AUDIO_16B_BOUND); 1278 1279 /* chip internal setting, don't modify */ 1280 it6505_write(it6505, REG_HPD_IRQ_TIME, 0xF5); 1281 it6505_write(it6505, REG_AUX_DEBUG_MODE, 0x4D); 1282 it6505_write(it6505, REG_AUX_OPT2, 0x17); 1283 it6505_write(it6505, REG_HDCP_OPT, 0x60); 1284 it6505_write(it6505, REG_DATA_MUTE_CTRL, 1285 EN_VID_MUTE | EN_AUD_MUTE | ENABLE_AUTO_VIDEO_FIFO_RESET); 1286 it6505_write(it6505, REG_TIME_STMP_CTRL, 1287 EN_SSC_GAT | EN_ENHANCE_VID_STMP | EN_ENHANCE_AUD_STMP); 1288 it6505_write(it6505, REG_INFOFRAME_CTRL, 0x00); 1289 it6505_write(it6505, REG_BANK_SEL, 0x01); 1290 it6505_write(it6505, REG_DRV_0_DB_800_MV, 1291 afe_setting_table[it6505->afe_setting][0]); 1292 it6505_write(it6505, REG_PRE_0_DB_800_MV, 1293 afe_setting_table[it6505->afe_setting][1]); 1294 it6505_write(it6505, REG_PRE_3P5_DB_800_MV, 1295 afe_setting_table[it6505->afe_setting][2]); 1296 it6505_write(it6505, REG_SSC_CTRL0, 0x9E); 1297 it6505_write(it6505, REG_SSC_CTRL1, 0x1C); 1298 it6505_write(it6505, REG_SSC_CTRL2, 0x42); 1299 it6505_write(it6505, REG_BANK_SEL, 0x00); 1300 } 1301 1302 static void it6505_video_disable(struct it6505 *it6505) 1303 { 1304 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE); 1305 it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00); 1306 it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET); 1307 } 1308 1309 static void it6505_video_reset(struct it6505 *it6505) 1310 { 1311 it6505_link_reset_step_train(it6505); 1312 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE); 1313 it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00); 1314 it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET); 1315 it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, RST_501_FIFO); 1316 it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, 0x00); 1317 it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, 0x00); 1318 } 1319 1320 static void it6505_update_video_parameter(struct it6505 *it6505, 1321 const struct drm_display_mode *mode) 1322 { 1323 it6505_clk_phase_adjustment(it6505, mode); 1324 it6505_video_disable(it6505); 1325 } 1326 1327 static bool it6505_audio_input(struct it6505 *it6505) 1328 { 1329 int reg05, regbe; 1330 1331 reg05 = it6505_read(it6505, REG_RESET_CTRL); 1332 it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00); 1333 usleep_range(3000, 4000); 1334 regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ); 1335 it6505_write(it6505, REG_RESET_CTRL, reg05); 1336 1337 return regbe != 0xFF; 1338 } 1339 1340 static void it6505_setup_audio_channel_status(struct it6505 *it6505) 1341 { 1342 enum it6505_audio_sample_rate sample_rate = it6505->audio.sample_rate; 1343 u8 audio_word_length_map[] = { 0x02, 0x04, 0x03, 0x0B }; 1344 1345 /* Channel Status */ 1346 it6505_write(it6505, REG_IEC958_STS0, it6505->audio.type << 1); 1347 it6505_write(it6505, REG_IEC958_STS1, 0x00); 1348 it6505_write(it6505, REG_IEC958_STS2, 0x00); 1349 it6505_write(it6505, REG_IEC958_STS3, sample_rate); 1350 it6505_write(it6505, REG_IEC958_STS4, (~sample_rate << 4) | 1351 audio_word_length_map[it6505->audio.word_length]); 1352 } 1353 1354 static void it6505_setup_audio_format(struct it6505 *it6505) 1355 { 1356 /* I2S MODE */ 1357 it6505_write(it6505, REG_AUDIO_FMT, 1358 (it6505->audio.word_length << 5) | 1359 (it6505->audio.i2s_data_sequence << 4) | 1360 (it6505->audio.i2s_ws_channel << 3) | 1361 (it6505->audio.i2s_data_delay << 2) | 1362 (it6505->audio.i2s_justified << 1) | 1363 it6505->audio.i2s_input_format); 1364 if (it6505->audio.select == SPDIF) { 1365 it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0x00); 1366 /* 0x30 = 128*FS */ 1367 it6505_set_bits(it6505, REG_AUX_OPT, 0xF0, 0x30); 1368 } else { 1369 it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0xE4); 1370 } 1371 1372 it6505_write(it6505, REG_AUDIO_CTRL0, 0x20); 1373 it6505_write(it6505, REG_AUDIO_CTRL1, 0x00); 1374 } 1375 1376 static void it6505_enable_audio_source(struct it6505 *it6505) 1377 { 1378 unsigned int audio_source_count; 1379 1380 audio_source_count = BIT(DIV_ROUND_UP(it6505->audio.channel_count, 2)) 1381 - 1; 1382 1383 audio_source_count |= it6505->audio.select << 4; 1384 1385 it6505_write(it6505, REG_AUDIO_SRC_CTRL, audio_source_count); 1386 } 1387 1388 static void it6505_enable_audio_infoframe(struct it6505 *it6505) 1389 { 1390 struct device *dev = &it6505->client->dev; 1391 u8 audio_info_ca[] = { 0x00, 0x00, 0x01, 0x03, 0x07, 0x0B, 0x0F, 0x1F }; 1392 1393 DRM_DEV_DEBUG_DRIVER(dev, "infoframe channel_allocation:0x%02x", 1394 audio_info_ca[it6505->audio.channel_count - 1]); 1395 1396 it6505_write(it6505, REG_AUD_INFOFRAM_DB1, it6505->audio.channel_count 1397 - 1); 1398 it6505_write(it6505, REG_AUD_INFOFRAM_DB2, 0x00); 1399 it6505_write(it6505, REG_AUD_INFOFRAM_DB3, 1400 audio_info_ca[it6505->audio.channel_count - 1]); 1401 it6505_write(it6505, REG_AUD_INFOFRAM_DB4, 0x00); 1402 it6505_write(it6505, REG_AUD_INFOFRAM_SUM, 0x00); 1403 1404 /* Enable Audio InfoFrame */ 1405 it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT, 1406 EN_AUD_CTRL_PKT); 1407 } 1408 1409 static void it6505_disable_audio(struct it6505 *it6505) 1410 { 1411 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, EN_AUD_MUTE); 1412 it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, M_AUDIO_I2S_EN, 0x00); 1413 it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT, 0x00); 1414 it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, AUDIO_RESET); 1415 } 1416 1417 static void it6505_enable_audio(struct it6505 *it6505) 1418 { 1419 struct device *dev = &it6505->client->dev; 1420 int regbe; 1421 1422 DRM_DEV_DEBUG_DRIVER(dev, "start"); 1423 it6505_disable_audio(it6505); 1424 1425 it6505_setup_audio_channel_status(it6505); 1426 it6505_setup_audio_format(it6505); 1427 it6505_enable_audio_source(it6505); 1428 it6505_enable_audio_infoframe(it6505); 1429 1430 it6505_write(it6505, REG_AUDIO_N_0_7, 0x00); 1431 it6505_write(it6505, REG_AUDIO_N_8_15, 0x80); 1432 it6505_write(it6505, REG_AUDIO_N_16_23, 0x00); 1433 1434 it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET, 1435 AUDIO_FIFO_RESET); 1436 it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET, 0x00); 1437 it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00); 1438 regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ); 1439 DRM_DEV_DEBUG_DRIVER(dev, "regbe:0x%02x audio input fs: %d.%d kHz", 1440 regbe, 6750 / regbe, (6750 % regbe) * 10 / regbe); 1441 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, 0x00); 1442 } 1443 1444 static bool it6505_use_step_train_check(struct it6505 *it6505) 1445 { 1446 if (it6505->link.revision >= 0x12) 1447 return it6505->dpcd[DP_TRAINING_AUX_RD_INTERVAL] >= 0x01; 1448 1449 return true; 1450 } 1451 1452 static void it6505_parse_link_capabilities(struct it6505 *it6505) 1453 { 1454 struct device *dev = &it6505->client->dev; 1455 struct it6505_drm_dp_link *link = &it6505->link; 1456 int bcaps; 1457 1458 if (it6505->dpcd[0] == 0) { 1459 it6505_aux_on(it6505); 1460 it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd, 1461 ARRAY_SIZE(it6505->dpcd)); 1462 } 1463 1464 DRM_DEV_DEBUG_DRIVER(dev, "DPCD Rev.: %d.%d", 1465 link->revision >> 4, link->revision & 0x0F); 1466 1467 DRM_DEV_DEBUG_DRIVER(dev, "Sink max link rate: %d.%02d Gbps per lane", 1468 link->rate / 100000, link->rate / 1000 % 100); 1469 1470 it6505->link_rate_bw_code = drm_dp_link_rate_to_bw_code(link->rate); 1471 DRM_DEV_DEBUG_DRIVER(dev, "link rate bw code:0x%02x", 1472 it6505->link_rate_bw_code); 1473 it6505->link_rate_bw_code = min_t(int, it6505->link_rate_bw_code, 1474 MAX_LINK_RATE); 1475 1476 it6505->lane_count = link->num_lanes; 1477 DRM_DEV_DEBUG_DRIVER(dev, "Sink support %d lanes training", 1478 it6505->lane_count); 1479 it6505->lane_count = min_t(int, it6505->lane_count, MAX_LANE_COUNT); 1480 1481 it6505->branch_device = drm_dp_is_branch(it6505->dpcd); 1482 DRM_DEV_DEBUG_DRIVER(dev, "Sink %sbranch device", 1483 it6505->branch_device ? "" : "Not "); 1484 1485 it6505->enable_enhanced_frame = link->capabilities; 1486 DRM_DEV_DEBUG_DRIVER(dev, "Sink %sSupport Enhanced Framing", 1487 it6505->enable_enhanced_frame ? "" : "Not "); 1488 1489 it6505->enable_ssc = (it6505->dpcd[DP_MAX_DOWNSPREAD] & 1490 DP_MAX_DOWNSPREAD_0_5); 1491 DRM_DEV_DEBUG_DRIVER(dev, "Maximum Down-Spread: %s, %ssupport SSC!", 1492 it6505->enable_ssc ? "0.5" : "0", 1493 it6505->enable_ssc ? "" : "Not "); 1494 1495 it6505->step_train = it6505_use_step_train_check(it6505); 1496 if (it6505->step_train) 1497 DRM_DEV_DEBUG_DRIVER(dev, "auto train fail, will step train"); 1498 1499 bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS); 1500 DRM_DEV_DEBUG_DRIVER(dev, "bcaps:0x%02x", bcaps); 1501 if (bcaps & DP_BCAPS_HDCP_CAPABLE) { 1502 it6505->is_repeater = (bcaps & DP_BCAPS_REPEATER_PRESENT); 1503 DRM_DEV_DEBUG_DRIVER(dev, "Support HDCP! Downstream is %s!", 1504 it6505->is_repeater ? "repeater" : 1505 "receiver"); 1506 } else { 1507 DRM_DEV_DEBUG_DRIVER(dev, "Sink not support HDCP!"); 1508 it6505->hdcp_desired = false; 1509 } 1510 DRM_DEV_DEBUG_DRIVER(dev, "HDCP %s", 1511 it6505->hdcp_desired ? "desired" : "undesired"); 1512 } 1513 1514 static void it6505_setup_ssc(struct it6505 *it6505) 1515 { 1516 it6505_set_bits(it6505, REG_TRAIN_CTRL0, SPREAD_AMP_5, 1517 it6505->enable_ssc ? SPREAD_AMP_5 : 0x00); 1518 if (it6505->enable_ssc) { 1519 it6505_write(it6505, REG_BANK_SEL, 0x01); 1520 it6505_write(it6505, REG_SSC_CTRL0, 0x9E); 1521 it6505_write(it6505, REG_SSC_CTRL1, 0x1C); 1522 it6505_write(it6505, REG_SSC_CTRL2, 0x42); 1523 it6505_write(it6505, REG_BANK_SEL, 0x00); 1524 it6505_write(it6505, REG_SP_CTRL0, 0x07); 1525 it6505_write(it6505, REG_IP_CTRL1, 0x29); 1526 it6505_write(it6505, REG_IP_CTRL2, 0x03); 1527 /* Stamp Interrupt Step */ 1528 it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP, 1529 0x10); 1530 it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 1531 DP_SPREAD_AMP_0_5); 1532 } else { 1533 it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 0x00); 1534 it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP, 1535 0x00); 1536 } 1537 } 1538 1539 static inline void it6505_link_rate_setup(struct it6505 *it6505) 1540 { 1541 it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_LBR, 1542 (it6505->link_rate_bw_code == RBR) ? FORCE_LBR : 0x00); 1543 it6505_set_bits(it6505, REG_LINK_DRV, DRV_HS, 1544 (it6505->link_rate_bw_code == RBR) ? 0x00 : DRV_HS); 1545 } 1546 1547 static void it6505_lane_count_setup(struct it6505 *it6505) 1548 { 1549 it6505_get_extcon_property(it6505); 1550 it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_SWAP, 1551 it6505->lane_swap ? LANE_SWAP : 0x00); 1552 it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_COUNT_MASK, 1553 (it6505->lane_count - 1) << 1); 1554 } 1555 1556 static void it6505_link_training_setup(struct it6505 *it6505) 1557 { 1558 struct device *dev = &it6505->client->dev; 1559 1560 if (it6505->enable_enhanced_frame) 1561 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, 1562 ENABLE_ENHANCED_FRAME, ENABLE_ENHANCED_FRAME); 1563 1564 it6505_link_rate_setup(it6505); 1565 it6505_lane_count_setup(it6505); 1566 it6505_setup_ssc(it6505); 1567 DRM_DEV_DEBUG_DRIVER(dev, 1568 "%s, %d lanes, %sable ssc, %sable enhanced frame", 1569 it6505->link_rate_bw_code != RBR ? "HBR" : "RBR", 1570 it6505->lane_count, 1571 it6505->enable_ssc ? "en" : "dis", 1572 it6505->enable_enhanced_frame ? "en" : "dis"); 1573 } 1574 1575 static bool it6505_link_start_auto_train(struct it6505 *it6505) 1576 { 1577 int timeout = 500, link_training_state; 1578 bool state = false; 1579 1580 mutex_lock(&it6505->aux_lock); 1581 it6505_set_bits(it6505, REG_TRAIN_CTRL0, 1582 FORCE_CR_DONE | FORCE_EQ_DONE, 0x00); 1583 it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN); 1584 it6505_write(it6505, REG_TRAIN_CTRL1, AUTO_TRAIN); 1585 1586 while (timeout > 0) { 1587 usleep_range(1000, 2000); 1588 link_training_state = it6505_read(it6505, REG_LINK_TRAIN_STS); 1589 1590 if (link_training_state > 0 && 1591 (link_training_state & LINK_STATE_NORP)) { 1592 state = true; 1593 goto unlock; 1594 } 1595 1596 timeout--; 1597 } 1598 unlock: 1599 mutex_unlock(&it6505->aux_lock); 1600 1601 return state; 1602 } 1603 1604 static int it6505_drm_dp_link_configure(struct it6505 *it6505) 1605 { 1606 u8 values[2]; 1607 int err; 1608 struct drm_dp_aux *aux = &it6505->aux; 1609 1610 values[0] = it6505->link_rate_bw_code; 1611 values[1] = it6505->lane_count; 1612 1613 if (it6505->enable_enhanced_frame) 1614 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; 1615 1616 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values)); 1617 if (err < 0) 1618 return err; 1619 1620 return 0; 1621 } 1622 1623 static bool it6505_check_voltage_swing_max(u8 lane_voltage_swing_pre_emphasis) 1624 { 1625 return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_CR_LEVEL); 1626 } 1627 1628 static bool it6505_check_pre_emphasis_max(u8 lane_voltage_swing_pre_emphasis) 1629 { 1630 return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_EQ_LEVEL); 1631 } 1632 1633 static bool it6505_check_max_voltage_swing_reached(u8 *lane_voltage_swing, 1634 u8 lane_count) 1635 { 1636 u8 i; 1637 1638 for (i = 0; i < lane_count; i++) { 1639 if (lane_voltage_swing[i] & DP_TRAIN_MAX_SWING_REACHED) 1640 return true; 1641 } 1642 1643 return false; 1644 } 1645 1646 static bool 1647 step_train_lane_voltage_para_set(struct it6505 *it6505, 1648 struct it6505_step_train_para 1649 *lane_voltage_pre_emphasis, 1650 u8 *lane_voltage_pre_emphasis_set) 1651 { 1652 u8 *voltage_swing = lane_voltage_pre_emphasis->voltage_swing; 1653 u8 *pre_emphasis = lane_voltage_pre_emphasis->pre_emphasis; 1654 u8 i; 1655 1656 for (i = 0; i < it6505->lane_count; i++) { 1657 voltage_swing[i] &= 0x03; 1658 lane_voltage_pre_emphasis_set[i] = voltage_swing[i]; 1659 if (it6505_check_voltage_swing_max(voltage_swing[i])) 1660 lane_voltage_pre_emphasis_set[i] |= 1661 DP_TRAIN_MAX_SWING_REACHED; 1662 1663 pre_emphasis[i] &= 0x03; 1664 lane_voltage_pre_emphasis_set[i] |= pre_emphasis[i] 1665 << DP_TRAIN_PRE_EMPHASIS_SHIFT; 1666 if (it6505_check_pre_emphasis_max(pre_emphasis[i])) 1667 lane_voltage_pre_emphasis_set[i] |= 1668 DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; 1669 it6505_dpcd_write(it6505, DP_TRAINING_LANE0_SET + i, 1670 lane_voltage_pre_emphasis_set[i]); 1671 1672 if (lane_voltage_pre_emphasis_set[i] != 1673 it6505_dpcd_read(it6505, DP_TRAINING_LANE0_SET + i)) 1674 return false; 1675 } 1676 1677 return true; 1678 } 1679 1680 static bool 1681 it6505_step_cr_train(struct it6505 *it6505, 1682 struct it6505_step_train_para *lane_voltage_pre_emphasis) 1683 { 1684 u8 loop_count = 0, i = 0, j; 1685 u8 link_status[DP_LINK_STATUS_SIZE] = { 0 }; 1686 u8 lane_level_config[MAX_LANE_COUNT] = { 0 }; 1687 int pre_emphasis_adjust = -1, voltage_swing_adjust = -1; 1688 const struct drm_dp_aux *aux = &it6505->aux; 1689 1690 it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 1691 it6505->enable_ssc ? DP_SPREAD_AMP_0_5 : 0x00); 1692 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1693 DP_TRAINING_PATTERN_1); 1694 1695 while (loop_count < 5 && i < 10) { 1696 i++; 1697 if (!step_train_lane_voltage_para_set(it6505, 1698 lane_voltage_pre_emphasis, 1699 lane_level_config)) 1700 continue; 1701 drm_dp_link_train_clock_recovery_delay(aux, it6505->dpcd); 1702 drm_dp_dpcd_read_link_status(&it6505->aux, link_status); 1703 1704 if (drm_dp_clock_recovery_ok(link_status, it6505->lane_count)) { 1705 it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_CR_DONE, 1706 FORCE_CR_DONE); 1707 return true; 1708 } 1709 DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "cr not done"); 1710 1711 if (it6505_check_max_voltage_swing_reached(lane_level_config, 1712 it6505->lane_count)) 1713 goto cr_train_fail; 1714 1715 for (j = 0; j < it6505->lane_count; j++) { 1716 lane_voltage_pre_emphasis->voltage_swing[j] = 1717 drm_dp_get_adjust_request_voltage(link_status, 1718 j) >> 1719 DP_TRAIN_VOLTAGE_SWING_SHIFT; 1720 lane_voltage_pre_emphasis->pre_emphasis[j] = 1721 drm_dp_get_adjust_request_pre_emphasis(link_status, 1722 j) >> 1723 DP_TRAIN_PRE_EMPHASIS_SHIFT; 1724 if (voltage_swing_adjust == 1725 lane_voltage_pre_emphasis->voltage_swing[j] && 1726 pre_emphasis_adjust == 1727 lane_voltage_pre_emphasis->pre_emphasis[j]) { 1728 loop_count++; 1729 continue; 1730 } 1731 1732 voltage_swing_adjust = 1733 lane_voltage_pre_emphasis->voltage_swing[j]; 1734 pre_emphasis_adjust = 1735 lane_voltage_pre_emphasis->pre_emphasis[j]; 1736 loop_count = 0; 1737 1738 if (voltage_swing_adjust + pre_emphasis_adjust > 1739 MAX_EQ_LEVEL) 1740 lane_voltage_pre_emphasis->voltage_swing[j] = 1741 MAX_EQ_LEVEL - 1742 lane_voltage_pre_emphasis 1743 ->pre_emphasis[j]; 1744 } 1745 } 1746 1747 cr_train_fail: 1748 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1749 DP_TRAINING_PATTERN_DISABLE); 1750 1751 return false; 1752 } 1753 1754 static bool 1755 it6505_step_eq_train(struct it6505 *it6505, 1756 struct it6505_step_train_para *lane_voltage_pre_emphasis) 1757 { 1758 u8 loop_count = 0, i, link_status[DP_LINK_STATUS_SIZE] = { 0 }; 1759 u8 lane_level_config[MAX_LANE_COUNT] = { 0 }; 1760 const struct drm_dp_aux *aux = &it6505->aux; 1761 1762 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1763 DP_TRAINING_PATTERN_2); 1764 1765 while (loop_count < 6) { 1766 loop_count++; 1767 1768 if (!step_train_lane_voltage_para_set(it6505, 1769 lane_voltage_pre_emphasis, 1770 lane_level_config)) 1771 continue; 1772 1773 drm_dp_link_train_channel_eq_delay(aux, it6505->dpcd); 1774 drm_dp_dpcd_read_link_status(&it6505->aux, link_status); 1775 1776 if (!drm_dp_clock_recovery_ok(link_status, it6505->lane_count)) 1777 goto eq_train_fail; 1778 1779 if (drm_dp_channel_eq_ok(link_status, it6505->lane_count)) { 1780 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1781 DP_TRAINING_PATTERN_DISABLE); 1782 it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE, 1783 FORCE_EQ_DONE); 1784 return true; 1785 } 1786 DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "eq not done"); 1787 1788 for (i = 0; i < it6505->lane_count; i++) { 1789 lane_voltage_pre_emphasis->voltage_swing[i] = 1790 drm_dp_get_adjust_request_voltage(link_status, 1791 i) >> 1792 DP_TRAIN_VOLTAGE_SWING_SHIFT; 1793 lane_voltage_pre_emphasis->pre_emphasis[i] = 1794 drm_dp_get_adjust_request_pre_emphasis(link_status, 1795 i) >> 1796 DP_TRAIN_PRE_EMPHASIS_SHIFT; 1797 1798 if (lane_voltage_pre_emphasis->voltage_swing[i] + 1799 lane_voltage_pre_emphasis->pre_emphasis[i] > 1800 MAX_EQ_LEVEL) 1801 lane_voltage_pre_emphasis->voltage_swing[i] = 1802 0x03 - lane_voltage_pre_emphasis 1803 ->pre_emphasis[i]; 1804 } 1805 } 1806 1807 eq_train_fail: 1808 it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET, 1809 DP_TRAINING_PATTERN_DISABLE); 1810 return false; 1811 } 1812 1813 static bool it6505_link_start_step_train(struct it6505 *it6505) 1814 { 1815 int err; 1816 struct it6505_step_train_para lane_voltage_pre_emphasis = { 1817 .voltage_swing = { 0 }, 1818 .pre_emphasis = { 0 }, 1819 }; 1820 1821 DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "start"); 1822 err = it6505_drm_dp_link_configure(it6505); 1823 1824 if (err < 0) 1825 return false; 1826 if (!it6505_step_cr_train(it6505, &lane_voltage_pre_emphasis)) 1827 return false; 1828 if (!it6505_step_eq_train(it6505, &lane_voltage_pre_emphasis)) 1829 return false; 1830 return true; 1831 } 1832 1833 static bool it6505_get_video_status(struct it6505 *it6505) 1834 { 1835 int reg_0d; 1836 1837 reg_0d = it6505_read(it6505, REG_SYSTEM_STS); 1838 1839 if (reg_0d < 0) 1840 return false; 1841 1842 return reg_0d & VIDEO_STB; 1843 } 1844 1845 static void it6505_reset_hdcp(struct it6505 *it6505) 1846 { 1847 it6505->hdcp_status = HDCP_AUTH_IDLE; 1848 /* Disable CP_Desired */ 1849 it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00); 1850 it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, HDCP_RESET); 1851 } 1852 1853 static void it6505_start_hdcp(struct it6505 *it6505) 1854 { 1855 struct device *dev = &it6505->client->dev; 1856 1857 DRM_DEV_DEBUG_DRIVER(dev, "start"); 1858 it6505_reset_hdcp(it6505); 1859 queue_delayed_work(system_wq, &it6505->hdcp_work, 1860 msecs_to_jiffies(2400)); 1861 } 1862 1863 static void it6505_stop_hdcp(struct it6505 *it6505) 1864 { 1865 it6505_reset_hdcp(it6505); 1866 cancel_delayed_work(&it6505->hdcp_work); 1867 } 1868 1869 static bool it6505_hdcp_is_ksv_valid(u8 *ksv) 1870 { 1871 int i, ones = 0; 1872 1873 /* KSV has 20 1's and 20 0's */ 1874 for (i = 0; i < DRM_HDCP_KSV_LEN; i++) 1875 ones += hweight8(ksv[i]); 1876 if (ones != 20) 1877 return false; 1878 return true; 1879 } 1880 1881 static void it6505_hdcp_part1_auth(struct it6505 *it6505) 1882 { 1883 struct device *dev = &it6505->client->dev; 1884 u8 hdcp_bcaps; 1885 1886 it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, 0x00); 1887 /* Disable CP_Desired */ 1888 it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00); 1889 1890 usleep_range(1000, 1500); 1891 hdcp_bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS); 1892 DRM_DEV_DEBUG_DRIVER(dev, "DPCD[0x68028]: 0x%02x", 1893 hdcp_bcaps); 1894 1895 if (!hdcp_bcaps) 1896 return; 1897 1898 /* clear the repeater List Chk Done and fail bit */ 1899 it6505_set_bits(it6505, REG_HDCP_TRIGGER, 1900 HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL, 1901 0x00); 1902 1903 /* Enable An Generator */ 1904 it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, HDCP_AN_GEN); 1905 /* delay1ms(10);*/ 1906 usleep_range(10000, 15000); 1907 /* Stop An Generator */ 1908 it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, 0x00); 1909 1910 it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, HDCP_CP_ENABLE); 1911 1912 it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_START, 1913 HDCP_TRIGGER_START); 1914 1915 it6505->hdcp_status = HDCP_AUTH_GOING; 1916 } 1917 1918 static int it6505_sha1_digest(struct it6505 *it6505, u8 *sha1_input, 1919 unsigned int size, u8 *output_av) 1920 { 1921 struct shash_desc *desc; 1922 struct crypto_shash *tfm; 1923 int err; 1924 struct device *dev = &it6505->client->dev; 1925 1926 tfm = crypto_alloc_shash("sha1", 0, 0); 1927 if (IS_ERR(tfm)) { 1928 dev_err(dev, "crypto_alloc_shash sha1 failed"); 1929 return PTR_ERR(tfm); 1930 } 1931 desc = kzalloc(sizeof(*desc) + crypto_shash_descsize(tfm), GFP_KERNEL); 1932 if (!desc) { 1933 crypto_free_shash(tfm); 1934 return -ENOMEM; 1935 } 1936 1937 desc->tfm = tfm; 1938 err = crypto_shash_digest(desc, sha1_input, size, output_av); 1939 if (err) 1940 dev_err(dev, "crypto_shash_digest sha1 failed"); 1941 1942 crypto_free_shash(tfm); 1943 kfree(desc); 1944 return err; 1945 } 1946 1947 static int it6505_setup_sha1_input(struct it6505 *it6505, u8 *sha1_input) 1948 { 1949 struct device *dev = &it6505->client->dev; 1950 u8 binfo[2]; 1951 int down_stream_count, i, err, msg_count = 0; 1952 1953 err = it6505_get_dpcd(it6505, DP_AUX_HDCP_BINFO, binfo, 1954 ARRAY_SIZE(binfo)); 1955 1956 if (err < 0) { 1957 dev_err(dev, "Read binfo value Fail"); 1958 return err; 1959 } 1960 1961 down_stream_count = binfo[0] & 0x7F; 1962 DRM_DEV_DEBUG_DRIVER(dev, "binfo:0x%*ph", (int)ARRAY_SIZE(binfo), 1963 binfo); 1964 1965 if ((binfo[0] & BIT(7)) || (binfo[1] & BIT(3))) { 1966 dev_err(dev, "HDCP max cascade device exceed"); 1967 return 0; 1968 } 1969 1970 if (!down_stream_count || 1971 down_stream_count > MAX_HDCP_DOWN_STREAM_COUNT) { 1972 dev_err(dev, "HDCP down stream count Error %d", 1973 down_stream_count); 1974 return 0; 1975 } 1976 1977 for (i = 0; i < down_stream_count; i++) { 1978 err = it6505_get_dpcd(it6505, DP_AUX_HDCP_KSV_FIFO + 1979 (i % 3) * DRM_HDCP_KSV_LEN, 1980 sha1_input + msg_count, 1981 DRM_HDCP_KSV_LEN); 1982 1983 if (err < 0) 1984 return err; 1985 1986 msg_count += 5; 1987 } 1988 1989 it6505->hdcp_down_stream_count = down_stream_count; 1990 sha1_input[msg_count++] = binfo[0]; 1991 sha1_input[msg_count++] = binfo[1]; 1992 1993 it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ, 1994 HDCP_EN_M0_READ); 1995 1996 err = regmap_bulk_read(it6505->regmap, REG_M0_0_7, 1997 sha1_input + msg_count, 8); 1998 1999 it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ, 0x00); 2000 2001 if (err < 0) { 2002 dev_err(dev, " Warning, Read M value Fail"); 2003 return err; 2004 } 2005 2006 msg_count += 8; 2007 2008 return msg_count; 2009 } 2010 2011 static bool it6505_hdcp_part2_ksvlist_check(struct it6505 *it6505) 2012 { 2013 struct device *dev = &it6505->client->dev; 2014 u8 av[5][4], bv[5][4]; 2015 int i, err; 2016 2017 i = it6505_setup_sha1_input(it6505, it6505->sha1_input); 2018 if (i <= 0) { 2019 dev_err(dev, "SHA-1 Input length error %d", i); 2020 return false; 2021 } 2022 2023 it6505_sha1_digest(it6505, it6505->sha1_input, i, (u8 *)av); 2024 2025 err = it6505_get_dpcd(it6505, DP_AUX_HDCP_V_PRIME(0), (u8 *)bv, 2026 sizeof(bv)); 2027 2028 if (err < 0) { 2029 dev_err(dev, "Read V' value Fail"); 2030 return false; 2031 } 2032 2033 for (i = 0; i < 5; i++) 2034 if (bv[i][3] != av[i][0] || bv[i][2] != av[i][1] || 2035 bv[i][1] != av[i][2] || bv[i][0] != av[i][3]) 2036 return false; 2037 2038 DRM_DEV_DEBUG_DRIVER(dev, "V' all match!!"); 2039 return true; 2040 } 2041 2042 static void it6505_hdcp_wait_ksv_list(struct work_struct *work) 2043 { 2044 struct it6505 *it6505 = container_of(work, struct it6505, 2045 hdcp_wait_ksv_list); 2046 struct device *dev = &it6505->client->dev; 2047 unsigned int timeout = 5000; 2048 u8 bstatus = 0; 2049 bool ksv_list_check; 2050 2051 timeout /= 20; 2052 while (timeout > 0) { 2053 if (!it6505_get_sink_hpd_status(it6505)) 2054 return; 2055 2056 bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS); 2057 2058 if (bstatus & DP_BSTATUS_READY) 2059 break; 2060 2061 msleep(20); 2062 timeout--; 2063 } 2064 2065 if (timeout == 0) { 2066 DRM_DEV_DEBUG_DRIVER(dev, "timeout and ksv list wait failed"); 2067 goto timeout; 2068 } 2069 2070 ksv_list_check = it6505_hdcp_part2_ksvlist_check(it6505); 2071 DRM_DEV_DEBUG_DRIVER(dev, "ksv list ready, ksv list check %s", 2072 ksv_list_check ? "pass" : "fail"); 2073 if (ksv_list_check) { 2074 it6505_set_bits(it6505, REG_HDCP_TRIGGER, 2075 HDCP_TRIGGER_KSV_DONE, HDCP_TRIGGER_KSV_DONE); 2076 return; 2077 } 2078 timeout: 2079 it6505_set_bits(it6505, REG_HDCP_TRIGGER, 2080 HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL, 2081 HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL); 2082 } 2083 2084 static void it6505_hdcp_work(struct work_struct *work) 2085 { 2086 struct it6505 *it6505 = container_of(work, struct it6505, 2087 hdcp_work.work); 2088 struct device *dev = &it6505->client->dev; 2089 int ret; 2090 u8 link_status[DP_LINK_STATUS_SIZE] = { 0 }; 2091 2092 DRM_DEV_DEBUG_DRIVER(dev, "start"); 2093 2094 if (!it6505_get_sink_hpd_status(it6505)) 2095 return; 2096 2097 ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status); 2098 DRM_DEV_DEBUG_DRIVER(dev, "ret: %d link_status: %*ph", ret, 2099 (int)sizeof(link_status), link_status); 2100 2101 if (ret < 0 || !drm_dp_channel_eq_ok(link_status, it6505->lane_count) || 2102 !it6505_get_video_status(it6505)) { 2103 DRM_DEV_DEBUG_DRIVER(dev, "link train not done or no video"); 2104 return; 2105 } 2106 2107 ret = it6505_get_dpcd(it6505, DP_AUX_HDCP_BKSV, it6505->bksvs, 2108 ARRAY_SIZE(it6505->bksvs)); 2109 if (ret < 0) { 2110 dev_err(dev, "fail to get bksv ret: %d", ret); 2111 it6505_set_bits(it6505, REG_HDCP_TRIGGER, 2112 HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL); 2113 } 2114 2115 DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph", 2116 (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs); 2117 2118 if (!it6505_hdcp_is_ksv_valid(it6505->bksvs)) { 2119 dev_err(dev, "Display Port bksv not valid"); 2120 it6505_set_bits(it6505, REG_HDCP_TRIGGER, 2121 HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL); 2122 } 2123 2124 it6505_hdcp_part1_auth(it6505); 2125 } 2126 2127 static void it6505_show_hdcp_info(struct it6505 *it6505) 2128 { 2129 struct device *dev = &it6505->client->dev; 2130 int i; 2131 u8 *sha1 = it6505->sha1_input; 2132 2133 DRM_DEV_DEBUG_DRIVER(dev, "hdcp_status: %d is_repeater: %d", 2134 it6505->hdcp_status, it6505->is_repeater); 2135 DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph", 2136 (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs); 2137 2138 if (it6505->is_repeater) { 2139 DRM_DEV_DEBUG_DRIVER(dev, "hdcp_down_stream_count: %d", 2140 it6505->hdcp_down_stream_count); 2141 DRM_DEV_DEBUG_DRIVER(dev, "sha1_input: 0x%*ph", 2142 (int)ARRAY_SIZE(it6505->sha1_input), 2143 it6505->sha1_input); 2144 for (i = 0; i < it6505->hdcp_down_stream_count; i++) { 2145 DRM_DEV_DEBUG_DRIVER(dev, "KSV_%d = 0x%*ph", i, 2146 DRM_HDCP_KSV_LEN, sha1); 2147 sha1 += DRM_HDCP_KSV_LEN; 2148 } 2149 DRM_DEV_DEBUG_DRIVER(dev, "binfo: 0x%2ph M0: 0x%8ph", 2150 sha1, sha1 + 2); 2151 } 2152 } 2153 2154 static void it6505_stop_link_train(struct it6505 *it6505) 2155 { 2156 it6505->link_state = LINK_IDLE; 2157 cancel_work_sync(&it6505->link_works); 2158 it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN); 2159 } 2160 2161 static void it6505_link_train_ok(struct it6505 *it6505) 2162 { 2163 struct device *dev = &it6505->client->dev; 2164 2165 it6505->link_state = LINK_OK; 2166 /* disalbe mute enable avi info frame */ 2167 it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, 0x00); 2168 it6505_set_bits(it6505, REG_INFOFRAME_CTRL, 2169 EN_VID_CTRL_PKT, EN_VID_CTRL_PKT); 2170 2171 if (it6505_audio_input(it6505)) { 2172 DRM_DEV_DEBUG_DRIVER(dev, "Enable audio!"); 2173 it6505_enable_audio(it6505); 2174 } 2175 2176 if (it6505->hdcp_desired) 2177 it6505_start_hdcp(it6505); 2178 } 2179 2180 static void it6505_link_step_train_process(struct it6505 *it6505) 2181 { 2182 struct device *dev = &it6505->client->dev; 2183 int ret, i, step_retry = 3; 2184 2185 DRM_DEV_DEBUG_DRIVER(dev, "Start step train"); 2186 2187 if (it6505->sink_count == 0) { 2188 DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d, force eq", 2189 it6505->sink_count); 2190 it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE, 2191 FORCE_EQ_DONE); 2192 return; 2193 } 2194 2195 if (!it6505->step_train) { 2196 DRM_DEV_DEBUG_DRIVER(dev, "not support step train"); 2197 return; 2198 } 2199 2200 /* step training start here */ 2201 for (i = 0; i < step_retry; i++) { 2202 it6505_link_reset_step_train(it6505); 2203 ret = it6505_link_start_step_train(it6505); 2204 DRM_DEV_DEBUG_DRIVER(dev, "step train %s, retry:%d times", 2205 ret ? "pass" : "failed", i + 1); 2206 if (ret) { 2207 it6505_link_train_ok(it6505); 2208 return; 2209 } 2210 } 2211 2212 DRM_DEV_DEBUG_DRIVER(dev, "training fail"); 2213 it6505->link_state = LINK_IDLE; 2214 it6505_video_reset(it6505); 2215 } 2216 2217 static void it6505_link_training_work(struct work_struct *work) 2218 { 2219 struct it6505 *it6505 = container_of(work, struct it6505, link_works); 2220 struct device *dev = &it6505->client->dev; 2221 int ret; 2222 2223 DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d", 2224 it6505->sink_count); 2225 2226 if (!it6505_get_sink_hpd_status(it6505)) 2227 return; 2228 2229 it6505_link_training_setup(it6505); 2230 it6505_reset_hdcp(it6505); 2231 it6505_aux_reset(it6505); 2232 2233 if (it6505->auto_train_retry < 1) { 2234 it6505_link_step_train_process(it6505); 2235 return; 2236 } 2237 2238 ret = it6505_link_start_auto_train(it6505); 2239 DRM_DEV_DEBUG_DRIVER(dev, "auto train %s, auto_train_retry: %d", 2240 ret ? "pass" : "failed", it6505->auto_train_retry); 2241 it6505->auto_train_retry--; 2242 2243 if (ret) { 2244 it6505_link_train_ok(it6505); 2245 return; 2246 } 2247 2248 it6505_dump(it6505); 2249 } 2250 2251 static void it6505_plugged_status_to_codec(struct it6505 *it6505) 2252 { 2253 enum drm_connector_status status = it6505->connector_status; 2254 2255 if (it6505->plugged_cb && it6505->codec_dev) 2256 it6505->plugged_cb(it6505->codec_dev, 2257 status == connector_status_connected); 2258 } 2259 2260 static int it6505_process_hpd_irq(struct it6505 *it6505) 2261 { 2262 struct device *dev = &it6505->client->dev; 2263 int ret, dpcd_sink_count, dp_irq_vector, bstatus; 2264 u8 link_status[DP_LINK_STATUS_SIZE]; 2265 2266 if (!it6505_get_sink_hpd_status(it6505)) { 2267 DRM_DEV_DEBUG_DRIVER(dev, "HPD_IRQ HPD low"); 2268 it6505->sink_count = 0; 2269 return 0; 2270 } 2271 2272 ret = it6505_dpcd_read(it6505, DP_SINK_COUNT); 2273 if (ret < 0) 2274 return ret; 2275 2276 dpcd_sink_count = DP_GET_SINK_COUNT(ret); 2277 DRM_DEV_DEBUG_DRIVER(dev, "dpcd_sink_count: %d it6505->sink_count:%d", 2278 dpcd_sink_count, it6505->sink_count); 2279 2280 if (it6505->branch_device && dpcd_sink_count != it6505->sink_count) { 2281 memset(it6505->dpcd, 0, sizeof(it6505->dpcd)); 2282 it6505->sink_count = dpcd_sink_count; 2283 it6505_reset_logic(it6505); 2284 it6505_int_mask_enable(it6505); 2285 it6505_init(it6505); 2286 return 0; 2287 } 2288 2289 dp_irq_vector = it6505_dpcd_read(it6505, DP_DEVICE_SERVICE_IRQ_VECTOR); 2290 if (dp_irq_vector < 0) 2291 return dp_irq_vector; 2292 2293 DRM_DEV_DEBUG_DRIVER(dev, "dp_irq_vector = 0x%02x", dp_irq_vector); 2294 2295 if (dp_irq_vector & DP_CP_IRQ) { 2296 it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_CPIRQ, 2297 HDCP_TRIGGER_CPIRQ); 2298 2299 bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS); 2300 if (bstatus < 0) 2301 return bstatus; 2302 2303 DRM_DEV_DEBUG_DRIVER(dev, "Bstatus = 0x%02x", bstatus); 2304 } 2305 2306 ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status); 2307 if (ret < 0) { 2308 dev_err(dev, "Fail to read link status ret: %d", ret); 2309 return ret; 2310 } 2311 2312 DRM_DEV_DEBUG_DRIVER(dev, "link status = 0x%*ph", 2313 (int)ARRAY_SIZE(link_status), link_status); 2314 2315 if (!drm_dp_channel_eq_ok(link_status, it6505->lane_count)) { 2316 it6505->auto_train_retry = AUTO_TRAIN_RETRY; 2317 it6505_video_reset(it6505); 2318 } 2319 2320 return 0; 2321 } 2322 2323 static void it6505_irq_hpd(struct it6505 *it6505) 2324 { 2325 struct device *dev = &it6505->client->dev; 2326 2327 it6505->hpd_state = it6505_get_sink_hpd_status(it6505); 2328 DRM_DEV_DEBUG_DRIVER(dev, "hpd change interrupt, change to %s", 2329 it6505->hpd_state ? "high" : "low"); 2330 2331 if (it6505->bridge.dev) 2332 drm_helper_hpd_irq_event(it6505->bridge.dev); 2333 DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d", 2334 it6505->sink_count); 2335 2336 if (it6505->hpd_state) { 2337 wait_for_completion_timeout(&it6505->wait_edid_complete, 2338 msecs_to_jiffies(6000)); 2339 it6505_lane_termination_on(it6505); 2340 it6505_lane_power_on(it6505); 2341 2342 /* 2343 * for some dongle which issue HPD_irq 2344 * when sink count change from 0->1 2345 * it6505 not able to receive HPD_IRQ 2346 * if HW never go into trainig done 2347 */ 2348 2349 if (it6505->branch_device && it6505->sink_count == 0) 2350 schedule_work(&it6505->link_works); 2351 2352 if (!it6505_get_video_status(it6505)) 2353 it6505_video_reset(it6505); 2354 } else { 2355 memset(it6505->dpcd, 0, sizeof(it6505->dpcd)); 2356 2357 if (it6505->hdcp_desired) 2358 it6505_stop_hdcp(it6505); 2359 2360 it6505_video_disable(it6505); 2361 it6505_disable_audio(it6505); 2362 it6505_stop_link_train(it6505); 2363 it6505_lane_off(it6505); 2364 it6505_link_reset_step_train(it6505); 2365 } 2366 } 2367 2368 static void it6505_irq_hpd_irq(struct it6505 *it6505) 2369 { 2370 struct device *dev = &it6505->client->dev; 2371 2372 DRM_DEV_DEBUG_DRIVER(dev, "hpd_irq interrupt"); 2373 2374 if (it6505_process_hpd_irq(it6505) < 0) 2375 DRM_DEV_DEBUG_DRIVER(dev, "process hpd_irq fail!"); 2376 } 2377 2378 static void it6505_irq_scdt(struct it6505 *it6505) 2379 { 2380 struct device *dev = &it6505->client->dev; 2381 bool data; 2382 2383 data = it6505_get_video_status(it6505); 2384 DRM_DEV_DEBUG_DRIVER(dev, "video stable change interrupt, %s", 2385 data ? "stable" : "unstable"); 2386 it6505_calc_video_info(it6505); 2387 it6505_link_reset_step_train(it6505); 2388 2389 if (data) 2390 schedule_work(&it6505->link_works); 2391 } 2392 2393 static void it6505_irq_hdcp_done(struct it6505 *it6505) 2394 { 2395 struct device *dev = &it6505->client->dev; 2396 2397 DRM_DEV_DEBUG_DRIVER(dev, "hdcp done interrupt"); 2398 it6505->hdcp_status = HDCP_AUTH_DONE; 2399 it6505_show_hdcp_info(it6505); 2400 } 2401 2402 static void it6505_irq_hdcp_fail(struct it6505 *it6505) 2403 { 2404 struct device *dev = &it6505->client->dev; 2405 2406 DRM_DEV_DEBUG_DRIVER(dev, "hdcp fail interrupt"); 2407 it6505->hdcp_status = HDCP_AUTH_IDLE; 2408 it6505_show_hdcp_info(it6505); 2409 it6505_start_hdcp(it6505); 2410 } 2411 2412 static void it6505_irq_aux_cmd_fail(struct it6505 *it6505) 2413 { 2414 struct device *dev = &it6505->client->dev; 2415 2416 DRM_DEV_DEBUG_DRIVER(dev, "AUX PC Request Fail Interrupt"); 2417 } 2418 2419 static void it6505_irq_hdcp_ksv_check(struct it6505 *it6505) 2420 { 2421 struct device *dev = &it6505->client->dev; 2422 2423 DRM_DEV_DEBUG_DRIVER(dev, "HDCP event Interrupt"); 2424 schedule_work(&it6505->hdcp_wait_ksv_list); 2425 } 2426 2427 static void it6505_irq_audio_fifo_error(struct it6505 *it6505) 2428 { 2429 struct device *dev = &it6505->client->dev; 2430 2431 DRM_DEV_DEBUG_DRIVER(dev, "audio fifo error Interrupt"); 2432 2433 if (it6505_audio_input(it6505)) 2434 it6505_enable_audio(it6505); 2435 } 2436 2437 static void it6505_irq_link_train_fail(struct it6505 *it6505) 2438 { 2439 struct device *dev = &it6505->client->dev; 2440 2441 DRM_DEV_DEBUG_DRIVER(dev, "link training fail interrupt"); 2442 schedule_work(&it6505->link_works); 2443 } 2444 2445 static void it6505_irq_video_fifo_error(struct it6505 *it6505) 2446 { 2447 struct device *dev = &it6505->client->dev; 2448 2449 DRM_DEV_DEBUG_DRIVER(dev, "video fifo overflow interrupt"); 2450 it6505->auto_train_retry = AUTO_TRAIN_RETRY; 2451 flush_work(&it6505->link_works); 2452 it6505_stop_hdcp(it6505); 2453 it6505_video_reset(it6505); 2454 } 2455 2456 static void it6505_irq_io_latch_fifo_overflow(struct it6505 *it6505) 2457 { 2458 struct device *dev = &it6505->client->dev; 2459 2460 DRM_DEV_DEBUG_DRIVER(dev, "IO latch fifo overflow interrupt"); 2461 it6505->auto_train_retry = AUTO_TRAIN_RETRY; 2462 flush_work(&it6505->link_works); 2463 it6505_stop_hdcp(it6505); 2464 it6505_video_reset(it6505); 2465 } 2466 2467 static bool it6505_test_bit(unsigned int bit, const unsigned int *addr) 2468 { 2469 return 1 & (addr[bit / BITS_PER_BYTE] >> (bit % BITS_PER_BYTE)); 2470 } 2471 2472 static irqreturn_t it6505_int_threaded_handler(int unused, void *data) 2473 { 2474 struct it6505 *it6505 = data; 2475 struct device *dev = &it6505->client->dev; 2476 static const struct { 2477 int bit; 2478 void (*handler)(struct it6505 *it6505); 2479 } irq_vec[] = { 2480 { BIT_INT_HPD, it6505_irq_hpd }, 2481 { BIT_INT_HPD_IRQ, it6505_irq_hpd_irq }, 2482 { BIT_INT_SCDT, it6505_irq_scdt }, 2483 { BIT_INT_HDCP_FAIL, it6505_irq_hdcp_fail }, 2484 { BIT_INT_HDCP_DONE, it6505_irq_hdcp_done }, 2485 { BIT_INT_AUX_CMD_FAIL, it6505_irq_aux_cmd_fail }, 2486 { BIT_INT_HDCP_KSV_CHECK, it6505_irq_hdcp_ksv_check }, 2487 { BIT_INT_AUDIO_FIFO_ERROR, it6505_irq_audio_fifo_error }, 2488 { BIT_INT_LINK_TRAIN_FAIL, it6505_irq_link_train_fail }, 2489 { BIT_INT_VID_FIFO_ERROR, it6505_irq_video_fifo_error }, 2490 { BIT_INT_IO_FIFO_OVERFLOW, it6505_irq_io_latch_fifo_overflow }, 2491 }; 2492 int int_status[3], i; 2493 2494 msleep(100); 2495 mutex_lock(&it6505->extcon_lock); 2496 2497 if (it6505->enable_drv_hold || !it6505->powered) 2498 goto unlock; 2499 2500 int_status[0] = it6505_read(it6505, INT_STATUS_01); 2501 int_status[1] = it6505_read(it6505, INT_STATUS_02); 2502 int_status[2] = it6505_read(it6505, INT_STATUS_03); 2503 2504 it6505_write(it6505, INT_STATUS_01, int_status[0]); 2505 it6505_write(it6505, INT_STATUS_02, int_status[1]); 2506 it6505_write(it6505, INT_STATUS_03, int_status[2]); 2507 2508 DRM_DEV_DEBUG_DRIVER(dev, "reg06 = 0x%02x", int_status[0]); 2509 DRM_DEV_DEBUG_DRIVER(dev, "reg07 = 0x%02x", int_status[1]); 2510 DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", int_status[2]); 2511 it6505_debug_print(it6505, REG_SYSTEM_STS, ""); 2512 2513 if (it6505_test_bit(irq_vec[0].bit, (unsigned int *)int_status)) 2514 irq_vec[0].handler(it6505); 2515 2516 if (!it6505->hpd_state) 2517 goto unlock; 2518 2519 for (i = 1; i < ARRAY_SIZE(irq_vec); i++) { 2520 if (it6505_test_bit(irq_vec[i].bit, (unsigned int *)int_status)) 2521 irq_vec[i].handler(it6505); 2522 } 2523 2524 unlock: 2525 mutex_unlock(&it6505->extcon_lock); 2526 2527 return IRQ_HANDLED; 2528 } 2529 2530 static int it6505_poweron(struct it6505 *it6505) 2531 { 2532 struct device *dev = &it6505->client->dev; 2533 struct it6505_platform_data *pdata = &it6505->pdata; 2534 int err; 2535 2536 DRM_DEV_DEBUG_DRIVER(dev, "it6505 start powered on"); 2537 2538 if (it6505->powered) { 2539 DRM_DEV_DEBUG_DRIVER(dev, "it6505 already powered on"); 2540 return 0; 2541 } 2542 2543 if (pdata->pwr18) { 2544 err = regulator_enable(pdata->pwr18); 2545 if (err) { 2546 DRM_DEV_DEBUG_DRIVER(dev, "Failed to enable VDD18: %d", 2547 err); 2548 return err; 2549 } 2550 } 2551 2552 if (pdata->ovdd) { 2553 /* time interval between IVDD and OVDD at least be 1ms */ 2554 usleep_range(1000, 2000); 2555 err = regulator_enable(pdata->ovdd); 2556 if (err) { 2557 regulator_disable(pdata->pwr18); 2558 return err; 2559 } 2560 } 2561 /* time interval between OVDD and SYSRSTN at least be 10ms */ 2562 if (pdata->gpiod_reset) { 2563 usleep_range(10000, 20000); 2564 gpiod_set_value_cansleep(pdata->gpiod_reset, 0); 2565 usleep_range(1000, 2000); 2566 gpiod_set_value_cansleep(pdata->gpiod_reset, 1); 2567 usleep_range(10000, 20000); 2568 } 2569 2570 it6505->powered = true; 2571 it6505_reset_logic(it6505); 2572 it6505_int_mask_enable(it6505); 2573 it6505_init(it6505); 2574 it6505_lane_off(it6505); 2575 2576 return 0; 2577 } 2578 2579 static int it6505_poweroff(struct it6505 *it6505) 2580 { 2581 struct device *dev = &it6505->client->dev; 2582 struct it6505_platform_data *pdata = &it6505->pdata; 2583 int err; 2584 2585 DRM_DEV_DEBUG_DRIVER(dev, "it6505 start power off"); 2586 2587 if (!it6505->powered) { 2588 DRM_DEV_DEBUG_DRIVER(dev, "power had been already off"); 2589 return 0; 2590 } 2591 2592 if (pdata->gpiod_reset) 2593 gpiod_set_value_cansleep(pdata->gpiod_reset, 0); 2594 2595 if (pdata->pwr18) { 2596 err = regulator_disable(pdata->pwr18); 2597 if (err) 2598 return err; 2599 } 2600 2601 if (pdata->ovdd) { 2602 err = regulator_disable(pdata->ovdd); 2603 if (err) 2604 return err; 2605 } 2606 2607 it6505->powered = false; 2608 it6505->sink_count = 0; 2609 2610 return 0; 2611 } 2612 2613 static enum drm_connector_status it6505_detect(struct it6505 *it6505) 2614 { 2615 struct device *dev = &it6505->client->dev; 2616 enum drm_connector_status status = connector_status_disconnected; 2617 int dp_sink_count; 2618 2619 DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d powered:%d", 2620 it6505->sink_count, it6505->powered); 2621 2622 mutex_lock(&it6505->mode_lock); 2623 2624 if (!it6505->powered) 2625 goto unlock; 2626 2627 if (it6505->enable_drv_hold) { 2628 status = it6505_get_sink_hpd_status(it6505) ? 2629 connector_status_connected : 2630 connector_status_disconnected; 2631 goto unlock; 2632 } 2633 2634 if (it6505_get_sink_hpd_status(it6505)) { 2635 it6505_aux_on(it6505); 2636 it6505_drm_dp_link_probe(&it6505->aux, &it6505->link); 2637 it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link, 2638 DP_SET_POWER_D0); 2639 it6505->auto_train_retry = AUTO_TRAIN_RETRY; 2640 2641 if (it6505->dpcd[0] == 0) { 2642 it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd, 2643 ARRAY_SIZE(it6505->dpcd)); 2644 it6505_variable_config(it6505); 2645 it6505_parse_link_capabilities(it6505); 2646 } 2647 2648 dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT); 2649 it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count); 2650 DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d branch:%d", 2651 it6505->sink_count, it6505->branch_device); 2652 2653 if (it6505->branch_device) { 2654 status = (it6505->sink_count != 0) ? 2655 connector_status_connected : 2656 connector_status_disconnected; 2657 } else { 2658 status = connector_status_connected; 2659 } 2660 } else { 2661 it6505->sink_count = 0; 2662 memset(it6505->dpcd, 0, sizeof(it6505->dpcd)); 2663 } 2664 2665 unlock: 2666 if (it6505->connector_status != status) { 2667 it6505->connector_status = status; 2668 it6505_plugged_status_to_codec(it6505); 2669 } 2670 2671 mutex_unlock(&it6505->mode_lock); 2672 2673 return status; 2674 } 2675 2676 static int it6505_extcon_notifier(struct notifier_block *self, 2677 unsigned long event, void *ptr) 2678 { 2679 struct it6505 *it6505 = container_of(self, struct it6505, event_nb); 2680 2681 schedule_work(&it6505->extcon_wq); 2682 return NOTIFY_DONE; 2683 } 2684 2685 static void it6505_extcon_work(struct work_struct *work) 2686 { 2687 struct it6505 *it6505 = container_of(work, struct it6505, extcon_wq); 2688 struct device *dev = &it6505->client->dev; 2689 int state, ret; 2690 2691 if (it6505->enable_drv_hold) 2692 return; 2693 2694 mutex_lock(&it6505->extcon_lock); 2695 2696 state = extcon_get_state(it6505->extcon, EXTCON_DISP_DP); 2697 DRM_DEV_DEBUG_DRIVER(dev, "EXTCON_DISP_DP = 0x%02x", state); 2698 2699 if (state == it6505->extcon_state || unlikely(state < 0)) 2700 goto unlock; 2701 it6505->extcon_state = state; 2702 if (state) { 2703 DRM_DEV_DEBUG_DRIVER(dev, "start to power on"); 2704 msleep(100); 2705 ret = pm_runtime_get_sync(dev); 2706 2707 /* 2708 * On system resume, extcon_work can be triggered before 2709 * pm_runtime_force_resume re-enables runtime power management. 2710 * Handling the error here to make sure the bridge is powered on. 2711 */ 2712 if (ret) 2713 it6505_poweron(it6505); 2714 } else { 2715 DRM_DEV_DEBUG_DRIVER(dev, "start to power off"); 2716 pm_runtime_put_sync(dev); 2717 2718 drm_helper_hpd_irq_event(it6505->bridge.dev); 2719 memset(it6505->dpcd, 0, sizeof(it6505->dpcd)); 2720 DRM_DEV_DEBUG_DRIVER(dev, "power off it6505 success!"); 2721 } 2722 2723 unlock: 2724 mutex_unlock(&it6505->extcon_lock); 2725 } 2726 2727 static int it6505_use_notifier_module(struct it6505 *it6505) 2728 { 2729 int ret; 2730 struct device *dev = &it6505->client->dev; 2731 2732 it6505->event_nb.notifier_call = it6505_extcon_notifier; 2733 INIT_WORK(&it6505->extcon_wq, it6505_extcon_work); 2734 ret = devm_extcon_register_notifier(&it6505->client->dev, 2735 it6505->extcon, EXTCON_DISP_DP, 2736 &it6505->event_nb); 2737 if (ret) { 2738 dev_err(dev, "failed to register notifier for DP"); 2739 return ret; 2740 } 2741 2742 schedule_work(&it6505->extcon_wq); 2743 2744 return 0; 2745 } 2746 2747 static void it6505_remove_notifier_module(struct it6505 *it6505) 2748 { 2749 if (it6505->extcon) { 2750 devm_extcon_unregister_notifier(&it6505->client->dev, 2751 it6505->extcon, EXTCON_DISP_DP, 2752 &it6505->event_nb); 2753 2754 flush_work(&it6505->extcon_wq); 2755 } 2756 } 2757 2758 static void __maybe_unused it6505_delayed_audio(struct work_struct *work) 2759 { 2760 struct it6505 *it6505 = container_of(work, struct it6505, 2761 delayed_audio.work); 2762 2763 DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "start"); 2764 2765 if (!it6505->powered) 2766 return; 2767 2768 if (!it6505->enable_drv_hold) 2769 it6505_enable_audio(it6505); 2770 } 2771 2772 static int __maybe_unused it6505_audio_setup_hw_params(struct it6505 *it6505, 2773 struct hdmi_codec_params 2774 *params) 2775 { 2776 struct device *dev = &it6505->client->dev; 2777 int i = 0; 2778 2779 DRM_DEV_DEBUG_DRIVER(dev, "%s %d Hz, %d bit, %d channels\n", __func__, 2780 params->sample_rate, params->sample_width, 2781 params->cea.channels); 2782 2783 if (!it6505->bridge.encoder) 2784 return -ENODEV; 2785 2786 if (params->cea.channels <= 1 || params->cea.channels > 8) { 2787 DRM_DEV_DEBUG_DRIVER(dev, "channel number: %d not support", 2788 it6505->audio.channel_count); 2789 return -EINVAL; 2790 } 2791 2792 it6505->audio.channel_count = params->cea.channels; 2793 2794 while (i < ARRAY_SIZE(audio_sample_rate_map) && 2795 params->sample_rate != 2796 audio_sample_rate_map[i].sample_rate_value) { 2797 i++; 2798 } 2799 if (i == ARRAY_SIZE(audio_sample_rate_map)) { 2800 DRM_DEV_DEBUG_DRIVER(dev, "sample rate: %d Hz not support", 2801 params->sample_rate); 2802 return -EINVAL; 2803 } 2804 it6505->audio.sample_rate = audio_sample_rate_map[i].rate; 2805 2806 switch (params->sample_width) { 2807 case 16: 2808 it6505->audio.word_length = WORD_LENGTH_16BIT; 2809 break; 2810 case 18: 2811 it6505->audio.word_length = WORD_LENGTH_18BIT; 2812 break; 2813 case 20: 2814 it6505->audio.word_length = WORD_LENGTH_20BIT; 2815 break; 2816 case 24: 2817 case 32: 2818 it6505->audio.word_length = WORD_LENGTH_24BIT; 2819 break; 2820 default: 2821 DRM_DEV_DEBUG_DRIVER(dev, "wordlength: %d bit not support", 2822 params->sample_width); 2823 return -EINVAL; 2824 } 2825 2826 return 0; 2827 } 2828 2829 static void __maybe_unused it6505_audio_shutdown(struct device *dev, void *data) 2830 { 2831 struct it6505 *it6505 = dev_get_drvdata(dev); 2832 2833 if (it6505->powered) 2834 it6505_disable_audio(it6505); 2835 } 2836 2837 static int __maybe_unused it6505_audio_hook_plugged_cb(struct device *dev, 2838 void *data, 2839 hdmi_codec_plugged_cb fn, 2840 struct device *codec_dev) 2841 { 2842 struct it6505 *it6505 = data; 2843 2844 it6505->plugged_cb = fn; 2845 it6505->codec_dev = codec_dev; 2846 it6505_plugged_status_to_codec(it6505); 2847 2848 return 0; 2849 } 2850 2851 static inline struct it6505 *bridge_to_it6505(struct drm_bridge *bridge) 2852 { 2853 return container_of(bridge, struct it6505, bridge); 2854 } 2855 2856 static int it6505_bridge_attach(struct drm_bridge *bridge, 2857 enum drm_bridge_attach_flags flags) 2858 { 2859 struct it6505 *it6505 = bridge_to_it6505(bridge); 2860 struct device *dev = &it6505->client->dev; 2861 int ret; 2862 2863 if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) { 2864 DRM_ERROR("DRM_BRIDGE_ATTACH_NO_CONNECTOR must be supplied"); 2865 return -EINVAL; 2866 } 2867 2868 if (!bridge->encoder) { 2869 dev_err(dev, "Parent encoder object not found"); 2870 return -ENODEV; 2871 } 2872 2873 /* Register aux channel */ 2874 it6505->aux.name = "DP-AUX"; 2875 it6505->aux.dev = dev; 2876 it6505->aux.drm_dev = bridge->dev; 2877 it6505->aux.transfer = it6505_aux_transfer; 2878 2879 ret = drm_dp_aux_register(&it6505->aux); 2880 2881 if (ret < 0) { 2882 dev_err(dev, "Failed to register aux: %d", ret); 2883 return ret; 2884 } 2885 2886 if (it6505->extcon) { 2887 ret = it6505_use_notifier_module(it6505); 2888 if (ret < 0) { 2889 dev_err(dev, "use notifier module failed"); 2890 return ret; 2891 } 2892 } 2893 2894 return 0; 2895 } 2896 2897 static void it6505_bridge_detach(struct drm_bridge *bridge) 2898 { 2899 struct it6505 *it6505 = bridge_to_it6505(bridge); 2900 2901 flush_work(&it6505->link_works); 2902 it6505_remove_notifier_module(it6505); 2903 } 2904 2905 static enum drm_mode_status 2906 it6505_bridge_mode_valid(struct drm_bridge *bridge, 2907 const struct drm_display_info *info, 2908 const struct drm_display_mode *mode) 2909 { 2910 struct it6505 *it6505 = bridge_to_it6505(bridge); 2911 2912 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 2913 return MODE_NO_INTERLACE; 2914 2915 if (mode->clock > DPI_PIXEL_CLK_MAX) 2916 return MODE_CLOCK_HIGH; 2917 2918 it6505->video_info.clock = mode->clock; 2919 2920 return MODE_OK; 2921 } 2922 2923 static void it6505_bridge_atomic_enable(struct drm_bridge *bridge, 2924 struct drm_bridge_state *old_state) 2925 { 2926 struct it6505 *it6505 = bridge_to_it6505(bridge); 2927 struct device *dev = &it6505->client->dev; 2928 struct drm_atomic_state *state = old_state->base.state; 2929 struct hdmi_avi_infoframe frame; 2930 struct drm_crtc_state *crtc_state; 2931 struct drm_connector_state *conn_state; 2932 struct drm_display_mode *mode; 2933 struct drm_connector *connector; 2934 int ret; 2935 2936 DRM_DEV_DEBUG_DRIVER(dev, "start"); 2937 2938 connector = drm_atomic_get_new_connector_for_encoder(state, 2939 bridge->encoder); 2940 2941 if (WARN_ON(!connector)) 2942 return; 2943 2944 conn_state = drm_atomic_get_new_connector_state(state, connector); 2945 2946 if (WARN_ON(!conn_state)) 2947 return; 2948 2949 crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc); 2950 2951 if (WARN_ON(!crtc_state)) 2952 return; 2953 2954 mode = &crtc_state->adjusted_mode; 2955 2956 if (WARN_ON(!mode)) 2957 return; 2958 2959 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame, 2960 connector, 2961 mode); 2962 if (ret) 2963 dev_err(dev, "Failed to setup AVI infoframe: %d", ret); 2964 2965 it6505_update_video_parameter(it6505, mode); 2966 2967 ret = it6505_send_video_infoframe(it6505, &frame); 2968 2969 if (ret) 2970 dev_err(dev, "Failed to send AVI infoframe: %d", ret); 2971 2972 it6505_int_mask_enable(it6505); 2973 it6505_video_reset(it6505); 2974 2975 it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link, 2976 DP_SET_POWER_D0); 2977 } 2978 2979 static void it6505_bridge_atomic_disable(struct drm_bridge *bridge, 2980 struct drm_bridge_state *old_state) 2981 { 2982 struct it6505 *it6505 = bridge_to_it6505(bridge); 2983 struct device *dev = &it6505->client->dev; 2984 2985 DRM_DEV_DEBUG_DRIVER(dev, "start"); 2986 2987 if (it6505->powered) { 2988 it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link, 2989 DP_SET_POWER_D3); 2990 it6505_video_disable(it6505); 2991 } 2992 } 2993 2994 static void it6505_bridge_atomic_pre_enable(struct drm_bridge *bridge, 2995 struct drm_bridge_state *old_state) 2996 { 2997 struct it6505 *it6505 = bridge_to_it6505(bridge); 2998 struct device *dev = &it6505->client->dev; 2999 3000 DRM_DEV_DEBUG_DRIVER(dev, "start"); 3001 3002 pm_runtime_get_sync(dev); 3003 } 3004 3005 static void it6505_bridge_atomic_post_disable(struct drm_bridge *bridge, 3006 struct drm_bridge_state *old_state) 3007 { 3008 struct it6505 *it6505 = bridge_to_it6505(bridge); 3009 struct device *dev = &it6505->client->dev; 3010 3011 DRM_DEV_DEBUG_DRIVER(dev, "start"); 3012 3013 pm_runtime_put_sync(dev); 3014 } 3015 3016 static enum drm_connector_status 3017 it6505_bridge_detect(struct drm_bridge *bridge) 3018 { 3019 struct it6505 *it6505 = bridge_to_it6505(bridge); 3020 3021 return it6505_detect(it6505); 3022 } 3023 3024 static struct edid *it6505_bridge_get_edid(struct drm_bridge *bridge, 3025 struct drm_connector *connector) 3026 { 3027 struct it6505 *it6505 = bridge_to_it6505(bridge); 3028 struct device *dev = &it6505->client->dev; 3029 struct edid *edid; 3030 3031 edid = drm_do_get_edid(connector, it6505_get_edid_block, it6505); 3032 3033 if (!edid) { 3034 DRM_DEV_DEBUG_DRIVER(dev, "failed to get edid!"); 3035 return NULL; 3036 } 3037 3038 return edid; 3039 } 3040 3041 static const struct drm_bridge_funcs it6505_bridge_funcs = { 3042 .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state, 3043 .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state, 3044 .atomic_reset = drm_atomic_helper_bridge_reset, 3045 .attach = it6505_bridge_attach, 3046 .detach = it6505_bridge_detach, 3047 .mode_valid = it6505_bridge_mode_valid, 3048 .atomic_enable = it6505_bridge_atomic_enable, 3049 .atomic_disable = it6505_bridge_atomic_disable, 3050 .atomic_pre_enable = it6505_bridge_atomic_pre_enable, 3051 .atomic_post_disable = it6505_bridge_atomic_post_disable, 3052 .detect = it6505_bridge_detect, 3053 .get_edid = it6505_bridge_get_edid, 3054 }; 3055 3056 static __maybe_unused int it6505_bridge_resume(struct device *dev) 3057 { 3058 struct it6505 *it6505 = dev_get_drvdata(dev); 3059 3060 return it6505_poweron(it6505); 3061 } 3062 3063 static __maybe_unused int it6505_bridge_suspend(struct device *dev) 3064 { 3065 struct it6505 *it6505 = dev_get_drvdata(dev); 3066 3067 return it6505_poweroff(it6505); 3068 } 3069 3070 static const struct dev_pm_ops it6505_bridge_pm_ops = { 3071 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume) 3072 SET_RUNTIME_PM_OPS(it6505_bridge_suspend, it6505_bridge_resume, NULL) 3073 }; 3074 3075 static int it6505_init_pdata(struct it6505 *it6505) 3076 { 3077 struct it6505_platform_data *pdata = &it6505->pdata; 3078 struct device *dev = &it6505->client->dev; 3079 3080 /* 1.0V digital core power regulator */ 3081 pdata->pwr18 = devm_regulator_get(dev, "pwr18"); 3082 if (IS_ERR(pdata->pwr18)) { 3083 dev_err(dev, "pwr18 regulator not found"); 3084 return PTR_ERR(pdata->pwr18); 3085 } 3086 3087 pdata->ovdd = devm_regulator_get(dev, "ovdd"); 3088 if (IS_ERR(pdata->ovdd)) { 3089 dev_err(dev, "ovdd regulator not found"); 3090 return PTR_ERR(pdata->ovdd); 3091 } 3092 3093 pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW); 3094 if (IS_ERR(pdata->gpiod_reset)) { 3095 dev_err(dev, "gpiod_reset gpio not found"); 3096 return PTR_ERR(pdata->gpiod_reset); 3097 } 3098 3099 return 0; 3100 } 3101 3102 static void it6505_parse_dt(struct it6505 *it6505) 3103 { 3104 struct device *dev = &it6505->client->dev; 3105 u32 *afe_setting = &it6505->afe_setting; 3106 3107 it6505->lane_swap_disabled = 3108 device_property_read_bool(dev, "no-laneswap"); 3109 3110 if (it6505->lane_swap_disabled) 3111 it6505->lane_swap = false; 3112 3113 if (device_property_read_u32(dev, "afe-setting", afe_setting) == 0) { 3114 if (*afe_setting >= ARRAY_SIZE(afe_setting_table)) { 3115 dev_err(dev, "afe setting error, use default"); 3116 *afe_setting = 0; 3117 } 3118 } else { 3119 *afe_setting = 0; 3120 } 3121 DRM_DEV_DEBUG_DRIVER(dev, "using afe_setting: %d", *afe_setting); 3122 } 3123 3124 static ssize_t receive_timing_debugfs_show(struct file *file, char __user *buf, 3125 size_t len, loff_t *ppos) 3126 { 3127 struct it6505 *it6505 = file->private_data; 3128 struct drm_display_mode *vid = &it6505->video_info; 3129 u8 read_buf[READ_BUFFER_SIZE]; 3130 u8 *str = read_buf, *end = read_buf + READ_BUFFER_SIZE; 3131 ssize_t ret, count; 3132 3133 if (!it6505) 3134 return -ENODEV; 3135 3136 it6505_calc_video_info(it6505); 3137 str += scnprintf(str, end - str, "---video timing---\n"); 3138 str += scnprintf(str, end - str, "PCLK:%d.%03dMHz\n", 3139 vid->clock / 1000, vid->clock % 1000); 3140 str += scnprintf(str, end - str, "HTotal:%d\n", vid->htotal); 3141 str += scnprintf(str, end - str, "HActive:%d\n", vid->hdisplay); 3142 str += scnprintf(str, end - str, "HFrontPorch:%d\n", 3143 vid->hsync_start - vid->hdisplay); 3144 str += scnprintf(str, end - str, "HSyncWidth:%d\n", 3145 vid->hsync_end - vid->hsync_start); 3146 str += scnprintf(str, end - str, "HBackPorch:%d\n", 3147 vid->htotal - vid->hsync_end); 3148 str += scnprintf(str, end - str, "VTotal:%d\n", vid->vtotal); 3149 str += scnprintf(str, end - str, "VActive:%d\n", vid->vdisplay); 3150 str += scnprintf(str, end - str, "VFrontPorch:%d\n", 3151 vid->vsync_start - vid->vdisplay); 3152 str += scnprintf(str, end - str, "VSyncWidth:%d\n", 3153 vid->vsync_end - vid->vsync_start); 3154 str += scnprintf(str, end - str, "VBackPorch:%d\n", 3155 vid->vtotal - vid->vsync_end); 3156 3157 count = str - read_buf; 3158 ret = simple_read_from_buffer(buf, len, ppos, read_buf, count); 3159 3160 return ret; 3161 } 3162 3163 static int force_power_on_off_debugfs_write(void *data, u64 value) 3164 { 3165 struct it6505 *it6505 = data; 3166 3167 if (!it6505) 3168 return -ENODEV; 3169 3170 if (value) 3171 it6505_poweron(it6505); 3172 else 3173 it6505_poweroff(it6505); 3174 3175 return 0; 3176 } 3177 3178 static int enable_drv_hold_debugfs_show(void *data, u64 *buf) 3179 { 3180 struct it6505 *it6505 = data; 3181 3182 if (!it6505) 3183 return -ENODEV; 3184 3185 *buf = it6505->enable_drv_hold; 3186 3187 return 0; 3188 } 3189 3190 static int enable_drv_hold_debugfs_write(void *data, u64 drv_hold) 3191 { 3192 struct it6505 *it6505 = data; 3193 3194 if (!it6505) 3195 return -ENODEV; 3196 3197 it6505->enable_drv_hold = drv_hold; 3198 3199 if (it6505->enable_drv_hold) { 3200 it6505_int_mask_disable(it6505); 3201 } else { 3202 it6505_clear_int(it6505); 3203 it6505_int_mask_enable(it6505); 3204 3205 if (it6505->powered) { 3206 it6505->connector_status = 3207 it6505_get_sink_hpd_status(it6505) ? 3208 connector_status_connected : 3209 connector_status_disconnected; 3210 } else { 3211 it6505->connector_status = 3212 connector_status_disconnected; 3213 } 3214 } 3215 3216 return 0; 3217 } 3218 3219 static const struct file_operations receive_timing_fops = { 3220 .owner = THIS_MODULE, 3221 .open = simple_open, 3222 .read = receive_timing_debugfs_show, 3223 .llseek = default_llseek, 3224 }; 3225 3226 DEFINE_DEBUGFS_ATTRIBUTE(fops_force_power, NULL, 3227 force_power_on_off_debugfs_write, "%llu\n"); 3228 3229 DEFINE_DEBUGFS_ATTRIBUTE(fops_enable_drv_hold, enable_drv_hold_debugfs_show, 3230 enable_drv_hold_debugfs_write, "%llu\n"); 3231 3232 static const struct debugfs_entries debugfs_entry[] = { 3233 { "receive_timing", &receive_timing_fops }, 3234 { "force_power_on_off", &fops_force_power }, 3235 { "enable_drv_hold", &fops_enable_drv_hold }, 3236 { NULL, NULL }, 3237 }; 3238 3239 static void debugfs_create_files(struct it6505 *it6505) 3240 { 3241 int i = 0; 3242 3243 while (debugfs_entry[i].name && debugfs_entry[i].fops) { 3244 debugfs_create_file(debugfs_entry[i].name, 0644, 3245 it6505->debugfs, it6505, 3246 debugfs_entry[i].fops); 3247 i++; 3248 } 3249 } 3250 3251 static void debugfs_init(struct it6505 *it6505) 3252 { 3253 struct device *dev = &it6505->client->dev; 3254 3255 it6505->debugfs = debugfs_create_dir(DEBUGFS_DIR_NAME, NULL); 3256 3257 if (IS_ERR(it6505->debugfs)) { 3258 dev_err(dev, "failed to create debugfs root"); 3259 return; 3260 } 3261 3262 debugfs_create_files(it6505); 3263 } 3264 3265 static void it6505_debugfs_remove(struct it6505 *it6505) 3266 { 3267 debugfs_remove_recursive(it6505->debugfs); 3268 } 3269 3270 static void it6505_shutdown(struct i2c_client *client) 3271 { 3272 struct it6505 *it6505 = dev_get_drvdata(&client->dev); 3273 3274 if (it6505->powered) 3275 it6505_lane_off(it6505); 3276 } 3277 3278 static int it6505_i2c_probe(struct i2c_client *client, 3279 const struct i2c_device_id *id) 3280 { 3281 struct it6505 *it6505; 3282 struct device *dev = &client->dev; 3283 struct extcon_dev *extcon; 3284 int err, intp_irq; 3285 3286 it6505 = devm_kzalloc(&client->dev, sizeof(*it6505), GFP_KERNEL); 3287 if (!it6505) 3288 return -ENOMEM; 3289 3290 mutex_init(&it6505->extcon_lock); 3291 mutex_init(&it6505->mode_lock); 3292 mutex_init(&it6505->aux_lock); 3293 3294 it6505->bridge.of_node = client->dev.of_node; 3295 it6505->connector_status = connector_status_disconnected; 3296 it6505->client = client; 3297 i2c_set_clientdata(client, it6505); 3298 3299 /* get extcon device from DTS */ 3300 extcon = extcon_get_edev_by_phandle(dev, 0); 3301 if (PTR_ERR(extcon) == -EPROBE_DEFER) 3302 return -EPROBE_DEFER; 3303 if (IS_ERR(extcon)) { 3304 dev_err(dev, "can not get extcon device!"); 3305 return PTR_ERR(extcon); 3306 } 3307 3308 it6505->extcon = extcon; 3309 3310 it6505->regmap = devm_regmap_init_i2c(client, &it6505_regmap_config); 3311 if (IS_ERR(it6505->regmap)) { 3312 dev_err(dev, "regmap i2c init failed"); 3313 err = PTR_ERR(it6505->regmap); 3314 return err; 3315 } 3316 3317 err = it6505_init_pdata(it6505); 3318 if (err) { 3319 dev_err(dev, "Failed to initialize pdata: %d", err); 3320 return err; 3321 } 3322 3323 it6505_parse_dt(it6505); 3324 3325 intp_irq = client->irq; 3326 3327 if (!intp_irq) { 3328 dev_err(dev, "Failed to get INTP IRQ"); 3329 err = -ENODEV; 3330 return err; 3331 } 3332 3333 err = devm_request_threaded_irq(&client->dev, intp_irq, NULL, 3334 it6505_int_threaded_handler, 3335 IRQF_TRIGGER_LOW | IRQF_ONESHOT, 3336 "it6505-intp", it6505); 3337 if (err) { 3338 dev_err(dev, "Failed to request INTP threaded IRQ: %d", err); 3339 return err; 3340 } 3341 3342 INIT_WORK(&it6505->link_works, it6505_link_training_work); 3343 INIT_WORK(&it6505->hdcp_wait_ksv_list, it6505_hdcp_wait_ksv_list); 3344 INIT_DELAYED_WORK(&it6505->hdcp_work, it6505_hdcp_work); 3345 init_completion(&it6505->wait_edid_complete); 3346 memset(it6505->dpcd, 0, sizeof(it6505->dpcd)); 3347 it6505->powered = false; 3348 it6505->enable_drv_hold = DEFAULT_DRV_HOLD; 3349 3350 if (DEFAULT_PWR_ON) 3351 it6505_poweron(it6505); 3352 3353 DRM_DEV_DEBUG_DRIVER(dev, "it6505 device name: %s", dev_name(dev)); 3354 debugfs_init(it6505); 3355 pm_runtime_enable(dev); 3356 3357 it6505->bridge.funcs = &it6505_bridge_funcs; 3358 it6505->bridge.type = DRM_MODE_CONNECTOR_DisplayPort; 3359 it6505->bridge.ops = DRM_BRIDGE_OP_DETECT | DRM_BRIDGE_OP_EDID | 3360 DRM_BRIDGE_OP_HPD; 3361 drm_bridge_add(&it6505->bridge); 3362 3363 return 0; 3364 } 3365 3366 static int it6505_i2c_remove(struct i2c_client *client) 3367 { 3368 struct it6505 *it6505 = i2c_get_clientdata(client); 3369 3370 drm_bridge_remove(&it6505->bridge); 3371 drm_dp_aux_unregister(&it6505->aux); 3372 it6505_debugfs_remove(it6505); 3373 it6505_poweroff(it6505); 3374 3375 return 0; 3376 } 3377 3378 static const struct i2c_device_id it6505_id[] = { 3379 { "it6505", 0 }, 3380 { } 3381 }; 3382 3383 MODULE_DEVICE_TABLE(i2c, it6505_id); 3384 3385 static const struct of_device_id it6505_of_match[] = { 3386 { .compatible = "ite,it6505" }, 3387 { } 3388 }; 3389 3390 static struct i2c_driver it6505_i2c_driver = { 3391 .driver = { 3392 .name = "it6505", 3393 .of_match_table = it6505_of_match, 3394 .pm = &it6505_bridge_pm_ops, 3395 }, 3396 .probe = it6505_i2c_probe, 3397 .remove = it6505_i2c_remove, 3398 .shutdown = it6505_shutdown, 3399 .id_table = it6505_id, 3400 }; 3401 3402 module_i2c_driver(it6505_i2c_driver); 3403 3404 MODULE_AUTHOR("Allen Chen <allen.chen@ite.com.tw>"); 3405 MODULE_DESCRIPTION("IT6505 DisplayPort Transmitter driver"); 3406 MODULE_LICENSE("GPL v2"); 3407