1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2 /*
3  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4  */
5 #include <linux/bits.h>
6 #include <linux/delay.h>
7 #include <linux/device.h>
8 #include <linux/err.h>
9 #include <linux/extcon.h>
10 #include <linux/fs.h>
11 #include <linux/gpio/consumer.h>
12 #include <linux/i2c.h>
13 #include <linux/interrupt.h>
14 #include <linux/kernel.h>
15 #include <linux/module.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/regmap.h>
18 #include <linux/regulator/consumer.h>
19 #include <linux/types.h>
20 #include <linux/wait.h>
21 
22 #include <crypto/hash.h>
23 
24 #include <drm/dp/drm_dp_helper.h>
25 #include <drm/drm_atomic_helper.h>
26 #include <drm/drm_bridge.h>
27 #include <drm/drm_crtc.h>
28 #include <drm/drm_crtc_helper.h>
29 #include <drm/drm_edid.h>
30 #include <drm/drm_hdcp.h>
31 #include <drm/drm_print.h>
32 #include <drm/drm_probe_helper.h>
33 
34 #include <sound/hdmi-codec.h>
35 
36 #define REG_IC_VER 0x04
37 
38 #define REG_RESET_CTRL 0x05
39 #define VIDEO_RESET BIT(0)
40 #define AUDIO_RESET BIT(1)
41 #define ALL_LOGIC_RESET BIT(2)
42 #define AUX_RESET BIT(3)
43 #define HDCP_RESET BIT(4)
44 
45 #define INT_STATUS_01 0x06
46 #define INT_MASK_01 0x09
47 #define INT_HPD_CHANGE 0
48 #define INT_RECEIVE_HPD_IRQ 1
49 #define INT_SCDT_CHANGE 2
50 #define INT_HDCP_FAIL 3
51 #define INT_HDCP_DONE 4
52 #define BIT_OFFSET(x) (((x) - INT_STATUS_01) * BITS_PER_BYTE)
53 #define BIT_INT_HPD INT_HPD_CHANGE
54 #define BIT_INT_HPD_IRQ INT_RECEIVE_HPD_IRQ
55 #define BIT_INT_SCDT INT_SCDT_CHANGE
56 #define BIT_INT_HDCP_FAIL INT_HDCP_FAIL
57 #define BIT_INT_HDCP_DONE INT_HDCP_DONE
58 
59 #define INT_STATUS_02 0x07
60 #define INT_MASK_02 0x0A
61 #define INT_AUX_CMD_FAIL 0
62 #define INT_HDCP_KSV_CHECK 1
63 #define INT_AUDIO_FIFO_ERROR 2
64 #define BIT_INT_AUX_CMD_FAIL (BIT_OFFSET(0x07) + INT_AUX_CMD_FAIL)
65 #define BIT_INT_HDCP_KSV_CHECK (BIT_OFFSET(0x07) + INT_HDCP_KSV_CHECK)
66 #define BIT_INT_AUDIO_FIFO_ERROR (BIT_OFFSET(0x07) + INT_AUDIO_FIFO_ERROR)
67 
68 #define INT_STATUS_03 0x08
69 #define INT_MASK_03 0x0B
70 #define INT_LINK_TRAIN_FAIL 4
71 #define INT_VID_FIFO_ERROR 5
72 #define INT_IO_LATCH_FIFO_OVERFLOW 7
73 #define BIT_INT_LINK_TRAIN_FAIL (BIT_OFFSET(0x08) + INT_LINK_TRAIN_FAIL)
74 #define BIT_INT_VID_FIFO_ERROR (BIT_OFFSET(0x08) + INT_VID_FIFO_ERROR)
75 #define BIT_INT_IO_FIFO_OVERFLOW (BIT_OFFSET(0x08) + INT_IO_LATCH_FIFO_OVERFLOW)
76 
77 #define REG_SYSTEM_STS 0x0D
78 #define INT_STS BIT(0)
79 #define HPD_STS BIT(1)
80 #define VIDEO_STB BIT(2)
81 
82 #define REG_LINK_TRAIN_STS 0x0E
83 #define LINK_STATE_CR BIT(2)
84 #define LINK_STATE_EQ BIT(3)
85 #define LINK_STATE_NORP BIT(4)
86 
87 #define REG_BANK_SEL 0x0F
88 #define REG_CLK_CTRL0 0x10
89 #define M_PCLK_DELAY 0x03
90 
91 #define REG_AUX_OPT 0x11
92 #define AUX_AUTO_RST BIT(0)
93 #define AUX_FIX_FREQ BIT(3)
94 
95 #define REG_DATA_CTRL0 0x12
96 #define VIDEO_LATCH_EDGE BIT(4)
97 #define ENABLE_PCLK_COUNTER BIT(7)
98 
99 #define REG_PCLK_COUNTER_VALUE 0x13
100 
101 #define REG_501_FIFO_CTRL 0x15
102 #define RST_501_FIFO BIT(1)
103 
104 #define REG_TRAIN_CTRL0 0x16
105 #define FORCE_LBR BIT(0)
106 #define LANE_COUNT_MASK 0x06
107 #define LANE_SWAP BIT(3)
108 #define SPREAD_AMP_5 BIT(4)
109 #define FORCE_CR_DONE BIT(5)
110 #define FORCE_EQ_DONE BIT(6)
111 
112 #define REG_TRAIN_CTRL1 0x17
113 #define AUTO_TRAIN BIT(0)
114 #define MANUAL_TRAIN BIT(1)
115 #define FORCE_RETRAIN BIT(2)
116 
117 #define REG_AUX_CTRL 0x23
118 #define CLR_EDID_FIFO BIT(0)
119 #define AUX_USER_MODE BIT(1)
120 #define AUX_NO_SEGMENT_WR BIT(6)
121 #define AUX_EN_FIFO_READ BIT(7)
122 
123 #define REG_AUX_ADR_0_7 0x24
124 #define REG_AUX_ADR_8_15 0x25
125 #define REG_AUX_ADR_16_19 0x26
126 #define REG_AUX_OUT_DATA0 0x27
127 
128 #define REG_AUX_CMD_REQ 0x2B
129 #define AUX_BUSY BIT(5)
130 
131 #define REG_AUX_DATA_0_7 0x2C
132 #define REG_AUX_DATA_8_15 0x2D
133 #define REG_AUX_DATA_16_23 0x2E
134 #define REG_AUX_DATA_24_31 0x2F
135 
136 #define REG_AUX_DATA_FIFO 0x2F
137 
138 #define REG_AUX_ERROR_STS 0x9F
139 #define M_AUX_REQ_FAIL 0x03
140 
141 #define REG_HDCP_CTRL1 0x38
142 #define HDCP_CP_ENABLE BIT(0)
143 
144 #define REG_HDCP_TRIGGER 0x39
145 #define HDCP_TRIGGER_START  BIT(0)
146 #define HDCP_TRIGGER_CPIRQ  BIT(1)
147 #define HDCP_TRIGGER_KSV_DONE  BIT(4)
148 #define HDCP_TRIGGER_KSV_FAIL BIT(5)
149 
150 #define REG_HDCP_CTRL2 0x3A
151 #define HDCP_AN_SEL BIT(0)
152 #define HDCP_AN_GEN BIT(1)
153 #define HDCP_HW_HPDIRQ_ACT BIT(2)
154 #define HDCP_EN_M0_READ BIT(5)
155 
156 #define REG_M0_0_7 0x4C
157 #define REG_AN_0_7 0x4C
158 #define REG_SP_CTRL0 0x58
159 #define REG_IP_CTRL1 0x59
160 #define REG_IP_CTRL2 0x5A
161 
162 #define REG_LINK_DRV 0x5C
163 #define DRV_HS BIT(1)
164 
165 #define REG_DRV_LN_DATA_SEL 0x5D
166 
167 #define REG_AUX 0x5E
168 
169 #define REG_VID_BUS_CTRL0 0x60
170 #define IN_DDR BIT(2)
171 #define DDR_CD (0x01 << 6)
172 
173 #define REG_VID_BUS_CTRL1 0x61
174 #define TX_FIFO_RESET BIT(1)
175 
176 #define REG_INPUT_CTRL 0xA0
177 #define INPUT_HSYNC_POL BIT(0)
178 #define INPUT_VSYNC_POL BIT(2)
179 #define INPUT_INTERLACED BIT(4)
180 
181 #define REG_INPUT_HTOTAL 0xA1
182 #define REG_INPUT_HACTIVE_START 0xA3
183 #define REG_INPUT_HACTIVE_WIDTH 0xA5
184 #define REG_INPUT_HFRONT_PORCH 0xA7
185 #define REG_INPUT_HSYNC_WIDTH 0xA9
186 #define REG_INPUT_VTOTAL 0xAB
187 #define REG_INPUT_VACTIVE_START 0xAD
188 #define REG_INPUT_VACTIVE_WIDTH 0xAF
189 #define REG_INPUT_VFRONT_PORCH 0xB1
190 #define REG_INPUT_VSYNC_WIDTH 0xB3
191 
192 #define REG_AUDIO_SRC_CTRL 0xB8
193 #define M_AUDIO_I2S_EN 0x0F
194 #define EN_I2S0 BIT(0)
195 #define EN_I2S1 BIT(1)
196 #define EN_I2S2 BIT(2)
197 #define EN_I2S3 BIT(3)
198 #define AUDIO_FIFO_RESET BIT(7)
199 
200 #define REG_AUDIO_FMT 0xB9
201 #define REG_AUDIO_FIFO_SEL 0xBA
202 
203 #define REG_AUDIO_CTRL0 0xBB
204 #define AUDIO_FULL_PKT BIT(4)
205 #define AUDIO_16B_BOUND BIT(5)
206 
207 #define REG_AUDIO_CTRL1 0xBC
208 #define REG_AUDIO_INPUT_FREQ 0xBE
209 
210 #define REG_IEC958_STS0 0xBF
211 #define REG_IEC958_STS1 0xC0
212 #define REG_IEC958_STS2 0xC1
213 #define REG_IEC958_STS3 0xC2
214 #define REG_IEC958_STS4 0xC3
215 
216 #define REG_HPD_IRQ_TIME 0xC9
217 #define REG_AUX_DEBUG_MODE 0xCA
218 #define REG_AUX_OPT2 0xCB
219 #define REG_HDCP_OPT 0xCE
220 #define REG_USER_DRV_PRE 0xCF
221 
222 #define REG_DATA_MUTE_CTRL 0xD3
223 #define ENABLE_ENHANCED_FRAME BIT(0)
224 #define ENABLE_AUTO_VIDEO_FIFO_RESET BIT(1)
225 #define EN_VID_MUTE BIT(4)
226 #define EN_AUD_MUTE BIT(5)
227 
228 #define REG_TIME_STMP_CTRL 0xD4
229 #define EN_ENHANCE_VID_STMP BIT(0)
230 #define EN_ENHANCE_AUD_STMP BIT(2)
231 #define M_STAMP_STEP 0x30
232 #define EN_SSC_GAT BIT(6)
233 
234 #define REG_INFOFRAME_CTRL 0xE8
235 #define EN_AVI_PKT BIT(0)
236 #define EN_AUD_PKT BIT(1)
237 #define EN_MPG_PKT BIT(2)
238 #define EN_GEN_PKT BIT(3)
239 #define EN_VID_TIME_STMP BIT(4)
240 #define EN_AUD_TIME_STMP BIT(5)
241 #define EN_VID_CTRL_PKT (EN_AVI_PKT | EN_VID_TIME_STMP)
242 #define EN_AUD_CTRL_PKT (EN_AUD_PKT | EN_AUD_TIME_STMP)
243 
244 #define REG_AUDIO_N_0_7 0xDE
245 #define REG_AUDIO_N_8_15 0xDF
246 #define REG_AUDIO_N_16_23 0xE0
247 
248 #define REG_AVI_INFO_DB1 0xE9
249 #define REG_AVI_INFO_DB2 0xEA
250 #define REG_AVI_INFO_DB3 0xEB
251 #define REG_AVI_INFO_DB4 0xEC
252 #define REG_AVI_INFO_DB5 0xED
253 #define REG_AVI_INFO_SUM 0xF6
254 
255 #define REG_AUD_INFOFRAM_DB1 0xF7
256 #define REG_AUD_INFOFRAM_DB2 0xF8
257 #define REG_AUD_INFOFRAM_DB3 0xF9
258 #define REG_AUD_INFOFRAM_DB4 0xFA
259 #define REG_AUD_INFOFRAM_SUM 0xFB
260 
261 /* the following six registers are in bank1 */
262 #define REG_DRV_0_DB_800_MV 0x7E
263 #define REG_PRE_0_DB_800_MV 0x7F
264 #define REG_PRE_3P5_DB_800_MV 0x81
265 #define REG_SSC_CTRL0 0x88
266 #define REG_SSC_CTRL1 0x89
267 #define REG_SSC_CTRL2 0x8A
268 
269 #define RBR DP_LINK_BW_1_62
270 #define HBR DP_LINK_BW_2_7
271 #define HBR2 DP_LINK_BW_5_4
272 #define HBR3 DP_LINK_BW_8_1
273 
274 #define DPCD_V_1_1 0x11
275 #define MISC_VERB 0xF0
276 #define MISC_VERC 0x70
277 #define I2S_INPUT_FORMAT_STANDARD 0
278 #define I2S_INPUT_FORMAT_32BIT 1
279 #define I2S_INPUT_LEFT_JUSTIFIED 0
280 #define I2S_INPUT_RIGHT_JUSTIFIED 1
281 #define I2S_DATA_1T_DELAY 0
282 #define I2S_DATA_NO_DELAY 1
283 #define I2S_WS_LEFT_CHANNEL 0
284 #define I2S_WS_RIGHT_CHANNEL 1
285 #define I2S_DATA_MSB_FIRST 0
286 #define I2S_DATA_LSB_FIRST 1
287 #define WORD_LENGTH_16BIT 0
288 #define WORD_LENGTH_18BIT 1
289 #define WORD_LENGTH_20BIT 2
290 #define WORD_LENGTH_24BIT 3
291 #define DEBUGFS_DIR_NAME "it6505-debugfs"
292 #define READ_BUFFER_SIZE 400
293 
294 /* Vendor option */
295 #define HDCP_DESIRED 1
296 #define MAX_LANE_COUNT 4
297 #define MAX_LINK_RATE HBR
298 #define AUTO_TRAIN_RETRY 3
299 #define MAX_HDCP_DOWN_STREAM_COUNT 10
300 #define MAX_CR_LEVEL 0x03
301 #define MAX_EQ_LEVEL 0x03
302 #define AUX_WAIT_TIMEOUT_MS 15
303 #define AUX_FIFO_MAX_SIZE 32
304 #define PIXEL_CLK_DELAY 1
305 #define PIXEL_CLK_INVERSE 0
306 #define ADJUST_PHASE_THRESHOLD 80000
307 #define DPI_PIXEL_CLK_MAX 95000
308 #define HDCP_SHA1_FIFO_LEN (MAX_HDCP_DOWN_STREAM_COUNT * 5 + 10)
309 #define DEFAULT_PWR_ON 0
310 #define DEFAULT_DRV_HOLD 0
311 
312 #define AUDIO_SELECT I2S
313 #define AUDIO_TYPE LPCM
314 #define AUDIO_SAMPLE_RATE SAMPLE_RATE_48K
315 #define AUDIO_CHANNEL_COUNT 2
316 #define I2S_INPUT_FORMAT I2S_INPUT_FORMAT_32BIT
317 #define I2S_JUSTIFIED I2S_INPUT_LEFT_JUSTIFIED
318 #define I2S_DATA_DELAY I2S_DATA_1T_DELAY
319 #define I2S_WS_CHANNEL I2S_WS_LEFT_CHANNEL
320 #define I2S_DATA_SEQUENCE I2S_DATA_MSB_FIRST
321 #define AUDIO_WORD_LENGTH WORD_LENGTH_24BIT
322 
323 enum aux_cmd_type {
324 	CMD_AUX_NATIVE_READ = 0x0,
325 	CMD_AUX_NATIVE_WRITE = 0x5,
326 	CMD_AUX_I2C_EDID_READ = 0xB,
327 };
328 
329 enum aux_cmd_reply {
330 	REPLY_ACK,
331 	REPLY_NACK,
332 	REPLY_DEFER,
333 };
334 
335 enum link_train_status {
336 	LINK_IDLE,
337 	LINK_BUSY,
338 	LINK_OK,
339 };
340 
341 enum hdcp_state {
342 	HDCP_AUTH_IDLE,
343 	HDCP_AUTH_GOING,
344 	HDCP_AUTH_DONE,
345 };
346 
347 struct it6505_platform_data {
348 	struct regulator *pwr18;
349 	struct regulator *ovdd;
350 	struct gpio_desc *gpiod_reset;
351 };
352 
353 enum it6505_audio_select {
354 	I2S = 0,
355 	SPDIF,
356 };
357 
358 enum it6505_audio_sample_rate {
359 	SAMPLE_RATE_24K = 0x6,
360 	SAMPLE_RATE_32K = 0x3,
361 	SAMPLE_RATE_48K = 0x2,
362 	SAMPLE_RATE_96K = 0xA,
363 	SAMPLE_RATE_192K = 0xE,
364 	SAMPLE_RATE_44_1K = 0x0,
365 	SAMPLE_RATE_88_2K = 0x8,
366 	SAMPLE_RATE_176_4K = 0xC,
367 };
368 
369 enum it6505_audio_type {
370 	LPCM = 0,
371 	NLPCM,
372 	DSS,
373 };
374 
375 struct it6505_audio_data {
376 	enum it6505_audio_select select;
377 	enum it6505_audio_sample_rate sample_rate;
378 	enum it6505_audio_type type;
379 	u8 word_length;
380 	u8 channel_count;
381 	u8 i2s_input_format;
382 	u8 i2s_justified;
383 	u8 i2s_data_delay;
384 	u8 i2s_ws_channel;
385 	u8 i2s_data_sequence;
386 };
387 
388 struct it6505_audio_sample_rate_map {
389 	enum it6505_audio_sample_rate rate;
390 	int sample_rate_value;
391 };
392 
393 struct it6505_drm_dp_link {
394 	unsigned char revision;
395 	unsigned int rate;
396 	unsigned int num_lanes;
397 	unsigned long capabilities;
398 };
399 
400 struct debugfs_entries {
401 	char *name;
402 	const struct file_operations *fops;
403 };
404 
405 struct it6505 {
406 	struct drm_dp_aux aux;
407 	struct drm_bridge bridge;
408 	struct i2c_client *client;
409 	struct it6505_drm_dp_link link;
410 	struct it6505_platform_data pdata;
411 	/*
412 	 * Mutex protects extcon and interrupt functions from interfering
413 	 * each other.
414 	 */
415 	struct mutex extcon_lock;
416 	struct mutex mode_lock; /* used to bridge_detect */
417 	struct mutex aux_lock; /* used to aux data transfers */
418 	struct regmap *regmap;
419 	struct drm_display_mode source_output_mode;
420 	struct drm_display_mode video_info;
421 	struct notifier_block event_nb;
422 	struct extcon_dev *extcon;
423 	struct work_struct extcon_wq;
424 	enum drm_connector_status connector_status;
425 	enum link_train_status link_state;
426 	struct work_struct link_works;
427 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
428 	u8 lane_count;
429 	u8 link_rate_bw_code;
430 	u8 sink_count;
431 	bool step_train;
432 	bool branch_device;
433 	bool enable_ssc;
434 	bool lane_swap_disabled;
435 	bool lane_swap;
436 	bool powered;
437 	bool hpd_state;
438 	u32 afe_setting;
439 	enum hdcp_state hdcp_status;
440 	struct delayed_work hdcp_work;
441 	struct work_struct hdcp_wait_ksv_list;
442 	struct completion wait_edid_complete;
443 	u8 auto_train_retry;
444 	bool hdcp_desired;
445 	bool is_repeater;
446 	u8 hdcp_down_stream_count;
447 	u8 bksvs[DRM_HDCP_KSV_LEN];
448 	u8 sha1_input[HDCP_SHA1_FIFO_LEN];
449 	bool enable_enhanced_frame;
450 	hdmi_codec_plugged_cb plugged_cb;
451 	struct device *codec_dev;
452 	struct delayed_work delayed_audio;
453 	struct it6505_audio_data audio;
454 	struct dentry *debugfs;
455 
456 	/* it6505 driver hold option */
457 	bool enable_drv_hold;
458 };
459 
460 struct it6505_step_train_para {
461 	u8 voltage_swing[MAX_LANE_COUNT];
462 	u8 pre_emphasis[MAX_LANE_COUNT];
463 };
464 
465 /*
466  * Vendor option afe settings for different platforms
467  * 0: without FPC cable
468  * 1: with FPC cable
469  */
470 
471 static const u8 afe_setting_table[][3] = {
472 	{0x82, 0x00, 0x45},
473 	{0x93, 0x2A, 0x85}
474 };
475 
476 static const struct it6505_audio_sample_rate_map audio_sample_rate_map[] = {
477 	{SAMPLE_RATE_24K, 24000},
478 	{SAMPLE_RATE_32K, 32000},
479 	{SAMPLE_RATE_48K, 48000},
480 	{SAMPLE_RATE_96K, 96000},
481 	{SAMPLE_RATE_192K, 192000},
482 	{SAMPLE_RATE_44_1K, 44100},
483 	{SAMPLE_RATE_88_2K, 88200},
484 	{SAMPLE_RATE_176_4K, 176400},
485 };
486 
487 static const struct regmap_range it6505_bridge_volatile_ranges[] = {
488 	{ .range_min = 0, .range_max = 0xFF },
489 };
490 
491 static const struct regmap_access_table it6505_bridge_volatile_table = {
492 	.yes_ranges = it6505_bridge_volatile_ranges,
493 	.n_yes_ranges = ARRAY_SIZE(it6505_bridge_volatile_ranges),
494 };
495 
496 static const struct regmap_config it6505_regmap_config = {
497 	.reg_bits = 8,
498 	.val_bits = 8,
499 	.volatile_table = &it6505_bridge_volatile_table,
500 	.cache_type = REGCACHE_NONE,
501 };
502 
503 static int it6505_read(struct it6505 *it6505, unsigned int reg_addr)
504 {
505 	unsigned int value;
506 	int err;
507 	struct device *dev = &it6505->client->dev;
508 
509 	err = regmap_read(it6505->regmap, reg_addr, &value);
510 	if (err < 0) {
511 		dev_err(dev, "read failed reg[0x%x] err: %d", reg_addr, err);
512 		return err;
513 	}
514 
515 	return value;
516 }
517 
518 static int it6505_write(struct it6505 *it6505, unsigned int reg_addr,
519 			unsigned int reg_val)
520 {
521 	int err;
522 	struct device *dev = &it6505->client->dev;
523 
524 	err = regmap_write(it6505->regmap, reg_addr, reg_val);
525 
526 	if (err < 0) {
527 		dev_err(dev, "write failed reg[0x%x] = 0x%x err = %d",
528 			reg_addr, reg_val, err);
529 		return err;
530 	}
531 
532 	return 0;
533 }
534 
535 static int it6505_set_bits(struct it6505 *it6505, unsigned int reg,
536 			   unsigned int mask, unsigned int value)
537 {
538 	int err;
539 	struct device *dev = &it6505->client->dev;
540 
541 	err = regmap_update_bits(it6505->regmap, reg, mask, value);
542 	if (err < 0) {
543 		dev_err(dev, "write reg[0x%x] = 0x%x mask = 0x%x failed err %d",
544 			reg, value, mask, err);
545 		return err;
546 	}
547 
548 	return 0;
549 }
550 
551 static void it6505_debug_print(struct it6505 *it6505, unsigned int reg,
552 			       const char *prefix)
553 {
554 	struct device *dev = &it6505->client->dev;
555 	int val;
556 
557 	if (likely(!(__drm_debug & DRM_UT_DRIVER)))
558 		return;
559 
560 	val = it6505_read(it6505, reg);
561 	if (val < 0)
562 		DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] read error (%d)",
563 				     prefix, reg, val);
564 	else
565 		DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] = 0x%02x", prefix, reg,
566 				     val);
567 }
568 
569 static int it6505_dpcd_read(struct it6505 *it6505, unsigned long offset)
570 {
571 	u8 value;
572 	int ret;
573 	struct device *dev = &it6505->client->dev;
574 
575 	ret = drm_dp_dpcd_readb(&it6505->aux, offset, &value);
576 	if (ret < 0) {
577 		dev_err(dev, "DPCD read failed [0x%lx] ret: %d", offset, ret);
578 		return ret;
579 	}
580 	return value;
581 }
582 
583 static int it6505_dpcd_write(struct it6505 *it6505, unsigned long offset,
584 			     u8 datain)
585 {
586 	int ret;
587 	struct device *dev = &it6505->client->dev;
588 
589 	ret = drm_dp_dpcd_writeb(&it6505->aux, offset, datain);
590 	if (ret < 0) {
591 		dev_err(dev, "DPCD write failed [0x%lx] ret: %d", offset, ret);
592 		return ret;
593 	}
594 	return 0;
595 }
596 
597 static int it6505_get_dpcd(struct it6505 *it6505, int offset, u8 *dpcd, int num)
598 {
599 	int ret;
600 	struct device *dev = &it6505->client->dev;
601 
602 	ret = drm_dp_dpcd_read(&it6505->aux, offset, dpcd, num);
603 
604 	if (ret < 0)
605 		return ret;
606 
607 	DRM_DEV_DEBUG_DRIVER(dev, "ret = %d DPCD[0x%x] = 0x%*ph", ret, offset,
608 			     num, dpcd);
609 
610 	return 0;
611 }
612 
613 static void it6505_dump(struct it6505 *it6505)
614 {
615 	unsigned int i, j;
616 	u8 regs[16];
617 	struct device *dev = &it6505->client->dev;
618 
619 	for (i = 0; i <= 0xff; i += 16) {
620 		for (j = 0; j < 16; j++)
621 			regs[j] = it6505_read(it6505, i + j);
622 
623 		DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x] = %16ph", i, regs);
624 	}
625 }
626 
627 static bool it6505_get_sink_hpd_status(struct it6505 *it6505)
628 {
629 	int reg_0d;
630 
631 	reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
632 
633 	if (reg_0d < 0)
634 		return false;
635 
636 	return reg_0d & HPD_STS;
637 }
638 
639 static int it6505_read_word(struct it6505 *it6505, unsigned int reg)
640 {
641 	int val0, val1;
642 
643 	val0 = it6505_read(it6505, reg);
644 	if (val0 < 0)
645 		return val0;
646 
647 	val1 = it6505_read(it6505, reg + 1);
648 	if (val1 < 0)
649 		return val1;
650 
651 	return (val1 << 8) | val0;
652 }
653 
654 static void it6505_calc_video_info(struct it6505 *it6505)
655 {
656 	struct device *dev = &it6505->client->dev;
657 	int hsync_pol, vsync_pol, interlaced;
658 	int htotal, hdes, hdew, hfph, hsyncw;
659 	int vtotal, vdes, vdew, vfph, vsyncw;
660 	int rddata, i, pclk, sum = 0;
661 
662 	usleep_range(10000, 15000);
663 	rddata = it6505_read(it6505, REG_INPUT_CTRL);
664 	hsync_pol = rddata & INPUT_HSYNC_POL;
665 	vsync_pol = (rddata & INPUT_VSYNC_POL) >> 2;
666 	interlaced = (rddata & INPUT_INTERLACED) >> 4;
667 
668 	htotal = it6505_read_word(it6505, REG_INPUT_HTOTAL) & 0x1FFF;
669 	hdes = it6505_read_word(it6505, REG_INPUT_HACTIVE_START) & 0x1FFF;
670 	hdew = it6505_read_word(it6505, REG_INPUT_HACTIVE_WIDTH) & 0x1FFF;
671 	hfph = it6505_read_word(it6505, REG_INPUT_HFRONT_PORCH) & 0x1FFF;
672 	hsyncw = it6505_read_word(it6505, REG_INPUT_HSYNC_WIDTH) & 0x1FFF;
673 
674 	vtotal = it6505_read_word(it6505, REG_INPUT_VTOTAL) & 0xFFF;
675 	vdes = it6505_read_word(it6505, REG_INPUT_VACTIVE_START) & 0xFFF;
676 	vdew = it6505_read_word(it6505, REG_INPUT_VACTIVE_WIDTH) & 0xFFF;
677 	vfph = it6505_read_word(it6505, REG_INPUT_VFRONT_PORCH) & 0xFFF;
678 	vsyncw = it6505_read_word(it6505, REG_INPUT_VSYNC_WIDTH) & 0xFFF;
679 
680 	DRM_DEV_DEBUG_DRIVER(dev, "hsync_pol:%d, vsync_pol:%d, interlaced:%d",
681 			     hsync_pol, vsync_pol, interlaced);
682 	DRM_DEV_DEBUG_DRIVER(dev, "hactive_start:%d, vactive_start:%d",
683 			     hdes, vdes);
684 
685 	for (i = 0; i < 10; i++) {
686 		it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
687 				ENABLE_PCLK_COUNTER);
688 		usleep_range(10000, 15000);
689 		it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
690 				0x00);
691 		rddata = it6505_read_word(it6505, REG_PCLK_COUNTER_VALUE) &
692 			 0xFFF;
693 
694 		sum += rddata;
695 	}
696 
697 	if (sum == 0) {
698 		DRM_DEV_DEBUG_DRIVER(dev, "calc video timing error");
699 		return;
700 	}
701 
702 	sum /= 10;
703 	pclk = 13500 * 2048 / sum;
704 	it6505->video_info.clock = pclk;
705 	it6505->video_info.hdisplay = hdew;
706 	it6505->video_info.hsync_start = hdew + hfph;
707 	it6505->video_info.hsync_end = hdew + hfph + hsyncw;
708 	it6505->video_info.htotal = htotal;
709 	it6505->video_info.vdisplay = vdew;
710 	it6505->video_info.vsync_start = vdew + vfph;
711 	it6505->video_info.vsync_end = vdew + vfph + vsyncw;
712 	it6505->video_info.vtotal = vtotal;
713 
714 	DRM_DEV_DEBUG_DRIVER(dev, DRM_MODE_FMT,
715 			     DRM_MODE_ARG(&it6505->video_info));
716 }
717 
718 static int it6505_drm_dp_link_probe(struct drm_dp_aux *aux,
719 				    struct it6505_drm_dp_link *link)
720 {
721 	u8 values[3];
722 	int err;
723 
724 	memset(link, 0, sizeof(*link));
725 
726 	err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
727 	if (err < 0)
728 		return err;
729 
730 	link->revision = values[0];
731 	link->rate = drm_dp_bw_code_to_link_rate(values[1]);
732 	link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
733 
734 	if (values[2] & DP_ENHANCED_FRAME_CAP)
735 		link->capabilities = DP_ENHANCED_FRAME_CAP;
736 
737 	return 0;
738 }
739 
740 static int it6505_drm_dp_link_power_up(struct drm_dp_aux *aux,
741 				       struct it6505_drm_dp_link *link)
742 {
743 	u8 value;
744 	int err;
745 
746 	/* DP_SET_POWER register is only available on DPCD v1.1 and later */
747 	if (link->revision < DPCD_V_1_1)
748 		return 0;
749 
750 	err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
751 	if (err < 0)
752 		return err;
753 
754 	value &= ~DP_SET_POWER_MASK;
755 	value |= DP_SET_POWER_D0;
756 
757 	err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
758 	if (err < 0)
759 		return err;
760 
761 	/*
762 	 * According to the DP 1.1 specification, a "Sink Device must exit the
763 	 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
764 	 * Control Field" (register 0x600).
765 	 */
766 	usleep_range(1000, 2000);
767 
768 	return 0;
769 }
770 
771 static void it6505_clear_int(struct it6505 *it6505)
772 {
773 	it6505_write(it6505, INT_STATUS_01, 0xFF);
774 	it6505_write(it6505, INT_STATUS_02, 0xFF);
775 	it6505_write(it6505, INT_STATUS_03, 0xFF);
776 }
777 
778 static void it6505_int_mask_enable(struct it6505 *it6505)
779 {
780 	it6505_write(it6505, INT_MASK_01, BIT(INT_HPD_CHANGE) |
781 		     BIT(INT_RECEIVE_HPD_IRQ) | BIT(INT_SCDT_CHANGE) |
782 		     BIT(INT_HDCP_FAIL) | BIT(INT_HDCP_DONE));
783 
784 	it6505_write(it6505, INT_MASK_02, BIT(INT_AUX_CMD_FAIL) |
785 		     BIT(INT_HDCP_KSV_CHECK) | BIT(INT_AUDIO_FIFO_ERROR));
786 
787 	it6505_write(it6505, INT_MASK_03, BIT(INT_LINK_TRAIN_FAIL) |
788 		     BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW));
789 }
790 
791 static void it6505_int_mask_disable(struct it6505 *it6505)
792 {
793 	it6505_write(it6505, INT_MASK_01, 0x00);
794 	it6505_write(it6505, INT_MASK_02, 0x00);
795 	it6505_write(it6505, INT_MASK_03, 0x00);
796 }
797 
798 static void it6505_lane_termination_on(struct it6505 *it6505)
799 {
800 	int regcf;
801 
802 	regcf = it6505_read(it6505, REG_USER_DRV_PRE);
803 
804 	if (regcf == MISC_VERB)
805 		it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x00);
806 
807 	if (regcf == MISC_VERC) {
808 		if (it6505->lane_swap) {
809 			switch (it6505->lane_count) {
810 			case 1:
811 			case 2:
812 				it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
813 						0x0C, 0x08);
814 				break;
815 			default:
816 				it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
817 						0x0C, 0x0C);
818 				break;
819 			}
820 		} else {
821 			switch (it6505->lane_count) {
822 			case 1:
823 			case 2:
824 				it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
825 						0x0C, 0x04);
826 				break;
827 			default:
828 				it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
829 						0x0C, 0x0C);
830 				break;
831 			}
832 		}
833 	}
834 }
835 
836 static void it6505_lane_termination_off(struct it6505 *it6505)
837 {
838 	int regcf;
839 
840 	regcf = it6505_read(it6505, REG_USER_DRV_PRE);
841 
842 	if (regcf == MISC_VERB)
843 		it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
844 
845 	if (regcf == MISC_VERC)
846 		it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x0C, 0x00);
847 }
848 
849 static void it6505_lane_power_on(struct it6505 *it6505)
850 {
851 	it6505_set_bits(it6505, REG_LINK_DRV, 0xF1,
852 			(it6505->lane_swap ?
853 				 GENMASK(7, 8 - it6505->lane_count) :
854 				 GENMASK(3 + it6505->lane_count, 4)) |
855 				0x01);
856 }
857 
858 static void it6505_lane_power_off(struct it6505 *it6505)
859 {
860 	it6505_set_bits(it6505, REG_LINK_DRV, 0xF0, 0x00);
861 }
862 
863 static void it6505_lane_off(struct it6505 *it6505)
864 {
865 	it6505_lane_power_off(it6505);
866 	it6505_lane_termination_off(it6505);
867 }
868 
869 static void it6505_aux_termination_on(struct it6505 *it6505)
870 {
871 	int regcf;
872 
873 	regcf = it6505_read(it6505, REG_USER_DRV_PRE);
874 
875 	if (regcf == MISC_VERB)
876 		it6505_lane_termination_on(it6505);
877 
878 	if (regcf == MISC_VERC)
879 		it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
880 }
881 
882 static void it6505_aux_power_on(struct it6505 *it6505)
883 {
884 	it6505_set_bits(it6505, REG_AUX, 0x02, 0x02);
885 }
886 
887 static void it6505_aux_on(struct it6505 *it6505)
888 {
889 	it6505_aux_power_on(it6505);
890 	it6505_aux_termination_on(it6505);
891 }
892 
893 static void it6505_aux_reset(struct it6505 *it6505)
894 {
895 	it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, AUX_RESET);
896 	it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, 0x00);
897 }
898 
899 static void it6505_reset_logic(struct it6505 *it6505)
900 {
901 	regmap_write(it6505->regmap, REG_RESET_CTRL, ALL_LOGIC_RESET);
902 	usleep_range(1000, 1500);
903 }
904 
905 static bool it6505_aux_op_finished(struct it6505 *it6505)
906 {
907 	int reg2b = it6505_read(it6505, REG_AUX_CMD_REQ);
908 
909 	if (reg2b < 0)
910 		return false;
911 
912 	return (reg2b & AUX_BUSY) == 0;
913 }
914 
915 static int it6505_aux_wait(struct it6505 *it6505)
916 {
917 	int status;
918 	unsigned long timeout;
919 	struct device *dev = &it6505->client->dev;
920 
921 	timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
922 
923 	while (!it6505_aux_op_finished(it6505)) {
924 		if (time_after(jiffies, timeout)) {
925 			dev_err(dev, "Timed out waiting AUX to finish");
926 			return -ETIMEDOUT;
927 		}
928 		usleep_range(1000, 2000);
929 	}
930 
931 	status = it6505_read(it6505, REG_AUX_ERROR_STS);
932 	if (status < 0) {
933 		dev_err(dev, "Failed to read AUX channel: %d", status);
934 		return status;
935 	}
936 
937 	return 0;
938 }
939 
940 static ssize_t it6505_aux_operation(struct it6505 *it6505,
941 				    enum aux_cmd_type cmd,
942 				    unsigned int address, u8 *buffer,
943 				    size_t size, enum aux_cmd_reply *reply)
944 {
945 	int i, ret;
946 	bool aux_write_check = false;
947 
948 	if (!it6505_get_sink_hpd_status(it6505))
949 		return -EIO;
950 
951 	/* set AUX user mode */
952 	it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, AUX_USER_MODE);
953 
954 aux_op_start:
955 	if (cmd == CMD_AUX_I2C_EDID_READ) {
956 		/* AUX EDID FIFO has max length of AUX_FIFO_MAX_SIZE bytes. */
957 		size = min_t(size_t, size, AUX_FIFO_MAX_SIZE);
958 		/* Enable AUX FIFO read back and clear FIFO */
959 		it6505_set_bits(it6505, REG_AUX_CTRL,
960 				AUX_EN_FIFO_READ | CLR_EDID_FIFO,
961 				AUX_EN_FIFO_READ | CLR_EDID_FIFO);
962 
963 		it6505_set_bits(it6505, REG_AUX_CTRL,
964 				AUX_EN_FIFO_READ | CLR_EDID_FIFO,
965 				AUX_EN_FIFO_READ);
966 	} else {
967 		/* The DP AUX transmit buffer has 4 bytes. */
968 		size = min_t(size_t, size, 4);
969 		it6505_set_bits(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR,
970 				AUX_NO_SEGMENT_WR);
971 	}
972 
973 	/* Start Address[7:0] */
974 	it6505_write(it6505, REG_AUX_ADR_0_7, (address >> 0) & 0xFF);
975 	/* Start Address[15:8] */
976 	it6505_write(it6505, REG_AUX_ADR_8_15, (address >> 8) & 0xFF);
977 	/* WriteNum[3:0]+StartAdr[19:16] */
978 	it6505_write(it6505, REG_AUX_ADR_16_19,
979 		     ((address >> 16) & 0x0F) | ((size - 1) << 4));
980 
981 	if (cmd == CMD_AUX_NATIVE_WRITE)
982 		regmap_bulk_write(it6505->regmap, REG_AUX_OUT_DATA0, buffer,
983 				  size);
984 
985 	/* Aux Fire */
986 	it6505_write(it6505, REG_AUX_CMD_REQ, cmd);
987 
988 	ret = it6505_aux_wait(it6505);
989 	if (ret < 0)
990 		goto aux_op_err;
991 
992 	ret = it6505_read(it6505, REG_AUX_ERROR_STS);
993 	if (ret < 0)
994 		goto aux_op_err;
995 
996 	switch ((ret >> 6) & 0x3) {
997 	case 0:
998 		*reply = REPLY_ACK;
999 		break;
1000 	case 1:
1001 		*reply = REPLY_DEFER;
1002 		ret = -EAGAIN;
1003 		goto aux_op_err;
1004 	case 2:
1005 		*reply = REPLY_NACK;
1006 		ret = -EIO;
1007 		goto aux_op_err;
1008 	case 3:
1009 		ret = -ETIMEDOUT;
1010 		goto aux_op_err;
1011 	}
1012 
1013 	/* Read back Native Write data */
1014 	if (cmd == CMD_AUX_NATIVE_WRITE) {
1015 		aux_write_check = true;
1016 		cmd = CMD_AUX_NATIVE_READ;
1017 		goto aux_op_start;
1018 	}
1019 
1020 	if (cmd == CMD_AUX_I2C_EDID_READ) {
1021 		for (i = 0; i < size; i++) {
1022 			ret = it6505_read(it6505, REG_AUX_DATA_FIFO);
1023 			if (ret < 0)
1024 				goto aux_op_err;
1025 			buffer[i] = ret;
1026 		}
1027 	} else {
1028 		for (i = 0; i < size; i++) {
1029 			ret = it6505_read(it6505, REG_AUX_DATA_0_7 + i);
1030 			if (ret < 0)
1031 				goto aux_op_err;
1032 
1033 			if (aux_write_check && buffer[size - 1 - i] != ret) {
1034 				ret = -EINVAL;
1035 				goto aux_op_err;
1036 			}
1037 
1038 			buffer[size - 1 - i] = ret;
1039 		}
1040 	}
1041 
1042 	ret = i;
1043 
1044 aux_op_err:
1045 	if (cmd == CMD_AUX_I2C_EDID_READ) {
1046 		/* clear AUX FIFO */
1047 		it6505_set_bits(it6505, REG_AUX_CTRL,
1048 				AUX_EN_FIFO_READ | CLR_EDID_FIFO,
1049 				AUX_EN_FIFO_READ | CLR_EDID_FIFO);
1050 		it6505_set_bits(it6505, REG_AUX_CTRL,
1051 				AUX_EN_FIFO_READ | CLR_EDID_FIFO, 0x00);
1052 	}
1053 
1054 	/* Leave AUX user mode */
1055 	it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, 0);
1056 
1057 	return ret;
1058 }
1059 
1060 static ssize_t it6505_aux_do_transfer(struct it6505 *it6505,
1061 				      enum aux_cmd_type cmd,
1062 				      unsigned int address, u8 *buffer,
1063 				      size_t size, enum aux_cmd_reply *reply)
1064 {
1065 	int i, ret_size, ret = 0, request_size;
1066 
1067 	mutex_lock(&it6505->aux_lock);
1068 	for (i = 0; i < size; i += 4) {
1069 		request_size = min((int)size - i, 4);
1070 		ret_size = it6505_aux_operation(it6505, cmd, address + i,
1071 						buffer + i, request_size,
1072 						reply);
1073 		if (ret_size < 0) {
1074 			ret = ret_size;
1075 			goto aux_op_err;
1076 		}
1077 
1078 		ret += ret_size;
1079 	}
1080 
1081 aux_op_err:
1082 	mutex_unlock(&it6505->aux_lock);
1083 	return ret;
1084 }
1085 
1086 static ssize_t it6505_aux_transfer(struct drm_dp_aux *aux,
1087 				   struct drm_dp_aux_msg *msg)
1088 {
1089 	struct it6505 *it6505 = container_of(aux, struct it6505, aux);
1090 	u8 cmd;
1091 	bool is_i2c = !(msg->request & DP_AUX_NATIVE_WRITE);
1092 	int ret;
1093 	enum aux_cmd_reply reply;
1094 
1095 	/* IT6505 doesn't support arbitrary I2C read / write. */
1096 	if (is_i2c)
1097 		return -EINVAL;
1098 
1099 	switch (msg->request) {
1100 	case DP_AUX_NATIVE_READ:
1101 		cmd = CMD_AUX_NATIVE_READ;
1102 		break;
1103 	case DP_AUX_NATIVE_WRITE:
1104 		cmd = CMD_AUX_NATIVE_WRITE;
1105 		break;
1106 	default:
1107 		return -EINVAL;
1108 	}
1109 
1110 	ret = it6505_aux_do_transfer(it6505, cmd, msg->address, msg->buffer,
1111 				     msg->size, &reply);
1112 	if (ret < 0)
1113 		return ret;
1114 
1115 	switch (reply) {
1116 	case REPLY_ACK:
1117 		msg->reply = DP_AUX_NATIVE_REPLY_ACK;
1118 		break;
1119 	case REPLY_NACK:
1120 		msg->reply = DP_AUX_NATIVE_REPLY_NACK;
1121 		break;
1122 	case REPLY_DEFER:
1123 		msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
1124 		break;
1125 	}
1126 
1127 	return ret;
1128 }
1129 
1130 static int it6505_get_edid_block(void *data, u8 *buf, unsigned int block,
1131 				 size_t len)
1132 {
1133 	struct it6505 *it6505 = data;
1134 	struct device *dev = &it6505->client->dev;
1135 	enum aux_cmd_reply reply;
1136 	int offset, ret, aux_retry = 100;
1137 
1138 	it6505_aux_reset(it6505);
1139 	DRM_DEV_DEBUG_DRIVER(dev, "block number = %d", block);
1140 
1141 	for (offset = 0; offset < EDID_LENGTH;) {
1142 		ret = it6505_aux_do_transfer(it6505, CMD_AUX_I2C_EDID_READ,
1143 					     block * EDID_LENGTH + offset,
1144 					     buf + offset, 8, &reply);
1145 
1146 		if (ret < 0 && ret != -EAGAIN)
1147 			return ret;
1148 
1149 		switch (reply) {
1150 		case REPLY_ACK:
1151 			DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x]: %8ph", offset,
1152 					     buf + offset);
1153 			offset += 8;
1154 			aux_retry = 100;
1155 			break;
1156 		case REPLY_NACK:
1157 			return -EIO;
1158 		case REPLY_DEFER:
1159 			msleep(20);
1160 			if (!(--aux_retry))
1161 				return -EIO;
1162 		}
1163 	}
1164 
1165 	return 0;
1166 }
1167 
1168 static void it6505_variable_config(struct it6505 *it6505)
1169 {
1170 	it6505->link_rate_bw_code = HBR;
1171 	it6505->lane_count = MAX_LANE_COUNT;
1172 	it6505->link_state = LINK_IDLE;
1173 	it6505->hdcp_desired = HDCP_DESIRED;
1174 	it6505->auto_train_retry = AUTO_TRAIN_RETRY;
1175 	it6505->audio.select = AUDIO_SELECT;
1176 	it6505->audio.sample_rate = AUDIO_SAMPLE_RATE;
1177 	it6505->audio.channel_count = AUDIO_CHANNEL_COUNT;
1178 	it6505->audio.type = AUDIO_TYPE;
1179 	it6505->audio.i2s_input_format = I2S_INPUT_FORMAT;
1180 	it6505->audio.i2s_justified = I2S_JUSTIFIED;
1181 	it6505->audio.i2s_data_delay = I2S_DATA_DELAY;
1182 	it6505->audio.i2s_ws_channel = I2S_WS_CHANNEL;
1183 	it6505->audio.i2s_data_sequence = I2S_DATA_SEQUENCE;
1184 	it6505->audio.word_length = AUDIO_WORD_LENGTH;
1185 	memset(it6505->sha1_input, 0, sizeof(it6505->sha1_input));
1186 	memset(it6505->bksvs, 0, sizeof(it6505->bksvs));
1187 }
1188 
1189 static int it6505_send_video_infoframe(struct it6505 *it6505,
1190 				       struct hdmi_avi_infoframe *frame)
1191 {
1192 	u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1193 	int err;
1194 	struct device *dev = &it6505->client->dev;
1195 
1196 	err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
1197 	if (err < 0) {
1198 		dev_err(dev, "Failed to pack AVI infoframe: %d", err);
1199 		return err;
1200 	}
1201 
1202 	err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT, 0x00);
1203 	if (err)
1204 		return err;
1205 
1206 	err = regmap_bulk_write(it6505->regmap, REG_AVI_INFO_DB1,
1207 				buffer + HDMI_INFOFRAME_HEADER_SIZE,
1208 				frame->length);
1209 	if (err)
1210 		return err;
1211 
1212 	err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT,
1213 			      EN_AVI_PKT);
1214 	if (err)
1215 		return err;
1216 
1217 	return 0;
1218 }
1219 
1220 static void it6505_get_extcon_property(struct it6505 *it6505)
1221 {
1222 	int err;
1223 	union extcon_property_value property;
1224 	struct device *dev = &it6505->client->dev;
1225 
1226 	if (it6505->extcon && !it6505->lane_swap_disabled) {
1227 		err = extcon_get_property(it6505->extcon, EXTCON_DISP_DP,
1228 					  EXTCON_PROP_USB_TYPEC_POLARITY,
1229 					  &property);
1230 		if (err) {
1231 			dev_err(dev, "get property fail!");
1232 			return;
1233 		}
1234 		it6505->lane_swap = property.intval;
1235 	}
1236 }
1237 
1238 static void it6505_clk_phase_adjustment(struct it6505 *it6505,
1239 					const struct drm_display_mode *mode)
1240 {
1241 	int clock = mode->clock;
1242 
1243 	it6505_set_bits(it6505, REG_CLK_CTRL0, M_PCLK_DELAY,
1244 			clock < ADJUST_PHASE_THRESHOLD ? PIXEL_CLK_DELAY : 0);
1245 	it6505_set_bits(it6505, REG_DATA_CTRL0, VIDEO_LATCH_EDGE,
1246 			PIXEL_CLK_INVERSE << 4);
1247 }
1248 
1249 static void it6505_link_reset_step_train(struct it6505 *it6505)
1250 {
1251 	it6505_set_bits(it6505, REG_TRAIN_CTRL0,
1252 			FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
1253 	it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1254 			  DP_TRAINING_PATTERN_DISABLE);
1255 }
1256 
1257 static void it6505_init(struct it6505 *it6505)
1258 {
1259 	it6505_write(it6505, REG_AUX_OPT, AUX_AUTO_RST | AUX_FIX_FREQ);
1260 	it6505_write(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR);
1261 	it6505_write(it6505, REG_HDCP_CTRL2, HDCP_AN_SEL | HDCP_HW_HPDIRQ_ACT);
1262 	it6505_write(it6505, REG_VID_BUS_CTRL0, IN_DDR | DDR_CD);
1263 	it6505_write(it6505, REG_VID_BUS_CTRL1, 0x01);
1264 	it6505_write(it6505, REG_AUDIO_CTRL0, AUDIO_16B_BOUND);
1265 
1266 	/* chip internal setting, don't modify */
1267 	it6505_write(it6505, REG_HPD_IRQ_TIME, 0xF5);
1268 	it6505_write(it6505, REG_AUX_DEBUG_MODE, 0x4D);
1269 	it6505_write(it6505, REG_AUX_OPT2, 0x17);
1270 	it6505_write(it6505, REG_HDCP_OPT, 0x60);
1271 	it6505_write(it6505, REG_DATA_MUTE_CTRL,
1272 		     EN_VID_MUTE | EN_AUD_MUTE | ENABLE_AUTO_VIDEO_FIFO_RESET);
1273 	it6505_write(it6505, REG_TIME_STMP_CTRL,
1274 		     EN_SSC_GAT | EN_ENHANCE_VID_STMP | EN_ENHANCE_AUD_STMP);
1275 	it6505_write(it6505, REG_INFOFRAME_CTRL, 0x00);
1276 	it6505_write(it6505, REG_BANK_SEL, 0x01);
1277 	it6505_write(it6505, REG_DRV_0_DB_800_MV,
1278 		     afe_setting_table[it6505->afe_setting][0]);
1279 	it6505_write(it6505, REG_PRE_0_DB_800_MV,
1280 		     afe_setting_table[it6505->afe_setting][1]);
1281 	it6505_write(it6505, REG_PRE_3P5_DB_800_MV,
1282 		     afe_setting_table[it6505->afe_setting][2]);
1283 	it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
1284 	it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
1285 	it6505_write(it6505, REG_SSC_CTRL2, 0x42);
1286 	it6505_write(it6505, REG_BANK_SEL, 0x00);
1287 }
1288 
1289 static void it6505_video_disable(struct it6505 *it6505)
1290 {
1291 	it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
1292 	it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
1293 	it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
1294 }
1295 
1296 static void it6505_video_reset(struct it6505 *it6505)
1297 {
1298 	it6505_link_reset_step_train(it6505);
1299 	it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
1300 	it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
1301 	it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
1302 	it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, RST_501_FIFO);
1303 	it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, 0x00);
1304 	it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, 0x00);
1305 }
1306 
1307 static void it6505_update_video_parameter(struct it6505 *it6505,
1308 					  const struct drm_display_mode *mode)
1309 {
1310 	it6505_clk_phase_adjustment(it6505, mode);
1311 	it6505_video_disable(it6505);
1312 }
1313 
1314 static bool it6505_audio_input(struct it6505 *it6505)
1315 {
1316 	int reg05, regbe;
1317 
1318 	reg05 = it6505_read(it6505, REG_RESET_CTRL);
1319 	it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
1320 	usleep_range(3000, 4000);
1321 	regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
1322 	it6505_write(it6505, REG_RESET_CTRL, reg05);
1323 
1324 	return regbe != 0xFF;
1325 }
1326 
1327 static void it6505_setup_audio_channel_status(struct it6505 *it6505)
1328 {
1329 	enum it6505_audio_sample_rate sample_rate = it6505->audio.sample_rate;
1330 	u8 audio_word_length_map[] = { 0x02, 0x04, 0x03, 0x0B };
1331 
1332 	/* Channel Status */
1333 	it6505_write(it6505, REG_IEC958_STS0, it6505->audio.type << 1);
1334 	it6505_write(it6505, REG_IEC958_STS1, 0x00);
1335 	it6505_write(it6505, REG_IEC958_STS2, 0x00);
1336 	it6505_write(it6505, REG_IEC958_STS3, sample_rate);
1337 	it6505_write(it6505, REG_IEC958_STS4, (~sample_rate << 4) |
1338 		     audio_word_length_map[it6505->audio.word_length]);
1339 }
1340 
1341 static void it6505_setup_audio_format(struct it6505 *it6505)
1342 {
1343 	/* I2S MODE */
1344 	it6505_write(it6505, REG_AUDIO_FMT,
1345 		     (it6505->audio.word_length << 5) |
1346 		     (it6505->audio.i2s_data_sequence << 4) |
1347 		     (it6505->audio.i2s_ws_channel << 3) |
1348 		     (it6505->audio.i2s_data_delay << 2) |
1349 		     (it6505->audio.i2s_justified << 1) |
1350 		     it6505->audio.i2s_input_format);
1351 	if (it6505->audio.select == SPDIF) {
1352 		it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0x00);
1353 		/* 0x30 = 128*FS */
1354 		it6505_set_bits(it6505, REG_AUX_OPT, 0xF0, 0x30);
1355 	} else {
1356 		it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0xE4);
1357 	}
1358 
1359 	it6505_write(it6505, REG_AUDIO_CTRL0, 0x20);
1360 	it6505_write(it6505, REG_AUDIO_CTRL1, 0x00);
1361 }
1362 
1363 static void it6505_enable_audio_source(struct it6505 *it6505)
1364 {
1365 	unsigned int audio_source_count;
1366 
1367 	audio_source_count = BIT(DIV_ROUND_UP(it6505->audio.channel_count, 2))
1368 				 - 1;
1369 
1370 	audio_source_count |= it6505->audio.select << 4;
1371 
1372 	it6505_write(it6505, REG_AUDIO_SRC_CTRL, audio_source_count);
1373 }
1374 
1375 static void it6505_enable_audio_infoframe(struct it6505 *it6505)
1376 {
1377 	struct device *dev = &it6505->client->dev;
1378 	u8 audio_info_ca[] = { 0x00, 0x00, 0x01, 0x03, 0x07, 0x0B, 0x0F, 0x1F };
1379 
1380 	DRM_DEV_DEBUG_DRIVER(dev, "infoframe channel_allocation:0x%02x",
1381 			     audio_info_ca[it6505->audio.channel_count - 1]);
1382 
1383 	it6505_write(it6505, REG_AUD_INFOFRAM_DB1, it6505->audio.channel_count
1384 		     - 1);
1385 	it6505_write(it6505, REG_AUD_INFOFRAM_DB2, 0x00);
1386 	it6505_write(it6505, REG_AUD_INFOFRAM_DB3,
1387 		     audio_info_ca[it6505->audio.channel_count - 1]);
1388 	it6505_write(it6505, REG_AUD_INFOFRAM_DB4, 0x00);
1389 	it6505_write(it6505, REG_AUD_INFOFRAM_SUM, 0x00);
1390 
1391 	/* Enable Audio InfoFrame */
1392 	it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT,
1393 			EN_AUD_CTRL_PKT);
1394 }
1395 
1396 static void it6505_disable_audio(struct it6505 *it6505)
1397 {
1398 	it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, EN_AUD_MUTE);
1399 	it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, M_AUDIO_I2S_EN, 0x00);
1400 	it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT, 0x00);
1401 	it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, AUDIO_RESET);
1402 }
1403 
1404 static void it6505_enable_audio(struct it6505 *it6505)
1405 {
1406 	struct device *dev = &it6505->client->dev;
1407 	int regbe;
1408 
1409 	DRM_DEV_DEBUG_DRIVER(dev, "start");
1410 	it6505_disable_audio(it6505);
1411 
1412 	it6505_setup_audio_channel_status(it6505);
1413 	it6505_setup_audio_format(it6505);
1414 	it6505_enable_audio_source(it6505);
1415 	it6505_enable_audio_infoframe(it6505);
1416 
1417 	it6505_write(it6505, REG_AUDIO_N_0_7, 0x00);
1418 	it6505_write(it6505, REG_AUDIO_N_8_15, 0x80);
1419 	it6505_write(it6505, REG_AUDIO_N_16_23, 0x00);
1420 
1421 	it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET,
1422 			AUDIO_FIFO_RESET);
1423 	it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET, 0x00);
1424 	it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
1425 	regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
1426 	DRM_DEV_DEBUG_DRIVER(dev, "regbe:0x%02x audio input fs: %d.%d kHz",
1427 			     regbe, 6750 / regbe, (6750 % regbe) * 10 / regbe);
1428 	it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, 0x00);
1429 }
1430 
1431 static bool it6505_use_step_train_check(struct it6505 *it6505)
1432 {
1433 	if (it6505->link.revision >= 0x12)
1434 		return it6505->dpcd[DP_TRAINING_AUX_RD_INTERVAL] >= 0x01;
1435 
1436 	return true;
1437 }
1438 
1439 static void it6505_parse_link_capabilities(struct it6505 *it6505)
1440 {
1441 	struct device *dev = &it6505->client->dev;
1442 	struct it6505_drm_dp_link *link = &it6505->link;
1443 	int bcaps;
1444 
1445 	if (it6505->dpcd[0] == 0) {
1446 		it6505_aux_on(it6505);
1447 		it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd,
1448 				ARRAY_SIZE(it6505->dpcd));
1449 	}
1450 
1451 	DRM_DEV_DEBUG_DRIVER(dev, "DPCD Rev.: %d.%d",
1452 			     link->revision >> 4, link->revision & 0x0F);
1453 
1454 	DRM_DEV_DEBUG_DRIVER(dev, "Sink max link rate: %d.%02d Gbps per lane",
1455 			     link->rate / 100000, link->rate / 1000 % 100);
1456 
1457 	it6505->link_rate_bw_code = drm_dp_link_rate_to_bw_code(link->rate);
1458 	DRM_DEV_DEBUG_DRIVER(dev, "link rate bw code:0x%02x",
1459 			     it6505->link_rate_bw_code);
1460 	it6505->link_rate_bw_code = min_t(int, it6505->link_rate_bw_code,
1461 					  MAX_LINK_RATE);
1462 
1463 	it6505->lane_count = link->num_lanes;
1464 	DRM_DEV_DEBUG_DRIVER(dev, "Sink support %d lanes training",
1465 			     it6505->lane_count);
1466 	it6505->lane_count = min_t(int, it6505->lane_count, MAX_LANE_COUNT);
1467 
1468 	it6505->branch_device = drm_dp_is_branch(it6505->dpcd);
1469 	DRM_DEV_DEBUG_DRIVER(dev, "Sink %sbranch device",
1470 			     it6505->branch_device ? "" : "Not ");
1471 
1472 	it6505->enable_enhanced_frame = link->capabilities;
1473 	DRM_DEV_DEBUG_DRIVER(dev, "Sink %sSupport Enhanced Framing",
1474 			     it6505->enable_enhanced_frame ? "" : "Not ");
1475 
1476 	it6505->enable_ssc = (it6505->dpcd[DP_MAX_DOWNSPREAD] &
1477 				DP_MAX_DOWNSPREAD_0_5);
1478 	DRM_DEV_DEBUG_DRIVER(dev, "Maximum Down-Spread: %s, %ssupport SSC!",
1479 			     it6505->enable_ssc ? "0.5" : "0",
1480 			     it6505->enable_ssc ? "" : "Not ");
1481 
1482 	it6505->step_train = it6505_use_step_train_check(it6505);
1483 	if (it6505->step_train)
1484 		DRM_DEV_DEBUG_DRIVER(dev, "auto train fail, will step train");
1485 
1486 	bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
1487 	DRM_DEV_DEBUG_DRIVER(dev, "bcaps:0x%02x", bcaps);
1488 	if (bcaps & DP_BCAPS_HDCP_CAPABLE) {
1489 		it6505->is_repeater = (bcaps & DP_BCAPS_REPEATER_PRESENT);
1490 		DRM_DEV_DEBUG_DRIVER(dev, "Support HDCP! Downstream is %s!",
1491 				     it6505->is_repeater ? "repeater" :
1492 				     "receiver");
1493 	} else {
1494 		DRM_DEV_DEBUG_DRIVER(dev, "Sink not support HDCP!");
1495 		it6505->hdcp_desired = false;
1496 	}
1497 	DRM_DEV_DEBUG_DRIVER(dev, "HDCP %s",
1498 			     it6505->hdcp_desired ? "desired" : "undesired");
1499 }
1500 
1501 static void it6505_setup_ssc(struct it6505 *it6505)
1502 {
1503 	it6505_set_bits(it6505, REG_TRAIN_CTRL0, SPREAD_AMP_5,
1504 			it6505->enable_ssc ? SPREAD_AMP_5 : 0x00);
1505 	if (it6505->enable_ssc) {
1506 		it6505_write(it6505, REG_BANK_SEL, 0x01);
1507 		it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
1508 		it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
1509 		it6505_write(it6505, REG_SSC_CTRL2, 0x42);
1510 		it6505_write(it6505, REG_BANK_SEL, 0x00);
1511 		it6505_write(it6505, REG_SP_CTRL0, 0x07);
1512 		it6505_write(it6505, REG_IP_CTRL1, 0x29);
1513 		it6505_write(it6505, REG_IP_CTRL2, 0x03);
1514 		/* Stamp Interrupt Step */
1515 		it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
1516 				0x10);
1517 		it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
1518 				  DP_SPREAD_AMP_0_5);
1519 	} else {
1520 		it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 0x00);
1521 		it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
1522 				0x00);
1523 	}
1524 }
1525 
1526 static inline void it6505_link_rate_setup(struct it6505 *it6505)
1527 {
1528 	it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_LBR,
1529 			(it6505->link_rate_bw_code == RBR) ? FORCE_LBR : 0x00);
1530 	it6505_set_bits(it6505, REG_LINK_DRV, DRV_HS,
1531 			(it6505->link_rate_bw_code == RBR) ? 0x00 : DRV_HS);
1532 }
1533 
1534 static void it6505_lane_count_setup(struct it6505 *it6505)
1535 {
1536 	it6505_get_extcon_property(it6505);
1537 	it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_SWAP,
1538 			it6505->lane_swap ? LANE_SWAP : 0x00);
1539 	it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_COUNT_MASK,
1540 			(it6505->lane_count - 1) << 1);
1541 }
1542 
1543 static void it6505_link_training_setup(struct it6505 *it6505)
1544 {
1545 	struct device *dev = &it6505->client->dev;
1546 
1547 	if (it6505->enable_enhanced_frame)
1548 		it6505_set_bits(it6505, REG_DATA_MUTE_CTRL,
1549 				ENABLE_ENHANCED_FRAME, ENABLE_ENHANCED_FRAME);
1550 
1551 	it6505_link_rate_setup(it6505);
1552 	it6505_lane_count_setup(it6505);
1553 	it6505_setup_ssc(it6505);
1554 	DRM_DEV_DEBUG_DRIVER(dev,
1555 			     "%s, %d lanes, %sable ssc, %sable enhanced frame",
1556 			     it6505->link_rate_bw_code != RBR ? "HBR" : "RBR",
1557 			     it6505->lane_count,
1558 			     it6505->enable_ssc ? "en" : "dis",
1559 			     it6505->enable_enhanced_frame ? "en" : "dis");
1560 }
1561 
1562 static bool it6505_link_start_auto_train(struct it6505 *it6505)
1563 {
1564 	int timeout = 500, link_training_state;
1565 	bool state = false;
1566 
1567 	mutex_lock(&it6505->aux_lock);
1568 	it6505_set_bits(it6505, REG_TRAIN_CTRL0,
1569 			FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
1570 	it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
1571 	it6505_write(it6505, REG_TRAIN_CTRL1, AUTO_TRAIN);
1572 
1573 	while (timeout > 0) {
1574 		usleep_range(1000, 2000);
1575 		link_training_state = it6505_read(it6505, REG_LINK_TRAIN_STS);
1576 
1577 		if (link_training_state > 0 &&
1578 		    (link_training_state & LINK_STATE_NORP)) {
1579 			state = true;
1580 			goto unlock;
1581 		}
1582 
1583 		timeout--;
1584 	}
1585 unlock:
1586 	mutex_unlock(&it6505->aux_lock);
1587 
1588 	return state;
1589 }
1590 
1591 static int it6505_drm_dp_link_configure(struct it6505 *it6505)
1592 {
1593 	u8 values[2];
1594 	int err;
1595 	struct drm_dp_aux *aux = &it6505->aux;
1596 
1597 	values[0] = it6505->link_rate_bw_code;
1598 	values[1] = it6505->lane_count;
1599 
1600 	if (it6505->enable_enhanced_frame)
1601 		values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
1602 
1603 	err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
1604 	if (err < 0)
1605 		return err;
1606 
1607 	return 0;
1608 }
1609 
1610 static bool it6505_check_voltage_swing_max(u8 lane_voltage_swing_pre_emphasis)
1611 {
1612 	return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_CR_LEVEL);
1613 }
1614 
1615 static bool it6505_check_pre_emphasis_max(u8 lane_voltage_swing_pre_emphasis)
1616 {
1617 	return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_EQ_LEVEL);
1618 }
1619 
1620 static bool it6505_check_max_voltage_swing_reached(u8 *lane_voltage_swing,
1621 						   u8 lane_count)
1622 {
1623 	u8 i;
1624 
1625 	for (i = 0; i < lane_count; i++) {
1626 		if (lane_voltage_swing[i] & DP_TRAIN_MAX_SWING_REACHED)
1627 			return true;
1628 	}
1629 
1630 	return false;
1631 }
1632 
1633 static bool
1634 step_train_lane_voltage_para_set(struct it6505 *it6505,
1635 				 struct it6505_step_train_para
1636 				 *lane_voltage_pre_emphasis,
1637 				 u8 *lane_voltage_pre_emphasis_set)
1638 {
1639 	u8 *voltage_swing = lane_voltage_pre_emphasis->voltage_swing;
1640 	u8 *pre_emphasis = lane_voltage_pre_emphasis->pre_emphasis;
1641 	u8 i;
1642 
1643 	for (i = 0; i < it6505->lane_count; i++) {
1644 		voltage_swing[i] &= 0x03;
1645 		lane_voltage_pre_emphasis_set[i] = voltage_swing[i];
1646 		if (it6505_check_voltage_swing_max(voltage_swing[i]))
1647 			lane_voltage_pre_emphasis_set[i] |=
1648 				DP_TRAIN_MAX_SWING_REACHED;
1649 
1650 		pre_emphasis[i] &= 0x03;
1651 		lane_voltage_pre_emphasis_set[i] |= pre_emphasis[i]
1652 			<< DP_TRAIN_PRE_EMPHASIS_SHIFT;
1653 		if (it6505_check_pre_emphasis_max(pre_emphasis[i]))
1654 			lane_voltage_pre_emphasis_set[i] |=
1655 				DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1656 		it6505_dpcd_write(it6505, DP_TRAINING_LANE0_SET + i,
1657 				  lane_voltage_pre_emphasis_set[i]);
1658 
1659 		if (lane_voltage_pre_emphasis_set[i] !=
1660 		    it6505_dpcd_read(it6505, DP_TRAINING_LANE0_SET + i))
1661 			return false;
1662 	}
1663 
1664 	return true;
1665 }
1666 
1667 static bool
1668 it6505_step_cr_train(struct it6505 *it6505,
1669 		     struct it6505_step_train_para *lane_voltage_pre_emphasis)
1670 {
1671 	u8 loop_count = 0, i = 0, j;
1672 	u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
1673 	u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
1674 	int pre_emphasis_adjust = -1, voltage_swing_adjust = -1;
1675 	const struct drm_dp_aux *aux = &it6505->aux;
1676 
1677 	it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
1678 			  it6505->enable_ssc ? DP_SPREAD_AMP_0_5 : 0x00);
1679 	it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1680 			  DP_TRAINING_PATTERN_1);
1681 
1682 	while (loop_count < 5 && i < 10) {
1683 		i++;
1684 		if (!step_train_lane_voltage_para_set(it6505,
1685 						      lane_voltage_pre_emphasis,
1686 						      lane_level_config))
1687 			continue;
1688 		drm_dp_link_train_clock_recovery_delay(aux, it6505->dpcd);
1689 		drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
1690 
1691 		if (drm_dp_clock_recovery_ok(link_status, it6505->lane_count)) {
1692 			it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_CR_DONE,
1693 					FORCE_CR_DONE);
1694 			return true;
1695 		}
1696 		DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "cr not done");
1697 
1698 		if (it6505_check_max_voltage_swing_reached(lane_level_config,
1699 							   it6505->lane_count))
1700 			goto cr_train_fail;
1701 
1702 		for (j = 0; j < it6505->lane_count; j++) {
1703 			lane_voltage_pre_emphasis->voltage_swing[j] =
1704 				drm_dp_get_adjust_request_voltage(link_status,
1705 								  j) >>
1706 				DP_TRAIN_VOLTAGE_SWING_SHIFT;
1707 			lane_voltage_pre_emphasis->pre_emphasis[j] =
1708 			drm_dp_get_adjust_request_pre_emphasis(link_status,
1709 							       j) >>
1710 					DP_TRAIN_PRE_EMPHASIS_SHIFT;
1711 			if (voltage_swing_adjust ==
1712 			     lane_voltage_pre_emphasis->voltage_swing[j] &&
1713 			    pre_emphasis_adjust ==
1714 			     lane_voltage_pre_emphasis->pre_emphasis[j]) {
1715 				loop_count++;
1716 				continue;
1717 			}
1718 
1719 			voltage_swing_adjust =
1720 				lane_voltage_pre_emphasis->voltage_swing[j];
1721 			pre_emphasis_adjust =
1722 				lane_voltage_pre_emphasis->pre_emphasis[j];
1723 			loop_count = 0;
1724 
1725 			if (voltage_swing_adjust + pre_emphasis_adjust >
1726 			    MAX_EQ_LEVEL)
1727 				lane_voltage_pre_emphasis->voltage_swing[j] =
1728 					MAX_EQ_LEVEL -
1729 					lane_voltage_pre_emphasis
1730 						->pre_emphasis[j];
1731 		}
1732 	}
1733 
1734 cr_train_fail:
1735 	it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1736 			  DP_TRAINING_PATTERN_DISABLE);
1737 
1738 	return false;
1739 }
1740 
1741 static bool
1742 it6505_step_eq_train(struct it6505 *it6505,
1743 		     struct it6505_step_train_para *lane_voltage_pre_emphasis)
1744 {
1745 	u8 loop_count = 0, i, link_status[DP_LINK_STATUS_SIZE] = { 0 };
1746 	u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
1747 	const struct drm_dp_aux *aux = &it6505->aux;
1748 
1749 	it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1750 			  DP_TRAINING_PATTERN_2);
1751 
1752 	while (loop_count < 6) {
1753 		loop_count++;
1754 
1755 		if (!step_train_lane_voltage_para_set(it6505,
1756 						      lane_voltage_pre_emphasis,
1757 						      lane_level_config))
1758 			continue;
1759 
1760 		drm_dp_link_train_channel_eq_delay(aux, it6505->dpcd);
1761 		drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
1762 
1763 		if (!drm_dp_clock_recovery_ok(link_status, it6505->lane_count))
1764 			goto eq_train_fail;
1765 
1766 		if (drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
1767 			it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1768 					  DP_TRAINING_PATTERN_DISABLE);
1769 			it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE,
1770 					FORCE_EQ_DONE);
1771 			return true;
1772 		}
1773 		DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "eq not done");
1774 
1775 		for (i = 0; i < it6505->lane_count; i++) {
1776 			lane_voltage_pre_emphasis->voltage_swing[i] =
1777 				drm_dp_get_adjust_request_voltage(link_status,
1778 								  i) >>
1779 				DP_TRAIN_VOLTAGE_SWING_SHIFT;
1780 			lane_voltage_pre_emphasis->pre_emphasis[i] =
1781 			drm_dp_get_adjust_request_pre_emphasis(link_status,
1782 							       i) >>
1783 					DP_TRAIN_PRE_EMPHASIS_SHIFT;
1784 
1785 			if (lane_voltage_pre_emphasis->voltage_swing[i] +
1786 				    lane_voltage_pre_emphasis->pre_emphasis[i] >
1787 			    MAX_EQ_LEVEL)
1788 				lane_voltage_pre_emphasis->voltage_swing[i] =
1789 					0x03 - lane_voltage_pre_emphasis
1790 						       ->pre_emphasis[i];
1791 		}
1792 	}
1793 
1794 eq_train_fail:
1795 	it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1796 			  DP_TRAINING_PATTERN_DISABLE);
1797 	return false;
1798 }
1799 
1800 static bool it6505_link_start_step_train(struct it6505 *it6505)
1801 {
1802 	int err;
1803 	struct it6505_step_train_para lane_voltage_pre_emphasis = {
1804 		.voltage_swing = { 0 },
1805 		.pre_emphasis = { 0 },
1806 	};
1807 
1808 	DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "start");
1809 	err = it6505_drm_dp_link_configure(it6505);
1810 
1811 	if (err < 0)
1812 		return false;
1813 	if (!it6505_step_cr_train(it6505, &lane_voltage_pre_emphasis))
1814 		return false;
1815 	if (!it6505_step_eq_train(it6505, &lane_voltage_pre_emphasis))
1816 		return false;
1817 	return true;
1818 }
1819 
1820 static bool it6505_get_video_status(struct it6505 *it6505)
1821 {
1822 	int reg_0d;
1823 
1824 	reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
1825 
1826 	if (reg_0d < 0)
1827 		return false;
1828 
1829 	return reg_0d & VIDEO_STB;
1830 }
1831 
1832 static void it6505_reset_hdcp(struct it6505 *it6505)
1833 {
1834 	it6505->hdcp_status = HDCP_AUTH_IDLE;
1835 	/* Disable CP_Desired */
1836 	it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
1837 	it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, HDCP_RESET);
1838 }
1839 
1840 static void it6505_start_hdcp(struct it6505 *it6505)
1841 {
1842 	struct device *dev = &it6505->client->dev;
1843 
1844 	DRM_DEV_DEBUG_DRIVER(dev, "start");
1845 	it6505_reset_hdcp(it6505);
1846 	queue_delayed_work(system_wq, &it6505->hdcp_work,
1847 			   msecs_to_jiffies(2400));
1848 }
1849 
1850 static void it6505_stop_hdcp(struct it6505 *it6505)
1851 {
1852 	it6505_reset_hdcp(it6505);
1853 	cancel_delayed_work(&it6505->hdcp_work);
1854 }
1855 
1856 static bool it6505_hdcp_is_ksv_valid(u8 *ksv)
1857 {
1858 	int i, ones = 0;
1859 
1860 	/* KSV has 20 1's and 20 0's */
1861 	for (i = 0; i < DRM_HDCP_KSV_LEN; i++)
1862 		ones += hweight8(ksv[i]);
1863 	if (ones != 20)
1864 		return false;
1865 	return true;
1866 }
1867 
1868 static void it6505_hdcp_part1_auth(struct it6505 *it6505)
1869 {
1870 	struct device *dev = &it6505->client->dev;
1871 	u8 hdcp_bcaps;
1872 
1873 	it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, 0x00);
1874 	/* Disable CP_Desired */
1875 	it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
1876 
1877 	usleep_range(1000, 1500);
1878 	hdcp_bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
1879 	DRM_DEV_DEBUG_DRIVER(dev, "DPCD[0x68028]: 0x%02x",
1880 			     hdcp_bcaps);
1881 
1882 	if (!hdcp_bcaps)
1883 		return;
1884 
1885 	/* clear the repeater List Chk Done and fail bit */
1886 	it6505_set_bits(it6505, REG_HDCP_TRIGGER,
1887 			HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL,
1888 			0x00);
1889 
1890 	/* Enable An Generator */
1891 	it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, HDCP_AN_GEN);
1892 	/* delay1ms(10);*/
1893 	usleep_range(10000, 15000);
1894 	/* Stop An Generator */
1895 	it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, 0x00);
1896 
1897 	it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, HDCP_CP_ENABLE);
1898 
1899 	it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_START,
1900 			HDCP_TRIGGER_START);
1901 
1902 	it6505->hdcp_status = HDCP_AUTH_GOING;
1903 }
1904 
1905 static int it6505_sha1_digest(struct it6505 *it6505, u8 *sha1_input,
1906 			      unsigned int size, u8 *output_av)
1907 {
1908 	struct shash_desc *desc;
1909 	struct crypto_shash *tfm;
1910 	int err;
1911 	struct device *dev = &it6505->client->dev;
1912 
1913 	tfm = crypto_alloc_shash("sha1", 0, 0);
1914 	if (IS_ERR(tfm)) {
1915 		dev_err(dev, "crypto_alloc_shash sha1 failed");
1916 		return PTR_ERR(tfm);
1917 	}
1918 	desc = kzalloc(sizeof(*desc) + crypto_shash_descsize(tfm), GFP_KERNEL);
1919 	if (!desc) {
1920 		crypto_free_shash(tfm);
1921 		return -ENOMEM;
1922 	}
1923 
1924 	desc->tfm = tfm;
1925 	err = crypto_shash_digest(desc, sha1_input, size, output_av);
1926 	if (err)
1927 		dev_err(dev, "crypto_shash_digest sha1 failed");
1928 
1929 	crypto_free_shash(tfm);
1930 	kfree(desc);
1931 	return err;
1932 }
1933 
1934 static int it6505_setup_sha1_input(struct it6505 *it6505, u8 *sha1_input)
1935 {
1936 	struct device *dev = &it6505->client->dev;
1937 	u8 binfo[2];
1938 	int down_stream_count, i, err, msg_count = 0;
1939 
1940 	err = it6505_get_dpcd(it6505, DP_AUX_HDCP_BINFO, binfo,
1941 			      ARRAY_SIZE(binfo));
1942 
1943 	if (err < 0) {
1944 		dev_err(dev, "Read binfo value Fail");
1945 		return err;
1946 	}
1947 
1948 	down_stream_count = binfo[0] & 0x7F;
1949 	DRM_DEV_DEBUG_DRIVER(dev, "binfo:0x%*ph", (int)ARRAY_SIZE(binfo),
1950 			     binfo);
1951 
1952 	if ((binfo[0] & BIT(7)) || (binfo[1] & BIT(3))) {
1953 		dev_err(dev, "HDCP max cascade device exceed");
1954 		return 0;
1955 	}
1956 
1957 	if (!down_stream_count ||
1958 	    down_stream_count > MAX_HDCP_DOWN_STREAM_COUNT) {
1959 		dev_err(dev, "HDCP down stream count Error %d",
1960 			down_stream_count);
1961 		return 0;
1962 	}
1963 
1964 	for (i = 0; i < down_stream_count; i++) {
1965 		err = it6505_get_dpcd(it6505, DP_AUX_HDCP_KSV_FIFO +
1966 				      (i % 3) * DRM_HDCP_KSV_LEN,
1967 				      sha1_input + msg_count,
1968 				      DRM_HDCP_KSV_LEN);
1969 
1970 		if (err < 0)
1971 			return err;
1972 
1973 		msg_count += 5;
1974 	}
1975 
1976 	it6505->hdcp_down_stream_count = down_stream_count;
1977 	sha1_input[msg_count++] = binfo[0];
1978 	sha1_input[msg_count++] = binfo[1];
1979 
1980 	it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ,
1981 			HDCP_EN_M0_READ);
1982 
1983 	err = regmap_bulk_read(it6505->regmap, REG_M0_0_7,
1984 			       sha1_input + msg_count, 8);
1985 
1986 	it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ, 0x00);
1987 
1988 	if (err < 0) {
1989 		dev_err(dev, " Warning, Read M value Fail");
1990 		return err;
1991 	}
1992 
1993 	msg_count += 8;
1994 
1995 	return msg_count;
1996 }
1997 
1998 static bool it6505_hdcp_part2_ksvlist_check(struct it6505 *it6505)
1999 {
2000 	struct device *dev = &it6505->client->dev;
2001 	u8 av[5][4], bv[5][4];
2002 	int i, err;
2003 
2004 	i = it6505_setup_sha1_input(it6505, it6505->sha1_input);
2005 	if (i <= 0) {
2006 		dev_err(dev, "SHA-1 Input length error %d", i);
2007 		return false;
2008 	}
2009 
2010 	it6505_sha1_digest(it6505, it6505->sha1_input, i, (u8 *)av);
2011 
2012 	err = it6505_get_dpcd(it6505, DP_AUX_HDCP_V_PRIME(0), (u8 *)bv,
2013 			      sizeof(bv));
2014 
2015 	if (err < 0) {
2016 		dev_err(dev, "Read V' value Fail");
2017 		return false;
2018 	}
2019 
2020 	for (i = 0; i < 5; i++)
2021 		if (bv[i][3] != av[i][0] || bv[i][2] != av[i][1] ||
2022 		    bv[i][1] != av[i][2] || bv[i][0] != av[i][3])
2023 			return false;
2024 
2025 	DRM_DEV_DEBUG_DRIVER(dev, "V' all match!!");
2026 	return true;
2027 }
2028 
2029 static void it6505_hdcp_wait_ksv_list(struct work_struct *work)
2030 {
2031 	struct it6505 *it6505 = container_of(work, struct it6505,
2032 					     hdcp_wait_ksv_list);
2033 	struct device *dev = &it6505->client->dev;
2034 	unsigned int timeout = 5000;
2035 	u8 bstatus = 0;
2036 	bool ksv_list_check;
2037 
2038 	timeout /= 20;
2039 	while (timeout > 0) {
2040 		if (!it6505_get_sink_hpd_status(it6505))
2041 			return;
2042 
2043 		bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
2044 
2045 		if (bstatus & DP_BSTATUS_READY)
2046 			break;
2047 
2048 		msleep(20);
2049 		timeout--;
2050 	}
2051 
2052 	if (timeout == 0) {
2053 		DRM_DEV_DEBUG_DRIVER(dev, "timeout and ksv list wait failed");
2054 		goto timeout;
2055 	}
2056 
2057 	ksv_list_check = it6505_hdcp_part2_ksvlist_check(it6505);
2058 	DRM_DEV_DEBUG_DRIVER(dev, "ksv list ready, ksv list check %s",
2059 			     ksv_list_check ? "pass" : "fail");
2060 	if (ksv_list_check) {
2061 		it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2062 				HDCP_TRIGGER_KSV_DONE, HDCP_TRIGGER_KSV_DONE);
2063 		return;
2064 	}
2065 timeout:
2066 	it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2067 			HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL,
2068 			HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL);
2069 }
2070 
2071 static void it6505_hdcp_work(struct work_struct *work)
2072 {
2073 	struct it6505 *it6505 = container_of(work, struct it6505,
2074 					     hdcp_work.work);
2075 	struct device *dev = &it6505->client->dev;
2076 	int ret;
2077 	u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
2078 
2079 	DRM_DEV_DEBUG_DRIVER(dev, "start");
2080 
2081 	if (!it6505_get_sink_hpd_status(it6505))
2082 		return;
2083 
2084 	ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
2085 	DRM_DEV_DEBUG_DRIVER(dev, "ret: %d link_status: %*ph", ret,
2086 			     (int)sizeof(link_status), link_status);
2087 
2088 	if (ret < 0 || !drm_dp_channel_eq_ok(link_status, it6505->lane_count) ||
2089 	    !it6505_get_video_status(it6505)) {
2090 		DRM_DEV_DEBUG_DRIVER(dev, "link train not done or no video");
2091 		return;
2092 	}
2093 
2094 	ret = it6505_get_dpcd(it6505, DP_AUX_HDCP_BKSV, it6505->bksvs,
2095 			      ARRAY_SIZE(it6505->bksvs));
2096 	if (ret < 0) {
2097 		dev_err(dev, "fail to get bksv  ret: %d", ret);
2098 		it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2099 				HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
2100 	}
2101 
2102 	DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
2103 			     (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
2104 
2105 	if (!it6505_hdcp_is_ksv_valid(it6505->bksvs)) {
2106 		dev_err(dev, "Display Port bksv not valid");
2107 		it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2108 				HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
2109 	}
2110 
2111 	it6505_hdcp_part1_auth(it6505);
2112 }
2113 
2114 static void it6505_show_hdcp_info(struct it6505 *it6505)
2115 {
2116 	struct device *dev = &it6505->client->dev;
2117 	int i;
2118 	u8 *sha1 = it6505->sha1_input;
2119 
2120 	DRM_DEV_DEBUG_DRIVER(dev, "hdcp_status: %d is_repeater: %d",
2121 			     it6505->hdcp_status, it6505->is_repeater);
2122 	DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
2123 			     (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
2124 
2125 	if (it6505->is_repeater) {
2126 		DRM_DEV_DEBUG_DRIVER(dev, "hdcp_down_stream_count: %d",
2127 				     it6505->hdcp_down_stream_count);
2128 		DRM_DEV_DEBUG_DRIVER(dev, "sha1_input: 0x%*ph",
2129 				     (int)ARRAY_SIZE(it6505->sha1_input),
2130 				     it6505->sha1_input);
2131 		for (i = 0; i < it6505->hdcp_down_stream_count; i++) {
2132 			DRM_DEV_DEBUG_DRIVER(dev, "KSV_%d = 0x%*ph", i,
2133 					     DRM_HDCP_KSV_LEN, sha1);
2134 			sha1 += DRM_HDCP_KSV_LEN;
2135 		}
2136 		DRM_DEV_DEBUG_DRIVER(dev, "binfo: 0x%2ph M0: 0x%8ph",
2137 				     sha1, sha1 + 2);
2138 	}
2139 }
2140 
2141 static void it6505_stop_link_train(struct it6505 *it6505)
2142 {
2143 	it6505->link_state = LINK_IDLE;
2144 	cancel_work_sync(&it6505->link_works);
2145 	it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
2146 }
2147 
2148 static void it6505_link_train_ok(struct it6505 *it6505)
2149 {
2150 	struct device *dev = &it6505->client->dev;
2151 
2152 	it6505->link_state = LINK_OK;
2153 	/* disalbe mute enable avi info frame */
2154 	it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, 0x00);
2155 	it6505_set_bits(it6505, REG_INFOFRAME_CTRL,
2156 			EN_VID_CTRL_PKT, EN_VID_CTRL_PKT);
2157 
2158 	if (it6505_audio_input(it6505)) {
2159 		DRM_DEV_DEBUG_DRIVER(dev, "Enable audio!");
2160 		it6505_enable_audio(it6505);
2161 	}
2162 
2163 	if (it6505->hdcp_desired)
2164 		it6505_start_hdcp(it6505);
2165 }
2166 
2167 static void it6505_link_step_train_process(struct it6505 *it6505)
2168 {
2169 	struct device *dev = &it6505->client->dev;
2170 	int ret, i, step_retry = 3;
2171 
2172 	DRM_DEV_DEBUG_DRIVER(dev, "Start step train");
2173 
2174 	if (it6505->sink_count == 0) {
2175 		DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d, force eq",
2176 				     it6505->sink_count);
2177 		it6505_set_bits(it6505,	REG_TRAIN_CTRL0, FORCE_EQ_DONE,
2178 				FORCE_EQ_DONE);
2179 		return;
2180 	}
2181 
2182 	if (!it6505->step_train) {
2183 		DRM_DEV_DEBUG_DRIVER(dev, "not support step train");
2184 		return;
2185 	}
2186 
2187 	/* step training start here */
2188 	for (i = 0; i < step_retry; i++) {
2189 		it6505_link_reset_step_train(it6505);
2190 		ret = it6505_link_start_step_train(it6505);
2191 		DRM_DEV_DEBUG_DRIVER(dev, "step train %s, retry:%d times",
2192 				     ret ? "pass" : "failed", i + 1);
2193 		if (ret) {
2194 			it6505_link_train_ok(it6505);
2195 			return;
2196 		}
2197 	}
2198 
2199 	DRM_DEV_DEBUG_DRIVER(dev, "training fail");
2200 	it6505->link_state = LINK_IDLE;
2201 	it6505_video_reset(it6505);
2202 }
2203 
2204 static void it6505_link_training_work(struct work_struct *work)
2205 {
2206 	struct it6505 *it6505 = container_of(work, struct it6505, link_works);
2207 	struct device *dev = &it6505->client->dev;
2208 	int ret;
2209 
2210 	DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
2211 			     it6505->sink_count);
2212 
2213 	if (!it6505_get_sink_hpd_status(it6505))
2214 		return;
2215 
2216 	it6505_link_training_setup(it6505);
2217 	it6505_reset_hdcp(it6505);
2218 	it6505_aux_reset(it6505);
2219 
2220 	if (it6505->auto_train_retry < 1) {
2221 		it6505_link_step_train_process(it6505);
2222 		return;
2223 	}
2224 
2225 	ret = it6505_link_start_auto_train(it6505);
2226 	DRM_DEV_DEBUG_DRIVER(dev, "auto train %s, auto_train_retry: %d",
2227 			     ret ? "pass" : "failed", it6505->auto_train_retry);
2228 	it6505->auto_train_retry--;
2229 
2230 	if (ret) {
2231 		it6505_link_train_ok(it6505);
2232 		return;
2233 	}
2234 
2235 	it6505_dump(it6505);
2236 }
2237 
2238 static void it6505_plugged_status_to_codec(struct it6505 *it6505)
2239 {
2240 	enum drm_connector_status status = it6505->connector_status;
2241 
2242 	if (it6505->plugged_cb && it6505->codec_dev)
2243 		it6505->plugged_cb(it6505->codec_dev,
2244 				   status == connector_status_connected);
2245 }
2246 
2247 static int it6505_process_hpd_irq(struct it6505 *it6505)
2248 {
2249 	struct device *dev = &it6505->client->dev;
2250 	int ret, dpcd_sink_count, dp_irq_vector, bstatus;
2251 	u8 link_status[DP_LINK_STATUS_SIZE];
2252 
2253 	if (!it6505_get_sink_hpd_status(it6505)) {
2254 		DRM_DEV_DEBUG_DRIVER(dev, "HPD_IRQ HPD low");
2255 		it6505->sink_count = 0;
2256 		return 0;
2257 	}
2258 
2259 	ret = it6505_dpcd_read(it6505, DP_SINK_COUNT);
2260 	if (ret < 0)
2261 		return ret;
2262 
2263 	dpcd_sink_count = DP_GET_SINK_COUNT(ret);
2264 	DRM_DEV_DEBUG_DRIVER(dev, "dpcd_sink_count: %d it6505->sink_count:%d",
2265 			     dpcd_sink_count, it6505->sink_count);
2266 
2267 	if (it6505->branch_device && dpcd_sink_count != it6505->sink_count) {
2268 		memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2269 		it6505->sink_count = dpcd_sink_count;
2270 		it6505_reset_logic(it6505);
2271 		it6505_int_mask_enable(it6505);
2272 		it6505_init(it6505);
2273 		return 0;
2274 	}
2275 
2276 	dp_irq_vector = it6505_dpcd_read(it6505, DP_DEVICE_SERVICE_IRQ_VECTOR);
2277 	if (dp_irq_vector < 0)
2278 		return dp_irq_vector;
2279 
2280 	DRM_DEV_DEBUG_DRIVER(dev, "dp_irq_vector = 0x%02x", dp_irq_vector);
2281 
2282 	if (dp_irq_vector & DP_CP_IRQ) {
2283 		it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_CPIRQ,
2284 				HDCP_TRIGGER_CPIRQ);
2285 
2286 		bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
2287 		if (bstatus < 0)
2288 			return bstatus;
2289 
2290 		DRM_DEV_DEBUG_DRIVER(dev, "Bstatus = 0x%02x", bstatus);
2291 	}
2292 
2293 	ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
2294 	if (ret < 0) {
2295 		dev_err(dev, "Fail to read link status ret: %d", ret);
2296 		return ret;
2297 	}
2298 
2299 	DRM_DEV_DEBUG_DRIVER(dev, "link status = 0x%*ph",
2300 			     (int)ARRAY_SIZE(link_status), link_status);
2301 
2302 	if (!drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
2303 		it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2304 		it6505_video_reset(it6505);
2305 	}
2306 
2307 	return 0;
2308 }
2309 
2310 static void it6505_irq_hpd(struct it6505 *it6505)
2311 {
2312 	struct device *dev = &it6505->client->dev;
2313 
2314 	it6505->hpd_state = it6505_get_sink_hpd_status(it6505);
2315 	DRM_DEV_DEBUG_DRIVER(dev, "hpd change interrupt, change to %s",
2316 			     it6505->hpd_state ? "high" : "low");
2317 
2318 	if (it6505->bridge.dev)
2319 		drm_helper_hpd_irq_event(it6505->bridge.dev);
2320 	DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
2321 			     it6505->sink_count);
2322 
2323 	if (it6505->hpd_state) {
2324 		wait_for_completion_timeout(&it6505->wait_edid_complete,
2325 					    msecs_to_jiffies(6000));
2326 		it6505_lane_termination_on(it6505);
2327 		it6505_lane_power_on(it6505);
2328 
2329 		/*
2330 		 * for some dongle which issue HPD_irq
2331 		 * when sink count change from  0->1
2332 		 * it6505 not able to receive HPD_IRQ
2333 		 * if HW never go into trainig done
2334 		 */
2335 
2336 		if (it6505->branch_device && it6505->sink_count == 0)
2337 			schedule_work(&it6505->link_works);
2338 
2339 		if (!it6505_get_video_status(it6505))
2340 			it6505_video_reset(it6505);
2341 
2342 		it6505_calc_video_info(it6505);
2343 	} else {
2344 		memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2345 
2346 		if (it6505->hdcp_desired)
2347 			it6505_stop_hdcp(it6505);
2348 
2349 		it6505_video_disable(it6505);
2350 		it6505_disable_audio(it6505);
2351 		it6505_stop_link_train(it6505);
2352 		it6505_lane_off(it6505);
2353 		it6505_link_reset_step_train(it6505);
2354 	}
2355 }
2356 
2357 static void it6505_irq_hpd_irq(struct it6505 *it6505)
2358 {
2359 	struct device *dev = &it6505->client->dev;
2360 
2361 	DRM_DEV_DEBUG_DRIVER(dev, "hpd_irq interrupt");
2362 
2363 	if (it6505_process_hpd_irq(it6505) < 0)
2364 		DRM_DEV_DEBUG_DRIVER(dev, "process hpd_irq fail!");
2365 }
2366 
2367 static void it6505_irq_scdt(struct it6505 *it6505)
2368 {
2369 	struct device *dev = &it6505->client->dev;
2370 	bool data;
2371 
2372 	data = it6505_get_video_status(it6505);
2373 	DRM_DEV_DEBUG_DRIVER(dev, "video stable change interrupt, %s",
2374 			     data ? "stable" : "unstable");
2375 	it6505_calc_video_info(it6505);
2376 	it6505_link_reset_step_train(it6505);
2377 
2378 	if (data)
2379 		schedule_work(&it6505->link_works);
2380 }
2381 
2382 static void it6505_irq_hdcp_done(struct it6505 *it6505)
2383 {
2384 	struct device *dev = &it6505->client->dev;
2385 
2386 	DRM_DEV_DEBUG_DRIVER(dev, "hdcp done interrupt");
2387 	it6505->hdcp_status = HDCP_AUTH_DONE;
2388 	it6505_show_hdcp_info(it6505);
2389 }
2390 
2391 static void it6505_irq_hdcp_fail(struct it6505 *it6505)
2392 {
2393 	struct device *dev = &it6505->client->dev;
2394 
2395 	DRM_DEV_DEBUG_DRIVER(dev, "hdcp fail interrupt");
2396 	it6505->hdcp_status = HDCP_AUTH_IDLE;
2397 	it6505_show_hdcp_info(it6505);
2398 	it6505_start_hdcp(it6505);
2399 }
2400 
2401 static void it6505_irq_aux_cmd_fail(struct it6505 *it6505)
2402 {
2403 	struct device *dev = &it6505->client->dev;
2404 
2405 	DRM_DEV_DEBUG_DRIVER(dev, "AUX PC Request Fail Interrupt");
2406 }
2407 
2408 static void it6505_irq_hdcp_ksv_check(struct it6505 *it6505)
2409 {
2410 	struct device *dev = &it6505->client->dev;
2411 
2412 	DRM_DEV_DEBUG_DRIVER(dev, "HDCP event Interrupt");
2413 	schedule_work(&it6505->hdcp_wait_ksv_list);
2414 }
2415 
2416 static void it6505_irq_audio_fifo_error(struct it6505 *it6505)
2417 {
2418 	struct device *dev = &it6505->client->dev;
2419 
2420 	DRM_DEV_DEBUG_DRIVER(dev, "audio fifo error Interrupt");
2421 
2422 	if (it6505_audio_input(it6505))
2423 		it6505_enable_audio(it6505);
2424 }
2425 
2426 static void it6505_irq_link_train_fail(struct it6505 *it6505)
2427 {
2428 	struct device *dev = &it6505->client->dev;
2429 
2430 	DRM_DEV_DEBUG_DRIVER(dev, "link training fail interrupt");
2431 	schedule_work(&it6505->link_works);
2432 }
2433 
2434 static void it6505_irq_video_fifo_error(struct it6505 *it6505)
2435 {
2436 	struct device *dev = &it6505->client->dev;
2437 
2438 	DRM_DEV_DEBUG_DRIVER(dev, "video fifo overflow interrupt");
2439 	it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2440 	flush_work(&it6505->link_works);
2441 	it6505_stop_hdcp(it6505);
2442 	it6505_video_reset(it6505);
2443 }
2444 
2445 static void it6505_irq_io_latch_fifo_overflow(struct it6505 *it6505)
2446 {
2447 	struct device *dev = &it6505->client->dev;
2448 
2449 	DRM_DEV_DEBUG_DRIVER(dev, "IO latch fifo overflow interrupt");
2450 	it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2451 	flush_work(&it6505->link_works);
2452 	it6505_stop_hdcp(it6505);
2453 	it6505_video_reset(it6505);
2454 }
2455 
2456 static bool it6505_test_bit(unsigned int bit, const unsigned int *addr)
2457 {
2458 	return 1 & (addr[bit / BITS_PER_BYTE] >> (bit % BITS_PER_BYTE));
2459 }
2460 
2461 static irqreturn_t it6505_int_threaded_handler(int unused, void *data)
2462 {
2463 	struct it6505 *it6505 = data;
2464 	struct device *dev = &it6505->client->dev;
2465 	static const struct {
2466 		int bit;
2467 		void (*handler)(struct it6505 *it6505);
2468 	} irq_vec[] = {
2469 		{ BIT_INT_HPD, it6505_irq_hpd },
2470 		{ BIT_INT_HPD_IRQ, it6505_irq_hpd_irq },
2471 		{ BIT_INT_SCDT, it6505_irq_scdt },
2472 		{ BIT_INT_HDCP_FAIL, it6505_irq_hdcp_fail },
2473 		{ BIT_INT_HDCP_DONE, it6505_irq_hdcp_done },
2474 		{ BIT_INT_AUX_CMD_FAIL, it6505_irq_aux_cmd_fail },
2475 		{ BIT_INT_HDCP_KSV_CHECK, it6505_irq_hdcp_ksv_check },
2476 		{ BIT_INT_AUDIO_FIFO_ERROR, it6505_irq_audio_fifo_error },
2477 		{ BIT_INT_LINK_TRAIN_FAIL, it6505_irq_link_train_fail },
2478 		{ BIT_INT_VID_FIFO_ERROR, it6505_irq_video_fifo_error },
2479 		{ BIT_INT_IO_FIFO_OVERFLOW, it6505_irq_io_latch_fifo_overflow },
2480 	};
2481 	int int_status[3], i;
2482 
2483 	msleep(100);
2484 	mutex_lock(&it6505->extcon_lock);
2485 
2486 	if (it6505->enable_drv_hold || !it6505->powered)
2487 		goto unlock;
2488 
2489 	int_status[0] = it6505_read(it6505, INT_STATUS_01);
2490 	int_status[1] = it6505_read(it6505, INT_STATUS_02);
2491 	int_status[2] = it6505_read(it6505, INT_STATUS_03);
2492 
2493 	it6505_write(it6505, INT_STATUS_01, int_status[0]);
2494 	it6505_write(it6505, INT_STATUS_02, int_status[1]);
2495 	it6505_write(it6505, INT_STATUS_03, int_status[2]);
2496 
2497 	DRM_DEV_DEBUG_DRIVER(dev, "reg06 = 0x%02x", int_status[0]);
2498 	DRM_DEV_DEBUG_DRIVER(dev, "reg07 = 0x%02x", int_status[1]);
2499 	DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", int_status[2]);
2500 	it6505_debug_print(it6505, REG_SYSTEM_STS, "");
2501 
2502 	if (it6505_test_bit(irq_vec[0].bit, (unsigned int *)int_status))
2503 		irq_vec[0].handler(it6505);
2504 
2505 	if (!it6505->hpd_state)
2506 		goto unlock;
2507 
2508 	for (i = 1; i < ARRAY_SIZE(irq_vec); i++) {
2509 		if (it6505_test_bit(irq_vec[i].bit, (unsigned int *)int_status))
2510 			irq_vec[i].handler(it6505);
2511 	}
2512 
2513 unlock:
2514 	mutex_unlock(&it6505->extcon_lock);
2515 
2516 	return IRQ_HANDLED;
2517 }
2518 
2519 static int it6505_poweron(struct it6505 *it6505)
2520 {
2521 	struct device *dev = &it6505->client->dev;
2522 	struct it6505_platform_data *pdata = &it6505->pdata;
2523 	int err;
2524 
2525 	DRM_DEV_DEBUG_DRIVER(dev, "it6505 start powered on");
2526 
2527 	if (it6505->powered) {
2528 		DRM_DEV_DEBUG_DRIVER(dev, "it6505 already powered on");
2529 		return 0;
2530 	}
2531 
2532 	if (pdata->pwr18) {
2533 		err = regulator_enable(pdata->pwr18);
2534 		if (err) {
2535 			DRM_DEV_DEBUG_DRIVER(dev, "Failed to enable VDD18: %d",
2536 					     err);
2537 			return err;
2538 		}
2539 	}
2540 
2541 	if (pdata->ovdd) {
2542 		/* time interval between IVDD and OVDD at least be 1ms */
2543 		usleep_range(1000, 2000);
2544 		err = regulator_enable(pdata->ovdd);
2545 		if (err) {
2546 			regulator_disable(pdata->pwr18);
2547 			return err;
2548 		}
2549 	}
2550 	/* time interval between OVDD and SYSRSTN at least be 10ms */
2551 	if (pdata->gpiod_reset) {
2552 		usleep_range(10000, 20000);
2553 		gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
2554 		usleep_range(1000, 2000);
2555 		gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
2556 		usleep_range(10000, 20000);
2557 	}
2558 
2559 	it6505_reset_logic(it6505);
2560 	it6505_int_mask_enable(it6505);
2561 	it6505_init(it6505);
2562 	it6505_lane_off(it6505);
2563 
2564 	it6505->powered = true;
2565 
2566 	return 0;
2567 }
2568 
2569 static int it6505_poweroff(struct it6505 *it6505)
2570 {
2571 	struct device *dev = &it6505->client->dev;
2572 	struct it6505_platform_data *pdata = &it6505->pdata;
2573 	int err;
2574 
2575 	DRM_DEV_DEBUG_DRIVER(dev, "it6505 start power off");
2576 
2577 	if (!it6505->powered) {
2578 		DRM_DEV_DEBUG_DRIVER(dev, "power had been already off");
2579 		return 0;
2580 	}
2581 
2582 	if (pdata->gpiod_reset)
2583 		gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
2584 
2585 	if (pdata->pwr18) {
2586 		err = regulator_disable(pdata->pwr18);
2587 		if (err)
2588 			return err;
2589 	}
2590 
2591 	if (pdata->ovdd) {
2592 		err = regulator_disable(pdata->ovdd);
2593 		if (err)
2594 			return err;
2595 	}
2596 
2597 	it6505->powered = false;
2598 	it6505->sink_count = 0;
2599 
2600 	return 0;
2601 }
2602 
2603 static enum drm_connector_status it6505_detect(struct it6505 *it6505)
2604 {
2605 	struct device *dev = &it6505->client->dev;
2606 	enum drm_connector_status status = connector_status_disconnected;
2607 	int dp_sink_count;
2608 
2609 	DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d powered:%d",
2610 			     it6505->sink_count, it6505->powered);
2611 
2612 	mutex_lock(&it6505->mode_lock);
2613 
2614 	if (!it6505->powered)
2615 		goto unlock;
2616 
2617 	if (it6505->enable_drv_hold) {
2618 		status = it6505_get_sink_hpd_status(it6505) ?
2619 					connector_status_connected :
2620 					connector_status_disconnected;
2621 		goto unlock;
2622 	}
2623 
2624 	if (it6505_get_sink_hpd_status(it6505)) {
2625 		it6505_aux_on(it6505);
2626 		it6505_drm_dp_link_probe(&it6505->aux, &it6505->link);
2627 		it6505_drm_dp_link_power_up(&it6505->aux, &it6505->link);
2628 		it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2629 
2630 		if (it6505->dpcd[0] == 0) {
2631 			it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd,
2632 					ARRAY_SIZE(it6505->dpcd));
2633 			it6505_variable_config(it6505);
2634 			it6505_parse_link_capabilities(it6505);
2635 		}
2636 
2637 		dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT);
2638 		it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count);
2639 		DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d branch:%d",
2640 				     it6505->sink_count, it6505->branch_device);
2641 
2642 		if (it6505->branch_device) {
2643 			status = (it6505->sink_count != 0) ?
2644 				 connector_status_connected :
2645 				 connector_status_disconnected;
2646 		} else {
2647 			status = connector_status_connected;
2648 		}
2649 	} else {
2650 		it6505->sink_count = 0;
2651 		memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2652 	}
2653 
2654 unlock:
2655 	if (it6505->connector_status != status) {
2656 		it6505->connector_status = status;
2657 		it6505_plugged_status_to_codec(it6505);
2658 	}
2659 
2660 	mutex_unlock(&it6505->mode_lock);
2661 
2662 	return status;
2663 }
2664 
2665 static int it6505_extcon_notifier(struct notifier_block *self,
2666 				  unsigned long event, void *ptr)
2667 {
2668 	struct it6505 *it6505 = container_of(self, struct it6505, event_nb);
2669 
2670 	schedule_work(&it6505->extcon_wq);
2671 	return NOTIFY_DONE;
2672 }
2673 
2674 static void it6505_extcon_work(struct work_struct *work)
2675 {
2676 	struct it6505 *it6505 = container_of(work, struct it6505, extcon_wq);
2677 	struct device *dev = &it6505->client->dev;
2678 	int state = extcon_get_state(it6505->extcon, EXTCON_DISP_DP);
2679 	unsigned int pwroffretry = 0;
2680 
2681 	if (it6505->enable_drv_hold)
2682 		return;
2683 
2684 	mutex_lock(&it6505->extcon_lock);
2685 
2686 	DRM_DEV_DEBUG_DRIVER(dev, "EXTCON_DISP_DP = 0x%02x", state);
2687 	if (state > 0) {
2688 		DRM_DEV_DEBUG_DRIVER(dev, "start to power on");
2689 		msleep(100);
2690 		it6505_poweron(it6505);
2691 	} else {
2692 		DRM_DEV_DEBUG_DRIVER(dev, "start to power off");
2693 		while (it6505_poweroff(it6505) && pwroffretry++ < 5) {
2694 			DRM_DEV_DEBUG_DRIVER(dev, "power off fail %d times",
2695 					     pwroffretry);
2696 		}
2697 
2698 		drm_helper_hpd_irq_event(it6505->bridge.dev);
2699 		memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2700 		DRM_DEV_DEBUG_DRIVER(dev, "power off it6505 success!");
2701 	}
2702 
2703 	mutex_unlock(&it6505->extcon_lock);
2704 }
2705 
2706 static int it6505_use_notifier_module(struct it6505 *it6505)
2707 {
2708 	int ret;
2709 	struct device *dev = &it6505->client->dev;
2710 
2711 	it6505->event_nb.notifier_call = it6505_extcon_notifier;
2712 	INIT_WORK(&it6505->extcon_wq, it6505_extcon_work);
2713 	ret = devm_extcon_register_notifier(&it6505->client->dev,
2714 					    it6505->extcon, EXTCON_DISP_DP,
2715 					    &it6505->event_nb);
2716 	if (ret) {
2717 		dev_err(dev, "failed to register notifier for DP");
2718 		return ret;
2719 	}
2720 
2721 	schedule_work(&it6505->extcon_wq);
2722 
2723 	return 0;
2724 }
2725 
2726 static void it6505_remove_notifier_module(struct it6505 *it6505)
2727 {
2728 	if (it6505->extcon) {
2729 		devm_extcon_unregister_notifier(&it6505->client->dev,
2730 						it6505->extcon,	EXTCON_DISP_DP,
2731 						&it6505->event_nb);
2732 
2733 		flush_work(&it6505->extcon_wq);
2734 	}
2735 }
2736 
2737 static void __maybe_unused it6505_delayed_audio(struct work_struct *work)
2738 {
2739 	struct it6505 *it6505 = container_of(work, struct it6505,
2740 					     delayed_audio.work);
2741 
2742 	DRM_DEV_DEBUG_DRIVER(&it6505->client->dev, "start");
2743 
2744 	if (!it6505->powered)
2745 		return;
2746 
2747 	if (!it6505->enable_drv_hold)
2748 		it6505_enable_audio(it6505);
2749 }
2750 
2751 static int __maybe_unused it6505_audio_setup_hw_params(struct it6505 *it6505,
2752 						       struct hdmi_codec_params
2753 						       *params)
2754 {
2755 	struct device *dev = &it6505->client->dev;
2756 	int i = 0;
2757 
2758 	DRM_DEV_DEBUG_DRIVER(dev, "%s %d Hz, %d bit, %d channels\n", __func__,
2759 			     params->sample_rate, params->sample_width,
2760 			     params->cea.channels);
2761 
2762 	if (!it6505->bridge.encoder)
2763 		return -ENODEV;
2764 
2765 	if (params->cea.channels <= 1 || params->cea.channels > 8) {
2766 		DRM_DEV_DEBUG_DRIVER(dev, "channel number: %d not support",
2767 				     it6505->audio.channel_count);
2768 		return -EINVAL;
2769 	}
2770 
2771 	it6505->audio.channel_count = params->cea.channels;
2772 
2773 	while (i < ARRAY_SIZE(audio_sample_rate_map) &&
2774 	       params->sample_rate !=
2775 		       audio_sample_rate_map[i].sample_rate_value) {
2776 		i++;
2777 	}
2778 	if (i == ARRAY_SIZE(audio_sample_rate_map)) {
2779 		DRM_DEV_DEBUG_DRIVER(dev, "sample rate: %d Hz not support",
2780 				     params->sample_rate);
2781 		return -EINVAL;
2782 	}
2783 	it6505->audio.sample_rate = audio_sample_rate_map[i].rate;
2784 
2785 	switch (params->sample_width) {
2786 	case 16:
2787 		it6505->audio.word_length = WORD_LENGTH_16BIT;
2788 		break;
2789 	case 18:
2790 		it6505->audio.word_length = WORD_LENGTH_18BIT;
2791 		break;
2792 	case 20:
2793 		it6505->audio.word_length = WORD_LENGTH_20BIT;
2794 		break;
2795 	case 24:
2796 	case 32:
2797 		it6505->audio.word_length = WORD_LENGTH_24BIT;
2798 		break;
2799 	default:
2800 		DRM_DEV_DEBUG_DRIVER(dev, "wordlength: %d bit not support",
2801 				     params->sample_width);
2802 		return -EINVAL;
2803 	}
2804 
2805 	return 0;
2806 }
2807 
2808 static void __maybe_unused it6505_audio_shutdown(struct device *dev, void *data)
2809 {
2810 	struct it6505 *it6505 = dev_get_drvdata(dev);
2811 
2812 	if (it6505->powered)
2813 		it6505_disable_audio(it6505);
2814 }
2815 
2816 static int __maybe_unused it6505_audio_hook_plugged_cb(struct device *dev,
2817 						       void *data,
2818 						       hdmi_codec_plugged_cb fn,
2819 						       struct device *codec_dev)
2820 {
2821 	struct it6505 *it6505 = data;
2822 
2823 	it6505->plugged_cb = fn;
2824 	it6505->codec_dev = codec_dev;
2825 	it6505_plugged_status_to_codec(it6505);
2826 
2827 	return 0;
2828 }
2829 
2830 static inline struct it6505 *bridge_to_it6505(struct drm_bridge *bridge)
2831 {
2832 	return container_of(bridge, struct it6505, bridge);
2833 }
2834 
2835 static int it6505_bridge_attach(struct drm_bridge *bridge,
2836 				enum drm_bridge_attach_flags flags)
2837 {
2838 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2839 	struct device *dev = &it6505->client->dev;
2840 	int ret;
2841 
2842 	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
2843 		DRM_ERROR("DRM_BRIDGE_ATTACH_NO_CONNECTOR must be supplied");
2844 		return -EINVAL;
2845 	}
2846 
2847 	if (!bridge->encoder) {
2848 		dev_err(dev, "Parent encoder object not found");
2849 		return -ENODEV;
2850 	}
2851 
2852 	/* Register aux channel */
2853 	it6505->aux.name = "DP-AUX";
2854 	it6505->aux.dev = dev;
2855 	it6505->aux.drm_dev = bridge->dev;
2856 	it6505->aux.transfer = it6505_aux_transfer;
2857 
2858 	ret = drm_dp_aux_register(&it6505->aux);
2859 
2860 	if (ret < 0) {
2861 		dev_err(dev, "Failed to register aux: %d", ret);
2862 		return ret;
2863 	}
2864 
2865 	if (it6505->extcon) {
2866 		ret = it6505_use_notifier_module(it6505);
2867 		if (ret < 0) {
2868 			dev_err(dev, "use notifier module failed");
2869 			return ret;
2870 		}
2871 	}
2872 
2873 	return 0;
2874 }
2875 
2876 static void it6505_bridge_detach(struct drm_bridge *bridge)
2877 {
2878 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2879 
2880 	flush_work(&it6505->link_works);
2881 	it6505_remove_notifier_module(it6505);
2882 }
2883 
2884 static enum drm_mode_status
2885 it6505_bridge_mode_valid(struct drm_bridge *bridge,
2886 			 const struct drm_display_info *info,
2887 			 const struct drm_display_mode *mode)
2888 {
2889 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2890 
2891 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2892 		return MODE_NO_INTERLACE;
2893 
2894 	if (mode->clock > DPI_PIXEL_CLK_MAX)
2895 		return MODE_CLOCK_HIGH;
2896 
2897 	it6505->video_info.clock = mode->clock;
2898 
2899 	return MODE_OK;
2900 }
2901 
2902 static void it6505_bridge_atomic_enable(struct drm_bridge *bridge,
2903 					struct drm_bridge_state *old_state)
2904 {
2905 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2906 	struct device *dev = &it6505->client->dev;
2907 	struct drm_atomic_state *state = old_state->base.state;
2908 	struct hdmi_avi_infoframe frame;
2909 	struct drm_crtc_state *crtc_state;
2910 	struct drm_connector_state *conn_state;
2911 	struct drm_display_mode *mode;
2912 	struct drm_connector *connector;
2913 	int ret;
2914 
2915 	DRM_DEV_DEBUG_DRIVER(dev, "start");
2916 
2917 	connector = drm_atomic_get_new_connector_for_encoder(state,
2918 							     bridge->encoder);
2919 
2920 	if (WARN_ON(!connector))
2921 		return;
2922 
2923 	conn_state = drm_atomic_get_new_connector_state(state, connector);
2924 
2925 	if (WARN_ON(!conn_state))
2926 		return;
2927 
2928 	crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc);
2929 
2930 	if (WARN_ON(!crtc_state))
2931 		return;
2932 
2933 	mode = &crtc_state->adjusted_mode;
2934 
2935 	if (WARN_ON(!mode))
2936 		return;
2937 
2938 	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
2939 						       connector,
2940 						       mode);
2941 	if (ret)
2942 		dev_err(dev, "Failed to setup AVI infoframe: %d", ret);
2943 
2944 	it6505_update_video_parameter(it6505, mode);
2945 
2946 	ret = it6505_send_video_infoframe(it6505, &frame);
2947 
2948 	if (ret)
2949 		dev_err(dev, "Failed to send AVI infoframe: %d", ret);
2950 
2951 	it6505_int_mask_enable(it6505);
2952 	it6505_video_reset(it6505);
2953 }
2954 
2955 static void it6505_bridge_atomic_disable(struct drm_bridge *bridge,
2956 					 struct drm_bridge_state *old_state)
2957 {
2958 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2959 	struct device *dev = &it6505->client->dev;
2960 
2961 	DRM_DEV_DEBUG_DRIVER(dev, "start");
2962 
2963 	if (it6505->powered)
2964 		it6505_video_disable(it6505);
2965 }
2966 
2967 static enum drm_connector_status
2968 it6505_bridge_detect(struct drm_bridge *bridge)
2969 {
2970 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2971 
2972 	return it6505_detect(it6505);
2973 }
2974 
2975 static struct edid *it6505_bridge_get_edid(struct drm_bridge *bridge,
2976 					   struct drm_connector *connector)
2977 {
2978 	struct it6505 *it6505 = bridge_to_it6505(bridge);
2979 	struct device *dev = &it6505->client->dev;
2980 	struct edid *edid;
2981 
2982 	edid = drm_do_get_edid(connector, it6505_get_edid_block, it6505);
2983 
2984 	if (!edid) {
2985 		DRM_DEV_DEBUG_DRIVER(dev, "failed to get edid!");
2986 		return NULL;
2987 	}
2988 
2989 	return edid;
2990 }
2991 
2992 static const struct drm_bridge_funcs it6505_bridge_funcs = {
2993 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
2994 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
2995 	.atomic_reset = drm_atomic_helper_bridge_reset,
2996 	.attach = it6505_bridge_attach,
2997 	.detach = it6505_bridge_detach,
2998 	.mode_valid = it6505_bridge_mode_valid,
2999 	.atomic_enable = it6505_bridge_atomic_enable,
3000 	.atomic_disable = it6505_bridge_atomic_disable,
3001 	.detect = it6505_bridge_detect,
3002 	.get_edid = it6505_bridge_get_edid,
3003 };
3004 
3005 static __maybe_unused int it6505_bridge_resume(struct device *dev)
3006 {
3007 	struct it6505 *it6505 = dev_get_drvdata(dev);
3008 
3009 	return it6505_poweron(it6505);
3010 }
3011 
3012 static __maybe_unused int it6505_bridge_suspend(struct device *dev)
3013 {
3014 	struct it6505 *it6505 = dev_get_drvdata(dev);
3015 
3016 	return it6505_poweroff(it6505);
3017 }
3018 
3019 static SIMPLE_DEV_PM_OPS(it6505_bridge_pm_ops, it6505_bridge_suspend,
3020 			 it6505_bridge_resume);
3021 
3022 static int it6505_init_pdata(struct it6505 *it6505)
3023 {
3024 	struct it6505_platform_data *pdata = &it6505->pdata;
3025 	struct device *dev = &it6505->client->dev;
3026 
3027 	/* 1.0V digital core power regulator  */
3028 	pdata->pwr18 = devm_regulator_get(dev, "pwr18");
3029 	if (IS_ERR(pdata->pwr18)) {
3030 		dev_err(dev, "pwr18 regulator not found");
3031 		return PTR_ERR(pdata->pwr18);
3032 	}
3033 
3034 	pdata->ovdd = devm_regulator_get(dev, "ovdd");
3035 	if (IS_ERR(pdata->ovdd)) {
3036 		dev_err(dev, "ovdd regulator not found");
3037 		return PTR_ERR(pdata->ovdd);
3038 	}
3039 
3040 	pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
3041 	if (IS_ERR(pdata->gpiod_reset)) {
3042 		dev_err(dev, "gpiod_reset gpio not found");
3043 		return PTR_ERR(pdata->gpiod_reset);
3044 	}
3045 
3046 	return 0;
3047 }
3048 
3049 static void it6505_parse_dt(struct it6505 *it6505)
3050 {
3051 	struct device *dev = &it6505->client->dev;
3052 	u32 *afe_setting = &it6505->afe_setting;
3053 
3054 	it6505->lane_swap_disabled =
3055 		device_property_read_bool(dev, "no-laneswap");
3056 
3057 	if (it6505->lane_swap_disabled)
3058 		it6505->lane_swap = false;
3059 
3060 	if (device_property_read_u32(dev, "afe-setting", afe_setting) == 0) {
3061 		if (*afe_setting >= ARRAY_SIZE(afe_setting_table)) {
3062 			dev_err(dev, "afe setting error, use default");
3063 			*afe_setting = 0;
3064 		}
3065 	} else {
3066 		*afe_setting = 0;
3067 	}
3068 	DRM_DEV_DEBUG_DRIVER(dev, "using afe_setting: %d", *afe_setting);
3069 }
3070 
3071 static ssize_t receive_timing_debugfs_show(struct file *file, char __user *buf,
3072 					   size_t len, loff_t *ppos)
3073 {
3074 	struct it6505 *it6505 = file->private_data;
3075 	struct drm_display_mode *vid = &it6505->video_info;
3076 	u8 read_buf[READ_BUFFER_SIZE];
3077 	u8 *str = read_buf, *end = read_buf + READ_BUFFER_SIZE;
3078 	ssize_t ret, count;
3079 
3080 	if (!it6505)
3081 		return -ENODEV;
3082 
3083 	it6505_calc_video_info(it6505);
3084 	str += scnprintf(str, end - str, "---video timing---\n");
3085 	str += scnprintf(str, end - str, "PCLK:%d.%03dMHz\n",
3086 			 vid->clock / 1000, vid->clock % 1000);
3087 	str += scnprintf(str, end - str, "HTotal:%d\n", vid->htotal);
3088 	str += scnprintf(str, end - str, "HActive:%d\n", vid->hdisplay);
3089 	str += scnprintf(str, end - str, "HFrontPorch:%d\n",
3090 			 vid->hsync_start - vid->hdisplay);
3091 	str += scnprintf(str, end - str, "HSyncWidth:%d\n",
3092 			 vid->hsync_end - vid->hsync_start);
3093 	str += scnprintf(str, end - str, "HBackPorch:%d\n",
3094 			 vid->htotal - vid->hsync_end);
3095 	str += scnprintf(str, end - str, "VTotal:%d\n", vid->vtotal);
3096 	str += scnprintf(str, end - str, "VActive:%d\n", vid->vdisplay);
3097 	str += scnprintf(str, end - str, "VFrontPorch:%d\n",
3098 			 vid->vsync_start - vid->vdisplay);
3099 	str += scnprintf(str, end - str, "VSyncWidth:%d\n",
3100 			 vid->vsync_end - vid->vsync_start);
3101 	str += scnprintf(str, end - str, "VBackPorch:%d\n",
3102 			 vid->vtotal - vid->vsync_end);
3103 
3104 	count = str - read_buf;
3105 	ret = simple_read_from_buffer(buf, len, ppos, read_buf, count);
3106 
3107 	return ret;
3108 }
3109 
3110 static int force_power_on_off_debugfs_write(void *data, u64 value)
3111 {
3112 	struct it6505 *it6505 = data;
3113 
3114 	if (!it6505)
3115 		return -ENODEV;
3116 
3117 	if (value)
3118 		it6505_poweron(it6505);
3119 	else
3120 		it6505_poweroff(it6505);
3121 
3122 	return 0;
3123 }
3124 
3125 static int enable_drv_hold_debugfs_show(void *data, u64 *buf)
3126 {
3127 	struct it6505 *it6505 = data;
3128 
3129 	if (!it6505)
3130 		return -ENODEV;
3131 
3132 	*buf = it6505->enable_drv_hold;
3133 
3134 	return 0;
3135 }
3136 
3137 static int enable_drv_hold_debugfs_write(void *data, u64 drv_hold)
3138 {
3139 	struct it6505 *it6505 = data;
3140 
3141 	if (!it6505)
3142 		return -ENODEV;
3143 
3144 	it6505->enable_drv_hold = drv_hold;
3145 
3146 	if (it6505->enable_drv_hold) {
3147 		it6505_int_mask_disable(it6505);
3148 	} else {
3149 		it6505_clear_int(it6505);
3150 		it6505_int_mask_enable(it6505);
3151 
3152 		if (it6505->powered) {
3153 			it6505->connector_status =
3154 					it6505_get_sink_hpd_status(it6505) ?
3155 					connector_status_connected :
3156 					connector_status_disconnected;
3157 		} else {
3158 			it6505->connector_status =
3159 					connector_status_disconnected;
3160 		}
3161 	}
3162 
3163 	return 0;
3164 }
3165 
3166 static const struct file_operations receive_timing_fops = {
3167 	.owner = THIS_MODULE,
3168 	.open = simple_open,
3169 	.read = receive_timing_debugfs_show,
3170 	.llseek = default_llseek,
3171 };
3172 
3173 DEFINE_DEBUGFS_ATTRIBUTE(fops_force_power, NULL,
3174 			 force_power_on_off_debugfs_write, "%llu\n");
3175 
3176 DEFINE_DEBUGFS_ATTRIBUTE(fops_enable_drv_hold, enable_drv_hold_debugfs_show,
3177 			 enable_drv_hold_debugfs_write, "%llu\n");
3178 
3179 static const struct debugfs_entries debugfs_entry[] = {
3180 	{ "receive_timing", &receive_timing_fops },
3181 	{ "force_power_on_off", &fops_force_power },
3182 	{ "enable_drv_hold", &fops_enable_drv_hold },
3183 	{ NULL, NULL },
3184 };
3185 
3186 static void debugfs_create_files(struct it6505 *it6505)
3187 {
3188 	int i = 0;
3189 
3190 	while (debugfs_entry[i].name && debugfs_entry[i].fops) {
3191 		debugfs_create_file(debugfs_entry[i].name, 0644,
3192 				    it6505->debugfs, it6505,
3193 				    debugfs_entry[i].fops);
3194 		i++;
3195 	}
3196 }
3197 
3198 static void debugfs_init(struct it6505 *it6505)
3199 {
3200 	struct device *dev = &it6505->client->dev;
3201 
3202 	it6505->debugfs = debugfs_create_dir(DEBUGFS_DIR_NAME, NULL);
3203 
3204 	if (IS_ERR(it6505->debugfs)) {
3205 		dev_err(dev, "failed to create debugfs root");
3206 		return;
3207 	}
3208 
3209 	debugfs_create_files(it6505);
3210 }
3211 
3212 static void it6505_debugfs_remove(struct it6505 *it6505)
3213 {
3214 	debugfs_remove_recursive(it6505->debugfs);
3215 }
3216 
3217 static void it6505_shutdown(struct i2c_client *client)
3218 {
3219 	struct it6505 *it6505 = dev_get_drvdata(&client->dev);
3220 
3221 	if (it6505->powered)
3222 		it6505_lane_off(it6505);
3223 }
3224 
3225 static int it6505_i2c_probe(struct i2c_client *client,
3226 			    const struct i2c_device_id *id)
3227 {
3228 	struct it6505 *it6505;
3229 	struct device *dev = &client->dev;
3230 	struct extcon_dev *extcon;
3231 	int err, intp_irq;
3232 
3233 	it6505 = devm_kzalloc(&client->dev, sizeof(*it6505), GFP_KERNEL);
3234 	if (!it6505)
3235 		return -ENOMEM;
3236 
3237 	mutex_init(&it6505->extcon_lock);
3238 	mutex_init(&it6505->mode_lock);
3239 	mutex_init(&it6505->aux_lock);
3240 
3241 	it6505->bridge.of_node = client->dev.of_node;
3242 	it6505->connector_status = connector_status_disconnected;
3243 	it6505->client = client;
3244 	i2c_set_clientdata(client, it6505);
3245 
3246 	/* get extcon device from DTS */
3247 	extcon = extcon_get_edev_by_phandle(dev, 0);
3248 	if (PTR_ERR(extcon) == -EPROBE_DEFER)
3249 		return -EPROBE_DEFER;
3250 	if (IS_ERR(extcon)) {
3251 		dev_err(dev, "can not get extcon device!");
3252 		return PTR_ERR(extcon);
3253 	}
3254 
3255 	it6505->extcon = extcon;
3256 
3257 	it6505->regmap = devm_regmap_init_i2c(client, &it6505_regmap_config);
3258 	if (IS_ERR(it6505->regmap)) {
3259 		dev_err(dev, "regmap i2c init failed");
3260 		err = PTR_ERR(it6505->regmap);
3261 		return err;
3262 	}
3263 
3264 	err = it6505_init_pdata(it6505);
3265 	if (err) {
3266 		dev_err(dev, "Failed to initialize pdata: %d", err);
3267 		return err;
3268 	}
3269 
3270 	it6505_parse_dt(it6505);
3271 
3272 	intp_irq = client->irq;
3273 
3274 	if (!intp_irq) {
3275 		dev_err(dev, "Failed to get INTP IRQ");
3276 		err = -ENODEV;
3277 		return err;
3278 	}
3279 
3280 	err = devm_request_threaded_irq(&client->dev, intp_irq, NULL,
3281 					it6505_int_threaded_handler,
3282 					IRQF_TRIGGER_LOW | IRQF_ONESHOT,
3283 					"it6505-intp", it6505);
3284 	if (err) {
3285 		dev_err(dev, "Failed to request INTP threaded IRQ: %d", err);
3286 		return err;
3287 	}
3288 
3289 	INIT_WORK(&it6505->link_works, it6505_link_training_work);
3290 	INIT_WORK(&it6505->hdcp_wait_ksv_list, it6505_hdcp_wait_ksv_list);
3291 	INIT_DELAYED_WORK(&it6505->hdcp_work, it6505_hdcp_work);
3292 	init_completion(&it6505->wait_edid_complete);
3293 	memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
3294 	it6505->powered = false;
3295 	it6505->enable_drv_hold = DEFAULT_DRV_HOLD;
3296 
3297 	if (DEFAULT_PWR_ON)
3298 		it6505_poweron(it6505);
3299 
3300 	DRM_DEV_DEBUG_DRIVER(dev, "it6505 device name: %s", dev_name(dev));
3301 	debugfs_init(it6505);
3302 
3303 	it6505->bridge.funcs = &it6505_bridge_funcs;
3304 	it6505->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
3305 	it6505->bridge.ops = DRM_BRIDGE_OP_DETECT | DRM_BRIDGE_OP_EDID |
3306 			     DRM_BRIDGE_OP_HPD;
3307 	drm_bridge_add(&it6505->bridge);
3308 
3309 	return 0;
3310 }
3311 
3312 static int it6505_i2c_remove(struct i2c_client *client)
3313 {
3314 	struct it6505 *it6505 = i2c_get_clientdata(client);
3315 
3316 	drm_bridge_remove(&it6505->bridge);
3317 	drm_dp_aux_unregister(&it6505->aux);
3318 	it6505_debugfs_remove(it6505);
3319 	it6505_poweroff(it6505);
3320 
3321 	return 0;
3322 }
3323 
3324 static const struct i2c_device_id it6505_id[] = {
3325 	{ "it6505", 0 },
3326 	{ }
3327 };
3328 
3329 MODULE_DEVICE_TABLE(i2c, it6505_id);
3330 
3331 static const struct of_device_id it6505_of_match[] = {
3332 	{ .compatible = "ite,it6505" },
3333 	{ }
3334 };
3335 
3336 static struct i2c_driver it6505_i2c_driver = {
3337 	.driver = {
3338 		.name = "it6505",
3339 		.of_match_table = it6505_of_match,
3340 		.pm = &it6505_bridge_pm_ops,
3341 	},
3342 	.probe = it6505_i2c_probe,
3343 	.remove = it6505_i2c_remove,
3344 	.shutdown = it6505_shutdown,
3345 	.id_table = it6505_id,
3346 };
3347 
3348 module_i2c_driver(it6505_i2c_driver);
3349 
3350 MODULE_AUTHOR("Allen Chen <allen.chen@ite.com.tw>");
3351 MODULE_DESCRIPTION("IT6505 DisplayPort Transmitter driver");
3352 MODULE_LICENSE("GPL v2");
3353