18bdfc5daSXin Ji // SPDX-License-Identifier: GPL-2.0-only
28bdfc5daSXin Ji /*
38bdfc5daSXin Ji  * Copyright(c) 2020, Analogix Semiconductor. All rights reserved.
48bdfc5daSXin Ji  *
58bdfc5daSXin Ji  */
68bdfc5daSXin Ji #include <linux/gcd.h>
78bdfc5daSXin Ji #include <linux/gpio/consumer.h>
88bdfc5daSXin Ji #include <linux/i2c.h>
98bdfc5daSXin Ji #include <linux/interrupt.h>
108bdfc5daSXin Ji #include <linux/iopoll.h>
118bdfc5daSXin Ji #include <linux/kernel.h>
128bdfc5daSXin Ji #include <linux/module.h>
138bdfc5daSXin Ji #include <linux/mutex.h>
1460487584SPi-Hsun Shih #include <linux/pm_runtime.h>
156c744983SHsin-Yi Wang #include <linux/regulator/consumer.h>
168bdfc5daSXin Ji #include <linux/slab.h>
178bdfc5daSXin Ji #include <linux/types.h>
188bdfc5daSXin Ji #include <linux/workqueue.h>
198bdfc5daSXin Ji 
208bdfc5daSXin Ji #include <linux/of_gpio.h>
218bdfc5daSXin Ji #include <linux/of_graph.h>
228bdfc5daSXin Ji #include <linux/of_platform.h>
238bdfc5daSXin Ji 
24da68386dSThomas Zimmermann #include <drm/display/drm_dp_aux_bus.h>
25da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
266a99099fSThomas Zimmermann #include <drm/display/drm_hdcp_helper.h>
278bdfc5daSXin Ji #include <drm/drm_atomic_helper.h>
288bdfc5daSXin Ji #include <drm/drm_bridge.h>
298bdfc5daSXin Ji #include <drm/drm_crtc_helper.h>
308bdfc5daSXin Ji #include <drm/drm_edid.h>
318bdfc5daSXin Ji #include <drm/drm_mipi_dsi.h>
328bdfc5daSXin Ji #include <drm/drm_of.h>
338bdfc5daSXin Ji #include <drm/drm_panel.h>
348bdfc5daSXin Ji #include <drm/drm_print.h>
358bdfc5daSXin Ji #include <drm/drm_probe_helper.h>
368bdfc5daSXin Ji 
37fd0310b6SXin Ji #include <media/v4l2-fwnode.h>
38566fef12SXin Ji #include <sound/hdmi-codec.h>
398bdfc5daSXin Ji #include <video/display_timing.h>
408bdfc5daSXin Ji 
418bdfc5daSXin Ji #include "anx7625.h"
428bdfc5daSXin Ji 
438bdfc5daSXin Ji /*
448bdfc5daSXin Ji  * There is a sync issue while access I2C register between AP(CPU) and
458bdfc5daSXin Ji  * internal firmware(OCM), to avoid the race condition, AP should access
468bdfc5daSXin Ji  * the reserved slave address before slave address occurs changes.
478bdfc5daSXin Ji  */
488bdfc5daSXin Ji static int i2c_access_workaround(struct anx7625_data *ctx,
498bdfc5daSXin Ji 				 struct i2c_client *client)
508bdfc5daSXin Ji {
518bdfc5daSXin Ji 	u8 offset;
528bdfc5daSXin Ji 	struct device *dev = &client->dev;
538bdfc5daSXin Ji 	int ret;
548bdfc5daSXin Ji 
558bdfc5daSXin Ji 	if (client == ctx->last_client)
568bdfc5daSXin Ji 		return 0;
578bdfc5daSXin Ji 
588bdfc5daSXin Ji 	ctx->last_client = client;
598bdfc5daSXin Ji 
608bdfc5daSXin Ji 	if (client == ctx->i2c.tcpc_client)
618bdfc5daSXin Ji 		offset = RSVD_00_ADDR;
628bdfc5daSXin Ji 	else if (client == ctx->i2c.tx_p0_client)
638bdfc5daSXin Ji 		offset = RSVD_D1_ADDR;
648bdfc5daSXin Ji 	else if (client == ctx->i2c.tx_p1_client)
658bdfc5daSXin Ji 		offset = RSVD_60_ADDR;
668bdfc5daSXin Ji 	else if (client == ctx->i2c.rx_p0_client)
678bdfc5daSXin Ji 		offset = RSVD_39_ADDR;
688bdfc5daSXin Ji 	else if (client == ctx->i2c.rx_p1_client)
698bdfc5daSXin Ji 		offset = RSVD_7F_ADDR;
708bdfc5daSXin Ji 	else
718bdfc5daSXin Ji 		offset = RSVD_00_ADDR;
728bdfc5daSXin Ji 
738bdfc5daSXin Ji 	ret = i2c_smbus_write_byte_data(client, offset, 0x00);
748bdfc5daSXin Ji 	if (ret < 0)
758bdfc5daSXin Ji 		DRM_DEV_ERROR(dev,
768bdfc5daSXin Ji 			      "fail to access i2c id=%x\n:%x",
778bdfc5daSXin Ji 			      client->addr, offset);
788bdfc5daSXin Ji 
798bdfc5daSXin Ji 	return ret;
808bdfc5daSXin Ji }
818bdfc5daSXin Ji 
828bdfc5daSXin Ji static int anx7625_reg_read(struct anx7625_data *ctx,
838bdfc5daSXin Ji 			    struct i2c_client *client, u8 reg_addr)
848bdfc5daSXin Ji {
858bdfc5daSXin Ji 	int ret;
868bdfc5daSXin Ji 	struct device *dev = &client->dev;
878bdfc5daSXin Ji 
888bdfc5daSXin Ji 	i2c_access_workaround(ctx, client);
898bdfc5daSXin Ji 
908bdfc5daSXin Ji 	ret = i2c_smbus_read_byte_data(client, reg_addr);
918bdfc5daSXin Ji 	if (ret < 0)
928bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "read i2c fail id=%x:%x\n",
938bdfc5daSXin Ji 			      client->addr, reg_addr);
948bdfc5daSXin Ji 
958bdfc5daSXin Ji 	return ret;
968bdfc5daSXin Ji }
978bdfc5daSXin Ji 
988bdfc5daSXin Ji static int anx7625_reg_block_read(struct anx7625_data *ctx,
998bdfc5daSXin Ji 				  struct i2c_client *client,
1008bdfc5daSXin Ji 				  u8 reg_addr, u8 len, u8 *buf)
1018bdfc5daSXin Ji {
1028bdfc5daSXin Ji 	int ret;
1038bdfc5daSXin Ji 	struct device *dev = &client->dev;
1048bdfc5daSXin Ji 
1058bdfc5daSXin Ji 	i2c_access_workaround(ctx, client);
1068bdfc5daSXin Ji 
1078bdfc5daSXin Ji 	ret = i2c_smbus_read_i2c_block_data(client, reg_addr, len, buf);
1088bdfc5daSXin Ji 	if (ret < 0)
1098bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "read i2c block fail id=%x:%x\n",
1108bdfc5daSXin Ji 			      client->addr, reg_addr);
1118bdfc5daSXin Ji 
1128bdfc5daSXin Ji 	return ret;
1138bdfc5daSXin Ji }
1148bdfc5daSXin Ji 
1158bdfc5daSXin Ji static int anx7625_reg_write(struct anx7625_data *ctx,
1168bdfc5daSXin Ji 			     struct i2c_client *client,
1178bdfc5daSXin Ji 			     u8 reg_addr, u8 reg_val)
1188bdfc5daSXin Ji {
1198bdfc5daSXin Ji 	int ret;
1208bdfc5daSXin Ji 	struct device *dev = &client->dev;
1218bdfc5daSXin Ji 
1228bdfc5daSXin Ji 	i2c_access_workaround(ctx, client);
1238bdfc5daSXin Ji 
1248bdfc5daSXin Ji 	ret = i2c_smbus_write_byte_data(client, reg_addr, reg_val);
1258bdfc5daSXin Ji 
1268bdfc5daSXin Ji 	if (ret < 0)
1278bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to write i2c id=%x\n:%x",
1288bdfc5daSXin Ji 			      client->addr, reg_addr);
1298bdfc5daSXin Ji 
1308bdfc5daSXin Ji 	return ret;
1318bdfc5daSXin Ji }
1328bdfc5daSXin Ji 
133548b512eSXin Ji static int anx7625_reg_block_write(struct anx7625_data *ctx,
134548b512eSXin Ji 				   struct i2c_client *client,
135548b512eSXin Ji 				   u8 reg_addr, u8 len, u8 *buf)
136548b512eSXin Ji {
137548b512eSXin Ji 	int ret;
138548b512eSXin Ji 	struct device *dev = &client->dev;
139548b512eSXin Ji 
140548b512eSXin Ji 	i2c_access_workaround(ctx, client);
141548b512eSXin Ji 
142548b512eSXin Ji 	ret = i2c_smbus_write_i2c_block_data(client, reg_addr, len, buf);
143548b512eSXin Ji 	if (ret < 0)
144548b512eSXin Ji 		dev_err(dev, "write i2c block failed id=%x\n:%x",
145548b512eSXin Ji 			client->addr, reg_addr);
146548b512eSXin Ji 
147548b512eSXin Ji 	return ret;
148548b512eSXin Ji }
149548b512eSXin Ji 
1508bdfc5daSXin Ji static int anx7625_write_or(struct anx7625_data *ctx,
1518bdfc5daSXin Ji 			    struct i2c_client *client,
1528bdfc5daSXin Ji 			    u8 offset, u8 mask)
1538bdfc5daSXin Ji {
1548bdfc5daSXin Ji 	int val;
1558bdfc5daSXin Ji 
1568bdfc5daSXin Ji 	val = anx7625_reg_read(ctx, client, offset);
1578bdfc5daSXin Ji 	if (val < 0)
1588bdfc5daSXin Ji 		return val;
1598bdfc5daSXin Ji 
1608bdfc5daSXin Ji 	return anx7625_reg_write(ctx, client, offset, (val | (mask)));
1618bdfc5daSXin Ji }
1628bdfc5daSXin Ji 
1638bdfc5daSXin Ji static int anx7625_write_and(struct anx7625_data *ctx,
1648bdfc5daSXin Ji 			     struct i2c_client *client,
1658bdfc5daSXin Ji 			     u8 offset, u8 mask)
1668bdfc5daSXin Ji {
1678bdfc5daSXin Ji 	int val;
1688bdfc5daSXin Ji 
1698bdfc5daSXin Ji 	val = anx7625_reg_read(ctx, client, offset);
1708bdfc5daSXin Ji 	if (val < 0)
1718bdfc5daSXin Ji 		return val;
1728bdfc5daSXin Ji 
1738bdfc5daSXin Ji 	return anx7625_reg_write(ctx, client, offset, (val & (mask)));
1748bdfc5daSXin Ji }
1758bdfc5daSXin Ji 
176566fef12SXin Ji static int anx7625_write_and_or(struct anx7625_data *ctx,
177566fef12SXin Ji 				struct i2c_client *client,
178566fef12SXin Ji 				u8 offset, u8 and_mask, u8 or_mask)
179566fef12SXin Ji {
180566fef12SXin Ji 	int val;
181566fef12SXin Ji 
182566fef12SXin Ji 	val = anx7625_reg_read(ctx, client, offset);
183566fef12SXin Ji 	if (val < 0)
184566fef12SXin Ji 		return val;
185566fef12SXin Ji 
186566fef12SXin Ji 	return anx7625_reg_write(ctx, client,
187566fef12SXin Ji 				 offset, (val & and_mask) | (or_mask));
188566fef12SXin Ji }
189566fef12SXin Ji 
190fd0310b6SXin Ji static int anx7625_config_bit_matrix(struct anx7625_data *ctx)
1918bdfc5daSXin Ji {
192fd0310b6SXin Ji 	int i, ret;
1938bdfc5daSXin Ji 
194fd0310b6SXin Ji 	ret = anx7625_write_or(ctx, ctx->i2c.tx_p2_client,
195fd0310b6SXin Ji 			       AUDIO_CONTROL_REGISTER, 0x80);
196fd0310b6SXin Ji 	for (i = 0; i < 13; i++)
197fd0310b6SXin Ji 		ret |= anx7625_reg_write(ctx, ctx->i2c.tx_p2_client,
198fd0310b6SXin Ji 					 VIDEO_BIT_MATRIX_12 + i,
199fd0310b6SXin Ji 					 0x18 + i);
2008bdfc5daSXin Ji 
201fd0310b6SXin Ji 	return ret;
2028bdfc5daSXin Ji }
2038bdfc5daSXin Ji 
2048bdfc5daSXin Ji static int anx7625_read_ctrl_status_p0(struct anx7625_data *ctx)
2058bdfc5daSXin Ji {
2068bdfc5daSXin Ji 	return anx7625_reg_read(ctx, ctx->i2c.rx_p0_client, AP_AUX_CTRL_STATUS);
2078bdfc5daSXin Ji }
2088bdfc5daSXin Ji 
2098bdfc5daSXin Ji static int wait_aux_op_finish(struct anx7625_data *ctx)
2108bdfc5daSXin Ji {
2118bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
2128bdfc5daSXin Ji 	int val;
2138bdfc5daSXin Ji 	int ret;
2148bdfc5daSXin Ji 
2158bdfc5daSXin Ji 	ret = readx_poll_timeout(anx7625_read_ctrl_status_p0,
2168bdfc5daSXin Ji 				 ctx, val,
2178bdfc5daSXin Ji 				 (!(val & AP_AUX_CTRL_OP_EN) || (val < 0)),
2188bdfc5daSXin Ji 				 2000,
2198bdfc5daSXin Ji 				 2000 * 150);
2208bdfc5daSXin Ji 	if (ret) {
2218bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "aux operation fail!\n");
2228bdfc5daSXin Ji 		return -EIO;
2238bdfc5daSXin Ji 	}
2248bdfc5daSXin Ji 
2258bdfc5daSXin Ji 	val = anx7625_reg_read(ctx, ctx->i2c.rx_p0_client,
2268bdfc5daSXin Ji 			       AP_AUX_CTRL_STATUS);
2278bdfc5daSXin Ji 	if (val < 0 || (val & 0x0F)) {
2288bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "aux status %02x\n", val);
2299a7e49bdSXin Ji 		return -EIO;
2308bdfc5daSXin Ji 	}
2318bdfc5daSXin Ji 
2329a7e49bdSXin Ji 	return 0;
2338bdfc5daSXin Ji }
2348bdfc5daSXin Ji 
235adca62ecSHsin-Yi Wang static int anx7625_aux_trans(struct anx7625_data *ctx, u8 op, u32 address,
236adca62ecSHsin-Yi Wang 			     u8 len, u8 *buf)
237cd1637c7SXin Ji {
238cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
239cd1637c7SXin Ji 	int ret;
240cd1637c7SXin Ji 	u8 addrh, addrm, addrl;
241cd1637c7SXin Ji 	u8 cmd;
242adca62ecSHsin-Yi Wang 	bool is_write = !(op & DP_AUX_I2C_READ);
243cd1637c7SXin Ji 
244adca62ecSHsin-Yi Wang 	if (len > DP_AUX_MAX_PAYLOAD_BYTES) {
245cd1637c7SXin Ji 		dev_err(dev, "exceed aux buffer len.\n");
246cd1637c7SXin Ji 		return -EINVAL;
247cd1637c7SXin Ji 	}
248cd1637c7SXin Ji 
249adca62ecSHsin-Yi Wang 	if (!len)
250adca62ecSHsin-Yi Wang 		return len;
251adca62ecSHsin-Yi Wang 
252cd1637c7SXin Ji 	addrl = address & 0xFF;
253cd1637c7SXin Ji 	addrm = (address >> 8) & 0xFF;
254cd1637c7SXin Ji 	addrh = (address >> 16) & 0xFF;
255cd1637c7SXin Ji 
256c0bbed90SHsin-Yi Wang 	if (!is_write)
257c0bbed90SHsin-Yi Wang 		op &= ~DP_AUX_I2C_MOT;
258548b512eSXin Ji 	cmd = DPCD_CMD(len, op);
259cd1637c7SXin Ji 
260cd1637c7SXin Ji 	/* Set command and length */
261cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
262cd1637c7SXin Ji 				AP_AUX_COMMAND, cmd);
263cd1637c7SXin Ji 
264cd1637c7SXin Ji 	/* Set aux access address */
265cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
266cd1637c7SXin Ji 				 AP_AUX_ADDR_7_0, addrl);
267cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
268cd1637c7SXin Ji 				 AP_AUX_ADDR_15_8, addrm);
269cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
270cd1637c7SXin Ji 				 AP_AUX_ADDR_19_16, addrh);
271cd1637c7SXin Ji 
272adca62ecSHsin-Yi Wang 	if (is_write)
273548b512eSXin Ji 		ret |= anx7625_reg_block_write(ctx, ctx->i2c.rx_p0_client,
274548b512eSXin Ji 					       AP_AUX_BUFF_START, len, buf);
275cd1637c7SXin Ji 	/* Enable aux access */
276cd1637c7SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
277cd1637c7SXin Ji 				AP_AUX_CTRL_STATUS, AP_AUX_CTRL_OP_EN);
278cd1637c7SXin Ji 
279cd1637c7SXin Ji 	if (ret < 0) {
280cd1637c7SXin Ji 		dev_err(dev, "cannot access aux related register.\n");
281cd1637c7SXin Ji 		return -EIO;
282cd1637c7SXin Ji 	}
283cd1637c7SXin Ji 
284cd1637c7SXin Ji 	ret = wait_aux_op_finish(ctx);
285adca62ecSHsin-Yi Wang 	if (ret < 0) {
286cd1637c7SXin Ji 		dev_err(dev, "aux IO error: wait aux op finish.\n");
287cd1637c7SXin Ji 		return ret;
288cd1637c7SXin Ji 	}
289cd1637c7SXin Ji 
290548b512eSXin Ji 	/* Write done */
291adca62ecSHsin-Yi Wang 	if (is_write)
292adca62ecSHsin-Yi Wang 		return len;
293548b512eSXin Ji 
294548b512eSXin Ji 	/* Read done, read out dpcd data */
295cd1637c7SXin Ji 	ret = anx7625_reg_block_read(ctx, ctx->i2c.rx_p0_client,
296cd1637c7SXin Ji 				     AP_AUX_BUFF_START, len, buf);
297cd1637c7SXin Ji 	if (ret < 0) {
298cd1637c7SXin Ji 		dev_err(dev, "read dpcd register failed\n");
299cd1637c7SXin Ji 		return -EIO;
300cd1637c7SXin Ji 	}
301cd1637c7SXin Ji 
302adca62ecSHsin-Yi Wang 	return len;
303cd1637c7SXin Ji }
304cd1637c7SXin Ji 
3058bdfc5daSXin Ji static int anx7625_video_mute_control(struct anx7625_data *ctx,
3068bdfc5daSXin Ji 				      u8 status)
3078bdfc5daSXin Ji {
3088bdfc5daSXin Ji 	int ret;
3098bdfc5daSXin Ji 
3108bdfc5daSXin Ji 	if (status) {
3118bdfc5daSXin Ji 		/* Set mute on flag */
3128bdfc5daSXin Ji 		ret = anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
3138bdfc5daSXin Ji 				       AP_AV_STATUS, AP_MIPI_MUTE);
3148bdfc5daSXin Ji 		/* Clear mipi RX en */
3158bdfc5daSXin Ji 		ret |= anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
3168bdfc5daSXin Ji 					 AP_AV_STATUS, (u8)~AP_MIPI_RX_EN);
3178bdfc5daSXin Ji 	} else {
3188bdfc5daSXin Ji 		/* Mute off flag */
3198bdfc5daSXin Ji 		ret = anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
3208bdfc5daSXin Ji 					AP_AV_STATUS, (u8)~AP_MIPI_MUTE);
3218bdfc5daSXin Ji 		/* Set MIPI RX EN */
3228bdfc5daSXin Ji 		ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
3238bdfc5daSXin Ji 					AP_AV_STATUS, AP_MIPI_RX_EN);
3248bdfc5daSXin Ji 	}
3258bdfc5daSXin Ji 
3268bdfc5daSXin Ji 	return ret;
3278bdfc5daSXin Ji }
3288bdfc5daSXin Ji 
3298bdfc5daSXin Ji /* Reduction of fraction a/b */
3308bdfc5daSXin Ji static void anx7625_reduction_of_a_fraction(unsigned long *a, unsigned long *b)
3318bdfc5daSXin Ji {
3328bdfc5daSXin Ji 	unsigned long gcd_num;
3338bdfc5daSXin Ji 	unsigned long tmp_a, tmp_b;
3348bdfc5daSXin Ji 	u32 i = 1;
3358bdfc5daSXin Ji 
3368bdfc5daSXin Ji 	gcd_num = gcd(*a, *b);
3378bdfc5daSXin Ji 	*a /= gcd_num;
3388bdfc5daSXin Ji 	*b /= gcd_num;
3398bdfc5daSXin Ji 
3408bdfc5daSXin Ji 	tmp_a = *a;
3418bdfc5daSXin Ji 	tmp_b = *b;
3428bdfc5daSXin Ji 
3438bdfc5daSXin Ji 	while ((*a > MAX_UNSIGNED_24BIT) || (*b > MAX_UNSIGNED_24BIT)) {
3448bdfc5daSXin Ji 		i++;
3458bdfc5daSXin Ji 		*a = tmp_a / i;
3468bdfc5daSXin Ji 		*b = tmp_b / i;
3478bdfc5daSXin Ji 	}
3488bdfc5daSXin Ji 
3498bdfc5daSXin Ji 	/*
3508bdfc5daSXin Ji 	 * In the end, make a, b larger to have higher ODFC PLL
3518bdfc5daSXin Ji 	 * output frequency accuracy
3528bdfc5daSXin Ji 	 */
3538bdfc5daSXin Ji 	while ((*a < MAX_UNSIGNED_24BIT) && (*b < MAX_UNSIGNED_24BIT)) {
3548bdfc5daSXin Ji 		*a <<= 1;
3558bdfc5daSXin Ji 		*b <<= 1;
3568bdfc5daSXin Ji 	}
3578bdfc5daSXin Ji 
3588bdfc5daSXin Ji 	*a >>= 1;
3598bdfc5daSXin Ji 	*b >>= 1;
3608bdfc5daSXin Ji }
3618bdfc5daSXin Ji 
3628bdfc5daSXin Ji static int anx7625_calculate_m_n(u32 pixelclock,
3638bdfc5daSXin Ji 				 unsigned long *m,
3648bdfc5daSXin Ji 				 unsigned long *n,
3658bdfc5daSXin Ji 				 u8 *post_divider)
3668bdfc5daSXin Ji {
3678bdfc5daSXin Ji 	if (pixelclock > PLL_OUT_FREQ_ABS_MAX / POST_DIVIDER_MIN) {
3688bdfc5daSXin Ji 		/* Pixel clock frequency is too high */
3698bdfc5daSXin Ji 		DRM_ERROR("pixelclock too high, act(%d), maximum(%lu)\n",
3708bdfc5daSXin Ji 			  pixelclock,
3718bdfc5daSXin Ji 			  PLL_OUT_FREQ_ABS_MAX / POST_DIVIDER_MIN);
3728bdfc5daSXin Ji 		return -EINVAL;
3738bdfc5daSXin Ji 	}
3748bdfc5daSXin Ji 
3758bdfc5daSXin Ji 	if (pixelclock < PLL_OUT_FREQ_ABS_MIN / POST_DIVIDER_MAX) {
3768bdfc5daSXin Ji 		/* Pixel clock frequency is too low */
3778bdfc5daSXin Ji 		DRM_ERROR("pixelclock too low, act(%d), maximum(%lu)\n",
3788bdfc5daSXin Ji 			  pixelclock,
3798bdfc5daSXin Ji 			  PLL_OUT_FREQ_ABS_MIN / POST_DIVIDER_MAX);
3808bdfc5daSXin Ji 		return -EINVAL;
3818bdfc5daSXin Ji 	}
3828bdfc5daSXin Ji 
3838bdfc5daSXin Ji 	for (*post_divider = 1;
3848bdfc5daSXin Ji 		pixelclock < (PLL_OUT_FREQ_MIN / (*post_divider));)
3858bdfc5daSXin Ji 		*post_divider += 1;
3868bdfc5daSXin Ji 
3878bdfc5daSXin Ji 	if (*post_divider > POST_DIVIDER_MAX) {
3888bdfc5daSXin Ji 		for (*post_divider = 1;
3898bdfc5daSXin Ji 			(pixelclock <
3908bdfc5daSXin Ji 			 (PLL_OUT_FREQ_ABS_MIN / (*post_divider)));)
3918bdfc5daSXin Ji 			*post_divider += 1;
3928bdfc5daSXin Ji 
3938bdfc5daSXin Ji 		if (*post_divider > POST_DIVIDER_MAX) {
3948bdfc5daSXin Ji 			DRM_ERROR("cannot find property post_divider(%d)\n",
3958bdfc5daSXin Ji 				  *post_divider);
3968bdfc5daSXin Ji 			return -EDOM;
3978bdfc5daSXin Ji 		}
3988bdfc5daSXin Ji 	}
3998bdfc5daSXin Ji 
4008bdfc5daSXin Ji 	/* Patch to improve the accuracy */
4018bdfc5daSXin Ji 	if (*post_divider == 7) {
4028bdfc5daSXin Ji 		/* 27,000,000 is not divisible by 7 */
4038bdfc5daSXin Ji 		*post_divider = 8;
4048bdfc5daSXin Ji 	} else if (*post_divider == 11) {
4058bdfc5daSXin Ji 		/* 27,000,000 is not divisible by 11 */
4068bdfc5daSXin Ji 		*post_divider = 12;
4078bdfc5daSXin Ji 	} else if ((*post_divider == 13) || (*post_divider == 14)) {
4088bdfc5daSXin Ji 		/* 27,000,000 is not divisible by 13 or 14 */
4098bdfc5daSXin Ji 		*post_divider = 15;
4108bdfc5daSXin Ji 	}
4118bdfc5daSXin Ji 
4128bdfc5daSXin Ji 	if (pixelclock * (*post_divider) > PLL_OUT_FREQ_ABS_MAX) {
4138bdfc5daSXin Ji 		DRM_ERROR("act clock(%u) large than maximum(%lu)\n",
4148bdfc5daSXin Ji 			  pixelclock * (*post_divider),
4158bdfc5daSXin Ji 			  PLL_OUT_FREQ_ABS_MAX);
4168bdfc5daSXin Ji 		return -EDOM;
4178bdfc5daSXin Ji 	}
4188bdfc5daSXin Ji 
4198bdfc5daSXin Ji 	*m = pixelclock;
4208bdfc5daSXin Ji 	*n = XTAL_FRQ / (*post_divider);
4218bdfc5daSXin Ji 
4228bdfc5daSXin Ji 	anx7625_reduction_of_a_fraction(m, n);
4238bdfc5daSXin Ji 
4248bdfc5daSXin Ji 	return 0;
4258bdfc5daSXin Ji }
4268bdfc5daSXin Ji 
4278bdfc5daSXin Ji static int anx7625_odfc_config(struct anx7625_data *ctx,
4288bdfc5daSXin Ji 			       u8 post_divider)
4298bdfc5daSXin Ji {
4308bdfc5daSXin Ji 	int ret;
4318bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
4328bdfc5daSXin Ji 
4338bdfc5daSXin Ji 	/* Config input reference clock frequency 27MHz/19.2MHz */
4348bdfc5daSXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_16,
4358bdfc5daSXin Ji 				~(REF_CLK_27000KHZ << MIPI_FREF_D_IND));
4368bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_16,
4378bdfc5daSXin Ji 				(REF_CLK_27000KHZ << MIPI_FREF_D_IND));
4388bdfc5daSXin Ji 	/* Post divider */
4398bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p1_client,
4408bdfc5daSXin Ji 				 MIPI_DIGITAL_PLL_8, 0x0f);
4418bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_8,
4428bdfc5daSXin Ji 				post_divider << 4);
4438bdfc5daSXin Ji 
4448bdfc5daSXin Ji 	/* Add patch for MIS2-125 (5pcs ANX7625 fail ATE MBIST test) */
4458bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_7,
4468bdfc5daSXin Ji 				 ~MIPI_PLL_VCO_TUNE_REG_VAL);
4478bdfc5daSXin Ji 
4488bdfc5daSXin Ji 	/* Reset ODFC PLL */
4498bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_7,
4508bdfc5daSXin Ji 				 ~MIPI_PLL_RESET_N);
4518bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_7,
4528bdfc5daSXin Ji 				MIPI_PLL_RESET_N);
4538bdfc5daSXin Ji 
4548bdfc5daSXin Ji 	if (ret < 0)
4558bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error.\n");
4568bdfc5daSXin Ji 
4578bdfc5daSXin Ji 	return ret;
4588bdfc5daSXin Ji }
4598bdfc5daSXin Ji 
4607d066dc7SXin Ji /*
4617d066dc7SXin Ji  * The MIPI source video data exist large variation (e.g. 59Hz ~ 61Hz),
4627d066dc7SXin Ji  * anx7625 defined K ratio for matching MIPI input video clock and
4637d066dc7SXin Ji  * DP output video clock. Increase K value can match bigger video data
4647d066dc7SXin Ji  * variation. IVO panel has small variation than DP CTS spec, need
4657d066dc7SXin Ji  * decrease the K value.
4667d066dc7SXin Ji  */
4677d066dc7SXin Ji static int anx7625_set_k_value(struct anx7625_data *ctx)
4687d066dc7SXin Ji {
4697d066dc7SXin Ji 	struct edid *edid = (struct edid *)ctx->slimport_edid_p.edid_raw_data;
4707d066dc7SXin Ji 
4717d066dc7SXin Ji 	if (edid->mfg_id[0] == IVO_MID0 && edid->mfg_id[1] == IVO_MID1)
4727d066dc7SXin Ji 		return anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
4737d066dc7SXin Ji 					 MIPI_DIGITAL_ADJ_1, 0x3B);
4747d066dc7SXin Ji 
4757d066dc7SXin Ji 	return anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
4767d066dc7SXin Ji 				 MIPI_DIGITAL_ADJ_1, 0x3D);
4777d066dc7SXin Ji }
4787d066dc7SXin Ji 
4798bdfc5daSXin Ji static int anx7625_dsi_video_timing_config(struct anx7625_data *ctx)
4808bdfc5daSXin Ji {
4818bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
4828bdfc5daSXin Ji 	unsigned long m, n;
4838bdfc5daSXin Ji 	u16 htotal;
4848bdfc5daSXin Ji 	int ret;
4858bdfc5daSXin Ji 	u8 post_divider = 0;
4868bdfc5daSXin Ji 
4878bdfc5daSXin Ji 	ret = anx7625_calculate_m_n(ctx->dt.pixelclock.min * 1000,
4888bdfc5daSXin Ji 				    &m, &n, &post_divider);
4898bdfc5daSXin Ji 
4908bdfc5daSXin Ji 	if (ret) {
4918bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "cannot get property m n value.\n");
4928bdfc5daSXin Ji 		return ret;
4938bdfc5daSXin Ji 	}
4948bdfc5daSXin Ji 
4958bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "compute M(%lu), N(%lu), divider(%d).\n",
4968bdfc5daSXin Ji 			     m, n, post_divider);
4978bdfc5daSXin Ji 
4988bdfc5daSXin Ji 	/* Configure pixel clock */
4998bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, PIXEL_CLOCK_L,
5008bdfc5daSXin Ji 				(ctx->dt.pixelclock.min / 1000) & 0xFF);
5018bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, PIXEL_CLOCK_H,
5028bdfc5daSXin Ji 				 (ctx->dt.pixelclock.min / 1000) >> 8);
5038bdfc5daSXin Ji 	/* Lane count */
5048bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p1_client,
5058bdfc5daSXin Ji 			MIPI_LANE_CTRL_0, 0xfc);
5068bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client,
507fd0310b6SXin Ji 				MIPI_LANE_CTRL_0, ctx->pdata.mipi_lanes - 1);
5088bdfc5daSXin Ji 
5098bdfc5daSXin Ji 	/* Htotal */
5108bdfc5daSXin Ji 	htotal = ctx->dt.hactive.min + ctx->dt.hfront_porch.min +
5118bdfc5daSXin Ji 		ctx->dt.hback_porch.min + ctx->dt.hsync_len.min;
5128bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5138bdfc5daSXin Ji 			HORIZONTAL_TOTAL_PIXELS_L, htotal & 0xFF);
5148bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5158bdfc5daSXin Ji 			HORIZONTAL_TOTAL_PIXELS_H, htotal >> 8);
5168bdfc5daSXin Ji 	/* Hactive */
5178bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5188bdfc5daSXin Ji 			HORIZONTAL_ACTIVE_PIXELS_L, ctx->dt.hactive.min & 0xFF);
5198bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5208bdfc5daSXin Ji 			HORIZONTAL_ACTIVE_PIXELS_H, ctx->dt.hactive.min >> 8);
5218bdfc5daSXin Ji 	/* HFP */
5228bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5238bdfc5daSXin Ji 			HORIZONTAL_FRONT_PORCH_L, ctx->dt.hfront_porch.min);
5248bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5258bdfc5daSXin Ji 			HORIZONTAL_FRONT_PORCH_H,
5268bdfc5daSXin Ji 			ctx->dt.hfront_porch.min >> 8);
5278bdfc5daSXin Ji 	/* HWS */
5288bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5298bdfc5daSXin Ji 			HORIZONTAL_SYNC_WIDTH_L, ctx->dt.hsync_len.min);
5308bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5318bdfc5daSXin Ji 			HORIZONTAL_SYNC_WIDTH_H, ctx->dt.hsync_len.min >> 8);
5328bdfc5daSXin Ji 	/* HBP */
5338bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5348bdfc5daSXin Ji 			HORIZONTAL_BACK_PORCH_L, ctx->dt.hback_porch.min);
5358bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5368bdfc5daSXin Ji 			HORIZONTAL_BACK_PORCH_H, ctx->dt.hback_porch.min >> 8);
5378bdfc5daSXin Ji 	/* Vactive */
5388bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client, ACTIVE_LINES_L,
5398bdfc5daSXin Ji 			ctx->dt.vactive.min);
5408bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client, ACTIVE_LINES_H,
5418bdfc5daSXin Ji 			ctx->dt.vactive.min >> 8);
5428bdfc5daSXin Ji 	/* VFP */
5438bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5448bdfc5daSXin Ji 			VERTICAL_FRONT_PORCH, ctx->dt.vfront_porch.min);
5458bdfc5daSXin Ji 	/* VWS */
5468bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5478bdfc5daSXin Ji 			VERTICAL_SYNC_WIDTH, ctx->dt.vsync_len.min);
5488bdfc5daSXin Ji 	/* VBP */
5498bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p2_client,
5508bdfc5daSXin Ji 			VERTICAL_BACK_PORCH, ctx->dt.vback_porch.min);
5518bdfc5daSXin Ji 	/* M value */
5528bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
5538bdfc5daSXin Ji 			MIPI_PLL_M_NUM_23_16, (m >> 16) & 0xff);
5548bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
5558bdfc5daSXin Ji 			MIPI_PLL_M_NUM_15_8, (m >> 8) & 0xff);
5568bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
5578bdfc5daSXin Ji 			MIPI_PLL_M_NUM_7_0, (m & 0xff));
5588bdfc5daSXin Ji 	/* N value */
5598bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
5608bdfc5daSXin Ji 			MIPI_PLL_N_NUM_23_16, (n >> 16) & 0xff);
5618bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
5628bdfc5daSXin Ji 			MIPI_PLL_N_NUM_15_8, (n >> 8) & 0xff);
5638bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client, MIPI_PLL_N_NUM_7_0,
5648bdfc5daSXin Ji 			(n & 0xff));
5657d066dc7SXin Ji 
5667d066dc7SXin Ji 	anx7625_set_k_value(ctx);
5678bdfc5daSXin Ji 
5688bdfc5daSXin Ji 	ret |= anx7625_odfc_config(ctx, post_divider - 1);
5698bdfc5daSXin Ji 
5708bdfc5daSXin Ji 	if (ret < 0)
5718bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "mipi dsi setup IO error.\n");
5728bdfc5daSXin Ji 
5738bdfc5daSXin Ji 	return ret;
5748bdfc5daSXin Ji }
5758bdfc5daSXin Ji 
5768bdfc5daSXin Ji static int anx7625_swap_dsi_lane3(struct anx7625_data *ctx)
5778bdfc5daSXin Ji {
5788bdfc5daSXin Ji 	int val;
5798bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
5808bdfc5daSXin Ji 
5818bdfc5daSXin Ji 	/* Swap MIPI-DSI data lane 3 P and N */
5828bdfc5daSXin Ji 	val = anx7625_reg_read(ctx, ctx->i2c.rx_p1_client, MIPI_SWAP);
5838bdfc5daSXin Ji 	if (val < 0) {
5848bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : access MIPI_SWAP.\n");
5858bdfc5daSXin Ji 		return -EIO;
5868bdfc5daSXin Ji 	}
5878bdfc5daSXin Ji 
5888bdfc5daSXin Ji 	val |= (1 << MIPI_SWAP_CH3);
5898bdfc5daSXin Ji 	return anx7625_reg_write(ctx, ctx->i2c.rx_p1_client, MIPI_SWAP, val);
5908bdfc5daSXin Ji }
5918bdfc5daSXin Ji 
5928bdfc5daSXin Ji static int anx7625_api_dsi_config(struct anx7625_data *ctx)
5938bdfc5daSXin Ji 
5948bdfc5daSXin Ji {
5958bdfc5daSXin Ji 	int val, ret;
5968bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
5978bdfc5daSXin Ji 
5988bdfc5daSXin Ji 	/* Swap MIPI-DSI data lane 3 P and N */
5998bdfc5daSXin Ji 	ret = anx7625_swap_dsi_lane3(ctx);
6008bdfc5daSXin Ji 	if (ret < 0) {
6018bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : swap dsi lane 3 fail.\n");
6028bdfc5daSXin Ji 		return ret;
6038bdfc5daSXin Ji 	}
6048bdfc5daSXin Ji 
6058bdfc5daSXin Ji 	/* DSI clock settings */
6068bdfc5daSXin Ji 	val = (0 << MIPI_HS_PWD_CLK)		|
6078bdfc5daSXin Ji 		(0 << MIPI_HS_RT_CLK)		|
6088bdfc5daSXin Ji 		(0 << MIPI_PD_CLK)		|
6098bdfc5daSXin Ji 		(1 << MIPI_CLK_RT_MANUAL_PD_EN)	|
6108bdfc5daSXin Ji 		(1 << MIPI_CLK_HS_MANUAL_PD_EN)	|
6118bdfc5daSXin Ji 		(0 << MIPI_CLK_DET_DET_BYPASS)	|
6128bdfc5daSXin Ji 		(0 << MIPI_CLK_MISS_CTRL)	|
6138bdfc5daSXin Ji 		(0 << MIPI_PD_LPTX_CH_MANUAL_PD_EN);
6148bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
6158bdfc5daSXin Ji 				MIPI_PHY_CONTROL_3, val);
6168bdfc5daSXin Ji 
6178bdfc5daSXin Ji 	/*
6188bdfc5daSXin Ji 	 * Decreased HS prepare timing delay from 160ns to 80ns work with
6198bdfc5daSXin Ji 	 *     a) Dragon board 810 series (Qualcomm AP)
6208bdfc5daSXin Ji 	 *     b) Moving Pixel DSI source (PG3A pattern generator +
6218bdfc5daSXin Ji 	 *	P332 D-PHY Probe) default D-PHY timing
6228bdfc5daSXin Ji 	 *	5ns/step
6238bdfc5daSXin Ji 	 */
6248bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
6258bdfc5daSXin Ji 				 MIPI_TIME_HS_PRPR, 0x10);
6268bdfc5daSXin Ji 
6278bdfc5daSXin Ji 	/* Enable DSI mode*/
6288bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_18,
6298bdfc5daSXin Ji 				SELECT_DSI << MIPI_DPI_SELECT);
6308bdfc5daSXin Ji 
6318bdfc5daSXin Ji 	ret |= anx7625_dsi_video_timing_config(ctx);
6328bdfc5daSXin Ji 	if (ret < 0) {
6338bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "dsi video timing config fail\n");
6348bdfc5daSXin Ji 		return ret;
6358bdfc5daSXin Ji 	}
6368bdfc5daSXin Ji 
6378bdfc5daSXin Ji 	/* Toggle m, n ready */
6388bdfc5daSXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_6,
6398bdfc5daSXin Ji 				~(MIPI_M_NUM_READY | MIPI_N_NUM_READY));
6408bdfc5daSXin Ji 	usleep_range(1000, 1100);
6418bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, MIPI_DIGITAL_PLL_6,
6428bdfc5daSXin Ji 				MIPI_M_NUM_READY | MIPI_N_NUM_READY);
6438bdfc5daSXin Ji 
6448bdfc5daSXin Ji 	/* Configure integer stable register */
6458bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
6468bdfc5daSXin Ji 				 MIPI_VIDEO_STABLE_CNT, 0x02);
6478bdfc5daSXin Ji 	/* Power on MIPI RX */
6488bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
6498bdfc5daSXin Ji 				 MIPI_LANE_CTRL_10, 0x00);
6508bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
6518bdfc5daSXin Ji 				 MIPI_LANE_CTRL_10, 0x80);
6528bdfc5daSXin Ji 
6538bdfc5daSXin Ji 	if (ret < 0)
6548bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : mipi dsi enable init fail.\n");
6558bdfc5daSXin Ji 
6568bdfc5daSXin Ji 	return ret;
6578bdfc5daSXin Ji }
6588bdfc5daSXin Ji 
6598bdfc5daSXin Ji static int anx7625_dsi_config(struct anx7625_data *ctx)
6608bdfc5daSXin Ji {
6618bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
6628bdfc5daSXin Ji 	int ret;
6638bdfc5daSXin Ji 
6648bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "config dsi.\n");
6658bdfc5daSXin Ji 
6668bdfc5daSXin Ji 	/* DSC disable */
6678bdfc5daSXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
6688bdfc5daSXin Ji 				R_DSC_CTRL_0, ~DSC_EN);
6698bdfc5daSXin Ji 
6708bdfc5daSXin Ji 	ret |= anx7625_api_dsi_config(ctx);
6718bdfc5daSXin Ji 
6728bdfc5daSXin Ji 	if (ret < 0) {
6738bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : api dsi config error.\n");
6748bdfc5daSXin Ji 		return ret;
6758bdfc5daSXin Ji 	}
6768bdfc5daSXin Ji 
6778bdfc5daSXin Ji 	/* Set MIPI RX EN */
6788bdfc5daSXin Ji 	ret = anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
6798bdfc5daSXin Ji 			       AP_AV_STATUS, AP_MIPI_RX_EN);
6808bdfc5daSXin Ji 	/* Clear mute flag */
6818bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
6828bdfc5daSXin Ji 				 AP_AV_STATUS, (u8)~AP_MIPI_MUTE);
6838bdfc5daSXin Ji 	if (ret < 0)
6848bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : enable mipi rx fail.\n");
6858bdfc5daSXin Ji 	else
6868bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "success to config DSI\n");
6878bdfc5daSXin Ji 
6888bdfc5daSXin Ji 	return ret;
6898bdfc5daSXin Ji }
6908bdfc5daSXin Ji 
691fd0310b6SXin Ji static int anx7625_api_dpi_config(struct anx7625_data *ctx)
692fd0310b6SXin Ji {
693fd0310b6SXin Ji 	struct device *dev = &ctx->client->dev;
694fd0310b6SXin Ji 	u16 freq = ctx->dt.pixelclock.min / 1000;
695fd0310b6SXin Ji 	int ret;
696fd0310b6SXin Ji 
697fd0310b6SXin Ji 	/* configure pixel clock */
698fd0310b6SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
699fd0310b6SXin Ji 				PIXEL_CLOCK_L, freq & 0xFF);
700fd0310b6SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
701fd0310b6SXin Ji 				 PIXEL_CLOCK_H, (freq >> 8));
702fd0310b6SXin Ji 
703fd0310b6SXin Ji 	/* set DPI mode */
704fd0310b6SXin Ji 	/* set to DPI PLL module sel */
705fd0310b6SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
706fd0310b6SXin Ji 				 MIPI_DIGITAL_PLL_9, 0x20);
707fd0310b6SXin Ji 	/* power down MIPI */
708fd0310b6SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
709fd0310b6SXin Ji 				 MIPI_LANE_CTRL_10, 0x08);
710fd0310b6SXin Ji 	/* enable DPI mode */
711fd0310b6SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p1_client,
712fd0310b6SXin Ji 				 MIPI_DIGITAL_PLL_18, 0x1C);
713fd0310b6SXin Ji 	/* set first edge */
714fd0310b6SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.tx_p2_client,
715fd0310b6SXin Ji 				 VIDEO_CONTROL_0, 0x06);
716fd0310b6SXin Ji 	if (ret < 0)
717fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "IO error : dpi phy set failed.\n");
718fd0310b6SXin Ji 
719fd0310b6SXin Ji 	return ret;
720fd0310b6SXin Ji }
721fd0310b6SXin Ji 
722fd0310b6SXin Ji static int anx7625_dpi_config(struct anx7625_data *ctx)
723fd0310b6SXin Ji {
724fd0310b6SXin Ji 	struct device *dev = &ctx->client->dev;
725fd0310b6SXin Ji 	int ret;
726fd0310b6SXin Ji 
727fd0310b6SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "config dpi\n");
728fd0310b6SXin Ji 
729fd0310b6SXin Ji 	/* DSC disable */
730fd0310b6SXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
731fd0310b6SXin Ji 				R_DSC_CTRL_0, ~DSC_EN);
732fd0310b6SXin Ji 	if (ret < 0) {
733fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "IO error : disable dsc failed.\n");
734fd0310b6SXin Ji 		return ret;
735fd0310b6SXin Ji 	}
736fd0310b6SXin Ji 
737fd0310b6SXin Ji 	ret = anx7625_config_bit_matrix(ctx);
738fd0310b6SXin Ji 	if (ret < 0) {
739fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "config bit matrix failed.\n");
740fd0310b6SXin Ji 		return ret;
741fd0310b6SXin Ji 	}
742fd0310b6SXin Ji 
743fd0310b6SXin Ji 	ret = anx7625_api_dpi_config(ctx);
744fd0310b6SXin Ji 	if (ret < 0) {
745fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "mipi phy(dpi) setup failed.\n");
746fd0310b6SXin Ji 		return ret;
747fd0310b6SXin Ji 	}
748fd0310b6SXin Ji 
749fd0310b6SXin Ji 	/* set MIPI RX EN */
750fd0310b6SXin Ji 	ret = anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
751fd0310b6SXin Ji 			       AP_AV_STATUS, AP_MIPI_RX_EN);
752fd0310b6SXin Ji 	/* clear mute flag */
753fd0310b6SXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
754fd0310b6SXin Ji 				 AP_AV_STATUS, (u8)~AP_MIPI_MUTE);
755fd0310b6SXin Ji 	if (ret < 0)
756fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "IO error : enable mipi rx failed.\n");
757fd0310b6SXin Ji 
758fd0310b6SXin Ji 	return ret;
759fd0310b6SXin Ji }
760fd0310b6SXin Ji 
761cd1637c7SXin Ji static int anx7625_read_flash_status(struct anx7625_data *ctx)
762cd1637c7SXin Ji {
763cd1637c7SXin Ji 	return anx7625_reg_read(ctx, ctx->i2c.rx_p0_client, R_RAM_CTRL);
764cd1637c7SXin Ji }
765cd1637c7SXin Ji 
766cd1637c7SXin Ji static int anx7625_hdcp_key_probe(struct anx7625_data *ctx)
767cd1637c7SXin Ji {
768cd1637c7SXin Ji 	int ret, val;
769cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
770cd1637c7SXin Ji 	u8 ident[FLASH_BUF_LEN];
771cd1637c7SXin Ji 
772cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
773cd1637c7SXin Ji 				FLASH_ADDR_HIGH, 0x91);
774cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
775cd1637c7SXin Ji 				 FLASH_ADDR_LOW, 0xA0);
776cd1637c7SXin Ji 	if (ret < 0) {
777cd1637c7SXin Ji 		dev_err(dev, "IO error : set key flash address.\n");
778cd1637c7SXin Ji 		return ret;
779cd1637c7SXin Ji 	}
780cd1637c7SXin Ji 
781cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
782cd1637c7SXin Ji 				FLASH_LEN_HIGH, (FLASH_BUF_LEN - 1) >> 8);
783cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
784cd1637c7SXin Ji 				 FLASH_LEN_LOW, (FLASH_BUF_LEN - 1) & 0xFF);
785cd1637c7SXin Ji 	if (ret < 0) {
786cd1637c7SXin Ji 		dev_err(dev, "IO error : set key flash len.\n");
787cd1637c7SXin Ji 		return ret;
788cd1637c7SXin Ji 	}
789cd1637c7SXin Ji 
790cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
791cd1637c7SXin Ji 				R_FLASH_RW_CTRL, FLASH_READ);
792cd1637c7SXin Ji 	ret |= readx_poll_timeout(anx7625_read_flash_status,
793cd1637c7SXin Ji 				  ctx, val,
794cd1637c7SXin Ji 				  ((val & FLASH_DONE) || (val < 0)),
795cd1637c7SXin Ji 				  2000,
796cd1637c7SXin Ji 				  2000 * 150);
797cd1637c7SXin Ji 	if (ret) {
798cd1637c7SXin Ji 		dev_err(dev, "flash read access fail!\n");
799cd1637c7SXin Ji 		return -EIO;
800cd1637c7SXin Ji 	}
801cd1637c7SXin Ji 
802cd1637c7SXin Ji 	ret = anx7625_reg_block_read(ctx, ctx->i2c.rx_p0_client,
803cd1637c7SXin Ji 				     FLASH_BUF_BASE_ADDR,
804cd1637c7SXin Ji 				     FLASH_BUF_LEN, ident);
805cd1637c7SXin Ji 	if (ret < 0) {
806cd1637c7SXin Ji 		dev_err(dev, "read flash data fail!\n");
807cd1637c7SXin Ji 		return -EIO;
808cd1637c7SXin Ji 	}
809cd1637c7SXin Ji 
810cd1637c7SXin Ji 	if (ident[29] == 0xFF && ident[30] == 0xFF && ident[31] == 0xFF)
811cd1637c7SXin Ji 		return -EINVAL;
812cd1637c7SXin Ji 
813cd1637c7SXin Ji 	return 0;
814cd1637c7SXin Ji }
815cd1637c7SXin Ji 
816cd1637c7SXin Ji static int anx7625_hdcp_key_load(struct anx7625_data *ctx)
817cd1637c7SXin Ji {
818cd1637c7SXin Ji 	int ret;
819cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
820cd1637c7SXin Ji 
821cd1637c7SXin Ji 	/* Select HDCP 1.4 KEY */
822cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
823cd1637c7SXin Ji 				R_BOOT_RETRY, 0x12);
824cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
825cd1637c7SXin Ji 				 FLASH_ADDR_HIGH, HDCP14KEY_START_ADDR >> 8);
826cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
827cd1637c7SXin Ji 				 FLASH_ADDR_LOW, HDCP14KEY_START_ADDR & 0xFF);
828cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
829cd1637c7SXin Ji 				 R_RAM_LEN_H, HDCP14KEY_SIZE >> 12);
830cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
831cd1637c7SXin Ji 				 R_RAM_LEN_L, HDCP14KEY_SIZE >> 4);
832cd1637c7SXin Ji 
833cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
834cd1637c7SXin Ji 				 R_RAM_ADDR_H, 0);
835cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
836cd1637c7SXin Ji 				 R_RAM_ADDR_L, 0);
837cd1637c7SXin Ji 	/* Enable HDCP 1.4 KEY load */
838cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
839cd1637c7SXin Ji 				 R_RAM_CTRL, DECRYPT_EN | LOAD_START);
840cd1637c7SXin Ji 	dev_dbg(dev, "load HDCP 1.4 key done\n");
841cd1637c7SXin Ji 	return ret;
842cd1637c7SXin Ji }
843cd1637c7SXin Ji 
844cd1637c7SXin Ji static int anx7625_hdcp_disable(struct anx7625_data *ctx)
845cd1637c7SXin Ji {
846cd1637c7SXin Ji 	int ret;
847cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
848cd1637c7SXin Ji 
849cd1637c7SXin Ji 	dev_dbg(dev, "disable HDCP 1.4\n");
850cd1637c7SXin Ji 
851cd1637c7SXin Ji 	/* Disable HDCP */
852cd1637c7SXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p1_client, 0xee, 0x9f);
853cd1637c7SXin Ji 	/* Try auth flag */
854cd1637c7SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xec, 0x10);
855cd1637c7SXin Ji 	/* Interrupt for DRM */
856cd1637c7SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xff, 0x01);
857cd1637c7SXin Ji 	if (ret < 0)
858cd1637c7SXin Ji 		dev_err(dev, "fail to disable HDCP\n");
859cd1637c7SXin Ji 
860cd1637c7SXin Ji 	return anx7625_write_and(ctx, ctx->i2c.tx_p0_client,
861cd1637c7SXin Ji 				 TX_HDCP_CTRL0, ~HARD_AUTH_EN & 0xFF);
862cd1637c7SXin Ji }
863cd1637c7SXin Ji 
864cd1637c7SXin Ji static int anx7625_hdcp_enable(struct anx7625_data *ctx)
865cd1637c7SXin Ji {
866cd1637c7SXin Ji 	u8 bcap;
867cd1637c7SXin Ji 	int ret;
868cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
869cd1637c7SXin Ji 
870cd1637c7SXin Ji 	ret = anx7625_hdcp_key_probe(ctx);
871cd1637c7SXin Ji 	if (ret) {
872cd1637c7SXin Ji 		dev_dbg(dev, "no key found, not to do hdcp\n");
873cd1637c7SXin Ji 		return ret;
874cd1637c7SXin Ji 	}
875cd1637c7SXin Ji 
876cd1637c7SXin Ji 	/* Read downstream capability */
877d583e752STom Rix 	ret = anx7625_aux_trans(ctx, DP_AUX_NATIVE_READ, 0x68028, 1, &bcap);
878d583e752STom Rix 	if (ret < 0)
879d583e752STom Rix 		return ret;
880d583e752STom Rix 
881cd1637c7SXin Ji 	if (!(bcap & 0x01)) {
882cd1637c7SXin Ji 		pr_warn("downstream not support HDCP 1.4, cap(%x).\n", bcap);
883cd1637c7SXin Ji 		return 0;
884cd1637c7SXin Ji 	}
885cd1637c7SXin Ji 
886cd1637c7SXin Ji 	dev_dbg(dev, "enable HDCP 1.4\n");
887cd1637c7SXin Ji 
888cd1637c7SXin Ji 	/* First clear HDCP state */
889cd1637c7SXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.tx_p0_client,
890cd1637c7SXin Ji 				TX_HDCP_CTRL0,
891cd1637c7SXin Ji 				KSVLIST_VLD | BKSV_SRM_PASS | RE_AUTHEN);
892cd1637c7SXin Ji 	usleep_range(1000, 1100);
893cd1637c7SXin Ji 	/* Second clear HDCP state */
894cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.tx_p0_client,
895cd1637c7SXin Ji 				 TX_HDCP_CTRL0,
896cd1637c7SXin Ji 				 KSVLIST_VLD | BKSV_SRM_PASS | RE_AUTHEN);
897cd1637c7SXin Ji 
898cd1637c7SXin Ji 	/* Set time for waiting KSVR */
899cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.tx_p0_client,
900cd1637c7SXin Ji 				 SP_TX_WAIT_KSVR_TIME, 0xc8);
901cd1637c7SXin Ji 	/* Set time for waiting R0 */
902cd1637c7SXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.tx_p0_client,
903cd1637c7SXin Ji 				 SP_TX_WAIT_R0_TIME, 0xb0);
904cd1637c7SXin Ji 	ret |= anx7625_hdcp_key_load(ctx);
905cd1637c7SXin Ji 	if (ret) {
906cd1637c7SXin Ji 		pr_warn("prepare HDCP key failed.\n");
907cd1637c7SXin Ji 		return ret;
908cd1637c7SXin Ji 	}
909cd1637c7SXin Ji 
910cd1637c7SXin Ji 	ret = anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xee, 0x20);
911cd1637c7SXin Ji 
912cd1637c7SXin Ji 	/* Try auth flag */
913cd1637c7SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xec, 0x10);
914cd1637c7SXin Ji 	/* Interrupt for DRM */
915cd1637c7SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xff, 0x01);
916cd1637c7SXin Ji 	if (ret < 0)
917cd1637c7SXin Ji 		dev_err(dev, "fail to enable HDCP\n");
918cd1637c7SXin Ji 
919cd1637c7SXin Ji 	return anx7625_write_or(ctx, ctx->i2c.tx_p0_client,
920cd1637c7SXin Ji 				TX_HDCP_CTRL0, HARD_AUTH_EN);
921cd1637c7SXin Ji }
922cd1637c7SXin Ji 
9238bdfc5daSXin Ji static void anx7625_dp_start(struct anx7625_data *ctx)
9248bdfc5daSXin Ji {
9258bdfc5daSXin Ji 	int ret;
9268bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
92727f26359SXin Ji 	u8 data;
9288bdfc5daSXin Ji 
9298bdfc5daSXin Ji 	if (!ctx->display_timing_valid) {
9308bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "mipi not set display timing yet.\n");
9318bdfc5daSXin Ji 		return;
9328bdfc5daSXin Ji 	}
9338bdfc5daSXin Ji 
93427f26359SXin Ji 	dev_dbg(dev, "set downstream sink into normal\n");
93527f26359SXin Ji 	/* Downstream sink enter into normal mode */
93627f26359SXin Ji 	data = 1;
93727f26359SXin Ji 	ret = anx7625_aux_trans(ctx, DP_AUX_NATIVE_WRITE, 0x000600, 1, &data);
93827f26359SXin Ji 	if (ret < 0)
93927f26359SXin Ji 		dev_err(dev, "IO error : set sink into normal mode fail\n");
94027f26359SXin Ji 
941cd1637c7SXin Ji 	/* Disable HDCP */
942cd1637c7SXin Ji 	anx7625_write_and(ctx, ctx->i2c.rx_p1_client, 0xee, 0x9f);
943cd1637c7SXin Ji 
944fd0310b6SXin Ji 	if (ctx->pdata.is_dpi)
945fd0310b6SXin Ji 		ret = anx7625_dpi_config(ctx);
946fd0310b6SXin Ji 	else
9478bdfc5daSXin Ji 		ret = anx7625_dsi_config(ctx);
9488bdfc5daSXin Ji 
9498bdfc5daSXin Ji 	if (ret < 0)
9508bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "MIPI phy setup error.\n");
951cd1637c7SXin Ji 
952cd1637c7SXin Ji 	ctx->hdcp_cp = DRM_MODE_CONTENT_PROTECTION_UNDESIRED;
953cd1637c7SXin Ji 
954cd1637c7SXin Ji 	ctx->dp_en = 1;
9558bdfc5daSXin Ji }
9568bdfc5daSXin Ji 
9578bdfc5daSXin Ji static void anx7625_dp_stop(struct anx7625_data *ctx)
9588bdfc5daSXin Ji {
9598bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
9608bdfc5daSXin Ji 	int ret;
961548b512eSXin Ji 	u8 data;
9628bdfc5daSXin Ji 
9638bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "stop dp output\n");
9648bdfc5daSXin Ji 
9658bdfc5daSXin Ji 	/*
9668bdfc5daSXin Ji 	 * Video disable: 0x72:08 bit 7 = 0;
9678bdfc5daSXin Ji 	 * Audio disable: 0x70:87 bit 0 = 0;
9688bdfc5daSXin Ji 	 */
9698bdfc5daSXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.tx_p0_client, 0x87, 0xfe);
9708bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.tx_p2_client, 0x08, 0x7f);
9718bdfc5daSXin Ji 
9728bdfc5daSXin Ji 	ret |= anx7625_video_mute_control(ctx, 1);
973548b512eSXin Ji 
974548b512eSXin Ji 	dev_dbg(dev, "notify downstream enter into standby\n");
975548b512eSXin Ji 	/* Downstream monitor enter into standby mode */
976548b512eSXin Ji 	data = 2;
977adca62ecSHsin-Yi Wang 	ret |= anx7625_aux_trans(ctx, DP_AUX_NATIVE_WRITE, 0x000600, 1, &data);
9788bdfc5daSXin Ji 	if (ret < 0)
9798bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : mute video fail\n");
980cd1637c7SXin Ji 
981cd1637c7SXin Ji 	ctx->hdcp_cp = DRM_MODE_CONTENT_PROTECTION_UNDESIRED;
982cd1637c7SXin Ji 
983cd1637c7SXin Ji 	ctx->dp_en = 0;
9848bdfc5daSXin Ji }
9858bdfc5daSXin Ji 
9868bdfc5daSXin Ji static int sp_tx_rst_aux(struct anx7625_data *ctx)
9878bdfc5daSXin Ji {
9888bdfc5daSXin Ji 	int ret;
9898bdfc5daSXin Ji 
9908bdfc5daSXin Ji 	ret = anx7625_write_or(ctx, ctx->i2c.tx_p2_client, RST_CTRL2,
9918bdfc5daSXin Ji 			       AUX_RST);
9928bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.tx_p2_client, RST_CTRL2,
9938bdfc5daSXin Ji 				 ~AUX_RST);
9948bdfc5daSXin Ji 	return ret;
9958bdfc5daSXin Ji }
9968bdfc5daSXin Ji 
9978bdfc5daSXin Ji static int sp_tx_aux_wr(struct anx7625_data *ctx, u8 offset)
9988bdfc5daSXin Ji {
9998bdfc5daSXin Ji 	int ret;
10008bdfc5daSXin Ji 
10018bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10028bdfc5daSXin Ji 				AP_AUX_BUFF_START, offset);
10038bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10048bdfc5daSXin Ji 				 AP_AUX_COMMAND, 0x04);
10058bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
10068bdfc5daSXin Ji 				AP_AUX_CTRL_STATUS, AP_AUX_CTRL_OP_EN);
10078bdfc5daSXin Ji 	return (ret | wait_aux_op_finish(ctx));
10088bdfc5daSXin Ji }
10098bdfc5daSXin Ji 
10108bdfc5daSXin Ji static int sp_tx_aux_rd(struct anx7625_data *ctx, u8 len_cmd)
10118bdfc5daSXin Ji {
10128bdfc5daSXin Ji 	int ret;
10138bdfc5daSXin Ji 
10148bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10158bdfc5daSXin Ji 				AP_AUX_COMMAND, len_cmd);
10168bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
10178bdfc5daSXin Ji 				AP_AUX_CTRL_STATUS, AP_AUX_CTRL_OP_EN);
10188bdfc5daSXin Ji 	return (ret | wait_aux_op_finish(ctx));
10198bdfc5daSXin Ji }
10208bdfc5daSXin Ji 
10218bdfc5daSXin Ji static int sp_tx_get_edid_block(struct anx7625_data *ctx)
10228bdfc5daSXin Ji {
10238bdfc5daSXin Ji 	int c = 0;
10248bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
10258bdfc5daSXin Ji 
10268bdfc5daSXin Ji 	sp_tx_aux_wr(ctx, 0x7e);
10278bdfc5daSXin Ji 	sp_tx_aux_rd(ctx, 0x01);
10288bdfc5daSXin Ji 	c = anx7625_reg_read(ctx, ctx->i2c.rx_p0_client, AP_AUX_BUFF_START);
10298bdfc5daSXin Ji 	if (c < 0) {
10308bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : access AUX BUFF.\n");
10318bdfc5daSXin Ji 		return -EIO;
10328bdfc5daSXin Ji 	}
10338bdfc5daSXin Ji 
10348bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, " EDID Block = %d\n", c + 1);
10358bdfc5daSXin Ji 
10368bdfc5daSXin Ji 	if (c > MAX_EDID_BLOCK)
10378bdfc5daSXin Ji 		c = 1;
10388bdfc5daSXin Ji 
10398bdfc5daSXin Ji 	return c;
10408bdfc5daSXin Ji }
10418bdfc5daSXin Ji 
10428bdfc5daSXin Ji static int edid_read(struct anx7625_data *ctx,
10438bdfc5daSXin Ji 		     u8 offset, u8 *pblock_buf)
10448bdfc5daSXin Ji {
10458bdfc5daSXin Ji 	int ret, cnt;
10468bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
10478bdfc5daSXin Ji 
10488bdfc5daSXin Ji 	for (cnt = 0; cnt <= EDID_TRY_CNT; cnt++) {
10498bdfc5daSXin Ji 		sp_tx_aux_wr(ctx, offset);
10508bdfc5daSXin Ji 		/* Set I2C read com 0x01 mot = 0 and read 16 bytes */
10518bdfc5daSXin Ji 		ret = sp_tx_aux_rd(ctx, 0xf1);
10528bdfc5daSXin Ji 
10538bdfc5daSXin Ji 		if (ret) {
10547f16d0f3SRobert Foss 			ret = sp_tx_rst_aux(ctx);
10558bdfc5daSXin Ji 			DRM_DEV_DEBUG_DRIVER(dev, "edid read fail, reset!\n");
10568bdfc5daSXin Ji 		} else {
10578bdfc5daSXin Ji 			ret = anx7625_reg_block_read(ctx, ctx->i2c.rx_p0_client,
10588bdfc5daSXin Ji 						     AP_AUX_BUFF_START,
10598bdfc5daSXin Ji 						     MAX_DPCD_BUFFER_SIZE,
10608bdfc5daSXin Ji 						     pblock_buf);
10618bdfc5daSXin Ji 			if (ret > 0)
10628bdfc5daSXin Ji 				break;
10638bdfc5daSXin Ji 		}
10648bdfc5daSXin Ji 	}
10658bdfc5daSXin Ji 
10668bdfc5daSXin Ji 	if (cnt > EDID_TRY_CNT)
10678bdfc5daSXin Ji 		return -EIO;
10688bdfc5daSXin Ji 
10697f16d0f3SRobert Foss 	return ret;
10708bdfc5daSXin Ji }
10718bdfc5daSXin Ji 
10728bdfc5daSXin Ji static int segments_edid_read(struct anx7625_data *ctx,
10738bdfc5daSXin Ji 			      u8 segment, u8 *buf, u8 offset)
10748bdfc5daSXin Ji {
10758bdfc5daSXin Ji 	u8 cnt;
10768bdfc5daSXin Ji 	int ret;
10778bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
10788bdfc5daSXin Ji 
10798bdfc5daSXin Ji 	/* Write address only */
10808bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10818bdfc5daSXin Ji 				AP_AUX_ADDR_7_0, 0x30);
10828bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10838bdfc5daSXin Ji 				 AP_AUX_COMMAND, 0x04);
10848bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10858bdfc5daSXin Ji 				 AP_AUX_CTRL_STATUS,
10868bdfc5daSXin Ji 				 AP_AUX_CTRL_ADDRONLY | AP_AUX_CTRL_OP_EN);
10878bdfc5daSXin Ji 
10888bdfc5daSXin Ji 	ret |= wait_aux_op_finish(ctx);
10898bdfc5daSXin Ji 	/* Write segment address */
10908bdfc5daSXin Ji 	ret |= sp_tx_aux_wr(ctx, segment);
10918bdfc5daSXin Ji 	/* Data read */
10928bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
10938bdfc5daSXin Ji 				 AP_AUX_ADDR_7_0, 0x50);
10948bdfc5daSXin Ji 	if (ret) {
10958bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : aux initial fail.\n");
10968bdfc5daSXin Ji 		return ret;
10978bdfc5daSXin Ji 	}
10988bdfc5daSXin Ji 
10998bdfc5daSXin Ji 	for (cnt = 0; cnt <= EDID_TRY_CNT; cnt++) {
11008bdfc5daSXin Ji 		sp_tx_aux_wr(ctx, offset);
11018bdfc5daSXin Ji 		/* Set I2C read com 0x01 mot = 0 and read 16 bytes */
11028bdfc5daSXin Ji 		ret = sp_tx_aux_rd(ctx, 0xf1);
11038bdfc5daSXin Ji 
11048bdfc5daSXin Ji 		if (ret) {
11058bdfc5daSXin Ji 			ret = sp_tx_rst_aux(ctx);
11068bdfc5daSXin Ji 			DRM_DEV_ERROR(dev, "segment read fail, reset!\n");
11078bdfc5daSXin Ji 		} else {
11088bdfc5daSXin Ji 			ret = anx7625_reg_block_read(ctx, ctx->i2c.rx_p0_client,
11098bdfc5daSXin Ji 						     AP_AUX_BUFF_START,
11108bdfc5daSXin Ji 						     MAX_DPCD_BUFFER_SIZE, buf);
11118bdfc5daSXin Ji 			if (ret > 0)
11128bdfc5daSXin Ji 				break;
11138bdfc5daSXin Ji 		}
11148bdfc5daSXin Ji 	}
11158bdfc5daSXin Ji 
11168bdfc5daSXin Ji 	if (cnt > EDID_TRY_CNT)
11178bdfc5daSXin Ji 		return -EIO;
11188bdfc5daSXin Ji 
11197f16d0f3SRobert Foss 	return ret;
11208bdfc5daSXin Ji }
11218bdfc5daSXin Ji 
11228bdfc5daSXin Ji static int sp_tx_edid_read(struct anx7625_data *ctx,
11238bdfc5daSXin Ji 			   u8 *pedid_blocks_buf)
11248bdfc5daSXin Ji {
1125d5c6f647SPin-Yen Lin 	u8 offset;
1126d5c6f647SPin-Yen Lin 	int edid_pos;
11278bdfc5daSXin Ji 	int count, blocks_num;
11288bdfc5daSXin Ji 	u8 pblock_buf[MAX_DPCD_BUFFER_SIZE];
11298bdfc5daSXin Ji 	u8 i, j;
11300bae5687SHsin-Yi Wang 	int g_edid_break = 0;
11318bdfc5daSXin Ji 	int ret;
11328bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
11338bdfc5daSXin Ji 
11348bdfc5daSXin Ji 	/* Address initial */
11358bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
11368bdfc5daSXin Ji 				AP_AUX_ADDR_7_0, 0x50);
11378bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
11388bdfc5daSXin Ji 				 AP_AUX_ADDR_15_8, 0);
11398bdfc5daSXin Ji 	ret |= anx7625_write_and(ctx, ctx->i2c.rx_p0_client,
11408bdfc5daSXin Ji 				 AP_AUX_ADDR_19_16, 0xf0);
11418bdfc5daSXin Ji 	if (ret < 0) {
11428bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "access aux channel IO error.\n");
11438bdfc5daSXin Ji 		return -EIO;
11448bdfc5daSXin Ji 	}
11458bdfc5daSXin Ji 
11468bdfc5daSXin Ji 	blocks_num = sp_tx_get_edid_block(ctx);
11478bdfc5daSXin Ji 	if (blocks_num < 0)
11488bdfc5daSXin Ji 		return blocks_num;
11498bdfc5daSXin Ji 
11508bdfc5daSXin Ji 	count = 0;
11518bdfc5daSXin Ji 
11528bdfc5daSXin Ji 	do {
11538bdfc5daSXin Ji 		switch (count) {
11548bdfc5daSXin Ji 		case 0:
11558bdfc5daSXin Ji 		case 1:
11568bdfc5daSXin Ji 			for (i = 0; i < 8; i++) {
11578bdfc5daSXin Ji 				offset = (i + count * 8) * MAX_DPCD_BUFFER_SIZE;
11588bdfc5daSXin Ji 				g_edid_break = edid_read(ctx, offset,
11598bdfc5daSXin Ji 							 pblock_buf);
11608bdfc5daSXin Ji 
11610bae5687SHsin-Yi Wang 				if (g_edid_break < 0)
11628bdfc5daSXin Ji 					break;
11638bdfc5daSXin Ji 
11648bdfc5daSXin Ji 				memcpy(&pedid_blocks_buf[offset],
11658bdfc5daSXin Ji 				       pblock_buf,
11668bdfc5daSXin Ji 				       MAX_DPCD_BUFFER_SIZE);
11678bdfc5daSXin Ji 			}
11688bdfc5daSXin Ji 
11698bdfc5daSXin Ji 			break;
11708bdfc5daSXin Ji 		case 2:
11718bdfc5daSXin Ji 			offset = 0x00;
11728bdfc5daSXin Ji 
11738bdfc5daSXin Ji 			for (j = 0; j < 8; j++) {
11748bdfc5daSXin Ji 				edid_pos = (j + count * 8) *
11758bdfc5daSXin Ji 					MAX_DPCD_BUFFER_SIZE;
11768bdfc5daSXin Ji 
11778bdfc5daSXin Ji 				if (g_edid_break == 1)
11788bdfc5daSXin Ji 					break;
11798bdfc5daSXin Ji 
1180a23e0a2aSRobert Foss 				ret = segments_edid_read(ctx, count / 2,
11818bdfc5daSXin Ji 							 pblock_buf, offset);
1182a23e0a2aSRobert Foss 				if (ret < 0)
1183a23e0a2aSRobert Foss 					return ret;
1184a23e0a2aSRobert Foss 
11858bdfc5daSXin Ji 				memcpy(&pedid_blocks_buf[edid_pos],
11868bdfc5daSXin Ji 				       pblock_buf,
11878bdfc5daSXin Ji 				       MAX_DPCD_BUFFER_SIZE);
11888bdfc5daSXin Ji 				offset = offset + 0x10;
11898bdfc5daSXin Ji 			}
11908bdfc5daSXin Ji 
11918bdfc5daSXin Ji 			break;
11928bdfc5daSXin Ji 		case 3:
11938bdfc5daSXin Ji 			offset = 0x80;
11948bdfc5daSXin Ji 
11958bdfc5daSXin Ji 			for (j = 0; j < 8; j++) {
11968bdfc5daSXin Ji 				edid_pos = (j + count * 8) *
11978bdfc5daSXin Ji 					MAX_DPCD_BUFFER_SIZE;
11988bdfc5daSXin Ji 				if (g_edid_break == 1)
11998bdfc5daSXin Ji 					break;
12008bdfc5daSXin Ji 
1201a23e0a2aSRobert Foss 				ret = segments_edid_read(ctx, count / 2,
12028bdfc5daSXin Ji 							 pblock_buf, offset);
1203a23e0a2aSRobert Foss 				if (ret < 0)
1204a23e0a2aSRobert Foss 					return ret;
1205a23e0a2aSRobert Foss 
12068bdfc5daSXin Ji 				memcpy(&pedid_blocks_buf[edid_pos],
12078bdfc5daSXin Ji 				       pblock_buf,
12088bdfc5daSXin Ji 				       MAX_DPCD_BUFFER_SIZE);
12098bdfc5daSXin Ji 				offset = offset + 0x10;
12108bdfc5daSXin Ji 			}
12118bdfc5daSXin Ji 
12128bdfc5daSXin Ji 			break;
12138bdfc5daSXin Ji 		default:
12148bdfc5daSXin Ji 			break;
12158bdfc5daSXin Ji 		}
12168bdfc5daSXin Ji 
12178bdfc5daSXin Ji 		count++;
12188bdfc5daSXin Ji 
12198bdfc5daSXin Ji 	} while (blocks_num >= count);
12208bdfc5daSXin Ji 
12218bdfc5daSXin Ji 	/* Check edid data */
12228bdfc5daSXin Ji 	if (!drm_edid_is_valid((struct edid *)pedid_blocks_buf)) {
12238bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "WARNING! edid check fail!\n");
12248bdfc5daSXin Ji 		return -EINVAL;
12258bdfc5daSXin Ji 	}
12268bdfc5daSXin Ji 
12278bdfc5daSXin Ji 	/* Reset aux channel */
12287f16d0f3SRobert Foss 	ret = sp_tx_rst_aux(ctx);
12297f16d0f3SRobert Foss 	if (ret < 0) {
12307f16d0f3SRobert Foss 		DRM_DEV_ERROR(dev, "Failed to reset aux channel!\n");
12317f16d0f3SRobert Foss 		return ret;
12327f16d0f3SRobert Foss 	}
12338bdfc5daSXin Ji 
12348bdfc5daSXin Ji 	return (blocks_num + 1);
12358bdfc5daSXin Ji }
12368bdfc5daSXin Ji 
12378bdfc5daSXin Ji static void anx7625_power_on(struct anx7625_data *ctx)
12388bdfc5daSXin Ji {
12398bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
12406c744983SHsin-Yi Wang 	int ret, i;
12418bdfc5daSXin Ji 
12428bdfc5daSXin Ji 	if (!ctx->pdata.low_power_mode) {
12438bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "not low power mode!\n");
12448bdfc5daSXin Ji 		return;
12458bdfc5daSXin Ji 	}
12468bdfc5daSXin Ji 
12476c744983SHsin-Yi Wang 	for (i = 0; i < ARRAY_SIZE(ctx->pdata.supplies); i++) {
12486c744983SHsin-Yi Wang 		ret = regulator_enable(ctx->pdata.supplies[i].consumer);
12496c744983SHsin-Yi Wang 		if (ret < 0) {
12506c744983SHsin-Yi Wang 			DRM_DEV_DEBUG_DRIVER(dev, "cannot enable supply %d: %d\n",
12516c744983SHsin-Yi Wang 					     i, ret);
12526c744983SHsin-Yi Wang 			goto reg_err;
12536c744983SHsin-Yi Wang 		}
12546c744983SHsin-Yi Wang 		usleep_range(2000, 2100);
12556c744983SHsin-Yi Wang 	}
12566c744983SHsin-Yi Wang 
12571fcf24fbSHsin-Yi Wang 	usleep_range(11000, 12000);
12586c744983SHsin-Yi Wang 
12598bdfc5daSXin Ji 	/* Power on pin enable */
12608bdfc5daSXin Ji 	gpiod_set_value(ctx->pdata.gpio_p_on, 1);
12618bdfc5daSXin Ji 	usleep_range(10000, 11000);
12628bdfc5daSXin Ji 	/* Power reset pin enable */
12638bdfc5daSXin Ji 	gpiod_set_value(ctx->pdata.gpio_reset, 1);
12648bdfc5daSXin Ji 	usleep_range(10000, 11000);
12658bdfc5daSXin Ji 
12668bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "power on !\n");
12676c744983SHsin-Yi Wang 	return;
12686c744983SHsin-Yi Wang reg_err:
12696c744983SHsin-Yi Wang 	for (--i; i >= 0; i--)
12706c744983SHsin-Yi Wang 		regulator_disable(ctx->pdata.supplies[i].consumer);
12718bdfc5daSXin Ji }
12728bdfc5daSXin Ji 
12738bdfc5daSXin Ji static void anx7625_power_standby(struct anx7625_data *ctx)
12748bdfc5daSXin Ji {
12758bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
12766c744983SHsin-Yi Wang 	int ret;
12778bdfc5daSXin Ji 
12788bdfc5daSXin Ji 	if (!ctx->pdata.low_power_mode) {
12798bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "not low power mode!\n");
12808bdfc5daSXin Ji 		return;
12818bdfc5daSXin Ji 	}
12828bdfc5daSXin Ji 
12838bdfc5daSXin Ji 	gpiod_set_value(ctx->pdata.gpio_reset, 0);
12848bdfc5daSXin Ji 	usleep_range(1000, 1100);
12858bdfc5daSXin Ji 	gpiod_set_value(ctx->pdata.gpio_p_on, 0);
12868bdfc5daSXin Ji 	usleep_range(1000, 1100);
12876c744983SHsin-Yi Wang 
12886c744983SHsin-Yi Wang 	ret = regulator_bulk_disable(ARRAY_SIZE(ctx->pdata.supplies),
12896c744983SHsin-Yi Wang 				     ctx->pdata.supplies);
12906c744983SHsin-Yi Wang 	if (ret < 0)
12916c744983SHsin-Yi Wang 		DRM_DEV_DEBUG_DRIVER(dev, "cannot disable supplies %d\n", ret);
12926c744983SHsin-Yi Wang 
12938bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "power down\n");
12948bdfc5daSXin Ji }
12958bdfc5daSXin Ji 
12968bdfc5daSXin Ji /* Basic configurations of ANX7625 */
12978bdfc5daSXin Ji static void anx7625_config(struct anx7625_data *ctx)
12988bdfc5daSXin Ji {
12998bdfc5daSXin Ji 	anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
13008bdfc5daSXin Ji 			  XTAL_FRQ_SEL, XTAL_FRQ_27M);
13018bdfc5daSXin Ji }
13028bdfc5daSXin Ji 
13038bdfc5daSXin Ji static void anx7625_disable_pd_protocol(struct anx7625_data *ctx)
13048bdfc5daSXin Ji {
13058bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
13068bdfc5daSXin Ji 	int ret;
13078bdfc5daSXin Ji 
13088bdfc5daSXin Ji 	/* Reset main ocm */
13098bdfc5daSXin Ji 	ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, 0x88, 0x40);
13108bdfc5daSXin Ji 	/* Disable PD */
13118bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
13128bdfc5daSXin Ji 				 AP_AV_STATUS, AP_DISABLE_PD);
13138bdfc5daSXin Ji 	/* Release main ocm */
13148bdfc5daSXin Ji 	ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, 0x88, 0x00);
13158bdfc5daSXin Ji 
13168bdfc5daSXin Ji 	if (ret < 0)
13178bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "disable PD feature fail.\n");
13188bdfc5daSXin Ji 	else
13198bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "disable PD feature succeeded.\n");
13208bdfc5daSXin Ji }
13218bdfc5daSXin Ji 
13228bdfc5daSXin Ji static int anx7625_ocm_loading_check(struct anx7625_data *ctx)
13238bdfc5daSXin Ji {
13248bdfc5daSXin Ji 	int ret;
13258bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
13268bdfc5daSXin Ji 
13278bdfc5daSXin Ji 	/* Check interface workable */
13288bdfc5daSXin Ji 	ret = anx7625_reg_read(ctx, ctx->i2c.rx_p0_client,
13298bdfc5daSXin Ji 			       FLASH_LOAD_STA);
13308bdfc5daSXin Ji 	if (ret < 0) {
13318bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "IO error : access flash load.\n");
13328bdfc5daSXin Ji 		return ret;
13338bdfc5daSXin Ji 	}
13348bdfc5daSXin Ji 	if ((ret & FLASH_LOAD_STA_CHK) != FLASH_LOAD_STA_CHK)
13358bdfc5daSXin Ji 		return -ENODEV;
13368bdfc5daSXin Ji 
13378bdfc5daSXin Ji 	anx7625_disable_pd_protocol(ctx);
13388bdfc5daSXin Ji 
13398bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "Firmware ver %02x%02x,",
13408bdfc5daSXin Ji 			     anx7625_reg_read(ctx,
13418bdfc5daSXin Ji 					      ctx->i2c.rx_p0_client,
13428bdfc5daSXin Ji 					      OCM_FW_VERSION),
13438bdfc5daSXin Ji 			     anx7625_reg_read(ctx,
13448bdfc5daSXin Ji 					      ctx->i2c.rx_p0_client,
13458bdfc5daSXin Ji 					      OCM_FW_REVERSION));
13468bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "Driver version %s\n",
13478bdfc5daSXin Ji 			     ANX7625_DRV_VERSION);
13488bdfc5daSXin Ji 
13498bdfc5daSXin Ji 	return 0;
13508bdfc5daSXin Ji }
13518bdfc5daSXin Ji 
13528bdfc5daSXin Ji static void anx7625_power_on_init(struct anx7625_data *ctx)
13538bdfc5daSXin Ji {
13548bdfc5daSXin Ji 	int retry_count, i;
13558bdfc5daSXin Ji 
13568bdfc5daSXin Ji 	for (retry_count = 0; retry_count < 3; retry_count++) {
13578bdfc5daSXin Ji 		anx7625_power_on(ctx);
13588bdfc5daSXin Ji 		anx7625_config(ctx);
13598bdfc5daSXin Ji 
13608bdfc5daSXin Ji 		for (i = 0; i < OCM_LOADING_TIME; i++) {
13618bdfc5daSXin Ji 			if (!anx7625_ocm_loading_check(ctx))
13628bdfc5daSXin Ji 				return;
13638bdfc5daSXin Ji 			usleep_range(1000, 1100);
13648bdfc5daSXin Ji 		}
13658bdfc5daSXin Ji 		anx7625_power_standby(ctx);
13668bdfc5daSXin Ji 	}
13678bdfc5daSXin Ji }
13688bdfc5daSXin Ji 
13698bdfc5daSXin Ji static void anx7625_init_gpio(struct anx7625_data *platform)
13708bdfc5daSXin Ji {
13718bdfc5daSXin Ji 	struct device *dev = &platform->client->dev;
13728bdfc5daSXin Ji 
13738bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "init gpio\n");
13748bdfc5daSXin Ji 
13758bdfc5daSXin Ji 	/* Gpio for chip power enable */
13768bdfc5daSXin Ji 	platform->pdata.gpio_p_on =
13778bdfc5daSXin Ji 		devm_gpiod_get_optional(dev, "enable", GPIOD_OUT_LOW);
13787020449bSXin Ji 	if (IS_ERR_OR_NULL(platform->pdata.gpio_p_on)) {
13797020449bSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "no enable gpio found\n");
13807020449bSXin Ji 		platform->pdata.gpio_p_on = NULL;
13817020449bSXin Ji 	}
13827020449bSXin Ji 
13838bdfc5daSXin Ji 	/* Gpio for chip reset */
13848bdfc5daSXin Ji 	platform->pdata.gpio_reset =
13858bdfc5daSXin Ji 		devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
13867020449bSXin Ji 	if (IS_ERR_OR_NULL(platform->pdata.gpio_reset)) {
13877020449bSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "no reset gpio found\n");
13887020449bSXin Ji 		platform->pdata.gpio_reset = NULL;
13897020449bSXin Ji 	}
13908bdfc5daSXin Ji 
13918bdfc5daSXin Ji 	if (platform->pdata.gpio_p_on && platform->pdata.gpio_reset) {
13928bdfc5daSXin Ji 		platform->pdata.low_power_mode = 1;
13938bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "low power mode, pon %d, reset %d.\n",
13948bdfc5daSXin Ji 				     desc_to_gpio(platform->pdata.gpio_p_on),
13958bdfc5daSXin Ji 				     desc_to_gpio(platform->pdata.gpio_reset));
13968bdfc5daSXin Ji 	} else {
13978bdfc5daSXin Ji 		platform->pdata.low_power_mode = 0;
13988bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "not low power mode.\n");
13998bdfc5daSXin Ji 	}
14008bdfc5daSXin Ji }
14018bdfc5daSXin Ji 
14028bdfc5daSXin Ji static void anx7625_stop_dp_work(struct anx7625_data *ctx)
14038bdfc5daSXin Ji {
14048bdfc5daSXin Ji 	ctx->hpd_status = 0;
14058bdfc5daSXin Ji 	ctx->hpd_high_cnt = 0;
14068bdfc5daSXin Ji 	ctx->display_timing_valid = 0;
14078bdfc5daSXin Ji }
14088bdfc5daSXin Ji 
14098bdfc5daSXin Ji static void anx7625_start_dp_work(struct anx7625_data *ctx)
14108bdfc5daSXin Ji {
14118bdfc5daSXin Ji 	int ret;
14128bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
14138bdfc5daSXin Ji 
14148bdfc5daSXin Ji 	if (ctx->hpd_high_cnt >= 2) {
14158bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "filter useless HPD\n");
14168bdfc5daSXin Ji 		return;
14178bdfc5daSXin Ji 	}
14188bdfc5daSXin Ji 
1419fd0310b6SXin Ji 	ctx->hpd_status = 1;
14208bdfc5daSXin Ji 	ctx->hpd_high_cnt++;
14218bdfc5daSXin Ji 
14228bdfc5daSXin Ji 	/* Not support HDCP */
14238bdfc5daSXin Ji 	ret = anx7625_write_and(ctx, ctx->i2c.rx_p1_client, 0xee, 0x9f);
14248bdfc5daSXin Ji 
14258bdfc5daSXin Ji 	/* Try auth flag */
14268bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xec, 0x10);
14278bdfc5daSXin Ji 	/* Interrupt for DRM */
14288bdfc5daSXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p1_client, 0xff, 0x01);
1429fd0310b6SXin Ji 	if (ret < 0) {
1430fd0310b6SXin Ji 		DRM_DEV_ERROR(dev, "fail to setting HDCP/auth\n");
14318bdfc5daSXin Ji 		return;
1432fd0310b6SXin Ji 	}
14338bdfc5daSXin Ji 
14348bdfc5daSXin Ji 	ret = anx7625_reg_read(ctx, ctx->i2c.rx_p1_client, 0x86);
14358bdfc5daSXin Ji 	if (ret < 0)
14368bdfc5daSXin Ji 		return;
14378bdfc5daSXin Ji 
14388bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "Secure OCM version=%02x\n", ret);
14398bdfc5daSXin Ji }
14408bdfc5daSXin Ji 
14418bdfc5daSXin Ji static int anx7625_read_hpd_status_p0(struct anx7625_data *ctx)
14428bdfc5daSXin Ji {
14438bdfc5daSXin Ji 	return anx7625_reg_read(ctx, ctx->i2c.rx_p0_client, SYSTEM_STSTUS);
14448bdfc5daSXin Ji }
14458bdfc5daSXin Ji 
14468bdfc5daSXin Ji static void anx7625_hpd_polling(struct anx7625_data *ctx)
14478bdfc5daSXin Ji {
14488bdfc5daSXin Ji 	int ret, val;
14498bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
14508bdfc5daSXin Ji 
1451fd0310b6SXin Ji 	/* Interrupt mode, no need poll HPD status, just return */
1452fd0310b6SXin Ji 	if (ctx->pdata.intp_irq)
1453fd0310b6SXin Ji 		return;
1454fd0310b6SXin Ji 
14558bdfc5daSXin Ji 	ret = readx_poll_timeout(anx7625_read_hpd_status_p0,
14568bdfc5daSXin Ji 				 ctx, val,
14578bdfc5daSXin Ji 				 ((val & HPD_STATUS) || (val < 0)),
14588bdfc5daSXin Ji 				 5000,
14598bdfc5daSXin Ji 				 5000 * 100);
14608bdfc5daSXin Ji 	if (ret) {
146160487584SPi-Hsun Shih 		DRM_DEV_ERROR(dev, "no hpd.\n");
146260487584SPi-Hsun Shih 		return;
146360487584SPi-Hsun Shih 	}
146460487584SPi-Hsun Shih 
146560487584SPi-Hsun Shih 	DRM_DEV_DEBUG_DRIVER(dev, "system status: 0x%x. HPD raise up.\n", val);
14668bdfc5daSXin Ji 	anx7625_reg_write(ctx, ctx->i2c.tcpc_client,
14678bdfc5daSXin Ji 			  INTR_ALERT_1, 0xFF);
14688bdfc5daSXin Ji 	anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
14698bdfc5daSXin Ji 			  INTERFACE_CHANGE_INT, 0);
14708bdfc5daSXin Ji 
14718bdfc5daSXin Ji 	anx7625_start_dp_work(ctx);
14728bdfc5daSXin Ji 
147360487584SPi-Hsun Shih 	if (!ctx->pdata.panel_bridge && ctx->bridge_attached)
147460487584SPi-Hsun Shih 		drm_helper_hpd_irq_event(ctx->bridge.dev);
14758bdfc5daSXin Ji }
14768bdfc5daSXin Ji 
14778bdfc5daSXin Ji static void anx7625_remove_edid(struct anx7625_data *ctx)
14788bdfc5daSXin Ji {
14798bdfc5daSXin Ji 	ctx->slimport_edid_p.edid_block_num = -1;
14808bdfc5daSXin Ji }
14818bdfc5daSXin Ji 
1482fd0310b6SXin Ji static void anx7625_dp_adjust_swing(struct anx7625_data *ctx)
1483fd0310b6SXin Ji {
1484fd0310b6SXin Ji 	int i;
1485fd0310b6SXin Ji 
1486fd0310b6SXin Ji 	for (i = 0; i < ctx->pdata.dp_lane0_swing_reg_cnt; i++)
1487fd0310b6SXin Ji 		anx7625_reg_write(ctx, ctx->i2c.tx_p1_client,
1488fd0310b6SXin Ji 				  DP_TX_LANE0_SWING_REG0 + i,
1489fb8da7f3SNícolas F. R. A. Prado 				  ctx->pdata.lane0_reg_data[i]);
1490fd0310b6SXin Ji 
1491fd0310b6SXin Ji 	for (i = 0; i < ctx->pdata.dp_lane1_swing_reg_cnt; i++)
1492fd0310b6SXin Ji 		anx7625_reg_write(ctx, ctx->i2c.tx_p1_client,
1493fd0310b6SXin Ji 				  DP_TX_LANE1_SWING_REG0 + i,
1494fb8da7f3SNícolas F. R. A. Prado 				  ctx->pdata.lane1_reg_data[i]);
1495fd0310b6SXin Ji }
1496fd0310b6SXin Ji 
14978bdfc5daSXin Ji static void dp_hpd_change_handler(struct anx7625_data *ctx, bool on)
14988bdfc5daSXin Ji {
14998bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
15008bdfc5daSXin Ji 
15018bdfc5daSXin Ji 	/* HPD changed */
15028bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "dp_hpd_change_default_func: %d\n",
15038bdfc5daSXin Ji 			     (u32)on);
15048bdfc5daSXin Ji 
15058bdfc5daSXin Ji 	if (on == 0) {
15068bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, " HPD low\n");
15078bdfc5daSXin Ji 		anx7625_remove_edid(ctx);
15088bdfc5daSXin Ji 		anx7625_stop_dp_work(ctx);
15098bdfc5daSXin Ji 	} else {
15108bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, " HPD high\n");
15118bdfc5daSXin Ji 		anx7625_start_dp_work(ctx);
1512fd0310b6SXin Ji 		anx7625_dp_adjust_swing(ctx);
15138bdfc5daSXin Ji 	}
15148bdfc5daSXin Ji }
15158bdfc5daSXin Ji 
15168bdfc5daSXin Ji static int anx7625_hpd_change_detect(struct anx7625_data *ctx)
15178bdfc5daSXin Ji {
15188bdfc5daSXin Ji 	int intr_vector, status;
15198bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
15208bdfc5daSXin Ji 
15218bdfc5daSXin Ji 	status = anx7625_reg_write(ctx, ctx->i2c.tcpc_client,
15228bdfc5daSXin Ji 				   INTR_ALERT_1, 0xFF);
15238bdfc5daSXin Ji 	if (status < 0) {
15248bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "cannot clear alert reg.\n");
15258bdfc5daSXin Ji 		return status;
15268bdfc5daSXin Ji 	}
15278bdfc5daSXin Ji 
15288bdfc5daSXin Ji 	intr_vector = anx7625_reg_read(ctx, ctx->i2c.rx_p0_client,
15298bdfc5daSXin Ji 				       INTERFACE_CHANGE_INT);
15308bdfc5daSXin Ji 	if (intr_vector < 0) {
15318bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "cannot access interrupt change reg.\n");
15328bdfc5daSXin Ji 		return intr_vector;
15338bdfc5daSXin Ji 	}
15348bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "0x7e:0x44=%x\n", intr_vector);
15358bdfc5daSXin Ji 	status = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client,
15368bdfc5daSXin Ji 				   INTERFACE_CHANGE_INT,
15378bdfc5daSXin Ji 				   intr_vector & (~intr_vector));
15388bdfc5daSXin Ji 	if (status < 0) {
15398bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "cannot clear interrupt change reg.\n");
15408bdfc5daSXin Ji 		return status;
15418bdfc5daSXin Ji 	}
15428bdfc5daSXin Ji 
15438bdfc5daSXin Ji 	if (!(intr_vector & HPD_STATUS_CHANGE))
15448bdfc5daSXin Ji 		return -ENOENT;
15458bdfc5daSXin Ji 
15468bdfc5daSXin Ji 	status = anx7625_reg_read(ctx, ctx->i2c.rx_p0_client,
15478bdfc5daSXin Ji 				  SYSTEM_STSTUS);
15488bdfc5daSXin Ji 	if (status < 0) {
15498bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "cannot clear interrupt status.\n");
15508bdfc5daSXin Ji 		return status;
15518bdfc5daSXin Ji 	}
15528bdfc5daSXin Ji 
15538bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "0x7e:0x45=%x\n", status);
15548bdfc5daSXin Ji 	dp_hpd_change_handler(ctx, status & HPD_STATUS);
15558bdfc5daSXin Ji 
15568bdfc5daSXin Ji 	return 0;
15578bdfc5daSXin Ji }
15588bdfc5daSXin Ji 
15598bdfc5daSXin Ji static void anx7625_work_func(struct work_struct *work)
15608bdfc5daSXin Ji {
15618bdfc5daSXin Ji 	int event;
15628bdfc5daSXin Ji 	struct anx7625_data *ctx = container_of(work,
15638bdfc5daSXin Ji 						struct anx7625_data, work);
15648bdfc5daSXin Ji 
15658bdfc5daSXin Ji 	mutex_lock(&ctx->lock);
156660487584SPi-Hsun Shih 
156760487584SPi-Hsun Shih 	if (pm_runtime_suspended(&ctx->client->dev))
156860487584SPi-Hsun Shih 		goto unlock;
156960487584SPi-Hsun Shih 
15708bdfc5daSXin Ji 	event = anx7625_hpd_change_detect(ctx);
15718bdfc5daSXin Ji 	if (event < 0)
157260487584SPi-Hsun Shih 		goto unlock;
15738bdfc5daSXin Ji 
15748bdfc5daSXin Ji 	if (ctx->bridge_attached)
15758bdfc5daSXin Ji 		drm_helper_hpd_irq_event(ctx->bridge.dev);
157660487584SPi-Hsun Shih 
157760487584SPi-Hsun Shih unlock:
157860487584SPi-Hsun Shih 	mutex_unlock(&ctx->lock);
15798bdfc5daSXin Ji }
15808bdfc5daSXin Ji 
15818bdfc5daSXin Ji static irqreturn_t anx7625_intr_hpd_isr(int irq, void *data)
15828bdfc5daSXin Ji {
15838bdfc5daSXin Ji 	struct anx7625_data *ctx = (struct anx7625_data *)data;
15848bdfc5daSXin Ji 
15858bdfc5daSXin Ji 	queue_work(ctx->workqueue, &ctx->work);
15868bdfc5daSXin Ji 
15878bdfc5daSXin Ji 	return IRQ_HANDLED;
15888bdfc5daSXin Ji }
15898bdfc5daSXin Ji 
1590fd0310b6SXin Ji static int anx7625_get_swing_setting(struct device *dev,
1591fd0310b6SXin Ji 				     struct anx7625_platform_data *pdata)
1592fd0310b6SXin Ji {
1593fd0310b6SXin Ji 	int num_regs;
1594fd0310b6SXin Ji 
1595fd0310b6SXin Ji 	if (of_get_property(dev->of_node,
1596fd0310b6SXin Ji 			    "analogix,lane0-swing", &num_regs)) {
1597fd0310b6SXin Ji 		if (num_regs > DP_TX_SWING_REG_CNT)
1598fd0310b6SXin Ji 			num_regs = DP_TX_SWING_REG_CNT;
1599fd0310b6SXin Ji 
1600fd0310b6SXin Ji 		pdata->dp_lane0_swing_reg_cnt = num_regs;
1601fb8da7f3SNícolas F. R. A. Prado 		of_property_read_u8_array(dev->of_node, "analogix,lane0-swing",
1602fd0310b6SXin Ji 					  pdata->lane0_reg_data, num_regs);
1603fd0310b6SXin Ji 	}
1604fd0310b6SXin Ji 
1605fd0310b6SXin Ji 	if (of_get_property(dev->of_node,
1606fd0310b6SXin Ji 			    "analogix,lane1-swing", &num_regs)) {
1607fd0310b6SXin Ji 		if (num_regs > DP_TX_SWING_REG_CNT)
1608fd0310b6SXin Ji 			num_regs = DP_TX_SWING_REG_CNT;
1609fd0310b6SXin Ji 
1610fd0310b6SXin Ji 		pdata->dp_lane1_swing_reg_cnt = num_regs;
1611fb8da7f3SNícolas F. R. A. Prado 		of_property_read_u8_array(dev->of_node, "analogix,lane1-swing",
1612fd0310b6SXin Ji 					  pdata->lane1_reg_data, num_regs);
1613fd0310b6SXin Ji 	}
1614fd0310b6SXin Ji 
1615fd0310b6SXin Ji 	return 0;
1616fd0310b6SXin Ji }
1617fd0310b6SXin Ji 
16188bdfc5daSXin Ji static int anx7625_parse_dt(struct device *dev,
16198bdfc5daSXin Ji 			    struct anx7625_platform_data *pdata)
16208bdfc5daSXin Ji {
1621fd0310b6SXin Ji 	struct device_node *np = dev->of_node, *ep0;
1622fd0310b6SXin Ji 	int bus_type, mipi_lanes;
16238bdfc5daSXin Ji 
1624fd0310b6SXin Ji 	anx7625_get_swing_setting(dev, pdata);
1625fd0310b6SXin Ji 
1626b708b36aSXin Ji 	pdata->is_dpi = 0; /* default dsi mode */
16278bdfc5daSXin Ji 	pdata->mipi_host_node = of_graph_get_remote_node(np, 0, 0);
16288bdfc5daSXin Ji 	if (!pdata->mipi_host_node) {
16298bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to get internal panel.\n");
16308bdfc5daSXin Ji 		return -ENODEV;
16318bdfc5daSXin Ji 	}
16328bdfc5daSXin Ji 
1633b708b36aSXin Ji 	bus_type = 0;
1634fd0310b6SXin Ji 	mipi_lanes = MAX_LANES_SUPPORT;
1635fd0310b6SXin Ji 	ep0 = of_graph_get_endpoint_by_regs(np, 0, 0);
1636fd0310b6SXin Ji 	if (ep0) {
1637fd0310b6SXin Ji 		if (of_property_read_u32(ep0, "bus-type", &bus_type))
1638fd0310b6SXin Ji 			bus_type = 0;
1639fd0310b6SXin Ji 
1640930e7cbaSMarek Vasut 		mipi_lanes = drm_of_get_data_lanes_count(ep0, 1, MAX_LANES_SUPPORT);
1641670c87fdSMarek Vasut 		of_node_put(ep0);
1642fd0310b6SXin Ji 	}
1643fd0310b6SXin Ji 
1644b708b36aSXin Ji 	if (bus_type == V4L2_FWNODE_BUS_TYPE_DPI) /* bus type is DPI */
1645b708b36aSXin Ji 		pdata->is_dpi = 1;
1646fd0310b6SXin Ji 
1647fd0310b6SXin Ji 	pdata->mipi_lanes = MAX_LANES_SUPPORT;
1648930e7cbaSMarek Vasut 	if (mipi_lanes > 0)
1649930e7cbaSMarek Vasut 		pdata->mipi_lanes = mipi_lanes;
1650fd0310b6SXin Ji 
1651fd0310b6SXin Ji 	if (pdata->is_dpi)
1652fd0310b6SXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "found MIPI DPI host node.\n");
1653fd0310b6SXin Ji 	else
1654fd0310b6SXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "found MIPI DSI host node.\n");
16558bdfc5daSXin Ji 
1656566fef12SXin Ji 	if (of_property_read_bool(np, "analogix,audio-enable"))
1657566fef12SXin Ji 		pdata->audio_en = 1;
1658566fef12SXin Ji 
16599e82ea0fSJosé Expósito 	pdata->panel_bridge = devm_drm_of_get_bridge(dev, np, 1, 0);
16609e82ea0fSJosé Expósito 	if (IS_ERR(pdata->panel_bridge)) {
16613f49f759SNícolas F. R. A. Prado 		if (PTR_ERR(pdata->panel_bridge) == -ENODEV) {
16623f49f759SNícolas F. R. A. Prado 			pdata->panel_bridge = NULL;
16638bdfc5daSXin Ji 			return 0;
16643f49f759SNícolas F. R. A. Prado 		}
16658bdfc5daSXin Ji 
16668bdfc5daSXin Ji 		return PTR_ERR(pdata->panel_bridge);
16679e82ea0fSJosé Expósito 	}
16689e82ea0fSJosé Expósito 
16698bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "get panel node.\n");
16708bdfc5daSXin Ji 
16718bdfc5daSXin Ji 	return 0;
16728bdfc5daSXin Ji }
16738bdfc5daSXin Ji 
1674adca62ecSHsin-Yi Wang static bool anx7625_of_panel_on_aux_bus(struct device *dev)
1675adca62ecSHsin-Yi Wang {
1676adca62ecSHsin-Yi Wang 	struct device_node *bus, *panel;
1677adca62ecSHsin-Yi Wang 
1678adca62ecSHsin-Yi Wang 	bus = of_get_child_by_name(dev->of_node, "aux-bus");
1679adca62ecSHsin-Yi Wang 	if (!bus)
1680adca62ecSHsin-Yi Wang 		return false;
1681adca62ecSHsin-Yi Wang 
1682adca62ecSHsin-Yi Wang 	panel = of_get_child_by_name(bus, "panel");
1683adca62ecSHsin-Yi Wang 	of_node_put(bus);
1684adca62ecSHsin-Yi Wang 	if (!panel)
1685adca62ecSHsin-Yi Wang 		return false;
1686adca62ecSHsin-Yi Wang 	of_node_put(panel);
1687adca62ecSHsin-Yi Wang 
1688adca62ecSHsin-Yi Wang 	return true;
1689adca62ecSHsin-Yi Wang }
1690adca62ecSHsin-Yi Wang 
16918bdfc5daSXin Ji static inline struct anx7625_data *bridge_to_anx7625(struct drm_bridge *bridge)
16928bdfc5daSXin Ji {
16938bdfc5daSXin Ji 	return container_of(bridge, struct anx7625_data, bridge);
16948bdfc5daSXin Ji }
16958bdfc5daSXin Ji 
1696adca62ecSHsin-Yi Wang static ssize_t anx7625_aux_transfer(struct drm_dp_aux *aux,
1697adca62ecSHsin-Yi Wang 				    struct drm_dp_aux_msg *msg)
1698adca62ecSHsin-Yi Wang {
1699adca62ecSHsin-Yi Wang 	struct anx7625_data *ctx = container_of(aux, struct anx7625_data, aux);
1700adca62ecSHsin-Yi Wang 	struct device *dev = &ctx->client->dev;
1701adca62ecSHsin-Yi Wang 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
1702adca62ecSHsin-Yi Wang 	int ret = 0;
1703adca62ecSHsin-Yi Wang 
1704adca62ecSHsin-Yi Wang 	pm_runtime_get_sync(dev);
1705adca62ecSHsin-Yi Wang 	msg->reply = 0;
1706adca62ecSHsin-Yi Wang 	switch (request) {
1707adca62ecSHsin-Yi Wang 	case DP_AUX_NATIVE_WRITE:
1708adca62ecSHsin-Yi Wang 	case DP_AUX_I2C_WRITE:
1709adca62ecSHsin-Yi Wang 	case DP_AUX_NATIVE_READ:
1710adca62ecSHsin-Yi Wang 	case DP_AUX_I2C_READ:
1711adca62ecSHsin-Yi Wang 		break;
1712adca62ecSHsin-Yi Wang 	default:
1713adca62ecSHsin-Yi Wang 		ret = -EINVAL;
1714adca62ecSHsin-Yi Wang 	}
1715adca62ecSHsin-Yi Wang 	if (!ret)
1716adca62ecSHsin-Yi Wang 		ret = anx7625_aux_trans(ctx, msg->request, msg->address,
1717adca62ecSHsin-Yi Wang 					msg->size, msg->buffer);
1718adca62ecSHsin-Yi Wang 	pm_runtime_mark_last_busy(dev);
1719adca62ecSHsin-Yi Wang 	pm_runtime_put_autosuspend(dev);
1720adca62ecSHsin-Yi Wang 
1721adca62ecSHsin-Yi Wang 	return ret;
1722adca62ecSHsin-Yi Wang }
1723adca62ecSHsin-Yi Wang 
17248bdfc5daSXin Ji static struct edid *anx7625_get_edid(struct anx7625_data *ctx)
17258bdfc5daSXin Ji {
17268bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
17278bdfc5daSXin Ji 	struct s_edid_data *p_edid = &ctx->slimport_edid_p;
17288bdfc5daSXin Ji 	int edid_num;
17298bdfc5daSXin Ji 	u8 *edid;
17308bdfc5daSXin Ji 
17318bdfc5daSXin Ji 	edid = kmalloc(FOUR_BLOCK_SIZE, GFP_KERNEL);
17328bdfc5daSXin Ji 	if (!edid) {
17338bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "Fail to allocate buffer\n");
17348bdfc5daSXin Ji 		return NULL;
17358bdfc5daSXin Ji 	}
17368bdfc5daSXin Ji 
17378bdfc5daSXin Ji 	if (ctx->slimport_edid_p.edid_block_num > 0) {
17388bdfc5daSXin Ji 		memcpy(edid, ctx->slimport_edid_p.edid_raw_data,
17398bdfc5daSXin Ji 		       FOUR_BLOCK_SIZE);
17408bdfc5daSXin Ji 		return (struct edid *)edid;
17418bdfc5daSXin Ji 	}
17428bdfc5daSXin Ji 
174360487584SPi-Hsun Shih 	pm_runtime_get_sync(dev);
17448bdfc5daSXin Ji 	edid_num = sp_tx_edid_read(ctx, p_edid->edid_raw_data);
17453203e497SPi-Hsun Shih 	pm_runtime_put_sync(dev);
17468bdfc5daSXin Ji 
17478bdfc5daSXin Ji 	if (edid_num < 1) {
17488bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "Fail to read EDID: %d\n", edid_num);
17498bdfc5daSXin Ji 		kfree(edid);
17508bdfc5daSXin Ji 		return NULL;
17518bdfc5daSXin Ji 	}
17528bdfc5daSXin Ji 
17538bdfc5daSXin Ji 	p_edid->edid_block_num = edid_num;
17548bdfc5daSXin Ji 
17558bdfc5daSXin Ji 	memcpy(edid, ctx->slimport_edid_p.edid_raw_data, FOUR_BLOCK_SIZE);
17568bdfc5daSXin Ji 	return (struct edid *)edid;
17578bdfc5daSXin Ji }
17588bdfc5daSXin Ji 
17598bdfc5daSXin Ji static enum drm_connector_status anx7625_sink_detect(struct anx7625_data *ctx)
17608bdfc5daSXin Ji {
17618bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
17628bdfc5daSXin Ji 
1763fd0310b6SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "sink detect\n");
17648bdfc5daSXin Ji 
1765fd0310b6SXin Ji 	if (ctx->pdata.panel_bridge)
17668bdfc5daSXin Ji 		return connector_status_connected;
1767fd0310b6SXin Ji 
1768fd0310b6SXin Ji 	return ctx->hpd_status ? connector_status_connected :
1769fd0310b6SXin Ji 				     connector_status_disconnected;
17708bdfc5daSXin Ji }
17718bdfc5daSXin Ji 
1772566fef12SXin Ji static int anx7625_audio_hw_params(struct device *dev, void *data,
1773566fef12SXin Ji 				   struct hdmi_codec_daifmt *fmt,
1774566fef12SXin Ji 				   struct hdmi_codec_params *params)
1775566fef12SXin Ji {
1776566fef12SXin Ji 	struct anx7625_data *ctx = dev_get_drvdata(dev);
1777566fef12SXin Ji 	int wl, ch, rate;
1778566fef12SXin Ji 	int ret = 0;
1779566fef12SXin Ji 
1780566fef12SXin Ji 	if (fmt->fmt != HDMI_DSP_A) {
1781566fef12SXin Ji 		DRM_DEV_ERROR(dev, "only supports DSP_A\n");
1782566fef12SXin Ji 		return -EINVAL;
1783566fef12SXin Ji 	}
1784566fef12SXin Ji 
1785566fef12SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "setting %d Hz, %d bit, %d channels\n",
1786566fef12SXin Ji 			     params->sample_rate, params->sample_width,
1787566fef12SXin Ji 			     params->cea.channels);
1788566fef12SXin Ji 
1789566fef12SXin Ji 	ret |= anx7625_write_and_or(ctx, ctx->i2c.tx_p2_client,
1790566fef12SXin Ji 				    AUDIO_CHANNEL_STATUS_6,
1791566fef12SXin Ji 				    ~I2S_SLAVE_MODE,
1792566fef12SXin Ji 				    TDM_SLAVE_MODE);
1793566fef12SXin Ji 
1794566fef12SXin Ji 	/* Word length */
1795566fef12SXin Ji 	switch (params->sample_width) {
1796566fef12SXin Ji 	case 16:
1797566fef12SXin Ji 		wl = AUDIO_W_LEN_16_20MAX;
1798566fef12SXin Ji 		break;
1799566fef12SXin Ji 	case 18:
1800566fef12SXin Ji 		wl = AUDIO_W_LEN_18_20MAX;
1801566fef12SXin Ji 		break;
1802566fef12SXin Ji 	case 20:
1803566fef12SXin Ji 		wl = AUDIO_W_LEN_20_20MAX;
1804566fef12SXin Ji 		break;
1805566fef12SXin Ji 	case 24:
1806566fef12SXin Ji 		wl = AUDIO_W_LEN_24_24MAX;
1807566fef12SXin Ji 		break;
1808566fef12SXin Ji 	default:
1809566fef12SXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "wordlength: %d bit not support",
1810566fef12SXin Ji 				     params->sample_width);
1811566fef12SXin Ji 		return -EINVAL;
1812566fef12SXin Ji 	}
1813566fef12SXin Ji 	ret |= anx7625_write_and_or(ctx, ctx->i2c.tx_p2_client,
1814566fef12SXin Ji 				    AUDIO_CHANNEL_STATUS_5,
1815566fef12SXin Ji 				    0xf0, wl);
1816566fef12SXin Ji 
1817566fef12SXin Ji 	/* Channel num */
1818566fef12SXin Ji 	switch (params->cea.channels) {
1819566fef12SXin Ji 	case 2:
1820566fef12SXin Ji 		ch = I2S_CH_2;
1821566fef12SXin Ji 		break;
1822566fef12SXin Ji 	case 4:
1823566fef12SXin Ji 		ch = TDM_CH_4;
1824566fef12SXin Ji 		break;
1825566fef12SXin Ji 	case 6:
1826566fef12SXin Ji 		ch = TDM_CH_6;
1827566fef12SXin Ji 		break;
1828566fef12SXin Ji 	case 8:
1829566fef12SXin Ji 		ch = TDM_CH_8;
1830566fef12SXin Ji 		break;
1831566fef12SXin Ji 	default:
1832566fef12SXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "channel number: %d not support",
1833566fef12SXin Ji 				     params->cea.channels);
1834566fef12SXin Ji 		return -EINVAL;
1835566fef12SXin Ji 	}
1836566fef12SXin Ji 	ret |= anx7625_write_and_or(ctx, ctx->i2c.tx_p2_client,
1837566fef12SXin Ji 			       AUDIO_CHANNEL_STATUS_6, 0x1f, ch << 5);
1838566fef12SXin Ji 	if (ch > I2S_CH_2)
1839566fef12SXin Ji 		ret |= anx7625_write_or(ctx, ctx->i2c.tx_p2_client,
1840566fef12SXin Ji 				AUDIO_CHANNEL_STATUS_6, AUDIO_LAYOUT);
1841566fef12SXin Ji 	else
1842566fef12SXin Ji 		ret |= anx7625_write_and(ctx, ctx->i2c.tx_p2_client,
1843566fef12SXin Ji 				AUDIO_CHANNEL_STATUS_6, ~AUDIO_LAYOUT);
1844566fef12SXin Ji 
1845566fef12SXin Ji 	/* FS */
1846566fef12SXin Ji 	switch (params->sample_rate) {
1847566fef12SXin Ji 	case 32000:
1848566fef12SXin Ji 		rate = AUDIO_FS_32K;
1849566fef12SXin Ji 		break;
1850566fef12SXin Ji 	case 44100:
1851566fef12SXin Ji 		rate = AUDIO_FS_441K;
1852566fef12SXin Ji 		break;
1853566fef12SXin Ji 	case 48000:
1854566fef12SXin Ji 		rate = AUDIO_FS_48K;
1855566fef12SXin Ji 		break;
1856566fef12SXin Ji 	case 88200:
1857566fef12SXin Ji 		rate = AUDIO_FS_882K;
1858566fef12SXin Ji 		break;
1859566fef12SXin Ji 	case 96000:
1860566fef12SXin Ji 		rate = AUDIO_FS_96K;
1861566fef12SXin Ji 		break;
1862566fef12SXin Ji 	case 176400:
1863566fef12SXin Ji 		rate = AUDIO_FS_1764K;
1864566fef12SXin Ji 		break;
1865566fef12SXin Ji 	case 192000:
1866566fef12SXin Ji 		rate = AUDIO_FS_192K;
1867566fef12SXin Ji 		break;
1868566fef12SXin Ji 	default:
1869566fef12SXin Ji 		DRM_DEV_DEBUG_DRIVER(dev, "sample rate: %d not support",
1870566fef12SXin Ji 				     params->sample_rate);
1871566fef12SXin Ji 		return -EINVAL;
1872566fef12SXin Ji 	}
1873566fef12SXin Ji 	ret |= anx7625_write_and_or(ctx, ctx->i2c.tx_p2_client,
1874566fef12SXin Ji 				    AUDIO_CHANNEL_STATUS_4,
1875566fef12SXin Ji 				    0xf0, rate);
1876566fef12SXin Ji 	ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client,
1877566fef12SXin Ji 				AP_AV_STATUS, AP_AUDIO_CHG);
1878566fef12SXin Ji 	if (ret < 0) {
1879566fef12SXin Ji 		DRM_DEV_ERROR(dev, "IO error : config audio.\n");
1880566fef12SXin Ji 		return -EIO;
1881566fef12SXin Ji 	}
1882566fef12SXin Ji 
1883566fef12SXin Ji 	return 0;
1884566fef12SXin Ji }
1885566fef12SXin Ji 
1886566fef12SXin Ji static void anx7625_audio_shutdown(struct device *dev, void *data)
1887566fef12SXin Ji {
1888566fef12SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "stop audio\n");
1889566fef12SXin Ji }
1890566fef12SXin Ji 
1891566fef12SXin Ji static int anx7625_hdmi_i2s_get_dai_id(struct snd_soc_component *component,
1892566fef12SXin Ji 				       struct device_node *endpoint)
1893566fef12SXin Ji {
1894566fef12SXin Ji 	struct of_endpoint of_ep;
1895566fef12SXin Ji 	int ret;
1896566fef12SXin Ji 
1897566fef12SXin Ji 	ret = of_graph_parse_endpoint(endpoint, &of_ep);
1898566fef12SXin Ji 	if (ret < 0)
1899566fef12SXin Ji 		return ret;
1900566fef12SXin Ji 
1901566fef12SXin Ji 	/*
1902566fef12SXin Ji 	 * HDMI sound should be located at external DPI port
1903566fef12SXin Ji 	 * Didn't have good way to check where is internal(DSI)
1904566fef12SXin Ji 	 * or external(DPI) bridge
1905566fef12SXin Ji 	 */
1906566fef12SXin Ji 	return 0;
1907566fef12SXin Ji }
1908566fef12SXin Ji 
1909566fef12SXin Ji static void
1910566fef12SXin Ji anx7625_audio_update_connector_status(struct anx7625_data *ctx,
1911566fef12SXin Ji 				      enum drm_connector_status status)
1912566fef12SXin Ji {
1913566fef12SXin Ji 	if (ctx->plugged_cb && ctx->codec_dev) {
1914566fef12SXin Ji 		ctx->plugged_cb(ctx->codec_dev,
1915566fef12SXin Ji 				status == connector_status_connected);
1916566fef12SXin Ji 	}
1917566fef12SXin Ji }
1918566fef12SXin Ji 
1919566fef12SXin Ji static int anx7625_audio_hook_plugged_cb(struct device *dev, void *data,
1920566fef12SXin Ji 					 hdmi_codec_plugged_cb fn,
1921566fef12SXin Ji 					 struct device *codec_dev)
1922566fef12SXin Ji {
1923566fef12SXin Ji 	struct anx7625_data *ctx = data;
1924566fef12SXin Ji 
1925566fef12SXin Ji 	ctx->plugged_cb = fn;
1926566fef12SXin Ji 	ctx->codec_dev = codec_dev;
1927566fef12SXin Ji 	anx7625_audio_update_connector_status(ctx, anx7625_sink_detect(ctx));
1928566fef12SXin Ji 
1929566fef12SXin Ji 	return 0;
1930566fef12SXin Ji }
1931566fef12SXin Ji 
1932607a264eSXin Ji static int anx7625_audio_get_eld(struct device *dev, void *data,
1933607a264eSXin Ji 				 u8 *buf, size_t len)
1934607a264eSXin Ji {
1935607a264eSXin Ji 	struct anx7625_data *ctx = dev_get_drvdata(dev);
1936607a264eSXin Ji 
1937607a264eSXin Ji 	if (!ctx->connector) {
193897f2c684SHsin-Yi Wang 		/* Pass en empty ELD if connector not available */
193997f2c684SHsin-Yi Wang 		memset(buf, 0, len);
194097f2c684SHsin-Yi Wang 	} else {
1941607a264eSXin Ji 		dev_dbg(dev, "audio copy eld\n");
1942607a264eSXin Ji 		memcpy(buf, ctx->connector->eld,
1943607a264eSXin Ji 		       min(sizeof(ctx->connector->eld), len));
194497f2c684SHsin-Yi Wang 	}
1945607a264eSXin Ji 
1946607a264eSXin Ji 	return 0;
1947607a264eSXin Ji }
1948607a264eSXin Ji 
1949566fef12SXin Ji static const struct hdmi_codec_ops anx7625_codec_ops = {
1950566fef12SXin Ji 	.hw_params	= anx7625_audio_hw_params,
1951566fef12SXin Ji 	.audio_shutdown = anx7625_audio_shutdown,
1952607a264eSXin Ji 	.get_eld	= anx7625_audio_get_eld,
1953566fef12SXin Ji 	.get_dai_id	= anx7625_hdmi_i2s_get_dai_id,
1954566fef12SXin Ji 	.hook_plugged_cb = anx7625_audio_hook_plugged_cb,
1955566fef12SXin Ji };
1956566fef12SXin Ji 
1957566fef12SXin Ji static void anx7625_unregister_audio(struct anx7625_data *ctx)
1958566fef12SXin Ji {
1959566fef12SXin Ji 	struct device *dev = &ctx->client->dev;
1960566fef12SXin Ji 
1961566fef12SXin Ji 	if (ctx->audio_pdev) {
1962566fef12SXin Ji 		platform_device_unregister(ctx->audio_pdev);
1963566fef12SXin Ji 		ctx->audio_pdev = NULL;
1964566fef12SXin Ji 	}
1965566fef12SXin Ji 
1966566fef12SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "unbound to %s", HDMI_CODEC_DRV_NAME);
1967566fef12SXin Ji }
1968566fef12SXin Ji 
1969566fef12SXin Ji static int anx7625_register_audio(struct device *dev, struct anx7625_data *ctx)
1970566fef12SXin Ji {
1971566fef12SXin Ji 	struct hdmi_codec_pdata codec_data = {
1972566fef12SXin Ji 		.ops = &anx7625_codec_ops,
1973566fef12SXin Ji 		.max_i2s_channels = 8,
1974566fef12SXin Ji 		.i2s = 1,
1975566fef12SXin Ji 		.data = ctx,
1976566fef12SXin Ji 	};
1977566fef12SXin Ji 
1978566fef12SXin Ji 	ctx->audio_pdev = platform_device_register_data(dev,
1979566fef12SXin Ji 							HDMI_CODEC_DRV_NAME,
1980566fef12SXin Ji 							PLATFORM_DEVID_AUTO,
1981566fef12SXin Ji 							&codec_data,
1982566fef12SXin Ji 							sizeof(codec_data));
1983566fef12SXin Ji 
1984566fef12SXin Ji 	if (IS_ERR(ctx->audio_pdev))
198583ddd806SDan Carpenter 		return PTR_ERR(ctx->audio_pdev);
1986566fef12SXin Ji 
1987566fef12SXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "bound to %s", HDMI_CODEC_DRV_NAME);
1988566fef12SXin Ji 
1989566fef12SXin Ji 	return 0;
1990566fef12SXin Ji }
1991566fef12SXin Ji 
19928bdfc5daSXin Ji static int anx7625_attach_dsi(struct anx7625_data *ctx)
19938bdfc5daSXin Ji {
19948bdfc5daSXin Ji 	struct mipi_dsi_device *dsi;
19958bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
19968bdfc5daSXin Ji 	struct mipi_dsi_host *host;
19978bdfc5daSXin Ji 	const struct mipi_dsi_device_info info = {
19988bdfc5daSXin Ji 		.type = "anx7625",
19998bdfc5daSXin Ji 		.channel = 0,
20008bdfc5daSXin Ji 		.node = NULL,
20018bdfc5daSXin Ji 	};
200225a390a9SMaxime Ripard 	int ret;
20038bdfc5daSXin Ji 
20048bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "attach dsi\n");
20058bdfc5daSXin Ji 
20068bdfc5daSXin Ji 	host = of_find_mipi_dsi_host_by_node(ctx->pdata.mipi_host_node);
20078bdfc5daSXin Ji 	if (!host) {
20088bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to find dsi host.\n");
200926933299Sowen 		return -EPROBE_DEFER;
20108bdfc5daSXin Ji 	}
20118bdfc5daSXin Ji 
201225a390a9SMaxime Ripard 	dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
20138bdfc5daSXin Ji 	if (IS_ERR(dsi)) {
20148bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to create dsi device.\n");
20158bdfc5daSXin Ji 		return -EINVAL;
20168bdfc5daSXin Ji 	}
20178bdfc5daSXin Ji 
2018fd0310b6SXin Ji 	dsi->lanes = ctx->pdata.mipi_lanes;
20198bdfc5daSXin Ji 	dsi->format = MIPI_DSI_FMT_RGB888;
20208bdfc5daSXin Ji 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO	|
20218bdfc5daSXin Ji 		MIPI_DSI_MODE_VIDEO_SYNC_PULSE	|
20224404cdb5SRex-BC Chen 		MIPI_DSI_MODE_VIDEO_HSE	|
20234404cdb5SRex-BC Chen 		MIPI_DSI_HS_PKT_END_ALIGNED;
20248bdfc5daSXin Ji 
202525a390a9SMaxime Ripard 	ret = devm_mipi_dsi_attach(dev, dsi);
202625a390a9SMaxime Ripard 	if (ret) {
20278bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to attach dsi to host.\n");
202825a390a9SMaxime Ripard 		return ret;
20298bdfc5daSXin Ji 	}
20308bdfc5daSXin Ji 
20318bdfc5daSXin Ji 	ctx->dsi = dsi;
20328bdfc5daSXin Ji 
20338bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "attach dsi succeeded.\n");
20348bdfc5daSXin Ji 
20358bdfc5daSXin Ji 	return 0;
20368bdfc5daSXin Ji }
20378bdfc5daSXin Ji 
2038cd1637c7SXin Ji static void hdcp_check_work_func(struct work_struct *work)
2039cd1637c7SXin Ji {
2040cd1637c7SXin Ji 	u8 status;
2041cd1637c7SXin Ji 	struct delayed_work *dwork;
2042cd1637c7SXin Ji 	struct anx7625_data *ctx;
2043cd1637c7SXin Ji 	struct device *dev;
2044cd1637c7SXin Ji 	struct drm_device *drm_dev;
2045cd1637c7SXin Ji 
2046cd1637c7SXin Ji 	dwork = to_delayed_work(work);
2047cd1637c7SXin Ji 	ctx = container_of(dwork, struct anx7625_data, hdcp_work);
2048cd1637c7SXin Ji 	dev = &ctx->client->dev;
2049cd1637c7SXin Ji 
2050cd1637c7SXin Ji 	if (!ctx->connector) {
2051cd1637c7SXin Ji 		dev_err(dev, "HDCP connector is null!");
2052cd1637c7SXin Ji 		return;
2053cd1637c7SXin Ji 	}
2054cd1637c7SXin Ji 
2055cd1637c7SXin Ji 	drm_dev = ctx->connector->dev;
2056cd1637c7SXin Ji 	drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
2057cd1637c7SXin Ji 	mutex_lock(&ctx->hdcp_wq_lock);
2058cd1637c7SXin Ji 
2059cd1637c7SXin Ji 	status = anx7625_reg_read(ctx, ctx->i2c.tx_p0_client, 0);
2060cd1637c7SXin Ji 	dev_dbg(dev, "sink HDCP status check: %.02x\n", status);
2061cd1637c7SXin Ji 	if (status & BIT(1)) {
2062cd1637c7SXin Ji 		ctx->hdcp_cp = DRM_MODE_CONTENT_PROTECTION_ENABLED;
2063cd1637c7SXin Ji 		drm_hdcp_update_content_protection(ctx->connector,
2064cd1637c7SXin Ji 						   ctx->hdcp_cp);
2065cd1637c7SXin Ji 		dev_dbg(dev, "update CP to ENABLE\n");
2066cd1637c7SXin Ji 	}
2067cd1637c7SXin Ji 
2068cd1637c7SXin Ji 	mutex_unlock(&ctx->hdcp_wq_lock);
2069cd1637c7SXin Ji 	drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
2070cd1637c7SXin Ji }
2071cd1637c7SXin Ji 
2072cd1637c7SXin Ji static int anx7625_connector_atomic_check(struct anx7625_data *ctx,
2073cd1637c7SXin Ji 					  struct drm_connector_state *state)
2074cd1637c7SXin Ji {
2075cd1637c7SXin Ji 	struct device *dev = &ctx->client->dev;
2076cd1637c7SXin Ji 	int cp;
2077cd1637c7SXin Ji 
2078cd1637c7SXin Ji 	dev_dbg(dev, "hdcp state check\n");
2079cd1637c7SXin Ji 	cp = state->content_protection;
2080cd1637c7SXin Ji 
2081cd1637c7SXin Ji 	if (cp == ctx->hdcp_cp)
2082cd1637c7SXin Ji 		return 0;
2083cd1637c7SXin Ji 
2084cd1637c7SXin Ji 	if (cp == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
2085cd1637c7SXin Ji 		if (ctx->dp_en) {
2086cd1637c7SXin Ji 			dev_dbg(dev, "enable HDCP\n");
2087cd1637c7SXin Ji 			anx7625_hdcp_enable(ctx);
2088cd1637c7SXin Ji 
2089cd1637c7SXin Ji 			queue_delayed_work(ctx->hdcp_workqueue,
2090cd1637c7SXin Ji 					   &ctx->hdcp_work,
2091cd1637c7SXin Ji 					   msecs_to_jiffies(2000));
2092cd1637c7SXin Ji 		}
2093cd1637c7SXin Ji 	}
2094cd1637c7SXin Ji 
2095cd1637c7SXin Ji 	if (cp == DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
2096cd1637c7SXin Ji 		if (ctx->hdcp_cp != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
2097cd1637c7SXin Ji 			dev_err(dev, "current CP is not ENABLED\n");
2098cd1637c7SXin Ji 			return -EINVAL;
2099cd1637c7SXin Ji 		}
2100cd1637c7SXin Ji 		anx7625_hdcp_disable(ctx);
2101cd1637c7SXin Ji 		ctx->hdcp_cp = DRM_MODE_CONTENT_PROTECTION_UNDESIRED;
2102cd1637c7SXin Ji 		drm_hdcp_update_content_protection(ctx->connector,
2103cd1637c7SXin Ji 						   ctx->hdcp_cp);
2104cd1637c7SXin Ji 		dev_dbg(dev, "update CP to UNDESIRE\n");
2105cd1637c7SXin Ji 	}
2106cd1637c7SXin Ji 
2107cd1637c7SXin Ji 	if (cp == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
2108cd1637c7SXin Ji 		dev_err(dev, "Userspace illegal set to PROTECTION ENABLE\n");
2109cd1637c7SXin Ji 		return -EINVAL;
2110cd1637c7SXin Ji 	}
2111cd1637c7SXin Ji 
2112cd1637c7SXin Ji 	return 0;
2113cd1637c7SXin Ji }
2114cd1637c7SXin Ji 
21158bdfc5daSXin Ji static int anx7625_bridge_attach(struct drm_bridge *bridge,
21168bdfc5daSXin Ji 				 enum drm_bridge_attach_flags flags)
21178bdfc5daSXin Ji {
21188bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
21198bdfc5daSXin Ji 	int err;
21208bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
21218bdfc5daSXin Ji 
21228bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm attach\n");
21238bdfc5daSXin Ji 	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))
21248bdfc5daSXin Ji 		return -EINVAL;
21258bdfc5daSXin Ji 
21268bdfc5daSXin Ji 	if (!bridge->encoder) {
21278bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "Parent encoder object not found");
21288bdfc5daSXin Ji 		return -ENODEV;
21298bdfc5daSXin Ji 	}
21308bdfc5daSXin Ji 
2131adca62ecSHsin-Yi Wang 	ctx->aux.drm_dev = bridge->dev;
2132adca62ecSHsin-Yi Wang 	err = drm_dp_aux_register(&ctx->aux);
2133adca62ecSHsin-Yi Wang 	if (err) {
2134adca62ecSHsin-Yi Wang 		dev_err(dev, "failed to register aux channel: %d\n", err);
2135adca62ecSHsin-Yi Wang 		return err;
2136adca62ecSHsin-Yi Wang 	}
2137adca62ecSHsin-Yi Wang 
21388bdfc5daSXin Ji 	if (ctx->pdata.panel_bridge) {
21398bdfc5daSXin Ji 		err = drm_bridge_attach(bridge->encoder,
21408bdfc5daSXin Ji 					ctx->pdata.panel_bridge,
21418bdfc5daSXin Ji 					&ctx->bridge, flags);
2142fb8d617fSLaurent Pinchart 		if (err)
21438bdfc5daSXin Ji 			return err;
21448bdfc5daSXin Ji 	}
21458bdfc5daSXin Ji 
21468bdfc5daSXin Ji 	ctx->bridge_attached = 1;
21478bdfc5daSXin Ji 
21488bdfc5daSXin Ji 	return 0;
21498bdfc5daSXin Ji }
21508bdfc5daSXin Ji 
2151adca62ecSHsin-Yi Wang static void anx7625_bridge_detach(struct drm_bridge *bridge)
2152adca62ecSHsin-Yi Wang {
2153adca62ecSHsin-Yi Wang 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
2154adca62ecSHsin-Yi Wang 
2155adca62ecSHsin-Yi Wang 	drm_dp_aux_unregister(&ctx->aux);
2156adca62ecSHsin-Yi Wang }
2157adca62ecSHsin-Yi Wang 
21588bdfc5daSXin Ji static enum drm_mode_status
21598bdfc5daSXin Ji anx7625_bridge_mode_valid(struct drm_bridge *bridge,
21608bdfc5daSXin Ji 			  const struct drm_display_info *info,
21618bdfc5daSXin Ji 			  const struct drm_display_mode *mode)
21628bdfc5daSXin Ji {
21638bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
21648bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
21658bdfc5daSXin Ji 
21668bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm mode checking\n");
21678bdfc5daSXin Ji 
21688bdfc5daSXin Ji 	/* Max 1200p at 5.4 Ghz, one lane, pixel clock 300M */
21698bdfc5daSXin Ji 	if (mode->clock > SUPPORT_PIXEL_CLOCK) {
21708bdfc5daSXin Ji 		DRM_DEV_DEBUG_DRIVER(dev,
21718bdfc5daSXin Ji 				     "drm mode invalid, pixelclock too high.\n");
21728bdfc5daSXin Ji 		return MODE_CLOCK_HIGH;
21738bdfc5daSXin Ji 	}
21748bdfc5daSXin Ji 
21758bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm mode valid.\n");
21768bdfc5daSXin Ji 
21778bdfc5daSXin Ji 	return MODE_OK;
21788bdfc5daSXin Ji }
21798bdfc5daSXin Ji 
21808bdfc5daSXin Ji static void anx7625_bridge_mode_set(struct drm_bridge *bridge,
21818bdfc5daSXin Ji 				    const struct drm_display_mode *old_mode,
21828bdfc5daSXin Ji 				    const struct drm_display_mode *mode)
21838bdfc5daSXin Ji {
21848bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
21858bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
21868bdfc5daSXin Ji 
21878bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm mode set\n");
21888bdfc5daSXin Ji 
21898bdfc5daSXin Ji 	ctx->dt.pixelclock.min = mode->clock;
21908bdfc5daSXin Ji 	ctx->dt.hactive.min = mode->hdisplay;
21918bdfc5daSXin Ji 	ctx->dt.hsync_len.min = mode->hsync_end - mode->hsync_start;
21928bdfc5daSXin Ji 	ctx->dt.hfront_porch.min = mode->hsync_start - mode->hdisplay;
21938bdfc5daSXin Ji 	ctx->dt.hback_porch.min = mode->htotal - mode->hsync_end;
21948bdfc5daSXin Ji 	ctx->dt.vactive.min = mode->vdisplay;
21958bdfc5daSXin Ji 	ctx->dt.vsync_len.min = mode->vsync_end - mode->vsync_start;
21968bdfc5daSXin Ji 	ctx->dt.vfront_porch.min = mode->vsync_start - mode->vdisplay;
21978bdfc5daSXin Ji 	ctx->dt.vback_porch.min = mode->vtotal - mode->vsync_end;
21988bdfc5daSXin Ji 
21998bdfc5daSXin Ji 	ctx->display_timing_valid = 1;
22008bdfc5daSXin Ji 
22018bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "pixelclock(%d).\n", ctx->dt.pixelclock.min);
22028bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hactive(%d), hsync(%d), hfp(%d), hbp(%d)\n",
22038bdfc5daSXin Ji 			     ctx->dt.hactive.min,
22048bdfc5daSXin Ji 			     ctx->dt.hsync_len.min,
22058bdfc5daSXin Ji 			     ctx->dt.hfront_porch.min,
22068bdfc5daSXin Ji 			     ctx->dt.hback_porch.min);
22078bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "vactive(%d), vsync(%d), vfp(%d), vbp(%d)\n",
22088bdfc5daSXin Ji 			     ctx->dt.vactive.min,
22098bdfc5daSXin Ji 			     ctx->dt.vsync_len.min,
22108bdfc5daSXin Ji 			     ctx->dt.vfront_porch.min,
22118bdfc5daSXin Ji 			     ctx->dt.vback_porch.min);
22128bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hdisplay(%d),hsync_start(%d).\n",
22138bdfc5daSXin Ji 			     mode->hdisplay,
22148bdfc5daSXin Ji 			     mode->hsync_start);
22158bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hsync_end(%d),htotal(%d).\n",
22168bdfc5daSXin Ji 			     mode->hsync_end,
22178bdfc5daSXin Ji 			     mode->htotal);
22188bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "vdisplay(%d),vsync_start(%d).\n",
22198bdfc5daSXin Ji 			     mode->vdisplay,
22208bdfc5daSXin Ji 			     mode->vsync_start);
22218bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "vsync_end(%d),vtotal(%d).\n",
22228bdfc5daSXin Ji 			     mode->vsync_end,
22238bdfc5daSXin Ji 			     mode->vtotal);
22248bdfc5daSXin Ji }
22258bdfc5daSXin Ji 
22268bdfc5daSXin Ji static bool anx7625_bridge_mode_fixup(struct drm_bridge *bridge,
22278bdfc5daSXin Ji 				      const struct drm_display_mode *mode,
22288bdfc5daSXin Ji 				      struct drm_display_mode *adj)
22298bdfc5daSXin Ji {
22308bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
22318bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
22328bdfc5daSXin Ji 	u32 hsync, hfp, hbp, hblanking;
22338bdfc5daSXin Ji 	u32 adj_hsync, adj_hfp, adj_hbp, adj_hblanking, delta_adj;
22348bdfc5daSXin Ji 	u32 vref, adj_clock;
22358bdfc5daSXin Ji 
22368bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm mode fixup set\n");
22378bdfc5daSXin Ji 
2238fd0310b6SXin Ji 	/* No need fixup for external monitor */
2239fd0310b6SXin Ji 	if (!ctx->pdata.panel_bridge)
2240fd0310b6SXin Ji 		return true;
2241fd0310b6SXin Ji 
22428bdfc5daSXin Ji 	hsync = mode->hsync_end - mode->hsync_start;
22438bdfc5daSXin Ji 	hfp = mode->hsync_start - mode->hdisplay;
22448bdfc5daSXin Ji 	hbp = mode->htotal - mode->hsync_end;
22458bdfc5daSXin Ji 	hblanking = mode->htotal - mode->hdisplay;
22468bdfc5daSXin Ji 
22478bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "before mode fixup\n");
22488bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hsync(%d), hfp(%d), hbp(%d), clock(%d)\n",
22498bdfc5daSXin Ji 			     hsync, hfp, hbp, adj->clock);
22508bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hsync_start(%d), hsync_end(%d), htot(%d)\n",
22518bdfc5daSXin Ji 			     adj->hsync_start, adj->hsync_end, adj->htotal);
22528bdfc5daSXin Ji 
22538bdfc5daSXin Ji 	adj_hfp = hfp;
22548bdfc5daSXin Ji 	adj_hsync = hsync;
22558bdfc5daSXin Ji 	adj_hbp = hbp;
22568bdfc5daSXin Ji 	adj_hblanking = hblanking;
22578bdfc5daSXin Ji 
22588bdfc5daSXin Ji 	/* HFP needs to be even */
22598bdfc5daSXin Ji 	if (hfp & 0x1) {
22608bdfc5daSXin Ji 		adj_hfp += 1;
22618bdfc5daSXin Ji 		adj_hblanking += 1;
22628bdfc5daSXin Ji 	}
22638bdfc5daSXin Ji 
22648bdfc5daSXin Ji 	/* HBP needs to be even */
22658bdfc5daSXin Ji 	if (hbp & 0x1) {
22668bdfc5daSXin Ji 		adj_hbp -= 1;
22678bdfc5daSXin Ji 		adj_hblanking -= 1;
22688bdfc5daSXin Ji 	}
22698bdfc5daSXin Ji 
22708bdfc5daSXin Ji 	/* HSYNC needs to be even */
22718bdfc5daSXin Ji 	if (hsync & 0x1) {
22728bdfc5daSXin Ji 		if (adj_hblanking < hblanking)
22738bdfc5daSXin Ji 			adj_hsync += 1;
22748bdfc5daSXin Ji 		else
22758bdfc5daSXin Ji 			adj_hsync -= 1;
22768bdfc5daSXin Ji 	}
22778bdfc5daSXin Ji 
22788bdfc5daSXin Ji 	/*
22798bdfc5daSXin Ji 	 * Once illegal timing detected, use default HFP, HSYNC, HBP
22808bdfc5daSXin Ji 	 * This adjusting made for built-in eDP panel, for the externel
22818bdfc5daSXin Ji 	 * DP monitor, may need return false.
22828bdfc5daSXin Ji 	 */
22838bdfc5daSXin Ji 	if (hblanking < HBLANKING_MIN || (hfp < HP_MIN && hbp < HP_MIN)) {
22848bdfc5daSXin Ji 		adj_hsync = SYNC_LEN_DEF;
22858bdfc5daSXin Ji 		adj_hfp = HFP_HBP_DEF;
22868bdfc5daSXin Ji 		adj_hbp = HFP_HBP_DEF;
22878bdfc5daSXin Ji 		vref = adj->clock * 1000 / (adj->htotal * adj->vtotal);
22888bdfc5daSXin Ji 		if (hblanking < HBLANKING_MIN) {
22898bdfc5daSXin Ji 			delta_adj = HBLANKING_MIN - hblanking;
22908bdfc5daSXin Ji 			adj_clock = vref * delta_adj * adj->vtotal;
22918bdfc5daSXin Ji 			adj->clock += DIV_ROUND_UP(adj_clock, 1000);
22928bdfc5daSXin Ji 		} else {
22938bdfc5daSXin Ji 			delta_adj = hblanking - HBLANKING_MIN;
22948bdfc5daSXin Ji 			adj_clock = vref * delta_adj * adj->vtotal;
22958bdfc5daSXin Ji 			adj->clock -= DIV_ROUND_UP(adj_clock, 1000);
22968bdfc5daSXin Ji 		}
22978bdfc5daSXin Ji 
22988bdfc5daSXin Ji 		DRM_WARN("illegal hblanking timing, use default.\n");
22998bdfc5daSXin Ji 		DRM_WARN("hfp(%d), hbp(%d), hsync(%d).\n", hfp, hbp, hsync);
23008bdfc5daSXin Ji 	} else if (adj_hfp < HP_MIN) {
23018bdfc5daSXin Ji 		/* Adjust hfp if hfp less than HP_MIN */
23028bdfc5daSXin Ji 		delta_adj = HP_MIN - adj_hfp;
23038bdfc5daSXin Ji 		adj_hfp = HP_MIN;
23048bdfc5daSXin Ji 
23058bdfc5daSXin Ji 		/*
23068bdfc5daSXin Ji 		 * Balance total HBlanking pixel, if HBP does not have enough
23078bdfc5daSXin Ji 		 * space, adjust HSYNC length, otherwise adjust HBP
23088bdfc5daSXin Ji 		 */
23098bdfc5daSXin Ji 		if ((adj_hbp - delta_adj) < HP_MIN)
23108bdfc5daSXin Ji 			/* HBP not enough space */
23118bdfc5daSXin Ji 			adj_hsync -= delta_adj;
23128bdfc5daSXin Ji 		else
23138bdfc5daSXin Ji 			adj_hbp -= delta_adj;
23148bdfc5daSXin Ji 	} else if (adj_hbp < HP_MIN) {
23158bdfc5daSXin Ji 		delta_adj = HP_MIN - adj_hbp;
23168bdfc5daSXin Ji 		adj_hbp = HP_MIN;
23178bdfc5daSXin Ji 
23188bdfc5daSXin Ji 		/*
23198bdfc5daSXin Ji 		 * Balance total HBlanking pixel, if HBP hasn't enough space,
23208bdfc5daSXin Ji 		 * adjust HSYNC length, otherwize adjust HBP
23218bdfc5daSXin Ji 		 */
23228bdfc5daSXin Ji 		if ((adj_hfp - delta_adj) < HP_MIN)
23238bdfc5daSXin Ji 			/* HFP not enough space */
23248bdfc5daSXin Ji 			adj_hsync -= delta_adj;
23258bdfc5daSXin Ji 		else
23268bdfc5daSXin Ji 			adj_hfp -= delta_adj;
23278bdfc5daSXin Ji 	}
23288bdfc5daSXin Ji 
23298bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "after mode fixup\n");
23308bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hsync(%d), hfp(%d), hbp(%d), clock(%d)\n",
23318bdfc5daSXin Ji 			     adj_hsync, adj_hfp, adj_hbp, adj->clock);
23328bdfc5daSXin Ji 
23338bdfc5daSXin Ji 	/* Reconstruct timing */
23348bdfc5daSXin Ji 	adj->hsync_start = adj->hdisplay + adj_hfp;
23358bdfc5daSXin Ji 	adj->hsync_end = adj->hsync_start + adj_hsync;
23368bdfc5daSXin Ji 	adj->htotal = adj->hsync_end + adj_hbp;
23378bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "hsync_start(%d), hsync_end(%d), htot(%d)\n",
23388bdfc5daSXin Ji 			     adj->hsync_start, adj->hsync_end, adj->htotal);
23398bdfc5daSXin Ji 
23408bdfc5daSXin Ji 	return true;
23418bdfc5daSXin Ji }
23428bdfc5daSXin Ji 
2343191be002SXin Ji static int anx7625_bridge_atomic_check(struct drm_bridge *bridge,
2344191be002SXin Ji 				       struct drm_bridge_state *bridge_state,
2345191be002SXin Ji 				       struct drm_crtc_state *crtc_state,
2346191be002SXin Ji 				       struct drm_connector_state *conn_state)
23478bdfc5daSXin Ji {
23488bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
23498bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
23508bdfc5daSXin Ji 
2351191be002SXin Ji 	dev_dbg(dev, "drm bridge atomic check\n");
2352cd1637c7SXin Ji 
2353cd1637c7SXin Ji 	anx7625_bridge_mode_fixup(bridge, &crtc_state->mode,
2354191be002SXin Ji 				  &crtc_state->adjusted_mode);
2355cd1637c7SXin Ji 
2356cd1637c7SXin Ji 	return anx7625_connector_atomic_check(ctx, conn_state);
2357191be002SXin Ji }
2358191be002SXin Ji 
2359191be002SXin Ji static void anx7625_bridge_atomic_enable(struct drm_bridge *bridge,
2360191be002SXin Ji 					 struct drm_bridge_state *state)
2361191be002SXin Ji {
2362191be002SXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
2363191be002SXin Ji 	struct device *dev = &ctx->client->dev;
2364191be002SXin Ji 	struct drm_connector *connector;
2365191be002SXin Ji 
2366191be002SXin Ji 	dev_dbg(dev, "drm atomic enable\n");
2367191be002SXin Ji 
2368191be002SXin Ji 	if (!bridge->encoder) {
2369191be002SXin Ji 		dev_err(dev, "Parent encoder object not found");
2370191be002SXin Ji 		return;
2371191be002SXin Ji 	}
2372191be002SXin Ji 
2373191be002SXin Ji 	connector = drm_atomic_get_new_connector_for_encoder(state->base.state,
2374191be002SXin Ji 							     bridge->encoder);
2375191be002SXin Ji 	if (!connector)
2376191be002SXin Ji 		return;
2377191be002SXin Ji 
2378191be002SXin Ji 	ctx->connector = connector;
23798bdfc5daSXin Ji 
238060487584SPi-Hsun Shih 	pm_runtime_get_sync(dev);
23818bdfc5daSXin Ji 
23828bdfc5daSXin Ji 	anx7625_dp_start(ctx);
23838bdfc5daSXin Ji }
23848bdfc5daSXin Ji 
2385191be002SXin Ji static void anx7625_bridge_atomic_disable(struct drm_bridge *bridge,
2386191be002SXin Ji 					  struct drm_bridge_state *old)
23878bdfc5daSXin Ji {
23888bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
23898bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
23908bdfc5daSXin Ji 
2391191be002SXin Ji 	dev_dbg(dev, "drm atomic disable\n");
23928bdfc5daSXin Ji 
2393191be002SXin Ji 	ctx->connector = NULL;
23948bdfc5daSXin Ji 	anx7625_dp_stop(ctx);
23958bdfc5daSXin Ji 
23963203e497SPi-Hsun Shih 	pm_runtime_put_sync(dev);
23978bdfc5daSXin Ji }
23988bdfc5daSXin Ji 
23998bdfc5daSXin Ji static enum drm_connector_status
24008bdfc5daSXin Ji anx7625_bridge_detect(struct drm_bridge *bridge)
24018bdfc5daSXin Ji {
24028bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
24038bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
24048bdfc5daSXin Ji 
24058bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm bridge detect\n");
24068bdfc5daSXin Ji 
24078bdfc5daSXin Ji 	return anx7625_sink_detect(ctx);
24088bdfc5daSXin Ji }
24098bdfc5daSXin Ji 
24108bdfc5daSXin Ji static struct edid *anx7625_bridge_get_edid(struct drm_bridge *bridge,
24118bdfc5daSXin Ji 					    struct drm_connector *connector)
24128bdfc5daSXin Ji {
24138bdfc5daSXin Ji 	struct anx7625_data *ctx = bridge_to_anx7625(bridge);
24148bdfc5daSXin Ji 	struct device *dev = &ctx->client->dev;
24158bdfc5daSXin Ji 
24168bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "drm bridge get edid\n");
24178bdfc5daSXin Ji 
24188bdfc5daSXin Ji 	return anx7625_get_edid(ctx);
24198bdfc5daSXin Ji }
24208bdfc5daSXin Ji 
24218bdfc5daSXin Ji static const struct drm_bridge_funcs anx7625_bridge_funcs = {
24228bdfc5daSXin Ji 	.attach = anx7625_bridge_attach,
2423adca62ecSHsin-Yi Wang 	.detach = anx7625_bridge_detach,
24248bdfc5daSXin Ji 	.mode_valid = anx7625_bridge_mode_valid,
24258bdfc5daSXin Ji 	.mode_set = anx7625_bridge_mode_set,
2426191be002SXin Ji 	.atomic_check = anx7625_bridge_atomic_check,
2427191be002SXin Ji 	.atomic_enable = anx7625_bridge_atomic_enable,
2428191be002SXin Ji 	.atomic_disable = anx7625_bridge_atomic_disable,
2429191be002SXin Ji 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
2430191be002SXin Ji 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
2431191be002SXin Ji 	.atomic_reset = drm_atomic_helper_bridge_reset,
24328bdfc5daSXin Ji 	.detect = anx7625_bridge_detect,
24338bdfc5daSXin Ji 	.get_edid = anx7625_bridge_get_edid,
24348bdfc5daSXin Ji };
24358bdfc5daSXin Ji 
24368bdfc5daSXin Ji static int anx7625_register_i2c_dummy_clients(struct anx7625_data *ctx,
24378bdfc5daSXin Ji 					      struct i2c_client *client)
24388bdfc5daSXin Ji {
2439e660916bSHsin-Yi Wang 	struct device *dev = &ctx->client->dev;
2440f5f05ddcSMiaoqian Lin 
2441e660916bSHsin-Yi Wang 	ctx->i2c.tx_p0_client = devm_i2c_new_dummy_device(dev, client->adapter,
24428bdfc5daSXin Ji 							  TX_P0_ADDR >> 1);
2443f5f05ddcSMiaoqian Lin 	if (IS_ERR(ctx->i2c.tx_p0_client))
2444f5f05ddcSMiaoqian Lin 		return PTR_ERR(ctx->i2c.tx_p0_client);
24458bdfc5daSXin Ji 
2446e660916bSHsin-Yi Wang 	ctx->i2c.tx_p1_client = devm_i2c_new_dummy_device(dev, client->adapter,
24478bdfc5daSXin Ji 							  TX_P1_ADDR >> 1);
2448e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.tx_p1_client))
2449e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.tx_p1_client);
24508bdfc5daSXin Ji 
2451e660916bSHsin-Yi Wang 	ctx->i2c.tx_p2_client = devm_i2c_new_dummy_device(dev, client->adapter,
24528bdfc5daSXin Ji 							  TX_P2_ADDR >> 1);
2453e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.tx_p2_client))
2454e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.tx_p2_client);
24558bdfc5daSXin Ji 
2456e660916bSHsin-Yi Wang 	ctx->i2c.rx_p0_client = devm_i2c_new_dummy_device(dev, client->adapter,
24578bdfc5daSXin Ji 							  RX_P0_ADDR >> 1);
2458e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.rx_p0_client))
2459e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.rx_p0_client);
24608bdfc5daSXin Ji 
2461e660916bSHsin-Yi Wang 	ctx->i2c.rx_p1_client = devm_i2c_new_dummy_device(dev, client->adapter,
24628bdfc5daSXin Ji 							  RX_P1_ADDR >> 1);
2463e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.rx_p1_client))
2464e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.rx_p1_client);
24658bdfc5daSXin Ji 
2466e660916bSHsin-Yi Wang 	ctx->i2c.rx_p2_client = devm_i2c_new_dummy_device(dev, client->adapter,
24678bdfc5daSXin Ji 							  RX_P2_ADDR >> 1);
2468e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.rx_p2_client))
2469e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.rx_p2_client);
24708bdfc5daSXin Ji 
2471e660916bSHsin-Yi Wang 	ctx->i2c.tcpc_client = devm_i2c_new_dummy_device(dev, client->adapter,
24728bdfc5daSXin Ji 							 TCPC_INTERFACE_ADDR >> 1);
2473e660916bSHsin-Yi Wang 	if (IS_ERR(ctx->i2c.tcpc_client))
2474e660916bSHsin-Yi Wang 		return PTR_ERR(ctx->i2c.tcpc_client);
24758bdfc5daSXin Ji 
24768bdfc5daSXin Ji 	return 0;
24778bdfc5daSXin Ji }
24788bdfc5daSXin Ji 
247960487584SPi-Hsun Shih static int __maybe_unused anx7625_runtime_pm_suspend(struct device *dev)
248060487584SPi-Hsun Shih {
248160487584SPi-Hsun Shih 	struct anx7625_data *ctx = dev_get_drvdata(dev);
248260487584SPi-Hsun Shih 
248360487584SPi-Hsun Shih 	mutex_lock(&ctx->lock);
248460487584SPi-Hsun Shih 
248560487584SPi-Hsun Shih 	anx7625_stop_dp_work(ctx);
248660487584SPi-Hsun Shih 	anx7625_power_standby(ctx);
248760487584SPi-Hsun Shih 
248860487584SPi-Hsun Shih 	mutex_unlock(&ctx->lock);
248960487584SPi-Hsun Shih 
249060487584SPi-Hsun Shih 	return 0;
249160487584SPi-Hsun Shih }
249260487584SPi-Hsun Shih 
249360487584SPi-Hsun Shih static int __maybe_unused anx7625_runtime_pm_resume(struct device *dev)
249460487584SPi-Hsun Shih {
249560487584SPi-Hsun Shih 	struct anx7625_data *ctx = dev_get_drvdata(dev);
249660487584SPi-Hsun Shih 
249760487584SPi-Hsun Shih 	mutex_lock(&ctx->lock);
249860487584SPi-Hsun Shih 
249960487584SPi-Hsun Shih 	anx7625_power_on_init(ctx);
250060487584SPi-Hsun Shih 	anx7625_hpd_polling(ctx);
250160487584SPi-Hsun Shih 
250260487584SPi-Hsun Shih 	mutex_unlock(&ctx->lock);
250360487584SPi-Hsun Shih 
250460487584SPi-Hsun Shih 	return 0;
250560487584SPi-Hsun Shih }
250660487584SPi-Hsun Shih 
250760487584SPi-Hsun Shih static const struct dev_pm_ops anx7625_pm_ops = {
2508*aa196597SHsin-Yi Wang 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2509*aa196597SHsin-Yi Wang 				pm_runtime_force_resume)
251060487584SPi-Hsun Shih 	SET_RUNTIME_PM_OPS(anx7625_runtime_pm_suspend,
251160487584SPi-Hsun Shih 			   anx7625_runtime_pm_resume, NULL)
251260487584SPi-Hsun Shih };
251360487584SPi-Hsun Shih 
2514adca62ecSHsin-Yi Wang static void anx7625_runtime_disable(void *data)
2515adca62ecSHsin-Yi Wang {
2516adca62ecSHsin-Yi Wang 	pm_runtime_dont_use_autosuspend(data);
2517adca62ecSHsin-Yi Wang 	pm_runtime_disable(data);
2518adca62ecSHsin-Yi Wang }
2519adca62ecSHsin-Yi Wang 
25208bdfc5daSXin Ji static int anx7625_i2c_probe(struct i2c_client *client,
25218bdfc5daSXin Ji 			     const struct i2c_device_id *id)
25228bdfc5daSXin Ji {
25238bdfc5daSXin Ji 	struct anx7625_data *platform;
25248bdfc5daSXin Ji 	struct anx7625_platform_data *pdata;
25258bdfc5daSXin Ji 	int ret = 0;
25268bdfc5daSXin Ji 	struct device *dev = &client->dev;
25278bdfc5daSXin Ji 
25288bdfc5daSXin Ji 	if (!i2c_check_functionality(client->adapter,
25298bdfc5daSXin Ji 				     I2C_FUNC_SMBUS_I2C_BLOCK)) {
25308bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "anx7625's i2c bus doesn't support\n");
25318bdfc5daSXin Ji 		return -ENODEV;
25328bdfc5daSXin Ji 	}
25338bdfc5daSXin Ji 
253457bfb34aSHsin-Yi Wang 	platform = devm_kzalloc(dev, sizeof(*platform), GFP_KERNEL);
25358bdfc5daSXin Ji 	if (!platform) {
25368bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to allocate driver data\n");
25378bdfc5daSXin Ji 		return -ENOMEM;
25388bdfc5daSXin Ji 	}
25398bdfc5daSXin Ji 
25408bdfc5daSXin Ji 	pdata = &platform->pdata;
25418bdfc5daSXin Ji 
25428bdfc5daSXin Ji 	platform->client = client;
25438bdfc5daSXin Ji 	i2c_set_clientdata(client, platform);
25448bdfc5daSXin Ji 
25456c744983SHsin-Yi Wang 	pdata->supplies[0].supply = "vdd10";
25466c744983SHsin-Yi Wang 	pdata->supplies[1].supply = "vdd18";
25476c744983SHsin-Yi Wang 	pdata->supplies[2].supply = "vdd33";
25486c744983SHsin-Yi Wang 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(pdata->supplies),
25496c744983SHsin-Yi Wang 				      pdata->supplies);
25506c744983SHsin-Yi Wang 	if (ret) {
25516c744983SHsin-Yi Wang 		DRM_DEV_ERROR(dev, "fail to get power supplies: %d\n", ret);
25526c744983SHsin-Yi Wang 		return ret;
25536c744983SHsin-Yi Wang 	}
25548bdfc5daSXin Ji 	anx7625_init_gpio(platform);
25558bdfc5daSXin Ji 
25568bdfc5daSXin Ji 	mutex_init(&platform->lock);
2557cd1637c7SXin Ji 	mutex_init(&platform->hdcp_wq_lock);
2558cd1637c7SXin Ji 
2559cd1637c7SXin Ji 	INIT_DELAYED_WORK(&platform->hdcp_work, hdcp_check_work_func);
2560cd1637c7SXin Ji 	platform->hdcp_workqueue = create_workqueue("hdcp workqueue");
2561cd1637c7SXin Ji 	if (!platform->hdcp_workqueue) {
2562cd1637c7SXin Ji 		dev_err(dev, "fail to create work queue\n");
2563cd1637c7SXin Ji 		ret = -ENOMEM;
256457bfb34aSHsin-Yi Wang 		return ret;
2565cd1637c7SXin Ji 	}
25668bdfc5daSXin Ji 
25678bdfc5daSXin Ji 	platform->pdata.intp_irq = client->irq;
25688bdfc5daSXin Ji 	if (platform->pdata.intp_irq) {
25698bdfc5daSXin Ji 		INIT_WORK(&platform->work, anx7625_work_func);
2570f03ab662SPi-Hsun Shih 		platform->workqueue = alloc_workqueue("anx7625_work",
2571f03ab662SPi-Hsun Shih 						      WQ_FREEZABLE | WQ_MEM_RECLAIM, 1);
25728bdfc5daSXin Ji 		if (!platform->workqueue) {
25738bdfc5daSXin Ji 			DRM_DEV_ERROR(dev, "fail to create work queue\n");
25748bdfc5daSXin Ji 			ret = -ENOMEM;
2575cd1637c7SXin Ji 			goto free_hdcp_wq;
25768bdfc5daSXin Ji 		}
25778bdfc5daSXin Ji 
25788bdfc5daSXin Ji 		ret = devm_request_threaded_irq(dev, platform->pdata.intp_irq,
25798bdfc5daSXin Ji 						NULL, anx7625_intr_hpd_isr,
25808bdfc5daSXin Ji 						IRQF_TRIGGER_FALLING |
25818bdfc5daSXin Ji 						IRQF_ONESHOT,
25828bdfc5daSXin Ji 						"anx7625-intp", platform);
25838bdfc5daSXin Ji 		if (ret) {
25848bdfc5daSXin Ji 			DRM_DEV_ERROR(dev, "fail to request irq\n");
25858bdfc5daSXin Ji 			goto free_wq;
25868bdfc5daSXin Ji 		}
25878bdfc5daSXin Ji 	}
25888bdfc5daSXin Ji 
2589adca62ecSHsin-Yi Wang 	platform->aux.name = "anx7625-aux";
2590adca62ecSHsin-Yi Wang 	platform->aux.dev = dev;
2591adca62ecSHsin-Yi Wang 	platform->aux.transfer = anx7625_aux_transfer;
2592adca62ecSHsin-Yi Wang 	drm_dp_aux_init(&platform->aux);
2593adca62ecSHsin-Yi Wang 	devm_of_dp_aux_populate_ep_devices(&platform->aux);
2594adca62ecSHsin-Yi Wang 
2595adca62ecSHsin-Yi Wang 	ret = anx7625_parse_dt(dev, pdata);
2596adca62ecSHsin-Yi Wang 	if (ret) {
2597adca62ecSHsin-Yi Wang 		if (ret != -EPROBE_DEFER)
2598adca62ecSHsin-Yi Wang 			DRM_DEV_ERROR(dev, "fail to parse DT : %d\n", ret);
25996f5efd11SYang Yingliang 		goto free_wq;
2600adca62ecSHsin-Yi Wang 	}
2601adca62ecSHsin-Yi Wang 
26028bdfc5daSXin Ji 	if (anx7625_register_i2c_dummy_clients(platform, client) != 0) {
26038bdfc5daSXin Ji 		ret = -ENOMEM;
26048bdfc5daSXin Ji 		DRM_DEV_ERROR(dev, "fail to reserve I2C bus.\n");
26058bdfc5daSXin Ji 		goto free_wq;
26068bdfc5daSXin Ji 	}
26078bdfc5daSXin Ji 
260860487584SPi-Hsun Shih 	pm_runtime_enable(dev);
2609adca62ecSHsin-Yi Wang 	pm_runtime_set_autosuspend_delay(dev, 1000);
2610adca62ecSHsin-Yi Wang 	pm_runtime_use_autosuspend(dev);
2611adca62ecSHsin-Yi Wang 	pm_suspend_ignore_children(dev, true);
2612adca62ecSHsin-Yi Wang 	ret = devm_add_action_or_reset(dev, anx7625_runtime_disable, dev);
2613adca62ecSHsin-Yi Wang 	if (ret)
26146f5efd11SYang Yingliang 		goto free_wq;
261560487584SPi-Hsun Shih 
261660487584SPi-Hsun Shih 	if (!platform->pdata.low_power_mode) {
26178bdfc5daSXin Ji 		anx7625_disable_pd_protocol(platform);
261860487584SPi-Hsun Shih 		pm_runtime_get_sync(dev);
26198bdfc5daSXin Ji 	}
26208bdfc5daSXin Ji 
26218bdfc5daSXin Ji 	/* Add work function */
26228bdfc5daSXin Ji 	if (platform->pdata.intp_irq)
26238bdfc5daSXin Ji 		queue_work(platform->workqueue, &platform->work);
26248bdfc5daSXin Ji 
26258bdfc5daSXin Ji 	platform->bridge.funcs = &anx7625_bridge_funcs;
26268bdfc5daSXin Ji 	platform->bridge.of_node = client->dev.of_node;
2627adca62ecSHsin-Yi Wang 	if (!anx7625_of_panel_on_aux_bus(&client->dev))
2628adca62ecSHsin-Yi Wang 		platform->bridge.ops |= DRM_BRIDGE_OP_EDID;
2629fd0310b6SXin Ji 	if (!platform->pdata.panel_bridge)
2630fd0310b6SXin Ji 		platform->bridge.ops |= DRM_BRIDGE_OP_HPD |
2631fd0310b6SXin Ji 					DRM_BRIDGE_OP_DETECT;
2632fd0310b6SXin Ji 	platform->bridge.type = platform->pdata.panel_bridge ?
2633fd0310b6SXin Ji 				    DRM_MODE_CONNECTOR_eDP :
2634fd0310b6SXin Ji 				    DRM_MODE_CONNECTOR_DisplayPort;
2635fd0310b6SXin Ji 
26368bdfc5daSXin Ji 	drm_bridge_add(&platform->bridge);
26378bdfc5daSXin Ji 
2638fd0310b6SXin Ji 	if (!platform->pdata.is_dpi) {
263949e61beeSMaxime Ripard 		ret = anx7625_attach_dsi(platform);
264049e61beeSMaxime Ripard 		if (ret) {
264149e61beeSMaxime Ripard 			DRM_DEV_ERROR(dev, "Fail to attach to dsi : %d\n", ret);
264249e61beeSMaxime Ripard 			goto unregister_bridge;
264349e61beeSMaxime Ripard 		}
2644fd0310b6SXin Ji 	}
264549e61beeSMaxime Ripard 
2646566fef12SXin Ji 	if (platform->pdata.audio_en)
2647566fef12SXin Ji 		anx7625_register_audio(dev, platform);
2648566fef12SXin Ji 
26498bdfc5daSXin Ji 	DRM_DEV_DEBUG_DRIVER(dev, "probe done\n");
26508bdfc5daSXin Ji 
26518bdfc5daSXin Ji 	return 0;
26528bdfc5daSXin Ji 
265349e61beeSMaxime Ripard unregister_bridge:
265449e61beeSMaxime Ripard 	drm_bridge_remove(&platform->bridge);
265549e61beeSMaxime Ripard 
265649e61beeSMaxime Ripard 	if (!platform->pdata.low_power_mode)
265749e61beeSMaxime Ripard 		pm_runtime_put_sync_suspend(&client->dev);
265849e61beeSMaxime Ripard 
26598bdfc5daSXin Ji free_wq:
26608bdfc5daSXin Ji 	if (platform->workqueue)
26618bdfc5daSXin Ji 		destroy_workqueue(platform->workqueue);
26628bdfc5daSXin Ji 
2663cd1637c7SXin Ji free_hdcp_wq:
2664cd1637c7SXin Ji 	if (platform->hdcp_workqueue)
2665cd1637c7SXin Ji 		destroy_workqueue(platform->hdcp_workqueue);
2666cd1637c7SXin Ji 
26678bdfc5daSXin Ji 	return ret;
26688bdfc5daSXin Ji }
26698bdfc5daSXin Ji 
26708bdfc5daSXin Ji static int anx7625_i2c_remove(struct i2c_client *client)
26718bdfc5daSXin Ji {
26728bdfc5daSXin Ji 	struct anx7625_data *platform = i2c_get_clientdata(client);
26738bdfc5daSXin Ji 
26748bdfc5daSXin Ji 	drm_bridge_remove(&platform->bridge);
26758bdfc5daSXin Ji 
26768bdfc5daSXin Ji 	if (platform->pdata.intp_irq)
26778bdfc5daSXin Ji 		destroy_workqueue(platform->workqueue);
26788bdfc5daSXin Ji 
2679cd1637c7SXin Ji 	if (platform->hdcp_workqueue) {
2680cd1637c7SXin Ji 		cancel_delayed_work(&platform->hdcp_work);
2681beac7709SXin Ji 		flush_workqueue(platform->hdcp_workqueue);
2682beac7709SXin Ji 		destroy_workqueue(platform->hdcp_workqueue);
2683cd1637c7SXin Ji 	}
2684cd1637c7SXin Ji 
268560487584SPi-Hsun Shih 	if (!platform->pdata.low_power_mode)
268660487584SPi-Hsun Shih 		pm_runtime_put_sync_suspend(&client->dev);
268760487584SPi-Hsun Shih 
2688566fef12SXin Ji 	if (platform->pdata.audio_en)
2689566fef12SXin Ji 		anx7625_unregister_audio(platform);
2690566fef12SXin Ji 
26918bdfc5daSXin Ji 	return 0;
26928bdfc5daSXin Ji }
26938bdfc5daSXin Ji 
26948bdfc5daSXin Ji static const struct i2c_device_id anx7625_id[] = {
26958bdfc5daSXin Ji 	{"anx7625", 0},
26968bdfc5daSXin Ji 	{}
26978bdfc5daSXin Ji };
26988bdfc5daSXin Ji 
26998bdfc5daSXin Ji MODULE_DEVICE_TABLE(i2c, anx7625_id);
27008bdfc5daSXin Ji 
27018bdfc5daSXin Ji static const struct of_device_id anx_match_table[] = {
27028bdfc5daSXin Ji 	{.compatible = "analogix,anx7625",},
27038bdfc5daSXin Ji 	{},
27048bdfc5daSXin Ji };
2705ad5fd900SYu Jiahua MODULE_DEVICE_TABLE(of, anx_match_table);
27068bdfc5daSXin Ji 
27078bdfc5daSXin Ji static struct i2c_driver anx7625_driver = {
27088bdfc5daSXin Ji 	.driver = {
27098bdfc5daSXin Ji 		.name = "anx7625",
27108bdfc5daSXin Ji 		.of_match_table = anx_match_table,
271160487584SPi-Hsun Shih 		.pm = &anx7625_pm_ops,
27128bdfc5daSXin Ji 	},
27138bdfc5daSXin Ji 	.probe = anx7625_i2c_probe,
27148bdfc5daSXin Ji 	.remove = anx7625_i2c_remove,
27158bdfc5daSXin Ji 
27168bdfc5daSXin Ji 	.id_table = anx7625_id,
27178bdfc5daSXin Ji };
27188bdfc5daSXin Ji 
27198bdfc5daSXin Ji module_i2c_driver(anx7625_driver);
27208bdfc5daSXin Ji 
27218bdfc5daSXin Ji MODULE_DESCRIPTION("MIPI2DP anx7625 driver");
27228bdfc5daSXin Ji MODULE_AUTHOR("Xin Ji <xji@analogixsemi.com>");
27238bdfc5daSXin Ji MODULE_LICENSE("GPL v2");
27248bdfc5daSXin Ji MODULE_VERSION(ANX7625_DRV_VERSION);
2725