1 /* 2 * Copyright 2012 Red Hat Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 14 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 15 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 16 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 17 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 18 * USE OR OTHER DEALINGS IN THE SOFTWARE. 19 * 20 * The above copyright notice and this permission notice (including the 21 * next paragraph) shall be included in all copies or substantial portions 22 * of the Software. 23 * 24 */ 25 /* 26 * Authors: Dave Airlie <airlied@redhat.com> 27 */ 28 #ifndef __AST_DRV_H__ 29 #define __AST_DRV_H__ 30 31 #include <drm/drm_fb_helper.h> 32 33 #include <drm/ttm/ttm_bo_api.h> 34 #include <drm/ttm/ttm_bo_driver.h> 35 #include <drm/ttm/ttm_placement.h> 36 #include <drm/ttm/ttm_memory.h> 37 #include <drm/ttm/ttm_module.h> 38 39 #include <drm/drm_gem.h> 40 41 #include <linux/i2c.h> 42 #include <linux/i2c-algo-bit.h> 43 44 #define DRIVER_AUTHOR "Dave Airlie" 45 46 #define DRIVER_NAME "ast" 47 #define DRIVER_DESC "AST" 48 #define DRIVER_DATE "20120228" 49 50 #define DRIVER_MAJOR 0 51 #define DRIVER_MINOR 1 52 #define DRIVER_PATCHLEVEL 0 53 54 #define PCI_CHIP_AST2000 0x2000 55 #define PCI_CHIP_AST2100 0x2010 56 #define PCI_CHIP_AST1180 0x1180 57 58 59 enum ast_chip { 60 AST2000, 61 AST2100, 62 AST1100, 63 AST2200, 64 AST2150, 65 AST2300, 66 AST2400, 67 AST1180, 68 }; 69 70 enum ast_tx_chip { 71 AST_TX_NONE, 72 AST_TX_SIL164, 73 AST_TX_ITE66121, 74 AST_TX_DP501, 75 }; 76 77 #define AST_DRAM_512Mx16 0 78 #define AST_DRAM_1Gx16 1 79 #define AST_DRAM_512Mx32 2 80 #define AST_DRAM_1Gx32 3 81 #define AST_DRAM_2Gx16 6 82 #define AST_DRAM_4Gx16 7 83 84 struct ast_fbdev; 85 86 struct ast_private { 87 struct drm_device *dev; 88 89 void __iomem *regs; 90 void __iomem *ioregs; 91 92 enum ast_chip chip; 93 bool vga2_clone; 94 uint32_t dram_bus_width; 95 uint32_t dram_type; 96 uint32_t mclk; 97 uint32_t vram_size; 98 99 struct ast_fbdev *fbdev; 100 101 int fb_mtrr; 102 103 struct { 104 struct drm_global_reference mem_global_ref; 105 struct ttm_bo_global_ref bo_global_ref; 106 struct ttm_bo_device bdev; 107 } ttm; 108 109 struct drm_gem_object *cursor_cache; 110 uint64_t cursor_cache_gpu_addr; 111 /* Acces to this cache is protected by the crtc->mutex of the only crtc 112 * we have. */ 113 struct ttm_bo_kmap_obj cache_kmap; 114 int next_cursor; 115 bool support_wide_screen; 116 117 enum ast_tx_chip tx_chip_type; 118 u8 dp501_maxclk; 119 u8 *dp501_fw_addr; 120 const struct firmware *dp501_fw; /* dp501 fw */ 121 }; 122 123 int ast_driver_load(struct drm_device *dev, unsigned long flags); 124 int ast_driver_unload(struct drm_device *dev); 125 126 struct ast_gem_object; 127 128 #define AST_IO_AR_PORT_WRITE (0x40) 129 #define AST_IO_MISC_PORT_WRITE (0x42) 130 #define AST_IO_VGA_ENABLE_PORT (0x43) 131 #define AST_IO_SEQ_PORT (0x44) 132 #define AST_IO_DAC_INDEX_READ (0x47) 133 #define AST_IO_DAC_INDEX_WRITE (0x48) 134 #define AST_IO_DAC_DATA (0x49) 135 #define AST_IO_GR_PORT (0x4E) 136 #define AST_IO_CRTC_PORT (0x54) 137 #define AST_IO_INPUT_STATUS1_READ (0x5A) 138 #define AST_IO_MISC_PORT_READ (0x4C) 139 140 #define AST_IO_MM_OFFSET (0x380) 141 142 #define __ast_read(x) \ 143 static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \ 144 u##x val = 0;\ 145 val = ioread##x(ast->regs + reg); \ 146 return val;\ 147 } 148 149 __ast_read(8); 150 __ast_read(16); 151 __ast_read(32) 152 153 #define __ast_io_read(x) \ 154 static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \ 155 u##x val = 0;\ 156 val = ioread##x(ast->ioregs + reg); \ 157 return val;\ 158 } 159 160 __ast_io_read(8); 161 __ast_io_read(16); 162 __ast_io_read(32); 163 164 #define __ast_write(x) \ 165 static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\ 166 iowrite##x(val, ast->regs + reg);\ 167 } 168 169 __ast_write(8); 170 __ast_write(16); 171 __ast_write(32); 172 173 #define __ast_io_write(x) \ 174 static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\ 175 iowrite##x(val, ast->ioregs + reg);\ 176 } 177 178 __ast_io_write(8); 179 __ast_io_write(16); 180 #undef __ast_io_write 181 182 static inline void ast_set_index_reg(struct ast_private *ast, 183 uint32_t base, uint8_t index, 184 uint8_t val) 185 { 186 ast_io_write16(ast, base, ((u16)val << 8) | index); 187 } 188 189 void ast_set_index_reg_mask(struct ast_private *ast, 190 uint32_t base, uint8_t index, 191 uint8_t mask, uint8_t val); 192 uint8_t ast_get_index_reg(struct ast_private *ast, 193 uint32_t base, uint8_t index); 194 uint8_t ast_get_index_reg_mask(struct ast_private *ast, 195 uint32_t base, uint8_t index, uint8_t mask); 196 197 static inline void ast_open_key(struct ast_private *ast) 198 { 199 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8); 200 } 201 202 #define AST_VIDMEM_SIZE_8M 0x00800000 203 #define AST_VIDMEM_SIZE_16M 0x01000000 204 #define AST_VIDMEM_SIZE_32M 0x02000000 205 #define AST_VIDMEM_SIZE_64M 0x04000000 206 #define AST_VIDMEM_SIZE_128M 0x08000000 207 208 #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M 209 210 #define AST_MAX_HWC_WIDTH 64 211 #define AST_MAX_HWC_HEIGHT 64 212 213 #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH*AST_MAX_HWC_HEIGHT*2) 214 #define AST_HWC_SIGNATURE_SIZE 32 215 216 #define AST_DEFAULT_HWC_NUM 2 217 /* define for signature structure */ 218 #define AST_HWC_SIGNATURE_CHECKSUM 0x00 219 #define AST_HWC_SIGNATURE_SizeX 0x04 220 #define AST_HWC_SIGNATURE_SizeY 0x08 221 #define AST_HWC_SIGNATURE_X 0x0C 222 #define AST_HWC_SIGNATURE_Y 0x10 223 #define AST_HWC_SIGNATURE_HOTSPOTX 0x14 224 #define AST_HWC_SIGNATURE_HOTSPOTY 0x18 225 226 227 struct ast_i2c_chan { 228 struct i2c_adapter adapter; 229 struct drm_device *dev; 230 struct i2c_algo_bit_data bit; 231 }; 232 233 struct ast_connector { 234 struct drm_connector base; 235 struct ast_i2c_chan *i2c; 236 }; 237 238 struct ast_crtc { 239 struct drm_crtc base; 240 u8 lut_r[256], lut_g[256], lut_b[256]; 241 struct drm_gem_object *cursor_bo; 242 uint64_t cursor_addr; 243 int cursor_width, cursor_height; 244 u8 offset_x, offset_y; 245 }; 246 247 struct ast_encoder { 248 struct drm_encoder base; 249 }; 250 251 struct ast_framebuffer { 252 struct drm_framebuffer base; 253 struct drm_gem_object *obj; 254 }; 255 256 struct ast_fbdev { 257 struct drm_fb_helper helper; 258 struct ast_framebuffer afb; 259 struct list_head fbdev_list; 260 void *sysram; 261 int size; 262 struct ttm_bo_kmap_obj mapping; 263 int x1, y1, x2, y2; /* dirty rect */ 264 spinlock_t dirty_lock; 265 }; 266 267 #define to_ast_crtc(x) container_of(x, struct ast_crtc, base) 268 #define to_ast_connector(x) container_of(x, struct ast_connector, base) 269 #define to_ast_encoder(x) container_of(x, struct ast_encoder, base) 270 #define to_ast_framebuffer(x) container_of(x, struct ast_framebuffer, base) 271 272 struct ast_vbios_stdtable { 273 u8 misc; 274 u8 seq[4]; 275 u8 crtc[25]; 276 u8 ar[20]; 277 u8 gr[9]; 278 }; 279 280 struct ast_vbios_enhtable { 281 u32 ht; 282 u32 hde; 283 u32 hfp; 284 u32 hsync; 285 u32 vt; 286 u32 vde; 287 u32 vfp; 288 u32 vsync; 289 u32 dclk_index; 290 u32 flags; 291 u32 refresh_rate; 292 u32 refresh_rate_index; 293 u32 mode_id; 294 }; 295 296 struct ast_vbios_dclk_info { 297 u8 param1; 298 u8 param2; 299 u8 param3; 300 }; 301 302 struct ast_vbios_mode_info { 303 struct ast_vbios_stdtable *std_table; 304 struct ast_vbios_enhtable *enh_table; 305 }; 306 307 extern int ast_mode_init(struct drm_device *dev); 308 extern void ast_mode_fini(struct drm_device *dev); 309 310 int ast_framebuffer_init(struct drm_device *dev, 311 struct ast_framebuffer *ast_fb, 312 struct drm_mode_fb_cmd2 *mode_cmd, 313 struct drm_gem_object *obj); 314 315 int ast_fbdev_init(struct drm_device *dev); 316 void ast_fbdev_fini(struct drm_device *dev); 317 void ast_fbdev_set_suspend(struct drm_device *dev, int state); 318 void ast_fbdev_set_base(struct ast_private *ast, unsigned long gpu_addr); 319 320 struct ast_bo { 321 struct ttm_buffer_object bo; 322 struct ttm_placement placement; 323 struct ttm_bo_kmap_obj kmap; 324 struct drm_gem_object gem; 325 struct ttm_place placements[3]; 326 int pin_count; 327 }; 328 #define gem_to_ast_bo(gobj) container_of((gobj), struct ast_bo, gem) 329 330 static inline struct ast_bo * 331 ast_bo(struct ttm_buffer_object *bo) 332 { 333 return container_of(bo, struct ast_bo, bo); 334 } 335 336 337 #define to_ast_obj(x) container_of(x, struct ast_gem_object, base) 338 339 #define AST_MM_ALIGN_SHIFT 4 340 #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1) 341 342 extern int ast_dumb_create(struct drm_file *file, 343 struct drm_device *dev, 344 struct drm_mode_create_dumb *args); 345 346 extern void ast_gem_free_object(struct drm_gem_object *obj); 347 extern int ast_dumb_mmap_offset(struct drm_file *file, 348 struct drm_device *dev, 349 uint32_t handle, 350 uint64_t *offset); 351 352 #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT) 353 354 int ast_mm_init(struct ast_private *ast); 355 void ast_mm_fini(struct ast_private *ast); 356 357 int ast_bo_create(struct drm_device *dev, int size, int align, 358 uint32_t flags, struct ast_bo **pastbo); 359 360 int ast_gem_create(struct drm_device *dev, 361 u32 size, bool iskernel, 362 struct drm_gem_object **obj); 363 364 int ast_bo_pin(struct ast_bo *bo, u32 pl_flag, u64 *gpu_addr); 365 int ast_bo_unpin(struct ast_bo *bo); 366 367 static inline int ast_bo_reserve(struct ast_bo *bo, bool no_wait) 368 { 369 int ret; 370 371 ret = ttm_bo_reserve(&bo->bo, true, no_wait, false, NULL); 372 if (ret) { 373 if (ret != -ERESTARTSYS && ret != -EBUSY) 374 DRM_ERROR("reserve failed %p\n", bo); 375 return ret; 376 } 377 return 0; 378 } 379 380 static inline void ast_bo_unreserve(struct ast_bo *bo) 381 { 382 ttm_bo_unreserve(&bo->bo); 383 } 384 385 void ast_ttm_placement(struct ast_bo *bo, int domain); 386 int ast_bo_push_sysram(struct ast_bo *bo); 387 int ast_mmap(struct file *filp, struct vm_area_struct *vma); 388 389 /* ast post */ 390 void ast_enable_vga(struct drm_device *dev); 391 void ast_enable_mmio(struct drm_device *dev); 392 bool ast_is_vga_enabled(struct drm_device *dev); 393 void ast_post_gpu(struct drm_device *dev); 394 u32 ast_mindwm(struct ast_private *ast, u32 r); 395 void ast_moutdwm(struct ast_private *ast, u32 r, u32 v); 396 /* ast dp501 */ 397 int ast_load_dp501_microcode(struct drm_device *dev); 398 void ast_set_dp501_video_output(struct drm_device *dev, u8 mode); 399 bool ast_launch_m68k(struct drm_device *dev); 400 bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size); 401 bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata); 402 u8 ast_get_dp501_max_clk(struct drm_device *dev); 403 void ast_init_3rdtx(struct drm_device *dev); 404 #endif 405