1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
296f60e37SRussell King /*
396f60e37SRussell King  * Copyright (C) 2012 Russell King
496f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
596f60e37SRussell King  */
625e28ef2SSam Ravnborg 
7*5f0d9840SGeert Uytterhoeven #include <linux/bitfield.h>
8*5f0d9840SGeert Uytterhoeven 
9d40af7b1SRussell King #include <drm/armada_drm.h>
1025e28ef2SSam Ravnborg #include <drm/drm_atomic.h>
1125e28ef2SSam Ravnborg #include <drm/drm_atomic_helper.h>
1225e28ef2SSam Ravnborg #include <drm/drm_atomic_uapi.h>
1325e28ef2SSam Ravnborg #include <drm/drm_fourcc.h>
1462d89feeSThomas Zimmermann #include <drm/drm_plane_helper.h>
1525e28ef2SSam Ravnborg 
1696f60e37SRussell King #include "armada_crtc.h"
1796f60e37SRussell King #include "armada_drm.h"
1896f60e37SRussell King #include "armada_fb.h"
1996f60e37SRussell King #include "armada_gem.h"
2096f60e37SRussell King #include "armada_hw.h"
2196f60e37SRussell King #include "armada_ioctlP.h"
22d40af7b1SRussell King #include "armada_plane.h"
23c8a220c6SRussell King #include "armada_trace.h"
2496f60e37SRussell King 
2561ba2527SRussell King #define DEFAULT_BRIGHTNESS	0
2661ba2527SRussell King #define DEFAULT_CONTRAST	0x4000
2761ba2527SRussell King #define DEFAULT_SATURATION	0x4000
28c29277d4SRussell King #define DEFAULT_ENCODING	DRM_COLOR_YCBCR_BT601
2961ba2527SRussell King 
3061ba2527SRussell King struct armada_overlay_state {
311d1547ecSRussell King 	struct armada_plane_state base;
32c96103b6SRussell King 	u32 colorkey_yr;
33c96103b6SRussell King 	u32 colorkey_ug;
34c96103b6SRussell King 	u32 colorkey_vb;
35c96103b6SRussell King 	u32 colorkey_mode;
36c96103b6SRussell King 	u32 colorkey_enable;
3761ba2527SRussell King 	s16 brightness;
3861ba2527SRussell King 	u16 contrast;
3961ba2527SRussell King 	u16 saturation;
4061ba2527SRussell King };
4161ba2527SRussell King #define drm_to_overlay_state(s) \
421d1547ecSRussell King 	container_of(s, struct armada_overlay_state, base.base)
4361ba2527SRussell King 
armada_spu_contrast(struct drm_plane_state * state)4461ba2527SRussell King static inline u32 armada_spu_contrast(struct drm_plane_state *state)
4561ba2527SRussell King {
4661ba2527SRussell King 	return drm_to_overlay_state(state)->brightness << 16 |
4761ba2527SRussell King 	       drm_to_overlay_state(state)->contrast;
4861ba2527SRussell King }
4961ba2527SRussell King 
armada_spu_saturation(struct drm_plane_state * state)5061ba2527SRussell King static inline u32 armada_spu_saturation(struct drm_plane_state *state)
5161ba2527SRussell King {
5261ba2527SRussell King 	/* Docs say 15:0, but it seems to actually be 31:16 on Armada 510 */
5361ba2527SRussell King 	return drm_to_overlay_state(state)->saturation << 16;
5461ba2527SRussell King }
5596f60e37SRussell King 
armada_csc(struct drm_plane_state * state)56c29277d4SRussell King static inline u32 armada_csc(struct drm_plane_state *state)
57c29277d4SRussell King {
58c29277d4SRussell King 	/*
59c29277d4SRussell King 	 * The CFG_CSC_RGB_* settings control the output of the colour space
60c29277d4SRussell King 	 * converter, setting the range of output values it produces.  Since
61c29277d4SRussell King 	 * we will be blending with the full-range graphics, we need to
62c29277d4SRussell King 	 * produce full-range RGB output from the conversion.
63c29277d4SRussell King 	 */
64c29277d4SRussell King 	return CFG_CSC_RGB_COMPUTER |
65c29277d4SRussell King 	       (state->color_encoding == DRM_COLOR_YCBCR_BT709 ?
66c29277d4SRussell King 			CFG_CSC_YUV_CCIR709 : CFG_CSC_YUV_CCIR601);
67c29277d4SRussell King }
68c29277d4SRussell King 
6996f60e37SRussell King /* === Plane support === */
armada_drm_overlay_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)7047dc413bSRussell King static void armada_drm_overlay_plane_atomic_update(struct drm_plane *plane,
71977697e2SMaxime Ripard 	struct drm_atomic_state *state)
7247dc413bSRussell King {
73977697e2SMaxime Ripard 	struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
74977697e2SMaxime Ripard 									   plane);
7537418bf1SMaxime Ripard 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
7637418bf1SMaxime Ripard 									   plane);
7747dc413bSRussell King 	struct armada_crtc *dcrtc;
7847dc413bSRussell King 	struct armada_regs *regs;
793acea7b9SRussell King 	unsigned int idx;
803acea7b9SRussell King 	u32 cfg, cfg_mask, val;
8147dc413bSRussell King 
8247dc413bSRussell King 	DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
8347dc413bSRussell King 
8441016fe1SMaxime Ripard 	if (!new_state->fb || WARN_ON(!new_state->crtc))
8547dc413bSRussell King 		return;
8647dc413bSRussell King 
8747dc413bSRussell King 	DRM_DEBUG_KMS("[PLANE:%d:%s] is on [CRTC:%d:%s] with [FB:%d] visible %u->%u\n",
8847dc413bSRussell King 		plane->base.id, plane->name,
8941016fe1SMaxime Ripard 		new_state->crtc->base.id, new_state->crtc->name,
9041016fe1SMaxime Ripard 		new_state->fb->base.id,
9141016fe1SMaxime Ripard 		old_state->visible, new_state->visible);
9247dc413bSRussell King 
9341016fe1SMaxime Ripard 	dcrtc = drm_to_armada_crtc(new_state->crtc);
9447dc413bSRussell King 	regs = dcrtc->regs + dcrtc->regs_idx;
9547dc413bSRussell King 
963acea7b9SRussell King 	idx = 0;
9741016fe1SMaxime Ripard 	if (!old_state->visible && new_state->visible)
983acea7b9SRussell King 		armada_reg_queue_mod(regs, idx,
993acea7b9SRussell King 				     0, CFG_PDWN16x66 | CFG_PDWN32x66,
1003acea7b9SRussell King 				     LCD_SPU_SRAM_PARA1);
10141016fe1SMaxime Ripard 	val = armada_src_hw(new_state);
1029184ae8dSRussell King 	if (armada_src_hw(old_state) != val)
1033acea7b9SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_HPXL_VLN);
10441016fe1SMaxime Ripard 	val = armada_dst_yx(new_state);
1059184ae8dSRussell King 	if (armada_dst_yx(old_state) != val)
1063acea7b9SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_OVSA_HPXL_VLN);
10741016fe1SMaxime Ripard 	val = armada_dst_hw(new_state);
1089184ae8dSRussell King 	if (armada_dst_hw(old_state) != val)
1093acea7b9SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_DZM_HPXL_VLN);
1103acea7b9SRussell King 	/* FIXME: overlay on an interlaced display */
11141016fe1SMaxime Ripard 	if (old_state->src.x1 != new_state->src.x1 ||
11241016fe1SMaxime Ripard 	    old_state->src.y1 != new_state->src.y1 ||
11341016fe1SMaxime Ripard 	    old_state->fb != new_state->fb ||
11441016fe1SMaxime Ripard 	    new_state->crtc->state->mode_changed) {
1153acea7b9SRussell King 		const struct drm_format_info *format;
1167d62237dSRussell King 		u16 src_x;
1173acea7b9SRussell King 
11841016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 0, 0),
1193acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_Y0);
12041016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 0, 1),
1213acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_U0);
12241016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 0, 2),
1233acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_V0);
12441016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 1, 0),
1253acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_Y1);
12641016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 1, 1),
1273acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_U1);
12841016fe1SMaxime Ripard 		armada_reg_queue_set(regs, idx, armada_addr(new_state, 1, 2),
1293acea7b9SRussell King 				     LCD_SPU_DMA_START_ADDR_V1);
1303acea7b9SRussell King 
13141016fe1SMaxime Ripard 		val = armada_pitch(new_state, 0) << 16 | armada_pitch(new_state,
13241016fe1SMaxime Ripard 								      0);
1333acea7b9SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_YC);
13441016fe1SMaxime Ripard 		val = armada_pitch(new_state, 1) << 16 | armada_pitch(new_state,
13541016fe1SMaxime Ripard 								      2);
1363acea7b9SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_UV);
1373acea7b9SRussell King 
13841016fe1SMaxime Ripard 		cfg = CFG_DMA_FMT(drm_fb_to_armada_fb(new_state->fb)->fmt) |
13941016fe1SMaxime Ripard 		      CFG_DMA_MOD(drm_fb_to_armada_fb(new_state->fb)->mod) |
1403acea7b9SRussell King 		      CFG_CBSH_ENA;
14141016fe1SMaxime Ripard 		if (new_state->visible)
1423acea7b9SRussell King 			cfg |= CFG_DMA_ENA;
1433acea7b9SRussell King 
1443acea7b9SRussell King 		/*
1453acea7b9SRussell King 		 * Shifting a YUV packed format image by one pixel causes the
1463acea7b9SRussell King 		 * U/V planes to swap.  Compensate for it by also toggling
1473acea7b9SRussell King 		 * the UV swap.
1483acea7b9SRussell King 		 */
14941016fe1SMaxime Ripard 		format = new_state->fb->format;
15041016fe1SMaxime Ripard 		src_x = new_state->src.x1 >> 16;
1513acea7b9SRussell King 		if (format->num_planes == 1 && src_x & (format->hsub - 1))
1523acea7b9SRussell King 			cfg ^= CFG_DMA_MOD(CFG_SWAPUV);
15341016fe1SMaxime Ripard 		if (to_armada_plane_state(new_state)->interlace)
15489e0c53cSRussell King 			cfg |= CFG_DMA_FTOGGLE;
1553acea7b9SRussell King 		cfg_mask = CFG_CBSH_ENA | CFG_DMAFORMAT |
1563acea7b9SRussell King 			   CFG_DMA_MOD(CFG_SWAPRB | CFG_SWAPUV |
1573acea7b9SRussell King 				       CFG_SWAPYU | CFG_YUV2RGB) |
1583acea7b9SRussell King 			   CFG_DMA_FTOGGLE | CFG_DMA_TSTMODE |
1593acea7b9SRussell King 			   CFG_DMA_ENA;
16041016fe1SMaxime Ripard 	} else if (old_state->visible != new_state->visible) {
16141016fe1SMaxime Ripard 		cfg = new_state->visible ? CFG_DMA_ENA : 0;
1623acea7b9SRussell King 		cfg_mask = CFG_DMA_ENA;
1633acea7b9SRussell King 	} else {
1643acea7b9SRussell King 		cfg = cfg_mask = 0;
1653acea7b9SRussell King 	}
16641016fe1SMaxime Ripard 	if (drm_rect_width(&old_state->src) != drm_rect_width(&new_state->src) ||
16741016fe1SMaxime Ripard 	    drm_rect_width(&old_state->dst) != drm_rect_width(&new_state->dst)) {
1683acea7b9SRussell King 		cfg_mask |= CFG_DMA_HSMOOTH;
16941016fe1SMaxime Ripard 		if (drm_rect_width(&new_state->src) >> 16 !=
17041016fe1SMaxime Ripard 		    drm_rect_width(&new_state->dst))
1713acea7b9SRussell King 			cfg |= CFG_DMA_HSMOOTH;
1723acea7b9SRussell King 	}
1733acea7b9SRussell King 
1743acea7b9SRussell King 	if (cfg_mask)
1753acea7b9SRussell King 		armada_reg_queue_mod(regs, idx, cfg, cfg_mask,
1763acea7b9SRussell King 				     LCD_SPU_DMA_CTRL0);
1773acea7b9SRussell King 
17841016fe1SMaxime Ripard 	val = armada_spu_contrast(new_state);
17941016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
18061ba2527SRussell King 	    armada_spu_contrast(old_state) != val)
18161ba2527SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_CONTRAST);
18241016fe1SMaxime Ripard 	val = armada_spu_saturation(new_state);
18341016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
18461ba2527SRussell King 	    armada_spu_saturation(old_state) != val)
18561ba2527SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_SATURATION);
18641016fe1SMaxime Ripard 	if (!old_state->visible && new_state->visible)
18761ba2527SRussell King 		armada_reg_queue_set(regs, idx, 0x00002000, LCD_SPU_CBSH_HUE);
18841016fe1SMaxime Ripard 	val = armada_csc(new_state);
18941016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
190c29277d4SRussell King 	    armada_csc(old_state) != val)
191c29277d4SRussell King 		armada_reg_queue_mod(regs, idx, val, CFG_CSC_MASK,
192c29277d4SRussell King 				     LCD_SPU_IOPAD_CONTROL);
19341016fe1SMaxime Ripard 	val = drm_to_overlay_state(new_state)->colorkey_yr;
19441016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
195c96103b6SRussell King 	    drm_to_overlay_state(old_state)->colorkey_yr != val)
196c96103b6SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_Y);
19741016fe1SMaxime Ripard 	val = drm_to_overlay_state(new_state)->colorkey_ug;
19841016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
199c96103b6SRussell King 	    drm_to_overlay_state(old_state)->colorkey_ug != val)
200c96103b6SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_U);
20141016fe1SMaxime Ripard 	val = drm_to_overlay_state(new_state)->colorkey_vb;
20241016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
203c96103b6SRussell King 	    drm_to_overlay_state(old_state)->colorkey_vb != val)
204c96103b6SRussell King 		armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_V);
20541016fe1SMaxime Ripard 	val = drm_to_overlay_state(new_state)->colorkey_mode;
20641016fe1SMaxime Ripard 	if ((!old_state->visible && new_state->visible) ||
207c96103b6SRussell King 	    drm_to_overlay_state(old_state)->colorkey_mode != val)
208c96103b6SRussell King 		armada_reg_queue_mod(regs, idx, val, CFG_CKMODE_MASK |
209c96103b6SRussell King 				     CFG_ALPHAM_MASK | CFG_ALPHA_MASK,
210c96103b6SRussell King 				     LCD_SPU_DMA_CTRL1);
21141016fe1SMaxime Ripard 	val = drm_to_overlay_state(new_state)->colorkey_enable;
21241016fe1SMaxime Ripard 	if (((!old_state->visible && new_state->visible) ||
213c96103b6SRussell King 	     drm_to_overlay_state(old_state)->colorkey_enable != val) &&
214c96103b6SRussell King 	    dcrtc->variant->has_spu_adv_reg)
215c96103b6SRussell King 		armada_reg_queue_mod(regs, idx, val, ADV_GRACOLORKEY |
216c96103b6SRussell King 				     ADV_VIDCOLORKEY, LCD_SPU_ADV_REG);
21761ba2527SRussell King 
2183acea7b9SRussell King 	dcrtc->regs_idx += idx;
21947dc413bSRussell King }
22047dc413bSRussell King 
armada_drm_overlay_plane_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)22147dc413bSRussell King static void armada_drm_overlay_plane_atomic_disable(struct drm_plane *plane,
222977697e2SMaxime Ripard 	struct drm_atomic_state *state)
22347dc413bSRussell King {
224977697e2SMaxime Ripard 	struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
225977697e2SMaxime Ripard 									   plane);
22647dc413bSRussell King 	struct armada_crtc *dcrtc;
22747dc413bSRussell King 	struct armada_regs *regs;
22847dc413bSRussell King 	unsigned int idx = 0;
22947dc413bSRussell King 
23047dc413bSRussell King 	DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
23147dc413bSRussell King 
23247dc413bSRussell King 	if (!old_state->crtc)
23347dc413bSRussell King 		return;
23447dc413bSRussell King 
23547dc413bSRussell King 	DRM_DEBUG_KMS("[PLANE:%d:%s] was on [CRTC:%d:%s] with [FB:%d]\n",
23647dc413bSRussell King 		plane->base.id, plane->name,
23747dc413bSRussell King 		old_state->crtc->base.id, old_state->crtc->name,
23847dc413bSRussell King 		old_state->fb->base.id);
23947dc413bSRussell King 
24047dc413bSRussell King 	dcrtc = drm_to_armada_crtc(old_state->crtc);
24147dc413bSRussell King 	regs = dcrtc->regs + dcrtc->regs_idx;
24247dc413bSRussell King 
24347dc413bSRussell King 	/* Disable plane and power down the YUV FIFOs */
24447dc413bSRussell King 	armada_reg_queue_mod(regs, idx, 0, CFG_DMA_ENA, LCD_SPU_DMA_CTRL0);
24547dc413bSRussell King 	armada_reg_queue_mod(regs, idx, CFG_PDWN16x66 | CFG_PDWN32x66, 0,
24647dc413bSRussell King 			     LCD_SPU_SRAM_PARA1);
24747dc413bSRussell King 
24847dc413bSRussell King 	dcrtc->regs_idx += idx;
24947dc413bSRussell King }
25047dc413bSRussell King 
25147dc413bSRussell King static const struct drm_plane_helper_funcs armada_overlay_plane_helper_funcs = {
25247dc413bSRussell King 	.atomic_check	= armada_drm_plane_atomic_check,
25347dc413bSRussell King 	.atomic_update	= armada_drm_overlay_plane_atomic_update,
25447dc413bSRussell King 	.atomic_disable	= armada_drm_overlay_plane_atomic_disable,
25547dc413bSRussell King };
25647dc413bSRussell King 
25747dc413bSRussell King static int
armada_overlay_plane_update(struct drm_plane * plane,struct drm_crtc * crtc,struct drm_framebuffer * fb,int crtc_x,int crtc_y,unsigned crtc_w,unsigned crtc_h,uint32_t src_x,uint32_t src_y,uint32_t src_w,uint32_t src_h,struct drm_modeset_acquire_ctx * ctx)258b1ec9ed6SRussell King armada_overlay_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
25947dc413bSRussell King 	struct drm_framebuffer *fb,
26047dc413bSRussell King 	int crtc_x, int crtc_y, unsigned crtc_w, unsigned crtc_h,
26147dc413bSRussell King 	uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h,
26247dc413bSRussell King 	struct drm_modeset_acquire_ctx *ctx)
26347dc413bSRussell King {
264b1ec9ed6SRussell King 	struct drm_atomic_state *state;
265b1ec9ed6SRussell King 	struct drm_plane_state *plane_state;
266b1ec9ed6SRussell King 	int ret = 0;
26747dc413bSRussell King 
26847dc413bSRussell King 	trace_armada_ovl_plane_update(plane, crtc, fb,
26947dc413bSRussell King 				 crtc_x, crtc_y, crtc_w, crtc_h,
27047dc413bSRussell King 				 src_x, src_y, src_w, src_h);
27147dc413bSRussell King 
272b1ec9ed6SRussell King 	state = drm_atomic_state_alloc(plane->dev);
27347dc413bSRussell King 	if (!state)
27447dc413bSRussell King 		return -ENOMEM;
27547dc413bSRussell King 
276b1ec9ed6SRussell King 	state->acquire_ctx = ctx;
277b1ec9ed6SRussell King 	plane_state = drm_atomic_get_plane_state(state, plane);
278b1ec9ed6SRussell King 	if (IS_ERR(plane_state)) {
279b1ec9ed6SRussell King 		ret = PTR_ERR(plane_state);
280b1ec9ed6SRussell King 		goto fail;
281b1ec9ed6SRussell King 	}
28247dc413bSRussell King 
283b1ec9ed6SRussell King 	ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
284b1ec9ed6SRussell King 	if (ret != 0)
285b1ec9ed6SRussell King 		goto fail;
286b1ec9ed6SRussell King 
287b1ec9ed6SRussell King 	drm_atomic_set_fb_for_plane(plane_state, fb);
288b1ec9ed6SRussell King 	plane_state->crtc_x = crtc_x;
289b1ec9ed6SRussell King 	plane_state->crtc_y = crtc_y;
290b1ec9ed6SRussell King 	plane_state->crtc_h = crtc_h;
291b1ec9ed6SRussell King 	plane_state->crtc_w = crtc_w;
292b1ec9ed6SRussell King 	plane_state->src_x = src_x;
293b1ec9ed6SRussell King 	plane_state->src_y = src_y;
294b1ec9ed6SRussell King 	plane_state->src_h = src_h;
295b1ec9ed6SRussell King 	plane_state->src_w = src_w;
296b1ec9ed6SRussell King 
297b1ec9ed6SRussell King 	ret = drm_atomic_nonblocking_commit(state);
298b1ec9ed6SRussell King fail:
299b1ec9ed6SRussell King 	drm_atomic_state_put(state);
300b1ec9ed6SRussell King 	return ret;
30196f60e37SRussell King }
30296f60e37SRussell King 
armada_overlay_reset(struct drm_plane * plane)30361ba2527SRussell King static void armada_overlay_reset(struct drm_plane *plane)
30461ba2527SRussell King {
30561ba2527SRussell King 	struct armada_overlay_state *state;
30661ba2527SRussell King 
30761ba2527SRussell King 	if (plane->state)
30861ba2527SRussell King 		__drm_atomic_helper_plane_destroy_state(plane->state);
30961ba2527SRussell King 	kfree(plane->state);
310ad52f53fSRussell King 	plane->state = NULL;
31161ba2527SRussell King 
31261ba2527SRussell King 	state = kzalloc(sizeof(*state), GFP_KERNEL);
31361ba2527SRussell King 	if (state) {
314c96103b6SRussell King 		state->colorkey_yr = 0xfefefe00;
315c96103b6SRussell King 		state->colorkey_ug = 0x01010100;
316c96103b6SRussell King 		state->colorkey_vb = 0x01010100;
317c96103b6SRussell King 		state->colorkey_mode = CFG_CKMODE(CKMODE_RGB) |
318c96103b6SRussell King 				       CFG_ALPHAM_GRA | CFG_ALPHA(0);
319c96103b6SRussell King 		state->colorkey_enable = ADV_GRACOLORKEY;
32061ba2527SRussell King 		state->brightness = DEFAULT_BRIGHTNESS;
32161ba2527SRussell King 		state->contrast = DEFAULT_CONTRAST;
32261ba2527SRussell King 		state->saturation = DEFAULT_SATURATION;
3231d1547ecSRussell King 		__drm_atomic_helper_plane_reset(plane, &state->base.base);
3241d1547ecSRussell King 		state->base.base.color_encoding = DEFAULT_ENCODING;
3251d1547ecSRussell King 		state->base.base.color_range = DRM_COLOR_YCBCR_LIMITED_RANGE;
32661ba2527SRussell King 	}
32761ba2527SRussell King }
32861ba2527SRussell King 
329f8ef48ffSLee Jones static struct drm_plane_state *
armada_overlay_duplicate_state(struct drm_plane * plane)33061ba2527SRussell King armada_overlay_duplicate_state(struct drm_plane *plane)
33161ba2527SRussell King {
33261ba2527SRussell King 	struct armada_overlay_state *state;
33361ba2527SRussell King 
33461ba2527SRussell King 	if (WARN_ON(!plane->state))
33561ba2527SRussell King 		return NULL;
33661ba2527SRussell King 
33761ba2527SRussell King 	state = kmemdup(plane->state, sizeof(*state), GFP_KERNEL);
33861ba2527SRussell King 	if (state)
3391d1547ecSRussell King 		__drm_atomic_helper_plane_duplicate_state(plane,
3401d1547ecSRussell King 							  &state->base.base);
3411d1547ecSRussell King 	return &state->base.base;
34261ba2527SRussell King }
34361ba2527SRussell King 
armada_overlay_set_property(struct drm_plane * plane,struct drm_plane_state * state,struct drm_property * property,uint64_t val)34461ba2527SRussell King static int armada_overlay_set_property(struct drm_plane *plane,
34561ba2527SRussell King 	struct drm_plane_state *state, struct drm_property *property,
34661ba2527SRussell King 	uint64_t val)
34761ba2527SRussell King {
348dad75a52SDaniel Vetter 	struct armada_private *priv = drm_to_armada_dev(plane->dev);
34961ba2527SRussell King 
350c96103b6SRussell King #define K2R(val) (((val) >> 0) & 0xff)
351c96103b6SRussell King #define K2G(val) (((val) >> 8) & 0xff)
352c96103b6SRussell King #define K2B(val) (((val) >> 16) & 0xff)
353c96103b6SRussell King 	if (property == priv->colorkey_prop) {
354c96103b6SRussell King #define CCC(v) ((v) << 24 | (v) << 16 | (v) << 8)
355c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr = CCC(K2R(val));
356c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug = CCC(K2G(val));
357c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb = CCC(K2B(val));
358c96103b6SRussell King #undef CCC
359c96103b6SRussell King 	} else if (property == priv->colorkey_min_prop) {
360c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr &= ~0x00ff0000;
361c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 16;
362c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug &= ~0x00ff0000;
363c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 16;
364c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb &= ~0x00ff0000;
365c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 16;
366c96103b6SRussell King 	} else if (property == priv->colorkey_max_prop) {
367c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr &= ~0xff000000;
368c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 24;
369c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug &= ~0xff000000;
370c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 24;
371c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb &= ~0xff000000;
372c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 24;
373c96103b6SRussell King 	} else if (property == priv->colorkey_val_prop) {
374c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr &= ~0x0000ff00;
375c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 8;
376c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug &= ~0x0000ff00;
377c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 8;
378c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb &= ~0x0000ff00;
379c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 8;
380c96103b6SRussell King 	} else if (property == priv->colorkey_alpha_prop) {
381c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr &= ~0x000000ff;
382c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_yr |= K2R(val);
383c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug &= ~0x000000ff;
384c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_ug |= K2G(val);
385c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb &= ~0x000000ff;
386c96103b6SRussell King 		drm_to_overlay_state(state)->colorkey_vb |= K2B(val);
387c96103b6SRussell King 	} else if (property == priv->colorkey_mode_prop) {
388c96103b6SRussell King 		if (val == CKMODE_DISABLE) {
389c96103b6SRussell King 			drm_to_overlay_state(state)->colorkey_mode =
390c96103b6SRussell King 				CFG_CKMODE(CKMODE_DISABLE) |
391c96103b6SRussell King 				CFG_ALPHAM_CFG | CFG_ALPHA(255);
392c96103b6SRussell King 			drm_to_overlay_state(state)->colorkey_enable = 0;
393c96103b6SRussell King 		} else {
394c96103b6SRussell King 			drm_to_overlay_state(state)->colorkey_mode =
395c96103b6SRussell King 				CFG_CKMODE(val) |
396c96103b6SRussell King 				CFG_ALPHAM_GRA | CFG_ALPHA(0);
397c96103b6SRussell King 			drm_to_overlay_state(state)->colorkey_enable =
398c96103b6SRussell King 				ADV_GRACOLORKEY;
399c96103b6SRussell King 		}
400c96103b6SRussell King 	} else if (property == priv->brightness_prop) {
40161ba2527SRussell King 		drm_to_overlay_state(state)->brightness = val - 256;
40261ba2527SRussell King 	} else if (property == priv->contrast_prop) {
40361ba2527SRussell King 		drm_to_overlay_state(state)->contrast = val;
40461ba2527SRussell King 	} else if (property == priv->saturation_prop) {
40561ba2527SRussell King 		drm_to_overlay_state(state)->saturation = val;
40661ba2527SRussell King 	} else {
40761ba2527SRussell King 		return -EINVAL;
40861ba2527SRussell King 	}
40961ba2527SRussell King 	return 0;
41061ba2527SRussell King }
41161ba2527SRussell King 
armada_overlay_get_property(struct drm_plane * plane,const struct drm_plane_state * state,struct drm_property * property,uint64_t * val)41261ba2527SRussell King static int armada_overlay_get_property(struct drm_plane *plane,
41361ba2527SRussell King 	const struct drm_plane_state *state, struct drm_property *property,
41461ba2527SRussell King 	uint64_t *val)
41561ba2527SRussell King {
416dad75a52SDaniel Vetter 	struct armada_private *priv = drm_to_armada_dev(plane->dev);
41761ba2527SRussell King 
418c96103b6SRussell King #define C2K(c,s)	(((c) >> (s)) & 0xff)
419c96103b6SRussell King #define R2BGR(r,g,b,s)	(C2K(r,s) << 0 | C2K(g,s) << 8 | C2K(b,s) << 16)
420c96103b6SRussell King 	if (property == priv->colorkey_prop) {
421c96103b6SRussell King 		/* Do best-efforts here for this property */
422c96103b6SRussell King 		*val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
423c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_ug,
424c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_vb, 16);
425c96103b6SRussell King 		/* If min != max, or min != val, error out */
426c96103b6SRussell King 		if (*val != R2BGR(drm_to_overlay_state(state)->colorkey_yr,
427c96103b6SRussell King 				  drm_to_overlay_state(state)->colorkey_ug,
428c96103b6SRussell King 				  drm_to_overlay_state(state)->colorkey_vb, 24) ||
429c96103b6SRussell King 		    *val != R2BGR(drm_to_overlay_state(state)->colorkey_yr,
430c96103b6SRussell King 				  drm_to_overlay_state(state)->colorkey_ug,
431c96103b6SRussell King 				  drm_to_overlay_state(state)->colorkey_vb, 8))
432c96103b6SRussell King 			return -EINVAL;
433c96103b6SRussell King 	} else if (property == priv->colorkey_min_prop) {
434c96103b6SRussell King 		*val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
435c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_ug,
436c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_vb, 16);
437c96103b6SRussell King 	} else if (property == priv->colorkey_max_prop) {
438c96103b6SRussell King 		*val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
439c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_ug,
440c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_vb, 24);
441c96103b6SRussell King 	} else if (property == priv->colorkey_val_prop) {
442c96103b6SRussell King 		*val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
443c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_ug,
444c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_vb, 8);
445c96103b6SRussell King 	} else if (property == priv->colorkey_alpha_prop) {
446c96103b6SRussell King 		*val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
447c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_ug,
448c96103b6SRussell King 			     drm_to_overlay_state(state)->colorkey_vb, 0);
449c96103b6SRussell King 	} else if (property == priv->colorkey_mode_prop) {
450*5f0d9840SGeert Uytterhoeven 		*val = FIELD_GET(CFG_CKMODE_MASK,
451*5f0d9840SGeert Uytterhoeven 				 drm_to_overlay_state(state)->colorkey_mode);
452c96103b6SRussell King 	} else if (property == priv->brightness_prop) {
45361ba2527SRussell King 		*val = drm_to_overlay_state(state)->brightness + 256;
45461ba2527SRussell King 	} else if (property == priv->contrast_prop) {
45561ba2527SRussell King 		*val = drm_to_overlay_state(state)->contrast;
45661ba2527SRussell King 	} else if (property == priv->saturation_prop) {
45761ba2527SRussell King 		*val = drm_to_overlay_state(state)->saturation;
45861ba2527SRussell King 	} else {
45961ba2527SRussell King 		return -EINVAL;
46061ba2527SRussell King 	}
46161ba2527SRussell King 	return 0;
46261ba2527SRussell King }
46361ba2527SRussell King 
46428a2aebeSRussell King static const struct drm_plane_funcs armada_ovl_plane_funcs = {
465b1ec9ed6SRussell King 	.update_plane	= armada_overlay_plane_update,
466b1ec9ed6SRussell King 	.disable_plane	= drm_atomic_helper_disable_plane,
46762d89feeSThomas Zimmermann 	.destroy	= drm_plane_helper_destroy,
46861ba2527SRussell King 	.reset		= armada_overlay_reset,
46961ba2527SRussell King 	.atomic_duplicate_state = armada_overlay_duplicate_state,
47061ba2527SRussell King 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
47161ba2527SRussell King 	.atomic_set_property = armada_overlay_set_property,
47261ba2527SRussell King 	.atomic_get_property = armada_overlay_get_property,
47396f60e37SRussell King };
47496f60e37SRussell King 
47528a2aebeSRussell King static const uint32_t armada_ovl_formats[] = {
47696f60e37SRussell King 	DRM_FORMAT_UYVY,
47796f60e37SRussell King 	DRM_FORMAT_YUYV,
47896f60e37SRussell King 	DRM_FORMAT_YUV420,
47996f60e37SRussell King 	DRM_FORMAT_YVU420,
48096f60e37SRussell King 	DRM_FORMAT_YUV422,
48196f60e37SRussell King 	DRM_FORMAT_YVU422,
48296f60e37SRussell King 	DRM_FORMAT_VYUY,
48396f60e37SRussell King 	DRM_FORMAT_YVYU,
48496f60e37SRussell King 	DRM_FORMAT_ARGB8888,
48596f60e37SRussell King 	DRM_FORMAT_ABGR8888,
48696f60e37SRussell King 	DRM_FORMAT_XRGB8888,
48796f60e37SRussell King 	DRM_FORMAT_XBGR8888,
48896f60e37SRussell King 	DRM_FORMAT_RGB888,
48996f60e37SRussell King 	DRM_FORMAT_BGR888,
49096f60e37SRussell King 	DRM_FORMAT_ARGB1555,
49196f60e37SRussell King 	DRM_FORMAT_ABGR1555,
49296f60e37SRussell King 	DRM_FORMAT_RGB565,
49396f60e37SRussell King 	DRM_FORMAT_BGR565,
49496f60e37SRussell King };
49596f60e37SRussell King 
4968a63ca58SArvind Yadav static const struct drm_prop_enum_list armada_drm_colorkey_enum_list[] = {
49796f60e37SRussell King 	{ CKMODE_DISABLE, "disabled" },
49896f60e37SRussell King 	{ CKMODE_Y,       "Y component" },
49996f60e37SRussell King 	{ CKMODE_U,       "U component" },
50096f60e37SRussell King 	{ CKMODE_V,       "V component" },
50196f60e37SRussell King 	{ CKMODE_RGB,     "RGB" },
50296f60e37SRussell King 	{ CKMODE_R,       "R component" },
50396f60e37SRussell King 	{ CKMODE_G,       "G component" },
50496f60e37SRussell King 	{ CKMODE_B,       "B component" },
50596f60e37SRussell King };
50696f60e37SRussell King 
armada_overlay_create_properties(struct drm_device * dev)50796f60e37SRussell King static int armada_overlay_create_properties(struct drm_device *dev)
50896f60e37SRussell King {
509dad75a52SDaniel Vetter 	struct armada_private *priv = drm_to_armada_dev(dev);
51096f60e37SRussell King 
51196f60e37SRussell King 	if (priv->colorkey_prop)
51296f60e37SRussell King 		return 0;
51396f60e37SRussell King 
51496f60e37SRussell King 	priv->colorkey_prop = drm_property_create_range(dev, 0,
51596f60e37SRussell King 				"colorkey", 0, 0xffffff);
51696f60e37SRussell King 	priv->colorkey_min_prop = drm_property_create_range(dev, 0,
51796f60e37SRussell King 				"colorkey_min", 0, 0xffffff);
51896f60e37SRussell King 	priv->colorkey_max_prop = drm_property_create_range(dev, 0,
51996f60e37SRussell King 				"colorkey_max", 0, 0xffffff);
52096f60e37SRussell King 	priv->colorkey_val_prop = drm_property_create_range(dev, 0,
52196f60e37SRussell King 				"colorkey_val", 0, 0xffffff);
52296f60e37SRussell King 	priv->colorkey_alpha_prop = drm_property_create_range(dev, 0,
52396f60e37SRussell King 				"colorkey_alpha", 0, 0xffffff);
52496f60e37SRussell King 	priv->colorkey_mode_prop = drm_property_create_enum(dev, 0,
52596f60e37SRussell King 				"colorkey_mode",
52696f60e37SRussell King 				armada_drm_colorkey_enum_list,
52796f60e37SRussell King 				ARRAY_SIZE(armada_drm_colorkey_enum_list));
52896f60e37SRussell King 	priv->brightness_prop = drm_property_create_range(dev, 0,
52996f60e37SRussell King 				"brightness", 0, 256 + 255);
53096f60e37SRussell King 	priv->contrast_prop = drm_property_create_range(dev, 0,
53196f60e37SRussell King 				"contrast", 0, 0x7fff);
53296f60e37SRussell King 	priv->saturation_prop = drm_property_create_range(dev, 0,
53396f60e37SRussell King 				"saturation", 0, 0x7fff);
53496f60e37SRussell King 
53596f60e37SRussell King 	if (!priv->colorkey_prop)
53696f60e37SRussell King 		return -ENOMEM;
53796f60e37SRussell King 
53896f60e37SRussell King 	return 0;
53996f60e37SRussell King }
54096f60e37SRussell King 
armada_overlay_plane_create(struct drm_device * dev,unsigned long crtcs)54196f60e37SRussell King int armada_overlay_plane_create(struct drm_device *dev, unsigned long crtcs)
54296f60e37SRussell King {
543dad75a52SDaniel Vetter 	struct armada_private *priv = drm_to_armada_dev(dev);
54496f60e37SRussell King 	struct drm_mode_object *mobj;
545d701278aSRussell King 	struct drm_plane *overlay;
54696f60e37SRussell King 	int ret;
54796f60e37SRussell King 
54896f60e37SRussell King 	ret = armada_overlay_create_properties(dev);
54996f60e37SRussell King 	if (ret)
55096f60e37SRussell King 		return ret;
55196f60e37SRussell King 
552d701278aSRussell King 	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
553d701278aSRussell King 	if (!overlay)
55496f60e37SRussell King 		return -ENOMEM;
55596f60e37SRussell King 
556d701278aSRussell King 	drm_plane_helper_add(overlay, &armada_overlay_plane_helper_funcs);
5575740d27fSRussell King 
558d701278aSRussell King 	ret = drm_universal_plane_init(dev, overlay, crtcs,
559d563c245SRussell King 				       &armada_ovl_plane_funcs,
560d563c245SRussell King 				       armada_ovl_formats,
561d563c245SRussell King 				       ARRAY_SIZE(armada_ovl_formats),
562e6fc3b68SBen Widawsky 				       NULL,
563b0b3b795SVille Syrjälä 				       DRM_PLANE_TYPE_OVERLAY, NULL);
56428a2aebeSRussell King 	if (ret) {
565d701278aSRussell King 		kfree(overlay);
56628a2aebeSRussell King 		return ret;
56728a2aebeSRussell King 	}
56896f60e37SRussell King 
569d701278aSRussell King 	mobj = &overlay->base;
57096f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_prop,
57196f60e37SRussell King 				   0x0101fe);
57296f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_min_prop,
57396f60e37SRussell King 				   0x0101fe);
57496f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_max_prop,
57596f60e37SRussell King 				   0x0101fe);
57696f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_val_prop,
57796f60e37SRussell King 				   0x0101fe);
57896f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_alpha_prop,
57996f60e37SRussell King 				   0x000000);
58096f60e37SRussell King 	drm_object_attach_property(mobj, priv->colorkey_mode_prop,
58196f60e37SRussell King 				   CKMODE_RGB);
58261ba2527SRussell King 	drm_object_attach_property(mobj, priv->brightness_prop,
58361ba2527SRussell King 				   256 + DEFAULT_BRIGHTNESS);
58496f60e37SRussell King 	drm_object_attach_property(mobj, priv->contrast_prop,
58561ba2527SRussell King 				   DEFAULT_CONTRAST);
58696f60e37SRussell King 	drm_object_attach_property(mobj, priv->saturation_prop,
58761ba2527SRussell King 				   DEFAULT_SATURATION);
58896f60e37SRussell King 
589d701278aSRussell King 	ret = drm_plane_create_color_properties(overlay,
590c29277d4SRussell King 						BIT(DRM_COLOR_YCBCR_BT601) |
591c29277d4SRussell King 						BIT(DRM_COLOR_YCBCR_BT709),
592c29277d4SRussell King 						BIT(DRM_COLOR_YCBCR_LIMITED_RANGE),
593c29277d4SRussell King 						DEFAULT_ENCODING,
594c29277d4SRussell King 						DRM_COLOR_YCBCR_LIMITED_RANGE);
595c29277d4SRussell King 
596c29277d4SRussell King 	return ret;
59796f60e37SRussell King }
598