1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (C) 2012 Russell King 4 * Rewritten from the dovefb driver, and Armada510 manuals. 5 */ 6 7 #include <linux/clk.h> 8 #include <linux/component.h> 9 #include <linux/module.h> 10 #include <linux/of_device.h> 11 #include <linux/platform_device.h> 12 13 #include <drm/drm_atomic.h> 14 #include <drm/drm_atomic_helper.h> 15 #include <drm/drm_plane_helper.h> 16 #include <drm/drm_probe_helper.h> 17 #include <drm/drm_vblank.h> 18 19 #include "armada_crtc.h" 20 #include "armada_drm.h" 21 #include "armada_fb.h" 22 #include "armada_gem.h" 23 #include "armada_hw.h" 24 #include "armada_plane.h" 25 #include "armada_trace.h" 26 27 /* 28 * A note about interlacing. Let's consider HDMI 1920x1080i. 29 * The timing parameters we have from X are: 30 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 31 * 1920 2448 2492 2640 1080 1084 1094 1125 32 * Which get translated to: 33 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 34 * 1920 2448 2492 2640 540 542 547 562 35 * 36 * This is how it is defined by CEA-861-D - line and pixel numbers are 37 * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 38 * line: 2640. The odd frame, the first active line is at line 21, and 39 * the even frame, the first active line is 584. 40 * 41 * LN: 560 561 562 563 567 568 569 42 * DE: ~~~|____________________________//__________________________ 43 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 44 * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 45 * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 46 * 47 * LN: 1123 1124 1125 1 5 6 7 48 * DE: ~~~|____________________________//__________________________ 49 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 50 * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 51 * 23 blanking lines 52 * 53 * The Armada LCD Controller line and pixel numbers are, like X timings, 54 * referenced to the top left of the active frame. 55 * 56 * So, translating these to our LCD controller: 57 * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 58 * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 59 * Note: Vsync front porch remains constant! 60 * 61 * if (odd_frame) { 62 * vtotal = mode->crtc_vtotal + 1; 63 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 64 * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 65 * } else { 66 * vtotal = mode->crtc_vtotal; 67 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 68 * vhorizpos = mode->crtc_hsync_start; 69 * } 70 * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 71 * 72 * So, we need to reprogram these registers on each vsync event: 73 * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 74 * 75 * Note: we do not use the frame done interrupts because these appear 76 * to happen too early, and lead to jitter on the display (presumably 77 * they occur at the end of the last active line, before the vsync back 78 * porch, which we're reprogramming.) 79 */ 80 81 void 82 armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 83 { 84 while (regs->offset != ~0) { 85 void __iomem *reg = dcrtc->base + regs->offset; 86 uint32_t val; 87 88 val = regs->mask; 89 if (val != 0) 90 val &= readl_relaxed(reg); 91 writel_relaxed(val | regs->val, reg); 92 ++regs; 93 } 94 } 95 96 static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable) 97 { 98 uint32_t dumb_ctrl; 99 100 dumb_ctrl = dcrtc->cfg_dumb_ctrl; 101 102 if (enable) 103 dumb_ctrl |= CFG_DUMB_ENA; 104 105 /* 106 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 107 * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 108 * force LCD_D[23:0] to output blank color, overriding the GPIO or 109 * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 110 */ 111 if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 112 dumb_ctrl &= ~DUMB_MASK; 113 dumb_ctrl |= DUMB_BLANK; 114 } 115 116 armada_updatel(dumb_ctrl, 117 ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC), 118 dcrtc->base + LCD_SPU_DUMB_CTRL); 119 } 120 121 static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc) 122 { 123 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 124 struct drm_pending_vblank_event *event; 125 126 /* If we have an event, we need vblank events enabled */ 127 event = xchg(&crtc->state->event, NULL); 128 if (event) { 129 WARN_ON(drm_crtc_vblank_get(crtc) != 0); 130 dcrtc->event = event; 131 } 132 } 133 134 static void armada_drm_update_gamma(struct drm_crtc *crtc) 135 { 136 struct drm_property_blob *blob = crtc->state->gamma_lut; 137 void __iomem *base = drm_to_armada_crtc(crtc)->base; 138 int i; 139 140 if (blob) { 141 struct drm_color_lut *lut = blob->data; 142 143 armada_updatel(CFG_CSB_256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 144 base + LCD_SPU_SRAM_PARA1); 145 146 for (i = 0; i < 256; i++) { 147 writel_relaxed(drm_color_lut_extract(lut[i].red, 8), 148 base + LCD_SPU_SRAM_WRDAT); 149 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_YR, 150 base + LCD_SPU_SRAM_CTRL); 151 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 152 writel_relaxed(drm_color_lut_extract(lut[i].green, 8), 153 base + LCD_SPU_SRAM_WRDAT); 154 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_UG, 155 base + LCD_SPU_SRAM_CTRL); 156 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 157 writel_relaxed(drm_color_lut_extract(lut[i].blue, 8), 158 base + LCD_SPU_SRAM_WRDAT); 159 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_VB, 160 base + LCD_SPU_SRAM_CTRL); 161 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 162 } 163 armada_updatel(CFG_GAMMA_ENA, CFG_GAMMA_ENA, 164 base + LCD_SPU_DMA_CTRL0); 165 } else { 166 armada_updatel(0, CFG_GAMMA_ENA, base + LCD_SPU_DMA_CTRL0); 167 armada_updatel(CFG_PDWN256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 168 base + LCD_SPU_SRAM_PARA1); 169 } 170 } 171 172 static enum drm_mode_status armada_drm_crtc_mode_valid(struct drm_crtc *crtc, 173 const struct drm_display_mode *mode) 174 { 175 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 176 177 if (mode->vscan > 1) 178 return MODE_NO_VSCAN; 179 180 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) 181 return MODE_NO_DBLESCAN; 182 183 if (mode->flags & DRM_MODE_FLAG_HSKEW) 184 return MODE_H_ILLEGAL; 185 186 /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 187 if (!dcrtc->variant->has_spu_adv_reg && 188 mode->flags & DRM_MODE_FLAG_INTERLACE) 189 return MODE_NO_INTERLACE; 190 191 if (mode->flags & (DRM_MODE_FLAG_BCAST | DRM_MODE_FLAG_PIXMUX | 192 DRM_MODE_FLAG_CLKDIV2)) 193 return MODE_BAD; 194 195 return MODE_OK; 196 } 197 198 /* The mode_config.mutex will be held for this call */ 199 static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 200 const struct drm_display_mode *mode, struct drm_display_mode *adj) 201 { 202 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 203 int ret; 204 205 /* 206 * Set CRTC modesetting parameters for the adjusted mode. This is 207 * applied after the connectors, bridges, and encoders have fixed up 208 * this mode, as described above drm_atomic_helper_check_modeset(). 209 */ 210 drm_mode_set_crtcinfo(adj, CRTC_INTERLACE_HALVE_V); 211 212 /* 213 * Validate the adjusted mode in case an encoder/bridge has set 214 * something we don't support. 215 */ 216 if (armada_drm_crtc_mode_valid(crtc, adj) != MODE_OK) 217 return false; 218 219 /* Check whether the display mode is possible */ 220 ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 221 if (ret) 222 return false; 223 224 return true; 225 } 226 227 /* These are locked by dev->vbl_lock */ 228 static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 229 { 230 if (dcrtc->irq_ena & mask) { 231 dcrtc->irq_ena &= ~mask; 232 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 233 } 234 } 235 236 static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 237 { 238 if ((dcrtc->irq_ena & mask) != mask) { 239 dcrtc->irq_ena |= mask; 240 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 241 if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 242 writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 243 } 244 } 245 246 static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 247 { 248 struct drm_pending_vblank_event *event; 249 void __iomem *base = dcrtc->base; 250 251 if (stat & DMA_FF_UNDERFLOW) 252 DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 253 if (stat & GRA_FF_UNDERFLOW) 254 DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 255 256 if (stat & VSYNC_IRQ) 257 drm_crtc_handle_vblank(&dcrtc->crtc); 258 259 spin_lock(&dcrtc->irq_lock); 260 if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 261 int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 262 uint32_t val; 263 264 writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 265 writel_relaxed(dcrtc->v[i].spu_v_h_total, 266 base + LCD_SPUT_V_H_TOTAL); 267 268 val = readl_relaxed(base + LCD_SPU_ADV_REG); 269 val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 270 val |= dcrtc->v[i].spu_adv_reg; 271 writel_relaxed(val, base + LCD_SPU_ADV_REG); 272 } 273 274 if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) { 275 if (dcrtc->update_pending) { 276 armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 277 dcrtc->update_pending = false; 278 } 279 if (dcrtc->cursor_update) { 280 writel_relaxed(dcrtc->cursor_hw_pos, 281 base + LCD_SPU_HWC_OVSA_HPXL_VLN); 282 writel_relaxed(dcrtc->cursor_hw_sz, 283 base + LCD_SPU_HWC_HPXL_VLN); 284 armada_updatel(CFG_HWC_ENA, 285 CFG_HWC_ENA | CFG_HWC_1BITMOD | 286 CFG_HWC_1BITENA, 287 base + LCD_SPU_DMA_CTRL0); 288 dcrtc->cursor_update = false; 289 } 290 armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 291 } 292 spin_unlock(&dcrtc->irq_lock); 293 294 if (stat & VSYNC_IRQ && !dcrtc->update_pending) { 295 event = xchg(&dcrtc->event, NULL); 296 if (event) { 297 spin_lock(&dcrtc->crtc.dev->event_lock); 298 drm_crtc_send_vblank_event(&dcrtc->crtc, event); 299 spin_unlock(&dcrtc->crtc.dev->event_lock); 300 drm_crtc_vblank_put(&dcrtc->crtc); 301 } 302 } 303 } 304 305 static irqreturn_t armada_drm_irq(int irq, void *arg) 306 { 307 struct armada_crtc *dcrtc = arg; 308 u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 309 310 /* 311 * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 312 * is set. Writing has some other effect to acknowledge the IRQ - 313 * without this, we only get a single IRQ. 314 */ 315 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 316 317 trace_armada_drm_irq(&dcrtc->crtc, stat); 318 319 /* Mask out those interrupts we haven't enabled */ 320 v = stat & dcrtc->irq_ena; 321 322 if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 323 armada_drm_crtc_irq(dcrtc, stat); 324 return IRQ_HANDLED; 325 } 326 return IRQ_NONE; 327 } 328 329 /* The mode_config.mutex will be held for this call */ 330 static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc) 331 { 332 struct drm_display_mode *adj = &crtc->state->adjusted_mode; 333 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 334 struct armada_regs regs[17]; 335 uint32_t lm, rm, tm, bm, val, sclk; 336 unsigned long flags; 337 unsigned i; 338 bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 339 340 i = 0; 341 rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 342 lm = adj->crtc_htotal - adj->crtc_hsync_end; 343 bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 344 tm = adj->crtc_vtotal - adj->crtc_vsync_end; 345 346 DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n", 347 crtc->base.id, crtc->name, DRM_MODE_ARG(adj)); 348 DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm); 349 350 /* Now compute the divider for real */ 351 dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 352 353 armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 354 355 spin_lock_irqsave(&dcrtc->irq_lock, flags); 356 357 dcrtc->interlaced = interlaced; 358 /* Even interlaced/progressive frame */ 359 dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 360 adj->crtc_htotal; 361 dcrtc->v[1].spu_v_porch = tm << 16 | bm; 362 val = adj->crtc_hsync_start; 363 dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 364 365 if (interlaced) { 366 /* Odd interlaced frame */ 367 val -= adj->crtc_htotal / 2; 368 dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 369 dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 370 (1 << 16); 371 dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 372 } else { 373 dcrtc->v[0] = dcrtc->v[1]; 374 } 375 376 val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 377 378 armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 379 armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 380 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 381 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 382 LCD_SPUT_V_H_TOTAL); 383 384 if (dcrtc->variant->has_spu_adv_reg) 385 armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 386 ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 387 ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 388 389 val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 390 armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 391 392 /* 393 * The documentation doesn't indicate what the normal state of 394 * the sync signals are. Sebastian Hesselbart kindly probed 395 * these signals on his board to determine their state. 396 * 397 * The non-inverted state of the sync signals is active high. 398 * Setting these bits makes the appropriate signal active low. 399 */ 400 val = 0; 401 if (adj->flags & DRM_MODE_FLAG_NCSYNC) 402 val |= CFG_INV_CSYNC; 403 if (adj->flags & DRM_MODE_FLAG_NHSYNC) 404 val |= CFG_INV_HSYNC; 405 if (adj->flags & DRM_MODE_FLAG_NVSYNC) 406 val |= CFG_INV_VSYNC; 407 armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC | 408 CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL); 409 armada_reg_queue_end(regs, i); 410 411 armada_drm_crtc_update_regs(dcrtc, regs); 412 spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 413 } 414 415 static int armada_drm_crtc_atomic_check(struct drm_crtc *crtc, 416 struct drm_atomic_state *state) 417 { 418 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, 419 crtc); 420 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 421 422 if (crtc_state->gamma_lut && drm_color_lut_size(crtc_state->gamma_lut) != 256) 423 return -EINVAL; 424 425 if (crtc_state->color_mgmt_changed) 426 crtc_state->planes_changed = true; 427 428 return 0; 429 } 430 431 static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc, 432 struct drm_atomic_state *state) 433 { 434 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 435 436 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 437 438 if (crtc->state->color_mgmt_changed) 439 armada_drm_update_gamma(crtc); 440 441 dcrtc->regs_idx = 0; 442 dcrtc->regs = dcrtc->atomic_regs; 443 } 444 445 static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc, 446 struct drm_atomic_state *state) 447 { 448 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 449 450 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 451 452 armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 453 454 /* 455 * If we aren't doing a full modeset, then we need to queue 456 * the event here. 457 */ 458 if (!drm_atomic_crtc_needs_modeset(crtc->state)) { 459 dcrtc->update_pending = true; 460 armada_drm_crtc_queue_state_event(crtc); 461 spin_lock_irq(&dcrtc->irq_lock); 462 armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 463 spin_unlock_irq(&dcrtc->irq_lock); 464 } else { 465 spin_lock_irq(&dcrtc->irq_lock); 466 armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 467 spin_unlock_irq(&dcrtc->irq_lock); 468 } 469 } 470 471 static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc, 472 struct drm_atomic_state *state) 473 { 474 struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state, 475 crtc); 476 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 477 struct drm_pending_vblank_event *event; 478 479 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 480 481 if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 482 drm_crtc_vblank_put(crtc); 483 484 drm_crtc_vblank_off(crtc); 485 armada_drm_crtc_update(dcrtc, false); 486 487 if (!crtc->state->active) { 488 /* 489 * This modeset will be leaving the CRTC disabled, so 490 * call the backend to disable upstream clocks etc. 491 */ 492 if (dcrtc->variant->disable) 493 dcrtc->variant->disable(dcrtc); 494 495 /* 496 * We will not receive any further vblank events. 497 * Send the flip_done event manually. 498 */ 499 event = crtc->state->event; 500 crtc->state->event = NULL; 501 if (event) { 502 spin_lock_irq(&crtc->dev->event_lock); 503 drm_crtc_send_vblank_event(crtc, event); 504 spin_unlock_irq(&crtc->dev->event_lock); 505 } 506 } 507 } 508 509 static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc, 510 struct drm_atomic_state *state) 511 { 512 struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state, 513 crtc); 514 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 515 516 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 517 518 if (!old_state->active) { 519 /* 520 * This modeset is enabling the CRTC after it having 521 * been disabled. Reverse the call to ->disable in 522 * the atomic_disable(). 523 */ 524 if (dcrtc->variant->enable) 525 dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode); 526 } 527 armada_drm_crtc_update(dcrtc, true); 528 drm_crtc_vblank_on(crtc); 529 530 if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 531 WARN_ON(drm_crtc_vblank_get(crtc)); 532 533 armada_drm_crtc_queue_state_event(crtc); 534 } 535 536 static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 537 .mode_valid = armada_drm_crtc_mode_valid, 538 .mode_fixup = armada_drm_crtc_mode_fixup, 539 .mode_set_nofb = armada_drm_crtc_mode_set_nofb, 540 .atomic_check = armada_drm_crtc_atomic_check, 541 .atomic_begin = armada_drm_crtc_atomic_begin, 542 .atomic_flush = armada_drm_crtc_atomic_flush, 543 .atomic_disable = armada_drm_crtc_atomic_disable, 544 .atomic_enable = armada_drm_crtc_atomic_enable, 545 }; 546 547 static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 548 unsigned stride, unsigned width, unsigned height) 549 { 550 uint32_t addr; 551 unsigned y; 552 553 addr = SRAM_HWC32_RAM1; 554 for (y = 0; y < height; y++) { 555 uint32_t *p = &pix[y * stride]; 556 unsigned x; 557 558 for (x = 0; x < width; x++, p++) { 559 uint32_t val = *p; 560 561 /* 562 * In "ARGB888" (HWC32) mode, writing to the SRAM 563 * requires these bits to contain: 564 * 31:24 = alpha 23:16 = blue 15:8 = green 7:0 = red 565 * So, it's actually ABGR8888. This is independent 566 * of the SWAPRB bits in DMA control register 0. 567 */ 568 val = (val & 0xff00ff00) | 569 (val & 0x000000ff) << 16 | 570 (val & 0x00ff0000) >> 16; 571 572 writel_relaxed(val, 573 base + LCD_SPU_SRAM_WRDAT); 574 writel_relaxed(addr | SRAM_WRITE, 575 base + LCD_SPU_SRAM_CTRL); 576 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 577 addr += 1; 578 if ((addr & 0x00ff) == 0) 579 addr += 0xf00; 580 if ((addr & 0x30ff) == 0) 581 addr = SRAM_HWC32_RAM2; 582 } 583 } 584 } 585 586 static void armada_drm_crtc_cursor_tran(void __iomem *base) 587 { 588 unsigned addr; 589 590 for (addr = 0; addr < 256; addr++) { 591 /* write the default value */ 592 writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 593 writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 594 base + LCD_SPU_SRAM_CTRL); 595 } 596 } 597 598 static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 599 { 600 uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 601 uint32_t yoff, yscr, h = dcrtc->cursor_h; 602 uint32_t para1; 603 604 /* 605 * Calculate the visible width and height of the cursor, 606 * screen position, and the position in the cursor bitmap. 607 */ 608 if (dcrtc->cursor_x < 0) { 609 xoff = -dcrtc->cursor_x; 610 xscr = 0; 611 w -= min(xoff, w); 612 } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 613 xoff = 0; 614 xscr = dcrtc->cursor_x; 615 w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 616 } else { 617 xoff = 0; 618 xscr = dcrtc->cursor_x; 619 } 620 621 if (dcrtc->cursor_y < 0) { 622 yoff = -dcrtc->cursor_y; 623 yscr = 0; 624 h -= min(yoff, h); 625 } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 626 yoff = 0; 627 yscr = dcrtc->cursor_y; 628 h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 629 } else { 630 yoff = 0; 631 yscr = dcrtc->cursor_y; 632 } 633 634 /* On interlaced modes, the vertical cursor size must be halved */ 635 s = dcrtc->cursor_w; 636 if (dcrtc->interlaced) { 637 s *= 2; 638 yscr /= 2; 639 h /= 2; 640 } 641 642 if (!dcrtc->cursor_obj || !h || !w) { 643 spin_lock_irq(&dcrtc->irq_lock); 644 dcrtc->cursor_update = false; 645 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 646 spin_unlock_irq(&dcrtc->irq_lock); 647 return 0; 648 } 649 650 spin_lock_irq(&dcrtc->irq_lock); 651 para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 652 armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 653 dcrtc->base + LCD_SPU_SRAM_PARA1); 654 spin_unlock_irq(&dcrtc->irq_lock); 655 656 /* 657 * Initialize the transparency if the SRAM was powered down. 658 * We must also reload the cursor data as well. 659 */ 660 if (!(para1 & CFG_CSB_256x32)) { 661 armada_drm_crtc_cursor_tran(dcrtc->base); 662 reload = true; 663 } 664 665 if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 666 spin_lock_irq(&dcrtc->irq_lock); 667 dcrtc->cursor_update = false; 668 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 669 spin_unlock_irq(&dcrtc->irq_lock); 670 reload = true; 671 } 672 if (reload) { 673 struct armada_gem_object *obj = dcrtc->cursor_obj; 674 uint32_t *pix; 675 /* Set the top-left corner of the cursor image */ 676 pix = obj->addr; 677 pix += yoff * s + xoff; 678 armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 679 } 680 681 /* Reload the cursor position, size and enable in the IRQ handler */ 682 spin_lock_irq(&dcrtc->irq_lock); 683 dcrtc->cursor_hw_pos = yscr << 16 | xscr; 684 dcrtc->cursor_hw_sz = h << 16 | w; 685 dcrtc->cursor_update = true; 686 armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 687 spin_unlock_irq(&dcrtc->irq_lock); 688 689 return 0; 690 } 691 692 static void cursor_update(void *data) 693 { 694 armada_drm_crtc_cursor_update(data, true); 695 } 696 697 static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 698 struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 699 { 700 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 701 struct armada_gem_object *obj = NULL; 702 int ret; 703 704 /* If no cursor support, replicate drm's return value */ 705 if (!dcrtc->variant->has_spu_adv_reg) 706 return -ENXIO; 707 708 if (handle && w > 0 && h > 0) { 709 /* maximum size is 64x32 or 32x64 */ 710 if (w > 64 || h > 64 || (w > 32 && h > 32)) 711 return -ENOMEM; 712 713 obj = armada_gem_object_lookup(file, handle); 714 if (!obj) 715 return -ENOENT; 716 717 /* Must be a kernel-mapped object */ 718 if (!obj->addr) { 719 drm_gem_object_put(&obj->obj); 720 return -EINVAL; 721 } 722 723 if (obj->obj.size < w * h * 4) { 724 DRM_ERROR("buffer is too small\n"); 725 drm_gem_object_put(&obj->obj); 726 return -ENOMEM; 727 } 728 } 729 730 if (dcrtc->cursor_obj) { 731 dcrtc->cursor_obj->update = NULL; 732 dcrtc->cursor_obj->update_data = NULL; 733 drm_gem_object_put(&dcrtc->cursor_obj->obj); 734 } 735 dcrtc->cursor_obj = obj; 736 dcrtc->cursor_w = w; 737 dcrtc->cursor_h = h; 738 ret = armada_drm_crtc_cursor_update(dcrtc, true); 739 if (obj) { 740 obj->update_data = dcrtc; 741 obj->update = cursor_update; 742 } 743 744 return ret; 745 } 746 747 static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 748 { 749 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 750 int ret; 751 752 /* If no cursor support, replicate drm's return value */ 753 if (!dcrtc->variant->has_spu_adv_reg) 754 return -EFAULT; 755 756 dcrtc->cursor_x = x; 757 dcrtc->cursor_y = y; 758 ret = armada_drm_crtc_cursor_update(dcrtc, false); 759 760 return ret; 761 } 762 763 static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 764 { 765 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 766 struct armada_private *priv = drm_to_armada_dev(crtc->dev); 767 768 if (dcrtc->cursor_obj) 769 drm_gem_object_put(&dcrtc->cursor_obj->obj); 770 771 priv->dcrtc[dcrtc->num] = NULL; 772 drm_crtc_cleanup(&dcrtc->crtc); 773 774 if (dcrtc->variant->disable) 775 dcrtc->variant->disable(dcrtc); 776 777 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 778 779 of_node_put(dcrtc->crtc.port); 780 781 kfree(dcrtc); 782 } 783 784 static int armada_drm_crtc_late_register(struct drm_crtc *crtc) 785 { 786 if (IS_ENABLED(CONFIG_DEBUG_FS)) 787 armada_drm_crtc_debugfs_init(drm_to_armada_crtc(crtc)); 788 789 return 0; 790 } 791 792 /* These are called under the vbl_lock. */ 793 static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 794 { 795 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 796 unsigned long flags; 797 798 spin_lock_irqsave(&dcrtc->irq_lock, flags); 799 armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 800 spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 801 return 0; 802 } 803 804 static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 805 { 806 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 807 unsigned long flags; 808 809 spin_lock_irqsave(&dcrtc->irq_lock, flags); 810 armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 811 spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 812 } 813 814 static const struct drm_crtc_funcs armada_crtc_funcs = { 815 .reset = drm_atomic_helper_crtc_reset, 816 .cursor_set = armada_drm_crtc_cursor_set, 817 .cursor_move = armada_drm_crtc_cursor_move, 818 .destroy = armada_drm_crtc_destroy, 819 .gamma_set = drm_atomic_helper_legacy_gamma_set, 820 .set_config = drm_atomic_helper_set_config, 821 .page_flip = drm_atomic_helper_page_flip, 822 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 823 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 824 .late_register = armada_drm_crtc_late_register, 825 .enable_vblank = armada_drm_crtc_enable_vblank, 826 .disable_vblank = armada_drm_crtc_disable_vblank, 827 }; 828 829 int armada_crtc_select_clock(struct armada_crtc *dcrtc, 830 struct armada_clk_result *res, 831 const struct armada_clocking_params *params, 832 struct clk *clks[], size_t num_clks, 833 unsigned long desired_khz) 834 { 835 unsigned long desired_hz = desired_khz * 1000; 836 unsigned long desired_clk_hz; // requested clk input 837 unsigned long real_clk_hz; // actual clk input 838 unsigned long real_hz; // actual pixel clk 839 unsigned long permillage; 840 struct clk *clk; 841 u32 div; 842 int i; 843 844 DRM_DEBUG_KMS("[CRTC:%u:%s] desired clock=%luHz\n", 845 dcrtc->crtc.base.id, dcrtc->crtc.name, desired_hz); 846 847 for (i = 0; i < num_clks; i++) { 848 clk = clks[i]; 849 if (!clk) 850 continue; 851 852 if (params->settable & BIT(i)) { 853 real_clk_hz = clk_round_rate(clk, desired_hz); 854 desired_clk_hz = desired_hz; 855 } else { 856 real_clk_hz = clk_get_rate(clk); 857 desired_clk_hz = real_clk_hz; 858 } 859 860 /* If the clock can do exactly the desired rate, we're done */ 861 if (real_clk_hz == desired_hz) { 862 real_hz = real_clk_hz; 863 div = 1; 864 goto found; 865 } 866 867 /* Calculate the divider - if invalid, we can't do this rate */ 868 div = DIV_ROUND_CLOSEST(real_clk_hz, desired_hz); 869 if (div == 0 || div > params->div_max) 870 continue; 871 872 /* Calculate the actual rate - HDMI requires -0.6%..+0.5% */ 873 real_hz = DIV_ROUND_CLOSEST(real_clk_hz, div); 874 875 DRM_DEBUG_KMS("[CRTC:%u:%s] clk=%u %luHz div=%u real=%luHz\n", 876 dcrtc->crtc.base.id, dcrtc->crtc.name, 877 i, real_clk_hz, div, real_hz); 878 879 /* Avoid repeated division */ 880 if (real_hz < desired_hz) { 881 permillage = real_hz / desired_khz; 882 if (permillage < params->permillage_min) 883 continue; 884 } else { 885 permillage = DIV_ROUND_UP(real_hz, desired_khz); 886 if (permillage > params->permillage_max) 887 continue; 888 } 889 goto found; 890 } 891 892 return -ERANGE; 893 894 found: 895 DRM_DEBUG_KMS("[CRTC:%u:%s] selected clk=%u %luHz div=%u real=%luHz\n", 896 dcrtc->crtc.base.id, dcrtc->crtc.name, 897 i, real_clk_hz, div, real_hz); 898 899 res->desired_clk_hz = desired_clk_hz; 900 res->clk = clk; 901 res->div = div; 902 903 return i; 904 } 905 906 static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 907 struct resource *res, int irq, const struct armada_variant *variant, 908 struct device_node *port) 909 { 910 struct armada_private *priv = drm_to_armada_dev(drm); 911 struct armada_crtc *dcrtc; 912 struct drm_plane *primary; 913 void __iomem *base; 914 int ret; 915 916 base = devm_ioremap_resource(dev, res); 917 if (IS_ERR(base)) 918 return PTR_ERR(base); 919 920 dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 921 if (!dcrtc) { 922 DRM_ERROR("failed to allocate Armada crtc\n"); 923 return -ENOMEM; 924 } 925 926 if (dev != drm->dev) 927 dev_set_drvdata(dev, dcrtc); 928 929 dcrtc->variant = variant; 930 dcrtc->base = base; 931 dcrtc->num = drm->mode_config.num_crtc; 932 dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 933 dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 934 spin_lock_init(&dcrtc->irq_lock); 935 dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 936 937 /* Initialize some registers which we don't otherwise set */ 938 writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 939 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 940 writel_relaxed(dcrtc->spu_iopad_ctrl, 941 dcrtc->base + LCD_SPU_IOPAD_CONTROL); 942 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 943 writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 944 CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 945 CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 946 writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 947 writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 948 readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 949 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 950 951 ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 952 dcrtc); 953 if (ret < 0) 954 goto err_crtc; 955 956 if (dcrtc->variant->init) { 957 ret = dcrtc->variant->init(dcrtc, dev); 958 if (ret) 959 goto err_crtc; 960 } 961 962 /* Ensure AXI pipeline is enabled */ 963 armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 964 965 priv->dcrtc[dcrtc->num] = dcrtc; 966 967 dcrtc->crtc.port = port; 968 969 primary = kzalloc(sizeof(*primary), GFP_KERNEL); 970 if (!primary) { 971 ret = -ENOMEM; 972 goto err_crtc; 973 } 974 975 ret = armada_drm_primary_plane_init(drm, primary); 976 if (ret) { 977 kfree(primary); 978 goto err_crtc; 979 } 980 981 ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL, 982 &armada_crtc_funcs, NULL); 983 if (ret) 984 goto err_crtc_init; 985 986 drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 987 988 ret = drm_mode_crtc_set_gamma_size(&dcrtc->crtc, 256); 989 if (ret) 990 return ret; 991 992 drm_crtc_enable_color_mgmt(&dcrtc->crtc, 0, false, 256); 993 994 return armada_overlay_plane_create(drm, 1 << dcrtc->num); 995 996 err_crtc_init: 997 primary->funcs->destroy(primary); 998 err_crtc: 999 kfree(dcrtc); 1000 1001 return ret; 1002 } 1003 1004 static int 1005 armada_lcd_bind(struct device *dev, struct device *master, void *data) 1006 { 1007 struct platform_device *pdev = to_platform_device(dev); 1008 struct drm_device *drm = data; 1009 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1010 int irq = platform_get_irq(pdev, 0); 1011 const struct armada_variant *variant; 1012 struct device_node *port = NULL; 1013 1014 if (irq < 0) 1015 return irq; 1016 1017 if (!dev->of_node) { 1018 const struct platform_device_id *id; 1019 1020 id = platform_get_device_id(pdev); 1021 if (!id) 1022 return -ENXIO; 1023 1024 variant = (const struct armada_variant *)id->driver_data; 1025 } else { 1026 const struct of_device_id *match; 1027 struct device_node *np, *parent = dev->of_node; 1028 1029 match = of_match_device(dev->driver->of_match_table, dev); 1030 if (!match) 1031 return -ENXIO; 1032 1033 np = of_get_child_by_name(parent, "ports"); 1034 if (np) 1035 parent = np; 1036 port = of_get_child_by_name(parent, "port"); 1037 of_node_put(np); 1038 if (!port) { 1039 dev_err(dev, "no port node found in %pOF\n", parent); 1040 return -ENXIO; 1041 } 1042 1043 variant = match->data; 1044 } 1045 1046 return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1047 } 1048 1049 static void 1050 armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1051 { 1052 struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1053 1054 armada_drm_crtc_destroy(&dcrtc->crtc); 1055 } 1056 1057 static const struct component_ops armada_lcd_ops = { 1058 .bind = armada_lcd_bind, 1059 .unbind = armada_lcd_unbind, 1060 }; 1061 1062 static int armada_lcd_probe(struct platform_device *pdev) 1063 { 1064 return component_add(&pdev->dev, &armada_lcd_ops); 1065 } 1066 1067 static int armada_lcd_remove(struct platform_device *pdev) 1068 { 1069 component_del(&pdev->dev, &armada_lcd_ops); 1070 return 0; 1071 } 1072 1073 static const struct of_device_id armada_lcd_of_match[] = { 1074 { 1075 .compatible = "marvell,dove-lcd", 1076 .data = &armada510_ops, 1077 }, 1078 {} 1079 }; 1080 MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1081 1082 static const struct platform_device_id armada_lcd_platform_ids[] = { 1083 { 1084 .name = "armada-lcd", 1085 .driver_data = (unsigned long)&armada510_ops, 1086 }, { 1087 .name = "armada-510-lcd", 1088 .driver_data = (unsigned long)&armada510_ops, 1089 }, 1090 { }, 1091 }; 1092 MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1093 1094 struct platform_driver armada_lcd_platform_driver = { 1095 .probe = armada_lcd_probe, 1096 .remove = armada_lcd_remove, 1097 .driver = { 1098 .name = "armada-lcd", 1099 .owner = THIS_MODULE, 1100 .of_match_table = armada_lcd_of_match, 1101 }, 1102 .id_table = armada_lcd_platform_ids, 1103 }; 1104