xref: /openbmc/linux/drivers/gpu/drm/arm/malidp_regs.h (revision 4d6000ed)
1ad49f860SLiviu Dudau /*
2ad49f860SLiviu Dudau  * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
3ad49f860SLiviu Dudau  * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4ad49f860SLiviu Dudau  *
5ad49f860SLiviu Dudau  * This program is free software and is provided to you under the terms of the
6ad49f860SLiviu Dudau  * GNU General Public License version 2 as published by the Free Software
7ad49f860SLiviu Dudau  * Foundation, and any use by you of this program is subject to the terms
8ad49f860SLiviu Dudau  * of such GNU licence.
9ad49f860SLiviu Dudau  *
10ad49f860SLiviu Dudau  * ARM Mali DP500/DP550/DP650 registers definition.
11ad49f860SLiviu Dudau  */
12ad49f860SLiviu Dudau 
13ad49f860SLiviu Dudau #ifndef __MALIDP_REGS_H__
14ad49f860SLiviu Dudau #define __MALIDP_REGS_H__
15ad49f860SLiviu Dudau 
16ad49f860SLiviu Dudau /*
17ad49f860SLiviu Dudau  * abbreviations used:
18ad49f860SLiviu Dudau  *    - DC - display core (general settings)
19ad49f860SLiviu Dudau  *    - DE - display engine
20ad49f860SLiviu Dudau  *    - SE - scaling engine
21ad49f860SLiviu Dudau  */
22ad49f860SLiviu Dudau 
23ad49f860SLiviu Dudau /* interrupt bit masks */
24ad49f860SLiviu Dudau #define MALIDP_DE_IRQ_UNDERRUN			(1 << 0)
25ad49f860SLiviu Dudau 
26ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_AXI_ERR		(1 << 4)
27ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_VSYNC			(1 << 5)
28ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_PROG_LINE		(1 << 6)
29ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_SATURATION		(1 << 7)
30ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_CONF_VALID		(1 << 8)
31ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_CONF_MODE		(1 << 11)
32ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_CONF_ACTIVE		(1 << 17)
33ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_PM_ACTIVE		(1 << 18)
34ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_TESTMODE_ACTIVE	(1 << 19)
35ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_FORCE_BLNK_ACTIVE	(1 << 24)
36ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_AXI_BUSY		(1 << 28)
37ad49f860SLiviu Dudau #define MALIDP500_DE_IRQ_GLOBAL			(1 << 31)
38ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_CONF_MODE		(1 << 0)
39ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_CONF_VALID		(1 << 4)
40ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_INIT_BUSY		(1 << 5)
41ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_AXI_ERROR		(1 << 8)
42ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_OVERRUN		(1 << 9)
43ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_PROG_LINE1		(1 << 12)
44ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_PROG_LINE2		(1 << 13)
45ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_CONF_ACTIVE		(1 << 17)
46ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_PM_ACTIVE		(1 << 18)
47ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_AXI_BUSY		(1 << 28)
48ad49f860SLiviu Dudau #define MALIDP500_SE_IRQ_GLOBAL			(1 << 31)
49ad49f860SLiviu Dudau 
50ad49f860SLiviu Dudau #define MALIDP550_DE_IRQ_SATURATION		(1 << 8)
51ad49f860SLiviu Dudau #define MALIDP550_DE_IRQ_VSYNC			(1 << 12)
52ad49f860SLiviu Dudau #define MALIDP550_DE_IRQ_PROG_LINE		(1 << 13)
53ad49f860SLiviu Dudau #define MALIDP550_DE_IRQ_AXI_ERR		(1 << 16)
54ad49f860SLiviu Dudau #define MALIDP550_SE_IRQ_EOW			(1 << 0)
55ad49f860SLiviu Dudau #define MALIDP550_SE_IRQ_AXI_ERR		(1 << 16)
56ad49f860SLiviu Dudau #define MALIDP550_DC_IRQ_CONF_VALID		(1 << 0)
57ad49f860SLiviu Dudau #define MALIDP550_DC_IRQ_CONF_MODE		(1 << 4)
58ad49f860SLiviu Dudau #define MALIDP550_DC_IRQ_CONF_ACTIVE		(1 << 16)
59ad49f860SLiviu Dudau #define MALIDP550_DC_IRQ_DE			(1 << 20)
60ad49f860SLiviu Dudau #define MALIDP550_DC_IRQ_SE			(1 << 24)
61ad49f860SLiviu Dudau 
62ad49f860SLiviu Dudau #define MALIDP650_DE_IRQ_DRIFT			(1 << 4)
63ad49f860SLiviu Dudau 
64ad49f860SLiviu Dudau /* bit masks that are common between products */
65ad49f860SLiviu Dudau #define   MALIDP_CFG_VALID		(1 << 0)
66ad49f860SLiviu Dudau #define   MALIDP_DISP_FUNC_ILACED	(1 << 8)
67ad49f860SLiviu Dudau 
68ad49f860SLiviu Dudau /* register offsets for IRQ management */
69ad49f860SLiviu Dudau #define MALIDP_REG_STATUS		0x00000
70ad49f860SLiviu Dudau #define MALIDP_REG_SETIRQ		0x00004
71ad49f860SLiviu Dudau #define MALIDP_REG_MASKIRQ		0x00008
72ad49f860SLiviu Dudau #define MALIDP_REG_CLEARIRQ		0x0000c
73ad49f860SLiviu Dudau 
74ad49f860SLiviu Dudau /* register offsets */
75ad49f860SLiviu Dudau #define MALIDP_DE_CORE_ID		0x00018
76ad49f860SLiviu Dudau #define MALIDP_DE_DISPLAY_FUNC		0x00020
77ad49f860SLiviu Dudau 
78ad49f860SLiviu Dudau /* these offsets are relative to MALIDP5x0_TIMINGS_BASE */
79ad49f860SLiviu Dudau #define MALIDP_DE_H_TIMINGS		0x0
80ad49f860SLiviu Dudau #define MALIDP_DE_V_TIMINGS		0x4
81ad49f860SLiviu Dudau #define MALIDP_DE_SYNC_WIDTH		0x8
82ad49f860SLiviu Dudau #define MALIDP_DE_HV_ACTIVE		0xc
83ad49f860SLiviu Dudau 
84ad49f860SLiviu Dudau /* macros to set values into registers */
85ad49f860SLiviu Dudau #define MALIDP_DE_H_FRONTPORCH(x)	(((x) & 0xfff) << 0)
86ad49f860SLiviu Dudau #define MALIDP_DE_H_BACKPORCH(x)	(((x) & 0x3ff) << 16)
87ad49f860SLiviu Dudau #define MALIDP500_DE_V_FRONTPORCH(x)	(((x) & 0xff) << 0)
88ad49f860SLiviu Dudau #define MALIDP550_DE_V_FRONTPORCH(x)	(((x) & 0xfff) << 0)
89ad49f860SLiviu Dudau #define MALIDP_DE_V_BACKPORCH(x)	(((x) & 0xff) << 16)
90ad49f860SLiviu Dudau #define MALIDP_DE_H_SYNCWIDTH(x)	(((x) & 0x3ff) << 0)
91ad49f860SLiviu Dudau #define MALIDP_DE_V_SYNCWIDTH(x)	(((x) & 0xff) << 16)
92ad49f860SLiviu Dudau #define MALIDP_DE_H_ACTIVE(x)		(((x) & 0x1fff) << 0)
93ad49f860SLiviu Dudau #define MALIDP_DE_V_ACTIVE(x)		(((x) & 0x1fff) << 16)
94ad49f860SLiviu Dudau 
95592d8c8cSMihail Atanassov #define MALIDP_PRODUCT_ID(__core_id) ((u32)(__core_id) >> 16)
96592d8c8cSMihail Atanassov 
97ad49f860SLiviu Dudau /* register offsets and bits specific to DP500 */
984d6000edSMihail Atanassov #define MALIDP500_ADDR_SPACE_SIZE	0x01000
99ad49f860SLiviu Dudau #define MALIDP500_DC_BASE		0x00000
100ad49f860SLiviu Dudau #define MALIDP500_DC_CONTROL		0x0000c
101ad49f860SLiviu Dudau #define   MALIDP500_DC_CONFIG_REQ	(1 << 17)
102ad49f860SLiviu Dudau #define   MALIDP500_HSYNCPOL		(1 << 20)
103ad49f860SLiviu Dudau #define   MALIDP500_VSYNCPOL		(1 << 21)
104ad49f860SLiviu Dudau #define   MALIDP500_DC_CLEAR_MASK	0x300fff
105ad49f860SLiviu Dudau #define MALIDP500_DE_LINE_COUNTER	0x00010
106ad49f860SLiviu Dudau #define MALIDP500_DE_AXI_CONTROL	0x00014
107ad49f860SLiviu Dudau #define MALIDP500_DE_SECURE_CTRL	0x0001c
108ad49f860SLiviu Dudau #define MALIDP500_DE_CHROMA_KEY		0x00024
109ad49f860SLiviu Dudau #define MALIDP500_TIMINGS_BASE		0x00028
110ad49f860SLiviu Dudau 
111ad49f860SLiviu Dudau #define MALIDP500_CONFIG_3D		0x00038
112ad49f860SLiviu Dudau #define MALIDP500_BGND_COLOR		0x0003c
113ad49f860SLiviu Dudau #define MALIDP500_OUTPUT_DEPTH		0x00044
114ad49f860SLiviu Dudau #define MALIDP500_YUV_RGB_COEF		0x00048
115ad49f860SLiviu Dudau #define MALIDP500_COLOR_ADJ_COEF	0x00078
116ad49f860SLiviu Dudau #define MALIDP500_COEF_TABLE_ADDR	0x000a8
117ad49f860SLiviu Dudau #define MALIDP500_COEF_TABLE_DATA	0x000ac
118ad49f860SLiviu Dudau #define MALIDP500_DE_LV_BASE		0x00100
119ad49f860SLiviu Dudau #define MALIDP500_DE_LV_PTR_BASE	0x00124
120ad49f860SLiviu Dudau #define MALIDP500_DE_LG1_BASE		0x00200
121ad49f860SLiviu Dudau #define MALIDP500_DE_LG1_PTR_BASE	0x0021c
122ad49f860SLiviu Dudau #define MALIDP500_DE_LG2_BASE		0x00300
123ad49f860SLiviu Dudau #define MALIDP500_DE_LG2_PTR_BASE	0x0031c
124ad49f860SLiviu Dudau #define MALIDP500_SE_BASE		0x00c00
125ad49f860SLiviu Dudau #define MALIDP500_SE_PTR_BASE		0x00e0c
126ad49f860SLiviu Dudau #define MALIDP500_DC_IRQ_BASE		0x00f00
127ad49f860SLiviu Dudau #define MALIDP500_CONFIG_VALID		0x00f00
128ad49f860SLiviu Dudau #define MALIDP500_CONFIG_ID		0x00fd4
129ad49f860SLiviu Dudau 
130ad49f860SLiviu Dudau /* register offsets and bits specific to DP550/DP650 */
1314d6000edSMihail Atanassov #define MALIDP550_ADDR_SPACE_SIZE	0x10000
132ad49f860SLiviu Dudau #define MALIDP550_DE_CONTROL		0x00010
133ad49f860SLiviu Dudau #define MALIDP550_DE_LINE_COUNTER	0x00014
134ad49f860SLiviu Dudau #define MALIDP550_DE_AXI_CONTROL	0x00018
135ad49f860SLiviu Dudau #define MALIDP550_DE_QOS		0x0001c
136ad49f860SLiviu Dudau #define MALIDP550_TIMINGS_BASE		0x00030
137ad49f860SLiviu Dudau #define MALIDP550_HSYNCPOL		(1 << 12)
138ad49f860SLiviu Dudau #define MALIDP550_VSYNCPOL		(1 << 28)
139ad49f860SLiviu Dudau 
140ad49f860SLiviu Dudau #define MALIDP550_DE_DISP_SIDEBAND	0x00040
141ad49f860SLiviu Dudau #define MALIDP550_DE_BGND_COLOR		0x00044
142ad49f860SLiviu Dudau #define MALIDP550_DE_OUTPUT_DEPTH	0x0004c
143ad49f860SLiviu Dudau #define MALIDP550_DE_COLOR_COEF		0x00050
144ad49f860SLiviu Dudau #define MALIDP550_DE_COEF_TABLE_ADDR	0x00080
145ad49f860SLiviu Dudau #define MALIDP550_DE_COEF_TABLE_DATA	0x00084
146ad49f860SLiviu Dudau #define MALIDP550_DE_LV1_BASE		0x00100
147ad49f860SLiviu Dudau #define MALIDP550_DE_LV1_PTR_BASE	0x00124
148ad49f860SLiviu Dudau #define MALIDP550_DE_LV2_BASE		0x00200
149ad49f860SLiviu Dudau #define MALIDP550_DE_LV2_PTR_BASE	0x00224
150ad49f860SLiviu Dudau #define MALIDP550_DE_LG_BASE		0x00300
151ad49f860SLiviu Dudau #define MALIDP550_DE_LG_PTR_BASE	0x0031c
152ad49f860SLiviu Dudau #define MALIDP550_DE_LS_BASE		0x00400
153ad49f860SLiviu Dudau #define MALIDP550_DE_LS_PTR_BASE	0x0042c
154ad49f860SLiviu Dudau #define MALIDP550_DE_PERF_BASE		0x00500
155ad49f860SLiviu Dudau #define MALIDP550_SE_BASE		0x08000
156ad49f860SLiviu Dudau #define MALIDP550_DC_BASE		0x0c000
157ad49f860SLiviu Dudau #define MALIDP550_DC_CONTROL		0x0c010
158ad49f860SLiviu Dudau #define   MALIDP550_DC_CONFIG_REQ	(1 << 16)
159ad49f860SLiviu Dudau #define MALIDP550_CONFIG_VALID		0x0c014
160ad49f860SLiviu Dudau #define MALIDP550_CONFIG_ID		0x0ffd4
161ad49f860SLiviu Dudau 
162ad49f860SLiviu Dudau /*
163ad49f860SLiviu Dudau  * Starting with DP550 the register map blocks has been standardised to the
164ad49f860SLiviu Dudau  * following layout:
165ad49f860SLiviu Dudau  *
166ad49f860SLiviu Dudau  *   Offset            Block registers
167ad49f860SLiviu Dudau  *  0x00000            Display Engine
168ad49f860SLiviu Dudau  *  0x08000            Scaling Engine
169ad49f860SLiviu Dudau  *  0x0c000            Display Core
170ad49f860SLiviu Dudau  *  0x10000            Secure control
171ad49f860SLiviu Dudau  *
172ad49f860SLiviu Dudau  * The old DP500 IP mixes some DC with the DE registers, hence the need
173ad49f860SLiviu Dudau  * for a mapping structure.
174ad49f860SLiviu Dudau  */
175ad49f860SLiviu Dudau 
176ad49f860SLiviu Dudau #endif /* __MALIDP_REGS_H__ */
177