1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #define SWSMU_CODE_LAYER_L2
25 
26 #include "amdgpu.h"
27 #include "amdgpu_smu.h"
28 #include "smu_v12_0_ppsmc.h"
29 #include "smu12_driver_if.h"
30 #include "smu_v12_0.h"
31 #include "renoir_ppt.h"
32 #include "smu_cmn.h"
33 
34 /*
35  * DO NOT use these for err/warn/info/debug messages.
36  * Use dev_err, dev_warn, dev_info and dev_dbg instead.
37  * They are more MGPU friendly.
38  */
39 #undef pr_err
40 #undef pr_warn
41 #undef pr_info
42 #undef pr_debug
43 
44 #define mmMP1_SMN_C2PMSG_66                                                                            0x0282
45 #define mmMP1_SMN_C2PMSG_66_BASE_IDX                                                                   0
46 
47 #define mmMP1_SMN_C2PMSG_82                                                                            0x0292
48 #define mmMP1_SMN_C2PMSG_82_BASE_IDX                                                                   0
49 
50 #define mmMP1_SMN_C2PMSG_90                                                                            0x029a
51 #define mmMP1_SMN_C2PMSG_90_BASE_IDX                                                                   0
52 
53 static struct cmn2asic_msg_mapping renoir_message_map[SMU_MSG_MAX_COUNT] = {
54 	MSG_MAP(TestMessage,                    PPSMC_MSG_TestMessage,                  1),
55 	MSG_MAP(GetSmuVersion,                  PPSMC_MSG_GetSmuVersion,                1),
56 	MSG_MAP(GetDriverIfVersion,             PPSMC_MSG_GetDriverIfVersion,           1),
57 	MSG_MAP(PowerUpGfx,                     PPSMC_MSG_PowerUpGfx,                   1),
58 	MSG_MAP(AllowGfxOff,                    PPSMC_MSG_EnableGfxOff,                 1),
59 	MSG_MAP(DisallowGfxOff,                 PPSMC_MSG_DisableGfxOff,                1),
60 	MSG_MAP(PowerDownIspByTile,             PPSMC_MSG_PowerDownIspByTile,           1),
61 	MSG_MAP(PowerUpIspByTile,               PPSMC_MSG_PowerUpIspByTile,             1),
62 	MSG_MAP(PowerDownVcn,                   PPSMC_MSG_PowerDownVcn,                 1),
63 	MSG_MAP(PowerUpVcn,                     PPSMC_MSG_PowerUpVcn,                   1),
64 	MSG_MAP(PowerDownSdma,                  PPSMC_MSG_PowerDownSdma,                1),
65 	MSG_MAP(PowerUpSdma,                    PPSMC_MSG_PowerUpSdma,                  1),
66 	MSG_MAP(SetHardMinIspclkByFreq,         PPSMC_MSG_SetHardMinIspclkByFreq,       1),
67 	MSG_MAP(SetHardMinVcn,                  PPSMC_MSG_SetHardMinVcn,                1),
68 	MSG_MAP(SetAllowFclkSwitch,             PPSMC_MSG_SetAllowFclkSwitch,           1),
69 	MSG_MAP(SetMinVideoGfxclkFreq,          PPSMC_MSG_SetMinVideoGfxclkFreq,        1),
70 	MSG_MAP(ActiveProcessNotify,            PPSMC_MSG_ActiveProcessNotify,          1),
71 	MSG_MAP(SetCustomPolicy,                PPSMC_MSG_SetCustomPolicy,              1),
72 	MSG_MAP(SetVideoFps,                    PPSMC_MSG_SetVideoFps,                  1),
73 	MSG_MAP(NumOfDisplays,                  PPSMC_MSG_SetDisplayCount,              1),
74 	MSG_MAP(QueryPowerLimit,                PPSMC_MSG_QueryPowerLimit,              1),
75 	MSG_MAP(SetDriverDramAddrHigh,          PPSMC_MSG_SetDriverDramAddrHigh,        1),
76 	MSG_MAP(SetDriverDramAddrLow,           PPSMC_MSG_SetDriverDramAddrLow,         1),
77 	MSG_MAP(TransferTableSmu2Dram,          PPSMC_MSG_TransferTableSmu2Dram,        1),
78 	MSG_MAP(TransferTableDram2Smu,          PPSMC_MSG_TransferTableDram2Smu,        1),
79 	MSG_MAP(GfxDeviceDriverReset,           PPSMC_MSG_GfxDeviceDriverReset,         1),
80 	MSG_MAP(SetGfxclkOverdriveByFreqVid,    PPSMC_MSG_SetGfxclkOverdriveByFreqVid,  1),
81 	MSG_MAP(SetHardMinDcfclkByFreq,         PPSMC_MSG_SetHardMinDcfclkByFreq,       1),
82 	MSG_MAP(SetHardMinSocclkByFreq,         PPSMC_MSG_SetHardMinSocclkByFreq,       1),
83 	MSG_MAP(ControlIgpuATS,                 PPSMC_MSG_ControlIgpuATS,               1),
84 	MSG_MAP(SetMinVideoFclkFreq,            PPSMC_MSG_SetMinVideoFclkFreq,          1),
85 	MSG_MAP(SetMinDeepSleepDcfclk,          PPSMC_MSG_SetMinDeepSleepDcfclk,        1),
86 	MSG_MAP(ForcePowerDownGfx,              PPSMC_MSG_ForcePowerDownGfx,            1),
87 	MSG_MAP(SetPhyclkVoltageByFreq,         PPSMC_MSG_SetPhyclkVoltageByFreq,       1),
88 	MSG_MAP(SetDppclkVoltageByFreq,         PPSMC_MSG_SetDppclkVoltageByFreq,       1),
89 	MSG_MAP(SetSoftMinVcn,                  PPSMC_MSG_SetSoftMinVcn,                1),
90 	MSG_MAP(EnablePostCode,                 PPSMC_MSG_EnablePostCode,               1),
91 	MSG_MAP(GetGfxclkFrequency,             PPSMC_MSG_GetGfxclkFrequency,           1),
92 	MSG_MAP(GetFclkFrequency,               PPSMC_MSG_GetFclkFrequency,             1),
93 	MSG_MAP(GetMinGfxclkFrequency,          PPSMC_MSG_GetMinGfxclkFrequency,        1),
94 	MSG_MAP(GetMaxGfxclkFrequency,          PPSMC_MSG_GetMaxGfxclkFrequency,        1),
95 	MSG_MAP(SoftReset,                      PPSMC_MSG_SoftReset,                    1),
96 	MSG_MAP(SetGfxCGPG,                     PPSMC_MSG_SetGfxCGPG,                   1),
97 	MSG_MAP(SetSoftMaxGfxClk,               PPSMC_MSG_SetSoftMaxGfxClk,             1),
98 	MSG_MAP(SetHardMinGfxClk,               PPSMC_MSG_SetHardMinGfxClk,             1),
99 	MSG_MAP(SetSoftMaxSocclkByFreq,         PPSMC_MSG_SetSoftMaxSocclkByFreq,       1),
100 	MSG_MAP(SetSoftMaxFclkByFreq,           PPSMC_MSG_SetSoftMaxFclkByFreq,         1),
101 	MSG_MAP(SetSoftMaxVcn,                  PPSMC_MSG_SetSoftMaxVcn,                1),
102 	MSG_MAP(PowerGateMmHub,                 PPSMC_MSG_PowerGateMmHub,               1),
103 	MSG_MAP(UpdatePmeRestore,               PPSMC_MSG_UpdatePmeRestore,             1),
104 	MSG_MAP(GpuChangeState,                 PPSMC_MSG_GpuChangeState,               1),
105 	MSG_MAP(SetPowerLimitPercentage,        PPSMC_MSG_SetPowerLimitPercentage,      1),
106 	MSG_MAP(ForceGfxContentSave,            PPSMC_MSG_ForceGfxContentSave,          1),
107 	MSG_MAP(EnableTmdp48MHzRefclkPwrDown,   PPSMC_MSG_EnableTmdp48MHzRefclkPwrDown, 1),
108 	MSG_MAP(PowerDownJpeg,                  PPSMC_MSG_PowerDownJpeg,                1),
109 	MSG_MAP(PowerUpJpeg,                    PPSMC_MSG_PowerUpJpeg,                  1),
110 	MSG_MAP(PowerGateAtHub,                 PPSMC_MSG_PowerGateAtHub,               1),
111 	MSG_MAP(SetSoftMinJpeg,                 PPSMC_MSG_SetSoftMinJpeg,               1),
112 	MSG_MAP(SetHardMinFclkByFreq,           PPSMC_MSG_SetHardMinFclkByFreq,         1),
113 };
114 
115 static struct cmn2asic_mapping renoir_clk_map[SMU_CLK_COUNT] = {
116 	CLK_MAP(GFXCLK, CLOCK_GFXCLK),
117 	CLK_MAP(SCLK,	CLOCK_GFXCLK),
118 	CLK_MAP(SOCCLK, CLOCK_SOCCLK),
119 	CLK_MAP(UCLK, CLOCK_FCLK),
120 	CLK_MAP(MCLK, CLOCK_FCLK),
121 	CLK_MAP(VCLK, CLOCK_VCLK),
122 	CLK_MAP(DCLK, CLOCK_DCLK),
123 };
124 
125 static struct cmn2asic_mapping renoir_table_map[SMU_TABLE_COUNT] = {
126 	TAB_MAP_VALID(WATERMARKS),
127 	TAB_MAP_INVALID(CUSTOM_DPM),
128 	TAB_MAP_VALID(DPMCLOCKS),
129 	TAB_MAP_VALID(SMU_METRICS),
130 };
131 
132 static struct cmn2asic_mapping renoir_workload_map[PP_SMC_POWER_PROFILE_COUNT] = {
133 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_FULLSCREEN3D,		WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT),
134 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VIDEO,		WORKLOAD_PPLIB_VIDEO_BIT),
135 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VR,			WORKLOAD_PPLIB_VR_BIT),
136 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_COMPUTE,		WORKLOAD_PPLIB_COMPUTE_BIT),
137 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_CUSTOM,		WORKLOAD_PPLIB_CUSTOM_BIT),
138 };
139 
140 static const uint8_t renoir_throttler_map[] = {
141 	[THROTTLER_STATUS_BIT_SPL]		= (SMU_THROTTLER_SPL_BIT),
142 	[THROTTLER_STATUS_BIT_FPPT]		= (SMU_THROTTLER_FPPT_BIT),
143 	[THROTTLER_STATUS_BIT_SPPT]		= (SMU_THROTTLER_SPPT_BIT),
144 	[THROTTLER_STATUS_BIT_SPPT_APU]		= (SMU_THROTTLER_SPPT_APU_BIT),
145 	[THROTTLER_STATUS_BIT_THM_CORE]		= (SMU_THROTTLER_TEMP_CORE_BIT),
146 	[THROTTLER_STATUS_BIT_THM_GFX]		= (SMU_THROTTLER_TEMP_GPU_BIT),
147 	[THROTTLER_STATUS_BIT_THM_SOC]		= (SMU_THROTTLER_TEMP_SOC_BIT),
148 	[THROTTLER_STATUS_BIT_TDC_VDD]		= (SMU_THROTTLER_TDC_VDD_BIT),
149 	[THROTTLER_STATUS_BIT_TDC_SOC]		= (SMU_THROTTLER_TDC_SOC_BIT),
150 	[THROTTLER_STATUS_BIT_PROCHOT_CPU]	= (SMU_THROTTLER_PROCHOT_CPU_BIT),
151 	[THROTTLER_STATUS_BIT_PROCHOT_GFX]	= (SMU_THROTTLER_PROCHOT_GFX_BIT),
152 	[THROTTLER_STATUS_BIT_EDC_CPU]		= (SMU_THROTTLER_EDC_CPU_BIT),
153 	[THROTTLER_STATUS_BIT_EDC_GFX]		= (SMU_THROTTLER_EDC_GFX_BIT),
154 };
155 
156 static int renoir_init_smc_tables(struct smu_context *smu)
157 {
158 	struct smu_table_context *smu_table = &smu->smu_table;
159 	struct smu_table *tables = smu_table->tables;
160 
161 	SMU_TABLE_INIT(tables, SMU_TABLE_WATERMARKS, sizeof(Watermarks_t),
162 		PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
163 	SMU_TABLE_INIT(tables, SMU_TABLE_DPMCLOCKS, sizeof(DpmClocks_t),
164 		PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
165 	SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_t),
166 		PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
167 
168 	smu_table->clocks_table = kzalloc(sizeof(DpmClocks_t), GFP_KERNEL);
169 	if (!smu_table->clocks_table)
170 		goto err0_out;
171 
172 	smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_t), GFP_KERNEL);
173 	if (!smu_table->metrics_table)
174 		goto err1_out;
175 	smu_table->metrics_time = 0;
176 
177 	smu_table->watermarks_table = kzalloc(sizeof(Watermarks_t), GFP_KERNEL);
178 	if (!smu_table->watermarks_table)
179 		goto err2_out;
180 
181 	smu_table->gpu_metrics_table_size = sizeof(struct gpu_metrics_v2_2);
182 	smu_table->gpu_metrics_table = kzalloc(smu_table->gpu_metrics_table_size, GFP_KERNEL);
183 	if (!smu_table->gpu_metrics_table)
184 		goto err3_out;
185 
186 	return 0;
187 
188 err3_out:
189 	kfree(smu_table->watermarks_table);
190 err2_out:
191 	kfree(smu_table->metrics_table);
192 err1_out:
193 	kfree(smu_table->clocks_table);
194 err0_out:
195 	return -ENOMEM;
196 }
197 
198 /*
199  * This interface just for getting uclk ultimate freq and should't introduce
200  * other likewise function result in overmuch callback.
201  */
202 static int renoir_get_dpm_clk_limited(struct smu_context *smu, enum smu_clk_type clk_type,
203 						uint32_t dpm_level, uint32_t *freq)
204 {
205 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
206 
207 	if (!clk_table || clk_type >= SMU_CLK_COUNT)
208 		return -EINVAL;
209 
210 	switch (clk_type) {
211 	case SMU_SOCCLK:
212 		if (dpm_level >= NUM_SOCCLK_DPM_LEVELS)
213 			return -EINVAL;
214 		*freq = clk_table->SocClocks[dpm_level].Freq;
215 		break;
216 	case SMU_UCLK:
217 	case SMU_MCLK:
218 		if (dpm_level >= NUM_FCLK_DPM_LEVELS)
219 			return -EINVAL;
220 		*freq = clk_table->FClocks[dpm_level].Freq;
221 		break;
222 	case SMU_DCEFCLK:
223 		if (dpm_level >= NUM_DCFCLK_DPM_LEVELS)
224 			return -EINVAL;
225 		*freq = clk_table->DcfClocks[dpm_level].Freq;
226 		break;
227 	case SMU_FCLK:
228 		if (dpm_level >= NUM_FCLK_DPM_LEVELS)
229 			return -EINVAL;
230 		*freq = clk_table->FClocks[dpm_level].Freq;
231 		break;
232 	case SMU_VCLK:
233 		if (dpm_level >= NUM_VCN_DPM_LEVELS)
234 			return -EINVAL;
235 		*freq = clk_table->VClocks[dpm_level].Freq;
236 		break;
237 	case SMU_DCLK:
238 		if (dpm_level >= NUM_VCN_DPM_LEVELS)
239 			return -EINVAL;
240 		*freq = clk_table->DClocks[dpm_level].Freq;
241 		break;
242 
243 	default:
244 		return -EINVAL;
245 	}
246 
247 	return 0;
248 }
249 
250 static int renoir_get_profiling_clk_mask(struct smu_context *smu,
251 					 enum amd_dpm_forced_level level,
252 					 uint32_t *sclk_mask,
253 					 uint32_t *mclk_mask,
254 					 uint32_t *soc_mask)
255 {
256 
257 	if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
258 		if (sclk_mask)
259 			*sclk_mask = 0;
260 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
261 		if (mclk_mask)
262 			/* mclk levels are in reverse order */
263 			*mclk_mask = NUM_MEMCLK_DPM_LEVELS - 1;
264 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
265 		if(sclk_mask)
266 			/* The sclk as gfxclk and has three level about max/min/current */
267 			*sclk_mask = 3 - 1;
268 
269 		if(mclk_mask)
270 			/* mclk levels are in reverse order */
271 			*mclk_mask = 0;
272 
273 		if(soc_mask)
274 			*soc_mask = NUM_SOCCLK_DPM_LEVELS - 1;
275 	}
276 
277 	return 0;
278 }
279 
280 static int renoir_get_dpm_ultimate_freq(struct smu_context *smu,
281 					enum smu_clk_type clk_type,
282 					uint32_t *min,
283 					uint32_t *max)
284 {
285 	int ret = 0;
286 	uint32_t mclk_mask, soc_mask;
287 	uint32_t clock_limit;
288 
289 	if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
290 		switch (clk_type) {
291 		case SMU_MCLK:
292 		case SMU_UCLK:
293 			clock_limit = smu->smu_table.boot_values.uclk;
294 			break;
295 		case SMU_GFXCLK:
296 		case SMU_SCLK:
297 			clock_limit = smu->smu_table.boot_values.gfxclk;
298 			break;
299 		case SMU_SOCCLK:
300 			clock_limit = smu->smu_table.boot_values.socclk;
301 			break;
302 		default:
303 			clock_limit = 0;
304 			break;
305 		}
306 
307 		/* clock in Mhz unit */
308 		if (min)
309 			*min = clock_limit / 100;
310 		if (max)
311 			*max = clock_limit / 100;
312 
313 		return 0;
314 	}
315 
316 	if (max) {
317 		ret = renoir_get_profiling_clk_mask(smu,
318 						    AMD_DPM_FORCED_LEVEL_PROFILE_PEAK,
319 						    NULL,
320 						    &mclk_mask,
321 						    &soc_mask);
322 		if (ret)
323 			goto failed;
324 
325 		switch (clk_type) {
326 		case SMU_GFXCLK:
327 		case SMU_SCLK:
328 			ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetMaxGfxclkFrequency, max);
329 			if (ret) {
330 				dev_err(smu->adev->dev, "Attempt to get max GX frequency from SMC Failed !\n");
331 				goto failed;
332 			}
333 			break;
334 		case SMU_UCLK:
335 		case SMU_FCLK:
336 		case SMU_MCLK:
337 			ret = renoir_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
338 			if (ret)
339 				goto failed;
340 			break;
341 		case SMU_SOCCLK:
342 			ret = renoir_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
343 			if (ret)
344 				goto failed;
345 			break;
346 		default:
347 			ret = -EINVAL;
348 			goto failed;
349 		}
350 	}
351 
352 	if (min) {
353 		switch (clk_type) {
354 		case SMU_GFXCLK:
355 		case SMU_SCLK:
356 			ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetMinGfxclkFrequency, min);
357 			if (ret) {
358 				dev_err(smu->adev->dev, "Attempt to get min GX frequency from SMC Failed !\n");
359 				goto failed;
360 			}
361 			break;
362 		case SMU_UCLK:
363 		case SMU_FCLK:
364 		case SMU_MCLK:
365 			ret = renoir_get_dpm_clk_limited(smu, clk_type, NUM_MEMCLK_DPM_LEVELS - 1, min);
366 			if (ret)
367 				goto failed;
368 			break;
369 		case SMU_SOCCLK:
370 			ret = renoir_get_dpm_clk_limited(smu, clk_type, 0, min);
371 			if (ret)
372 				goto failed;
373 			break;
374 		default:
375 			ret = -EINVAL;
376 			goto failed;
377 		}
378 	}
379 failed:
380 	return ret;
381 }
382 
383 static int renoir_od_edit_dpm_table(struct smu_context *smu,
384 							enum PP_OD_DPM_TABLE_COMMAND type,
385 							long input[], uint32_t size)
386 {
387 	int ret = 0;
388 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
389 
390 	if (!(smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL)) {
391 		dev_warn(smu->adev->dev,
392 			"pp_od_clk_voltage is not accessible if power_dpm_force_performance_level is not in manual mode!\n");
393 		return -EINVAL;
394 	}
395 
396 	switch (type) {
397 	case PP_OD_EDIT_SCLK_VDDC_TABLE:
398 		if (size != 2) {
399 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
400 			return -EINVAL;
401 		}
402 
403 		if (input[0] == 0) {
404 			if (input[1] < smu->gfx_default_hard_min_freq) {
405 				dev_warn(smu->adev->dev,
406 					"Fine grain setting minimum sclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
407 					input[1], smu->gfx_default_hard_min_freq);
408 				return -EINVAL;
409 			}
410 			smu->gfx_actual_hard_min_freq = input[1];
411 		} else if (input[0] == 1) {
412 			if (input[1] > smu->gfx_default_soft_max_freq) {
413 				dev_warn(smu->adev->dev,
414 					"Fine grain setting maximum sclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
415 					input[1], smu->gfx_default_soft_max_freq);
416 				return -EINVAL;
417 			}
418 			smu->gfx_actual_soft_max_freq = input[1];
419 		} else {
420 			return -EINVAL;
421 		}
422 		break;
423 	case PP_OD_RESTORE_DEFAULT_TABLE:
424 		if (size != 0) {
425 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
426 			return -EINVAL;
427 		}
428 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
429 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
430 		break;
431 	case PP_OD_COMMIT_DPM_TABLE:
432 		if (size != 0) {
433 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
434 			return -EINVAL;
435 		} else {
436 			if (smu->gfx_actual_hard_min_freq > smu->gfx_actual_soft_max_freq) {
437 				dev_err(smu->adev->dev,
438 					"The setting minimum sclk (%d) MHz is greater than the setting maximum sclk (%d) MHz\n",
439 					smu->gfx_actual_hard_min_freq,
440 					smu->gfx_actual_soft_max_freq);
441 				return -EINVAL;
442 			}
443 
444 			ret = smu_cmn_send_smc_msg_with_param(smu,
445 								SMU_MSG_SetHardMinGfxClk,
446 								smu->gfx_actual_hard_min_freq,
447 								NULL);
448 			if (ret) {
449 				dev_err(smu->adev->dev, "Set hard min sclk failed!");
450 				return ret;
451 			}
452 
453 			ret = smu_cmn_send_smc_msg_with_param(smu,
454 								SMU_MSG_SetSoftMaxGfxClk,
455 								smu->gfx_actual_soft_max_freq,
456 								NULL);
457 			if (ret) {
458 				dev_err(smu->adev->dev, "Set soft max sclk failed!");
459 				return ret;
460 			}
461 		}
462 		break;
463 	default:
464 		return -ENOSYS;
465 	}
466 
467 	return ret;
468 }
469 
470 static int renoir_set_fine_grain_gfx_freq_parameters(struct smu_context *smu)
471 {
472 	uint32_t min = 0, max = 0;
473 	uint32_t ret = 0;
474 
475 	ret = smu_cmn_send_smc_msg_with_param(smu,
476 								SMU_MSG_GetMinGfxclkFrequency,
477 								0, &min);
478 	if (ret)
479 		return ret;
480 	ret = smu_cmn_send_smc_msg_with_param(smu,
481 								SMU_MSG_GetMaxGfxclkFrequency,
482 								0, &max);
483 	if (ret)
484 		return ret;
485 
486 	smu->gfx_default_hard_min_freq = min;
487 	smu->gfx_default_soft_max_freq = max;
488 	smu->gfx_actual_hard_min_freq = 0;
489 	smu->gfx_actual_soft_max_freq = 0;
490 
491 	return 0;
492 }
493 
494 static int renoir_print_clk_levels(struct smu_context *smu,
495 			enum smu_clk_type clk_type, char *buf)
496 {
497 	int i, size = 0, ret = 0;
498 	uint32_t cur_value = 0, value = 0, count = 0, min = 0, max = 0;
499 	SmuMetrics_t metrics;
500 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
501 	bool cur_value_match_level = false;
502 
503 	memset(&metrics, 0, sizeof(metrics));
504 
505 	ret = smu_cmn_get_metrics_table(smu, &metrics, false);
506 	if (ret)
507 		return ret;
508 
509 	smu_cmn_get_sysfs_buf(&buf, &size);
510 
511 	switch (clk_type) {
512 	case SMU_OD_RANGE:
513 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
514 			ret = smu_cmn_send_smc_msg_with_param(smu,
515 						SMU_MSG_GetMinGfxclkFrequency,
516 						0, &min);
517 			if (ret)
518 				return ret;
519 			ret = smu_cmn_send_smc_msg_with_param(smu,
520 						SMU_MSG_GetMaxGfxclkFrequency,
521 						0, &max);
522 			if (ret)
523 				return ret;
524 			size += sysfs_emit_at(buf, size, "OD_RANGE\nSCLK: %10uMhz %10uMhz\n", min, max);
525 		}
526 		break;
527 	case SMU_OD_SCLK:
528 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
529 			min = (smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq;
530 			max = (smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq;
531 			size += sysfs_emit_at(buf, size, "OD_SCLK\n");
532 			size += sysfs_emit_at(buf, size, "0:%10uMhz\n", min);
533 			size += sysfs_emit_at(buf, size, "1:%10uMhz\n", max);
534 		}
535 		break;
536 	case SMU_GFXCLK:
537 	case SMU_SCLK:
538 		/* retirve table returned paramters unit is MHz */
539 		cur_value = metrics.ClockFrequency[CLOCK_GFXCLK];
540 		ret = renoir_get_dpm_ultimate_freq(smu, SMU_GFXCLK, &min, &max);
541 		if (!ret) {
542 			/* driver only know min/max gfx_clk, Add level 1 for all other gfx clks */
543 			if (cur_value  == max)
544 				i = 2;
545 			else if (cur_value == min)
546 				i = 0;
547 			else
548 				i = 1;
549 
550 			size += sysfs_emit_at(buf, size, "0: %uMhz %s\n", min,
551 					i == 0 ? "*" : "");
552 			size += sysfs_emit_at(buf, size, "1: %uMhz %s\n",
553 					i == 1 ? cur_value : RENOIR_UMD_PSTATE_GFXCLK,
554 					i == 1 ? "*" : "");
555 			size += sysfs_emit_at(buf, size, "2: %uMhz %s\n", max,
556 					i == 2 ? "*" : "");
557 		}
558 		return size;
559 	case SMU_SOCCLK:
560 		count = NUM_SOCCLK_DPM_LEVELS;
561 		cur_value = metrics.ClockFrequency[CLOCK_SOCCLK];
562 		break;
563 	case SMU_MCLK:
564 		count = NUM_MEMCLK_DPM_LEVELS;
565 		cur_value = metrics.ClockFrequency[CLOCK_FCLK];
566 		break;
567 	case SMU_DCEFCLK:
568 		count = NUM_DCFCLK_DPM_LEVELS;
569 		cur_value = metrics.ClockFrequency[CLOCK_DCFCLK];
570 		break;
571 	case SMU_FCLK:
572 		count = NUM_FCLK_DPM_LEVELS;
573 		cur_value = metrics.ClockFrequency[CLOCK_FCLK];
574 		break;
575 	case SMU_VCLK:
576 		count = NUM_VCN_DPM_LEVELS;
577 		cur_value = metrics.ClockFrequency[CLOCK_VCLK];
578 		break;
579 	case SMU_DCLK:
580 		count = NUM_VCN_DPM_LEVELS;
581 		cur_value = metrics.ClockFrequency[CLOCK_DCLK];
582 		break;
583 	default:
584 		break;
585 	}
586 
587 	switch (clk_type) {
588 	case SMU_GFXCLK:
589 	case SMU_SCLK:
590 	case SMU_SOCCLK:
591 	case SMU_MCLK:
592 	case SMU_DCEFCLK:
593 	case SMU_FCLK:
594 	case SMU_VCLK:
595 	case SMU_DCLK:
596 		for (i = 0; i < count; i++) {
597 			ret = renoir_get_dpm_clk_limited(smu, clk_type, i, &value);
598 			if (ret)
599 				return ret;
600 			if (!value)
601 				continue;
602 			size += sysfs_emit_at(buf, size, "%d: %uMhz %s\n", i, value,
603 					cur_value == value ? "*" : "");
604 			if (cur_value == value)
605 				cur_value_match_level = true;
606 		}
607 
608 		if (!cur_value_match_level)
609 			size += sysfs_emit_at(buf, size, "   %uMhz *\n", cur_value);
610 
611 		break;
612 	default:
613 		break;
614 	}
615 
616 	return size;
617 }
618 
619 static enum amd_pm_state_type renoir_get_current_power_state(struct smu_context *smu)
620 {
621 	enum amd_pm_state_type pm_type;
622 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
623 
624 	if (!smu_dpm_ctx->dpm_context ||
625 	    !smu_dpm_ctx->dpm_current_power_state)
626 		return -EINVAL;
627 
628 	switch (smu_dpm_ctx->dpm_current_power_state->classification.ui_label) {
629 	case SMU_STATE_UI_LABEL_BATTERY:
630 		pm_type = POWER_STATE_TYPE_BATTERY;
631 		break;
632 	case SMU_STATE_UI_LABEL_BALLANCED:
633 		pm_type = POWER_STATE_TYPE_BALANCED;
634 		break;
635 	case SMU_STATE_UI_LABEL_PERFORMANCE:
636 		pm_type = POWER_STATE_TYPE_PERFORMANCE;
637 		break;
638 	default:
639 		if (smu_dpm_ctx->dpm_current_power_state->classification.flags & SMU_STATE_CLASSIFICATION_FLAG_BOOT)
640 			pm_type = POWER_STATE_TYPE_INTERNAL_BOOT;
641 		else
642 			pm_type = POWER_STATE_TYPE_DEFAULT;
643 		break;
644 	}
645 
646 	return pm_type;
647 }
648 
649 static int renoir_dpm_set_vcn_enable(struct smu_context *smu, bool enable)
650 {
651 	int ret = 0;
652 
653 	if (enable) {
654 		/* vcn dpm on is a prerequisite for vcn power gate messages */
655 		if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_VCN_PG_BIT)) {
656 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpVcn, 0, NULL);
657 			if (ret)
658 				return ret;
659 		}
660 	} else {
661 		if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_VCN_PG_BIT)) {
662 			ret = smu_cmn_send_smc_msg(smu, SMU_MSG_PowerDownVcn, NULL);
663 			if (ret)
664 				return ret;
665 		}
666 	}
667 
668 	return ret;
669 }
670 
671 static int renoir_dpm_set_jpeg_enable(struct smu_context *smu, bool enable)
672 {
673 	int ret = 0;
674 
675 	if (enable) {
676 		if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_JPEG_PG_BIT)) {
677 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpJpeg, 0, NULL);
678 			if (ret)
679 				return ret;
680 		}
681 	} else {
682 		if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_JPEG_PG_BIT)) {
683 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerDownJpeg, 0, NULL);
684 			if (ret)
685 				return ret;
686 		}
687 	}
688 
689 	return ret;
690 }
691 
692 static int renoir_force_dpm_limit_value(struct smu_context *smu, bool highest)
693 {
694 	int ret = 0, i = 0;
695 	uint32_t min_freq, max_freq, force_freq;
696 	enum smu_clk_type clk_type;
697 
698 	enum smu_clk_type clks[] = {
699 		SMU_GFXCLK,
700 		SMU_MCLK,
701 		SMU_SOCCLK,
702 	};
703 
704 	for (i = 0; i < ARRAY_SIZE(clks); i++) {
705 		clk_type = clks[i];
706 		ret = renoir_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
707 		if (ret)
708 			return ret;
709 
710 		force_freq = highest ? max_freq : min_freq;
711 		ret = smu_v12_0_set_soft_freq_limited_range(smu, clk_type, force_freq, force_freq);
712 		if (ret)
713 			return ret;
714 	}
715 
716 	return ret;
717 }
718 
719 static int renoir_unforce_dpm_levels(struct smu_context *smu) {
720 
721 	int ret = 0, i = 0;
722 	uint32_t min_freq, max_freq;
723 	enum smu_clk_type clk_type;
724 
725 	struct clk_feature_map {
726 		enum smu_clk_type clk_type;
727 		uint32_t	feature;
728 	} clk_feature_map[] = {
729 		{SMU_GFXCLK, SMU_FEATURE_DPM_GFXCLK_BIT},
730 		{SMU_MCLK,   SMU_FEATURE_DPM_UCLK_BIT},
731 		{SMU_SOCCLK, SMU_FEATURE_DPM_SOCCLK_BIT},
732 	};
733 
734 	for (i = 0; i < ARRAY_SIZE(clk_feature_map); i++) {
735 		if (!smu_cmn_feature_is_enabled(smu, clk_feature_map[i].feature))
736 		    continue;
737 
738 		clk_type = clk_feature_map[i].clk_type;
739 
740 		ret = renoir_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
741 		if (ret)
742 			return ret;
743 
744 		ret = smu_v12_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq);
745 		if (ret)
746 			return ret;
747 	}
748 
749 	return ret;
750 }
751 
752 /*
753  * This interface get dpm clock table for dc
754  */
755 static int renoir_get_dpm_clock_table(struct smu_context *smu, struct dpm_clocks *clock_table)
756 {
757 	DpmClocks_t *table = smu->smu_table.clocks_table;
758 	int i;
759 
760 	if (!clock_table || !table)
761 		return -EINVAL;
762 
763 	for (i = 0; i < NUM_DCFCLK_DPM_LEVELS; i++) {
764 		clock_table->DcfClocks[i].Freq = table->DcfClocks[i].Freq;
765 		clock_table->DcfClocks[i].Vol = table->DcfClocks[i].Vol;
766 	}
767 
768 	for (i = 0; i < NUM_SOCCLK_DPM_LEVELS; i++) {
769 		clock_table->SocClocks[i].Freq = table->SocClocks[i].Freq;
770 		clock_table->SocClocks[i].Vol = table->SocClocks[i].Vol;
771 	}
772 
773 	for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) {
774 		clock_table->FClocks[i].Freq = table->FClocks[i].Freq;
775 		clock_table->FClocks[i].Vol = table->FClocks[i].Vol;
776 	}
777 
778 	for (i = 0; i<  NUM_MEMCLK_DPM_LEVELS; i++) {
779 		clock_table->MemClocks[i].Freq = table->MemClocks[i].Freq;
780 		clock_table->MemClocks[i].Vol = table->MemClocks[i].Vol;
781 	}
782 
783 	for (i = 0; i < NUM_VCN_DPM_LEVELS; i++) {
784 		clock_table->VClocks[i].Freq = table->VClocks[i].Freq;
785 		clock_table->VClocks[i].Vol = table->VClocks[i].Vol;
786 	}
787 
788 	for (i = 0; i < NUM_VCN_DPM_LEVELS; i++) {
789 		clock_table->DClocks[i].Freq = table->DClocks[i].Freq;
790 		clock_table->DClocks[i].Vol = table->DClocks[i].Vol;
791 	}
792 
793 	return 0;
794 }
795 
796 static int renoir_force_clk_levels(struct smu_context *smu,
797 				   enum smu_clk_type clk_type, uint32_t mask)
798 {
799 
800 	int ret = 0 ;
801 	uint32_t soft_min_level = 0, soft_max_level = 0, min_freq = 0, max_freq = 0;
802 
803 	soft_min_level = mask ? (ffs(mask) - 1) : 0;
804 	soft_max_level = mask ? (fls(mask) - 1) : 0;
805 
806 	switch (clk_type) {
807 	case SMU_GFXCLK:
808 	case SMU_SCLK:
809 		if (soft_min_level > 2 || soft_max_level > 2) {
810 			dev_info(smu->adev->dev, "Currently sclk only support 3 levels on APU\n");
811 			return -EINVAL;
812 		}
813 
814 		ret = renoir_get_dpm_ultimate_freq(smu, SMU_GFXCLK, &min_freq, &max_freq);
815 		if (ret)
816 			return ret;
817 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
818 					soft_max_level == 0 ? min_freq :
819 					soft_max_level == 1 ? RENOIR_UMD_PSTATE_GFXCLK : max_freq,
820 					NULL);
821 		if (ret)
822 			return ret;
823 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
824 					soft_min_level == 2 ? max_freq :
825 					soft_min_level == 1 ? RENOIR_UMD_PSTATE_GFXCLK : min_freq,
826 					NULL);
827 		if (ret)
828 			return ret;
829 		break;
830 	case SMU_SOCCLK:
831 		ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_min_level, &min_freq);
832 		if (ret)
833 			return ret;
834 		ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_max_level, &max_freq);
835 		if (ret)
836 			return ret;
837 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxSocclkByFreq, max_freq, NULL);
838 		if (ret)
839 			return ret;
840 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinSocclkByFreq, min_freq, NULL);
841 		if (ret)
842 			return ret;
843 		break;
844 	case SMU_MCLK:
845 	case SMU_FCLK:
846 		ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_min_level, &min_freq);
847 		if (ret)
848 			return ret;
849 		ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_max_level, &max_freq);
850 		if (ret)
851 			return ret;
852 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxFclkByFreq, max_freq, NULL);
853 		if (ret)
854 			return ret;
855 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinFclkByFreq, min_freq, NULL);
856 		if (ret)
857 			return ret;
858 		break;
859 	default:
860 		break;
861 	}
862 
863 	return ret;
864 }
865 
866 static int renoir_set_power_profile_mode(struct smu_context *smu, long *input, uint32_t size)
867 {
868 	int workload_type, ret;
869 	uint32_t profile_mode = input[size];
870 
871 	if (profile_mode > PP_SMC_POWER_PROFILE_CUSTOM) {
872 		dev_err(smu->adev->dev, "Invalid power profile mode %d\n", profile_mode);
873 		return -EINVAL;
874 	}
875 
876 	if (profile_mode == PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT ||
877 			profile_mode == PP_SMC_POWER_PROFILE_POWERSAVING)
878 		return 0;
879 
880 	/* conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT */
881 	workload_type = smu_cmn_to_asic_specific_index(smu,
882 						       CMN2ASIC_MAPPING_WORKLOAD,
883 						       profile_mode);
884 	if (workload_type < 0) {
885 		/*
886 		 * TODO: If some case need switch to powersave/default power mode
887 		 * then can consider enter WORKLOAD_COMPUTE/WORKLOAD_CUSTOM for power saving.
888 		 */
889 		dev_dbg(smu->adev->dev, "Unsupported power profile mode %d on RENOIR\n", profile_mode);
890 		return -EINVAL;
891 	}
892 
893 	ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_ActiveProcessNotify,
894 				    1 << workload_type,
895 				    NULL);
896 	if (ret) {
897 		dev_err_once(smu->adev->dev, "Fail to set workload type %d\n", workload_type);
898 		return ret;
899 	}
900 
901 	smu->power_profile_mode = profile_mode;
902 
903 	return 0;
904 }
905 
906 static int renoir_set_peak_clock_by_device(struct smu_context *smu)
907 {
908 	int ret = 0;
909 	uint32_t sclk_freq = 0, uclk_freq = 0;
910 
911 	ret = renoir_get_dpm_ultimate_freq(smu, SMU_SCLK, NULL, &sclk_freq);
912 	if (ret)
913 		return ret;
914 
915 	ret = smu_v12_0_set_soft_freq_limited_range(smu, SMU_SCLK, sclk_freq, sclk_freq);
916 	if (ret)
917 		return ret;
918 
919 	ret = renoir_get_dpm_ultimate_freq(smu, SMU_UCLK, NULL, &uclk_freq);
920 	if (ret)
921 		return ret;
922 
923 	ret = smu_v12_0_set_soft_freq_limited_range(smu, SMU_UCLK, uclk_freq, uclk_freq);
924 	if (ret)
925 		return ret;
926 
927 	return ret;
928 }
929 
930 static int renoir_set_performance_level(struct smu_context *smu,
931 					enum amd_dpm_forced_level level)
932 {
933 	int ret = 0;
934 	uint32_t sclk_mask, mclk_mask, soc_mask;
935 
936 	switch (level) {
937 	case AMD_DPM_FORCED_LEVEL_HIGH:
938 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
939 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
940 
941 		ret = renoir_force_dpm_limit_value(smu, true);
942 		break;
943 	case AMD_DPM_FORCED_LEVEL_LOW:
944 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
945 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
946 
947 		ret = renoir_force_dpm_limit_value(smu, false);
948 		break;
949 	case AMD_DPM_FORCED_LEVEL_AUTO:
950 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
951 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
952 
953 		ret = renoir_unforce_dpm_levels(smu);
954 		break;
955 	case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
956 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
957 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
958 
959 		ret = smu_cmn_send_smc_msg_with_param(smu,
960 						      SMU_MSG_SetHardMinGfxClk,
961 						      RENOIR_UMD_PSTATE_GFXCLK,
962 						      NULL);
963 		if (ret)
964 			return ret;
965 		ret = smu_cmn_send_smc_msg_with_param(smu,
966 						      SMU_MSG_SetHardMinFclkByFreq,
967 						      RENOIR_UMD_PSTATE_FCLK,
968 						      NULL);
969 		if (ret)
970 			return ret;
971 		ret = smu_cmn_send_smc_msg_with_param(smu,
972 						      SMU_MSG_SetHardMinSocclkByFreq,
973 						      RENOIR_UMD_PSTATE_SOCCLK,
974 						      NULL);
975 		if (ret)
976 			return ret;
977 		ret = smu_cmn_send_smc_msg_with_param(smu,
978 						      SMU_MSG_SetHardMinVcn,
979 						      RENOIR_UMD_PSTATE_VCNCLK,
980 						      NULL);
981 		if (ret)
982 			return ret;
983 
984 		ret = smu_cmn_send_smc_msg_with_param(smu,
985 						      SMU_MSG_SetSoftMaxGfxClk,
986 						      RENOIR_UMD_PSTATE_GFXCLK,
987 						      NULL);
988 		if (ret)
989 			return ret;
990 		ret = smu_cmn_send_smc_msg_with_param(smu,
991 						      SMU_MSG_SetSoftMaxFclkByFreq,
992 						      RENOIR_UMD_PSTATE_FCLK,
993 						      NULL);
994 		if (ret)
995 			return ret;
996 		ret = smu_cmn_send_smc_msg_with_param(smu,
997 						      SMU_MSG_SetSoftMaxSocclkByFreq,
998 						      RENOIR_UMD_PSTATE_SOCCLK,
999 						      NULL);
1000 		if (ret)
1001 			return ret;
1002 		ret = smu_cmn_send_smc_msg_with_param(smu,
1003 						      SMU_MSG_SetSoftMaxVcn,
1004 						      RENOIR_UMD_PSTATE_VCNCLK,
1005 						      NULL);
1006 		if (ret)
1007 			return ret;
1008 		break;
1009 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
1010 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
1011 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1012 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1013 
1014 		ret = renoir_get_profiling_clk_mask(smu, level,
1015 						    &sclk_mask,
1016 						    &mclk_mask,
1017 						    &soc_mask);
1018 		if (ret)
1019 			return ret;
1020 		renoir_force_clk_levels(smu, SMU_SCLK, 1 << sclk_mask);
1021 		renoir_force_clk_levels(smu, SMU_MCLK, 1 << mclk_mask);
1022 		renoir_force_clk_levels(smu, SMU_SOCCLK, 1 << soc_mask);
1023 		break;
1024 	case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1025 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1026 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1027 
1028 		ret = renoir_set_peak_clock_by_device(smu);
1029 		break;
1030 	case AMD_DPM_FORCED_LEVEL_MANUAL:
1031 	case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
1032 	default:
1033 		break;
1034 	}
1035 	return ret;
1036 }
1037 
1038 /* save watermark settings into pplib smu structure,
1039  * also pass data to smu controller
1040  */
1041 static int renoir_set_watermarks_table(
1042 		struct smu_context *smu,
1043 		struct pp_smu_wm_range_sets *clock_ranges)
1044 {
1045 	Watermarks_t *table = smu->smu_table.watermarks_table;
1046 	int ret = 0;
1047 	int i;
1048 
1049 	if (clock_ranges) {
1050 		if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES ||
1051 		    clock_ranges->num_writer_wm_sets > NUM_WM_RANGES)
1052 			return -EINVAL;
1053 
1054 		/* save into smu->smu_table.tables[SMU_TABLE_WATERMARKS]->cpu_addr*/
1055 		for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) {
1056 			table->WatermarkRow[WM_DCFCLK][i].MinClock =
1057 				clock_ranges->reader_wm_sets[i].min_drain_clk_mhz;
1058 			table->WatermarkRow[WM_DCFCLK][i].MaxClock =
1059 				clock_ranges->reader_wm_sets[i].max_drain_clk_mhz;
1060 			table->WatermarkRow[WM_DCFCLK][i].MinMclk =
1061 				clock_ranges->reader_wm_sets[i].min_fill_clk_mhz;
1062 			table->WatermarkRow[WM_DCFCLK][i].MaxMclk =
1063 				clock_ranges->reader_wm_sets[i].max_fill_clk_mhz;
1064 
1065 			table->WatermarkRow[WM_DCFCLK][i].WmSetting =
1066 				clock_ranges->reader_wm_sets[i].wm_inst;
1067 			table->WatermarkRow[WM_DCFCLK][i].WmType =
1068 				clock_ranges->reader_wm_sets[i].wm_type;
1069 		}
1070 
1071 		for (i = 0; i < clock_ranges->num_writer_wm_sets; i++) {
1072 			table->WatermarkRow[WM_SOCCLK][i].MinClock =
1073 				clock_ranges->writer_wm_sets[i].min_fill_clk_mhz;
1074 			table->WatermarkRow[WM_SOCCLK][i].MaxClock =
1075 				clock_ranges->writer_wm_sets[i].max_fill_clk_mhz;
1076 			table->WatermarkRow[WM_SOCCLK][i].MinMclk =
1077 				clock_ranges->writer_wm_sets[i].min_drain_clk_mhz;
1078 			table->WatermarkRow[WM_SOCCLK][i].MaxMclk =
1079 				clock_ranges->writer_wm_sets[i].max_drain_clk_mhz;
1080 
1081 			table->WatermarkRow[WM_SOCCLK][i].WmSetting =
1082 				clock_ranges->writer_wm_sets[i].wm_inst;
1083 			table->WatermarkRow[WM_SOCCLK][i].WmType =
1084 				clock_ranges->writer_wm_sets[i].wm_type;
1085 		}
1086 
1087 		smu->watermarks_bitmap |= WATERMARKS_EXIST;
1088 	}
1089 
1090 	/* pass data to smu controller */
1091 	if ((smu->watermarks_bitmap & WATERMARKS_EXIST) &&
1092 	     !(smu->watermarks_bitmap & WATERMARKS_LOADED)) {
1093 		ret = smu_cmn_write_watermarks_table(smu);
1094 		if (ret) {
1095 			dev_err(smu->adev->dev, "Failed to update WMTABLE!");
1096 			return ret;
1097 		}
1098 		smu->watermarks_bitmap |= WATERMARKS_LOADED;
1099 	}
1100 
1101 	return 0;
1102 }
1103 
1104 static int renoir_get_power_profile_mode(struct smu_context *smu,
1105 					   char *buf)
1106 {
1107 	uint32_t i, size = 0;
1108 	int16_t workload_type = 0;
1109 
1110 	if (!buf)
1111 		return -EINVAL;
1112 
1113 	for (i = 0; i <= PP_SMC_POWER_PROFILE_CUSTOM; i++) {
1114 		/*
1115 		 * Conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT
1116 		 * Not all profile modes are supported on arcturus.
1117 		 */
1118 		workload_type = smu_cmn_to_asic_specific_index(smu,
1119 							       CMN2ASIC_MAPPING_WORKLOAD,
1120 							       i);
1121 		if (workload_type < 0)
1122 			continue;
1123 
1124 		size += sysfs_emit_at(buf, size, "%2d %14s%s\n",
1125 			i, amdgpu_pp_profile_name[i], (i == smu->power_profile_mode) ? "*" : " ");
1126 	}
1127 
1128 	return size;
1129 }
1130 
1131 static void renoir_get_ss_power_percent(SmuMetrics_t *metrics,
1132 					uint32_t *apu_percent, uint32_t *dgpu_percent)
1133 {
1134 	uint32_t apu_boost = 0;
1135 	uint32_t dgpu_boost = 0;
1136 	uint16_t apu_limit = 0;
1137 	uint16_t dgpu_limit = 0;
1138 	uint16_t apu_power = 0;
1139 	uint16_t dgpu_power = 0;
1140 
1141 	apu_power = metrics->ApuPower;
1142 	apu_limit = metrics->StapmOriginalLimit;
1143 	if (apu_power > apu_limit && apu_limit != 0)
1144 		apu_boost =  ((apu_power - apu_limit) * 100) / apu_limit;
1145 	apu_boost = (apu_boost > 100) ? 100 : apu_boost;
1146 
1147 	dgpu_power = metrics->dGpuPower;
1148 	if (metrics->StapmCurrentLimit > metrics->StapmOriginalLimit)
1149 		dgpu_limit = metrics->StapmCurrentLimit - metrics->StapmOriginalLimit;
1150 	if (dgpu_power > dgpu_limit && dgpu_limit != 0)
1151 		dgpu_boost = ((dgpu_power - dgpu_limit) * 100) / dgpu_limit;
1152 	dgpu_boost = (dgpu_boost > 100) ? 100 : dgpu_boost;
1153 
1154 	if (dgpu_boost >= apu_boost)
1155 		apu_boost = 0;
1156 	else
1157 		dgpu_boost = 0;
1158 
1159 	*apu_percent = apu_boost;
1160 	*dgpu_percent = dgpu_boost;
1161 }
1162 
1163 
1164 static int renoir_get_smu_metrics_data(struct smu_context *smu,
1165 				       MetricsMember_t member,
1166 				       uint32_t *value)
1167 {
1168 	struct smu_table_context *smu_table = &smu->smu_table;
1169 
1170 	SmuMetrics_t *metrics = (SmuMetrics_t *)smu_table->metrics_table;
1171 	int ret = 0;
1172 	uint32_t apu_percent = 0;
1173 	uint32_t dgpu_percent = 0;
1174 	struct amdgpu_device *adev = smu->adev;
1175 
1176 
1177 	ret = smu_cmn_get_metrics_table(smu,
1178 					NULL,
1179 					false);
1180 	if (ret)
1181 		return ret;
1182 
1183 	switch (member) {
1184 	case METRICS_AVERAGE_GFXCLK:
1185 		*value = metrics->ClockFrequency[CLOCK_GFXCLK];
1186 		break;
1187 	case METRICS_AVERAGE_SOCCLK:
1188 		*value = metrics->ClockFrequency[CLOCK_SOCCLK];
1189 		break;
1190 	case METRICS_AVERAGE_UCLK:
1191 		*value = metrics->ClockFrequency[CLOCK_FCLK];
1192 		break;
1193 	case METRICS_AVERAGE_GFXACTIVITY:
1194 		*value = metrics->AverageGfxActivity / 100;
1195 		break;
1196 	case METRICS_AVERAGE_VCNACTIVITY:
1197 		*value = metrics->AverageUvdActivity / 100;
1198 		break;
1199 	case METRICS_AVERAGE_SOCKETPOWER:
1200 		if (((adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 1)) && (adev->pm.fw_version >= 0x40000f)) ||
1201 		((adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 0)) && (adev->pm.fw_version >= 0x373200)))
1202 			*value = metrics->CurrentSocketPower << 8;
1203 		else
1204 			*value = (metrics->CurrentSocketPower << 8) / 1000;
1205 		break;
1206 	case METRICS_TEMPERATURE_EDGE:
1207 		*value = (metrics->GfxTemperature / 100) *
1208 			SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1209 		break;
1210 	case METRICS_TEMPERATURE_HOTSPOT:
1211 		*value = (metrics->SocTemperature / 100) *
1212 			SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1213 		break;
1214 	case METRICS_THROTTLER_STATUS:
1215 		*value = metrics->ThrottlerStatus;
1216 		break;
1217 	case METRICS_VOLTAGE_VDDGFX:
1218 		*value = metrics->Voltage[0];
1219 		break;
1220 	case METRICS_VOLTAGE_VDDSOC:
1221 		*value = metrics->Voltage[1];
1222 		break;
1223 	case METRICS_SS_APU_SHARE:
1224 		/* return the percentage of APU power boost
1225 		 * with respect to APU's power limit.
1226 		 */
1227 		renoir_get_ss_power_percent(metrics, &apu_percent, &dgpu_percent);
1228 		*value = apu_percent;
1229 		break;
1230 	case METRICS_SS_DGPU_SHARE:
1231 		/* return the percentage of dGPU power boost
1232 		 * with respect to dGPU's power limit.
1233 		 */
1234 		renoir_get_ss_power_percent(metrics, &apu_percent, &dgpu_percent);
1235 		*value = dgpu_percent;
1236 		break;
1237 	default:
1238 		*value = UINT_MAX;
1239 		break;
1240 	}
1241 
1242 	return ret;
1243 }
1244 
1245 static int renoir_read_sensor(struct smu_context *smu,
1246 				 enum amd_pp_sensors sensor,
1247 				 void *data, uint32_t *size)
1248 {
1249 	int ret = 0;
1250 
1251 	if (!data || !size)
1252 		return -EINVAL;
1253 
1254 	switch (sensor) {
1255 	case AMDGPU_PP_SENSOR_GPU_LOAD:
1256 		ret = renoir_get_smu_metrics_data(smu,
1257 						  METRICS_AVERAGE_GFXACTIVITY,
1258 						  (uint32_t *)data);
1259 		*size = 4;
1260 		break;
1261 	case AMDGPU_PP_SENSOR_EDGE_TEMP:
1262 		ret = renoir_get_smu_metrics_data(smu,
1263 						  METRICS_TEMPERATURE_EDGE,
1264 						  (uint32_t *)data);
1265 		*size = 4;
1266 		break;
1267 	case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
1268 		ret = renoir_get_smu_metrics_data(smu,
1269 						  METRICS_TEMPERATURE_HOTSPOT,
1270 						  (uint32_t *)data);
1271 		*size = 4;
1272 		break;
1273 	case AMDGPU_PP_SENSOR_GFX_MCLK:
1274 		ret = renoir_get_smu_metrics_data(smu,
1275 						  METRICS_AVERAGE_UCLK,
1276 						  (uint32_t *)data);
1277 		*(uint32_t *)data *= 100;
1278 		*size = 4;
1279 		break;
1280 	case AMDGPU_PP_SENSOR_GFX_SCLK:
1281 		ret = renoir_get_smu_metrics_data(smu,
1282 						  METRICS_AVERAGE_GFXCLK,
1283 						  (uint32_t *)data);
1284 		*(uint32_t *)data *= 100;
1285 		*size = 4;
1286 		break;
1287 	case AMDGPU_PP_SENSOR_VDDGFX:
1288 		ret = renoir_get_smu_metrics_data(smu,
1289 						  METRICS_VOLTAGE_VDDGFX,
1290 						  (uint32_t *)data);
1291 		*size = 4;
1292 		break;
1293 	case AMDGPU_PP_SENSOR_VDDNB:
1294 		ret = renoir_get_smu_metrics_data(smu,
1295 						  METRICS_VOLTAGE_VDDSOC,
1296 						  (uint32_t *)data);
1297 		*size = 4;
1298 		break;
1299 	case AMDGPU_PP_SENSOR_GPU_POWER:
1300 		ret = renoir_get_smu_metrics_data(smu,
1301 						  METRICS_AVERAGE_SOCKETPOWER,
1302 						  (uint32_t *)data);
1303 		*size = 4;
1304 		break;
1305 	case AMDGPU_PP_SENSOR_SS_APU_SHARE:
1306 		ret = renoir_get_smu_metrics_data(smu,
1307 						  METRICS_SS_APU_SHARE,
1308 						  (uint32_t *)data);
1309 		*size = 4;
1310 		break;
1311 	case AMDGPU_PP_SENSOR_SS_DGPU_SHARE:
1312 		ret = renoir_get_smu_metrics_data(smu,
1313 						  METRICS_SS_DGPU_SHARE,
1314 						  (uint32_t *)data);
1315 		*size = 4;
1316 		break;
1317 	default:
1318 		ret = -EOPNOTSUPP;
1319 		break;
1320 	}
1321 
1322 	return ret;
1323 }
1324 
1325 static bool renoir_is_dpm_running(struct smu_context *smu)
1326 {
1327 	struct amdgpu_device *adev = smu->adev;
1328 
1329 	/*
1330 	 * Until now, the pmfw hasn't exported the interface of SMU
1331 	 * feature mask to APU SKU so just force on all the feature
1332 	 * at early initial stage.
1333 	 */
1334 	if (adev->in_suspend)
1335 		return false;
1336 	else
1337 		return true;
1338 
1339 }
1340 
1341 static ssize_t renoir_get_gpu_metrics(struct smu_context *smu,
1342 				      void **table)
1343 {
1344 	struct smu_table_context *smu_table = &smu->smu_table;
1345 	struct gpu_metrics_v2_2 *gpu_metrics =
1346 		(struct gpu_metrics_v2_2 *)smu_table->gpu_metrics_table;
1347 	SmuMetrics_t metrics;
1348 	int ret = 0;
1349 
1350 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
1351 	if (ret)
1352 		return ret;
1353 
1354 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 2);
1355 
1356 	gpu_metrics->temperature_gfx = metrics.GfxTemperature;
1357 	gpu_metrics->temperature_soc = metrics.SocTemperature;
1358 	memcpy(&gpu_metrics->temperature_core[0],
1359 		&metrics.CoreTemperature[0],
1360 		sizeof(uint16_t) * 8);
1361 	gpu_metrics->temperature_l3[0] = metrics.L3Temperature[0];
1362 	gpu_metrics->temperature_l3[1] = metrics.L3Temperature[1];
1363 
1364 	gpu_metrics->average_gfx_activity = metrics.AverageGfxActivity;
1365 	gpu_metrics->average_mm_activity = metrics.AverageUvdActivity;
1366 
1367 	gpu_metrics->average_socket_power = metrics.CurrentSocketPower;
1368 	gpu_metrics->average_cpu_power = metrics.Power[0];
1369 	gpu_metrics->average_soc_power = metrics.Power[1];
1370 	memcpy(&gpu_metrics->average_core_power[0],
1371 		&metrics.CorePower[0],
1372 		sizeof(uint16_t) * 8);
1373 
1374 	gpu_metrics->average_gfxclk_frequency = metrics.AverageGfxclkFrequency;
1375 	gpu_metrics->average_socclk_frequency = metrics.AverageSocclkFrequency;
1376 	gpu_metrics->average_fclk_frequency = metrics.AverageFclkFrequency;
1377 	gpu_metrics->average_vclk_frequency = metrics.AverageVclkFrequency;
1378 
1379 	gpu_metrics->current_gfxclk = metrics.ClockFrequency[CLOCK_GFXCLK];
1380 	gpu_metrics->current_socclk = metrics.ClockFrequency[CLOCK_SOCCLK];
1381 	gpu_metrics->current_uclk = metrics.ClockFrequency[CLOCK_UMCCLK];
1382 	gpu_metrics->current_fclk = metrics.ClockFrequency[CLOCK_FCLK];
1383 	gpu_metrics->current_vclk = metrics.ClockFrequency[CLOCK_VCLK];
1384 	gpu_metrics->current_dclk = metrics.ClockFrequency[CLOCK_DCLK];
1385 	memcpy(&gpu_metrics->current_coreclk[0],
1386 		&metrics.CoreFrequency[0],
1387 		sizeof(uint16_t) * 8);
1388 	gpu_metrics->current_l3clk[0] = metrics.L3Frequency[0];
1389 	gpu_metrics->current_l3clk[1] = metrics.L3Frequency[1];
1390 
1391 	gpu_metrics->throttle_status = metrics.ThrottlerStatus;
1392 	gpu_metrics->indep_throttle_status =
1393 		smu_cmn_get_indep_throttler_status(metrics.ThrottlerStatus,
1394 						   renoir_throttler_map);
1395 
1396 	gpu_metrics->fan_pwm = metrics.FanPwm;
1397 
1398 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
1399 
1400 	*table = (void *)gpu_metrics;
1401 
1402 	return sizeof(struct gpu_metrics_v2_2);
1403 }
1404 
1405 static int renoir_gfx_state_change_set(struct smu_context *smu, uint32_t state)
1406 {
1407 
1408 	return 0;
1409 }
1410 
1411 static int renoir_get_enabled_mask(struct smu_context *smu,
1412 				   uint64_t *feature_mask)
1413 {
1414 	if (!feature_mask)
1415 		return -EINVAL;
1416 	memset(feature_mask, 0xff, sizeof(*feature_mask));
1417 
1418 	return 0;
1419 }
1420 
1421 static const struct pptable_funcs renoir_ppt_funcs = {
1422 	.set_power_state = NULL,
1423 	.print_clk_levels = renoir_print_clk_levels,
1424 	.get_current_power_state = renoir_get_current_power_state,
1425 	.dpm_set_vcn_enable = renoir_dpm_set_vcn_enable,
1426 	.dpm_set_jpeg_enable = renoir_dpm_set_jpeg_enable,
1427 	.force_clk_levels = renoir_force_clk_levels,
1428 	.set_power_profile_mode = renoir_set_power_profile_mode,
1429 	.set_performance_level = renoir_set_performance_level,
1430 	.get_dpm_clock_table = renoir_get_dpm_clock_table,
1431 	.set_watermarks_table = renoir_set_watermarks_table,
1432 	.get_power_profile_mode = renoir_get_power_profile_mode,
1433 	.read_sensor = renoir_read_sensor,
1434 	.check_fw_status = smu_v12_0_check_fw_status,
1435 	.check_fw_version = smu_v12_0_check_fw_version,
1436 	.powergate_sdma = smu_v12_0_powergate_sdma,
1437 	.send_smc_msg_with_param = smu_cmn_send_smc_msg_with_param,
1438 	.send_smc_msg = smu_cmn_send_smc_msg,
1439 	.set_gfx_cgpg = smu_v12_0_set_gfx_cgpg,
1440 	.gfx_off_control = smu_v12_0_gfx_off_control,
1441 	.get_gfx_off_status = smu_v12_0_get_gfxoff_status,
1442 	.init_smc_tables = renoir_init_smc_tables,
1443 	.fini_smc_tables = smu_v12_0_fini_smc_tables,
1444 	.set_default_dpm_table = smu_v12_0_set_default_dpm_tables,
1445 	.get_enabled_mask = renoir_get_enabled_mask,
1446 	.feature_is_enabled = smu_cmn_feature_is_enabled,
1447 	.disable_all_features_with_exception = smu_cmn_disable_all_features_with_exception,
1448 	.get_dpm_ultimate_freq = renoir_get_dpm_ultimate_freq,
1449 	.mode2_reset = smu_v12_0_mode2_reset,
1450 	.set_soft_freq_limited_range = smu_v12_0_set_soft_freq_limited_range,
1451 	.set_driver_table_location = smu_v12_0_set_driver_table_location,
1452 	.is_dpm_running = renoir_is_dpm_running,
1453 	.get_pp_feature_mask = smu_cmn_get_pp_feature_mask,
1454 	.set_pp_feature_mask = smu_cmn_set_pp_feature_mask,
1455 	.get_gpu_metrics = renoir_get_gpu_metrics,
1456 	.gfx_state_change_set = renoir_gfx_state_change_set,
1457 	.set_fine_grain_gfx_freq_parameters = renoir_set_fine_grain_gfx_freq_parameters,
1458 	.od_edit_dpm_table = renoir_od_edit_dpm_table,
1459 	.get_vbios_bootup_values = smu_v12_0_get_vbios_bootup_values,
1460 };
1461 
1462 void renoir_set_ppt_funcs(struct smu_context *smu)
1463 {
1464 	struct amdgpu_device *adev = smu->adev;
1465 
1466 	smu->ppt_funcs = &renoir_ppt_funcs;
1467 	smu->message_map = renoir_message_map;
1468 	smu->clock_map = renoir_clk_map;
1469 	smu->table_map = renoir_table_map;
1470 	smu->workload_map = renoir_workload_map;
1471 	smu->smc_driver_if_version = SMU12_DRIVER_IF_VERSION;
1472 	smu->is_apu = true;
1473 	smu->param_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_82);
1474 	smu->msg_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_66);
1475 	smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90);
1476 }
1477