1 /*
2  * Copyright 2020 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #ifndef __SMU_V13_0_H__
24 #define __SMU_V13_0_H__
25 
26 #include "amdgpu_smu.h"
27 
28 #define SMU13_MODE1_RESET_WAIT_TIME_IN_MS 500  //500ms
29 
30 /* MP Apertures */
31 #define MP0_Public			0x03800000
32 #define MP0_SRAM			0x03900000
33 #define MP1_Public			0x03b00000
34 #define MP1_SRAM			0x03c00004
35 
36 /* address block */
37 #define smnMP1_FIRMWARE_FLAGS		0x3010024
38 #define smnMP1_V13_0_4_FIRMWARE_FLAGS	0x3010028
39 #define smnMP0_FW_INTF			0x30101c0
40 #define smnMP1_PUB_CTRL			0x3010b14
41 
42 #define TEMP_RANGE_MIN			(0)
43 #define TEMP_RANGE_MAX			(80 * 1000)
44 
45 #define SMU13_TOOL_SIZE			0x19000
46 
47 #define MAX_DPM_LEVELS 16
48 #define MAX_PCIE_CONF 3
49 
50 #define CTF_OFFSET_EDGE			5
51 #define CTF_OFFSET_HOTSPOT		5
52 #define CTF_OFFSET_MEM			5
53 
54 extern const int pmfw_decoded_link_speed[5];
55 extern const int pmfw_decoded_link_width[7];
56 
57 #define DECODE_GEN_SPEED(gen_speed_idx)		(pmfw_decoded_link_speed[gen_speed_idx])
58 #define DECODE_LANE_WIDTH(lane_width_idx)	(pmfw_decoded_link_width[lane_width_idx])
59 
60 struct smu_13_0_max_sustainable_clocks {
61 	uint32_t display_clock;
62 	uint32_t phy_clock;
63 	uint32_t pixel_clock;
64 	uint32_t uclock;
65 	uint32_t dcef_clock;
66 	uint32_t soc_clock;
67 };
68 
69 struct smu_13_0_dpm_clk_level {
70 	bool				enabled;
71 	uint32_t			value;
72 };
73 
74 struct smu_13_0_dpm_table {
75 	uint32_t			min;        /* MHz */
76 	uint32_t			max;        /* MHz */
77 	uint32_t			count;
78 	bool				is_fine_grained;
79 	struct smu_13_0_dpm_clk_level	dpm_levels[MAX_DPM_LEVELS];
80 };
81 
82 struct smu_13_0_pcie_table {
83 	uint8_t  pcie_gen[MAX_PCIE_CONF];
84 	uint8_t  pcie_lane[MAX_PCIE_CONF];
85 	uint16_t clk_freq[MAX_PCIE_CONF];
86 	uint32_t num_of_link_levels;
87 };
88 
89 struct smu_13_0_dpm_tables {
90 	struct smu_13_0_dpm_table        soc_table;
91 	struct smu_13_0_dpm_table        gfx_table;
92 	struct smu_13_0_dpm_table        uclk_table;
93 	struct smu_13_0_dpm_table        eclk_table;
94 	struct smu_13_0_dpm_table        vclk_table;
95 	struct smu_13_0_dpm_table        dclk_table;
96 	struct smu_13_0_dpm_table        dcef_table;
97 	struct smu_13_0_dpm_table        pixel_table;
98 	struct smu_13_0_dpm_table        display_table;
99 	struct smu_13_0_dpm_table        phy_table;
100 	struct smu_13_0_dpm_table        fclk_table;
101 	struct smu_13_0_pcie_table       pcie_table;
102 };
103 
104 struct smu_13_0_dpm_context {
105 	struct smu_13_0_dpm_tables  dpm_tables;
106 	uint32_t                    workload_policy_mask;
107 	uint32_t                    dcef_min_ds_clk;
108 };
109 
110 enum smu_13_0_power_state {
111 	SMU_13_0_POWER_STATE__D0 = 0,
112 	SMU_13_0_POWER_STATE__D1,
113 	SMU_13_0_POWER_STATE__D3, /* Sleep*/
114 	SMU_13_0_POWER_STATE__D4, /* Hibernate*/
115 	SMU_13_0_POWER_STATE__D5, /* Power off*/
116 };
117 
118 struct smu_13_0_power_context {
119 	uint32_t	power_source;
120 	uint8_t		in_power_limit_boost_mode;
121 	enum smu_13_0_power_state power_state;
122 };
123 
124 #if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3)
125 
126 int smu_v13_0_init_microcode(struct smu_context *smu);
127 
128 void smu_v13_0_fini_microcode(struct smu_context *smu);
129 
130 int smu_v13_0_load_microcode(struct smu_context *smu);
131 
132 int smu_v13_0_init_smc_tables(struct smu_context *smu);
133 
134 int smu_v13_0_fini_smc_tables(struct smu_context *smu);
135 
136 int smu_v13_0_init_power(struct smu_context *smu);
137 
138 int smu_v13_0_fini_power(struct smu_context *smu);
139 
140 int smu_v13_0_check_fw_status(struct smu_context *smu);
141 
142 int smu_v13_0_setup_pptable(struct smu_context *smu);
143 
144 int smu_v13_0_get_vbios_bootup_values(struct smu_context *smu);
145 
146 int smu_v13_0_check_fw_version(struct smu_context *smu);
147 
148 int smu_v13_0_set_driver_table_location(struct smu_context *smu);
149 
150 int smu_v13_0_set_tool_table_location(struct smu_context *smu);
151 
152 int smu_v13_0_notify_memory_pool_location(struct smu_context *smu);
153 
154 int smu_v13_0_system_features_control(struct smu_context *smu,
155 				      bool en);
156 
157 int smu_v13_0_init_display_count(struct smu_context *smu, uint32_t count);
158 
159 int smu_v13_0_set_allowed_mask(struct smu_context *smu);
160 
161 int smu_v13_0_notify_display_change(struct smu_context *smu);
162 
163 int smu_v13_0_get_current_power_limit(struct smu_context *smu,
164 				      uint32_t *power_limit);
165 
166 int smu_v13_0_set_power_limit(struct smu_context *smu,
167 			      enum smu_ppt_limit_type limit_type,
168 			      uint32_t limit);
169 
170 int smu_v13_0_init_max_sustainable_clocks(struct smu_context *smu);
171 
172 int smu_v13_0_enable_thermal_alert(struct smu_context *smu);
173 
174 int smu_v13_0_disable_thermal_alert(struct smu_context *smu);
175 
176 int smu_v13_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value);
177 
178 int smu_v13_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk);
179 
180 int
181 smu_v13_0_display_clock_voltage_request(struct smu_context *smu,
182 					struct pp_display_clock_request
183 					*clock_req);
184 
185 uint32_t
186 smu_v13_0_get_fan_control_mode(struct smu_context *smu);
187 
188 int
189 smu_v13_0_set_fan_control_mode(struct smu_context *smu,
190 			       uint32_t mode);
191 
192 int smu_v13_0_set_fan_speed_pwm(struct smu_context *smu,
193 				uint32_t speed);
194 
195 int smu_v13_0_set_fan_speed_rpm(struct smu_context *smu,
196 				uint32_t speed);
197 
198 int smu_v13_0_set_xgmi_pstate(struct smu_context *smu,
199 			      uint32_t pstate);
200 
201 int smu_v13_0_gfx_off_control(struct smu_context *smu, bool enable);
202 
203 int smu_v13_0_register_irq_handler(struct smu_context *smu);
204 
205 int smu_v13_0_set_azalia_d3_pme(struct smu_context *smu);
206 
207 int smu_v13_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
208 					       struct pp_smu_nv_clock_table *max_clocks);
209 
210 int smu_v13_0_baco_set_armd3_sequence(struct smu_context *smu,
211 				      enum smu_baco_seq baco_seq);
212 
213 bool smu_v13_0_baco_is_support(struct smu_context *smu);
214 
215 enum smu_baco_state smu_v13_0_baco_get_state(struct smu_context *smu);
216 
217 int smu_v13_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state);
218 
219 int smu_v13_0_baco_enter(struct smu_context *smu);
220 int smu_v13_0_baco_exit(struct smu_context *smu);
221 
222 int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
223 				    uint32_t *min, uint32_t *max);
224 
225 int smu_v13_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
226 					  uint32_t min, uint32_t max);
227 
228 int smu_v13_0_set_hard_freq_limited_range(struct smu_context *smu,
229 					  enum smu_clk_type clk_type,
230 					  uint32_t min,
231 					  uint32_t max);
232 
233 int smu_v13_0_set_performance_level(struct smu_context *smu,
234 				    enum amd_dpm_forced_level level);
235 
236 int smu_v13_0_set_power_source(struct smu_context *smu,
237 			       enum smu_power_src_type power_src);
238 
239 int smu_v13_0_set_single_dpm_table(struct smu_context *smu,
240 				   enum smu_clk_type clk_type,
241 				   struct smu_13_0_dpm_table *single_dpm_table);
242 
243 int smu_v13_0_get_dpm_freq_by_index(struct smu_context *smu,
244 				    enum smu_clk_type clk_type, uint16_t level,
245 				    uint32_t *value);
246 
247 int smu_v13_0_get_current_pcie_link_width_level(struct smu_context *smu);
248 
249 int smu_v13_0_get_current_pcie_link_width(struct smu_context *smu);
250 
251 int smu_v13_0_get_current_pcie_link_speed_level(struct smu_context *smu);
252 
253 int smu_v13_0_get_current_pcie_link_speed(struct smu_context *smu);
254 
255 int smu_v13_0_gfx_ulv_control(struct smu_context *smu,
256 			      bool enablement);
257 
258 int smu_v13_0_wait_for_event(struct smu_context *smu, enum smu_event_type event,
259 			     uint64_t event_arg);
260 
261 int smu_v13_0_set_vcn_enable(struct smu_context *smu,
262 			     bool enable);
263 
264 int smu_v13_0_set_jpeg_enable(struct smu_context *smu,
265 			      bool enable);
266 
267 int smu_v13_0_init_pptable_microcode(struct smu_context *smu);
268 
269 int smu_v13_0_run_btc(struct smu_context *smu);
270 
271 int smu_v13_0_gpo_control(struct smu_context *smu,
272 			  bool enablement);
273 
274 int smu_v13_0_deep_sleep_control(struct smu_context *smu,
275 				 bool enablement);
276 
277 int smu_v13_0_set_gfx_power_up_by_imu(struct smu_context *smu);
278 
279 int smu_v13_0_od_edit_dpm_table(struct smu_context *smu,
280 				enum PP_OD_DPM_TABLE_COMMAND type,
281 				long input[],
282 				uint32_t size);
283 
284 int smu_v13_0_set_default_dpm_tables(struct smu_context *smu);
285 
286 void smu_v13_0_set_smu_mailbox_registers(struct smu_context *smu);
287 
288 int smu_v13_0_mode1_reset(struct smu_context *smu);
289 
290 int smu_v13_0_get_pptable_from_firmware(struct smu_context *smu,
291 					void **table,
292 					uint32_t *size,
293 					uint32_t pptable_id);
294 
295 #endif
296 #endif
297