1837d542aSEvan Quan /*
2837d542aSEvan Quan  * Copyright 2020 Advanced Micro Devices, Inc.
3837d542aSEvan Quan  *
4837d542aSEvan Quan  * Permission is hereby granted, free of charge, to any person obtaining a
5837d542aSEvan Quan  * copy of this software and associated documentation files (the "Software"),
6837d542aSEvan Quan  * to deal in the Software without restriction, including without limitation
7837d542aSEvan Quan  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8837d542aSEvan Quan  * and/or sell copies of the Software, and to permit persons to whom the
9837d542aSEvan Quan  * Software is furnished to do so, subject to the following conditions:
10837d542aSEvan Quan  *
11837d542aSEvan Quan  * The above copyright notice and this permission notice shall be included in
12837d542aSEvan Quan  * all copies or substantial portions of the Software.
13837d542aSEvan Quan  *
14837d542aSEvan Quan  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15837d542aSEvan Quan  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16837d542aSEvan Quan  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17837d542aSEvan Quan  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18837d542aSEvan Quan  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19837d542aSEvan Quan  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20837d542aSEvan Quan  * OTHER DEALINGS IN THE SOFTWARE.
21837d542aSEvan Quan  *
22837d542aSEvan Quan  */
23837d542aSEvan Quan #ifndef __SMU_V13_0_H__
24837d542aSEvan Quan #define __SMU_V13_0_H__
25837d542aSEvan Quan 
26837d542aSEvan Quan #include "amdgpu_smu.h"
27837d542aSEvan Quan 
28837d542aSEvan Quan #define SMU13_MODE1_RESET_WAIT_TIME_IN_MS 500  //500ms
29837d542aSEvan Quan 
30837d542aSEvan Quan /* MP Apertures */
31837d542aSEvan Quan #define MP0_Public			0x03800000
32837d542aSEvan Quan #define MP0_SRAM			0x03900000
33837d542aSEvan Quan #define MP1_Public			0x03b00000
34837d542aSEvan Quan #define MP1_SRAM			0x03c00004
35837d542aSEvan Quan 
36837d542aSEvan Quan /* address block */
37837d542aSEvan Quan #define smnMP1_FIRMWARE_FLAGS		0x3010024
38d52ea3dcSTim Huang #define smnMP1_V13_0_4_FIRMWARE_FLAGS	0x3010028
39837d542aSEvan Quan #define smnMP0_FW_INTF			0x30101c0
40837d542aSEvan Quan #define smnMP1_PUB_CTRL			0x3010b14
41837d542aSEvan Quan 
42837d542aSEvan Quan #define TEMP_RANGE_MIN			(0)
43837d542aSEvan Quan #define TEMP_RANGE_MAX			(80 * 1000)
44837d542aSEvan Quan 
45837d542aSEvan Quan #define SMU13_TOOL_SIZE			0x19000
46837d542aSEvan Quan 
47837d542aSEvan Quan #define MAX_DPM_LEVELS 16
48276c03a0SEvan Quan #define MAX_PCIE_CONF 3
49837d542aSEvan Quan 
50837d542aSEvan Quan #define CTF_OFFSET_EDGE			5
51837d542aSEvan Quan #define CTF_OFFSET_HOTSPOT		5
52837d542aSEvan Quan #define CTF_OFFSET_MEM			5
53837d542aSEvan Quan 
5427d196c4STim Huang #define SMU_13_VCLK_SHIFT		16
5527d196c4STim Huang 
568d9cdb46STom Rix extern const int pmfw_decoded_link_speed[5];
578d9cdb46STom Rix extern const int pmfw_decoded_link_width[7];
586fe2ecdbSEvan Quan 
596fe2ecdbSEvan Quan #define DECODE_GEN_SPEED(gen_speed_idx)		(pmfw_decoded_link_speed[gen_speed_idx])
606fe2ecdbSEvan Quan #define DECODE_LANE_WIDTH(lane_width_idx)	(pmfw_decoded_link_width[lane_width_idx])
616fe2ecdbSEvan Quan 
62837d542aSEvan Quan struct smu_13_0_max_sustainable_clocks {
63837d542aSEvan Quan 	uint32_t display_clock;
64837d542aSEvan Quan 	uint32_t phy_clock;
65837d542aSEvan Quan 	uint32_t pixel_clock;
66837d542aSEvan Quan 	uint32_t uclock;
67837d542aSEvan Quan 	uint32_t dcef_clock;
68837d542aSEvan Quan 	uint32_t soc_clock;
69837d542aSEvan Quan };
70837d542aSEvan Quan 
71837d542aSEvan Quan struct smu_13_0_dpm_clk_level {
72837d542aSEvan Quan 	bool				enabled;
73837d542aSEvan Quan 	uint32_t			value;
74837d542aSEvan Quan };
75837d542aSEvan Quan 
76837d542aSEvan Quan struct smu_13_0_dpm_table {
77837d542aSEvan Quan 	uint32_t			min;        /* MHz */
78837d542aSEvan Quan 	uint32_t			max;        /* MHz */
79837d542aSEvan Quan 	uint32_t			count;
80276c03a0SEvan Quan 	bool				is_fine_grained;
81837d542aSEvan Quan 	struct smu_13_0_dpm_clk_level	dpm_levels[MAX_DPM_LEVELS];
82837d542aSEvan Quan };
83837d542aSEvan Quan 
84837d542aSEvan Quan struct smu_13_0_pcie_table {
85837d542aSEvan Quan 	uint8_t  pcie_gen[MAX_PCIE_CONF];
86837d542aSEvan Quan 	uint8_t  pcie_lane[MAX_PCIE_CONF];
87276c03a0SEvan Quan 	uint16_t clk_freq[MAX_PCIE_CONF];
88276c03a0SEvan Quan 	uint32_t num_of_link_levels;
89837d542aSEvan Quan };
90837d542aSEvan Quan 
91837d542aSEvan Quan struct smu_13_0_dpm_tables {
92837d542aSEvan Quan 	struct smu_13_0_dpm_table        soc_table;
93837d542aSEvan Quan 	struct smu_13_0_dpm_table        gfx_table;
94837d542aSEvan Quan 	struct smu_13_0_dpm_table        uclk_table;
95837d542aSEvan Quan 	struct smu_13_0_dpm_table        eclk_table;
96837d542aSEvan Quan 	struct smu_13_0_dpm_table        vclk_table;
97837d542aSEvan Quan 	struct smu_13_0_dpm_table        dclk_table;
98837d542aSEvan Quan 	struct smu_13_0_dpm_table        dcef_table;
99837d542aSEvan Quan 	struct smu_13_0_dpm_table        pixel_table;
100837d542aSEvan Quan 	struct smu_13_0_dpm_table        display_table;
101837d542aSEvan Quan 	struct smu_13_0_dpm_table        phy_table;
102837d542aSEvan Quan 	struct smu_13_0_dpm_table        fclk_table;
103837d542aSEvan Quan 	struct smu_13_0_pcie_table       pcie_table;
104837d542aSEvan Quan };
105837d542aSEvan Quan 
106837d542aSEvan Quan struct smu_13_0_dpm_context {
107837d542aSEvan Quan 	struct smu_13_0_dpm_tables  dpm_tables;
108837d542aSEvan Quan 	uint32_t                    workload_policy_mask;
109837d542aSEvan Quan 	uint32_t                    dcef_min_ds_clk;
110837d542aSEvan Quan };
111837d542aSEvan Quan 
112837d542aSEvan Quan enum smu_13_0_power_state {
113837d542aSEvan Quan 	SMU_13_0_POWER_STATE__D0 = 0,
114837d542aSEvan Quan 	SMU_13_0_POWER_STATE__D1,
115837d542aSEvan Quan 	SMU_13_0_POWER_STATE__D3, /* Sleep*/
116837d542aSEvan Quan 	SMU_13_0_POWER_STATE__D4, /* Hibernate*/
117837d542aSEvan Quan 	SMU_13_0_POWER_STATE__D5, /* Power off*/
118837d542aSEvan Quan };
119837d542aSEvan Quan 
120837d542aSEvan Quan struct smu_13_0_power_context {
121837d542aSEvan Quan 	uint32_t	power_source;
122837d542aSEvan Quan 	uint8_t		in_power_limit_boost_mode;
123837d542aSEvan Quan 	enum smu_13_0_power_state power_state;
12493682f8aSLijo Lazar 	atomic_t	throttle_status;
125837d542aSEvan Quan };
126837d542aSEvan Quan 
127837d542aSEvan Quan #if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3)
128837d542aSEvan Quan 
129837d542aSEvan Quan int smu_v13_0_init_microcode(struct smu_context *smu);
130837d542aSEvan Quan 
131837d542aSEvan Quan void smu_v13_0_fini_microcode(struct smu_context *smu);
132837d542aSEvan Quan 
133837d542aSEvan Quan int smu_v13_0_load_microcode(struct smu_context *smu);
134837d542aSEvan Quan 
135837d542aSEvan Quan int smu_v13_0_init_smc_tables(struct smu_context *smu);
136837d542aSEvan Quan 
137837d542aSEvan Quan int smu_v13_0_fini_smc_tables(struct smu_context *smu);
138837d542aSEvan Quan 
139837d542aSEvan Quan int smu_v13_0_init_power(struct smu_context *smu);
140837d542aSEvan Quan 
141837d542aSEvan Quan int smu_v13_0_fini_power(struct smu_context *smu);
142837d542aSEvan Quan 
143837d542aSEvan Quan int smu_v13_0_check_fw_status(struct smu_context *smu);
144837d542aSEvan Quan 
145837d542aSEvan Quan int smu_v13_0_setup_pptable(struct smu_context *smu);
146837d542aSEvan Quan 
147837d542aSEvan Quan int smu_v13_0_get_vbios_bootup_values(struct smu_context *smu);
148837d542aSEvan Quan 
149837d542aSEvan Quan int smu_v13_0_check_fw_version(struct smu_context *smu);
150837d542aSEvan Quan 
151837d542aSEvan Quan int smu_v13_0_set_driver_table_location(struct smu_context *smu);
152837d542aSEvan Quan 
153837d542aSEvan Quan int smu_v13_0_set_tool_table_location(struct smu_context *smu);
154837d542aSEvan Quan 
155837d542aSEvan Quan int smu_v13_0_notify_memory_pool_location(struct smu_context *smu);
156837d542aSEvan Quan 
157837d542aSEvan Quan int smu_v13_0_system_features_control(struct smu_context *smu,
158837d542aSEvan Quan 				      bool en);
159837d542aSEvan Quan 
160837d542aSEvan Quan int smu_v13_0_init_display_count(struct smu_context *smu, uint32_t count);
161837d542aSEvan Quan 
162837d542aSEvan Quan int smu_v13_0_set_allowed_mask(struct smu_context *smu);
163837d542aSEvan Quan 
164837d542aSEvan Quan int smu_v13_0_notify_display_change(struct smu_context *smu);
165837d542aSEvan Quan 
166837d542aSEvan Quan int smu_v13_0_get_current_power_limit(struct smu_context *smu,
167837d542aSEvan Quan 				      uint32_t *power_limit);
168837d542aSEvan Quan 
169837d542aSEvan Quan int smu_v13_0_set_power_limit(struct smu_context *smu,
170837d542aSEvan Quan 			      enum smu_ppt_limit_type limit_type,
171837d542aSEvan Quan 			      uint32_t limit);
172837d542aSEvan Quan 
173837d542aSEvan Quan int smu_v13_0_init_max_sustainable_clocks(struct smu_context *smu);
174837d542aSEvan Quan 
175837d542aSEvan Quan int smu_v13_0_enable_thermal_alert(struct smu_context *smu);
176837d542aSEvan Quan 
177837d542aSEvan Quan int smu_v13_0_disable_thermal_alert(struct smu_context *smu);
178837d542aSEvan Quan 
179837d542aSEvan Quan int smu_v13_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value);
180837d542aSEvan Quan 
181837d542aSEvan Quan int smu_v13_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk);
182837d542aSEvan Quan 
183837d542aSEvan Quan int
184837d542aSEvan Quan smu_v13_0_display_clock_voltage_request(struct smu_context *smu,
185837d542aSEvan Quan 					struct pp_display_clock_request
186837d542aSEvan Quan 					*clock_req);
187837d542aSEvan Quan 
188837d542aSEvan Quan uint32_t
189837d542aSEvan Quan smu_v13_0_get_fan_control_mode(struct smu_context *smu);
190837d542aSEvan Quan 
191837d542aSEvan Quan int
192837d542aSEvan Quan smu_v13_0_set_fan_control_mode(struct smu_context *smu,
193837d542aSEvan Quan 			       uint32_t mode);
194837d542aSEvan Quan 
195276c03a0SEvan Quan int smu_v13_0_set_fan_speed_pwm(struct smu_context *smu,
196276c03a0SEvan Quan 				uint32_t speed);
197837d542aSEvan Quan 
198837d542aSEvan Quan int smu_v13_0_set_fan_speed_rpm(struct smu_context *smu,
199837d542aSEvan Quan 				uint32_t speed);
200837d542aSEvan Quan 
201837d542aSEvan Quan int smu_v13_0_set_xgmi_pstate(struct smu_context *smu,
202837d542aSEvan Quan 			      uint32_t pstate);
203837d542aSEvan Quan 
204837d542aSEvan Quan int smu_v13_0_gfx_off_control(struct smu_context *smu, bool enable);
205837d542aSEvan Quan 
206837d542aSEvan Quan int smu_v13_0_register_irq_handler(struct smu_context *smu);
207837d542aSEvan Quan 
208837d542aSEvan Quan int smu_v13_0_set_azalia_d3_pme(struct smu_context *smu);
209837d542aSEvan Quan 
210837d542aSEvan Quan int smu_v13_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
211837d542aSEvan Quan 					       struct pp_smu_nv_clock_table *max_clocks);
212837d542aSEvan Quan 
2138ae5a38cSEvan Quan int smu_v13_0_baco_set_armd3_sequence(struct smu_context *smu,
2148ae5a38cSEvan Quan 				      enum smu_baco_seq baco_seq);
2158ae5a38cSEvan Quan 
216837d542aSEvan Quan bool smu_v13_0_baco_is_support(struct smu_context *smu);
217837d542aSEvan Quan 
218837d542aSEvan Quan enum smu_baco_state smu_v13_0_baco_get_state(struct smu_context *smu);
219837d542aSEvan Quan 
220837d542aSEvan Quan int smu_v13_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state);
221837d542aSEvan Quan 
222837d542aSEvan Quan int smu_v13_0_baco_enter(struct smu_context *smu);
223837d542aSEvan Quan int smu_v13_0_baco_exit(struct smu_context *smu);
224837d542aSEvan Quan 
225837d542aSEvan Quan int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
226837d542aSEvan Quan 				    uint32_t *min, uint32_t *max);
227837d542aSEvan Quan 
228837d542aSEvan Quan int smu_v13_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
229837d542aSEvan Quan 					  uint32_t min, uint32_t max);
230837d542aSEvan Quan 
231837d542aSEvan Quan int smu_v13_0_set_hard_freq_limited_range(struct smu_context *smu,
232837d542aSEvan Quan 					  enum smu_clk_type clk_type,
233837d542aSEvan Quan 					  uint32_t min,
234837d542aSEvan Quan 					  uint32_t max);
235837d542aSEvan Quan 
236837d542aSEvan Quan int smu_v13_0_set_performance_level(struct smu_context *smu,
237837d542aSEvan Quan 				    enum amd_dpm_forced_level level);
238837d542aSEvan Quan 
239837d542aSEvan Quan int smu_v13_0_set_power_source(struct smu_context *smu,
240837d542aSEvan Quan 			       enum smu_power_src_type power_src);
241837d542aSEvan Quan 
242837d542aSEvan Quan int smu_v13_0_set_single_dpm_table(struct smu_context *smu,
243837d542aSEvan Quan 				   enum smu_clk_type clk_type,
244837d542aSEvan Quan 				   struct smu_13_0_dpm_table *single_dpm_table);
245837d542aSEvan Quan 
246511a9555SLijo Lazar int smu_v13_0_get_dpm_freq_by_index(struct smu_context *smu,
247511a9555SLijo Lazar 				    enum smu_clk_type clk_type, uint16_t level,
248511a9555SLijo Lazar 				    uint32_t *value);
249511a9555SLijo Lazar 
250837d542aSEvan Quan int smu_v13_0_get_current_pcie_link_width_level(struct smu_context *smu);
251837d542aSEvan Quan 
252837d542aSEvan Quan int smu_v13_0_get_current_pcie_link_width(struct smu_context *smu);
253837d542aSEvan Quan 
254837d542aSEvan Quan int smu_v13_0_get_current_pcie_link_speed_level(struct smu_context *smu);
255837d542aSEvan Quan 
256837d542aSEvan Quan int smu_v13_0_get_current_pcie_link_speed(struct smu_context *smu);
257837d542aSEvan Quan 
258837d542aSEvan Quan int smu_v13_0_gfx_ulv_control(struct smu_context *smu,
259837d542aSEvan Quan 			      bool enablement);
260837d542aSEvan Quan 
261837d542aSEvan Quan int smu_v13_0_wait_for_event(struct smu_context *smu, enum smu_event_type event,
262837d542aSEvan Quan 			     uint64_t event_arg);
263837d542aSEvan Quan 
264276c03a0SEvan Quan int smu_v13_0_set_vcn_enable(struct smu_context *smu,
265276c03a0SEvan Quan 			     bool enable);
266276c03a0SEvan Quan 
267276c03a0SEvan Quan int smu_v13_0_set_jpeg_enable(struct smu_context *smu,
268276c03a0SEvan Quan 			      bool enable);
269276c03a0SEvan Quan 
270276c03a0SEvan Quan int smu_v13_0_init_pptable_microcode(struct smu_context *smu);
271276c03a0SEvan Quan 
27293661c1dSEvan Quan int smu_v13_0_run_btc(struct smu_context *smu);
27393661c1dSEvan Quan 
2741794f6a9SEvan Quan int smu_v13_0_gpo_control(struct smu_context *smu,
2751794f6a9SEvan Quan 			  bool enablement);
2761794f6a9SEvan Quan 
277a5ffbfa0SEvan Quan int smu_v13_0_deep_sleep_control(struct smu_context *smu,
278a5ffbfa0SEvan Quan 				 bool enablement);
279a5ffbfa0SEvan Quan 
2807101ab97SHuang Rui int smu_v13_0_set_gfx_power_up_by_imu(struct smu_context *smu);
2817101ab97SHuang Rui 
282a0219175STim Huang int smu_v13_0_od_edit_dpm_table(struct smu_context *smu,
283a0219175STim Huang 				enum PP_OD_DPM_TABLE_COMMAND type,
284a0219175STim Huang 				long input[],
285a0219175STim Huang 				uint32_t size);
286a0219175STim Huang 
287a0219175STim Huang int smu_v13_0_set_default_dpm_tables(struct smu_context *smu);
288da1db031SAlex Deucher 
289da1db031SAlex Deucher void smu_v13_0_set_smu_mailbox_registers(struct smu_context *smu);
290d7053e63SEvan Quan 
291d7053e63SEvan Quan int smu_v13_0_mode1_reset(struct smu_context *smu);
29264e32c91SEvan Quan 
29364e32c91SEvan Quan int smu_v13_0_get_pptable_from_firmware(struct smu_context *smu,
29464e32c91SEvan Quan 					void **table,
29564e32c91SEvan Quan 					uint32_t *size,
29664e32c91SEvan Quan 					uint32_t pptable_id);
29764e32c91SEvan Quan 
298dcb489baSEvan Quan int smu_v13_0_update_pcie_parameters(struct smu_context *smu,
299*82c4cf2cSMario Limonciello 				     uint8_t pcie_gen_cap,
300*82c4cf2cSMario Limonciello 				     uint8_t pcie_width_cap);
301dcb489baSEvan Quan 
302837d542aSEvan Quan #endif
303837d542aSEvan Quan #endif
304